# STORAGE PRODUCTS

DISTRIBUTED BY



Hall-Mark Electronics Corporation

2105 Lundy Avenue San Jose, CA 95131 408/432-4000 FAX 408/432-4044

# 1991 Data Book

silicon systems\*

# Table of Contents

Advanced and Preliminary Information In this data book the following conventions are used in designating a data sheet "Advanced" or "Preliminary."

#### Advance Information-

Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

#### Preliminary Data-

Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.



# **Product Index**

#### Page #

| Customer Reply Card     |        |
|-------------------------|--------|
| Table of Contents       |        |
| Product Index           |        |
| Discontinued Parts List | IV     |
| Numerical Index         | V      |
| Product Selector Guide  | <br>VI |

#### Section 1. HDD READ/WRITE AMPLIFIERS

|     | 32R104C, 104CL, 104CM, 104CLM, 32R108/108M, 32R122, 4-Channel Read/Write Device | *     |
|-----|---------------------------------------------------------------------------------|-------|
|     | 32R114, 4-Channel Thin Film Read/Write Device                                   | *     |
|     | 32R115, 2, 4, 5-Channel Read/Write Device                                       | *     |
|     | 32R117/117R, 32R117A/117AR, 2, 4, 6-Channel Read/Write Device                   | 1-1   |
|     | 32R188, 4-Channel Read/Write Device                                             | *     |
|     | 32R501/501R, 4, 6, 8-Channel Read/Write Device                                  | 1-11  |
| New | 32R502R, 6, 7, 8-Channel Center-tapped Thin Film Read/Write Device              |       |
|     | 32R510A/510AR/514/514R, 2, 4, 6-Channel Read/Write Device                       | 1-27  |
|     | 32R511/511R/5111/5111R, 4, 6, 8-Channel Ferrite Read/Write Device               |       |
|     | 32R512/512R, 8, 9-Channel Thin Film Read/Write Device                           | 1-51  |
| New | 32R5121R, 14-Channel Thin Film Read/Write Device                                | 1-61  |
|     | 32R515/515R, 9, 10-Channel Ferrite Read/Write Device                            | 1-69  |
|     | 32R516/516R, 4, 6, 8-Channel Ferrite Read/Write Device                          | 1-79  |
| New | 32R5161R, 10-Channel Ferrite/ MIG Read/Write Device                             | 1-91  |
|     | 32R520/520R, 4-Channel Thin Film Read/Write Device                              | *     |
|     | 32R521/521R/5211, 6-Channel Thin Film Read/Write Device                         |       |
|     | 32R522/522R, 4, 6-Channel Thin Film Read/Write Device                           | 1-103 |
|     | 32R524R, 8-Channel Thin Film Read/Write Device                                  | 1-111 |
|     | 32R525R, 4-Channel Thin Film Read/Write Device                                  | 1-119 |
|     | 32R526R, 4-Channel Thin Film Read/Write Device                                  | 1-127 |
|     | 32R527/527R, 8, 9-Channel Thin Film Read/Write Device                           | 1-135 |
|     | 32R528/528R, 8, 9-Channel Thin Film Read/Write Device                           | 1-145 |
|     | 32R529R, 8-Channel Thin Film Read/Write Device                                  | 1-153 |
|     | 32R1200/1200R, +5V, 4-Channel Ferrite/MIG, Read/Write Device                    | 1-163 |
| New | 32R2010R, 8, 10-Channel Thin Film Read/Write Device                             | 1-173 |
| New | 32R4610/4611, 2, 4-Channel Thin Film Read/Write Device                          | 1-177 |

## Section 2. HDD PULSE DETECTION

|     | 32P540 Series, Read Data Processor                                 | *     |
|-----|--------------------------------------------------------------------|-------|
|     | 32P541, Read Data Processor                                        | 2-1   |
|     | 32P541A, Read Data Processor                                       | 2-11  |
|     | 32P541B, Read Data Processor                                       |       |
|     | 32P544, Read Data Processor and Servo Demodulator                  | 2-35  |
|     | 32P546, Read Data Processor with Pulse Slimming                    | *     |
|     | 32P547, High Performance Pulse Detector                            |       |
|     | 32P548, Pulse Detector and Data Synchronizer                       | 2-75  |
| New | 32P549, Read Data Processor                                        | 2-101 |
| New | 32P3000, Pulse Detector with Internal Filter                       |       |
| New | 32P4620/4621, Pulse Detector and Data Separator Combination Device | 2-109 |

## Section 3. HDD ACTIVE FILTERS

| New | 32F8011, Programmable Electronic Filter          |   | <br> | 3-1  |
|-----|--------------------------------------------------|---|------|------|
| New | 32F8020, Low-Power Programmable Electronic Filte | r | <br> | 3-11 |

# Product Index (Continued)

## Section 4. HDD DATA RECOVERY

|     | 32D531, Data Separator/Write Precompensation                           | *     |
|-----|------------------------------------------------------------------------|-------|
|     | 32D5321, Data Synchronizer/2, 7 RLL ENDEC                              | 4-1   |
|     | 32D5322, Data Synchronizer, 2, 7 RLL ENDEC                             |       |
|     | 32D534A, Data Synchronizer/MFM ENDEC                                   |       |
|     | 32D535, Data Synchronizer, 2, 7 RLL ENDEC/Write Precompensation        | 4-53  |
|     | 32D5351 Data Synchronizer, 2, 7 RLL ENDEC/Write Precompensation        |       |
|     | 32D5362A, Data Synchronizer, 1, 7 RLL ENDEC/Write Precompensation      |       |
| Now | 32D5371/5372, Data Synchronizer, 1, 7 RLL ENDEC /Write Precompensation | 4-111 |
| Nøw | 32D5381, Data Synchronizer, 2,7 RLL ENDEC                              | 4-129 |
| Now | 32D539, Data Synchronizer, 1,2, RLL ENDEC                              | 4-147 |
|     | 32D4660, Time Base Generator                                           | 4-151 |
| Nøw | 32D4661, Time Base Generator                                           | 4-159 |
| Now | Data Synchronizer Family Applications Notes                            |       |
|     |                                                                        |       |

## Section 5. HDD HEAD POSITIONING

|     | 32H101A, Differential Amplifier                  | 5-1  |
|-----|--------------------------------------------------|------|
|     | 32H116A, Differential Amplifier                  | 5-5  |
|     | 32H523R, Servo Read/Write, Thin Film             |      |
|     | 32H566R, Servo Read/Write, Ferrite               |      |
|     | 32H567, Servo Demodulator                        | *    |
|     | 32H568, Servo Controller                         | *    |
|     | 32H569, Servo Motor Driver                       | 5-27 |
|     | 32H4630, Servo & Spindle Motor Controller        | 5-43 |
| Now | 32H4631, Hybrid Servo & Spindle Motor Controller | 5-45 |
| Now | 32H6110, Differential Amplifier                  | 5-51 |
|     | 32H6210, Servo Demodulator                       | 5-55 |
|     | 32H6220, Servo Controller                        | 5-61 |
|     | 32H6230, Servo Motor Driver                      | 5-87 |
| New | 32H6240, Servo Motor Driver                      |      |
|     | Servo Applications Note                          |      |
|     |                                                  |      |

## Section 6. HDD SPINDLE MOTOR CONTROL

| 32M590-Series, Two-Phase 5-1/4" Winchester Motor Speed Controller   | 6-1  |
|---------------------------------------------------------------------|------|
| 32M591, Three-Phase 5-1/4" Winchester Motor Speed Controller        | 6-7  |
| 32M593A, Three-Phase Delta 5-1/4" Winchester Motor Speed Controller | 6-15 |
| 32M594. Three-Phase Delta Motor Speed Controller                    | 6-27 |
| 32M595, Hall Sensor-Less Motor Speed Controller                     | 6-39 |

## Section 7. HDD CONTROLLER/INTERFACE

|     | 32B451, SCSI Controller                     | 7-1 |
|-----|---------------------------------------------|-----|
|     | 32B545, Winchester Disk Drive Support Logic | *   |
| New | 32C260, PC/XT Combo Controller              |     |
|     | 32C452, Storage Controller                  |     |
|     | 32C453, Dual-Port Buffer Controller         |     |
| Nøw | 32C4650, PC XT/AT Combo Controller          |     |
|     | •                                           |     |

## Product Index (Continued)

| Section 8 | 8. FLOPPY DISK DRIVE CIRCUITS                                      |       |
|-----------|--------------------------------------------------------------------|-------|
| 34        | 4D441, Data Synchronizer & Write Precompensator Device             | 8-1   |
| 34        | 4P570, 2-Channel Floppy Disk Read/Write Device                     | 8-15  |
| 34        | 4R575, 2, 4-Channel Floppy Disk Read/Write Device                  | 8-25  |
| 34        | 4B580, Port Expander Floppy Disk Drive                             |       |
| Section 9 | 9. TAPE DRIVE CIRCUITS                                             |       |
| 35        | 5P550, 4-Channel Magnetic Tape Read Device                         | 9-1   |
| Section 1 | 10. CUSTOM/SEMICUSTOM CAPABILITIES                                 |       |
| Section 1 | 11. QUALITY ASSURANCE AND RELIABILITY                              | 11-1  |
| Section 1 | 12. PACKAGING/ORDERING INFORMATION                                 |       |
| Pa        | Packaging Index                                                    |       |
| Pa        | Packaging Matrix                                                   |       |
| Pa        | Package Types                                                      |       |
| M         | farketing Number Definition                                        |       |
| Pl        | Plastic DIP 8, 14, 16 and 18 Pins                                  |       |
| PI        | Plastic DIP 20, 22, 24 and 24S Pins                                |       |
| Pl        | Plastic DIP 28, 32 and 40 Pins                                     |       |
| C         | Cerdip 8, 14, 16 and 18 Pins                                       |       |
| C         | Cerdip 22, 24 and 28 Pins                                          |       |
| SI        | Surface Mounted Device (PLCC) 28, 32 and 44 Leads                  |       |
| 50        | Surface Mounted Device (PLCC) 52 and 68 Leads                      |       |
|           | CON 8 14 and 16 Loade                                              |       |
| 50        | COI 16 18 20 24 and 28 Loade                                       |       |
| S         | CL 10, 10, 20, 24 and 20 Leads                                     |       |
| S         | OW 32 Leads                                                        | 12-17 |
| S         | OM 36 Leads                                                        | 12-17 |
| S         | OM 44 Leads                                                        |       |
| FI        | lat Package Dimensional Diagrams and Chart 10, 24, 28 and 32 Leads |       |
| Section 1 | 13. SALES OFFICES/DISTRIBUTORS                                     |       |

## **Discontinued Parts List**

The following parts are no longer supplied or supported by Silicon Systems. Please note alternate sources.

Part # SSI 32B450A SSI 32D452A SSI 32D536 SSI 32D537 SSI 32P542 Description SCSI Controller Storage Controller Data Separator/1, 7 RLL Encoding Data Synchronizer/1,7 RLL ENDEC Read Data Processor Alternate Source SSI 32B451 SSI 32D452 SSI 32D5362 SSI 32D5371/5372 None

# **Numerical Index**

| SSI Device Numbers                  | Page # | SSI Device Numbers         | Page #                                  |
|-------------------------------------|--------|----------------------------|-----------------------------------------|
| 32B451                              |        | 32P541B                    | 2-23                                    |
| 32B545                              | •      | 32P544                     | 2-35                                    |
| 32C260                              |        | 32P546                     | • • • • • • • • • • • • • • • • • • • • |
| 32C453                              |        | 32P547                     | 2-57                                    |
| 32C4650                             |        | 32P548                     | 2-75                                    |
| 32D531                              | •      | 32P549                     | 2-101                                   |
| 32D5321                             | 4-1    | 32P3000                    | 2-105                                   |
| 32D5322                             |        | 32P4620/4621               |                                         |
| 32D534A                             |        | 32R104C, CL, CM, CLM       | *                                       |
| 32D535                              |        | 32R108, 108M               | *                                       |
| 32D5351                             | 4-73   | 32R114                     | *                                       |
| 32D5362A                            |        | 32R115                     | +                                       |
| 32D5371/5372                        | 4-111  | 32R117/117R, 32R117A/117AR | 1-1                                     |
| 32D5381                             |        | 32R188                     | •                                       |
| 32D539                              |        | 32R501/501R                | 1-11                                    |
| 32D4660                             |        | 32R502R                    |                                         |
| 32D4661                             |        | 32R510A/510AR              |                                         |
| 32F8011                             | 3-1    | 32R511/511R/5111/5111R     |                                         |
| 32F8020                             | 3-11   | 32R512/512R                | 1-51                                    |
| 32H101A                             | 5-1    | 32R5121                    |                                         |
| 32H116A                             |        | 32R514/514R                | *                                       |
| 32H523R                             |        | 32R515/515R                |                                         |
| 32H566R                             |        | 32R516/516R                |                                         |
| 32H567                              | *      | 32R5161R                   |                                         |
| 32H568                              | •      | 32R520/520R                | •                                       |
| 32H569                              |        | 32R521/521R/5211           |                                         |
| 32H4630                             |        | 32R522/522R                |                                         |
| 32H4631                             |        | 32R524R                    | 1-111                                   |
| 32H6110                             |        | 32R525R                    |                                         |
| 32H6210                             |        | 32B526B                    |                                         |
| 32H6220                             |        | 32R527R                    |                                         |
| 32H6230                             |        | 32R528/528R                |                                         |
| 32H6240                             |        | 32R529R                    |                                         |
| 32M590, 5901, 5902                  |        | 32R1200/1200R              |                                         |
| 32M591                              |        | 32B2010B                   |                                         |
| 32M593A                             |        | 32R4610/4611               |                                         |
| 32M594                              |        | 34B580                     |                                         |
| 32M595                              | 6-39   | 34D441                     | 8-1                                     |
| 32P540                              | •      | 34P570                     |                                         |
| 32P541                              | 2-1    | 348575                     | 8-25                                    |
| 32P541A                             | 2-11   | 35P550                     | 9-1                                     |
| * Data Sheet available upon request |        | v                          | •••                                     |

# Storage IC Selector Guide

| Device                        | Head                   | Number                        | Max                 | Max Input   | Read               | Write             | Power   | Read/Write                               |
|-------------------------------|------------------------|-------------------------------|---------------------|-------------|--------------------|-------------------|---------|------------------------------------------|
| Numbers                       | Type                   | of                            | Input               | Capaci-     | Gain               | Current           | Supply  | Data Ports                               |
|                               |                        | Channels                      | Noise               | tance (pF)  | (typ)              | Ranae             | (V) ´   |                                          |
|                               |                        |                               | (nV/Hz)             |             |                    | (mĂ)              |         |                                          |
| halina ing prosessing rowing. | S.S. Sector De D Set a | anti in stavici și strade "Or | a Millio na Natilia | ulina daama | n<br>Santa-shi dan | in en Sankaran oc |         | en e |
| HDD Read                      | /Write A               | mplifiers                     |                     |             |                    |                   |         |                                          |
| SSI 32 R104C                  | Ferrite                | 4                             | 2.4                 | 23          | 35                 | 15 - 45           | +6, -4  | Differential, Bi-directional             |
| SSI 32 R104CLN                | Ferrite                | 4                             | 1.7                 | 23          | 35                 | 15 - 45           | +6, -4  | Differential, Bi-directional             |
| SSI 32 R115                   | Ferrite                | 2, 4, 5                       | 1.8                 | 20          | 40                 | 30 - 50           | +5, -5  | Differential, Bi-directional             |
| SSI 32 R117                   | Ferrite                | 2, 4, 6                       | 2.1                 | 23          | 100                | 10 - 50           | +5, +12 | Differential / TTL                       |
| SSI 32 R117A                  | Ferrite                | 2, 4, 6                       | . 1.7               | 20          | 100                | 10 - 50           | +5, +12 | Differential / TTL                       |
| SSI 32 R188                   | Ferrite                | 4                             | 2.4                 | 18          | 43                 | 35 - 70           | +6, -5  | Differential, Bi-directional             |
| SSI 32 R501                   | Ferrite                | 4, 6, 8                       | 1.5                 | 23          | 100                | 10 - 50           | +5, +12 | Differential / TTL                       |
| SSI 32 R510A                  | Ferrite                | 2, 4, 6                       | 1.5                 | 20          | 100                | 10 - 40           | +5, +12 | Differential / TTL                       |
| SSI 32 R511                   | Ferrite                | 4, 6, 8                       | 1.5                 | 20          | 100                | 10 - 40           | +5, +12 | Differential / TTL                       |
| SSI 32 R5111                  | Ferrite/MIG            | 4, 6, 8                       | 1.5                 | 20          | 150                | 10 - 40           | +5, +12 | Differential / TTL                       |
| SSI 32 R512                   | Thin Film              | 8,9                           | 0.85                | 35          | 150                | 10 - 40           | +5, +12 | Differential / TTL                       |
| SSI 32 R5121                  | Thin Film              | 14                            | 0.85                | 35          | 250                | 10 - 40           | +5, +12 | Differential / TTL                       |
| SSI 32 R514                   | Ferrite                | 2, 4, 6                       | 1.5                 | 20          | 150                | 10 - 40           | +5, +12 | Differential / TTL                       |
| SSI 32 R515                   | Ferrite                | 9,10                          | 1.5                 | 20          | 100                | 10 - 50           | +5, +12 | Differential / TTL                       |
| SSI 32 R516                   | Ferrite/MIG            | 4, 6, 8                       | 1.3                 | 18          | 120                | 20 - 60           | +5, +12 | Differential / TTL                       |
| SSI 32 R5161                  | Ferrite/MIG            | 10                            | 1.3                 | 18          | 150                | 20 - 60           | +5, +12 | Differential / TTL                       |
| SSI 32 R520                   | Thin Film              | 4                             | 0.9                 | 65          | 123                | 30 - 75           | +5, -5  | Differential / Differential              |
| SSI 32 R521                   | Thin Film              | 6                             | 0.9                 | 65          | 100                | 20 - 70           | +5, +12 | Differential / TTL                       |
| SSI 32 R5211                  | Thin Film              | 6                             | 0.9                 | 65          | 150                | 20 - 70           | +5, +12 | Differential / TTL                       |
| SSI 32 R522                   | Thin Film              | 4,6                           | 1.0                 | 32          | 100                | 6 - 35            | +5, +12 | Differential / TTL                       |
| SSI 32 R524R                  | Thin Film              | 7.5                           | 0.8                 | 60          | 100                | 20 - 60           | +5, +12 | Differential / TTL                       |
| SSI 32 R525                   | Thin Film              | 4                             | 0.8                 | 35          | 150                | 25 - 40           | +5, -5  | Differential / Differential              |
| SSI 32 R526R                  | Thin Film              | 4                             | 0.6                 | 65          | 100                | 17 - 50           | +5, -5  | Differential / Differential              |
| SSI 32 R527                   | Thin Film              | 8,9                           | 0.85                | 35          | 120                | 10 - 40           | +5, +12 | Differential / Differential              |
| SSI 32 R528                   | Thin Film              | 8,9                           | 0.85                | 35          | 150                | 10 - 40           | +5, +12 | Differential / Differential              |
| SSI 32 R529                   | Thin Film              | 8                             | 0.8                 | 38          | 100                | 17 - 50           | +5,-5   | Differential / Differential              |
| SSI 32 R1200                  | Ferrite                | 2, 4                          | 1.2                 | 17          | 200                | 15 - 45           | +5      | Differential / TTL                       |
| SSI 32 R2010                  | Thin Film              | 10                            | 0.8                 | 25          | 150                | 17 - 50           | +5, +12 | Differential / Differential              |
| SSI 32 R4610                  | Thin Film              | 2,4                           | 0.85                | 35          | 200                | 10 - 35           | +5      | Differential / TTL                       |
|                               |                        |                               |                     |             |                    |                   |         |                                          |

| Device<br>Numbers                                                                                                                                        | Circuit Function                                                                                                                                                      | <b>F</b> éatures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDD Pulse                                                                                                                                                | Detection                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SSI 32P540<br>SSI 32P541<br>SSI 32P541A<br>SSI 32P541B<br>SSI 32P542<br>SSI 32P544<br>SSI 32P544<br>SSI 32P544<br>SSI 32P547<br>SSI 32P547<br>SSI 32P549 | Read Data Processor<br>Read Data Processor<br>Read Data Processor<br>Read Data Processor<br>Pulse Detector<br>Pulse Detector<br>Pulse Detector<br>Read Data Processor | Time Domain Filter<br>AGC, Amplitude & Time Pulse Qualification, RLL Compatible<br>32P541 pin Comp Enhanced Write to Read Recovery & Voltage Fault Detection<br>32P5441 pin Comp 32P541A with Increased Data Rate to 24 Mbit/s<br>32P5441-type PD with Data Channel, Clack Channel for Access<br>32P541-type PD with Embedded Servo Electronics<br>32P541-type PD with Pulse Slimming Compatibility<br>32P544-type PD with a Filter Multiplexer, Pulse Slimming Support<br>32P541 pin Comp., +5V only, Enhanced Write-to-Read Recovery |
| HDD Read                                                                                                                                                 | <b>Channel Combina</b>                                                                                                                                                | tion Devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SSI 32P548<br>SSI 32P4620                                                                                                                                | Pulse Detector / Data Sync.<br>Pulse Detector / Data Sep.                                                                                                             | 32P544-type PD with 2, 7 Synchronizer, +5V only Low Power <700 mW<br>32P541-type PD & 537-type Data Sep. –Pulse Slimming & Constant Density Rec.                                                                                                                                                                                                                                                                                                                                                                                       |
| HDD Data                                                                                                                                                 | Recovery                                                                                                                                                              | 我是他们,你们们不是你们的。"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SSI 32D531<br>SSI 32D5321<br>SSI 32D534A<br>SSI 32D5355<br>SSI 32D5352<br>SSI 32D5362<br>SSI 32D5371/2<br>SSI 32D4660/1                                  | Data Synchronizer<br>Data Separator<br>Data Separator<br>Data Separator<br>Data Separator<br>Data Separator<br>Data Separator<br>Time Base Generator                  | Data Synchronizer / Write Precompensation<br>Data Synchronizer / 2, 7 RLI ENDEC<br>Data Synchronizer / MFM ENDEC / Write Precompensation<br>Data Synchronizer / 2, 7 RLI ENDEC / Write Precompensation 8-18 Mbit/s<br>Data Synchronizer / 1, 7 RLI ENDEC / Write Precompensation 10-20 Mbit/s<br>Data Synchronizer / 1, 7 RLI ENDEC / Write Precompensation 10-20 Mbit/s<br>Data Synchronizer / 1, 7 RLI ENDEC / Write Precompensation 12-24 Mbit/s<br>24 Mbit/s Reference Frequency PLI for constant density recording                |
| HDD Activ                                                                                                                                                | e Filters                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SSI 32F8011<br>SSI 32F8020                                                                                                                               | Programmable Active<br>Channel Filter<br>Programmable Channel<br>Filter                                                                                               | 7-pole Bessel Active Filter, Programmable Cutoff Frequency,<br>Programmable Pulse Slimming<br>7-pole Equiripple Active Filter, Programmable Cutoff Frequency,<br>Programmable Pulse Slimming                                                                                                                                                                                                                                                                                                                                           |

## **Storage IC Selector Guide**

| Device<br>Numbers                                                                                                                                                           | Circuit Function                                                                                                                                                                                                                                                                           | Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDD Hee                                                                                                                                                                     | ad Positioning                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SSI 32H101A<br>SSI 32H116<br>SSI 32H563<br>SSI 32H567<br>SSI 32H567<br>SSI 32H568<br>SSI 32H6430<br>SSI 32H6110<br>SSI 32H6110<br>SSI 32H6210<br>SSI 32H6220<br>SSI 32H6230 | Preamplifier - Ferrite head<br>Preamplifier - Thin Film head<br>Servo Read/Write<br>Servo Remodulator<br>Servo Controller<br>Servo Motor Driver<br>Combo Servo & MSC<br>Preamplifier - Thin Film head<br>Servo Demodulator<br>Servo Controller<br>Servo Motor Driver<br>Servo Motor Driver | AV=93, BW=10 MHz, e, =7.0 nV/\Frac{1}{Hz}<br>AV=250, BW=20 MHz, e, =0.94 nV/\Frac{1}{Hz}<br>Single-Channel Ferrite Read/Write Device<br>Di-bit Quadrature Servo Pattern; PLL Synchronization<br>Track & Seek Mode Operation; Microprocessor Interface<br>Head Parking, Spindle Motor Braking<br>Embedded & Hybrid Servo, Hall Sensor-less Motor Speed Control, +5V only<br>AV=250 or 300, BW=20 MHz, e, =0.85 nV/Hz<br>Di-bit Quadrature Servo Pattern, PLL Synchronization AGC adjustment<br>Track & Seek Mode Operation; Microprocessor Interface<br>Head Parking; Spindle Motor Braking, Voltage Clamp<br>Head Parking; Spindle Motor Braking, Voltage Clamp |
| HDD Spi                                                                                                                                                                     | ndle Motor Control                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SSI 32M590<br>SSI 32M591<br>SSI 32M593<br>SSI 32M594<br>SSI 32M595                                                                                                          | 2-Phase Motor Speed Control<br>3-Phase Motor Speed Control<br>3-Phase Motor Speed Control<br>3-Phase Motor Speed Control<br>3-Phase Sensor-less MSC                                                                                                                                        | ±0.035% Speed Accuracy; Unipolar Operation<br>±0.05% Speed Accuracy; Unipolar Operation<br>±0.037% Speed Accuracy; Bipolar Operation, 5 1/4" Drives<br>±0.037% Speed Accuracy; Bipolar Operation, 3 1/2", 5 1/4" Drives<br>Hall Sensor-less; 5V only Motor Speed Control                                                                                                                                                                                                                                                                                                                                                                                        |
| HDD Cor                                                                                                                                                                     | ntroller/Interface                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SSI 32C260<br>SSI 32B451<br>SSI 32C452<br>SSI 32C453<br>SSI 32C453<br>SSI 32B545<br>SSI 32C4640<br>SSI 32C4650                                                              | Combo Controller<br>SCSI Controller<br>Storage Controller<br>Buffer Controller<br>Support Lagic<br>Combo SCSI Controller<br>Combo AT Controller                                                                                                                                            | 20 Mbit/s; AT/XT Combo Controller; Cirrus Logic SH-260 Compatible<br>Async Transfer to 1.5 Mbyte/s; Internal Drivers; AIC 500L Compatible<br>20 Mbit/s; CMOS; Programmable; AIC 010 Compatible<br>Non-mux Addressing to 16K; CMOS; AIC 300 Compatible<br>Includes ST506 Bus Drivers/Receivers<br>High Performance DRAM Buffer Manager, 32 Mbit/s disk, 10 Mbyte/s SCSI<br>High Performance SRAM Buffer Manager, 32 Mbit/s disk, 10 Mbyte/s AT                                                                                                                                                                                                                   |

## Winchester Disk Drive IC Product Family





## Section

# HDD READ/WRITE AMPLIFIERS





July, 1990

## DESCRIPTION

The SSI 32R117/117A devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read path, write current control, and data protection circuitry for as many as six channels. The SSI 32R117/117A requires +5V and +12V power supplies and is available in 2, 4 or 6 channel versions with a variety of packages.

The SSI 32R117R/117AR differs from the SSI 32R117/ 117A by having internal damping resistors.

**BLOCK DIAGRAM** 

## FEATURES

- +5V, +12V power supplies
- Single or multi-platter Winchester drives
- Designed for center-tapped ferrite heads
- Programmable write current source
- Available in 2, 4 or 6 channels
- Easily multiplexed for larger systems
- Includes write unsafe detection



## **PIN DIAGRAM**

| HS0 | q | 1  |                        | 28 | þ | HS1  |
|-----|---|----|------------------------|----|---|------|
| CS  | þ | 2  |                        | 27 | þ | HS2  |
| GND | d | з  |                        | 26 | þ | WDI  |
| нох | d | 4  |                        | 25 | þ | VDD1 |
| HOY | q | 5  |                        | 24 | þ | VDD2 |
| H1X | q | 6  | 32R117-6               | 23 | þ | VCT  |
| H1Y | đ | 7  | 32R117A-6<br>32R117R-6 | 22 | þ | H5X  |
| H2X | þ | 8  | 32R117AR-6             | 21 | þ | H5Y  |
| H2Y | q | 9  |                        | 20 | þ | H4X  |
| R/₩ | þ | 10 |                        | 19 | þ | H4Y  |
| wc  | þ | 11 |                        | 18 | þ | нзх  |
| NC  | þ | 12 |                        | 17 | þ | нзү  |
| RDX | þ | 13 |                        | 16 | þ | wus  |
| RDY | þ | 14 |                        | 15 | þ | vcc  |

CAUTION: Use handling procedures necessary for a static sensitive component.

0790 - rev.

1-1

## **CIRCUIT OPERATION**

The SSI 32R117/117A functions as a write driver or as a read amplifier for the selected head. Head selection and mode control are described in Tables 1 & 2. Both  $R/\overline{W}$  and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition.

## WRITE MODE

The Write mode configures the SSI 32R117/117A as a current switch and activates the Write Unsafe Detector. Head current is toggled between the X- and Y-side of the recording head on the falling edges of WDI, Write Data Input. Note that a preceding read operation initializes the Write Data Flip-Flop, WDFF, to pass current through the X-side of the head. The magnitude of the write current, given by

lw = K/Rwc, where K = Write Current Constant

is set by the external resistor, Rwc, connected from pin WC to GND.

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output.

- Head open
- Head center tap open
- WDI frequency too low
- Device in Read mode
- Device not selected
- No write current

After the fault condition is removed, two negative transitions on WDI are required to clear WUS.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $130\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

## READ MODE

In the Read mode the SSI 32R117/117A is configured as a low noise differential amplifier, the write current source and the write unsafe detector are deactivated, and the write data flip-flop is set. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. They should be AC coupled to the load.

Note that the internal write current source is deactivated for both the Read and the Chip Deselect mode. This eliminates the need for external gating of the write current source.

## IDLE MODE

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed.

#### TABLE 1: Mode Select

| CS | R/₩ | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | x   | ldle  |

#### TABLE 2: Head Select

| HS2    | HS1 | HS0 | HEAD |
|--------|-----|-----|------|
| 0      | 0   | 0   | 0    |
| 0      | 0   | 1   | 1    |
| 0      | 1   | 0   | 2    |
| 0      | 1   | 1   | 3    |
| 1<br>1 | 0   | 0   | 4    |
| 1      | 0   | 1   | 5    |
| 1      | . 1 | x   | None |

0 = Low level 1 = High level x = Don't care

## **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                                       |
|--------------------|-----|-----------------------------------------------------------------------------------|
| HS0-HS2            | I   | Head Select: selects up to six heads                                              |
| <u>cs</u>          | 1   | Chip Select: a low level enables device                                           |
| R/₩                | 1   | Read/Write: a high level selects read mode                                        |
| WUS                | 0*  | Write Unsafe: a high level indicates an unsafe writing condition (open collector) |
| WDI                | I   | Write Data In: negative transition toggles the direction of the head current      |
| H0X-H5X<br>H0Y-H5Y | I/O | X,Y head connections                                                              |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                                      |
| wc                 | -   | Write Current: used to set the magnitude of the write current                     |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap                            |
| VCC                | -   | +5V                                                                               |
| VDD1               | -   | +12V                                                                              |
| VDD2               | -   | Positive power supply for the center tap voltage source                           |
| GND                | -   | Ground                                                                            |

\*When more than one R/W device is used, these signals can be wire OR'ed.

**ABSOLUTE MAXIMUM RATINGS** (Operation above absolute maximum ratings may permanently damage the device. All voltages referenced to GND.)

| PARAM   | ETER                                         | VALUE             | UNITS |
|---------|----------------------------------------------|-------------------|-------|
| VDD1    | DC Supply Voltage                            | -0.3 to +14       | VDC   |
| VDD2    | DC Supply Voltage                            | -0.3 to +14       | VDC   |
| vcc     | DC Supply Voltage                            | -0.3 to +6        | VDC   |
| VIN     | Digital Input Voltage Range                  | -0.3 to VCC + 0.3 | VDC   |
| VH      | Head Port Voltage Range                      | -0.3 to VDD + 0.3 | VDC   |
| Vwus    | WUS Port Voltage Range                       | -0.3 to +14       | VDC   |
| lw      | Write Current                                | 60                | mA    |
| lo      | RDX, RDY Output Current                      | -10               | mA    |
| Іуст    | VCT Output Current                           | -60               | mA    |
| lwus    | WUS Output Current                           | +12               | mA    |
| Tstg    | Storage Temperature Range                    | -65 to +150       | °C    |
| Lead Te | mperature, PDIP, Flatpack (10 sec soldering) | 260               | °C    |
| Package | Temperature, PLCC, SOL (20 sec reflow)       | 215               | °C    |

## **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |      | CONDITIONS  | MIN   | NOM  | МАХ   | UNITS |
|----------------------------|------|-------------|-------|------|-------|-------|
| DC Supply Voltage          | VDD1 |             | 10.8  | 12.0 | 13.2  | VDC   |
| DC Supply Voltage          | VCC  |             | 4.5   | 5.0  | 5.5   | VDC   |
| Head Inductance            | Lh   |             | 5     |      | 15    | μH    |
| Damping Resistor           | RD   | 32R117 only | 500   |      | 2000  | Ω     |
| RCT Resistor               | RCT  |             | 125.0 | 130  | 135.0 | Ω     |
| Write Current              | lw   |             | 25    |      | 50    | mA    |
| Junction Temperature Range | Tj   |             | 25    |      | 125   | °C    |

## DC CHARACTERISTICS

(Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                       | CONDITIONS                                               | MIN  | NOM | МАХ                                                                                                             | UNITS |
|---------------------------------|----------------------------------------------------------|------|-----|-----------------------------------------------------------------------------------------------------------------|-------|
| VCC Supply Current              | Read/Idle Mode                                           |      |     | 25                                                                                                              | mA    |
|                                 | Write Mode                                               | · .  |     | 30                                                                                                              | mA    |
| VDD Supply Current              | Idle Mode ·                                              |      |     | 25                                                                                                              | mA    |
|                                 | Read Mode                                                |      |     | 50                                                                                                              | mA    |
|                                 | Write Mode                                               |      |     | 30+lw                                                                                                           | mA    |
| Power Dissipation (Tj = +125°C) | Idle Mode                                                |      |     | 400                                                                                                             | mW    |
|                                 | Read Mode                                                |      |     | 600                                                                                                             | mW    |
|                                 | Write Mode, $Iw = 50 \text{ mA}$ ,<br>RCT = 130 $\Omega$ |      |     | 700                                                                                                             | mW    |
|                                 | Write Mode, $Iw = 50 \text{ mA}$ ,<br>RCT = $0\Omega$    |      |     | 1050                                                                                                            | mW    |
| Digital Inputs                  |                                                          |      |     |                                                                                                                 |       |
| Input Low Voltage VIL           |                                                          | -0.3 |     | 0.8                                                                                                             | VDC   |
| Input High Voltage VIH          |                                                          | 2.0  |     | VCC+0.3                                                                                                         | VDC   |
| Input Low Current IIL           | VIL = 0.8V                                               | -0.4 |     |                                                                                                                 | mA    |
| Input High Current IIH          | VIH = 2.0V                                               |      |     | 100                                                                                                             | μA    |
| WUS Output VOL                  | IOL = 8 mA                                               |      |     | 0.5                                                                                                             | VDC   |
| WUS Output IOH                  | VOH = 5.0V                                               |      | 1   | 100                                                                                                             | μA    |
| Center Tap Voltage VCT          | Write Mode                                               |      | 6.0 | e de la companya de l | VDC   |
|                                 | Read Mode                                                |      | 4.0 |                                                                                                                 | VDC   |

**WRITE CHARACTERISTICS** (Unless otherwise specified: recommended operating conditions apply, IW = 45 mA,  $Lh = 10 \mu$ H,  $Rd = 750\Omega$  (32R117/A only), f(Data) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF)

| PARAMETER                         | CONDITIONS                           | MIN | NOM | MAX | UNITS  |
|-----------------------------------|--------------------------------------|-----|-----|-----|--------|
| Write Current Range               |                                      | 10  |     | 50  | mA     |
| Write Current Constant "K"        |                                      | 133 |     | 147 | V      |
| Differential Head Voltage Swing   |                                      | 8.0 |     |     | V(pk)  |
| Unselected Head Transient Current |                                      |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |                                      |     |     | 15  | pF     |
| Differential Output Resistance    | 32R117/A                             | 10K |     |     | Ω      |
|                                   | 32R117R                              | 562 |     | 938 | Ω      |
|                                   | 32R117/AR                            | 638 |     | 863 | Ω      |
| WDI Transition Frequency          | WUS = low                            | 250 |     |     | KHz    |
| lwc to Head Current Gain          | lw/lwc                               |     | 20  |     | mA/mA  |
| Unselected Head Leakage Current   | Sum of X & Y side<br>leakage current |     |     | 85  | μA     |

#### **READ CHARACTERISTICS**

(Unless otherwise specified: recommended operating conditions apply, IW = 45 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  (32R117/117A only), f(Data) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF, Vin is referenced to VCT)

| PARAMETER                      | CONDITIONS                                                                                                                                           | MIN | NOM | ΜΑΧ | UNITS  |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 KHz<br>RL(RDX), RL(RDY) = 1 KΩ<br>32R117/117R                                                                                     | 80  |     | 120 | v/v    |
|                                | 32R117/117AR                                                                                                                                         | 90  |     | 110 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls by 10%,<br>Vin = Vi + 0.5 mVpp<br>@ 300 KHz                                                                | -3  |     | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                                                                                      | 30  |     |     | MHz    |
| Input Noise Voltage            | $BW = 15 \text{ MHz},  \frac{32\text{R}117/\text{R}}{\text{Lh} = 0, \text{ Rh} = 0}  \frac{32\text{R}117/\text{R}}{32\text{R}117\text{A}/\text{AR}}$ |     |     | 2.1 | nV/√Hz |
|                                |                                                                                                                                                      | 2   |     | 1.7 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                                                                                            |     |     | 20  | pF     |
| Differential Input Resistance  | 32R117/117A, f = 5 MHz                                                                                                                               | 2K  |     |     | Ω      |
|                                | 32R117R, f = 5 MHz                                                                                                                                   | 390 |     | 810 | Ω      |
|                                | 32R117/117AR                                                                                                                                         | 450 |     | 750 | Ω      |

## READ CHARACTERISTICS (Continued)

| PARAMETER                      | CONDITIONS                                                                         | MIN  | NOM | МАХ  | UNITS |
|--------------------------------|------------------------------------------------------------------------------------|------|-----|------|-------|
| Input Bias Current (per side)  |                                                                                    |      |     | 45   | μA    |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                    | 50   |     |      | dB    |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                           | 45   |     |      | dB    |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 45   |     |      | dB    |
| Output Offset Voltage          | 32R117/117R                                                                        | -480 |     | +480 | mV    |
|                                | 32R117/117AR                                                                       | -440 |     | +440 | mV    |
| Common Mode Output Voltage     | Read Mode                                                                          | 5    |     | 7    | V     |
|                                | Write/Idle Mode                                                                    |      | 4.3 |      | V     |
| Single Ended Output Resistance | f = 5 MHz                                                                          |      |     | 30   | Ω     |
| Leakage Current, RDX, RDY      | RDX, RDY = 6V<br>Write/Idle Mode                                                   | -100 |     | +100 | μΑ    |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                     | 2    |     |      | mA    |

**SWITCHING CHARACTERISTICS** (Unless otherwise specified: recommended operating conditions apply, IW = 45 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  (32R117/A) only, f(Data) = 5 MHz)

| PARAMETER      | CONDITIONS                                                                                    | MIN   | NOM | МАХ | UNITS |
|----------------|-----------------------------------------------------------------------------------------------|-------|-----|-----|-------|
| R/₩ To Write   | Delay to 90% of write current                                                                 |       |     | 1.0 | μs    |
| R/₩ to Read    | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope or to 90 %<br>decay of write current | · · · |     | 1.0 | μs    |
| CS to Select   | Delay to 90% of write<br>current or to 90% of<br>100mV 10MHz read<br>signal envelope          |       |     | 1.0 | μs    |
| CS to Unselect | Delay to 90% decay<br>of write current                                                        |       |     | 1.0 | μs    |

## SWITCHING CHARACTERISTICS (Continued)

| PARAMETER                                       | CONDITIONS                                               | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope |     |     | 1.0 | μs    |
| WUS - Safe to Unsafe - TD1                      | lw = 50 mA                                               | 1.6 |     | 8.0 | μs    |
| WUS - Unsafe to Safe - TD2                      | lw = 20 mA                                               |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                          |     |     |     |       |
| Prop. Delay - TD3                               | From 50% points                                          |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% duty cycle and 1ns rise/fall time            |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% points                                         |     |     | 20  | ns    |



FIGURE 1: Write Mode Timing Diagram



117/117R RCT = 130(55/lw) $\Omega$ , where lw is in mA,

 $117/117AR = 130(50/lw)\Omega$ 

can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.

- 2. A ferrite bead (Ferroxcube 5659065/4A6) can be used to suppress write current overshoot and ringing induced by flex cable parasitics.
- 3. Limit DC current from RDX and RDY to 100  $\mu$ A and load capacitance to 20 pF.
- 4. Damping resistors not required on 32R117R/117AR version.
- 5. The power bypassing capacitor must be located close to the 32R117/117A with its ground returned directly to device ground with as short a path as possible.
- 6. To reduce ringing due to stray capacitance this resistor should be located close to the 32R117/117A. Where this is not desirable a series resistor can be used to buffer a long WC line.

## FIGURE 2: Applications Information

1

## **PACKAGE PIN DESIGNATIONS**

нох 🛛 з

Π4

**[**6

32R117-4

32R117A-4

32R117R-4

32R117AR-4

GND 02

HOY

H1X [5

H1Y

н2х []7

нал Цв

в∕₩ Пэ

WC [10

RDX 111

22 HSO

21 HS1

20 WDI

19 VDD1

18 VDD2

170 VCT

16 Н3Х

15 H3Y

14] WUS

131 VCC

120 RDY

(TOP VIEW)



#### 18-lead PDIP







| HS0 | C | 1  |                                                  | 28 | þ | HS1  |
|-----|---|----|--------------------------------------------------|----|---|------|
| CS  | C | 2  |                                                  | 27 | þ | HS2  |
| GND | C | з  |                                                  | 26 | þ | WDI  |
| HOX | Ц | 4  |                                                  | 25 | þ | VDD1 |
| HOY | Ц | 5  |                                                  | 24 | þ | VDD2 |
| H1X | С | 6  | 32R117-6<br>32R117A-6<br>32R117R-6<br>32R117AR-6 | 23 | þ | vст  |
| H1Y | C | 7  |                                                  | 22 | þ | H5X  |
| H2X | C | 8  |                                                  | 21 | þ | H5Y  |
| H2Y | Ę | 9  |                                                  | 20 | þ | H4X  |
| R/W | C | 10 |                                                  | 19 | þ | H4Y  |
| wc  | C | 11 |                                                  | 18 | þ | нзх  |
| NC  | þ | 12 |                                                  | 17 | þ | НЗΥ  |
| RDX | C | 13 |                                                  | 16 | þ | wus  |
| RDY | d | 14 |                                                  | 15 | þ | vcc  |

28-lead PDIP, Flatpack, SOL

#### THERMAL CHARACTERISTICS

| PACKAGE          | Øja     |
|------------------|---------|
| 18-lead PDIP     | 140°C/W |
| 22-lead PDIP     | 65°C/W  |
| 24-lead Flatpack | 110°C/W |
| SOL              | 80°C/W  |
| 28-lead PDIP     | 55°C/W  |
| Flatpack         | 100°C/W |
| PLCC             | 65°C/W  |
| SOL              | 70°C/W  |

1-9

## **ORDERING INFORMATION**

| PART DESCRIPTION                           | ORDER NO.        | PKG. MARK    |
|--------------------------------------------|------------------|--------------|
| SSI 32R117                                 |                  |              |
| 2-Channel PDIP                             | SSI 32R117-2P    | 32R117-2P    |
| 4-Channel PDIP                             | SSI 32R117-4CP   | 32R117-4CP   |
| 4-Channel SOL                              | SSI 32R117-4CL   | 32R117-4CL   |
| 4-Channel Flatpack                         | SSI 32R117-4F    | 32R117-4F    |
| 6-Channel PDIP                             | SSI 32R117-6CP   | 32R117-6CP   |
| 6-Channel SOL                              | SSI 32R117-6CL   | 32R117-6CL   |
| 6-Channel Flatpack                         | SSI 32R117-6F    | 32R117-6F    |
| 6-Channel PLCC                             | SSI 32R117-6CH   | 32R117-6CH   |
| SSI 32R117R with Internal Damping Resistor | r                |              |
| 2-Channel PDIP                             | SSI 32R117R-2P   | 32R117R-2P   |
| 4-Channel PDIP                             | SSI 32R117R-4CP  | 32R117R-4CP  |
| 4-Channel SOL                              | SSI 32R117R-4CL  | 32R117R-4CL  |
| 4-Channel Flatpack                         | SSI 32R117R-4F   | 32R117R-4F   |
| 6-Channel PDIP                             | SSI 32R117R-6CP  | 32R117R-6CP  |
| 6-Channel SOL                              | SSI 32R117R-6CL  | 32R117R-6CL  |
| 6-Channel Flatpack                         | SSI 32R117R-6F   | 32R117R-6F   |
| 6-Channel PLCC                             | SSI 32R117R-6CH  | 32R117R-6CH  |
| SSI 32R117A                                |                  |              |
| 2-Channel PDIP                             | SSI 32R117A-2P   | 32R117A-2P   |
| 4-Channel PDIP                             | SSI 32R117A-4CP  | 32R117A-4CP  |
| 4-Channel SOL                              | SSI 32R117A-4CL  | 32R117A-4CL  |
| 4-Channel Flatpack                         | SSI 32R117A-4F   | 32R117A-4F   |
| 6-Channel PDIP                             | SSI 32R117A-6CP  | 32R117A-6CP  |
| 6-Channel SOL                              | SSI 32R117A-6CL  | 32R117A-6CL  |
| 6-Channel Flatpack                         | SSI 32R117A-6F   | 32R117A-6F   |
| 6-Channel PLCC                             | SSI 32R117A-6CH  | 32R117A-6CH  |
| SSI 32R117AR with Internal Damping Resiste | or               |              |
| 2-Channel PDIP                             | SSI 32R117AR-2P  | 32R117AR-2P  |
| 4-Channel PDIP                             | SSI 32R117AR-4CP | 32R117AR-4CP |
| 4-Channel SOL                              | SSI 32R117AR-4CL | 32R117AR-4CL |
| 4-Channel Flatpack                         | SSI 32R117AR-4F  | 32R117AR-4F  |
| 6-Channel PDIP                             | SSI 32R117AR-6CP | 32R117AR-6CP |
| 6-Channel SOL                              | SSI 32R117AR-6CL | 32R117AR-6CL |
| 6-Channel Flatpack                         | SSI 32R117AR-6F  | 32R117AR-6F  |
| 6-Channel PLCC                             | SSI 32R117AR-6CH | 32R117AR-6CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.



July, 1990

## DESCRIPTION

The SSI 32R501 is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. It provides a low noise read path, write current control, and data protection circuitry for as many as 8 channels. The SSI 32R501 requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R501R performs the same function as the SSI 32R501 with the addition of internal damping resistors.

## FEATURES

- Single or multi-platter Winchester drives
- Designed for center-tapped ferrite heads
- Programmable write current source
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals
- 1.5 nV/√Hz maximum input noise voltage
- +5V, +12V power supplies
- Mirror image package option



## BLOCK DIAGRAM

## PIN DIAGRAM

CAUTION: Use handling procedures necessary for a static sensitive component.

## **CIRCUIT OPERATION**

The SSI32R501 gives the user the ability to address up to eight center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn,  $\overline{CS}$  and  $R/\overline{W}$  inputs as shown in Tables 1 & 2. Internal pullups are provided for the  $\overline{CS}$  &  $R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| <u>CS</u> | R/W | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| 1         | х   | Idle  |

#### TABLE 2: Head Select

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Low level 1 = High level

#### WRITE MODE

Taking both  $\overline{CS}$  and  $\overline{R/W}$  low selects write mode which configures the SSI 32R501 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

Iw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- Head center tap open
- WDI frequency too low
  Device in read mode
- Device not selected
  No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $120\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

Taking CS low and R/W high selects read mode which configures the SSI 32R501 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed.

## **PIN DESCRIPTIONS**

| NAME               | I/O             | DESCRIPTION                                                          |
|--------------------|-----------------|----------------------------------------------------------------------|
| HS0-HS2            | I               | Head Select                                                          |
| <u>cs</u>          | I .             | Chip Select: a low level enables device                              |
| R/₩                | l               | Read/Write: a high level selects read mode                           |
| WUS                | O*              | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | · I             | Write Data In: negative transition toggles direction of head current |
| H0X-H7X<br>H0Y-H7Y | I/O             | X,Y head connections                                                 |
| RDX, RDY           | 0*              | X, Y Read Data: differential read signal out                         |
| WC                 |                 | Write Current: used to set the magnitude of the write current        |
| VCT                |                 | Voltage Center Tap: voltage source for head center tap               |
| VCC                |                 | +5V                                                                  |
| VDD1               |                 | +12V                                                                 |
| VDD2               |                 | Positive power supply for the center tap voltage source              |
| GND                |                 | Ground                                                               |
| * When more the    | an one R/W devi | ce is used these signals can be wire OR'ed.                          |

## **ELECTRICAL CHARACTERISTICS**

ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                              |           | VALUE              | UNITS |
|----------------------------------------|-----------|--------------------|-------|
| DC Supply Voltage                      | VDD1      | -0.3 to +14        | VDC   |
| DC Supply Voltage                      | VDD2      | -0.3 to +14        | VDC   |
| DC Supply Voltage                      | VCC       | -0.3 to +6         | VDC   |
| Digital Input Voltage Range            | VIN       | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                | VH        | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                  | Vwus      | -0.3 to +14        | VDC   |
| Write Current Zero Peak                | lw        | 60                 | mA    |
| Output Current RDX                     | , RDY lo  | -10                | mA    |
| Output Current                         | Іуст      | -60                | mA    |
| Output Current                         | Iwus      | +12                | mA    |
| Storage Temperature Range              | Tstg      | -65 to 150         | °C    |
| Lead Temp. PDIP, Flatpack (10 sec Solo | dering)   | 260                | °C    |
| Package Temperature PLCC, SO (20 se    | c Reflow) | 215                | °C    |

1

## **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                |                                                                                                       | CONDITIONS  | MIN  | NOM  | МАХ  | UNITS |  |  |  |
|--------------------------|-------------------------------------------------------------------------------------------------------|-------------|------|------|------|-------|--|--|--|
| DC Supply Voltage        | VDD1                                                                                                  |             | 10.8 | 12.0 | 13.2 | VDC   |  |  |  |
| DC Supply Voltage        | VCC                                                                                                   |             | 4.5  | 5.0  | 5.5  | VDC   |  |  |  |
| Head Inductance          | Lh                                                                                                    |             | 5    |      | 15   | μН    |  |  |  |
| Damping Resistor         | RD                                                                                                    | 32R501 only | 500  |      | 2000 | Ω     |  |  |  |
| RCT Resistor             | RCT*                                                                                                  | lw = 50 mA  | 114  | 120  | 126  | Ω     |  |  |  |
| Write Current            | lw                                                                                                    |             | 22   |      | 50   | mA    |  |  |  |
| Junction Temperature R   | ange Tj                                                                                               |             | +25  |      | +135 | °C    |  |  |  |
| *For lw = 50 mA. At othe | *For $w = 50$ mA. At other w levels refer to Applications Information that follows this specification |             |      |      |      |       |  |  |  |

#### **DC CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply.

## POWER SUPPLY

| PARAMETER                       | CONDITIONS                               | MIN | NOM | МАХ     | UNITS |
|---------------------------------|------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                           |     |     | 25      | mA    |
|                                 | Write Mode                               |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                |     |     | 25      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                |     |     | 50      | mA    |
|                                 | Write Mode                               |     |     | 30 + lw | mA    |
| Power Dissipation (Tj = +135°C) | Idle Mode                                |     |     | 400     | mW    |
|                                 | Read Mode                                |     |     | 600     | mW    |
|                                 | Write Mode, Iw = 50 mA, RCT = $0\Omega$  |     |     | 1050    | mW    |
|                                 | Write Mode, Iw = 50 mA RCT = $120\Omega$ |     |     | 750     | mW    |

## DC CHARACTERISTICS (Continued)

DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|------|-------------------------|------------|------|-----|--------------|-------|
| VIL  | Input Low Voltage       |            | -0.3 |     | 0.8          | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIH  | Input High Current      | VIH = 2.0V |      |     | 85           | μA    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100          | μA    |

## WRITE MODE

| PARAMETER                              | CONDITIONS                               | MIN | NOM | МАХ | UNITS |
|----------------------------------------|------------------------------------------|-----|-----|-----|-------|
| Center Tap Voltage VCT                 | Write Mode                               |     | 6.0 |     | VDC   |
| Write Current Range                    |                                          | 10  |     | 50  | mA    |
| Write Current Constant "K"             |                                          | 129 |     | 151 |       |
| lwc to Head Current Gain               |                                          |     | 20  |     | mA/mA |
| Unselected Head Leakage Current        |                                          |     |     | 85  | μA    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                          |     | 4.3 |     | VDC   |
| RDX, RDY Leakage                       | 3.0 < RDX, RDY < 8.0V<br>Write/Idle Mode | -50 |     | +50 | μA    |

## READ MODE

| PARAMETER                         | CONDITIONS | MIN  | NOM | МАХ  | UNITS |
|-----------------------------------|------------|------|-----|------|-------|
| Center Tap Voltage                | Read Mode  |      | 4.0 |      | VDC   |
| Input Bias Current (differential) |            |      |     | 100  | μA    |
| Output Offset Voltage             | Read Mode  | -480 |     | +480 | mV    |
| Common Mode Output Voltage        | Read Mode  | 5    |     | 7    | VDC   |

## DYNAMIC CHARACTERISTICS AND TIMING

Unless otherwise specified, recommended operating conditions apply and w = 45 mA,  $Lh = 10 \mu H$ ,  $Rd = 750\Omega$  32R501 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

## WRITE MODE

| PARAMETER                         | CONDITIONS         | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|--------------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |                    | 7.5 |     |     | V(pk)  |
| Unselected Head Transient Current | 5 μH ≤ Lh ≤ 9.5 μH |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |                    |     |     | 15  | pF     |
| Differential Output Resistance    | 32R501             | 10K |     |     | Ω      |
|                                   | 32R501R            | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low          | 250 | й.  |     | KHz    |

## READ MODE

| PARAMETER                      | CONDITIONS                                                                            | MIN | NOM | МАХ | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY)<br>= 1 kΩ                                 | 80  |     | 120 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 KHz | -3  |     | +3  | mV     |
| Bandwidth (-3dB)               | Zs  < 5Ω, Vin = 1 mVpp                                                                | 30  |     |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |     |     | 1.5 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |     |     | 23  | pF     |
| Differential Input Resistance  | 32R501, f = 5 MHz                                                                     | 2K  |     |     | Ω      |
| Differential Input Resistance  | 32R501R, f = 5 MHz                                                                    | 460 |     | 860 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50  |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45  |     |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45  |     |     | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                             |     |     | 30  | Ω      |

#### READ MODE (Continued)

| PARAMETER                   | CONDITIONS                              | MIN | NOM | МАХ | UNITS |
|-----------------------------|-----------------------------------------|-----|-----|-----|-------|
| Output Current              | AC Coupled Load,<br>RDX to RDY          | 2.0 |     |     | mA    |
| External Resistance Load    | AC coupled to output<br>per side to GND | 100 |     |     | Ω     |
| Center tap output impedance | $0 \le f \le 5 MHz$                     |     |     | 150 | Ω     |

## SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write                                    | Delay to 90% of<br>Write Current                                                                 |     |     | 600 | ns    |
| R/₩ to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 600 | ns    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 600 | ns    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     |     | 600 | ns    |
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     |     | 600 | ns    |
| WUS-Safe to Unsafe - TD1                        | lw = 50 mA                                                                                       | 1.6 |     | 8.0 | μs    |
| WUS-Unsafe to Safe - TD2                        | lw = 20 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 30  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle<br>and 1ns Rise/Fall Time                                                 |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% Points                                                                                 |     |     | 20  | ns    |



FIGURE 1: Write Mode Timing Diagram



**FIGURE 2: Applications Information** 

32 GND

## **PACKAGE PIN DESIGNATIONS**

(TOP VIEW)

| GND  | [1    |                        | 24 | ] N/C⁺ |
|------|-------|------------------------|----|--------|
| N/C  | 2     |                        | 23 | ा टड   |
| нох  | 6 3   |                        | 22 | ] R/W  |
| HOY  | [ ₄   |                        | 21 | ] wc   |
| H1X  | [ 5   |                        | 20 |        |
| H1Y  | 6     | 32R501-4/<br>32R501R-4 | 19 |        |
| H2X  | d۲    | 4<br>Channels          | 18 | нѕо    |
| H2Y  | 8 ]   |                        | 17 | ] нs1  |
| нзх  | e ]]  |                        | 16 |        |
| НЗҮ  | [ 10  |                        | 15 |        |
| vст  | d 11  |                        | 14 | wus    |
| VDD2 | († 12 |                        | 13 | וססע 🖞 |

\* Must remain open

#### 24-Lead SOL

| нох [         | 1  |               | 28 |        |
|---------------|----|---------------|----|--------|
| ноү [         | 2  |               | 27 | ] N/C⁺ |
| н1Х [         | 3  |               | 26 | े टड   |
| H1Y [         | 4  |               | 25 | ] R/₩  |
| н2Х [         | 5  |               | 24 | wc     |
| H2Y [         | 6  |               | 23 |        |
| нзх [         | 7  | 32R501-6/     | 22 |        |
| нзү [         | 8  | 6<br>Channels | 21 | ] нѕо  |
| н4Х [         | 9  |               | 20 | ] нс1  |
| H4Y           | 10 |               | 19 | ] HS2  |
| н5х [         | 11 |               | 18 |        |
| н5ү [         | 12 |               | 17 |        |
| <b>v</b> ст [ | 13 |               | 16 | ] wus  |
|               | 14 |               | 15 |        |
|               |    |               |    |        |

<sup>\*</sup>Must remain open

28-Lead PDIP, SOL, Flatpack

ноч П 2 31 h N/C. 30 ि टड н1х Ґ з h RW H1Y 🕇 4 29 hwc нах Ц 5 28 H RDY H2Y 6 27 RDX нэх Г 7 26 32R501-8/ 32R501R-8 П ньо нзү [] 8 25 8 Channels н4х [ 9 24 | HS1 нач П 10 23 h нs2 н5х 🚺 11 22 h vcc H5Y 12 21 h woi н6х [ 13 20 1 wus VDD1 H6Y [ 14 19 VDD2 н7х [] 15 18 H7Y 1 16 17 VCT Must remain open

нох [ 1

#### 32-Lead Flatpack, SOW

| нох [ | 1  |                | 40 | GND   |
|-------|----|----------------|----|-------|
| ноч [ | 2  |                | 39 | ] N/C |
| N/C [ | 3  |                | 38 | ) N/C |
| N/C [ | 4  |                | 37 | ] N/C |
| н1Х [ | 5  |                | 36 | ] टड  |
| н1Ү [ | 6  |                | 35 | ] RvW |
| н2Х [ | 7  |                | 34 | ] wc  |
| H2Y [ | 8  |                | 33 |       |
| нзх [ | 9  | 32R501-8/      | 32 |       |
| нзү [ | 10 | 32R501R-8<br>8 | 31 | ] н50 |
| н₄х [ | 11 | Channels       | 30 | ] ны  |
| H4Y [ | 12 |                | 29 | ] HS2 |
| н5Х [ | 13 |                | 28 |       |
| н5Ү [ | 14 |                | 27 | ] WDI |
| нех [ | 15 |                | 26 | wus   |
| H6Y [ | 16 |                | 25 | ] N/C |
| N/C   | 17 |                | 24 | N/C   |
| N/C   | 18 |                | 23 |       |
| н7X [ | 19 |                | 22 | 0002  |
| H7Y [ | 20 |                | 21 | ист   |
| 1     |    |                | _  | 1     |

\*Must remain open

1-19

## 40-Lead PDIP

PACKAGE PIN DESIGNATIONS

(TOP VIEW)



Must remain open







0790 - rev.

## THERMAL CHARACTERISTICS: 0ja

| 24-lead | SOL      | 80°C/W | 32-lead | FLATPACK | 60°C/W |  |
|---------|----------|--------|---------|----------|--------|--|
| 28-lead | PDIP     | 55°C/W |         | SOW      | 55°C/W |  |
|         | PLCC     | 65°C/W | 40-lead | PDIP     | 45°C/W |  |
|         | SOL      | 70°C/W | 44-lead | PLCC     | 60°C/W |  |
|         | Flatpack | 65°C/W |         |          |        |  |

## ORDERING INFORMATION

| PART DESCRIPTION   | ORDER NO.       | PKG. MARK   |
|--------------------|-----------------|-------------|
| SSI 32R501         |                 |             |
| 4-Channel SOL      | SSI 32R501-4CL  | 32R501-4CL  |
| 6-Channel Flatpack | SSI 32R501-6F   | 32R501-6F   |
| 6-Channel PLCC     | SSI 32R501-6CH  | 32R5O1-6CH  |
| 6-Channel SOL      | SSI 32R501-6CL  | 32R501-6CL  |
| 6-Channel PDIP     | SSI 32R501-6CP  | 32R501-6CP  |
| 8-Channel Flatpack | SSI 32R501-8F   | 32R501-8F   |
| 8-Channel SOW      | SSI 32R501-8CW  | 32R501-8CW  |
| 8-Channel PDIP     | SSI 32R501-8CP  | 32R501-8CP  |
| 8-Channel PLCC     | SSI 32R501-8CH  | 32R501-8CH  |
| SSI 32R501R        |                 |             |
| 4-Channel SOL      | SSI 32R501R-4CL | 32R501R-4CL |
| 6-Channel Flatpack | SSI 32R501R-6F  | 32R501R-6F  |
| 6-Channel PLCC     | SSI 32R501R-6CH | 32R501R-6CH |
| 6-Channel SOL      | SSI 32R501R-6CL | 32R501R-6CL |
| 6-Channel PDIP     | SSI 32R501R-6CP | 32R501R-6CP |
| 8-Channel Flatpack | SSI 32R501R-8F  | 32R501R-8F  |
| 8-Channel SOW      | SSI 32R501R-8CW | 32R501R-8CW |
| 8-Channel PDIP     | SSI 32R501R-8CP | 32R501R-8CP |
| 8-Channel PLCC     | SSI 32R501R-8CH | 32R501R-8CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



silicon systems\*

SSI 32R502R 6, 7, 8-Channel Center-Tapped Thin Film Read/Write Device

Advance Information

Julv. 1990

## DESCRIPTION

The SSI 32R502R Read/Write devices are bipolar monolithic integrated circuits designed for use with center-tapped, three-terminal, thin-film or ferrite recording heads. They provide a low-noise read amplifier, write current control and data protection circuitry for as many as eight channels. They require +5 and +12V power supplies and are available in a variety of package configurations. The SSI 32R502R provides internal 750Ω damping resistors. Please refer to ordering information for different packaging options.

## **FEATURES**

- High performance Read mode gain = 120 V/V Input noise = 1.5 nV/VHz maximum Input capacitance = 23 pF Write current range = 10 mA to 50 mA
- Power supply fault protection
- Pin compatible with the SSI 32R501R
- Designed for center-tapped thin film and ferrite heads
- Programmable write current source
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies



0790 - rev.

CAUTION: Use handling procedures necessary for a static sensitive component.

1

PIN DIAGRAM

## SSI 32R502R 6, 7, 8-Channel Center-Tapped Thin Film Read/Write Device

## CIRCUIT OPERATION

The SSI 32R502R gives the user the ability to address up to 8 center-tapped thin film or ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn.  $\overline{CS}$  and R/ $\overline{W}$  inputs as shown in tables 1 & 2. Internal pullups are provided for the  $\overline{CS} \& R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: MODE SELECT

TABLE 2: HEAD SELECT

| <u>CS</u> | R/₩ | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| 1         | X   | Idle  |

#### HS2 HS1 HS0 HEAD 0 0 0 0 0 0 1 1 0 1 0 2 0 1 1 3 1 0 0 4 0 5 1 1 1 1 0 6 1 1 1 7

0 = Low level1 = Hiah level

## WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R502R as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

lw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- · Head center tap open
- WDI frequency too low Device in read mode Device not selected
  - No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write-to-read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $120\Omega \times 50$  /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

## READ MODE

Taking  $\overline{CS}$  low and  $R/\overline{W}$  high selects read mode which configures the SSI 32R502R as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

## **IDLE MODE**

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed.

1-24

## SSI 32R502R 6, 7, 8-Channel Center-Tapped Thin Film Read/Write Device

## PACKAGE PIN DESIGNATIONS (Top View)



28-Lead SOL

| нох [ | 1  |               | 32 | GND    |
|-------|----|---------------|----|--------|
| HOY [ | 2  |               | 31 | ] N/C  |
| н1х [ | 3  |               | 30 | ह्य [  |
| H1Y [ | 4  |               | 29 | ] R/₩  |
| н2Х [ | 5  |               | 28 | ] wc   |
| H2Y [ | 6  |               | 27 |        |
| нзх [ | 7  | 32B502B-8     | 26 |        |
| нзү [ | 8  | 8<br>Channels | 25 | нзо    |
| H4X [ | 9  |               | 24 | ] HS1  |
| H4Y [ | 10 |               | 23 | ] HS2  |
| н5х [ | 11 |               | 22 | vcc    |
| Н5Ү [ | 12 |               | 21 |        |
| н6х [ | 13 |               | 20 | ] wus  |
| н6ү [ | 14 |               | 19 |        |
| н7х [ | 15 |               | 18 | ] VDD2 |
| н7ү [ | 16 |               | 17 | ] vст  |
|       | _  |               |    |        |

32-Lead SOW





7-Channel 28-Lead PLCC

## THERMAL CHARACTERISTICS: Øja

| 28-lead | PLCC | 65°C/W |
|---------|------|--------|
|         | SOL  | 70°C/W |
| 32-lead | SOW  | 55°C/W |
## SSI 32R502R 6, 7, 8-Channel Center-Tapped Thin Film Read/Write Device

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

June. 1990

### DESCRIPTION

The SSI 32R510/510AR, 32R514/514R Read/Write devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for as many as six channels. The R option provides internal  $750\Omega$  damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. They are available in a variety of package and channel configurations.

### **FEATURES**

- High performance:
  - Read mode gain = 100 V/V (32R510A)

= 150 V/V (32R514)

- Input noise = 1.5 nV/ $\sqrt{Hz}$  max.
- Input capacitance = 20 pF max.
- Write current range = 10 mA to 40 mA
- · Enhanced system write to read recovery time
- · Power supply fault protection
- Plug compatible to the SSI 32R117
- Designed for center-tapped ferrite heads
- · Programmable write current source
- Write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies



#### CAUTION: Use handling procedures necessary for a static sensitive component.

#### 0690

1-27

### **CIRCUIT OPERATION**

These devices address up to six center-tapped ferrite heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$ , and  $\overline{R/W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $\overline{R/W}$ , will force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| CS | R/W  | MODE  |  |
|----|------|-------|--|
| 0  | 0    | Write |  |
| 0  | 1.00 | Read  |  |
| 1  | X    | Idle  |  |

#### TABLE 2: Head Select

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | X   | None |

0 = Low level 1 = High level X=Don't care

#### WRITE MODE

The write mode configures the device as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI).

The magnitude of the write current (0-pk) is programmed by an external resistor RWC, connected from pin WC to ground and is given by:

where K is the Write Current Constant. In multiple device applications, a single RWC resistor may be made common to all devices.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- Head open
- Head center tap open
- WDI frequency too low
  Device not selected
- Device in read mode
- No write current

To reduce internal power dissipation, an optional external resistor, RCT, given by RCT  $\leq$  130 $\Omega$  x 40/lw (lw in mA), is connected between pins VDD1 and VDD2. Otherwise connect pin VDD1 to VDD2.

To initialize the Write Data Flip Flop (WDFF) to pass current through the X-side of the head, pin WDI must be low when the previous read mode was commanded.

#### READ MODE

The read mode configures the device as a low noise differential amplifier and deactivates the write current generator and write unsafe circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent pulse detection circuitry.

#### IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector, and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

### **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| HS0-HS2            | 1   | Head Select                                                          |
| CS                 | I   | Chip Select: a low level enables device                              |
| R/₩                | I   | Read/Write: a high level selects Read mode                           |
| WUS                | 0*  | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | I   | Write Data In: negative transition toggles direction of head current |
| H0X-H5X<br>H0Y-H5Y | I/O | X,Y head connections                                                 |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal output                      |
| WC                 | *   | Write Current: used to set the magnitude of the write current        |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap               |
| VCC                | -   | +5V                                                                  |
| VDD1               | -   | +12V                                                                 |
| VDD2               | -   | Positive power supply for the center-tap voltage source              |
| GND                | -   | Ground                                                               |

\*When more than one R/W device is used, these signals can be wire OR'ed.

### **ABSOLUTE MAXIMUM RATINGS**

(All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                       |      | VALUE              | UNITS |
|-------------------------------------------------|------|--------------------|-------|
| DC Supply Voltage                               | VDD1 | -0.3 to +14        | VDC   |
| DC Supply Voltage                               | VDD2 | -0.3 to +14        | VDC   |
| DC Supply Voltage                               | VCC  | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                     | VIN  | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                         | VH   | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                           | Vwus | -0.3 to +14        | VDC   |
| Write Current (0-pk)                            | lw   | 60                 | mA    |
| RDX, RDY Output Current                         | lo   | -10                | mA    |
| VCT Output Current                              | IVCT | -60                | mA    |
| WUS Output Current                              | Iwus | +12                | mA    |
| Storage Temperature Range                       | Tstg | -65 to 150         | °C    |
| Lead Temperature PDIP,<br>(10 sec Soldering)    |      | 260                | °C    |
| Package Temperature PLCC,<br>SO (20 sec Reflow) |      | 215                | ℃     |

### **RECOMMENDED OPERATING CONDITIONS**

| PARA | METER                      | CONDITIONS              | MIN  | NOM  | МАХ  | UNITS |
|------|----------------------------|-------------------------|------|------|------|-------|
| VDD1 | DC Supply Voltage          |                         | 10.8 | 12.0 | 13.2 | VDC   |
| VCC  | DC Supply Voltage          |                         | 4.5  | 5.0  | 5.5  | VDC   |
| Lh   | Head Inductance            |                         | 5    |      | 15   | μH    |
| RD   | Damping Resistor           | 32R510A and 32R514 only | 500  |      | 2000 | Ω     |
| RCT* | RCT Resistor               | lw = 40 mA              | 123  | 130  | 137  | Ω     |
| lw   | Write Current (0-pk)       |                         | 10   |      | 40   | mA    |
| Tj   | Junction Temperature Range |                         | +25  |      | +135 | °C    |

\*For lw = 40 mA. At other lw levels refer to Applications Information that follows this specification.

#### **DC CHARACTERISTICS**

(Recommended operating conditions apply unless otherwise specified.)

#### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                | MIN | NOM | МАХ     | UNITS |
|---------------------------------|-------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                            |     |     | 35      | mA    |
|                                 | Write Mode                                |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                 |     |     | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                 |     |     | 35      | mA    |
|                                 | Write Mode                                |     |     | 20 + Iw | mA    |
| Power Dissipation (Tj = +135°C) | Idle Mode                                 |     |     | 400     | mW    |
|                                 | Read Mode                                 |     |     | 600     | mW    |
|                                 | Write Mode, Iw = 40 mA, RCT = $0\Omega$   |     |     | 800     | mW    |
|                                 | Write Mode, Iw = 40 mA, RCT = $130\Omega$ |     |     | 600     | mW    |

## DC CHARACTERISTICS (continued)

#### DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ | UNITS |
|------|-------------------------|------------|------|-----|-----|-------|
| VIL  | Input Low Voltage       |            |      |     | 0.8 | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     |     | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |     | mA    |
| IIH  | Input High Current      | VIH = 2.0V |      |     | 100 | μΑ    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5 | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100 | μΑ    |

#### WRITE MODE

| VCT Center Tap Voltage                 | Write Mode 32R510A                                | -<br> | 6.0  |       |       |
|----------------------------------------|---------------------------------------------------|-------|------|-------|-------|
|                                        | Write Mode 32R514                                 |       | 6.7  |       | VDC   |
| Head Current (per side)                | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200  |      | 200   | μA    |
| Write Current Range                    |                                                   | 10    |      | 40    | mA    |
| Write Current Constant "K"             |                                                   | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain               |                                                   |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                   |       |      | 85    | μΑ    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                   | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                   |       | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                  | -100  |      | 100   | μA    |

#### READ MODE

| VCT Center Tap Voltage        | Read Mode                                                           |      | 4.0 |      | VDC |
|-------------------------------|---------------------------------------------------------------------|------|-----|------|-----|
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200  | μA  |
| Input Bias Current (per side) |                                                                     |      |     | 45   | μA  |
| Output Offset Voltage         | Read Mode 32R510A                                                   | -440 |     | +440 | mV  |
|                               | Read Mode 32R514                                                    | -615 |     | +615 | mV  |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5  | VDC |

1

## DYNAMIC CHARACTERISTICS AND TIMING

Iw = 35 mA, Lh = 10  $\mu$ H, Rd = 750  $\Omega$  32R514 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF. Recommended operating conditions apply unless otherwise specified.

### WRITE MODE

| PARAMETER                         | CONDITIONS           | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|----------------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |                      | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |                      | 1   |     | 2   | mA(pk) |
| Differential Output Capacitance   |                      |     |     | 15  | pF     |
| Differential Output Resistance    | 32R510A and 32R514   | 10K | 4   |     | Ω      |
|                                   | 32R510AR and 32R514R | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low            | 250 |     |     | KHz    |

### READ MODE

| Differential Voltage Gain 32R510A | Vin = 1 mVpp @ 300 kHz<br>ZL(RDX), ZL(RDY) = 1 kΩ                                    | 85   |           | 115  | V/V    |
|-----------------------------------|--------------------------------------------------------------------------------------|------|-----------|------|--------|
| 32R514                            | Vin = 1 mVpp @ 300 kHz<br>ZL(RDX), ZL(RDY) = 1 k $\Omega$                            | 125  |           | 175  | V/V    |
| Dynamic Range                     | DC Input Voltage, Vi,<br>Where Gain Falls by 10%<br>Vin = Vi + 0.5 mVpp<br>@ 300 kHz | -2   |           | +2   | mV     |
| Bandwidth (-3dB)                  | Zs  < 5Ω, Vin = 1 mVpp                                                               | 30   | - 11 A.A. |      | MHz    |
| Input Noise Voltage               | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                       |      |           | 1.5  | nV/√Hz |
| Differential Input Capacitance    | f = 5 MHz                                                                            |      |           | 20   | pF     |
| Differential Input Resistance     | 32R514, f = 5 MHz                                                                    | 3.2K |           |      | Ω      |
|                                   | 32R514R, f = 5 MHz                                                                   | 500  |           | 1000 | Ω      |
|                                   | 32R510A, f = 5 MHz                                                                   | 2K   |           |      | Ω      |
|                                   | 32R510AR, f = 5 MHz                                                                  | 460  |           | 860  | Ω      |
| Common Mode Rejection Ratio       | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                      | 50   |           |      | dB     |
| Power Supply Rejection Ratio      | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                             | 45   |           |      | dB     |
| Channel Separation                | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp   | 45   |           |      | dB     |
| Single Ended Output Resistance    | f = 5 MHz                                                                            |      |           | 30   | Ω      |
| Output Current                    | AC Coupled Load,<br>RDX to RDY                                                       | ±2.1 |           | -    | mA     |

### DYNAMIC CHARACTERISTICS AND TIMING (continued)

#### SWITCHING CHARACTERISTICS

| PARAMETER                                                     | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write Mode                                             | Delay to 90% of<br>Write Current                                                                 |     |     | 1.0 | μs    |
| R/₩ to Read Mode                                              | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs    |
| CS to Select                                                  | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 1.0 | μs    |
| CS to Unselect                                                | Delay to 90% Decay<br>of Write Current                                                           |     |     | 1.0 | μs    |
| HS0 - HS2 to any head                                         | Delay to 90% of 100mV<br>10 MHz Read Signal<br>Envelope                                          |     |     | 1.0 | μs    |
| WUS, Safe to Unsafe - TD1                                     | lw = 35 mA, see Figure 1                                                                         | 1.6 |     | 8.0 | μs    |
| WUS, Unsafe to Safe - TD2                                     | lw = 35 mA, see Figure 1                                                                         |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ , see Figure 1) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                                             | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                                     | WDI has 50% Duty Cycle<br>and 1ns Rise/Fall Time                                                 |     |     | 2   | ns    |
| Rise/Fall Time                                                | 10% - 90% Points                                                                                 |     |     | 20  | ns    |



FIGURE 1: Write Mode Timing Diagram

### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

| <b>TABLE 3: Key Parameters</b> | Under | Worst | Case In | put Noise | Conditions |
|--------------------------------|-------|-------|---------|-----------|------------|
|--------------------------------|-------|-------|---------|-----------|------------|

| PARAMETER                                |        | Tj=25°C | Tj=135°C | UNITS  |
|------------------------------------------|--------|---------|----------|--------|
| Inputs Noise Voltage (max.)              |        | 1.1     | 1.5      | nV/√Hz |
| Differential Input Resistance (min.) 321 |        | 850     | 1000     | Ω      |
|                                          | 32R514 | 15.4    | 29.4     | KΩ     |
| Differential Input Capacitance (max.)    |        | 11.6    | 10.8     | pF     |

#### TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions

| PARAMETER                             |         | Tj=25°C | Tj=135°C | UNITS  |
|---------------------------------------|---------|---------|----------|--------|
| Inputs Noise Voltage (max.)           |         | 0.92    | 1.2      | nV/√Hz |
| Differential Input Resistance (min.)  | 32R514R | 500     | 620      | Ω      |
|                                       | 32R514  | 3.2     | 6.1      | KΩ     |
| Differential Input Capacitance (max.) |         | 10.1    | 10.3     | pF     |

### **APPLICATIONS INFORMATION** (continued)



#### NOTES

- 1. An external resistor, RCT, given by; RCT ≤ 130 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Damping resistors not required on R versions.
- 3. Limit DC current from RDX and RDY to 100  $\mu$ A and load capacitance to 20 pF. In multi-chip application these outputs can be wire OR'ed.
- 4. The power bypassing capacitor must be located close to the device with its ground returned directly to device ground, with as short a path as possible.
- 5. To reduce ringing due to stray capacitance this resistor should be located close to the device. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used.

#### FIGURE 2: Typical Application Diagram

#### PACKAGE PIN DESIGNATIONS (TOP VIEW)



| PACKAGE |          | өја     |
|---------|----------|---------|
| 18-Lead | PDIP     | 140°C/W |
| 18-Lead | SOL      | 100°C/W |
| 20-Lead | SOL      | 95°C/W  |
| 22-Lead | PDIP     | 65°C/W  |
| 24-Lead | Flatpack | 105°C/W |
| 24-Lead | SOL      | 80°C/W  |
| 28-Lead | PLCC     | 65°C/W  |
| 28-Lead | Flatpack | 100°C/W |
| 28-Lead | PDIP     | 55°C/W  |
| 28-Lead | SOL      | 70°C/W  |

#### 6-CHANNEL 28-LEAD PDIP, FLATPACK, SOL

### **ORDERING INFORMATION**

| PART DESCRIPTION                           | ORDER NO.         | PKG. MARK    |
|--------------------------------------------|-------------------|--------------|
| SSI 32R510A                                | I                 | <u>.</u>     |
| 2-Channel PDIP                             | SSI 32R510A-2P    | 32R510A-2P   |
| 2-Channel SOL                              | SSI 32R510A-2L    | 32R510A-2L   |
| 4-Channel SOL                              | SSI 32R510A-4CL   | 32R510A-4CL  |
| 4-Channel Flatpack                         | SSI 32R510A-4F    | 32R510A-4F   |
| 4-Channel PDIP                             | SSI 32R510A-4CP   | 32R510A-4CP  |
| 6-Channel PDIP                             | SSI 32R510A-6CP   | 32R510A-6CP  |
| 6-Channel SOL                              | SSI 32R510A-6CL   | 32R510A-6CL  |
| 6-Channel Flatpack                         | SSI 32R510A-6F    | 32R510A-6F   |
| 6-Channel PLCC,                            | SSI 32R510A-6CH   | 32R510A-6CH  |
| SSI 32R510AR with Internal Damping Res     | istor             |              |
| 2-Channel PDIP                             | SSI 32R510AR-2P   | 32R510AR-2P  |
| 2-Channel SOL                              | SSI 32R510AR-2L   | 32R510AR-2L  |
| 4-Channel SOL                              | SSI 32R510AR-4CL  | 32R510AR-4CL |
| 4-Channel Flatpack                         | SSI 32R510AR-4F   | 32R510AR-4F  |
| 4-Channel PDIP                             | SSI 32R510AR-4CP  | 32R510AR-4CP |
| 6-Channel PDIP                             | SSI 32R510AR-6CP  | 32R510AR-6CP |
| 6-Channel SOL                              | SSI 32R510AR-6CL  | 32R510AR-6CL |
| 6-Channel Flatpack                         | SSI 32R510AR-6F   | 32R510AR-6F  |
| 6-Channel PLCC                             | SSI 32R510AR-6CH  | 32R510AR-6CH |
| SSI 32R514 Read/Write IC                   |                   |              |
| 2-Channel SOL                              | SSI 32R514-2CL    | 32R514-2CL   |
| 4-Channel SOL                              | SSI 32R514-4CL    | 32R514-4CL   |
| 6-Channel SOL                              | SSI 32R514-6CL    | 32R514-6CL   |
| 6-Channel PLCC                             | SSI 32R514-6CH    | 32R514-6CH   |
| SSI 32R514R Read/Write IC-with internal of | Jamping resistors |              |
| 2-Channel SOL                              | SSI 32R514R-2CL   | 32R514R-2CL  |
| 4-Channel SOL                              | SSI 32R514R-4CL   | 32R514R-4CL  |
| 6-Channel SOL                              | SSI 32R514R-6CL   | 32R514R-6CL  |
| 6-Channel PLCC                             | SSI 32R514R-6CH   | 32R514R-6CH  |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

## Notes:

silicon systems\*

July, 1990

### DESCRIPTION

The SSI 32R511 and 32R5111 are bipolar monolithic integrated circuits designed for use with center-tapped ferrite or MIG recording heads. They offer the performance upgrades of the SSI 32R510A, along with the improved pin arrangement of the SSI 32R501. Both provide a low noise read path, write current control, and data protection circuitry for as many as 8 channels. They require +5V and +12V power supplies and are available in a variety of packages.

The R option adds internal  $750\Omega$  damping resistors. The M versions have a mirror image pin arrangement to simplify layout when using multiple devices.

#### **FEATURES**

High performance Read mode gain = 100 V/V (32R511) = 150V/V (32R5111) Input noise =  $1.5 \text{ nV}/\sqrt{\text{Hz}}$  maximum Input capacitance = 20 pF Write current range = 10 mA to 40 mA

- Enhanced system write to read recovery time
- Power supply fault protection
- Pin compatible with the SSI 32R501/501R
- Designed for center-tapped ferrite or MIG heads
- Programmable write current source
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies
- Mirror image pin arrangements



#### **PIN DIAGRAM**

0790

### **CIRCUIT OPERATION**

These devices give the user the ability to address up to 8 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn, CS and R/W inputs as shown in tables 1 & 2. Internal pullups are provided for the CS & R/W inputs to force the device into a nonwriting condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | X   | Idle  |

#### TABLE 2: Head Select

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | - 1 | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Low level1 = High level

#### WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R511/5111 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

Iw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- · Head center tap open
- WDI frequency too low
   Device in read mode Device not selected
  - No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX. RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $120\Omega \times 40$  /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

Taking CS low and R/W high selects read mode which configures the SSI 32R511/5111 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX. RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

### **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| HS0-HS2            | 1   | Head Select                                                          |
| <u>CS</u>          | I   | Chip Select: a low level enables device                              |
| R/₩                | I   | Read/Write: a high level selects read mode                           |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | I   | Write Data In: negative transition toggles direction of head current |
| H0X-H7X<br>H0Y-H7Y | I/O | X,Y head connections                                                 |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                         |
| WC                 | *   | Write Current: used to set the magnitude of the write current        |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap               |
| VCC                | -   | +5V                                                                  |
| VDD1               | -   | +12V                                                                 |
| VDD2               | -   | Positive power supply for the center tap voltage source              |
| GND                | -   | Ground                                                               |

\*When more than one R/W device is used, these signals can be wire OR'ed.

### **ELECTRICAL CHARACTERISTICS**

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                  |      | CONDITIONS       | MIN  | NOM  | МАХ  | UNITS |
|----------------------------|------|------------------|------|------|------|-------|
| DC Supply Voltage          | VDD1 |                  | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage          | VCC  |                  | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance            | Lh   |                  | 5    |      | 15   | μH    |
| Damping Resistor           | RD   | 32R511/5111 only | 500  |      | 2000 | Ω     |
| RCT Resistor               | RCT* | lw = 40 mA       | 114  | 120  | 126  | Ω     |
| Write Current              | IW   |                  | 10   |      | 40   | mA    |
| Junction Temperature Range | e Tj |                  | +25  |      | +135 | °C    |

\*For lw = 40 mA. At other lw levels refer to Applications Information that follows this specification.

**ABSOLUTE MAXIMUM RATINGS** (All voltages referenced to GND. Currents into device are positive. Operation above maximum ratings may permanently damage the device.)

| PARAMETER                                           |            | VALUE              | UNITS |
|-----------------------------------------------------|------------|--------------------|-------|
| DC Supply Voltage                                   | VDD1       | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VDD2       | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VCC        | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                         | VIN        | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                             | VH         | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                               | Vwus       | -0.3 to +14        | VDC   |
| Write Current Zero Peak                             | IW         | 60                 | mA    |
| RDX, RDy Output Current                             | lo         | -10                | mA    |
| VCT Output Current                                  | Іуст       | -60                | mA    |
| WUS Output Current                                  | Iwus       | +12                | mA    |
| Storage Temperature Range                           | Tstg       | -65 to 150         | °C    |
| Lead Temperature PDIP, Flat P<br>(10 sec Soldering) | ack        | 260                | °C    |
| Package Temperature PLCC, S<br>(20 sec Reflow)      | 5 <b>0</b> | 215                | °C    |

### **DC CHARACTERISTICS**

(Unless otherwise specified, recommended operating conditions apply.)

#### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                | MIN  | NOM                                      | МАХ     | UNITS |
|---------------------------------|-------------------------------------------|------|------------------------------------------|---------|-------|
| VCC Supply Current              | Read/Idle Mode                            |      |                                          | 35      | mA    |
|                                 | Write Mode                                | s. 1 |                                          | 30      | mA    |
| VDD Supply Current              | Idle Mode                                 |      |                                          | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                 |      |                                          | 35      | mA    |
|                                 | Write Mode                                |      |                                          | 20 + Iw | mA    |
| Power Dissipation (Tj = +125°C) | Idle Mode                                 |      |                                          | 400     | mW    |
|                                 | Read Mode                                 |      | -                                        | 600     | mW    |
|                                 | Write Mode, IW = 40 mA, RCT = $0\Omega$   |      | n an | 800     | mW    |
|                                 | Write Mode, IW = 40 mA, RCT = $120\Omega$ |      |                                          | 610     | mW    |

## DC CHARACTERISTICS (continued)

### DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|------|-------------------------|------------|------|-----|--------------|-------|
| VIL  | Input Low Voltage       |            |      |     | 0.8          | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIH  | Input High Current      | VIH = 2.0V |      |     | 100          | μA    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100          | μΑ    |

#### WRITE MODE

| Center Tap Voltage VCT                 | Write Mode                                        | <i>1</i> | 6.0  |       | VDC   |
|----------------------------------------|---------------------------------------------------|----------|------|-------|-------|
| Head Current (per side)                | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200     |      | 200   | μA    |
| Write Current Range                    |                                                   | 10       |      | 40    | mA    |
| Write Current Constant "K"             |                                                   | 2.375    |      | 2.625 |       |
| lwc to Head Current Gain               |                                                   |          | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                   |          |      | 85    | μA    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                   | -20      |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                   |          | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                  | -100     |      | 100   | μA    |

#### READ MODE

| Center Tap Voltage            | Read Mode                                                           |      | 4.0 |     | VDC |
|-------------------------------|---------------------------------------------------------------------|------|-----|-----|-----|
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200 | μA  |
| Input Bias Current (per side) |                                                                     |      |     | 45  | μA  |
| Input Offset Voltage          | Read Mode                                                           | -4   |     | +4  | mV  |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5 | VDC |

### DYNAMIC CHARACTERISTICS AND TIMING

(Unless otherwise specified, recommended operating conditions apply and IW = 35 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  32R511 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

#### WRITE MODE

| PARAMETER                         | CONDITIONS        | MIN | NOM | MAX | UNITS  |
|-----------------------------------|-------------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |                   | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |                   |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |                   |     |     | 15  | pF     |
| Differential Output Resistance    | 32R511, 32R5111   | 10K |     |     | Ω      |
|                                   | 32R511R, 32R5111R | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low         | 250 |     |     | KHz    |

#### READ MODE

| Differential Voltage Gain 32R511 | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY)= 1kΩ                                      | 85   |                                | 115 | V/V    |
|----------------------------------|---------------------------------------------------------------------------------------|------|--------------------------------|-----|--------|
| 32R5111                          |                                                                                       | 125  |                                | 175 | V/V    |
| Dynamic Range                    | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 kHz | -3   |                                | +3  | mV     |
| Bandwidth (-3dB)                 | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30   |                                |     | MHz    |
| Input Noise Voltage              | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |      |                                | 1.5 | nV/√Hz |
| Differential Input Capacitance   | f = 5 MHz                                                                             |      |                                | 20  | pF     |
| Differential Input Resistance    | 32R511, f = 5 MHz                                                                     | 2K   |                                |     | Ω      |
| Differential Input Resistance    | 32R511R, f = 5 MHz                                                                    | 460  |                                | 860 | Ω      |
| Common Mode Rejection Ratio      | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50   | n<br>Ni<br>Marina Marina<br>Ni |     | dB     |
| Power Supply Rejection Ratio     | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45   |                                |     | dB     |
| Channel Separation               | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45   | -                              |     | dB     |
| Single Ended Output Resistance   | f = 5 MHz                                                                             |      |                                | 30  | Ω      |
| Output Current                   | AC Coupled Load,<br>RDX to RDY                                                        | ±2.1 |                                |     | mA     |

### DYNAMIC CHARACTERISTICS AND TIMING (continued)

#### SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write                                    | Delay to 90% of<br>Write Current                                                                 |     |     | 1.0 | μs    |
| R/₩ to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 1.0 | μs    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     |     | 1.0 | μs    |
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     |     | 1.0 | μs    |
| WUS, Safe to Unsafe - TD1                       | lw = 35 mA                                                                                       | 1.6 |     | 8.0 | μs    |
| WUS, Unsafe to Safe - TD2                       | lw = 35 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle<br>and 1ns Rise/Fall Time                                                 |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% Points                                                                                 |     |     | 20  | ns    |



#### FIGURE 1: Write Mode Timing Diagram



#### NOTES

- 1. An external resistor, RCT, given by; RCT = 120 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Damping resistors not required on R versions.
- 3. Limit DC current from RDX and RDY to 100 μA and load capacitance to 20 pF. In multi-chip application these outputs can be wire-OR'ed.
- 4. The power bypassing capacitor must be located close to the device with its ground returned directly to device ground, with as short a path as possible.
- 5. To reduce ringing due to stray capacitance this resistor should be located close to the device. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used.

#### **FIGURE 2: Applications Information**

#### нох [] 1 28 GND h N/C HOY Г 2 27 h cs H1X 3 26 ∏ R/₩ H1Y 4 25 Πwc H2X [ 5 24 RDY 23 H2Y 6 нах Г 7 22 6 Channels 21 П нso нау Г 8 9 20 H HS1 нах Г **П н**s2 H4Y 10 19 1 vcc 18 ных П 11 H5Y D 12 17 ם לו hwυs ∨ст Г 13 16 15 VDD1 VDD2 1 14

| GND  | q | 1  |               | 28 | þ | нох         |
|------|---|----|---------------|----|---|-------------|
| N/C  | q | 2  |               | 27 | þ | HOY         |
| CS   | þ | 3  |               | 26 | þ | H1 <b>X</b> |
| R∕₩  | q | 4  |               | 25 | þ | H1Y         |
| wc   | þ | 5  |               | 24 | þ | H2X         |
| RDY  | d | 6  |               | 23 | þ | H2Y         |
| RDX  | q | 7  | 6<br>Channels | 22 | þ | нзх         |
| HS0  | q | 8  |               | 21 | þ | нзү         |
| HS1  | d | 9  |               | 20 | þ | H4X         |
| HS2  | d | 10 |               | 19 | þ | H4Y         |
| vcc  | ٥ | 11 |               | 18 | þ | H5X         |
| WDI  | q | 12 |               | 17 | þ | H5Y         |
| wus  | ۵ | 13 |               | 16 | þ | VCT         |
| VDD1 | d | 14 |               | 15 | þ | VDD2        |
|      |   |    |               |    |   |             |

PACKAGE PIN DESIGNATIONS (Top View)

v

28-Lead SOL



28-Lead SOL Mirror Image

| GND [           | 1  |               | 32 | нох   |
|-----------------|----|---------------|----|-------|
| N/C [           | 2  |               | 31 | ноч   |
| <del>cs</del> [ | 3  |               | 30 | н1х   |
| R⁄₩ [           | 4  |               | 29 | н1    |
| wc [            | 5  |               | 28 | н2х   |
| RDY [           | 6  |               | 27 | ] н2ү |
| RDX [           | 7  |               | 26 | ] нзх |
| нѕо [           | 8  | 8<br>Channels | 25 | нзү   |
| нs1 [           | 9  |               | 24 | ∃н₄х  |
| нѕ2 [           | 10 |               | 23 | н₄ч   |
| vcc [           | 11 |               | 22 | ] н5х |
| WDI [           | 12 |               | 21 | н5ү   |
| wus [           | 13 |               | 20 | нех   |
| VDD1 [          | 14 |               | 19 | Неч   |
| VDD2 [          | 15 |               | 18 | ] н7х |
| VCT [           | 16 |               | 17 | н7ч   |
|                 |    |               |    | -     |

32-Lead SOW **Mirror Image** 



28-Lead PLCC

|       |    |               |    | _     |
|-------|----|---------------|----|-------|
|       | 1  |               | 24 | ) N/C |
| N/C [ | 2  |               | 23 | व टड  |
| нох [ | 3  |               | 22 | ] ₽/₩ |
| ноч [ | 4  |               | 21 | ] wc  |
| н1Х [ | 5  |               | 20 |       |
| нтү [ | 6  | 4<br>Channels | 19 |       |
| н2Х [ | 7  |               | 18 | ] нѕо |
| н2Ү [ | 8  |               | 17 | ] нs1 |
| нзх [ | 9  |               | 16 |       |
| нзү [ | 10 |               | 15 | woi   |
| ∨ст [ | 11 |               | 14 | ] wus |
| VDD2  | 12 |               | 13 | VDD1  |

24-Lead SOL

1

### PACKAGE PIN DESIGNATIONS (Continued)

| нох [ | 1  |          | 40 | GND   |
|-------|----|----------|----|-------|
| ноч [ | 2  |          | 39 | ] N/C |
| N/C   | 3  |          | 38 | ) N/C |
| N/C [ | 4  |          | 37 | ] N/C |
| ніх [ | 5  |          | 36 | े टड  |
| н1Ү [ | 6  |          | 35 | ] ₽/₩ |
| н₂х [ | 7  |          | 34 | ] wc  |
| H2Y [ | 8  |          | 33 |       |
| нзх [ | 9  | 8        | 32 |       |
| нзү [ | 10 | Channels | 31 | ] нѕо |
| н₄х[  | 11 |          | 30 | ] HS1 |
| н₄ү [ | 12 |          | 29 | ] HS2 |
| н5х [ | 13 |          | 28 | vcc   |
| нъү [ | 14 |          | 27 | ) woi |
| нех [ | 15 |          | 26 | wus   |
| Н6Ү [ | 16 |          | 25 |       |
| N/C [ | 17 |          | 24 | N/C   |
| N/C [ | 18 |          | 23 |       |
| н7х [ | 19 |          | 22 |       |
| н7ү [ | 20 |          | 21 | ј ист |



#### 40-Lead PDIP

| 24-lead | SOL      | 80°C/W |
|---------|----------|--------|
| 28-lead | PLCC     | 65°C/W |
|         | SOL      | 70°C/W |
| 32-lead | FLATPACK | 60°C/W |
|         | SOW      | 55°C/W |
| 40-lead | PDIP     | 45°C/W |
| 44-lead | PLCC     | 60°C/W |

#### THERMAL CHARACTERISTICS: Øja

### **ORDERING INFORMATION**

| PART DESCRIPTION    | ORDER NO.        | PKG. MARK    |
|---------------------|------------------|--------------|
| SSI 32R511          |                  | <b>A</b>     |
| 4-Channel SOL       | SSI 32R511-4CL   | 32R511-4CL   |
| 6-Channel PLCC      | SSI 32R511-6CH   | 32R511-6CH   |
| 6-Channel SOL       | SSI 32R511-6CL   | 32R511-6CL   |
| 8-Channel Flat Pack | SSI 32R511-8F    | 32R511-8F    |
| 8-Channel SOW       | SSI 32R511-8CW   | 32R511-8CW   |
| 8-Channel PDIP      | SSI 32R511-8CP   | 32R511-8CP   |
| 8-Channel PLCC      | SSI 32R511-8CH   | 32R511-8CH   |
| SSI 32R511R         |                  |              |
| 4-Channel SOL       | SSI 32R511R-4CL  | 32R511R-4CL  |
| 6-Channel PLCC      | SSI 32R511R-6CH  | 32R511R-6CH  |
| 6-Channel SOL       | SSI 32R511R-6CL  | 32R511R-6CL  |
| 8-Channel Flat Pack | SSI 32R511R-8F   | 32R511R-8F   |
| 8-Channel SOW       | SSI 32R511R-8CW  | 32R511R-8CW  |
| 8-Channel PDIP      | SSI 32R511R-8CP  | 32R511R-8CP  |
| 8-Channel PLCC      | SSI 32R511R-8CH  | 32R511R-8CH  |
| SSI 32R511M         | ·                |              |
| 6-Channel SOL       | SSI 32R511M-6CL  | 32R511M-6CL  |
| 8-Channel SOW       | SSI 32R511M-8CW  | 32R511M-8CW  |
| SSI 32R511RM        |                  |              |
| 6-Channel SOL       | SSI 32R511RM-6CL | 32R511RM6CL  |
| 8-Channel SOW       | SSI 32R511RM-8CW | 32R511RM-8CW |

**ORDERING INFORMATION** (Continued)

| PART DESCRIPTION | ORDER NO.                             | PKG. MARK     |
|------------------|---------------------------------------|---------------|
| SSI 32R5111      | · · · · · · · · · · · · · · · · · · · |               |
| 4-Channel SOL    | SSI 32R5111-4CL                       | 32R5111-4CL   |
| 6-Channel PLCC   | SSI 32R5111-6CH                       | 32R5111-6CH   |
| 6-Channel SOL    | SSI 32R5111-6CL                       | 32R5111-6CL   |
| 8-Channel SOW    | SSI 32R5111-8CW                       | 32R5111-8CW   |
| 8-Channel PLCC   | SSI 32R5111-8CH                       | 32R5111-8CH   |
| 8-Channel SOL    | SSI 32R5111-8CL                       | 32R5111-8CL   |
| SSI 32R5111R     |                                       |               |
| 4-Channel SOL    | SSI 32R5111R-4CL                      | 32R5111R-4CL  |
| 6-Channel PLCC   | SSI 32R5111R-6CH                      | 32R5111R-6CH  |
| 6-Channel SOL    | SSI 32R5111R-6CL                      | 32R5111R-6CL  |
| 8-Channel SOW    | SSI 32R5111R-8CW                      | 32R5111R-8CW  |
| 8-Channel PLCC   | SSI 32R5111R-8CH                      | 32R5111R-8CH  |
| 8-Channel SOL    | SSI 32R5111R-8CL                      | 32R5111R-8CL  |
| SSI 32R5111M     |                                       |               |
| 6-Channel SOL    | SSI 32R5111M-6CL                      | 32R5111M-6CL  |
| 8-Channel SOW    | SSI 32R5111M-8CW                      | 32R5111M-8CW  |
| 8-Channel SOL    | SSI 32R5111M-8CL                      | 32R5111M-8CL  |
| SSI 32R5111RM    |                                       |               |
| 6-Channel SOL    | SSI 32R5111RM-6CL                     | 32R5111RM-6CL |
| 8-Channel SOW    | SSI 32R5111RM-8CW                     | 32R5111RM-8CW |
| 8-Channel SOL    | SSI 32R5111RM-8CL                     | 32R5111RM-8CL |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

1

July, 1990

#### DESCRIPTION

The SSI 32R512/512R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for eight or nine channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. They require +5V and +12V power supplies and are available in a variety of package configurations. A mirror image pinout option is available to simplify flex circuit layout in multiple R/W device applications. The SSI 32R512R option provides internal 1000 $\Omega$  damping resistors.

**BLOCK DIAGRAM** 

### FEATURES

High performance:

Read mode gain = 150 V/VInput noise =  $0.85 \text{ nV}/\sqrt{\text{Hz}}$  max. Input capacitance = 35 pF max. Write current range = 10 mA to 40 mAHead voltage swing = 7 VppWrite current rise time = 9 ns

- Enhanced system write to read recovery time
- Power supply fault protection
- Plug compatible to the SSI 32R501 & SSI 32R511
- Compatible with two & three terminal thin film heads
- Write unsafe detection
- +5V, +12V power supplies
- Mirror image pinout option

#### VDD1 VCC GND wus VDD2 GND GND Пнох $\cap$ -HOX 1 32 1 32 2 31 N/C N/C 2 31 П ноч HOY Г WRITE h cs CS ( H1X H1X ۵ 3 30 3 30 нох DETECTOR h R/W R/₩ [ ніх H1Y 4 29 4 29 HOY вW 28 hwc wc f 28 П нах нах П 5 5 MODE 27 RDY RDY [ 27 h нал READ нэү 6 6 READ <u>cs</u> H1X BIFFER h RDX нзх Г 7 26 RDX [ 7 26 Пнах BDX HIY hнso h нзү нзү 🛙 8 25 HSO [ 8 25 BDY H2X 9 24 HS1 HS1 9 24 П н4х H4X [ ٢ 23 h нs2 23 H4Y H2Y H4Y 10 HS2 [ 10 0 11 22 h vcc vcc I 11 22 🗄 н5Х a H5X WDI нах WRITE DRIVER H5Y 12 21 hwo WDI [ 12 21 H5Y WDFF H3Y hwus Пнех H6X [ 13 20 WUS I 13 20 WRITE H4X CURRENT 14 19 D VDD1 VDD1 [ 14 19 1 H6Y H6Y Γ SOURCE HAY н7х П 15 18 h vod2 VDD2 15 18 H7X WC. H5X H7Y П 16 17 h N/C N/C 16 17 h7Y H5V HSC HS1 H6X 32-LEAD SOW. 32-LEAD SOW Hev HS2 FLATPACK MIRROR H7X H7Y CAUTION: Use handling procedures necessary for a static sensitive component.

**PIN DIAGRAM** 

### **CIRCUIT OPERATION**

The SSI 32R512 addresses up to nine two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $R/\overline{W}$  will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R512 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each high to low transition on pin WDI, Write Data Input.

A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the Xdirection of the head.

The magnitude of the write current (0-pk) given by:

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current lx, y is given by:

$$lx, y = \frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, andRd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- WDI frequency too low · Device in read mode
- Device not selected
   No write current

Power dissipation in Write Mode may be reduced by placing a resistor, Rw, between VDD1 and VDD2. The

resistor value should be chosen such that Iw Rw  $\leq$  3.0V for an accompanying reduction of (Iw)<sup>2</sup> Rw in power dissipation. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

#### READ MODE

The read mode configures the SSI 32R512 as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry.

#### **IDLE MODE**

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### TABLE 1: Mode Select

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | ldie  |
| 1  | 1   | ldle  |

#### **TABLE 2: Head Select**

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | 0    |
| 0   | 0   | 0   | 1   | 1    |
| 0   | 0   | 1   | 0   | 2    |
| 0   | 0   | 1   | 1   | 3    |
| 0   | 1   | 0   | 0   | 4    |
| 0   | 1   | 0   | 1   | 5    |
| 0   | 1   | 1   | 0   | 6    |
| 0   | 1   | 1   | 1   | 7    |
| 1   | 0   | 0   | 0   | 8    |

0 = Low level 1 = High level

### **PIN DESCRIPTIONS**

| NAME                   | TYPE | DESCRIPTION                                                                             |
|------------------------|------|-----------------------------------------------------------------------------------------|
| HS0 - HS3              | I    | Head Select                                                                             |
| <u>cs</u>              | 1    | Chip Select: a low level enables the device                                             |
| R/₩                    | I    | Read/Write: a high level selects Read mode                                              |
| WUS                    | 0*   | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition |
| WDI                    | I    | Write Data In: a negative transition toggles the direction of the head current          |
| H0X - H8X<br>H0Y - H8Y | I/O  | X, Y Head Connections: Current in the X-direction flows into the X-port                 |
| RDX, RDY               | O*   | X, Y Read Data: differential read data output                                           |
| WC                     | *    | Write Current: used to set the magnitude of the write current                           |
| VCC                    | -    | +5V Logic Circuit Supply                                                                |
| VDD1                   | -    | +12V                                                                                    |
| VDD2                   | _    | Positive Power Supply for Write current drivers                                         |
| GND                    | -    | Ground                                                                                  |

\*When more than one R/W device is used, these signals can be wire OR'ed.

## **ELECTRICAL SPECIFICATIONS**

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER               |  | SYMBOL  | VALUE             | UNITS |
|-------------------------|--|---------|-------------------|-------|
| DC Supply Voltage       |  | VDD1, 2 | -0.3 to +14       | VDC   |
|                         |  | VCC     | -0.3 to +7        | VDC   |
| Write Current           |  | lw      | 100               | mA    |
| Digital Input Voltage   |  | Vin     | -0.3 to VCC +0.3  | VDC   |
| Head Port Voltage       |  | VH      | -0.3 to VDD2 +0.3 | VDC   |
| WUS Pin Voltage Range   |  | Vwus    | -0.3 to +14       | VDC   |
| Output Current RDX, RDY |  | lo      | -10               | mA    |
| WUS                     |  | lwus    | +12               | mA    |
| Storage Temperature     |  | Tstg    | -65 to +150       | °C    |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE              | UNITS |
|-----------------------|--------|--------------------|-------|
| DC Supply Voltage     | VDD1   | 12 ± 10%           | VDC   |
|                       | VDD2   | VDD1 - 3.0 to VDD1 | VDC   |
|                       | VCC    | 5 ± 10%            | VDC   |
| Operating Temperature | Tj     | +25 to +135        | °C    |

#### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                                 | CONDITIONS                                                       | MIN        | NOM | ΜΑΧ    | UNITS |
|-------------------------------------------|------------------------------------------------------------------|------------|-----|--------|-------|
| VDD1 Supply Current                       | Read Mode                                                        | -          | -   | 34     | mA    |
|                                           | Write Mode                                                       | -          | -   | 38     | mA    |
|                                           | Idle Mode                                                        | -          | -   | 14     | mA    |
| VDD2 Supply Current                       | Read Mode                                                        | , <b>-</b> | -   | 200    | μA    |
|                                           | Write Mode                                                       | -          | -   | IW+0.4 | mA    |
|                                           | Idle Mode                                                        | -          |     | 200    | μA    |
| VCC Supply Current                        | Read Mode                                                        | -          | -   | 75     | mA    |
|                                           | Write Mode                                                       | -          | -   | 56     | mA    |
|                                           | Idle Mode                                                        | -          | -   | 60     | mA    |
| Power Dissipation (Tj = $+135^{\circ}C$ ) | Read Mode                                                        | -          |     | 800    | mW    |
|                                           | Write Mode: lw = 20 mA,<br>VDD2 = VDD1                           | -          | -   | 1000   | mW    |
|                                           | Write Mode: Iw = 40 mA,<br>VDD1 - VDD2 = 3.0V                    | -          | -   | 1140   | mW    |
|                                           | Idle Mode                                                        | -          |     | 500    | mW    |
| Input Low Voltage (VIL)                   |                                                                  | -          | -   | 0.8    | VDC   |
| Input High Voltage (VIH)                  |                                                                  | 2.0        | -   | -      | VDC   |
| Input Low Current (IIL)                   | VIL = 0.8V                                                       | -0.4       | -   | -      | mA    |
| Input High Current (IHL)                  | VIH = 2.0V                                                       | -          | -   | 100    | μA    |
| WUS Output Low Voltage (VOL)              | lol = 8 mA                                                       | -          |     | 0.5    | VDC   |
| VDD Fault Voltage                         |                                                                  | 8.5        | -   | 10.0   | VDC   |
| VCC Fault Voltage                         |                                                                  | 3.5        | -   | 4.2    | VDC   |
| Head Current (HnX, HnY)                   | Write Mode, $0 \le VCC \le 3.5V$<br>$0 \le VDD1 \le 8.5V$        | -200       | -   | +200   | μA    |
|                                           | Read/Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200       | -   | +200   | μA    |

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f(WDI) = 5 MHz.

| PARAMETER                       | CONDITIONS      | MIN | NOM      | МАХ  | UNITS  |
|---------------------------------|-----------------|-----|----------|------|--------|
| WC Pin Voltage (Vwc)            |                 | -   | 1.65 ±5% | -    | v      |
| Differential Head Voltage Swing |                 | 7   | -        | -    | Vpp    |
| Unselected Head Current         |                 | -   | -        | 1    | mA(pk) |
| Differential Output Capacitance |                 | -   | -        | 25   | pF     |
| Differential Output Resistance  | 32R512R         | 800 | 1000     | 1350 | Ω      |
|                                 | 32R512          | 4   | -        | -    | kΩ     |
| WDI Transition Frequency        | WUS = low       | 1.7 | -        | -    | MHz    |
| Write Current Range             | t google texter | 10  | -        | 40   | mA     |

#### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply CL (RDX, RDY) < 20pF and RL (RDX,RDY) = 1 k $\Omega$ .

| PARAMETER                  |        | CONDITIONS                                                           | MIN                                                          | NOM  | MAX  | UNITS |        |
|----------------------------|--------|----------------------------------------------------------------------|--------------------------------------------------------------|------|------|-------|--------|
| Differential Voltage Gain  |        | Vin=1mVpp @ 300 kHz                                                  | 125                                                          | -    | 175  | V/V   |        |
| Bandwidth                  |        | -1dB                                                                 | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                 | 25   | -    | -     | MHz    |
|                            |        | -3dB                                                                 | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                 | 45   | -    | -     | MHz    |
| Input Noise Voltage        |        |                                                                      | BW = 15 MHz, Lh = 0, Rh = 0                                  | -    | 0.62 | 0.85  | nV/√Hz |
| Differential Input Capacit | ance   |                                                                      | Vin = 1 mVpp, <i>f</i> = 5 MHz                               | -    | -    | 35    | рF     |
| Differential Input         | 32F    | R512R                                                                | Vin = 1 mVpp, <i>f</i> = 5 MHz                               | 390  | -    | -     | Ω      |
| Resistance                 | 33     | 2R512                                                                | Vin = 1 mVpp, $f = 5$ MHz                                    | 640  | -    | -     | Ω      |
| Dynamic Range              |        |                                                                      | DC input voltage where gain falls to 90% of its 0 VDC value. | -3   | -    | 3     | mV     |
|                            |        |                                                                      | Vin = VDC +0.5 mVpp, $f = 5$ MHz                             |      |      |       |        |
| Common Mode Rejection      | n Rati | 0                                                                    | Vin = 0 VDC+100 mVpp @ 5 MHz                                 | 54   | -    | -     | dB     |
| Power Supply Rejection     | Ratio  |                                                                      | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC          | 54   | -    | -     | dB     |
| Channel Separation         |        | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp | 45                                                           | -    | -    | dB    |        |
| Output Offset Voltage      |        |                                                                      |                                                              | -360 | -    | +360  | mV     |
| RDX, RDY Common Mode       |        | Read Mode                                                            | 2.2                                                          | 2.9  | 3.6  | VDC   |        |
| Output Voltage             |        | Write Mode                                                           | -                                                            | 2.9  | -    | VDC   |        |
| Single Ended Output Re     | sistan | се                                                                   | <i>f</i> = 5 MHz                                             | -    | -    | 30    | Ω      |
| Output Current             |        |                                                                      | AC Coupled Load, RDX to RDY                                  | 3.2  | -    | -     | mA     |

#### 5SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f (WDI) = 5 MHz.

| PARAMETER             | CONDITIONS                                                                                | MIN | МАХ            | UNITS                       |
|-----------------------|-------------------------------------------------------------------------------------------|-----|----------------|-----------------------------|
| R/W                   |                                                                                           |     |                |                             |
| R/W to Write Mode     | Delay to 90% of write current                                                             | ·   | 0.6            | μs                          |
| R/W to Read Mode      | Delay to 90% of 100 mV 10 MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6            | μs                          |
| CS                    |                                                                                           |     |                |                             |
| CS to Select          | Delay to 90% of write current or to<br>90% of 100mV 10MHz Read<br>signal envelope         | -   | 0.6            | μs                          |
| CS to Unselect        | Delay to 90% of write current                                                             | -   | 0.6            | μs                          |
| HSn                   |                                                                                           |     | \$ 44 J. (* 19 | u fa e contra e<br>Anticipa |
| HS0, 1, 2 to any Head | Delay to 90% of 100 mV 10 MHz<br>Read signal envelope                                     | -   | 0.4            | μs                          |
| WUS                   |                                                                                           |     |                |                             |
| Safe to Unsafe - TD1  |                                                                                           | 0.6 | 3.6            | μs                          |
| Unsafe to Safe - TD2  |                                                                                           |     | 1              | μs                          |
| Head Current          |                                                                                           |     |                |                             |
| Prop. Delay - TD3     | From 50% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                              | -   | 32             | ns                          |
| Asymmetry             | WDI has 50% duty cycle and 1ns rise/fall time, Lh=0 $\mu$ h, Rh=0 $\Omega$                | -   | 1<br>1         | ns                          |
| Rise/Fall Time        | 10% - 90% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                             | -   | 9              | ns                          |



FIGURE 1: Write Mode Timing Diagram

#### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

#### TABLE 3: Key Parameters Under Worst Case Input Noise Conditions

| PARAMETER                                    | Tj = 25°C | Tj = 135°C | UNITS  |    |
|----------------------------------------------|-----------|------------|--------|----|
| Input Noise Voltage (Max.)                   | 0.70      | 0.85       | nV/√Hz |    |
| Differential Input Resistance (Min.) 32R512R |           | 539        | 595    | Ω  |
|                                              | 32R512    | 1200       | 1500   | Ω  |
| Differential Input Capacitance (Max.)        | · · · ·   | 32         | 34     | pF |

#### TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS              |
|---------------------------------------|---------|-----------|------------|--------------------|
| Input Noise Voltage (Max.)            |         | 0.58      | 0.71       | nV/√ <del>Hz</del> |
| Differential Input Resistance (Min.)  | 32R512R | 391       | 458        | Ω                  |
|                                       | 32R512  | 643       | 846        | Ω                  |
| Differential Input Capacitance (Max.) | 33      | 35        | pF         |                    |

### PACKAGE PIN DESIGNATIONS (Top View)

| нох [ | 1  | 32   | ] GND |
|-------|----|------|-------|
| ноч [ | 2  | 31   | ] N/C |
| ніх [ | 3  | - 30 | ] टड  |
| H1Y [ | 4  | 29   | ] R∕₩ |
| H2X [ | 5  | 28   | wc    |
| H2Y [ | 6  | 27   | ] RDY |
| нзх [ | 7  | 26   | RDX   |
| нзү [ | 8  | 25   | ] HS0 |
| н₄х [ | 9  | 24   | ] HS1 |
| нач [ | 10 | 23   | ] HS2 |
| н5х [ | 11 | 22   | ] vcc |
| ныү [ | 12 | 21   | ] WDI |
| нөх [ | 13 | 20   | ] wus |
| н6ү [ | 14 | 19   |       |
| н7х [ | 15 | 18   | VDD2  |
| н7ү [ | 16 | 17   | N/C   |

| GND [       | 1                                     | 32 | і нох |
|-------------|---------------------------------------|----|-------|
| N/C         | 2                                     | 31 | ноч   |
| <u>cs</u> [ | 3                                     | 30 | н1х   |
| R/W [       | 4                                     | 29 | Н1Ү   |
| wc [        | 5                                     | 28 | ] H2X |
| RDY [       | 6                                     | 27 | ] H2Y |
| RDX [       | 7                                     | 26 | ] нзх |
| HSO [       | 8                                     | 25 | ] нзү |
| HS1 [       | 9                                     | 24 | ]н₄х  |
| HS2 [       | 10                                    | 23 | □н₄ү  |
| VCC [       | 11                                    | 22 | ] н5х |
| WDI [       | 12                                    | 21 | ] н5ү |
| wus [       | 13                                    | 20 | н6х   |
| VDD1 [      | 14                                    | 19 | ] H6Y |
| VDD2        | 15                                    | 18 | ] н7х |
| N/C         | 16                                    | 17 | ] н7Ү |
|             | · · · · · · · · · · · · · · · · · · · |    |       |

8-Channel 32-Lead SOW

#### 8-Channel 32-Lead SOW Mirror

| нох [] | 1  | 34 | GND   |
|--------|----|----|-------|
| ноч [  | 2  | 33 | ] нзз |
| ніх [  | 3  | 32 | ]टड   |
| ни [   | 4  | 31 | ] R/W |
| нах [] | 5  | 30 | ] wc  |
| н2ү [] | 6  | 29 | RDY   |
| нзх [] | 7  | 28 |       |
| нзү [] | 8  | 27 | ] нѕо |
| н4х [] | 9  | 26 | ] HS1 |
| нач [] | 10 | 25 | ] HS2 |
| н5х [  | 11 | 24 |       |
| ныү [] | 12 | 23 | ] WDI |
| нөх [] | 13 | 22 | ] wus |
| неү [] | 14 | 21 |       |
| н7х [  | 15 | 20 |       |
| н7ү [] | 16 | 19 |       |
| N/C [  | 17 | 18 | Нвх   |
|        |    | _  |       |

9-Channel 34-Lead SOL

| GND  | С | 1  | 34 🗍 нох |
|------|---|----|----------|
| HS3  | С | 2  | 33 🗍 ноч |
| CS   | C | 3  | 32 H1X   |
| R/₩  | Ц | 4  | 31 🗍 H1Y |
| WC   | С | 5  | 30 🗍 н2х |
| RDY  | C | 6  | 29 H2Y   |
| RDX  | C | 7  | 28 🛛 нзх |
| HS0  | Ц | 8  | 27 🗍 НЗҮ |
| HS1  | С | 9  | 26 🗍 H4X |
| HS2  | C | 10 | 25 H4Y   |
| vcc  | C | 11 | 24 🗍 H5X |
| WDI  | C | 12 | 23 🗍 н5Ү |
| wus  | С | 13 | 22 🗍 н6х |
| VDD1 | C | 14 | 21 H6Y   |
| VDD2 | ۵ | 15 | 20 🗍 н7Х |
| H8Y  | C | 16 | 19 🗍 н7Ү |
| HBX  | C | 17 | 18 N/C   |
|      |   |    |          |

9-Channel 34-Lead SOL Mirror

#### THERMAL CHARACTERISTICS: Øja

| 32-Lead SOW | 55°C/W |
|-------------|--------|
| 34-Lead SOL | 60°C/W |

### **ORDERING INFORMATION**

| PART DESCRIPTION                                | ORDER NO.        | PKG. MARK    |  |  |
|-------------------------------------------------|------------------|--------------|--|--|
| SSI 32R512 Read/Write IC                        |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512-8CW   | 32R512-8CW   |  |  |
| 9-Channel SOL                                   | SSI 32R512-9CL   | 32R512-9CL   |  |  |
| SSI 32R512R with Internal Damping Resistor      |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512R-8CW  | 32R512R-8CW  |  |  |
| 9-Channel SOL                                   | SSI 32R512R-9CL  | 32R512R-9CL  |  |  |
| SSI 32R512M Mirror Image                        |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512M-8CW  | 32R512M-8CW  |  |  |
| 9-Channel SOL                                   | SSI 32R512M-9CL  | 32R512M-9CL  |  |  |
| SSI 32R512RM Mirror Image with Damping Resistor |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512RM-8CW | 32R512RM-8CW |  |  |
| 9-Channel SOL                                   | SSI 32R512RM-9CL | 32R512RM-9CL |  |  |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

Ĩ





## Advance Information

1

July, 1990

#### DESCRIPTION

The SSI 32R5121/5121R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for up to 14 channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. They require +5V and +12V power supplies and are available in a variety of package configurations. The SSI 32R512R option provides internal 180Ω damping resistors.

BLOCK DIAGRAM

### FEATURES

• High performance:

Read mode gain = 250 V/V Input noise = 0.85 nV/\Hz max. Input capacitance = 35 pF max. Write current range = 10 mA to 40 mA Head voltage swing = 7 Vpp Write current rise time = 9 ns

- Enhanced system write to read recovery time
- Power supply fault protection
- · Compatible with two & three terminal thin film heads
- Write unsafe detection
- +5V, +12V power supplies

# PIN DIAGRAM



1-61
# **CIRCUIT OPERATION**

The SSI32R5121 addresses up to 14 two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $\overline{R/W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $\overline{R/W}$  will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R5121 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each high to low transition on pin WDI, Write Data Input.

A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the Xdirection of the head, i.e., into the X-port.

The magnitude of the write current (0-pk) given by:

$$W = \frac{Vwc}{RWC}$$

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current Ix, y is given by:

$$lx, y = \frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, and Rd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- WDI frequency too low · Device in read mode
- Device not selected
  No write current
- · Open head

Power dissipation in Write Mode may be reduced by placing a resistor, Rw, between VDD1 and VDD2. The

resistor value should be chosen such that Iw Rw  $\leq$  3.0V for an accompanying reduction of (Iw)<sup>2</sup> Rw in power dissipation. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

### READ MODE

The read mode configures the SSI 32R5121 as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained at the write mode valve, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry.

## IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### TABLE 1: Mode Select

| CS | R/₩ | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | Idle  |
| 1  | 1   | Idle  |

### **TABLE 2: Head Select**

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | 0    |
| 0   | 0   | 0   | 1   | 1    |
| 0   | 0   | 1   | 0   | 2    |
| 0   | 0   | 1   | 1   | 3    |
| 0   | 1   | 0   | 0   | 4    |
| 0   | 1   | 0   | 1   | 5    |
| 0   | 1   | 1   | 0   | 6    |
| 0   | 1   | 1   | 1   | 7    |
| 1   | 0   | 0   | 0   | 8    |
| 1   | 0   | 0   | 1   | 9    |
| 1   | 0   | 1   | 0   | 10   |
| 1   | 0   | 1   | 1   | 11   |
| 1.  | 1   | 0   | 0   | 12   |
| 1   | 1   | 0   | 1   | 13   |

## **PIN DESCRIPTIONS**

| NAME                     | ТҮРЕ | DESCRIPTION                                                                             |
|--------------------------|------|-----------------------------------------------------------------------------------------|
| HSO - HS3                | I    | Head Select                                                                             |
| <del>CS</del>            | I    | Chip Select: a low level enables the device                                             |
| R/₩                      | 1    | Read/Write: a high level selects Read mode                                              |
| WUS                      | O*   | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition |
| WDI                      | 1    | Write Data In: a negative transition toggles the direction of the head current          |
| H0X - H13X<br>H0Y - H13Y | I/O  | X, Y Head Connections: Current in the X-direction flows into the X-port                 |
| RDX, RDY                 | O*   | X, Y Read Data: differential read data output                                           |
| WC                       | *    | Write Current: used to set the magnitude of the write current                           |
| VCC                      | -    | +5V Logic Circuit Supply                                                                |
| VDD1                     | _    | +12V                                                                                    |
| VDD2                     | -    | Positive Power Supply for Write current drivers                                         |
| GND                      | -    | Ground                                                                                  |

\*When more than one R/W device is used, these signals can be wire OR'ed.

# **ELECTRICAL SPECIFICATIONS**

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER               |  | SYMBOL  | VALUE             | UNITS |
|-------------------------|--|---------|-------------------|-------|
| DC Supply Voltage       |  | VDD1, 2 | -0.3 to +14       | VDC   |
|                         |  | VCC     | -0.3 to +7        | VDC   |
| Write Current           |  | lw      | 100               | mA    |
| Digital Input Voltage   |  | Vin     | -0.3 to VCC +0.3  | VDC   |
| Head Port Voltage       |  | VH      | -0.3 to VDD2 +0.3 | VDC   |
| WUS Pin Voltage Range   |  | Vwus    | -0.3 to +14       | VDC   |
| Output Current RDX, RDY |  | lo      | -10               | mA    |
| WUS                     |  | lwus    | +12               | mA    |
| Storage Temperature     |  | Tstg    | -65 to +150       | °C    |

1

# **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE              | UNITS |
|-----------------------|--------|--------------------|-------|
| DC Supply Voltage     | VDD1   | 12 ± 10%           | VDC   |
|                       | VDD2   | VDD1 - 3.0 to VDD1 | VDC   |
|                       | VCC    | 5 ± 10%            | VDC   |
| Operating Temperature | Tj     | +25 to +135        | °C    |

## DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                       | CONDITIONS                                                        | MIN  | NOM | МАХ      | UNITS |
|---------------------------------|-------------------------------------------------------------------|------|-----|----------|-------|
| VDD1 Supply Current             | Read Mode                                                         | -    | 24  | 36       | mA    |
|                                 | Write Mode                                                        | -    | 34  | 46       | mA    |
|                                 | Idle Mode                                                         | -    | 11  | 16       | mA    |
| VDD2 Supply Current             | Read Mode                                                         | -    | 0   | 200      | μA    |
|                                 | Write Mode                                                        | -    | lw  | lw + 0.4 | mA    |
|                                 | Idle Mode                                                         |      | 0   | 200      | μΑ    |
| VCC Supply Current              | Read Mode                                                         | -    | 52  | 73       | mA    |
|                                 | Write Mode                                                        |      | 35  | 54       | mA    |
|                                 | Idle Mode                                                         | -    | 43  | 58       | mA    |
| Power Dissipation (Tj = +135°C) | Read Mode                                                         | · _  | -   | 800      | mW    |
|                                 | Write Mode: lw = 20 mA,<br>VDD2 = VDD1                            | -    | -   | 1000     | mW    |
|                                 | Write Mode: lw = 40 mA,<br>VDD1 - VDD2 = 3.0V                     | -    | -   | 1150     | mW    |
|                                 | Idle Mode                                                         | -    | -   | 500      | mW    |
| Input Low Voltage (VIL)         |                                                                   | -    | -   | 0.8      | VDC   |
| Input High Voltage (VIH)        |                                                                   | 2.0  | -   | -        | VDC   |
| Input Low Current (IIL)         | VIL = 0.8V                                                        | -0.4 | -   |          | mA    |
| Input High Current (IHL)        | VIH = 2.0V                                                        | -    | -   | 100      | μA    |
| WUS Output Low Voltage (VOL)    | lol = 8 mA                                                        | -    | -   | 0.5      | VDC   |
| VDD Fault Voltage               |                                                                   | 8.5  | -   | 10.0     | VDC   |
| VCC Fault Voltage               |                                                                   | 3.5  | -   | 4.2      | VDC   |
| Head Current (HnX, HnY)         | Write Mode,<br>$0 \le VCC \le 3.5V$<br>$0 \le VDD1 \le 8.5V$      | -200 | -   | +200     | μA    |
|                                 | Read/Idle Mode,<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 | -   | +200     | μA    |

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA, Lh = 500 nH,  $Rh = 30\Omega$  and f(WDI) = 5 MHz.

| PARAMETER                       | CONDITIONS | MIN.           | NOM      | МАХ | UNITS  |
|---------------------------------|------------|----------------|----------|-----|--------|
| WC Pin Voltage (Vwc)            |            | - <sup>.</sup> | 1.65 ±5% | -   | v      |
| Differential Head Voltage Swing | lw = 40 mA | 7              | -        | -   | Vpp    |
| Unselected Head Current         |            | -              | -        | 1   | mA(pk) |
| Differential Output Capacitance |            | -              | -        | 25  | рF     |
| Differential Output Resistance  | 32R5121R   | 140            | 180      | 220 | Ω      |
|                                 | 32R5121    | 4K             | -        | -   | Ω      |
| WDI Transition Frequency        | WUS = low  | 1.7            | -        | -   | MHz    |
| Write Current Range             | н.         | 10             | -        | 40  | mA     |

#### **READ CHARACTERISTICS**

•

Unless otherwise specified, recommended operating conditions apply CL (RDX, RDY) < 20pF and RL (RDX,RDY) = 1 k\Omega.

| PARAMETER                 |        | CONDITIONS                             | MIN                                                 | NOM | MAX  | UNITS |        |
|---------------------------|--------|----------------------------------------|-----------------------------------------------------|-----|------|-------|--------|
| Differential Voltage Gain |        | Vin=1mVpp @ 300 kHz 210                |                                                     | 250 | 290  | V/V   |        |
| Bandwidth                 |        | -1dB                                   | Zs <5Ω, Vin=1 mVpp @ 300 kHz                        | -   | 30   | -     | MHz    |
|                           |        | -3dB                                   | Zs <5Ω, Vin=1 mVpp @ 300 kHz                        | 27  | 45   |       | MHz    |
| Input Noise Voltage       |        |                                        | BW = 15 MHz, Lh = 0, Rh = 0                         | -   | 0.62 | 0.85  | nV/√Hz |
| Differential Input Capaci | tance  |                                        | Vin = 1 mVpp, f = 5 MHz                             | -   | -    | 35    | pF     |
| Differential Input        | 32R    | 5121R                                  | Vin = 1 mVpp, f = 5 MHz                             | 115 | -    | -     | Ω      |
| Resistance                | 32     | R5121                                  | Vin = 1 mVpp, f =5 MHz                              | 640 | -    | -     | Ω      |
| Dynamic Range             |        |                                        | Peak-to-peak AC input voltage                       | 2.0 | -    | -     | mVpp   |
|                           |        |                                        | small signal value, f = 5 MHz                       |     |      |       |        |
| Common Mode Rejectio      | n Rati | 0                                      | Vin = 0 VDC+100 mVpp @ 5 MHz                        | 54  | -    | -     | dB     |
| Power Supply Rejection    | Ratio  |                                        | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC |     | -    | -     | dB     |
| Channel Consistion        |        |                                        | Handlasted ab anna la driven                        | 45  |      |       |        |
| Channel Separation        |        | with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp | 45                                                  | -   | -    | aв    |        |
| Output Offset Voltage     |        |                                        | -600                                                | -   | +600 | mV    |        |
| RDX, RDY Common Mode      |        | Read Mode                              | 2.2                                                 | 2.9 | 3.6  | VDC   |        |
| Output Voltage            |        | Write Mode                             | -                                                   | 2.9 | -    | VDC   |        |
| Single Ended Output Re    | sistan | ce                                     | f = 5 MHz                                           | -   | -    | 30    | Ω      |
| Output Current            |        |                                        | AC Coupled Load, RDX to RDY                         | 3.2 | -    | -     | mA     |

## SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA, Lh = 500 nH,  $Rh = 30\Omega$  and f(WDI) = 5 MHz.

| PARAMETER                     | CONDITIONS                                                                              | MIN        | МАХ                                                                                                             | UNITS |
|-------------------------------|-----------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------|-------|
| R/W                           |                                                                                         |            |                                                                                                                 | ·     |
| R/W to Write Mode             | Delay to 90% of write current                                                           | -          | 0.6                                                                                                             | μs    |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | -          | 0.6                                                                                                             | μs    |
| CS                            |                                                                                         |            |                                                                                                                 |       |
| CS to Select                  | Delay to 90% of write current or to<br>90% of 100mV 10MHz Read<br>signal envelope       | -<br>. 712 | 0.6                                                                                                             | μs    |
| CS to Unselect                | Delay to 90% of write current                                                           | -          | 0.6                                                                                                             | μs    |
| HSn                           |                                                                                         |            |                                                                                                                 |       |
| HS0, 1, 2 to any Head         | Delay to 90 % of 100mV 10MHz<br>Read signal envelope                                    | -          | 0.4                                                                                                             | μs    |
| WUS                           |                                                                                         |            | 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - 1990 - |       |
| Safe to Unsafe - TD1          |                                                                                         | 0.6        | 3.6                                                                                                             | μs    |
| Unsafe to Safe - TD2          |                                                                                         | -          | 1                                                                                                               | μs    |
| Head Current                  |                                                                                         |            |                                                                                                                 |       |
| Prop. Delay - TD3             | From 50 % points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                           | _          | 32                                                                                                              | ns    |
| Asymmetry                     | WDI has 50 % duty cycle and 1ns rise/fall time, Lh=0 $\mu$ h, Rh=0 $\Omega$             | -          | 1                                                                                                               | ns    |
| Rise/Fall Time                | 10% - 90% points, Lh=0µh, Rh=0 $\Omega$                                                 | -          | 9                                                                                                               | ns    |



FIGURE 1: Write Mode Timing Diagram

# **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

### TABLE 3: Key Parameters Under Worst Case Input Noise Conditions

| PARAMETER                             |          | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|----------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |          | 0.70      | 0.85       | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R5121R | 165       | 185        | Ω      |
|                                       | 32R5121  | 1200      | 1500       | Ω      |
| Differential Input Capacitance (Max.) |          | 32        | 34         | pF     |

### TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions

| PARAMETER                                     |         | Tj = 25°C | Tj = 135°C | UNITS  |
|-----------------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)                    |         | 0.58      | 0.71       | nV/√Hz |
| Differential Input Resistance (Min.) 32R5121R |         | 115       | 125        | Ω      |
|                                               | 32R5121 | 640       | 850        | Ω      |
| Differential Input Capacitance (Max.)         |         | 33        | 35         | pF     |

| PACKAGE PIN DESIGNATIONS                                                                                                                                                                                                            | THERMAL CHARACTERISTICS: Øja                                                                                                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Top View)                                                                                                                                                                                                                          | 44-Lead SOL 50°C/W                                                                                                                                                         |
|                                                                                                                                                                                                                                     | 44-PLCC 60°C/W                                                                                                                                                             |
| a de la companya de l<br>La companya de la comp |                                                                                                                                                                            |
| H13X [] 1 44 [] H12Y                                                                                                                                                                                                                | $x : p : p : \beta : \beta : \beta : \beta : x : x : x : x : x : x$                                                                                                        |
| H13Y [ 2 43 ] H12X                                                                                                                                                                                                                  | <u> </u>                                                                                                                                                                   |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     | H2X [7 39] R/W                                                                                                                                                             |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     | НЗҮ 🗍 10 36 🗍 RDX                                                                                                                                                          |
|                                                                                                                                                                                                                                     | них П11 35П ноо                                                                                                                                                            |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     | H4Y [ 12 SSI 32R5121 - 14CH 34 HS1                                                                                                                                         |
|                                                                                                                                                                                                                                     | н5х [] 13 33 ]] НS2                                                                                                                                                        |
|                                                                                                                                                                                                                                     | н5у П14 32П VCC                                                                                                                                                            |
| Hex II 15 30 D WUS                                                                                                                                                                                                                  |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     | H6Y [] 16 30] WUS                                                                                                                                                          |
| H7Y 1 18 27 1 VDD2                                                                                                                                                                                                                  | H7X 17 GND                                                                                                                                                                 |
|                                                                                                                                                                                                                                     | 18 19 20 21 22 23 24 25 26 27 28                                                                                                                                           |
| H8Y 20 25 H11X                                                                                                                                                                                                                      | $\begin{array}{c} \bullet \bullet$ |
| нэх 🛛 21 24 🗍 н10Ү                                                                                                                                                                                                                  | 24 <sup>28</sup> <sup>29</sup> <sup>29</sup> <sup>29</sup> <sup>29</sup> <sup>29</sup> <sup>29</sup> <sup>29</sup> <sup>29</sup>                                           |
| нэү 🛛 22 23 🗍 н10Х                                                                                                                                                                                                                  |                                                                                                                                                                            |
|                                                                                                                                                                                                                                     |                                                                                                                                                                            |
| 44-Pin SOI                                                                                                                                                                                                                          | 44-Pin PI CC                                                                                                                                                               |

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



**Preliminary Data** 

1

July, 1990

# DESCRIPTION

The SSI 32R515R is a bipolar monolithic integrated circuit designed for use with center-tapped ferrite or MIG recording heads. It provides a low noise read path, write current control, and data protection circuitry for as many as 10 channels. The SSI 32R515R requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R515R includes internal damping resistors. The SSI 32R515RM is functionally equivalent to the SSI 32R515R however, it has the mirror image pin arrangement to simplify layout when using multiple devices.

# FEATURES

- High Performance Read Mode Gain = 100V/V Input Noise = 1.5 nV/√Hz max. Input Capacitance = 20 pF Write Current Range = 10 mA to 50 mA
- Enhanced system write to read recovery time
- Power supply fault protection
- Designed for center-tapped ferrite or MIG heads

PIN DIAGRAM

- Programmable write current source
- Includes write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies
- Mirror image package option



# **BLOCK DIAGRAM**

## **CIRCUIT OPERATION**

The SSI 32R515 gives the user the ability to address up to 10 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn,  $\overline{CS}$  and  $R/\overline{W}$  inputs as shown in tables 1 & 2. Internal pullups are provided for the  $\overline{CS}$  &  $R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | X   | Idle  |

#### TABLE 2: Head Select

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | 0    |
| 0   | 0   | 0   | 1   | 1    |
| 0   | 0   | 1   | 0   | 2    |
| 0   | 0   | 1   | 1   | 3    |
| 0   | 1   | 0   | 0   | 4    |
| 0   | 1   | 0   | 1   | 5    |
| 0   | 1   | 1   | 0   | 6    |
| 0   | 1   | 1   | 1   | 7    |
| 1   | 0   | 0   | 0   | 8    |
| 1   | 0   | 0   | 1   | 9    |

0 = Low level 1 = High level

#### WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R515 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

lw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- Head center tap open
- WDI frequency too low · Device in read mode
- Device not selected
  No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $96\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

Taking CS low and R/W high selects read mode which configures the SSI 32R515 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitterfollowers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

1

# **PIN DESCRIPTIONS**

| NAME                                                                             | I/O | DESCRIPTION                                                          |  |  |  |
|----------------------------------------------------------------------------------|-----|----------------------------------------------------------------------|--|--|--|
| HS0-HS3                                                                          | ·   | Head Select                                                          |  |  |  |
| <del>CS</del>                                                                    | I   | Chip Select: a low level enables device                              |  |  |  |
| R/W                                                                              | . I | Read/Write: a high level selects read mode                           |  |  |  |
| WUS                                                                              | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |  |  |  |
| WDI                                                                              | : 1 | Write Data In: negative transition toggles direction of head current |  |  |  |
| H0X-H9X<br>H0Y-H9Y                                                               | I/O | X,Y head connections                                                 |  |  |  |
| RDX, RDY                                                                         | O*  | X, Y Read Data: differential read signal out                         |  |  |  |
| WC                                                                               | *   | Write Current: used to set the magnitude of the write current        |  |  |  |
| VCT                                                                              | -   | Voltage Center Tap: voltage source for head center tap               |  |  |  |
| VCC                                                                              | -   | +5V                                                                  |  |  |  |
| VDD1                                                                             | -   | +12V                                                                 |  |  |  |
| VDD2                                                                             | -   | Positive power supply for the center tap voltage source              |  |  |  |
| GND                                                                              | -   | Ground                                                               |  |  |  |
| * When more than one Read/Write device is used, these signals can be wire OR'ed. |     |                                                                      |  |  |  |

# **ELECTRICAL CHARACTERISTICS**

ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                   | · .        | VALUE              | UNITS |
|---------------------------------------------|------------|--------------------|-------|
| DC Supply Voltage                           | VDD1       | -0.3 to +14        | VDC   |
| DC Supply Voltage                           | VDD2       | -0.3 to +14        | VDC   |
| DC Supply Voltage                           | VCC        | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                 | VIN        | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                     | VH         | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                       | Vwus       | -0.3 to +14        | VDC   |
| Write Current Zero Peak                     | lw         | 60                 | mA    |
| Output Current                              | RDX, RD lo | -10                | mA    |
| Output Current                              | Ivct       | -60                | mA    |
| Output Current                              | lwus       | +12                | mA    |
| Storage Temperature Range                   | e Tstg     | -65 to 150         | °C    |
| Package Temperature PLCC<br>(20 sec Reflow) | ), SO      | 215                | °C    |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                                                                                               |         | CONDITIONS                             | MIN  | NOM  | МАХ  | UNITS |
|---------------------------------------------------------------------------------------------------------|---------|----------------------------------------|------|------|------|-------|
| DC Supply Voltage                                                                                       | VDD1    |                                        | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage                                                                                       | VCC     |                                        | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance                                                                                         | Lh      | 2                                      | 3    |      | 15   | μH    |
| RCT Resistor                                                                                            | RCT*    | lw = 50 mA                             | 91   | 96   | 101  | Ω     |
| Write Current                                                                                           | IW      | ······································ | 10   |      | 80   | mA    |
| Junction Temperature R                                                                                  | ange Tj | · · · · · ·                            | +25  |      | +135 | °C    |
| *For $lw = 50$ mA. At other lw levels refer to Applications Information that follows this specification |         |                                        |      |      |      |       |

#### **DC CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply.

## POWER SUPPLY

| PARAMETER                       | CONDITIONS                                         | MIN | NOM | МАХ     | UNITS |
|---------------------------------|----------------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                                     |     |     | 35      | mA    |
|                                 | Write Mode                                         |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                          |     |     | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                          |     |     | 35      | mA    |
|                                 | Write Mode                                         |     |     | 20 + lw | mA    |
| Power Dissipation (Tj = +125°C) | Idle Mode                                          |     |     | 400     | mW    |
|                                 | Read Mode                                          |     |     | 600     | mW    |
|                                 | Write Mode, $Iw = 50 \text{ mA}$ , RCT = $0\Omega$ |     |     | 900     | mW    |
|                                 | Write Mode, IW = 50 mA RCT = $96\Omega$            |     |     | 660     | mW    |

# DC CHARACTERISTICS (Continued)

## DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|------|-------------------------|------------|------|-----|--------------|-------|
| VIL  | Input Low Voltage       |            |      |     | 0.8          | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIH  | Input High Current      | VIH = 2.0V |      |     | 100          | μA    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100          | μA    |

## WRITE MODE

| PARAMETER                              | CONDITIONS                                                     | MIN   | NOM  | MAX   | UNITS |
|----------------------------------------|----------------------------------------------------------------|-------|------|-------|-------|
| Center Tap Voltage VCT                 | Write Mode                                                     |       | 6.0  |       | VDC   |
| Head Current (per side)                | Write Mode,<br>$0 \le VCC \le 3.7V$ ,<br>$0 \le VDD1 \le 8.7V$ | -200  |      | 200   | μA    |
| Write Current Range                    |                                                                | 10    |      | 50    | mA    |
| Write Current Constant "K"             |                                                                | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain               |                                                                |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                                |       |      | 100   | μA    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                                | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                                |       | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                               | -100  |      | 100   | μA    |

### **READ MODE**

| PARAMETER                         | CONDITIONS                                                          | MIN  | NOM | МАХ | UNITS |
|-----------------------------------|---------------------------------------------------------------------|------|-----|-----|-------|
| Center Tap Voltage                | Read Mode                                                           | 3.0  | 4.0 | 5.0 | VDC   |
| Head Current (per side)           | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200 | μA    |
| Input Bias Current (differential) |                                                                     |      |     | 100 | μA    |
| Input Offset Voltage              | Read Mode                                                           | -4   |     | +4  | mV    |
| Common Mode Output Voltage        | Read Mode                                                           | 4.5  |     | 6.5 | VDC   |

## DYNAMIC CHARACTERISTICS AND TIMING

Unless otherwise specified, recommended operating conditions apply and lw = 35 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  32R515 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

#### WRITE MODE

| PARAMETER                         | CONDITIONS                                       | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|--------------------------------------------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |                                                  | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |                                                  |     |     | .5  | mA(pk) |
| Differential Output Capacitance   |                                                  |     |     | 15  | рF     |
| Differential Output Resistance    |                                                  | 458 | 610 | 763 | Ω      |
| WDI Transition Frequency          | WUS = low lw = 35 mA<br>LH = 4-10 μH             | 250 |     |     | kHz    |
|                                   | WUS = low $Iw = 20 \text{ mA}$<br>LH = 4 $\mu$ H | 400 |     |     | kHz    |

## READ MODE

| PARAMETER                      | CONDITIONS                                                                            | MIN  | NOM | МАХ | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY) = 1 kΩ                                    | 85   |     | 115 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 kHz | -3   |     | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30   | · · |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |      |     | 1.5 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |      |     | 20  | pF     |
| Differential Input Resistance  | f = 5 MHz                                                                             | 373  |     | 735 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50   |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45   |     |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45   |     |     | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                             |      |     | 30  | Ω      |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                        | ±2.1 |     |     | mA     |

# DYNAMIC CHARACTERISTICS AND TIMING (Continued)

## SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write                                    | Delay to 90% of<br>Write Current                                                                 |     |     | 1.0 | μs    |
| R/₩ to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 1.0 | μs    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     |     | 1.0 | μs    |
| HS0 - HS3 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     |     | 600 | ns    |
| WUS-Safe to Unsafe - TD1                        | lw = 35 mA, LH = 4-10 μH                                                                         | 1.6 |     | 8   | μs    |
|                                                 | lw = 20 mA, LH = 4 μH                                                                            | 1.0 |     | 5.0 | μs    |
| WUS-Unsafe to Safe - TD2                        | lw = 35 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle and 1ns Rise/Fall Time                                                    |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% Points                                                                                 |     |     | 20  | ns    |

1



FIGURE 1: Write Mode Timing Diagram



**FIGURE 2: Applications Information** 

PACKAGE PIN DESIGNATIONS

(TOP VIEW)



44-Lead PLCC

1-77

## **ORDERING INFORMATION**

| PART DESCRIPTION | ORDER NO.         | PKG. MARK     |
|------------------|-------------------|---------------|
| SSI 32R515R      |                   |               |
| 9-Channel SOL    | SSI 32R515R-9CL   | 32R515R-9CL   |
| 10-Channel PLCC  | SSI 32R515R-10CH  | 32R515R-10CH  |
| 10-Channel SOM   | SSI 32R515R-10CM  | 32R515R-10CM  |
| SSI 32R515RM     |                   |               |
| 9-Channel SOL    | SSI 32R515RM-9CL  | 32R515RM-10CL |
| 10-Channel SOM   | SSI 32R515RM-10CM | 32R515RM-10CM |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

silicon systems\*

SSI 32R516/516R 4, 6, 8-Channel Ferrite/MIG **Read/Write Device Preliminary Data** 

July, 1990

# DESCRIPTION

The SSI 32R516 is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite or MIG recording heads. The SSI 32R516 offers the performance upgrades of the SSI 32R511 along with improved head port characteristics and increased read gain. It provides a low noise read path, write current control, and data protection circuitry for as many as 8 channels. The SSI 32R516 requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R516R performs the same function as the SSI 32R516 with the addition of internal  $650\Omega$ damping resistors. The SSI 32R516M and SSI 32R516RM are functionally equivalent to the SSI 32R516 and SSI 32R516R however, they have the mirror image pin arrangement to simplify layout when using multiple devices.

# FEATURES

- **High performance** Read mode gain = 120 V/V Input noise = 1.3 nV/√Hz maximum Input capacitance = 18 pF Write current range = 10 mA to 60 mA
- Enhanced system write to read recovery time
- Power supply fault protection
- Pin compatible with the SSI 32R501 & SSI 32R511
- Designed for center-tapped ferrite or MIG heads
- Programmable write current source .
- Easily multiplexed for larger systems
- Includes write unsafe detection .
- TTL compatible control signals
- +5V, +12V power supplies
- Mirror image pin arrangements



# PIN DIAGRAM

| нох [ | 1  |                        | 32 | LI GND |
|-------|----|------------------------|----|--------|
| ноү [ | 2  |                        | 31 | D N/C  |
| ніх [ | 3  |                        | 30 | ] टड   |
| н1Ү [ | 4  |                        | 29 | ] ₽∕₩  |
| H2X [ | 5  |                        | 28 | þwc    |
| H2Y [ | 6  |                        | 27 | B RDY  |
| нзх [ | 7  |                        | 26 |        |
| нзү [ | 8  | 32R516-8/<br>32R516R-8 | 25 | ] нѕо  |
| H4X [ | 9  | 8<br>Channels          | 24 | ] HS1  |
| H4Y [ | 10 |                        | 23 | ] .HS2 |
| н5х [ | 11 |                        | 22 | ] v∝   |
| H5Y [ | 12 |                        | 21 | D WDI  |
| H6X [ | 13 |                        | 20 | ) wus  |
| H6Y [ | 14 |                        | 19 | 0 VDD1 |
| H7X [ | 15 |                        | 18 | 0 VDD2 |
| н7ү [ | 16 |                        | 17 | ] ист  |
|       |    |                        |    |        |

#### 32-LEAD SOW

CAUTION: Use handling procedures necessary for a static sensitive component.

1-79

# **CIRCUIT OPERATION**

The SSI 32R516 gives the user the ability to address up to 8 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn,  $\overline{CS}$  and  $R/\overline{W}$  inputs as shown in tables 1 & 2. Internal pullups are provided for the  $\overline{CS}$  &  $R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| <u>CS</u> | R/W | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| <b>1</b>  | х   | ldle  |

| <u></u> | A CONTRACTOR OF A CONTRACTOR OF A CONTRACTOR OF A CONTRACTOR A CONTRACTOR A CONTRACTOR A CONTRACTOR A CONTRACT |     |      |
|---------|----------------------------------------------------------------------------------------------------------------|-----|------|
| HS2     | HS1                                                                                                            | HS0 | HEAD |
| 0       | 0                                                                                                              | 0   | 0    |
| 0       | 0                                                                                                              | 1   | 1    |
| 0       | 1                                                                                                              | 0   | 2    |
| 0       | 1                                                                                                              | 1   | 3    |
| 1       | 0                                                                                                              | 0   | 4    |
| 1       | 0                                                                                                              | 1   | 5    |
| 1       | 1                                                                                                              | 0   | 6    |
| 1       | 1                                                                                                              | 1   | 7    |

#### TABLE 2: Head Select

0 = Low level 1 = High level

## WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R516 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

Iw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- Head center tap open
- WDI frequency too low Device in read mode
- Device not selected
  No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $82\Omega \times 60$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### **READ MODE**

Taking  $\overline{CS}$  low and R/W high selects read mode which configures the SSI 32R516 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitterfollowers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

#### **IDLE MODE**

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

### **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| HS0-HS2            | 1   | Head Select                                                          |
| CS                 | 1   | Chip Select: a low level enables device                              |
| R/₩                | I   | Read/Write: a high level selects read mode                           |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | 1   | Write Data In: negative transition toggles direction of head current |
| H0X-H7X<br>H0Y-H7Y | I/O | X,Y head connections                                                 |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                         |
| WC                 | *   | Write Current: used to set the magnitude of the write current        |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap               |
| VCC                | -   | +5V                                                                  |
| VDD1               | -   | +12V                                                                 |
| VDD2               | -   | Positive power supply for the center tap voltage source              |
| GND                | -   | Ground                                                               |

\*When more than one R/W device is used, these signals can be wire OR'ed.

ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                           |      | VALUE              | UNITS |
|-----------------------------------------------------|------|--------------------|-------|
| DC Supply Voltage                                   | VDD1 | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VDD2 | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VCC  | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                         | VIN  | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                             | VH   | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                               | Vwus | -0.3 to +14        | VDC   |
| Write Current Zero Peak                             | IW   | 90                 | mA    |
| RDX, RDy Output Current                             | lo   | -10                | mA    |
| VCT Output Current                                  | Іуст | -90                | mA    |
| WUS Output Current                                  | lwus | +12                | mA    |
| Storage Temperature Range                           | Tstg | -65 to 150         | °C    |
| Lead Temperature PDIP, Flat F<br>(10 sec Soldering) | Pack | 260                | °C    |
| Package Temperature PLCC, S<br>(20 sec Reflow)      | 50   | 215                | °C    |

# **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |      | CONDITIONS  | MIN  | NOM  | MAX  | UNITS |
|----------------------------|------|-------------|------|------|------|-------|
| DC Supply Voltage          | VDD1 |             | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage          | VCC  |             | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance            | Lh   |             | 5    |      | 10   | μH    |
| Damping Resistor           | RD   | 32R516 only | 500  |      | 2000 | Ω     |
| RCT Resistor               | RCT* | lw = 60 mA  |      | 82   |      | Ω     |
| Write Current              | IW   |             | 10   |      | 60   | mA    |
| Junction Temperature Range | Tj   |             | +25  | 4    | +135 | °C    |

\*For lw = 60 mA. At other lw levels refer to Applications Information that follows this specification.

# **DC CHARACTERISTICS**

(Unless otherwise specified, recommended operating conditions apply.)

## POWER SUPPLY

| PARAMETER                                                                                                      | CONDITIONS                                | MIN | NOM            | MAX     | UNITS |
|----------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|----------------|---------|-------|
| VCC Supply Current                                                                                             | Read/Idle Mode                            | į.  | an<br>Taonatan | 30      | mA    |
| and a second | Write Mode                                | ·   |                | 30      | mA    |
| VDD Supply Current                                                                                             | Idle Mode                                 |     |                | 20      | mA    |
| (sum of VDD1 and VDD2)                                                                                         | Read Mode                                 |     |                | 40      | mA    |
|                                                                                                                | Write Mode                                |     |                | 20 + Iw | mA    |
| Power Dissipation (Tj = +125°C)                                                                                | Idle Mode                                 |     |                | 400     | mW    |
|                                                                                                                | Read Mode                                 |     |                | 620     | mW    |
|                                                                                                                | Write Mode, IW = 45 mA, RCT = $0\Omega$   |     |                | 800     | mW    |
|                                                                                                                | Write Mode, IW = 45 mA, RCT = $110\Omega$ |     |                | 610     | mW    |
|                                                                                                                | Write Mode, IW = 60 mA RCT = $82\Omega$   |     | 1. S. 1.       | 680     | mW    |

# DC CHARACTERISTICS (continued)

# DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|------|-------------------------|------------|------|-----|--------------|-------|
| VIL  | Input Low Voltage       |            |      |     | 0.8          | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIH  | Input High Current      | VIH = 2.0V |      |     | 100          | μA    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100          | μΑ    |

# WRITE MODE

| Center Tap Voltage VCT                 | Write Mode                                        |       | 6.9  |       | VDC   |
|----------------------------------------|---------------------------------------------------|-------|------|-------|-------|
| Head Current (per side)                | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200  |      | 200   | μA    |
| Write Current Range                    |                                                   | 10    |      | 60    | mA    |
| Write Current Constant "K"             | IW = 10 - 45 mA                                   | 2.375 |      | 2.625 |       |
| Write Current Constant "K"             | IW = 45 - 60 mA                                   | 2.3   |      | 2.625 |       |
| lwc to Head Current Gain               |                                                   |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                   |       |      | 85    | μΑ    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                   | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                   |       | 5.5  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                  | -100  |      | 100   | μΑ    |

## READ MODE

| Center Tap Voltage            | Read Mode                                                           |      | 4.2 |     | VDC |
|-------------------------------|---------------------------------------------------------------------|------|-----|-----|-----|
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200 | μA  |
| Input Bias Current (per side) |                                                                     |      |     | 45  | μA  |
| Input Offset Voltage          | Read Mode                                                           | -4   |     | +4  | mV  |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  | 5.5 | 6.5 | VDC |

# DYNAMIC CHARACTERISTICS AND TIMING

(Unless otherwise specified, recommended operating conditions apply and IW = 35 mA, Lh = 5  $\mu$ H, Rd = 750 $\Omega$  (32R516) only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  35 pF.)

## WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |            |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |            |     |     | 15  | pF     |
| Differential Output Resistance    | 32R516     | 10K |     |     | Ω      |
|                                   | 32R516R    | 430 | 650 | 870 | Ω      |
| WDI Transition Frequency          | WUS = low  | 125 |     |     | KHz    |

## READ MODE

| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY)<br>= 1 KΩ                              | 100  | 120 | 140 | V/V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------|------------------------------------------------------------------------------------|------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Dynamic Range                  | AC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. V + f = 300 KHz               | -3   |     |     | mVpp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                    | 30   |     |     | MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                     |      | 1.0 | 1.3 | nV/√Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Differential Input Capacitance | f = 5 MHz                                                                          |      | 14  | 18  | рF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Differential Input Resistance  | 32R516, f = 5 MHz                                                                  | 2K   |     |     | Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Differential Input Resistance  | 32R516R, f = 5 MHz                                                                 | 350  |     | 800 | Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                    | 50   |     |     | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                           | 45   |     |     | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 45   |     |     | dB and a second se |
| Single Ended Output Resistance | f = 5 MHz                                                                          | 4    |     | 30  | Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                     | ±2.1 |     |     | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# DYNAMIC CHARACTERISTICS AND TIMING (continued)

## SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write                                    | Delay to 90% of<br>Write Current                                                                 |     | .15 | .7  | μs    |
| R/₩ to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     | .25 | .7  | μs    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     | .2  | 1.0 | μs    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     | .1  | 1.0 | μs    |
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     | .25 | 1.0 | μs    |
| WUS, Safe to Unsafe - TD1                       | lw = 35 mA                                                                                       | 1.6 |     | 8.0 | μs    |
| WUS, Unsafe to Safe - TD2                       | lw = 35 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle and 1ns Rise/Fall Time                                                    |     |     | 1   | ns    |
|                                                 |                                                                                                  |     |     |     |       |



#### FIGURE 1: Write Mode Timing Diagram



- 1. An external resistor, RCT, given by; RCT = 82 (60/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Damping resistors not required on 32R516R versions.
- 3. Limit DC current from RDX and RDY to 100 μA and load capacitance to 20 pF. In multi-chip application these outputs can be wire-OR'ed.
- 4. The power bypassing capacitor must be located close to the 32R516 with its ground returned directly to device ground, with as short a path as possible.
- 5. To reduce ringing due to stray capacitance this resistor should be located close to the 32R516. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used.

**FIGURE 2: Applications Information** 

g

18

19

23 Г

25

26

S N/C GNE XGH Ą

27 28 1 2 3 4

HS2 D

HS1 20

HS0 21 C

RDX 22

RDY

wc d 24

evw d

VDD2 wus VDD1 ś H5Υ Ī -13 12 17 16 15 14 р ньх 11 10 H4Y 9 H4X 32R516-6/32R516R-6 <u>h</u> нзү 8 6 Channels 7 h H3X 6 H2Y

5 h H2X

٨H Н1X





| G   | ND [  | 1  |                        | 24 | ] N/C          |
|-----|-------|----|------------------------|----|----------------|
| . 1 | vc [  | 2  |                        | 23 | ] टड           |
| F   | юх [] | 3  |                        | 22 | ] R/₩          |
| ۲   | 10Y [ | 4  |                        | 21 | wc             |
| F   | 11X [ | 5  |                        | 20 |                |
| ۲   | 114 [ | 6  | 32R516-4/<br>32R516R-4 | 19 |                |
| Ĥ   | 12X [ | 7  | 4<br>Channels          | 18 | ] н <b>s</b> o |
| F   | 12Y [ | 8  |                        | 17 | ] нs1          |
| ۲   | нэх [ | 9  |                        | 16 | vcc            |
|     | w H   | 10 |                        | 15 |                |

28-Lead PLCC

| 28-Lead SOL  |
|--------------|
| Mirror Image |

|             | Ч. | •  |                                         | 20 | H and |
|-------------|----|----|-----------------------------------------|----|-------|
| HOY         | þ  | 2  |                                         | 27 | N/C   |
| H1 <b>X</b> | þ  | 3  |                                         | 26 | ा टड  |
| H1Y         | þ  | 4  |                                         | 25 | ] ₽/₩ |
| H2X         | þ  | 5  |                                         | 24 | ] wc  |
| H2Y         | þ  | 6  |                                         | 23 |       |
| нзх         | þ  | 7  | 32R516-6/<br>32R516R-6<br>6<br>Channels | 22 |       |
| НЗҮ         | þ  | 8  |                                         | 21 | ] нзо |
| H4X         | þ  | 9  |                                         | 20 | ] нз1 |
| H4Y         | þ  | 10 |                                         | 19 | ] нs2 |
| H5X         | þ  | 11 |                                         | 18 | ] vcc |
| H5Y         | þ  | 12 |                                         | 17 | D WDI |
| VCT         | þ  | 13 |                                         | 16 | j w∪s |
| VDD2        | þ  | 14 |                                         | 15 |       |
|             |    |    |                                         |    | -     |

28-Lead SOL

PACKAGE PIN DESIGNATIONS (Top View)

1

N/C 2

टड 🕇 3

в∕₩ П

wc Г 5

RDY [

RDX [ 7

HSO [ 8

HS2 10

VCC

мрі П 12

wus [ 13

VDD1 14

GND 1

N/C [ 2

ſ

11

HS1 9

4

6

28 1 нох 27 HOY

26 HIX

25 HH1Y

24 HH2X

П нэх

21 H3Y

20 П н4Х

19 🗍 Н4Ү

17 H H5Y

18

] н**5**х

VCT 16

15 VDD2

32 HOX

31 HOY

23 1 H2Y

32R516M-6/

6 Channels

32R516RM-6 22

20 D GND

| нох [  | 1  |                                         | 32 | GND    |
|--------|----|-----------------------------------------|----|--------|
| ноү [  | 2  |                                         | 31 | ] N/C  |
| н1Х [  | 3  |                                         | 30 | ] टड   |
| н1Ү [  | 4  |                                         | 29 | ] ₽/₩  |
| н2Х [  | 5  |                                         | 28 | wc     |
| Н2Ү [  | 6  |                                         | 27 | RDY    |
| нзх [  | 7  | 32R516-8/<br>32R516R-8<br>8<br>Channels | 26 | ] RDX  |
| нзү [  | 8  |                                         | 25 | ] н 50 |
| н₄х [  | 9  |                                         | 24 | ] нsı  |
| н₄ү[   | 10 |                                         | 23 | ] HS2  |
| н5х [  | 11 |                                         | 22 | ] vcc  |
| н5ү [  | 12 |                                         | 21 |        |
| н6х [  | 13 |                                         | 20 | wus    |
| нөү [] | 14 |                                         | 19 | 0 VDD1 |
| н7х [  | 15 |                                         | 18 |        |
| н7ү [] | 16 |                                         | 17 | о уст  |
|        |    |                                         |    |        |

#### 32-Lead SOW

#### 32-Lead SOW **Mirror Image**

| टड [  | 3                          | 30 | ] ніх |
|-------|----------------------------|----|-------|
| в∕₩ [ | 4                          | 29 | ] нтү |
| wc[   | 5                          | 28 | ] н2х |
| RDY [ | 6                          | 27 | ] н2ү |
| PDX [ | 7                          | 26 | ] нзх |
| нѕо [ | 8 32R516M-8/<br>32R516RM-8 | 25 | нзү   |
| нs1 [ | 9 Channels                 | 24 | ] н₄х |
| нs2 [ | 10                         | 23 | ] н₄ү |
| vcc [ | 11                         | 22 | ] н5х |
| woi [ | 12                         | 21 | ] н5ү |
| wus [ | 13                         | 20 | ] н6х |
|       | 14                         | 19 | ] неч |
|       | 15                         | 18 | ] н7х |
| vст П | 16                         | 17 | П н7Ү |

0790 - rev.

# PACKAGE PIN DESIGNATIONS (Continued)

| нох [ | 1  |                         | 34 | þ | GND  |
|-------|----|-------------------------|----|---|------|
| ноч [ | 2  |                         | 33 | þ | N/C  |
| ніх [ | 3  |                         | 32 | þ | N/C  |
| н1Ү [ | 4  |                         | 31 | þ | CS   |
| н2Х [ | 5  |                         | 30 | þ | R/₩  |
| Н2Ү [ | 6  |                         | 29 | þ | wc   |
| нзх [ | 7  |                         | 28 | þ | RDY  |
| нзү [ | 8  |                         | 27 | þ | RDX  |
| н4Х [ | 9  | 32R516-8/               | 26 | þ | HS0  |
| Н4Ү [ | 10 | 32R516R-8<br>8-Channels | 25 | Ь | HS1  |
| н5Х [ | 11 |                         | 24 | þ | HS2  |
| Н5Ү [ | 12 |                         | 23 | þ | vcc  |
| нех [ | 13 |                         | 22 | þ | WDI  |
| Н6Ү [ | 14 |                         | 21 | þ | wus  |
| н7х [ | 15 |                         | 20 | þ | N/C  |
| н7Ү [ | 16 |                         | 19 | þ | VDD1 |
| vст П | 17 |                         | 18 | h | VDD2 |

| GND [          | 1  |                                      | 34 | нох   |
|----------------|----|--------------------------------------|----|-------|
| N/C            | 2  |                                      | 33 | ноч   |
| N/C            | 3  |                                      | 32 | н1х   |
| टङ [           | 4  |                                      | 31 | Н1Ү   |
| R∕₩ [          | 5  |                                      | 30 | ] н2Х |
| wc [           | 6  |                                      | 29 | ] н2Ү |
| RDY [          | 7  |                                      | 28 | ] нзх |
| RDX [          | 8  | 32R516-8/<br>32R516R-8<br>8-Channels | 27 | ] нзү |
| н <b>s</b> o [ | 9  |                                      | 26 | ] н4х |
| HS1            | 10 |                                      | 25 | ] н4Ү |
| н <b>s</b> 2 [ | 11 |                                      | 24 | ] н5х |
| vcc [          | 12 |                                      | 23 | ] н5Ү |
| WDI [          | 13 |                                      | 22 | ] нех |
| wus [          | 14 |                                      | 21 | ] н6ү |
| N/C            | 15 |                                      | 20 | ] н7х |
| VDD1           | 16 |                                      | 19 | ] н7ү |
| VDD2           | 17 |                                      | 18 | о ист |

34-Lead SOL

## 34-Lead SOL Mirror Image

| 24-lead | SOL  | 80°C/W |  |
|---------|------|--------|--|
| 28-lead | PLCC | 65°C/W |  |
|         | SOL  | 70°C/W |  |
| 32-lead | SOW  | 55°C/W |  |
| 34-lead | SOL  | 50°C/W |  |
| 44-lead | PLCC | 60°C/W |  |

# THERMAL CHARACTERISTICS: Øja

**ORDERING INFORMATION** 

| PART DESCRIPTION | ORDER NO.        | PKG. MARK    |
|------------------|------------------|--------------|
| SSI 32R516       |                  |              |
| 4-Channel SOL    | SSI 32R516-4CL   | 32R516-4CL   |
| 6-Channel PLCC   | SSI 32R516-6CH   | 32R516-6CH   |
| 6-Channel SOL    | SSI 32R516-6CL   | 32R516-6CL   |
| 8-Channel SOW    | SSI 32R516-8CW   | 32R516-8CW   |
| 8-Channel SOL    | SSI 32R516-8CL   | 32R516-8CL   |
| SSI 32R516R      |                  |              |
| 4-Channel SOL    | SSI 32R516R-4CL  | 32R516R-4CL  |
| 6-Channel PLCC   | SSI 32R516R-6CH  | 32R516R-6CH  |
| 6-Channel SOL    | SSI 32R516R-6CL  | 32R516R-6CL  |
| 8-Channel SOW    | SSI 32R516R-8CW  | 32R516R-8CW  |
| 8-Channel SOL    | SSI 32R516R-8CL  | 32R516R-8CL  |
| SSI 32R516M      | •                |              |
| 6-Channel SOL    | SSI 32R516M-6CL  | 32R516M-6CL  |
| 8-Channel SOW    | SSI 32R516M-8CW  | 32R516M-8CW  |
| 8-Channel SOL    | SSI 32R516M-8CL  | 32R516M-8CL  |
| SSI 32R516RM     |                  |              |
| 6-Channel SOL    | SSI 32R516RM-6CL | 32R516RM-6CL |
| 8-Channel SOW    | SSI 32R516RM-8CW | 32R516RM-8CW |
| 8-Channel SOL    | SSI 32R516RM-8CL | 32R516RM-8CL |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

# Notes:

silicon systems\*

# SSI 32R5161R 10-Channel Ferrite/MIG Read/Write Device Advance Information

July, 1990

# DESCRIPTION

The SSI 32R5161R is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite or MIG recording heads. The SSI 32R5161R offers the performance upgrades of the SSI 32R511 along with improved head port characteristics and increased read gain. It provides a low noise read path, write current control, and data protection circuitry for as many as 10 channels. The SSI 32R5161R requires +5V and +12V power supplies and is available in a variety of packages.

# FEATURES

- High performance Read mode gain = 150 V/V Input noise = 1.3 nV/√Hz maximum Input capacitance = 18 pF Write current range = 10 mA to 60 mA
- Enhanced system write to read recovery time
- Power supply fault protection
- Designed for center-tapped ferrite or MIG heads
- Programmable write current source
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies



## **BLOCK DIAGRAM**

# **PIN DIAGRAM**

for a static sensitive component.

1-91

## **CIRCUIT OPERATION**

The SSI 32R5161R gives the user the ability to address up to 10 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn. CS and R/W inputs as shown in tables 1 & 2. Internal pullups are provided for the CS & R/W inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | X   | Idle  |

#### **TABLE 2: Head Select**

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | 0    |
| 0   | 0   | 0   | 1   | 1    |
| 0   | 0   | 1   | 0   | 2    |
| 0   | 0   | 1   | 1   | 3    |
| 0   | 1   | 0   | 0   | 4    |
| 0   | 1   | 0   | 1   | 5    |
| 0   | - 1 | 1   | 0   | 6    |
| 0   | 1   | 1   | 1   | 7    |
| 1   | 0   | 0   | 0   | 8    |
| 1   | 0   | 0   | 1   | 9    |

0 = Low level 1 = High level

#### WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R5161R as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- · Head center tap open • WDI frequency too low • Device in read mode
- Device not selected No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX. RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $82\Omega \times 60$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

Taking CS low and R/W high selects read mode which configures the SSI 32R5161R as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

### **IDLE MODE**

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX. RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

Iw = K/Rwc, where K = Write Current Constant

## **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| HS0-HS2            | I   | Head Select                                                          |
| CS                 | I   | Chip Select: a low level enables device                              |
| R/₩                | I . | Read/Write: a high level selects read mode                           |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | I   | Write Data In: negative transition toggles direction of head current |
| H0X-H7X<br>H0Y-H7Y | I/O | X,Y head connections                                                 |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                         |
| WC                 | *   | Write Current: used to set the magnitude of the write current        |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap               |
| VCC                | -   | +5V                                                                  |
| VDD1               | -   | +12V                                                                 |
| VDD2               | -   | Positive power supply for the center tap voltage source              |
| GND                | -   | Ground                                                               |

\*When more than one R/W device is used, these signals can be wire OR'ed.

## **PACKAGE PIN DESIGNATIONS**

(TOP VIEW)

| нох [ | 1  | 36 | GND   |
|-------|----|----|-------|
| ноч [ | 2  | 35 | нсэ   |
| ніх [ | 3  | 34 | े टड  |
| HIY [ | 4  | 33 | ] ₽⁄₩ |
| н₂х [ | 5  | 32 | ] wc  |
| Н2Ү [ | 6  | 31 | D RDY |
| нэх [ | 7  | 30 |       |
| нзү [ | 8  | 29 | нзо   |
| н₄х[  | 9  | 28 | ] HS1 |
| Н4Ү [ | 10 | 27 | ] HS2 |
| н5х [ | 11 | 26 | vcc   |
| н5ү [ | 12 | 25 | ] woi |
| нех [ | 13 | 24 | ] wus |
| неч [ | 14 | 23 |       |
| н7Х [ | 15 | 22 | VDD2  |
| н7ү 🛛 | 16 | 21 | р ист |
| нах [ | 17 | 20 | нал   |
| нач [ | 18 | 19 | р нэх |
|       |    |    |       |

THERMAL CHARACTERISTICS: Øja

36-lead SOM

50°C/W

36-Lead SOM

# ORDERING INFORMATION

| PART DESCRIPTION               | ORDERING NO.      | PKG. MARK     |
|--------------------------------|-------------------|---------------|
| SSI 32R5161R Read/Write Device |                   |               |
| 10-Channel SOM                 | SSI 32R5161R-10CM | 32R5161R-10CM |

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# SSI 32R521/521R SSI 32R5211 Thin Film-6-Channel Bead/Write Devices

**PIN DIAGRAM** 

# July, 1990

# DESCRIPTION

The SSI 32R521 and 32R5211 are bipolar monolithic integrated circuits designed for use with non-center tapped thin film recording heads. They provide a low noise read path, write current control, and data protection circuitry for up to six channels. They require +5V and +12V power supplies and are available in a variety of packages. The SSI 32R521R differs from the SSI 32R521 by having  $200\Omega$  internal damping resistors.

# FEATURES

High performance Read mode gain = 100V/V (32R521) = 150V/V (32R5211) Input noise = 0.9nV/√Hz maximum Input capacitance = 65 pF Write current range = 20 mA to 70 mA Head voltage swing = 3.4 Vpp Write current rise time = 13 nsec

- +5V, +12V power supplies
- Includes write unsafe detection



## BLOCK DIAGRAM

# SSI 32R521/521R SSI 32R5211 Thin Film-6-Channel Read/Write Devices

# **CIRCUIT OPERATION**

The SSI 32R521 functions as a write driver or as a read amplifier for the selected head. Head selection and mode control are described in Tables 1&2. The inputs  $R/\overline{W}$ ,  $\overline{CS}$  and WP have internal pull-up resistors to prevent an accidental write condition.

#### WRITE MODE

The Write mode configures the SSI 32R521 as a current switch and activates the Write Unsafe Detector. Head current is toggled between the X- and Y-directions of the recording head on the falling edges of WDI, Write Data Input. The magnitude of the write current, given by:

is controlled by an external resistor, Rwc, connected from pin WC to GND.

Head Current Ix,  $y = \frac{lw}{1 + Rh/Rd}$ 

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output.

- WDI frequency too low
- Device in Read mode
- Chip disabled
- No write current

After fault condition is removed, two negative transitions on WDI are required to clear WUS. The Current monitor output (IMF) sinks one unit of current

when the device is selected. This allows a multichip enable fault to be detected.

NOTE: If it is desirable to initialize the Write Data flipflop to pass current in the Y-direction of the head when entering Write Mode, the WDI input must go low in Read mode for 20 ns minimum.

#### READ MODE

In the Read mode, the SSI 32R521 is configured as a low noise differential amplifier, the write current source and the write unsafe detector are deactivated, and the write data flip-flop can be set. The RDX and RDY outputs are driven by emitter followers. They should be AC coupled to load. Note that the internal write current source is deactivated for both the Read and chip deselected modes.

## **IDLE MODE**

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### TABLE 1: Mode Select

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | ldle  |
| 1  | 1   | Idle  |

# SSI 32R521/521R SSI 32R5211 Thin Film-6-Channel Read/Write Devices

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | none |
| 1   | 1   | 1   | none |

**TABLE 2: Head Select** 

# **PIN DESCRIPTIONS**

| NAME                   | I/O | DESCRIPTION                                                               |
|------------------------|-----|---------------------------------------------------------------------------|
| HSO - HS2              | I   | Head Select: selects one of six heads                                     |
| <del>CS</del>          | I   | Chip Select: a high inhibits chip                                         |
| R/W                    | 1.  | Read/Write: a high selects Read mode                                      |
| WP                     | 1   | Write Protect: a low enables the write current source                     |
| WUS                    | O*  | Write Unsafe: a high indicates an unsafe writing condition                |
| IMF                    | O*  | Current Monitor Function: allows multichip enable fault detection         |
| WDI                    | 1   | Write Data In: changes the direction of the current in the recording head |
| HOX - H5X<br>HOY - H5Y | I/O | X, Y Head Connections: Current in the X-direction flows into the X-port   |
| RDX, RDY               | O*  | X, Y Read Data: differential read data output                             |
| WC                     | *   | Write Current: used to set the magnitude of the write current             |
| VCC1                   | -   | +5V Logic Circuit Supply                                                  |
| VCC2                   | -   | +5V Write Current Supply                                                  |
| VDD                    | -   | +12V                                                                      |
| GND                    |     | Ground                                                                    |

\*When more than one device is used, these signals can be wire OR'ed.
#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             | an a | SYMBOL | VALUE            | UNITS |
|-----------------------|------------------------------------------|--------|------------------|-------|
| DC Supply Voltage     |                                          | VDD    | -0.3 to +14      | VDC   |
|                       |                                          | VCC    | -0.3 to +7       | VDC   |
| Write Current         |                                          | IW     | 100              | mA    |
| Digital Input Voltage |                                          | Vin    | -0.3 to VCC +0.3 | VDC   |
| Head Port Voltage     |                                          | VH     | -0.3 to VDD +0.3 | VDC   |
| Output Current:       | RDX, RDY                                 | lo     | -10              | mA    |
|                       | WUS                                      | lwus   | +12              | mA    |
| Storage Temperature   |                                          | Tstg   | -65 to +150      | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE       | UNITS |
|-----------------------|--------|-------------|-------|
| DC Supply Voltage     | VDD    | 12 ± 5%     | VDC   |
|                       | VCC1   | 5 ± 5%      | VDC   |
|                       | VCC2   | 5 ± 5%      | VDC   |
| Operating Temperature | Tj     | +25 to +135 | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                       | CONDITIONS             | MIN | МАХ     | UNITS           |
|---------------------------------|------------------------|-----|---------|-----------------|
| VDD Supply Current              | Read Mode              |     | 34      | mA              |
|                                 | Write Mode             |     | 38      | mA              |
|                                 | Idle Mode              |     | 9       | mA              |
| VCC Supply Current              | Idle Mode              |     | 49      | mA              |
|                                 | Read Mode              |     | 62      | mA <sup>·</sup> |
|                                 | Write Mode             |     | 49 + IW | mA              |
| Power Dissipation (Tj = +135°C) | Idle Mode              |     | 400     | mW              |
|                                 | Read Mode              |     | 800     | mW              |
|                                 | Write Mode, IW = 70 mA |     | 990     | mW              |

DC CHARACTERISTICS (Continued)

| PARAMETER                              | CONDITIONS    | MIN  | МАХ     | UNITS |
|----------------------------------------|---------------|------|---------|-------|
| Digital Inputs                         |               |      |         |       |
| Input Low Voltage (VIL)                |               | -0.3 | 0.8     | VDC   |
| Input High Voltage (VIH)               |               | 2.0  | VCC+0.3 | VDC   |
| Input Low Current                      | VIL = 0.8V    | -0.4 |         | mA    |
| Input High Current                     | VIH = 2.0V    |      | 100     | μA    |
| RDX, RDY Common<br>Mode Output Voltage |               | 3    | 5       | VDC   |
| WUS Output VOL                         | lol = 8 mA    |      | 0.5     | VDC   |
| IMF Output                             | <u>CS</u> = 0 | 0.73 | 1.23    | mA    |
|                                        | <u>CS</u> = 1 |      | 0.02    | mA    |

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, and IW = 40 mA, Lh = 200 nH, Rh = 16 $\Omega$ , f(Data) = 5 MHz, CL(RDX, RDY) < 20 pF, RL(RDX, RDY) = 1 k $\Omega$ .

| PARAMETER                       | CONDITIONS      | MIN | NOM     | МАХ | UNITS  |
|---------------------------------|-----------------|-----|---------|-----|--------|
| Write Current Voltage Vwc       |                 |     | 1.65±5% |     | V      |
| Differential Head Voltage Swing |                 | 3.4 |         |     | V(pp)  |
| Unselected Head Current         |                 |     |         | 2   | mA(pk) |
| Differential Output Capacitance |                 |     |         | 30  | pF     |
| Differential Output Resistance  | 32R521R         | 160 | 200     | 240 | Ω      |
|                                 | 32R521, 32R5211 | 2K  |         |     | Ω      |
| WDI Transition Frequency        | WUS=low         | 1.7 |         |     | MHz    |
| Write Current Range             |                 | 20  |         | 70  | mA     |

#### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER               | 1     |         | CONDITIONS                                        | MIN | МАХ | UNITS |
|-------------------------|-------|---------|---------------------------------------------------|-----|-----|-------|
| Differential Vo<br>Gain | ltage | 32R521  | Vin = 1 mVpp @ 300 kHz<br>RL(RDX), RL(RDY) = 1 kΩ | 75  | 125 | V/V   |
|                         |       | 32R5211 | Same as above                                     | 120 | 180 | V/V   |
| Voltage<br>Bandwidth    | -1dB  | 32R521  | Zs  < 5Ω, Vin = 1 mVpp<br>@ 300 kHz               | 25  |     | MHz   |
|                         |       | 32R5211 | Same as above                                     | 10  |     | MHz   |
|                         | 040   | 32R521  | Same as above                                     | 45  |     | MHz   |
|                         | -308  | 32R5211 | Same as above                                     | 30  |     | MHz   |

## READ CHARACTERISTICS (Continued)

| PARAMETER                      | CONDITIONS                                                                                | MIN  | NOM | МАХ | UNITS  |
|--------------------------------|-------------------------------------------------------------------------------------------|------|-----|-----|--------|
| Input Noise Voltage            | BW = 15 MHz, Lh = 0, Rh = 0                                                               |      |     | 0.9 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                                 |      |     | 65  | pF     |
| Differential Input Resistance  | 521R, f = 5 MHz                                                                           |      | 200 |     | Ω      |
|                                | 521 and 5211, f = 5 MHz                                                                   | 600  |     |     | Ω      |
| Input Bias Current             |                                                                                           |      |     | 170 | mA     |
| Dynamic Range                  | DC input voltage where gain<br>falls to 90% of its 0 VDC value<br>Vin=VDC+0.5mVpp, f=5MHz | -3   |     | 3   | mV     |
| Common Mode Rejection Ratio    | Vin=0VDC+100mVpp@5MHz                                                                     | 54   |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on VDD                                                                   | 54   | 90  |     | dB     |
|                                | 100 mVpp @ 5 MHz on VCC                                                                   |      | 49  |     |        |
| Channel Separation             | Unselected channels driven<br>with 100 mVpp @ 5 MHz<br>Vin = 0 mVpp                       | 45   |     |     | dB     |
| Output Offset Voltage          |                                                                                           | -360 |     | 360 | mV     |
| Single Ended Output Resistance | f = 5 MHz                                                                                 |      |     | 30  | Ω      |
| Output Current                 | AC Coupled Load, RDX to RDY                                                               | 3.2  |     |     | mA     |

### SWITCHING CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, and IW = 40 mA, Lh = 200 nH,  $Rh = 16\Omega$ , f(Data) = 5 MHz.

| PARAMETER                                |                    | CONDITIONS                                       | MIN | МАХ | UNITS |
|------------------------------------------|--------------------|--------------------------------------------------|-----|-----|-------|
| R∕₩                                      | R/₩ to Write       | To 90% of write current                          |     | 0.6 | μs    |
|                                          | R/₩ to Read        | To 90% of 100 mV, 10 MHz Read signal envelope    |     | 0.6 | μs    |
| CS                                       | CS to Select       | To 90% of write current                          |     | 1   | μs    |
|                                          | CS to Unselect     | To 90% of 100 mV, 10 MHz Read signal envelope    |     | 1   | μs    |
| HS0, 1,                                  | 2 to any Head      | To 90% of 100 mV, 10 MHz Read signal envelope    |     | 0.4 | μs    |
| WUS                                      | Safe to Unsafe TD1 |                                                  | 0.6 | 3.6 | μs    |
|                                          | Unsafe to Safe TD2 |                                                  |     | 1   | μs    |
| IMF                                      | Transition Time    | Delay from 50% point of CS to 90% of IMF current |     | 0.6 | μs    |
| Head Cu                                  | irrent             | Lh = 0, Rh = 0                                   |     |     |       |
|                                          | WDI to (Ix-Iy) TD3 | From 50% points                                  |     | 32  | ns    |
|                                          | Asymmetry          | WDI has 50% duty cycle<br>and 1ns rise/fall time |     | 1.0 | ns    |
| an a | Rise/Fall Time     | 10% - 90% points                                 |     | 13  | ns    |



FIGURE 1: Write Mode Timing Diagram

### **APPLICATIONS INFORMATION**

Read mode input port parameter limits, as given in the specifications, are over extremes of temperature, voltage and process. The tabulation below shows parameter correlation as a function of base sheet resistance, a processing parameter. Use of these limits, for worst case analysis, will be more representative of actual performance.

| PARAMETER                                |           | Tj = 25°C | Tj = 135°C | UNITS  |
|------------------------------------------|-----------|-----------|------------|--------|
| Input Noise Voltage (Maximum)            |           | 0.69      | 0.9        | nV/√Hz |
| Differential Input Resistance (Minimum)  | 521R      | 146       | 150        | Ω      |
|                                          | 521, 5211 | 1025      | 1240       | Ω      |
| Differential Input Capacitance (Maximum) |           | 43        | 47         | pF     |

| EXAMPLE 1: Base Sheet Resistance = Max | imum |
|----------------------------------------|------|
|----------------------------------------|------|

| EXAMPLE 2: Base Sheet Resistance = Minimu |
|-------------------------------------------|
|-------------------------------------------|

| PARAMETER                                |           | Tj = 25°C | Tj = 135°C | UNITS  |
|------------------------------------------|-----------|-----------|------------|--------|
| Input Noise Voltage (Maximum)            |           | 0.58      | 0.75       | nV/√Hz |
| Differential Input Resistance (Minimum)  | 521R      | 133       | 140        | Ω      |
|                                          | 521, 5211 | 600       | 760        | Ω      |
| Differential Input Capacitance (Maximum) |           | 51        | 56         | pF     |

### **PACKAGE PIN DESIGNATIONS**

(Top View)

| wc  | þ | 1  | 28 | Ъ | HOY  |
|-----|---|----|----|---|------|
| VDD | þ | 2  | 27 | þ | нох  |
| GND | þ | 3  | 26 | þ | H1Y  |
| WDI | d | 4  | 25 | þ | H1 X |
| WP  | þ | 5  | 24 | þ | H2Y  |
| ₽⁄₩ | d | 6  | 23 | þ | H2X  |
| CS  | d | 7  | 22 | þ | НЗҮ  |
| HS0 | þ | 8  | 21 | þ | нэх  |
| HS1 | þ | 9  | 20 | þ | H4Y  |
| HS2 | d | 10 | 19 | þ | H4X  |
| wus | р | 11 | 18 | þ | H5Y  |
| IMF | þ | 12 | 17 | þ | H5X  |
| RDX | þ | 13 | 16 | þ | VCC2 |
| RDY | þ | 14 | 15 | þ | VCC1 |
|     | r |    |    |   |      |

28-Lead SOL, Flatpack



28-Lead PLCC

#### THERMAL CHARACTERISTICS: Øja

| 28-Lead | SOL      | 75°C/W  |
|---------|----------|---------|
|         | PLCC     | 65°C/W  |
|         | Flatpack | 100°C/W |

### **ORDERING INFORMATION**

| PART DESCRIPTION                              | ORDER NO.       | PKG. MARK                                                                                                        |
|-----------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------|
| SSI 32R521 - Read/Write IC                    |                 |                                                                                                                  |
| 6 - Channel SOL                               | SSI 32R521-6L   | 32R521-6L                                                                                                        |
| 6 - Channel PLCC                              | SSI 32R521-6CH  | 32R521-6CH                                                                                                       |
| 6 - Channel Flatpack                          | SSI 32R521-6F   | 32R521-6F                                                                                                        |
| SSI 32R521R - with Internal Damping Resistors | and the second  | and the second |
| 6 - Channel SOL                               | SSI 32R521R-6L  | 32R521R-6L                                                                                                       |
| 6 - Channel PLCC                              | SSI 32R521R-6CH | 32R521R-6CH                                                                                                      |
| 6 - Channel Flatpack                          | SSI 32R521R-6F  | 32R521R-6F                                                                                                       |
| SSI 32R5211 - Read/Write IC                   |                 |                                                                                                                  |
| 6 - Channel SOL                               | SSI 32R5211-6L  | 32R5211-6L                                                                                                       |
| 6 - Channel PLCC                              | SSI 32R5211-6CH | 32R5211-6CH                                                                                                      |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

1

July, 1990

### DESCRIPTION

The SSI 32R522/522R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for as many as six channels. They require +5V and +12V power supplies and are available in a variety of package and channel configurations. The 32R522R option provides internal 1000 $\Omega$  damping resistors.

### FEATURES

High performance:

Read mode Input noise =  $1.0nV/\sqrt{Hz}$  max. Input capacitance = 32 pFWrite current range = 6 mA to 35 mA Head voltage swing = 3.4 Vpp

- Compatible with two & three terminal thin film heads
- Programmable write current source
- Write unsafe detection
- TTL compatible control signals
- +5 & +12V power supplies

#### VDD VCC1 VCC2 GND wus wc HOY 1 28 -**D**--**C**b нох VDD 2 27 П WRITE GND з 26 H1Y п UNSAFE нох WDI H1X 4 25 п HOY R₩ MODE WP 5 24 H<sub>2</sub>Y SELECT CS READ READ H1X BUFFEF PREAM R/W 6 23 H2X п BDX H1Y MULTIPLEXER CS 7 нзү 22 RDY H2X нзх HS0 8 21 H2Y H4Y 9 20 HS1 П п WDI 7 Hax WRITE n H4X HS2 10 19 WDEE ΗЗΥ ጎ H5Y WUS 11 18 WRITE HAY URRENT WP SOURCE H5X 12 IME П 17 Π T HAY HSO н5х RDX 13 16 Π VCC2 HS1 ካ H5Y RDY 14 15 VCC1 HS2 wc

CAUTION: Use handling procedures necessary for a static sensitive component.

### **BLOCK DIAGRAM**

### **PIN DIAGRAM**

### **CIRCUIT OPERATION**

The SSI 32R522 addresses up to six two-terminal thin film heads providing write current drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$ ,  $R/\overline{W}$  and WP will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R522 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each high to low transition on pin WDI, Write Data Input.

The magnitude of the write current (0-pk) given by:

where Vwc (WC pin voltage) =  $1.7V \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current Ix, y is given by:

$$lx, y = \underline{lw} \\ 1 + Rh/Rd$$

where:

Rh = Head resistance + external wire resistance, and Rd = Damping resistance.

The write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- · WDI frequency too low
- · Device in read mode
- Device not selected
- · No write current

A multiple device enable condition can be detected by monitoring the voltage across a resistor connected from VCC to the wire OR'ed IMF (Current Monitor Function) pins. Pin IMF sinks one unit of current when the device is enabled.

To initialize the Write Data Flip Flop (WDFF) to pass current through the Y-direction of the head, pin WDI must be low when the previous read mode was commanded.

#### READ MODE

The read mode configures the SSI 32R522 as a low noise differential amplifier and deactivates the write current generator and write unsafe circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load.

#### **IDLE MODE**

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### **TABLE 1: Mode Select**

| <u>cs</u> | R/W | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| 1         | 0   | Idle  |
| 1         | 1   | Idle  |

1

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | X   | none |

#### **TABLE 2: Head Select**

0 = Low level, 1 = High level, X = Don't care

## **PIN DESCRIPTIONS**

| NAME                   | I/O | DESCRIPTION                                                                       |
|------------------------|-----|-----------------------------------------------------------------------------------|
| HS0 - HS2              | I   | Head Select: selects one of six heads                                             |
| <del>CS</del>          | I   | Chip Select: a low level enables the device                                       |
| R/W                    | I   | Read/Write: a high level selects read mode                                        |
| WP                     | I   | Write Protect: a low level enables the write current source                       |
| WUS                    | O*  | Write Unsafe: a high level indicates an unsafe writing condition                  |
| IMF                    | O*  | Current Monitor Function: allows multichip enable fault detection                 |
| WDI                    | I   | Write Data In: a negative transition toggles the direction of the<br>head current |
| H0X - H5X<br>H0Y - H5Y | I/O | X, Y Head Connections: Current in the X-direction flows into the X-port           |
| RDX, RDY               | O*  | X, Y Read Data: differential read data output                                     |
| WC                     | *   | Write Current: used to set the magnitude of the write current                     |
| VCC1                   | -   | +5V Logic Circuit Supply                                                          |
| VCC2                   | -   | +5V Write Current Supply                                                          |
| VDD                    | -   | +12V                                                                              |
| GND                    | -   | Ground                                                                            |

\*When more than one device is used, these signals can be wire OR'ed.

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             |          | SYMBOL  | VALUE            | UNITS |
|-----------------------|----------|---------|------------------|-------|
| DC Supply Voltage     |          | VDD     | -0.3 to +14      | VDC   |
|                       |          | VCC1, 2 | -0.3 to +7       | VDC   |
| Write Current         |          | lw      | 100              | mA    |
| Digital Input Voltage |          | Vin     | -0.3 to VCC +0.3 | VDC   |
| Head Port Voltage     |          | VH      | -0.3 to VDD +0.3 | VDC   |
| Output Current        | RDX, RDY | lo      | -10              | mA    |
|                       | WUS      | lwus    | +12              | mA    |
| Storage Temperature   |          | Tstg    | -65 to +150      | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE       | UNITS |
|-----------------------|--------|-------------|-------|
| DC Supply Voltage     | VDD    | 12 ± 5%     | VDC   |
|                       | VCC1   | 5 ± 5%      | VDC   |
|                       | VCC2   | 5 ± 5%      | VDC   |
| Operating Temperature | Tj     | +25 to +135 | °C    |

### DC CHARACTERISTICS

Unless otherwise specified: recommended operating conditions apply.

| PARAMETER                     | CONDITIONS                                                                                                       | MIN  | МАХ   | UNITS |
|-------------------------------|------------------------------------------------------------------------------------------------------------------|------|-------|-------|
| VDD Supply Current            | Read Mode                                                                                                        | -    | 34    | mA    |
|                               | Write Mode                                                                                                       | -    | 38    | mA    |
|                               | Idle Mode                                                                                                        | -    | 9     | mA    |
| VCC Supply Current            | Read Mode                                                                                                        | -    | 62    | mA    |
|                               | Write Mode                                                                                                       | -    | 49+IW | mA    |
|                               | Idle Mode                                                                                                        |      | 49    | mA    |
| Power Dissipation (Tj=+135°C) | Read Mode                                                                                                        | -    | 800   | mW    |
|                               | Write Mode, Iw = 35 mA                                                                                           | -    | 950   | mW    |
|                               | Idle Mode                                                                                                        | -    | 400   | mW    |
| Input Low Voltage (VIL)       | and the second | -    | 0.8   | VDC   |
| Input High Voltage (VIH)      |                                                                                                                  | 2.0  | -     | VDC   |
| Input Low Current (IIL)       | VIL = 0.8V                                                                                                       | -0.4 | -     | mA    |
| Input High Current (IIH)      | VIH = 2.0V                                                                                                       | -    | 100   | μΑ    |

#### DC CHARACTERISTICS (Continued)

| PARAMETER                              | CONDITIONS          | MIN  | МАХ  | UNITS |
|----------------------------------------|---------------------|------|------|-------|
| RDX, RDY Common Mode<br>Output Voltage | Read Mode           | 3    | 5    | VDC   |
| WUS Output Low Voltage (VOL)           | lol = 8 mA          | -    | 0.5  | VDC   |
| IMF Output Current                     | $\overline{CS} = 0$ | 0.73 | 1.23 | mA    |
|                                        | <del>CS</del> = 1   | -    | 0.02 | mA    |

#### WRITE CHARACTERISTICS

Unless otherwise specified: recommended operating conditions apply, Iw = 10 mA,  $Lh = 1.5 \,\mu\text{H}$ ,  $Rh = 30\Omega$  and f(Data) = 5 MHz.

| PARAMETER                       | CONDITIONS | MIN  | ТҮР  | МАХ  | UNITS  |
|---------------------------------|------------|------|------|------|--------|
| WC Pin Voltage (Vwc)            |            | 1.61 | 1.7  | 1.79 | v      |
| Differential Head Voltage Swing |            | 3.4  | -    | -    | Vpp    |
| Unselected Head Current         | lw = 50 mA | -    | -    | 1    | mA(pk) |
| Differential Output Capacitance |            | -    | -    | 30   | pF     |
| Differential Output Resistance  | 32R522R    | 800  | 1000 | 1350 | Ω      |
|                                 | 32R522     | 2400 | -    | -    | Ω      |
| WDI Transition Frequency        | WUS=low    | 1.7  | -    | -    | MHz    |
| Write Current Range             |            | 6    | -    | 35   | mA     |

#### **READ CHARACTERISTICS**

Unless otherwise specified: recommended operating conditions apply, CL(RDX, RDY) < 20 pF and RL(RDX, RDY) = 1 K $\Omega$ .

| PARAMETER                      |       | CONDITIONS                                                                                         | MIN                                                | МАХ | UNITS |        |
|--------------------------------|-------|----------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-------|--------|
| Differential Voltage Gain      |       |                                                                                                    | Vin = 1 mVpp @ 300 KHz                             | 75  | 125   | V/V    |
| Bandwidth                      | •     | -1dB                                                                                               | Zs <5Ω, Vin = 1 mVpp @ 300 KHz                     | 25  | -     | MHz    |
|                                |       | -3dB                                                                                               | Zs <5Ω, Vin = 1 mVpp @ 300 KHz                     | 45  | -     | MHz    |
| Input Noise Voltage            |       | -                                                                                                  | BW = 15 MHz, Lh = 0, Rh = 0                        | -   | 1.0   | nV/√Hz |
| Differential Input Capacitance |       | Vin = 1 mVpp, f = 5 MHz                                                                            | -                                                  | 32  | pF    |        |
| Differential Input             | 32F   | R522R                                                                                              | Vin = 1 mVpp, f = 5 MHz                            | 460 | -     | Ω      |
| Resistance                     | 32    | 2R522                                                                                              | Vin = 1 mVpp, f = 5 MHz                            | 770 | -     | Ω      |
| Dynamic Range                  |       | DC input voltage where gain<br>falls to 90% of its 0 VDC value,<br>Vin = VDC + 0.5 mVpp, f = 5 MHz | -3                                                 | 3   | mV    |        |
| Common Mode Rejection Ratio    |       | Vin = 0 VDC + 100 mVpp @ 5 MHz                                                                     | 54                                                 | -   | dB    |        |
| Power Supply Rejection F       | Ratio |                                                                                                    | 100 mVpp @ 5 MHz on VDD<br>100 mVpp @ 5 MHz on VCC | 54  | -     | dB     |

### READ CHARACTERISTICS (Continued)

| PARAMETER                      | TEST CONDITIONS                                                      | MIN. | MAX. | UNITS |
|--------------------------------|----------------------------------------------------------------------|------|------|-------|
| Channel Separation             | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp | 45   | -    | dB    |
| Output Offset Voltage          |                                                                      | -300 | +300 | mV    |
| Single Ended Output Resistance | f = 5 MHz                                                            | -    | 30   | Ω     |
| Output Current                 | AC Coupled Load, RDX to RDY                                          | 3.2  | -    | mA    |

#### SWITCHING CHARACTERISTICS

Unless otherwise specified: recommended operating conditions apply, IW = 10 mA, Lh = 1.5  $\mu$ H, Rh = 30 $\Omega$  and f(Data) = 5 MHz. Reference Figure 1.

| PARAMETER                     | CONDITIONS                                                                                 | MIN | МАХ | UNITS       |
|-------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-------------|
| R/W                           |                                                                                            | ·   |     |             |
| R/W to Write Mode             | Delay to 90% of write current                                                              | -   | 0.6 | μs          |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100 mV, 10 MHz<br>Read signal envelope or to 90%<br>decay of write current |     | 0.6 | μs          |
| CS                            |                                                                                            |     |     |             |
| CS to Select                  | Delay to 90% of write current or to                                                        | -   | 1   | μs          |
|                               | signal envelope                                                                            |     |     |             |
| CS to Unselect                | Delay to 90% of write current                                                              | -   | 1   | μs          |
| HSn                           |                                                                                            |     |     | 1.1 C       |
| HS0, 1, 2 to any Head         | Delay to 90% of 100 mV, 10 MHz<br>Read signal envelope                                     |     | 0.4 | μs          |
| WUS                           |                                                                                            |     |     |             |
| Safe to Unsafe-TD1            |                                                                                            | 0.6 | 3.6 | μs          |
| Unsafe to Safe-TD2            |                                                                                            | · _ | 1   | μs          |
| IMF                           |                                                                                            |     |     |             |
| Propagation Delay             | Delay from 50% point of $\overline{CS}$ to 90% of IMF current                              |     | 0.6 | μs          |
| Head Current                  |                                                                                            |     |     | a seguri de |
| Prop. Delay-TD3               | From 50% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                               | -   | 32  | ns          |
| Asymmetry                     | WDI has 50% duty cycle and<br>1ns rise/fall time, Lh=0μh, Rh=0Ω                            | -   | 0.5 | ns          |
| Rise/Fall Time                | 10% - 90% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                              | -   | 10  | ns          |

1



FIGURE 1: Write Mode Timing Diagram

## **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

| TABLE 3: Ke | y Parameters | <b>Under Worst</b> | Case I | Input Noise | Conditions |
|-------------|--------------|--------------------|--------|-------------|------------|
|-------------|--------------|--------------------|--------|-------------|------------|

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |         | 0.76      | 1.0        | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R522R | 602       | 645        | Ω      |
|                                       | 32R522  | 1245      | 1455       | Ω      |
| Differential Input Capacitance (Max.) |         | 25        | 28         | pF     |

#### TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions

| PARAMETER                             |                       | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |                       | 0.63      | 0.82       | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R522R               | 460       | 526        | Ω      |
|                                       | 32R522                | 770       | 960        | Ω      |
| Differential Input Capacitance (Max.) | and the second second | 30        | 32         | pF     |



(TOP VIEW)



**ORDERING INFORMATION** 

| PART DESCRIPTION                                                                                          | ORDER NO.                                                 | PKG. MARK                                     |
|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|
| SSI 32R522 - Read/Write IC<br>4 - Channel Flat Pack<br>6 - Channel SOL<br>6 - Channel PLCC                | SSI 32R522 - 4F<br>SSI 32R522 - 6L<br>SSI 32R522 - 6CH    | 32R522 - 4F<br>32R522 - 6L<br>32R522 - 6CH    |
| SSI 32R522R- w/Internal Damping Resistors<br>4 - Channel Flat Pack<br>6 - Channel SOL<br>6 - Channel PLCC | SSI 32R522R - 4F<br>SSI 32R522R - 6L<br>SSI 32R522R - 6CH | 32R522R - 4F<br>32R522R - 6L<br>32R522R - 6CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

н 4 4 4

ĝ NS. d v

silicon systems\*

July, 1990

#### DESCRIPTION

The SSI 32R524R Read/Write device is a bipolar monolithic integrated circuit designed for use with two terminal thin film recording heads. It provides a low noise read amplifier, write current control and data protection circuitry for eight channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. It requires +5V and +12V power supplies and is available in a variety of package configurations. A mirror image pinout option is available to simplify flex circuit layout in multiple R/W device applications. The SSI 32R524R provides internal 740 $\Omega$  damping resistors.

### FEATURES

High performance:

Read mode gain = 100V/VInput noise =  $0.75 \text{ nV}/\sqrt{\text{Hz}}$  max. Input capacitance = 60 pF max. Write current range = 20 to 60 mAHead voltage swing = 7 VppWrite current rise time = 9 nsec

- Enhanced system write to read recovery time
- · Power supply fault protection
- Plug compatible to the SSI 32R501, SSI 32R511 & SSI 32R512
- · Compatible with two & three terminal thin film heads
- Write unsafe detection
- +5V, +12V power supplies
- Mirror image pinout option



0790 - rev.

1-111

CAUTION: Use handling procedures necessary for a static sensitive component.

### **CIRCUIT OPERATION**

The SSI 32R524R addresses eight two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $R/\overline{W}$  will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R524R as a differential current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y directions of the selected head on each high to low transition on pin WDI, Write Data Input.

A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the Xdirection of the head, which is defined as entering from the Y-side and flowing to the X-side.

The magnitude of the write current (0-pk) given by:

$$Iw = \frac{K}{RWC}$$

where K (Write Current Constant) =  $70 \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. The actual head current Ix, y is given by:

$$Iw, y = \frac{W}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, and Rd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- · Open head
- Device in read mode
  No write current
- WDI frequency too low
- Device not selected

Power dissipation in Write Mode may be reduced by placing a resistor, Rw, between VDD1 and VDD2. The resistor value should be chosen such that Iw Rw  $\leq$  3.0V for an accompanying power dissipation reduction of (Iw)<sup>2</sup> Rw. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

#### **READ MODE**

The read mode configures the SSI 32R524R as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry.

#### IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector, and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed.

| <u>T</u> S | R/W | MODE  |
|------------|-----|-------|
| 0          | 0   | Write |
| 0          | 1   | Read  |
| 1          | 0   | ldle  |
| 1          | 1   | ldle  |

#### **TABLE 2: Head Select**

TABLE 1: Mode Select

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Low level, 1 = High level

### **PIN DESCRIPTIONS**

| NAME                   | ТҮРЕ          | DESCRIPTION                                                                             |
|------------------------|---------------|-----------------------------------------------------------------------------------------|
| HSO - HS2              | 1             | Head Select: selects one of eight heads                                                 |
| CS                     |               | Chip Select: a low level enables the device                                             |
| R/₩                    | 1             | Read/Write: a high level selects Read Mode                                              |
| WUS                    | O*            | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition |
| WDI                    | I             | Write Data In: a negative transition toggles the direction of the head current          |
| H0X - H7X<br>H0Y - H7Y | I/O           | X, Y Head Connections: Current in the X-direction flows into the X-port                 |
| RDX, RDY               | O*            | X, Y Read Data: differential read data output                                           |
| wc                     | -             | Write Current: used to set the magnitude of the write current                           |
| VCC                    | -             | +5V Logic Circuit Supply                                                                |
| VDD1                   | -             | +12V                                                                                    |
| VDD2                   | -             | Positive Power Supply for Write current drivers                                         |
| GND                    | -             | Ground                                                                                  |
| * When more than       | ו one R/W dev | ice is used, these signals can be wire OR'ed.                                           |

## **ELECTRICAL SPECIFICATIONS**

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER             |          | SYMBOL  | VALUE             | UNITS |
|-----------------------|----------|---------|-------------------|-------|
| DC Supply Voltage     |          | VDD1, 2 | -0.3 to +14       | VDC   |
|                       |          | VCC     | -0.3 to +7        | VDC   |
| Write Current         |          | lw      | 100               | mA    |
| Digital Input Voltage |          | Vin     | -0.3 to VCC +0.3  | VDC   |
| Head Port Voltage     |          | VH      | -0.3 to VDD2 +0.3 | VDC   |
| WUS Pin Voltage Range |          | Vwus    | -0.3 to +14       | VDC   |
| Output Current        | RDX, RDY | lo      | -10               | mA    |
|                       | WUS      | lwus    | +12               | mA    |
| Storage Temperature   |          | Tstg    | -65 to +150       | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER            | SYMBOL | VALUE        | UNITS |
|----------------------|--------|--------------|-------|
| DC Supply Voltage    | VDD1   | 12 ± 10%     | VDC   |
|                      | VDD2   | ≥VDD1 - 3.0V | VDC   |
|                      | VCC    | 5 ± 10%      | VDC   |
| Junction Temperature | Tj     | +25 to +135  | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                       | CONDITIONS                                     | MIN      | NOM     | ΜΑΧ    | UNITS |
|---------------------------------|------------------------------------------------|----------|---------|--------|-------|
| VDD1 Supply Current             | Read Mode                                      | -        | -       | 50     | mA    |
|                                 | Write Mode                                     | -        | -       | 45     | mA    |
|                                 | Idle Mode                                      | -        | -       | 25     | mA    |
| VDD2 Supply Current             | Read Mode                                      | -        | -       | 200    | μA    |
|                                 | Write Mode                                     | -        | -       | lw+0.4 | mA    |
|                                 | Idle Mode                                      | -        | -       | 200    | μA    |
| VCC Supply Current              | Read Mode                                      | -        | -       | 60     | mA    |
|                                 | Write Mode                                     | -        | -       | 50     | mA    |
|                                 | Idle Mode                                      | -        | -       | 45     | mA    |
| Power Dissipation (Tj = +135°C) | Read Mode                                      | -        | -       | 900    | mW    |
|                                 | Write Mode lw = 40mA,<br>VDD2 = VDD1           | -        | -       | 1300   | mW    |
|                                 | Write Mode Iw = 60mA,<br>VDD1 - VDD2 = 3.0V    | <b>.</b> | ··· _ · | 1425   | mW    |
|                                 | Idle Mode                                      | -        | -       | 500    | mW    |
| Input Low Voltage (VIL)         |                                                | -        | -       | 0.8    | VDC   |
| Input High Voltage (VIH)        |                                                | 2.0      | -       | -      | VDC   |
| Input Low Current (IIL)         | VIL = 0.8v                                     | -0.8     | -       | -      | mA    |
| Input High Current (IHL)        | VIH = 2.0v                                     | -        | -       | 100    | μA    |
| WUS Output Low Voltage (VOL)    | lol = 8mA                                      | -        | -       | 0.5    | VDC   |
| VDD Fault Voltage               |                                                | 8.5      | · _     | 10.0   | VDC   |
| VCC Fault Voltage               |                                                | 3.5      | -       | 4.2    | VDC   |
| Head Current (HnX, HnY)         | Write Mode, 0≤VCC ≤3.5V<br>0≤VDD1 ≤8.5V        | -200     | -       | +200   | μA    |
|                                 | Read/Idle Mode<br>0≤VCC ≤5.5V<br>0≤VDD1 ≤13.2V | -200     | -       | +200   | μA    |

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 40mA, Lh = 500nH,  $Rh = 30\Omega$  and f(WDI) = 5MHz.

| PARAMETER                       | CONDITIONS | MIN. | NOM | МАХ  | UNITS  |
|---------------------------------|------------|------|-----|------|--------|
| Write Current Constant "K"      |            | 66.5 | -   | 73.5 | V      |
| Differential Head Voltage Swing |            | 7    | -   | -    | Vpp    |
| Unselected Head Current         |            | -    | -   | 1    | mA(pk) |
| Differential Output Capacitance |            | -    | -   | 35   | pF     |
| Differential Output Resistance  |            | 400  | 740 | 1000 | Ω      |
| WDI Transition Frequency        | WUS = low  | 1.0  | -   | -    | MHz    |
| Write Current Range             |            | 20   | -   | 60   | mA     |

#### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply, CL (RDX, RDY) < 20 pF and RL (RDX,RDY) = 1 k $\Omega$ .

| PARAMETER                      |      | CONDITIONS                                                                                          | MIN      | NOM      | МАХ      | UNITS  |
|--------------------------------|------|-----------------------------------------------------------------------------------------------------|----------|----------|----------|--------|
| Differential Voltage Gain      |      | Vin=1 mVpp @ 300 kHz                                                                                | 80       | 100      | 120      | V/V    |
| Bandwidth                      | -1dB | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                                                        | 25       | -        | -        | MHz    |
|                                | -3dB | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                                                        | 45       | -        | -        | MHz    |
| Input Noise Voltage            |      | BW = 15 MHz, Lh = 0, Rh = 0                                                                         | -        | 0.55     | 0.75     | nV/√Hz |
| Differential Input Capacitan   | ce   | Vin = 1 mVpp, $f = 5$ MHz                                                                           | · -      | -        | 60       | рF     |
| Differential Input Resistance  | )    | Vin = 1 mVpp, <i>f</i> = 5 MHz                                                                      | 220      | -        | -        | Ω      |
| Dynamic Range                  |      | DC input voltage where gain<br>falls to 90% of its 0 VDC value,<br>Vin = VDC +0.5 mVpp, $f = 5$ MHz | -3       | -        | 3        | mV     |
| Common Mode Rejection Ratio    |      | Vin = 0 VDC+100 mVpp @ 5 MHz                                                                        | 54       | -        | -        | dB     |
| Power Supply Rejection Ratio   |      | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC                                                 | 54       | -        | -        | dB     |
| Channel Separation             |      | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp                                | 45       | -        | -        | dB     |
| Output Offset Voltage          |      |                                                                                                     | -360     | -        | +360     | mV     |
| RDX, RDY Common Mode           |      | Read Mode                                                                                           | Vcc-2.2V | Vcc-1.9V | Vcc-1.6V | VDC    |
| Output Voltage                 |      | Write Mode                                                                                          | -        | 2.9      | -        | VDC    |
| Single Ended Output Resistance |      | <i>f</i> = 5 MHz                                                                                    | -        | -        | 30       | Ω      |
| Output Current                 |      | AC Coupled Load, RDX to RDY                                                                         | 3.2      | -        | -        | mA     |

#### SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 40mA, Lh = 500nH,  $Rh = 30\Omega$  and f(WDI) = 5MHz.

| PARAMETER                     | CONDITIONS                                                                              | MIN | МАХ    | UNITS |
|-------------------------------|-----------------------------------------------------------------------------------------|-----|--------|-------|
| R/W                           |                                                                                         |     |        |       |
| R/W to Write Mode             | Delay to 90% of write current                                                           | -   | 0.6    | μs    |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6    | μs    |
| CS                            |                                                                                         |     |        |       |
| CS to Select                  | Delay to 90% of write current or to<br>90% of 100mV 10MHz Read<br>signal envelope       | -   | 0.6    | μs    |
| CS to Unselect                | Delay to 10% of write current                                                           | -   | 0.6    | μs    |
| HSn                           |                                                                                         |     |        |       |
| HS0, 1, 2 to any Head         | Delay to 90% of 100mV 10MHz<br>Read signal envelope                                     | -   | 0.4    | μs    |
| WUS                           | h.                                                                                      |     |        |       |
| Safe to Unsafe - TD1          |                                                                                         | 0.6 | 5.0    | μs    |
| Unsafe to Safe - TD2          |                                                                                         | -   | 1      | μs    |
| Head Current                  |                                                                                         |     |        |       |
| Prop. Delay - TD3             | From 50% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                            | -   | 32     | ns    |
| Asymmetry                     | WDI has 50% duty cycle and<br>1ns rise/fall time, Lh=0μh, Rh=0Ω                         | -   | 1 ap 1 | ns    |
| Rise/Fall Time                | 10%-90% points, Lh=0μh, Rh=0Ω                                                           | -   | 9      | ns    |
| Rise/Fall Time                | 10%-90% points,<br>R(HnX, HnY)=10Ω                                                      | -   | 10     | ns    |



#### FIGURE 1: Write Mode Timing Diagram

#### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

#### TABLE 3: Key Parameters Under Worst Case Input Noise Conditions

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | 0.5       | 0.75       | nV/√Hz |
| Differential Input Resistance (Min.)  | 292       | 318        | Ω      |
| Differential Input Capacitance (Max.) | 43        | 48         | pF     |

#### TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | 0.45      | 0.6        | nV/√Hz |
| Differential Input Resistance (Min.)  | 220       | 260        | Ω      |
| Differential Input Capacitance (Max.) | 55        | 60         | pF     |

### PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| н  | хđ   | 1  | 32 | GND   | GND [  | 1  | 32 | рнох   |
|----|------|----|----|-------|--------|----|----|--------|
| н  | n d  | 2  | 31 | ] N/C | N/C    | 2  | 31 | р нол  |
| H  | хđ   | 3  | 30 | व्ह त | CS [   | 3  | 30 | рніх   |
| Ht | чd   | 4  | 29 | ] R/₩ | R₩[    | 4  | 29 | ] н1 ү |
| H2 | ex d | 5  | 28 | ] wc  | wc [   | 5  | 28 | ] н2х  |
| H2 | er d | 6  | 27 | RDY   | RDY [  | 6  | 27 | ] н2ү  |
| H3 | ix d | 7  | 26 |       | RDX [  | 7  | 26 | 🛛 нзх  |
| H  | ir d | 8  | 25 | р нво | нѕо [  | 8  | 25 | 🛛 нзү  |
| H4 | хф   | 9  | 24 | ] HS1 | HS1 [  | 9  | 24 | ] н₄х  |
| H4 | Y D  | 10 | 23 | ] HS2 | HS2 [  | 10 | 23 | рн₄ү   |
| HS | ъхd  | 11 | 22 | D vcc | vcc [  | 11 | 22 | ] н5х  |
| HS | iy [ | 12 | 21 | ] WDI | WDI [  | 12 | 21 | 🛛 н5ү  |
| не | ×Ц   | 13 | 20 | ) wus | wus [  | 13 | 20 | р нех  |
| He | ïч [ | 14 | 19 |       | VDD1   | 14 | 19 | 🛛 неч  |
| H7 | 'хd  | 15 | 18 |       | VDD2 [ | 15 | 18 | 🛛 н7х  |
| H7 | γđ   | 16 | 17 | DN/C  | N/C    | 16 | 17 | рнлч   |
|    | _    |    |    |       |        |    |    |        |

32-LEAD SOW

32-LEAD SOW MIRROR

| ноү [ | 2  | 33 | DN/C   | N/C   | 2  | 33 | HOY   |
|-------|----|----|--------|-------|----|----|-------|
| HIX [ | 3  | 32 |        | N/C   | 3  | 32 | 🛛 н1х |
| HIY [ | 4  | 31 | ] टड   | टड [  | 4  | 31 | н и   |
| н2Х [ | 5  | 30 | ] R/W  | R∕₩   | 5  | 30 | 🛛 н2х |
| H2Y [ | 6  | 29 | b wc   | wc    | 6  | 29 | ] н2ү |
| нзх [ | 7  | 28 | ] RDY  | RDY [ | 7  | 28 | р нэх |
| нзү [ | 8  | 27 | ] RDX  | RDX [ | 8  | 27 | 🛛 нзү |
| H4X [ | 9  | 26 | HS0    | нѕо [ | 9  | 26 | ∣н₄х  |
| н₄ү[  | 10 | 25 | ] HS1  | HS1 [ | 10 | 25 | ∣н₄ү  |
| н5Х [ | 11 | 24 | ] HS2  | HS2 [ | 11 | 24 | ньх   |
| Н5Ү [ | 12 | 23 | vcc    | VCC [ | 12 | 23 | ] н5ү |
| нөх [ | 13 | 22 | ) woi  | wdi [ | 13 | 22 | нех   |
| Н6Ү [ | 14 | 21 | ) wus  | wus [ | 14 | 21 | ] нбү |
| н7Х [ | 15 | 20 | D N/C  | N/C   | 15 | 20 | н7х   |
| н7ү [ | 16 | 19 |        | VDD1  | 16 | 19 | р н7ү |
| N/C [ | 17 | 18 | D VDD2 | VDD2  | 17 | 18 | ] N/C |

34 🛛 GND

GND 1

34 🛛 HOX

34-LEAD SOL

нох [ 1

#### 34-LEAD SOL MIRROR

#### THERMAL CHARACTERISTICS: 0ja

| 32-Lead SOW | 55°C/W |
|-------------|--------|
| 34-Lead SOL | 50°C/W |

### **ORDERING INFORMATION**

| PART DESCRIPTION |               | ORDER NO.       | PKG. MARK   |
|------------------|---------------|-----------------|-------------|
| SSI 32R524R      | 8-Channel SOW | SSI 32R524R-8W  | 32R524R-8W  |
|                  | 8-Channel SOL | SSI 32R524R-8L  | 32R524R-8L  |
| SSI 32R524RM     | 8-Channel SOW | SSI 32R524RM-8W | 32R524RM-8W |
|                  | 8-Channel SOL | SSI 32R524RM-8L | 32R524RM-8L |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

## SSI 32R525R 4-Channel Thin Film Read/Write Device Preliminary Data

## July, 1990

#### DESCRIPTION

The SSI 32R525R is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls four heads and has three modes of operation: read, write, and idle. The circuit contains four channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. An enabled chip's output will produce one unit of current. An open collector output, write select verify (WSV), will go low if the write current source transistor is forward biased. The circuit operates on +5 volt, and -5 volt power and is available in 24-pin Flatpack and SOL packages.

**BLOCK DIAGRAM** 

### FEATURES

High performance

Read Mode Gain = 125 V/V nominal Input Noise = 0.8 nV/√Hz max Input Capacitance = 35 pF max Write Current Range = 25 mA to 40 mA Write Current Rise Time = 10 nsec max Head Voltage Swing = 3.8 Vpp min

PIN DIAGRAM

- Write unsafe detection
- -5V, +5V power supplies



1-119

## **FUNCTIONAL DESCRIPTION**

#### WRITE MODE

In Write Mode (R/W and  $\overline{CS}$  low) the circuit functions as a differential current switch. The Head Select Inputs (HS1 and HS2) determine the selected head. The write current magnitude is adjusted by an external resistor Rex from WC to Vcc.

$$lw = \frac{80}{Rex} Adc$$

#### WRITE MODE FAULT DETECT CIRCUIT

Several circuits are dedicated to detecting fault conditions associated with the write mode. A logical high (off) level will be present at the Write Unsafe (WUS) terminal if any of the following write fault conditions are present:

- · Open head circuit
- Head shorted to ground
- No write current
- · Write current transition frequency too low
- Head select input(s) open circuit
- Write mode not logically selected

The Write Unsafe output is open-collector and is usually terminated by an external resistor connected to Vcc.

#### READ MODE

In Read Mode,  $(R/\overline{W})$  high and  $\overline{CS}$  low), the circuit functions as a low noise differential amplifier. The read amplifier input terminals are determined by the Head Select inputs. The read amplifier outputs (RD,  $\overline{RD}$ ) are open collector, requiring external load resistors connected to Vcc. The amplifier gain polarity is noninverting between HX, Y inputs and RD outputs.

### IDLE MODE

Taking CS high selects the idle mode which switches the RD and RD outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wired OR'ed.

#### MODE SELECTION AND INDICATION CIRCUIT

Logical control inputs which select mode and head channel are TTL compatible. Their functions are described in Tables 1 and 2.

Selection of the write mode is indicated by a low (on) state of the Write Select Verify ( $\overline{WSV}$ ) terminal. The open collector output is usually terminated by an external resistor connected to Vcc.

The selection of either the write or read mode is indicated by the flow of a unit of current into the Current Monitor (IMF) terminal. By summing the currents from multiple circuits, the user can determine that one, and only one, circuit is active.

The mode select inputs have internal pull up circuits so that if an input is open it will rise to the upper logic level.

#### Table 1: Head Select Table

| Head Selected | HS2 | HS1 |
|---------------|-----|-----|
| 0             | 0   | 0   |
| 1             | 0   | 1   |
| 2             | 1   | 0   |
| 3             | 1   | 1   |

#### Table 2: Mode Select Table

| Mode<br>Select                       |     |                  | Ind<br>Fau | icating<br>It Outpu | &<br>its |
|--------------------------------------|-----|------------------|------------|---------------------|----------|
| CS                                   | R/W | Selected<br>Mode | IMF        | wsv                 | WUS      |
| 1                                    | X   | Idle             | off        | off                 | off      |
| 0                                    | 1   | Read             | on         | off                 | off      |
| 0                                    | 0   | Write            | on         | on                  | on*      |
| *Provided that no fault is detected. |     |                  |            |                     |          |

## **PIN DESCRIPTIONS**

| NAME                   | TYPE       | DESCRIPTION                                                                                                                                                                                    |
|------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONTROL INP            | UT PINS    |                                                                                                                                                                                                |
| <u>CS</u>              | i I        | Chip Select input. A logical low level enables the circuit for a read or write operation. Has internal pull up.                                                                                |
| R/W                    | 1          | Read/Write select. A logical low level enables the write mode (when $\overline{CS}$ is low). Has internal pull up.                                                                             |
| HS1,HS2                | I          | Head Select inputs. Logical combinations (Table 1) select one of four heads.                                                                                                                   |
| HEAD TERMIN            | AL PINS    |                                                                                                                                                                                                |
| H0X - H3X<br>H0Y - H3Y | I/O        | Connection to read/write magnetic head terminals                                                                                                                                               |
| DATA INPUT/C           |            | 6                                                                                                                                                                                              |
| WD, WD                 | le :       | Differential Write Data inputs used to write data patterns on the disk                                                                                                                         |
| RD, RD                 | 1          | Differential Read Data pattern output amplified playback from the disk. These outputs are normally terminated in $100\Omega$ resistors to Vcc.                                                 |
| EXTERNAL CO            | MPONENT (  | CONNECTION PINS                                                                                                                                                                                |
| WC                     | 1          | Resistor connected to VEE to provide desired value of write current                                                                                                                            |
| CURRENT MO             | NITOR PINS |                                                                                                                                                                                                |
| WSV                    | 0          | Write Select Verify is an open collector output with the on state indicating that the circuit has been selected for a write operation. It is normally terminated to $+Vcc$ through a resistor. |
| WUS                    | 0          | Write Unsafe is an open collector output with the off state indicating that conditions are not proper for a write operation.                                                                   |
| IMF                    | 0          | High impedance output sinks a unit of monitor current when the chip is enabled.                                                                                                                |
| POWER, GROU            | IND PINS   |                                                                                                                                                                                                |
| Vcc                    | I          | Positive power supply voltage for circuit functions                                                                                                                                            |
| Vee                    | I          | Negative power supply voltage                                                                                                                                                                  |
| GND                    | I/O        | Power supply common                                                                                                                                                                            |
| WCR                    |            | Write Current Connection to power supply common                                                                                                                                                |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $4.75 \le VCC \le 5.20$ ,  $-5.50 \le VEE \le -4.75V$ ,  $0^{\circ} \le T$  (junction)  $\le 125^{\circ}C$ .

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                            | RATING                       | UNIT |
|--------------------------------------|------------------------------|------|
| Positive Supply Voltage, Vcc         | 6                            | VDC  |
| Negative Supply Voltage, VEE         | -6                           | VDC  |
| Operating Junction Temperature       | -20 to +130                  | °C   |
| Storage Temperature                  | -65 to +150                  | °C   |
| Lead Temperature (Soldering, 10 sec) | 260                          | °C   |
| Input Voltages                       |                              | i    |
| Head Select (HS)                     | -0.4 to Vcc + 0.3            | V    |
| Chip Enable ( $\overline{CS}$ )      | -0.4 to Vcc+ 0.3             | V    |
| Read Select (R/W)                    | -0.4V to Vcc + 0.3           | V    |
| Write Data (WD, WD)                  | -VEE to 0.3                  | ν    |
| Head Inputs (Read Mode)              | -0.6 to 0.4                  | V    |
| Outputs                              |                              |      |
| Read Data (RD, RD)                   | Vcc - 2.5 to Vcc + 0.3       | V    |
| Write Unsafe (WUS)                   | -0.4V to Vcc + 0.3 and 20 mA | V    |
| Write Select Verify (WSV)            | -0.4V to Vcc + 0.3 and 20 mA | V    |
| Current Monitor (IMF)                | -0.4 to Vcc + 0.3            | V    |
| Current Reference (WC)               | -1.0 mA to 5.0 mA            | mA   |
| Head Outputs (Write Mode)            | -100 mA to 1.0 mA            | mA   |

### POWER SUPPLY

| PARAMETER                     | CONDITIONS             | MIN | NOM | MAX      | UNIT |
|-------------------------------|------------------------|-----|-----|----------|------|
| Power Dissipation             | Idle Mode              |     |     | 100      | mW   |
|                               | Read Mode              |     |     | 350      | mW   |
|                               | Write Mode, Iw = 40 mA |     |     | 500      | mW   |
| Positive Supply Current (ICC) | Idle Mode              |     | a   | 10       | mA   |
|                               | Read Mode              |     |     | 25       | mA   |
|                               | Write Mode             |     |     | 12       | mA   |
| Negative Supply Current (IEE) | Idle Mode              |     |     | -8       | mA   |
|                               | Read Mode              |     |     | -45      | mA   |
|                               | Write Mode             |     |     | -40 - Iw | mA   |

### DC CHARACTERISTICS

| PARAMETER                                       |        | CONDITIONS             | MIN  | NOM | MAX  | UNIT |
|-------------------------------------------------|--------|------------------------|------|-----|------|------|
| High Level Input Voltage<br>(CS, R/W, HS1, HS2) | (VIH)  |                        | 2.0  |     |      | V    |
| Low Level Input Voltage<br>(CS, R/W, HS1, HS2)  | (VIL)  |                        |      |     | 0.8  | V    |
| High Level Input Current<br>(CS, R/W)           | (IIH)  | (VIH=2.7V)             |      |     | 20   | μA   |
| Low Level Input Current<br>(CS, R/W)            | (IIL)  | (VIL=0.4V)             |      |     | -400 | μA   |
| High Level Input Current<br>(HS1, HS2)          | (IIH)  | (VIH=2.7V)             |      |     | 250  | μA   |
| Low Level Input Current<br>(HS1, HS2)           | (IIL)  | (VIL=0.4V)             |      |     | 250  | μA   |
| High Level Input Voltage<br>(WD, WD)            | (VIH)  |                        | -1.0 |     | .6   | V    |
| Low Level Input Voltage<br>(WD, WD)             | (VIL)  |                        | -2.0 |     | -1.5 | V    |
| High Level Input Current<br>(WD, WD)            | (IIH)  | (VIH=-0.6V, VIL=-2.0V) |      |     | 150  | μA   |
| Low Level Input Current<br>(WD, WD)             | (IIL)  | (VIL=-2.0V, VIH=-1.0V) | -20  |     |      | μΑ   |
| Output Off Leakage Curr.<br>(WUS,- WSV)         | (IOFF) | (VOFF=5.0V)            |      |     | 100  | μA   |
| Low Level Output Voltage<br>(WUS, -WSV)         | (VOL)  | (IOL=8.0 mA)           |      |     | 0.4  | v    |
| Output Leakage Current<br>(IMF)                 | (IOFF) | (VOFF=5.0V)            |      |     | 20   | μA   |
| Output on Current<br>(IMF)                      | (ION)  | (VON=0.5V to 5.0V)     | 2.4  |     | 3.5  | mA   |
| Data Input Voltage Range                        |        |                        | -2.0 |     | 0.6  | V    |
| Data Input Current (per sid                     | de)    | Chip Enabled           |      |     | 150  | μA   |
| Data Input Capacitance                          |        | per side to GND        |      |     | 10   | pF   |

## ELECTRICAL CHARACTERISTICS (Continued)

### READ MODE

Tests performed with 100 $\Omega$  load resistors from RD and  $\overline{RD}$  through series isolation diodes to VCC.

| PARAMETER                       | CONDITIONS                                                                                        | MIN          | NOM | MAX          | UNIT  |
|---------------------------------|---------------------------------------------------------------------------------------------------|--------------|-----|--------------|-------|
| Differential Voltage Gain       | Vin = 1m Vrms, f = 300 KHz                                                                        | 100          | 125 | 150          | V/V   |
| Voltage Bandwidth (-3dB)        | Zs < 5z, Vin = 1m Vpp<br>f midband = 300 KHz                                                      | 55           |     | 100          | MHz   |
| Input Noise Voltage             | $Zs$ = $0\Omega$ , Vin = 0V, Power Bandwidth = 30 MHz                                             | N            |     | 0.8          | nV√Hz |
| Differential Input Capacitance  | Vin = 0V, f = 5 MHz                                                                               |              |     | 35           | рF    |
| Differential Input Resistance   | Vin = 0V, f = 5 MHz                                                                               | 500          |     | 1800         | Ω     |
| Input Bias Current (per side)   | Vin = 0V                                                                                          |              |     | 0.17         | mA    |
| Dynamic Range                   | DC input voltage where AC<br>gain falls to 90% of the gain<br>with .5m Vpp input signal           | -3.0         |     | 3.0          | mV    |
| Common Mode Rejection Ratio     | Vin = 100m Vpp, 0V DC<br>1 MHz ≤ f ≤10 MHz                                                        | 50           |     |              | dB    |
|                                 | f = 20 MHz                                                                                        | 46           |     |              | dB    |
| Power Supply Rejection Ratio    | VCC or VEE = 100m Vpp<br>1 MHz ≤ f ≤ 10 MHz                                                       | 65           |     | an an tear   | dB    |
|                                 | f = 20 MHz                                                                                        | 40           |     |              | dB    |
| Channel Separation              | The three unselected<br>channels are driven with<br>Vin = 20m Vpp<br>1 MHz $\leq$ f $\leq$ 10 MHz | 46           |     |              | dB    |
|                                 | f = 20 MHz                                                                                        | 40           |     |              | dB    |
| Output Offset Voltage           |                                                                                                   | -360         |     | 360          | mV    |
| Output Leakage Current          | Idle Mode                                                                                         |              |     | 0.01         | mA    |
| Output Common Mode Voltage      |                                                                                                   | VCC<br>-0.75 |     | VCC<br>-0.45 |       |
| Single Ended Output Resistance  |                                                                                                   | 10           |     |              | KΩ    |
| Single Ended Output Capacitance | · · · · · · · · · · · · · · · · · · ·                                                             |              |     | 10           | pF    |

### WRITE MODE

| Current Tolerance               | Current set to nominal value by Rex = 1.6K to 3.6 K $\Omega$ , Tj = 50 °C | -8  | +8 | %   |
|---------------------------------|---------------------------------------------------------------------------|-----|----|-----|
| Differential Head voltage swing | lw = 40 mA                                                                | 3.8 |    | Vpp |

| WRITE | MODE | (continued) |
|-------|------|-------------|
|-------|------|-------------|

| PARAMETER                             | CONDITIONS                         | MIN  | NOM | MAX  | UNIT |
|---------------------------------------|------------------------------------|------|-----|------|------|
| Current Range (Iw)                    | Rwc = $3600\Omega$ to $1600\Omega$ | 25   |     | 45   | mA   |
| Differential Output<br>Resistance, Rd |                                    | 1700 |     | 2600 | Ω    |
| Differential Output Capacitance       |                                    |      |     | 10   | pF   |
| WD, WD Transition Frequency           | WUS = low                          | 1.0  |     |      | MHz  |

## SWITCHING CHARACTERISTICS

| Idle to Read/Write Transition Time                    |                                                                                                                                                                                                                 |     | 0.5  | μs |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----|
| Read/Write to Idle Transition Time                    |                                                                                                                                                                                                                 |     | 0.5  | μs |
| Read to Write Transition Time                         | $VL\overline{CS} = 0.8V$ ,<br>Delay to 90% of lw                                                                                                                                                                |     | 0.5  | μs |
| Write to Read Transition Time                         | VLCS = 0.8V, Delay to 90% of<br>20 MHz Read Signal<br>envelope, lw decay to 10%                                                                                                                                 |     | 0.5  | μs |
| Head Select Switching Delay                           | Read or Write Mode                                                                                                                                                                                              |     | 0.5  | μs |
| Head Current Transition Time 10% to 90%               | $\label{eq:w} \begin{array}{l} Iw=40 \; mA, \; Lh=0.15 \; \mu H, \\ Rh=20 \Omega \end{array}$                                                                                                                   |     | 10   | ns |
| Head Current Overshoot                                | $\label{eq:horizontal} \begin{array}{l} \text{Iw} = 40 \text{ mA}, \text{Lh} = 0.15 \ \mu\text{H}, \\ \text{Rh} = 20\Omega, \text{ relative to total} \\ \text{current charge} \end{array}$                     |     | 50   | %  |
| Head Current Switching Time<br>Symmetry               | $\begin{array}{l} \text{Iw}=40 \text{ mA, Lh}=0.15 \ \mu\text{H,} \\ \text{Rh}=20\Omega, \ \text{WD} \& \ \overline{\text{WD}} \\ \text{transitions 2nS, switching time} \\ \text{symmetry 0.2 nS} \end{array}$ |     | 1.5  | ns |
| WSV Transition Time                                   | Delay from 50% of write<br>select swing to 90% of final<br>WSV voltage,<br>Load = $2K\Omega$ // 20 pF                                                                                                           |     | 0.25 | μs |
| Unsafe to Safe Delay After<br>Write Data Begins (WUS) | f(data) = 5 MHz                                                                                                                                                                                                 |     | 0.5  | μs |
| Safe to Unsafe Delay, (WUS)                           | Head open or shorted to GND,<br>no write current, head select<br>input open                                                                                                                                     |     | 0.5  | μs |
| Safe to Unsafe Delay, (WUS)                           | Non-switching write data                                                                                                                                                                                        | 0.5 | 2.0  | μs |
| IMF Switching Time                                    | Delay from 50% of $\overline{CS}$ to 90% of final IMF current                                                                                                                                                   |     | 0.25 | μs |

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| GND                    | Ц | 1  | 24 | D VEE |
|------------------------|---|----|----|-------|
| WC                     | Ц | 2  | 23 | ] टड  |
| wsv                    | d | 3  | 22 | ] R/W |
| HS1                    | Ц | 4  | 21 | нох   |
| HS2                    | þ | 5  | 20 | ноч   |
| $\overline{\text{WD}}$ | þ | 6  | 19 | ] н2Х |
| WD                     | d | 7  | 18 | ] H2Y |
| wus                    | þ | 8  | 17 | Пніх  |
| IMF                    | þ | 9  | 16 | ] н1Ү |
| vcc                    | þ | 10 | 15 | 🛛 нзх |
| RD                     | þ | 11 | 14 | ] нзү |
| RD                     | þ | 12 | 13 |       |
|                        |   |    |    |       |

#### 24-Pin SOL



### **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NUMBER | PACKAGE MARK |
|------------------|-----------------|--------------|
| SSI 32R525R      |                 |              |
| 24-Pin Flatpack  | SSI 32R525R-4F  | 32R525R-4F   |
| 24-Pin SOL       | SSI 32R525R-4L  | 32R525R-4L   |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



# **Preliminary Data**

July, 1990

1

#### DESCRIPTION

The SSI 32R526 is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls four heads and has three modes of operation: read, write, and idle. The circuit contains four channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. An enabled chip's output will produce one unit of current. An open collector output, write select verify (WSV), will go low if the write current source transistor is forward biased. The circuit operates on +5 volt, and -5 volt power and is available in 24-pin Flatpack and 24-pin SOL packages.

## FEATURES

**High performance** 

Read Mode Gain = 100 V/V Input Noise = 0.6 nV/VHz max Input Capacitance = 65 pF max Write Current Range = 17 mA to 50 mA Write Current Rise Time = 12 ns max Head Voltage Swing = 8.0 Vpp min

- Write unsafe detection
- -5V, +5V power supplies



#### PIN DIAGRAM

### **FUNCTIONAL DESCRIPTION**

#### WRITE MODE

In Write Mode (R/W and  $\overline{CS}$  low) the circuit functions as a differential current switch. The Head Select Inputs (HS1 and HS2) determine the selected head. The recording current is steered through the head in a direction determined by the state of a toggle flip-flop. The Write Data Inputs (WD, WD) determine the polarity of the head current. The write current magnitude is adjusted by an external resistor Rex between WC and VEE.

|     | (1+ | Rh   | - loffset |  |
|-----|-----|------|-----------|--|
| Rex | (   | 90 J |           |  |

#### WRITE MODE FAULT DETECT CIRCUIT

Several circuits are dedicated to detecting fault conditions associated with the write mode. A logical high (off) level will be present at the Write Unsafe (WUS) terminal if any of the following write fault conditions are present:

- · Open head circuit
- Resistive component of head shorted
- Head shorted to ground
- No write current
- Write current transition frequency too low
- Head select input(s) open circuit
- Write mode not logically selected

The Write Unsafe output is open-collector and is usually terminated by an external resistor connected to Vcc.

Additionally, power voltage monitoring circuits are used to detect Vcc and Vee voltage levels. If either is too low to permit valid data recording, write current is inhibited. With any combination of Vcc and VEE voltage above the inhibiting levels, logical control of write current is provided by the mode selection inputs.

#### READ MODE

In Read Mode, (R/W) high and  $\overline{CS}$  low), the circuit functions as a low noise differential amplifier. The read amplifier input terminals are determined by the Head Select inputs. The read amplifier outputs (RD,  $\overline{RD}$ ) are open collector, requiring external load resistors connected to Vcc. The amplifier gain polarity is noninverting between HX, Y inputs and RD outputs.

The switch from Write to Read Modes also changes the resistance across HnX and HnY from its write damping valve of  $100\Omega$  to its Read Mode input valve of  $500\Omega$ .

#### IDLE MODE

Taking CS high selects the idle mode which switches the RD and RD outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wired OR'ed.

#### MODE SELECTION AND INDICATION CIRCUIT

Logical control inputs which select mode and head channel are TTL compatible. Their functions are described in Tables 1 and 2.

Selection of the write mode is indicated by a low (on) state of the Write Select Verify ( $\overline{WSV}$ ) terminal. The open collector output is usually terminated by an external resistor connected to Vcc.

The selection of either the write or read mode is indicated by the flow of a unit of current into the Current Monitor (IMF) terminal. By summing the currents from multiple circuits, the user can determine that one, and only one, circuit is active.

| Table 1: Head Select Table | able |
|----------------------------|------|
|----------------------------|------|

| Head Selected | HS2 | HS1 |
|---------------|-----|-----|
| 0             | 0   | 0   |
| 1             | 0   | 1   |
| 2             | 1   | 0   |
| 3             | 1   | 1   |

#### Table 2: Mode Select Table

| Ma<br>Se                                | ode<br>lect |                  | Indicating &<br>Fault Outputs |     |     |
|-----------------------------------------|-------------|------------------|-------------------------------|-----|-----|
| CS                                      | R/₩         | Selected<br>Mode | IMF                           | wsv | wus |
| 1                                       | X           | Idle             | off                           | off | off |
| 0                                       | 1           | Read             | on                            | off | off |
| 0                                       | 0           | Write            | on                            | on  | on* |
| *Descride d the time fourth is detected |             |                  |                               |     |     |

## **PIN DESCRIPTIONS**

| NAME                   | TYPE       | DESCRIPTION                                                                                                                                                                                    |
|------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONTROL INP            | UT PINS    |                                                                                                                                                                                                |
| <u>CS</u>              | I          | Chip Select input. A logical low level enables the circuit for a read or write operation. Has internal pull up.                                                                                |
| R/W                    | I          | Read/Write select. A logical low level enables the write mode (when $\overline{CS}$ is low). Has internal pull up.                                                                             |
| HS1,HS2                | 1          | Head Select inputs. Logical combinations (Table 1) select one of four heads.                                                                                                                   |
| HEAD TERMIN            | AL PINS    |                                                                                                                                                                                                |
| H0X - H3X<br>H0Y - H3Y | I/O        | Connection to read/write magnetic head terminals                                                                                                                                               |
| DATA INPUT/C           |            | 5                                                                                                                                                                                              |
| WD, WD                 | I .        | Differential Write Toggle inputs used to write data patterns on the disk                                                                                                                       |
| RD, RD                 | I          | Differential Read Data pattern output amplified play back from the disk. These outputs are normally terminated in $100\Omega$ resistors to Vcc.                                                |
| EXTERNAL CO            | MPONENT (  | CONNECTION PINS                                                                                                                                                                                |
| wc                     | 1          | Resistor connected to VEE to provide desired value of write current                                                                                                                            |
| CURRENT MO             | NITOR PINS |                                                                                                                                                                                                |
| WSV                    | 0          | Write Select Verify is an open collector output with the on state indicating that the circuit has been selected for a write operation. It is normally terminated to $+Vcc$ through a resistor. |
| WUS                    | 0          | Write Unsafe is an open collector output with the off state indicating that conditions are not proper for a write operation.                                                                   |
| IMF                    | 0          | High impedance output sinks a unit of monitor current when the chip is enabled.                                                                                                                |
| POWER, GROU            | JND PINS   |                                                                                                                                                                                                |
| Vcc                    |            | Positive power supply voltage for circuit functions                                                                                                                                            |
| Vcc1                   | 1          | Positive power supply voltage for head current                                                                                                                                                 |
| VEE                    | 1          | Negative power supply voltage                                                                                                                                                                  |
| GND                    | I/O        | Power supply common                                                                                                                                                                            |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $4.75 \le VCC \le 5.25$ ,  $-5.50 \le VEE \le -4.75V$ ,  $0^{\circ} \le T$  (junction)  $\le 125^{\circ}C$ .

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                            | RATING                       | UNIT                                                                                                             |
|--------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------|
| Positive Supply Voltage, Vcc         | 6                            | VDC                                                                                                              |
| Negative Supply Voltage, VEE         | -6                           | VDC                                                                                                              |
| Operating Junction Temperature       | -20 to +130                  | °C                                                                                                               |
| Storage Temperature                  | -65 to 130                   | °C                                                                                                               |
| Lead Temperature (Soldering, 10 sec) | 260                          | °C                                                                                                               |
| Input Voltages                       |                              | and the second |
| Head Select (HS)                     | -0.4 to Vcc + 0.3            | V                                                                                                                |
| Chip Enable ( $\overline{CS}$ )      | -0.4 to Vcc+ 0.3             | V                                                                                                                |
| Read Select (R/W)                    | -0.4V to Vcc + 0.3           | V                                                                                                                |
| Write Data (WD, WD)                  | -VEE to 0.3                  | V                                                                                                                |
| Head Inputs (Read Mode)              | -0.6 to 0.4                  |                                                                                                                  |
| Outputs                              |                              |                                                                                                                  |
| Read Data (RD, RD)                   | Vcc - 2.5 to Vcc + 0.3       | V                                                                                                                |
| Write Unsafe (WUS)                   | -0.4V to Vcc + 0.3 and 20 mA | V                                                                                                                |
| Write Select Verify (WSV)            | -0.4V to Vcc + 0.3 and 20 mA | V                                                                                                                |
| Current Monitor (IMF)                | -0.4 to Vcc + 0.3            | V                                                                                                                |
| Current Reference (WC)               | -100 mA to 1.0 mA            | mA                                                                                                               |
| Head Outputs (Write Mode)            | -100 mA to 1.0 mA            | mA                                                                                                               |

### POWER SUPPLY

| PARAMETER                     | CONDITIONS | MIN | NOM | MAX                | UNIT |
|-------------------------------|------------|-----|-----|--------------------|------|
| Power Dissipation             | Idle       |     |     | 187                | mW   |
|                               | Read       |     |     | 540                | mW   |
|                               | Write mode |     |     | 550 + 10.5<br>x Iw | mW   |
| Positive Supply Current (ICC) | Idle Mode  |     |     | 15                 | mA   |
|                               | Read Mode  |     |     | 35                 | mA   |
|                               | Write Mode |     |     | 35                 | mA   |

### POWER SUPPLY (Continued)

| PARAMETER                      | CONDITIONS | MIN | NOM | MAX      | UNIT |
|--------------------------------|------------|-----|-----|----------|------|
| Positive Supply Current (ICC1) | idle Mode  |     |     | 5        | mA   |
|                                | Read Mode  |     |     | 5        | mA   |
|                                | Write Mode |     |     | 20 + lw  | mA   |
| Negative Supply Current (IEE)  | Idle Mode  |     |     | -15      | mA   |
|                                | Read Mode  |     |     | -60      | mA   |
|                                | Write Mode |     |     | -50 - Iw | mA   |

### **DC CHARACTERISTICS**

| PARAMETER                                       | CONDITIONS                                | MIN   | NOM | MAX       | UNIT |
|-------------------------------------------------|-------------------------------------------|-------|-----|-----------|------|
| Chip Select High Voltage (VHCS)                 | Idle Mode                                 | 2.0   |     |           | V    |
| Chip Select Low Voltage (VLCS)                  | Read or Write Mode                        |       |     | 0.8       | V    |
| Chip Select Low Current (ILCS)                  | VLCS = 0.4V                               |       |     | -0.40     | mA   |
| Chip Select High Current (IHCS)                 | VHCS = 2.7V                               |       |     | 20        | μA   |
| Read Select High Voltage (VHR/ $\overline{W}$ ) | Read or Idle Mode                         | 2.0   |     |           | v    |
| Read Select Low Voltage (VLR/W)                 | Write or Idle Mode                        |       |     | 0.8       | V    |
| Read Select high Current (IHR/W)                | VHR/W = 2.0V                              |       |     | 20        | μA   |
| Read Select Low Current (ILR/W)                 | VLR/W = 0V                                |       |     | -0.40     | mA   |
| Head Select High Voltage (VHHS)                 |                                           | 2.0   |     |           | v    |
| Head Select Low Voltage (VLHS)                  |                                           |       |     | 0.8       | v    |
| Head Select High Current (IHHS)                 | VHHS = 2.7V                               |       |     | 0.25      | mA   |
| Head Select Low Current (ILHS)                  | VLHS = 0.4V                               |       |     | 0.25      | mA   |
| WUS, WSV Low Level Voltage                      | ILUS = 8 mA<br>(denotes safe condition)   |       |     | 0.5       | V    |
| WUS, WSV High Level Current                     | VHUS = 5.0V<br>(denotes unsafe condition) |       |     | 100       | μA   |
| IMF on Current                                  |                                           | 2.2   |     | 3.7       | mA   |
| IMF off Current                                 |                                           |       |     | 0.02      | mA   |
| IMF Voltage Range                               |                                           | 0.5   |     | VCC + 0.3 | v    |
| VCC Fault Voltage                               |                                           |       |     | 3.5       | V    |
| VEE Fault Voltage                               | ·                                         |       |     | -3.5      | V    |
| Differential Data Voltage,<br>(WD – WD)         |                                           | 0.20  |     |           | V    |
| Data Input Voltage Range                        | · · · · · · · · · · · · · · · · · · ·     | -1.87 |     | +0.1      | V    |
| Data Input Current (per side)                   | Chip Enabled                              |       |     | 150       | μA   |
| Data Input Capacitance                          | per side to GND                           |       |     | 10        | pF   |

1

## ELECTRICAL CHARACTERISTICS (Continued)

### READ MODE

Tests performed with 100 $\Omega$  load resistors from RD and  $\overline{RD}$  through series isolation diodes to VCC.

| PARAMETER                       | CONDITIONS                                                        | MIN       | NOM  | MAX       | UNIT                                                                                                           |
|---------------------------------|-------------------------------------------------------------------|-----------|------|-----------|----------------------------------------------------------------------------------------------------------------|
| Differential Voltage Gain       | Vin = 1m Vpp, f = 300 KHz                                         | 75        |      | 125       | V/V                                                                                                            |
| Voltage Bandwidth (-3dB)        | $Zs < 5\Omega$ , Vin = 1m Vpp3dB                                  | 55        |      | 100       | MHz                                                                                                            |
|                                 | f midband = 300 KHz -1dB                                          | 20        |      | 100       | MHz                                                                                                            |
| Input Noise Voltage             | $Zs = 0\Omega$ , Vin = 0V,<br>Power Bandwidth = 34 MHz            |           |      | 0.6       | nV√Hz                                                                                                          |
| Differential Input Capacitance  | Vin = 0V, f = 5 MHz                                               |           |      | 65        | pF                                                                                                             |
| Differential Input Resistance   | Vin = 0V, f = 5 MHz                                               | 250       |      | 1000      | Ω                                                                                                              |
| Dynamic Range                   | DC input voltage where AC                                         | -2.0      |      | 2.0       | mV                                                                                                             |
|                                 | gain falls to 90% of the gain with .5m Vpp input signal           |           |      |           | ting and an and a second s |
| Common Mode Rejection Ratio     | Vin = 100m Vpp, 0V DC                                             | 50        |      |           | 5                                                                                                              |
|                                 | 1 MHz $\leq$ f $\leq$ 10 MHz                                      | 50        |      |           | dB                                                                                                             |
|                                 | f = 20 MHz                                                        | 46        |      |           | dB                                                                                                             |
| Power Supply Rejection Ratio    | VCC or VEE = 100m Vpp<br>1 MHz ≤ f ≤ 10 MHz                       | 65        |      |           | dB                                                                                                             |
|                                 | f = 20 MHz                                                        | 40        |      |           | dB                                                                                                             |
| Channel Separation              | The three unselected<br>channels are driven with<br>Vin = 20m Vpp |           |      |           |                                                                                                                |
|                                 | 1 MHz $\leq$ f $\leq$ 10 MHz                                      | 46        |      |           | dB                                                                                                             |
|                                 | f = 20 MHz                                                        | 37        | ,1., |           | dB                                                                                                             |
| Output Offset Voltage           |                                                                   | -360      |      | 360       | mV                                                                                                             |
| Output Leakage Current          | Idle Mode                                                         | 1         |      | 0.01      | mA                                                                                                             |
| Output Common Mode Voltage      |                                                                   | VCC - 0.9 |      | VCC - 0.3 | V                                                                                                              |
| Single Ended Output Resistance  |                                                                   | 10        |      |           | KΩ                                                                                                             |
| Single Ended Output Capacitance |                                                                   |           |      | 10        | pF                                                                                                             |

### WRITE MODE

| Current Tolerance               | Current set to nominal value by $Rx = 425$ to $180\Omega$ , $Tj = 50^{\circ}C$ | -8  |       | +8   | %   |
|---------------------------------|--------------------------------------------------------------------------------|-----|-------|------|-----|
| (Iw) (Rh) Product               |                                                                                | 0.3 | 1. S. | 1.25 | V   |
| Differential Head voltage swing | lw = 45 mA                                                                     | 8.0 |       |      | Vpp |
| loffset                         |                                                                                |     | 6.0   |      | mA  |
| Write Current Voltage           | Rex = 46Ω                                                                      |     | 2.25  |      | V   |

| WRITE | MODE | (continued) |
|-------|------|-------------|
|-------|------|-------------|

| PARAMETER                             | CONDITIONS                                                                                                                    | MIN | NOM | MAX | UNIT |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Unselected Head<br>Transient Current  | $lw = 45 mA$ , $Lh = 0.5 \mu H$ ,<br>Rh = 20 $\Omega$ , non-adjacent<br>heads tested to minimize<br>external coupling effects |     |     | 1   | mAp  |
| Current Range (lw)                    |                                                                                                                               | 17  |     | 50  | mA   |
| Differential Output<br>Resistance, Rd |                                                                                                                               | 70  | 100 | 130 | Ω    |
| Differential Output<br>Capacitance    |                                                                                                                               |     |     | 30  | pF   |
| WD, WD Transition Frequency           | WUS = low                                                                                                                     | 5.0 |     |     | MHz  |

## SWITCHING CHARACTERISTICS Rh = 0, Lh = 0 (Unless otherwise specified)

|                                                       |                                                                                                       | <br> |      |    |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|----|
| Idle to Read/Write Transition Time                    |                                                                                                       |      | 0.4  | μs |
| Read/Write to Idle Transition Time                    |                                                                                                       |      | 0.4  | μs |
| Read to Write Transition Time                         | VLCS = 0.8V,<br>Delay to 90% of Iw                                                                    |      | 0.4  | μs |
| Write to Read Transition Time                         | VLCS = 0.8V, Delay to 90% of<br>20 MHz Read Signal<br>envelope, lw decay to 10%                       |      | 0.4  | μs |
| Head Select Switching Delay                           | Read or Write Mode                                                                                    |      | 0.2  | μs |
| Head Current Transition Time 10% to 90%               | lw = 40 mA, Lh = 0.56 $\mu$ H,<br>Rh = 20 $\Omega$                                                    |      | 12   | ns |
| Head Current Overshoot                                | lw = 40 mA, Lh = 0.56 $\mu$ H,<br>Rh = 20 $\Omega$ , relative to total<br>current change              |      | 15   | %  |
| Head Current Switching Time<br>Symmetry               | w = 40 mA, Lh = 0.56 μH,<br>Rh = 20Ω, WD & WD<br>transitions 2nS, switching time<br>symmetry 0.2 nS   |      | 0.5  | ns |
| WSV Transition Time                                   | Delay from 50% of write<br>select swing to 90% of final<br>WSV voltage,<br>Load = $2K\Omega$ // 20 pF |      | 0.3  | μs |
| Unsafe to Safe Delay After<br>Write Data Begins (WUS) | fwdi = 10 MHz                                                                                         |      | 0.2  | μs |
| Safe to Unsafe Delay, (WUS)                           | Head open or shorted to GND,<br>no write current, head select<br>input open                           |      | 0.5  | μs |
| Safe to Unsafe Delay, (WUS)                           | Non-switching write data                                                                              |      | 0.5  | μs |
| IMF Switching Time                                    | Delay from 50% of CS to 90% of final IMF current                                                      | -    | 0.25 | μs |
| P | A | С | K | A | G | Ε | Ρ | 11 | V | D | E | SI | G | N | A | T | <b>IC</b> | )[ | 15 | 3 |
|---|---|---|---|---|---|---|---|----|---|---|---|----|---|---|---|---|-----------|----|----|---|
|   |   |   |   |   |   |   |   |    |   |   |   |    |   |   |   |   |           |    |    |   |

(TOP VIEW)

| GND | d | 1  | 24 |                 |
|-----|---|----|----|-----------------|
| wc  | d | 2  | 23 | ] <del>टड</del> |
| wsv | þ | 3  | 22 | ] R/W           |
| HS1 | Ц | 4  | 21 | 🛛 нох           |
| HS2 | d | 5  | 20 | і ноч           |
| WD  | d | 6  | 19 | р нах           |
| WD  | þ | 7  | 18 | ] н2Ү           |
| wus | þ | 8  | 17 | рн₁х            |
| IMF | þ | 9  | 16 | Н1Ү             |
| vcc | þ | 10 | 15 | 🛛 нзх           |
| RD  | þ | 11 | 14 | ] нзү           |
| RD  | þ | 12 | 13 |                 |



24-Pin SOL

24-Pin Flatpack

## **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NO.   | PKG. MARK  |
|------------------|----------------|------------|
| SSI 32R526R      |                |            |
| 24-Pin Flatpack  | SSI 32R526R-4F | 32R526R-4F |
| 24-Pin SOL       | SSI 32R526R-4L | 32R526R-4L |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Preliminary Data**

July, 1990

### DESCRIPTION

The SSI 32R527R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for eight or nine channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. They require +5V and +12V power supplies and are available in a variety of package configurations. A mirror image pinout option is available to simplify flex circuit layout in multiple R/W device applications. The SSI 32R527R provides internal 500 $\Omega$  damping resistors.

## FEATURES

- High performance: Read mode gain = 120 V/V Input noise = 0.85 nV/\Hz max. Input capacitance = 35 pF max. Write current range = 10 mA to 40 mA Head voltage swing = 7 Vpp Write current rise time = 9 ns
- Enhanced system write to read recovery time
- Differential ECL-like write data input
- Open collector read outputs
- Power supply fault protection
- Compatible with two & three terminal thin film heads
- Write unsafe detection
- +5V, +12V power supplies
- Mirror image pinout option



#### **PIN DIAGRAM**

| HOX [ | 1   | 32 | GND   |
|-------|-----|----|-------|
| HOY [ | 2   | 31 | ) N/C |
| H1X [ | 3   | 30 | ] टड  |
| H1Y [ | 4   | 29 | ] R/W |
| H2X [ | 5   | 28 | b wc  |
| H2Y [ | 6   | 27 | B RDY |
| нзх [ | 7   | 26 |       |
| нзү [ | 8   | 25 | ны    |
| H4X [ | 9   | 24 | ) HS1 |
| H4Y [ | 10  | 23 | ] HS2 |
| н5х [ | 11  | 22 | vcc   |
| H5Y [ | 12  | 21 | b wo  |
| нөх [ | 13  | 20 | j wo  |
| H6Y [ | 14. | 19 | wus   |
| H7X [ | 15  | 18 |       |
| H7Y [ | 16  | 17 | ] N/C |
|       | L   |    |       |

#### 32-LEAD SOW, FLATPACK

CAUTION: Use handling procedures necessary for a static sensitive component.

0790 - rev.

1-135

### CIRCUIT OPERATION

The SSI 32R527R addresses up to nine two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn.  $\overline{CS}$  and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $R/\overline{W}$ will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R527R as a current switch and activates the Write Unsafe (WUS) detection circuitry. The Write Data Inputs (WD, WD) determine the polarity of the head current. There is no internal toggle flip-flop.

The magnitude of the write current (0-pk) given by:

$$W = \frac{Vwc}{RWC}$$

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current lx, y is given by:

$$Ix, y = \frac{Iw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, and Rd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two transitions on pin WD and WD, after the fault is corrected, are required to clear the WUS flag.

- WD frequency too low
- · Device in read mode
- · Device not selected
- No write current

Power dissipation in Write Mode may be reduced by placing a resistor, Rw, between VDD1 and VDD2. The resistor value should be chosen such that Iw Rw ≤3.0V for an accompanying reduction of (lw)<sup>2</sup> Rw in power dissipation. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

#### READ MODE

The read mode configures the SSI 32R527R as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are open collectors and are in phase with the "X" and "Y" head ports. The termination resistors for RDX/RDY should be  $100\Omega$  to Vcc.

#### IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices. If multiple devices are wire OR'ed, series Schottky isolation diodes are recommended to reduce parasitic capacitance without degrading dynamic range.





#### TABLE 1: Mode Select

| CS | R/₩ | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | ldle  |
| 1  | 1   | Idle  |

TABLE 2: Head Select 0 = Low level

1 = High level

| HS3 | HS2                  | HS1 | HS0 | HEAD                                  |
|-----|----------------------|-----|-----|---------------------------------------|
| 0   | 0                    | 0   | 0   | 0                                     |
| 0   | 0                    | 0   | 1   | · · · · · · · · · · · · · · · · · · · |
| 0   | 0                    | 1   | 0   | 2                                     |
| 0   | 0                    | 1   | 1   | 3                                     |
| 0   | 1                    | 0   | 0   | 4                                     |
| 0   | - en <b>1</b> 2 en 1 | 0   | 1   | 5                                     |
| 0   | 1                    | 1   | 0   | 6                                     |
| 0   | 1                    | 1   | 1   | 7                                     |
| 1   | 0                    | 0   | 0   | 8                                     |

### **PIN DESCRIPTIONS**

| NAME                   | TYPE | DESCRIPTION                                                                                    |
|------------------------|------|------------------------------------------------------------------------------------------------|
| HSO - HS3              | I    | Head Select                                                                                    |
| <u>cs</u>              | I    | Chip Select: a low level enables the device                                                    |
| R/₩                    | 1    | Read/Write: a high level selects Read mode                                                     |
| WUS                    | 0*   | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition        |
| WD,WD                  | 1    | Write Data In: a negative polarity passes write current in the x-direction of the head.        |
| H0X - H8X<br>H0Y - H8Y | I/O  | X, Y Head Connections: Current in the X-direction flows into the X-port                        |
| RDX, RDY               | O*   | X, Y Read Data: differential read data output, require $100\Omega$ termination resistor to Vcc |
| WC                     | *    | Write Current: used to set the magnitude of the write current                                  |
| VCC                    |      | +5V Logic Circuit Supply                                                                       |
| VDD1                   | -    | +12V                                                                                           |
| VDD2                   | -    | Positive power supply for write current drivers: VDD1 - $3.0V \le VDD2 \le VDD1$               |
| GND                    | -    | Ground                                                                                         |

\*When more than one R/W device is used, these signals can be wire OR'ed.

## **ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             |     | SYMBOL | VALUE            | UNITS |
|-----------------------|-----|--------|------------------|-------|
| DC Supply Voltage     |     | VDD    | -0.3 to +14      | VDC   |
|                       |     | VCC    | -0.3 to +7       | VDC   |
| Write Current         |     | lw     | 100              | mA    |
| Digital Input Voltage |     | Vin    | -0.3 to VCC +0.3 | VDC   |
| Head Port Voltage     |     | VH     | -0.3 to VDD +0.3 | VDC   |
| WUS Pin Voltage Range |     | Vwus   | -0.3 to +14      | VDC   |
| Output Current        | WUS | lwus   | +12              | mA    |
| Storage Temperature   |     | Tstg   | -65 to +150      | °C    |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE       | UNITS |
|-----------------------|--------|-------------|-------|
| DC Supply Voltage     | VDD    | 12 ± 10%    | VDC   |
|                       | VCC    | 5 ± 10%     | VDC   |
| Operating Temperature | Tj     | +25 to +135 | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CONDITIONS                                    | MIN          | NOM       | МАХ                      | UNITS |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------|-----------|--------------------------|-------|
| VDD Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read Mode                                     | 1 <b>-</b> 1 |           | 34                       | mA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Write Mode                                    | -            | -         | 38 + lw                  | mA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Idle Mode                                     | 2            | -         | 14                       | mA    |
| VCC Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read Mode                                     | -            | -         | 52                       | mA    |
| the state of the s | Write Mode                                    |              | -         | 45                       | mA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Idle Mode                                     | -            | -         | 42                       | mA    |
| Power Dissipation (Tj = +135°C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Read Mode                                     | -            | -         | 670                      | mW    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Write Mode: lw = 20 mA,<br>VDD2 = VDD1        | -            | -         | 900                      | mW    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VDD2 = VDD1 - 3.0V                            | ·            | -         | 900                      |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Idle Mode                                     | -            |           | 400                      | mW    |
| Input Low Voltage (VIL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                               | -            |           | 0.8                      | VDC   |
| Input High Voltage (VIH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                               | 2.0          | -         | -                        | VDC   |
| Input Low Current (IIL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | VIL = 0.8v                                    | -0.4         | •         | 1995 <mark>-</mark> 1993 | mA    |
| Input High Current (IHL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | VIH = 2.0v                                    | -            | -         | 100                      | μA    |
| WUS Output Low Voltage (VOL)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | lol = 8 mA                                    | _1124        | • * • • • | 0.5                      | VDC   |
| VDD Fault Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | and Alexandra Strends and Alexandra<br>T      | 8.5          | -         | 10.0                     | VDC   |
| VCC Fault Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                               | 3.5          | -         | 4.2                      | VDC   |
| Head Current (HnX, HnY)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Write Mode, 0≤VCC ≤3.5V<br>0≤VDD ≤8.5V        | -200         | -         | +200                     | μA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Read/Idle Mode<br>0≤VCC ≤5.5V<br>0≤VDD ≤13.2V | -200         | -         | +200                     | μA    |
| Data Input Capacitance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | WD or WD to GND                               |              |           | 10                       | pF    |
| Data Input Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | WD or WD                                      |              |           | 150                      | μA    |
| Differential Data Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | WD - WD                                       | 0.2          |           |                          | VDC   |
| WD, WD Data Input Voltage Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Low Level<br>(WD VIL)                         | VCC<br>-1.9  |           |                          | VDC   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | High Level<br>(WD VIH)                        |              | 1         | VCC +<br>0.1             | VDC   |

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, lw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f(WD) = 5 MHz.

| PARAMETER                       | CONDITIONS | MIN. | NOM      | МАХ | UNITS  |
|---------------------------------|------------|------|----------|-----|--------|
| WC Pin Voltage (Vwc)            |            | -    | 1.65 ±5% | -   | V      |
| Differential Head Voltage Swing |            | 7    | -        | -   | Vpp    |
| Unselected Head Current         |            | -    | -        | 1   | mA(pk) |
| Differential Output Capacitance |            | -    | -        | 25  | рF     |
| Differential Output Resistance  |            | 400  | 500      | 750 | Ω      |
| WD, WD Transition Frequency     | WUS = low  | .85  | -        | -   | MHz    |
| Write Current Range             |            | 10   | -        | 40  | mA     |

#### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply CL (RDX, RDY) < 20pF and RL1 (RDX, VCC) = RL2 (RDY, VCC) =  $100\Omega$ 

| PARAMETER                      |                                                                                                                            | CONDITIONS                                                                                                                                         | MIN       | NOM  | MAX  | UNITS    |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------|----------|
| Differential Voltage Gain      |                                                                                                                            | Vin=1mVpp @ 300 KHz Tj = 25°C                                                                                                                      | 85        | -    | 150  | V/V      |
| Bandwidth                      | -1dB                                                                                                                       | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                                                                                                       | 25        | -    | -    | MHz      |
|                                | -3dB                                                                                                                       | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                                                                                                       | 45        | -    | -    | MHz      |
| Input Noise Voltage            |                                                                                                                            | BW = 15 MHz, Lh = 0, Rh = 0                                                                                                                        | -         | 0.62 | 0.85 | nV/√Hz   |
| Differential Input Capacitance |                                                                                                                            | Vin = 1 mVpp, f = 5 MHz                                                                                                                            | -         | -    | 35   | pF       |
| Differential Input Resistance  |                                                                                                                            | Vin = 1 mVpp, f = 5 MHz                                                                                                                            | 280       | 320  | -    | Ω        |
| Dynamic Range                  |                                                                                                                            | AC peak-to-peak input voltage<br>where gain falls to 90% of its<br>small signal value, f = 5 MHz                                                   | 6         | -    | -    | mV       |
| Common Mode Rejection Ratio    |                                                                                                                            | Vin = 0 VDC+100 mVpp<br>1 MHz <f< 10="" mhz<br="">10 MHz<f< 20="" mhz<="" td=""><td>54<br/>48</td><td>-</td><td></td><td>dB<br/>dB</td></f<></f<>  | 54<br>48  | -    |      | dB<br>dB |
| Power Supply Rejection Ratio   |                                                                                                                            | VPD or Vcc @ 100mVpp<br>1 MHz <f< 10="" mhz<br="">10 MHz<f< 20="" mhz<="" td=""><td>54<br/>40</td><td>-</td><td>-</td><td>dB<br/>dB</td></f<></f<> | 54<br>40  | -    | -    | dB<br>dB |
| Channel Separation             | aration All unselected<br>with 100 mVpp<br>1 MHz <fa< td=""><td>43<br/>37</td><td>-</td><td>-</td><td>dB<br/>dB</td></fa<> |                                                                                                                                                    | 43<br>37  | -    | -    | dB<br>dB |
| Output Offset Voltage          |                                                                                                                            |                                                                                                                                                    | -300      | -    | +300 | mV       |
| RDX, RDY Common Mode           |                                                                                                                            | Read Mode                                                                                                                                          | VCC - 1.1 |      | VCC3 | VDC      |
| Output Voltage                 | •                                                                                                                          | Write Mode                                                                                                                                         | -         | VCC  | -    | VDC      |
| Single Ended Output Resistan   | се                                                                                                                         | f = 5 MHz                                                                                                                                          | 10        | -    |      | ΚΩ       |

1-139

#### READ CHARACTERISTICS (Continued)

| PARAMETER                       | CONDITIONS | MIN | NOM | MAX | UNITS |
|---------------------------------|------------|-----|-----|-----|-------|
| Output Current                  |            | -   | 6   |     | mA    |
| Single Ended Output Capacitance | f = 5 MHz  | -   | -   | 10  | pF    |

## SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f(WD) = 5 MHz.

| PARAMETER                      | CONDITIONS                                                                              | MIN | МАХ | UNITS |
|--------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-------|
| R/W                            |                                                                                         |     |     |       |
| $R/\overline{W}$ to Write Mode | Delay to 90% of write current                                                           | -   | 0.6 | μs    |
| $R/\overline{W}$ to Read Mode  | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6 | μs    |
| CS                             |                                                                                         |     | 1   |       |
| CS to Select                   | Delay to 90% of write current or to<br>90% of 100mV 10MHz Read<br>signal envelope       | -   | 0.6 | μs    |
| CS to Unselect                 | Delay to 10% of write current                                                           | -   | 0.6 | μs    |
| HSn                            |                                                                                         |     |     |       |
| HS0, 1, 2 to any Head          | Delay to 90 % of 100mV 10MHz<br>Read signal envelope                                    | -   | 0.4 | μs    |
| WUS                            |                                                                                         |     |     |       |
| Safe to Unsafe - TD1           |                                                                                         | 0.6 | 3.6 | μs    |
| Unsafe to Safe - TD2           |                                                                                         | -   | 1   | μs    |
| Head Current                   |                                                                                         |     |     |       |
| Prop. Delay - TD3              | From 50 % points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                           | -   | 32  | ns    |
| Asymmetry                      | WD has 50 % duty cycle and<br>1ns rise/fall time, Lh=0μh, Rh=0Ω                         | -   | 1   | ns    |
| Rise/Fall Time                 | 10% - 90% points, Lh=0µh, Rh=0 $\Omega$                                                 | -   | 9   | ns    |

1



#### FIGURE 1: Write Mode Timing Diagram

### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

| TABLE 3: Key Parameters L | <b>Jnder Worst Case</b> | Input Noise Conditions |
|---------------------------|-------------------------|------------------------|
|---------------------------|-------------------------|------------------------|

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | 0.70      | 0.85       | nV/√Hz |
| Differential Input Resistance (Min.)  | 320       | 340        | Ω      |
| Differential Input Capacitance (Max.) | 32        | 34         | pF     |

#### TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | 0.58      | 0.71       | nV/√Hz |
| Differential Input Resistance (Min.)  | 260       | 290        | Ω      |
| Differential Input Capacitance (Max.) | 33        | 35         | pF     |

## PACKAGE PIN DESIGNATIONS (Top View)

| нох [ | 1  | 32 | GND   |       | 1  | 32 | р но>          |
|-------|----|----|-------|-------|----|----|----------------|
| ноү [ | 2  | 31 | ] N/C | N/C [ | 2  | 31 | р нол          |
| ніх 🛛 | 3  | 30 | ] टड  | टड (  | 3  | 30 | <u> </u> ] н1> |
| нтү [ | 4  | 29 | ] RW  | ₽/₩ [ | 4  | 29 | ויו ב          |
| н2Х [ | 5  | 28 | ] wc  | wc[   | 5  | 28 | H2>            |
| H2Y [ | 6  | 27 | ] RDY | RDY [ | 6  | 27 | h21            |
| нзх [ | 7  | 26 | D RDX |       | 7  | 26 | ] нз           |
| нзү [ | 8  | 25 | ] HSO | HSO [ | 8  | 25 | <u> </u> ] нз\ |
| н4х [ | 9  | 24 | ] HS1 | HS1 [ | 9  | 24 | ] н₄;          |
| н₄ү[  | 10 | 23 | ] HS2 | HS2 [ | 10 | 23 | ∣н₄ч           |
| н5х [ | 11 | 22 | ] vcc | VCC [ | 11 | 22 | <u>і</u> н5    |
| н5ү 🛛 | 12 | 21 | ] wo  | wo d  | 12 | 21 | אן 🗄           |
| нөх [ | 13 | 20 |       | WD OW | 13 | 20 | <u> </u> ] н6) |
| неч [ | 14 | 19 | ] wus | wus [ | 14 | 19 | нел            |
| н7Х [ | 15 | 18 | D VDD |       | 15 | 18 | <u>р</u> нъ    |
| нту П | 16 | 17 | IN/C  | N/C T | 16 | 17 | h 117          |

3

8-Channel 32-Lead SOW Mirror

р нох

ноч

ћ нзү

₿н₄ү

H5X

H6X

н7х

18 H8X

34

33

32 ћ ніх

31 <u></u> Н1Ү <u>н</u>2х

30

29 H2Y

28 нзх

27

26 b н₄х

25

24

23 П Н5Ү

22

21 <u>Н6</u>Ү

20

19 H7Y

| 8-Channel |     |  |  |  |  |  |
|-----------|-----|--|--|--|--|--|
| 2-Lead    | SOW |  |  |  |  |  |
|           |     |  |  |  |  |  |

GND

HS3

wc [ 5

HS0 T

HS1 [ 9

HS2

VCC [

WD [ 12

wo d

wus [ 14

VDD1 [

VDD2

H8Y [ 17

RDY 6

1

٢ 2

Г CS 3

П R∕₩ Ч 4

E RDX I 7

8

10

11

13

15

16

| THERMAL | CHARACTERISTICS: | Øja |
|---------|------------------|-----|
|---------|------------------|-----|

| 32-Lead SOW | 55°C/W |
|-------------|--------|
| 34-Lead SOL | 50°C/W |

| нох | ٢ | 1. | 34 | þ | GND  |
|-----|---|----|----|---|------|
| HOY | C | 2  | 33 | þ | HS3  |
| H1X | Ľ | 3  | 32 | þ | CS   |
| H1Y | C | 4  | 31 | þ | R∕₩  |
| H2X | C | 5  | 30 | þ | wc   |
| H2Y | ۵ | 6  | 29 | þ | RDY  |
| нзх | C | 7  | 28 | þ | RDX  |
| ΗЗΥ | E | 8  | 27 | þ | HS0  |
| H4X | C | 9  | 26 | þ | HS1  |
| H4Y | C | 10 | 25 | þ | HS2  |
| H5X | C | 11 | 24 | þ | vcc  |
| H5Y | C | 12 | 23 | þ | WD   |
| H6X | C | 13 | 22 | þ | WD   |
| H6Y | C | 14 | 21 | þ | wus  |
| H7X | Ľ | 15 | 20 | þ | VDD1 |
| H7Y | Ľ | 16 | 19 | þ | VDD2 |
| H8X | C | 17 | 18 | þ | H8Y  |

9-Channel 34-Lead SOL

9-Channel 34-Lead SOL Mirror

## **ORDERING INFORMATION**

| PART DESCRIPTION                               | ORDER NO.        | PKG. MARK    |  |  |  |  |
|------------------------------------------------|------------------|--------------|--|--|--|--|
| SSI 32R527R with Internal Damping Resistor     |                  |              |  |  |  |  |
| 8-Channel SOW                                  | SSI 32R527R-8CW  | 32R527R-8CW  |  |  |  |  |
| 9-Channel SOL                                  | SSI 32R527R-9CL  | 32R527R-9CL  |  |  |  |  |
| SSI 32R527RM Mirror Image with Damping Resisto | or               |              |  |  |  |  |
| 8-Channel SOW                                  | SSI 32R527RM-8CW | 32R527RM-8CW |  |  |  |  |
| 9-Channel SOL                                  | SSI 32R527RM-9CL | 32R527RM-9CL |  |  |  |  |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

Notes:

silicon systems\*

SSI 32R528/528R 8 & 9-Channel Thin Film **Read/Write Device Preliminary Data** 

July, 1990

## DESCRIPTION

The SSI 32R528/528R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for eight or nine channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. They require +5V and +12V power supplies and are available in a variety of package configurations. The SSI 32R528R option provides internal 700Ω damping resistors.

## **FEATURES**

- High performance: Read mode gain = 150 V/V Input noise = 0.85 nV/ $\sqrt{Hz}$  max. Input capacitance = 35 pF max. Write current range = 10 mA to 40 mA Head voltage swing = 7 Vpp Write current rise time = 9 ns
- Enhanced system write to read recovery time ٠
- **Differential ECL-like Write Data input** •
- Power supply fault protection •
- Compatible with two & three terminal TFH
- Write unsafe detection
- +5V. +12V power supplies



#### **PIN DIAGRAM**

36 1 GND

35

20 ћ нѕо

25 hwp

24 hwor

23

22

21 

20 h n/c

19 h ν/c

🛿 нвз

h cs

һв∕₩

hwc

h rdy

р врх

HB1

] HS2

h vcc

h wus

h vodi

0790 - rev

1 - 145

## **CIRCUIT OPERATION**

The SSI 32R528 addresses up to nine two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins CS and R/W will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R528 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is togaled between the X and Y direction of the selected head on each low to high transition of the WD. Write Data Input.

A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the Xdirection of the head, i.e. into the X-port.

The magnitude of the write current (0-pk) given by:

w = <u>Vwc</u> RWC

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is proarammed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current Ix, y is given by:

$$lx, y = \frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, and Rd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on the WD/WD lines, after the fault is corrected, are required to clear the WUS flag.

- · WD frequency too low · Device in read mode No write current
- Device not selected
- Head open

Power dissipation in Write Mode may be reduced by

placing a resistor, Rw, between VDD1 and VDD2. The resistor value should be chosen such that  $lw Rw \le 3.0V$ for an accompanying reduction of (lw)<sup>2</sup> Rw in power dissipation. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

#### READ MODE

The read mode configures the SSI 32R528 as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX. RDY common mode voltage is maintained at the write mode value, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry.

#### **IDLE MODE**

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### TABLE 1: Mode Select

| CS | R/₩ | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1 A | Read  |
| 1  | 0   | ldle  |
| 1  | 1   | Idle  |

#### **TABLE 2: Head Select**

| HS3 | HS2        | HS1 | HS0 | HEAD |
|-----|------------|-----|-----|------|
| 0   | 0          | 0   | 0   | 0    |
| 0   | 0          | 0   | 1   | 1    |
| 0   | 0          | 1   | 0   | 2    |
| 0   | 0          | 1   | 1   | 3    |
| 0   | 1          | 0   | 0   | 4    |
| 0   | 1° 1° 1    | 0   | 1   | 5    |
| 0   | . (1. 1. 1 | 1   | 0   | 6    |
| 0   | 1 <b>1</b> | 1   | 1   | 7    |
| 1   | 0          | 0   | 0   | 8    |

0 = Low level 1 = High level

## **PIN DESCRIPTIONS**

| NAME                   | TYPE | DESCRIPTION                                                                                           |
|------------------------|------|-------------------------------------------------------------------------------------------------------|
| HS0 - HS3              | 1    | Head Select: TTL level                                                                                |
| CS                     | 1    | Chip Select: a low TTL level enables the device                                                       |
| R/₩                    | 1    | Read/Write: a high TTL level selects Read mode                                                        |
| WUS                    | O*   | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition               |
| WD, WD                 | I    | Differential Write Data inputs: a positive transition on WD toggles the direction of the head current |
| H0X - H8X<br>H0Y - H8Y | I/O  | X, Y Head Connections: Current in the X-direction flows into the X-port                               |
| RDX, RDY               | O*   | X, Y Read Data: differential read data output                                                         |
| WC                     | *    | Write Current: used to set the magnitude of the write current                                         |
| VCC                    | -    | +5V Logic Circuit Supply                                                                              |
| VDD1                   | -    | +12V                                                                                                  |
| VDD2                   | -    | Positive Power Supply for Write current drivers                                                       |
| GND                    | -    | Ground                                                                                                |

\*When more than one R/W device is used, these signals can be wire OR'ed.

## **ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

Operation outside these rating limits may permanently damage the device.

| PARAMETER             |          | SYMBOL  | VALUE             | UNITS |
|-----------------------|----------|---------|-------------------|-------|
| DC Supply Voltage     |          | VDD1, 2 | -0.3 to +14       | VDC   |
|                       |          | VCC     | -0.3 to +7        | VDC   |
| Write Current         |          | lw      | 100               | mA    |
| Digital Input Voltage |          | Vin     | -0.3 to VCC +0.3  | VDC   |
| Head Port Voltage     |          | VH      | -0.3 to VDD2 +0.3 | VDC   |
| WUS Pin Voltage Range |          | Vwus    | -0.3 to +14       | VDC   |
| Output Current        | RDX, RDY | lo      | -10               | mA    |
|                       | WUS      | lwus    | +12               | mA    |
| Storage Temperature   |          | Tstg    | -65 to +150       | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE              | UNITS |
|-----------------------|--------|--------------------|-------|
| DC Supply Voltage     | VDD1   | 12 ± 10%           | VDC   |
|                       | VDD2   | VDD1 - 3.0 to VDD1 | VDC   |
|                       | vcc    | 5 ± 10%            | VDC   |
| Operating Temperature | Tj     | 0 to +135          | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                                     | CONDITIONS                                    | MIN           | NOM | MAX           | UNITS |
|-----------------------------------------------|-----------------------------------------------|---------------|-----|---------------|-------|
| VDD1 Supply Current                           | Read Mode                                     | -             | -   | 42            | mA    |
|                                               | Write Mode                                    | -             | -   | 50            | mA    |
|                                               | Idle Mode                                     | -             | -   | 22            | mA    |
| VDD2 Supply Current                           | Read Mode                                     | -             | -   | 200           | μA    |
|                                               | Write Mode                                    | -             | -   | lw + 0.4      | mA    |
|                                               | Idle Mode                                     | -             | -   | 200           | μA    |
| VCC Supply Current                            | Read Mode                                     | -             | -   | 68            | mA    |
|                                               | Write Mode                                    | -             | -   | 48            | mA    |
|                                               | Idle Mode                                     |               | -   | 55            | mA    |
| Power Dissipation (Tj = +135°C)               | Read Mode                                     | -             | -   | 850           | mW    |
|                                               | Write Mode: lw = 20 mA,<br>VDD2 = VDD1        | -             | -   | 1100          | mW    |
|                                               | Write Mode: Iw = 40 mA,<br>VDD1 - VDD2 = 3.0V | -             | -   | 1200          | mW    |
|                                               | Idle Mode                                     | -             | -   | 550           | mW    |
| WD, WD Input Low Current (IIL1)               | VIL1 = VCC -1.625V                            |               |     | 80            | μA    |
| WD, WD Input High Current (IIH1)              | VIH1 = VCC -0.72V                             |               |     | 100           | μA    |
| WD, WD Input Low Voltage (VIL1)               |                                               | VCC<br>-1.870 |     | VCC<br>-1.625 | VDC   |
| WD, WD Input High Voltage (VIH1)              |                                               | VCC<br>-1.00  |     | VCC<br>-0.720 | VDC   |
| $R/\overline{W}, \overline{CS}, HS0-HS3$      | VIL2 = 0.8V                                   | -0.4          |     |               | mA    |
| Input Low Current (IIL2)                      |                                               |               |     |               |       |
| R/W, CS, HS0-HS3<br>Input High Current (IIH2) | VIH2 = 2.0V                                   |               |     | 100           | μA    |
| R/W, CS, HS0-HS3<br>Input Low Voltage (VIL2)  |                                               |               |     | 0.8           | VDC   |
| R/W, CS, HS0-HS3<br>Input High Voltage (VIH2) |                                               | 2.0           |     |               | VDC   |

#### DC CHARACTERISTICS (Continued)

| PARAMETER                    | CONDITIONS                                                       | MIN  | NOM | МАХ  | UNITS |
|------------------------------|------------------------------------------------------------------|------|-----|------|-------|
| WUS Output Low Voltage (VOL) | ILUS = 8.0 mA                                                    |      |     | 0.5  | VDC   |
| VDD Fault Voltage            |                                                                  | 8.5  | -   | 10.0 | VDC   |
| VCC Fault Voltage            |                                                                  | 3.5  | -   | 4.2  | VDC   |
| Head Current (HnX, HnY)      | Write Mode, 0 ≤ VCC ≤ 3.5V<br>0 ≤ VDD1 ≤ 8.5V                    | -200 | -   | +200 | μΑ    |
|                              | Read/Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 | -   | +200 | μA    |

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA,  $Lh = 1.0 \mu \text{H}$ ,  $Rh = 30\Omega$  and f(WD) = 5 MHz.

| PARAMETER                       | CONDITIONS | MIN | NOM      | МАХ | UNITS  |
|---------------------------------|------------|-----|----------|-----|--------|
| WC Pin Voltage (Vwc)            |            | -   | 1.65 ±5% | -   | v      |
| Differential Head Voltage Swing |            | 7   | -        | -   | Vpp    |
| Unselected Head Current         |            | -   | -        | 1   | mA(pk) |
| Differential Output Capacitance |            | -   | -        | 25  | pF     |
| Differential Output Resistance  | 32R528R    | 500 | 700      | 950 | Ω      |
|                                 | 32R528     | 4   | -        | -   | kΩ     |
| WD Transition Frequency         | WUS = low  | 1.7 | -        | -   | MHz    |
| Write Current Range             | 0 - pk     | 10  | -        | 40  | mA     |

### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply CL (RDX, RDY) < 20 pF and RL (RDX,RDY) = 1  $k\Omega.$ 

| PARAMETER                  |      | CONDITIONS                                                                                         | MIN                           | NOM  | МАХ  | UNITS  |     |
|----------------------------|------|----------------------------------------------------------------------------------------------------|-------------------------------|------|------|--------|-----|
| Differential Voltage Gain  |      |                                                                                                    | Vin = 1 mVpp @ 1 MHz          | 125  | -    | 175    | V/V |
| Bandwidth                  |      | -1dB                                                                                               | Zs  < 5Ω, Vin=1 mVpp          | 25   | -    | -      | MHz |
| -3dB                       |      | -3dB                                                                                               | $ Zs  < 5\Omega$ , Vin=1 mVpp | 45   | -    | -      | MHz |
| Input Noise Voltage        |      | BW = 15 MHz, Lh = 0, Rh = 0                                                                        | -                             | 0.62 | 0.85 | nV/√Hz |     |
| Differential Input Capacit | ance | a atomic                                                                                           | Vin = 1 mVpp, $f = 5$ MHz     | -    | -    | 35     | pF  |
| Differential Input         | 32F  | R528R                                                                                              | Vin = 1 mVpp, $f = 5$ MHz     | 300  | -    | -      | Ω   |
| Resistance 32R528          |      | Vin = 1 mVpp, $f = 5$ MHz                                                                          | 640                           | -    | -    | Ω      |     |
| Dynamic Range              |      | Peak-to-peak ac input voltage<br>where gain falls to 90% of its<br>small signal value, $f = 5$ MHz | 6                             | -    | -    | mVpp   |     |

1

| PARAMETER                      | CONDITIONS                                                           | MIN  | NOM   | МАХ  | UNITS |
|--------------------------------|----------------------------------------------------------------------|------|-------|------|-------|
| Common Mode Rejection Ratio    | Vin = 0 VDC+100 mVpp @ 5 MHz                                         | 54   | · - · | · -  | dB    |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC                  | 54   | -     | -    | dB    |
| Channel Separation             | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp | 45   |       | -    | dB    |
| Output Offset Voltage          |                                                                      | -360 | -     | +360 | mV    |
| RDX, RDY Common Mode           | Read Mode                                                            | 2.2  | 2.9   | 3.6  | VDC   |
| Output Voltage                 | Write Mode                                                           | -    | 2.9   | -    | VDC   |
| Single Ended Output Resistance | <i>f</i> = 5 MHz                                                     |      | -     | 40   | Ω     |
| Output Current                 | AC Coupled Load, RDX to RDY                                          | 3.2  | -     | -    | mA    |

## SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f(WD) = 5 MHz.

| PARAMETER                     | CONDITIONS                                                                                | MIN     | МАХ | UNITS                                   |
|-------------------------------|-------------------------------------------------------------------------------------------|---------|-----|-----------------------------------------|
| R/W                           |                                                                                           | · · · · |     |                                         |
| R/W to Write Mode             | Delay to 90% of write current                                                             | -       | 0.6 | μs                                      |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100 mV 10 MHz<br>Read signal envelope or to 90%<br>decay of write current | -       | 0.6 | μs                                      |
| <u>CS</u>                     |                                                                                           |         |     |                                         |
| CS to Select                  | Delay to 90% of write current or to<br>90% of 100 mV 10 MHz Read<br>signal envelope       | -       | 0.6 | μs                                      |
| CS to Unselect                | Delay to 10% of write current                                                             | -       | 0.6 | μs                                      |
| HSn                           |                                                                                           |         |     | . • • • • • • • • • • • • • • • • • • • |
| HS0, 1, 2, 3 to any Head      | Delay to 90% of 100 mV 10 MHz<br>Read signal envelope                                     | -       | 0.4 | μs                                      |
| WUS                           |                                                                                           |         |     |                                         |
| Safe to Unsafe - TD1          |                                                                                           | 0.6     | 3.6 | μs                                      |
| Unsafe to Safe - TD2          |                                                                                           | -       | 1   | μs                                      |
| Head Current                  |                                                                                           |         | 1   |                                         |
| Prop. Delay - TD3             | From 50% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                              | -       | 32  | ns                                      |
| Asymmetry                     | WD has 50% duty cycle and 1ns rise/fall time, Lh=0 $\mu$ h, Rh=0 $\Omega$                 | -       | 1   | ns                                      |
| Rise/Fall Time                | 10% - 90% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                             | -       | 9   | ns                                      |

1



#### FIGURE 1: Write Mode Timing Diagram

### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

#### **TABLE 3: Key Parameters Under Worst Case Input Noise Conditions**

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |         | 0.70      | 0.85       | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R528R | 390       | 420        | Ω      |
|                                       | 32R528  | 1200      | 1500       | Ω      |
| Differential Input Capacitance (Max.) |         | 32        | 34         | pF     |

#### **TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions**

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |         | 0.58      | 0.71       | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R528R | 310       | 350        | Ω      |
|                                       | 32R528  | 643       | 846        | Ω      |
| Differential Input Capacitance (Max.) |         | 33        | 35         | pF     |

### PACKAGE PIN DESIGNATIONS

(Top View)

| HOX | đ | 1  | 36 | GND          |
|-----|---|----|----|--------------|
| HOY | þ | 2  | 35 | 🛛 нsз        |
| H1X | d | 3  | 34 | े टड         |
| H1Y | þ | 4  | 33 | ] <b>₽/₩</b> |
| H2X | d | 5  | 32 | wc           |
| H2Y | d | 6  | 31 | 🛛 RDY        |
| нзх | d | 7  | 30 | RDX          |
| ΗзΥ | d | 8  | 29 | HS0          |
| H4X | d | 9  | 28 | HS1          |
| H4Y | d | 10 | 27 | D HS2        |
| H5X | d | 11 | 26 | vcc          |
| H5Y | d | 12 | 25 | D WD         |
| H6X | þ | 13 | 24 | aw o         |
| H6Y | d | 14 | 23 | wus          |
| H7X | þ | 15 | 22 |              |
| H7Y | d | 16 | 21 | vod          |
| H8X | d | 17 | 20 | N/C          |
| H8Y | d | 18 | 19 | N/C          |

#### THERMAL CHARACTERISTICS: Ø ja

55°C/W

|        |    | 32-Lead SOW |             |                 |  |  |  |
|--------|----|-------------|-------------|-----------------|--|--|--|
|        |    | ;           | 36-Lead SOM |                 |  |  |  |
|        |    |             | 1           |                 |  |  |  |
| нох [  | 1  |             | 32          | GND             |  |  |  |
| HOY    | 2  |             | 31          | D N/C           |  |  |  |
| н1Х [  | 3  |             | 30          | ] <del>टड</del> |  |  |  |
| HIY [  | 4  |             | 29          | ] R/W           |  |  |  |
| н2Х [  | 5  |             | 28          | ] wc            |  |  |  |
| H2Y [  | 6  |             | 27          | RDY             |  |  |  |
| нзх [  | 7  |             | 26          | RDX             |  |  |  |
| нзү [  | 8  |             | 25          | но              |  |  |  |
| н4Х [] | 9  |             | 24          | ] HS1           |  |  |  |
| H4Y [  | 10 |             | 23          | ] HS2           |  |  |  |
| н5Х [  | 11 |             | 22          | vcc             |  |  |  |
| Н5Ү [  | 12 |             | 21          | ] WD            |  |  |  |
| нөх [  | 13 |             | 20          | ן אס            |  |  |  |
| нөү [  | 14 |             | 19          | ] wus           |  |  |  |
| н7Х [  | 15 |             | 18          | VDD1            |  |  |  |
| нтү [  | 16 | ÷           | 17          |                 |  |  |  |

#### 36-Lead SOM

#### 32-Lead SOW, FLATPACK

## **ORDERING INFORMATION**

| PART DESCRIPTION                          | ORDER NO.      | PKG. MARK  |
|-------------------------------------------|----------------|------------|
| SSI 32R528 Read/Write IC                  |                |            |
| 8-Channel SOW                             | SSI 32R528-8W  | 32R528-8W  |
| 9-Channel SOM                             | SSI 32R528-9M  | 32R528-9M  |
| SSI 32R528R with Internal Damping Resisto | r              |            |
| 8-Channel SOW                             | SSI 32R528R-8W | 32R528R-8W |
| 9-Channel SOM                             | SSI 32R528R-9M | 32R528R-9M |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Preliminary Data**

1.4

July, 1990

DESCRIPTION

The SSI 32R529 is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls eight heads and has three modes of operation: read, write, and idle. The circuit contains eight channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. The circuit operates on +5 volt, and -5 volt power and is available in 32-pin and 34-pin SOL packages.

**BLOCK DIAGRAM** 

## FEATURES

High performance

Read Mode Gain = 125 Typ V/V Input Noise = 0.8 nV/ $\sqrt{Hz}$  max Input Capacitance = 38 pF Write Current Range = 17 mA to 50 mA Write Current Rise Time = 12 ns Head Voltage Swing = 8.0 Vpp min

- Write unsafe detection
- Power supply fault protection
- -5V, +5V power supplies



#### **PIN DIAGRAM**

| нлү Ц | 16<br>20 DIN | 17<br>SOW |                   |
|-------|--------------|-----------|-------------------|
| H7X [ | 15           | 18        |                   |
| Н6Ү [ | 14           | 19        | ] wus             |
| н6х 🛛 | 13           | 20        | ם אם              |
| н5ү 🛛 | 12           | 21        | d wd              |
| н5х [ | 11           | 22        | D VEE             |
| нау [ | 10           | 23        | ] HS2             |
| Н4Х [ | 9            | 24        | HS1               |
| нзү [ | 8            | 25        | ] нѕо             |
| нзх 🛛 | 7            | 26        |                   |
| Н2Ү [ | 6            | 27        | ] RDY             |
| Н2Х [ | 5            | 28        | wc                |
| H1Y [ | 4            | 29        | ] R/W             |
| н1Х [ | 3            | 30        | ा टड              |
| ноү [ | 2            | 31        | ] <del>ws</del> ⊽ |
| нох [ | 1            | 32        | GND               |
| нох П | 1            | 32        | hσ                |

CAUTION: Use handling procedures necessary for a static sensitive component.

1-153

## **FUNCTIONAL DESCRIPTION**

#### WRITE MODE

In Write Mode (R/W and  $\overline{CS}$  low) the circuit functions as a differential current switch. The Head Select Inputs HS0, HS1 and HS2 determine the selected head. The Write Data Inputs (WD,  $\overline{WD}$ ) determine the polarity of the head current. The write current magnitude is adjusted by an external resistor Rex (1%) from WC to VEE.

 $\left[\frac{Vwc}{Rex} = lw\left(1 + \frac{Rh}{90}\right) - loffset\right]$ 

#### WRITE MODE FAULT DETECT CIRCUIT

Several circuits are dedicated to detecting fault conditions associated with the write mode. A logical high (off) level will be present at the Write Unsafe (WUS) terminal if any of the following write fault conditions are present:

- Open head circuit
- Resistive component of head shorted
- Head shorted to ground
- No write current
- Write current transition frequency too low
- Head select input(s) open circuit
- Write mode not logically selected

The Write Unsafe output is open-collector and is usually terminated by an external resistor connected to VCC.

Additionally, power voltage monitoring circuits are used to detect VCC and VEE voltage levels. If either is too low to permit valid data recording, write current is inhibited. With VCC and VEE voltage above the inhibiting levels, logical control of write current is provided by the mode selection inputs.

#### **READ MODE**

In Read Mode,  $(R/\overline{W} \text{ high and } \overline{CS} \text{ low})$ , the circuit functions as a low noise differential amplifier. The read amplifier input terminals are determined by the Head Select inputs. The read amplifier outputs (RDX, RDY) are open collector, requiring external load resistors connected to VCC. The amplifier gain polarity is non-inverting between HX, HY inputs and RDX, RDY outputs.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi device installations by allowing the read outputs to be wired OR'ed and the write current programming resistor to be common to all devices.

#### MODE SELECTION AND INDICATION CIRCUIT

Logical control inputs which select mode and head channel are TTL compatible. Their functions are described in Table 1 and 2. Selection of the write mode is indicated by a low (on) state of the Write Select Verify (WSV) terminal. The open collector output is usually terminated by an external resistor connected to VCC. The selection of either the write or read mode is indicated by the flow of a unit of current into the Current Monitor (IMF) terminal. By summing the currents from multiple circuits, the user can determine that one, and only one, circuit is active.

The mode select inputs have internal pull up circuits so that if an input is open it will rise to the upper logic level.

| Head Selected | HS2 | HS1 | HS0 |
|---------------|-----|-----|-----|
| 0             | 0   | 0   | 0   |
| 1             | 0   | 0   | 1   |
| 2             | 0   | 1   | 0   |
| 3             | 0   | 1   | 1   |
| 4             | 1   | 0   | 0   |
| 5             | 1   | 0   | 1   |
| 6             | 1   | 1   | 0   |
| 7             | 1   | 1   | - 1 |

#### **TABLE 2: Mode Select**

TABLE 1: Head Select

| Mode<br>Select                       | Indicating &<br>Fault Outputs |                  |     |      |     |
|--------------------------------------|-------------------------------|------------------|-----|------|-----|
| ଅ                                    | ₽∕₩                           | Selected<br>Mode | IMF | -wsv | wus |
| 1 -                                  | X                             | ldle             | off | off  | off |
| 0                                    | 1                             | Read             | on  | off  | off |
| 0                                    | 0                             | Write            | on  | on   | on* |
| *Provided that no fault is detected. |                               |                  |     |      |     |

### **PIN DESCRIPTIONS**

#### CONTROL INPUT PINS

| NAME                | ТҮРЕ       | DESCRIPTION                                                                                                                                                                                 |
|---------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20                  | · I        | Chip Select Input. A logical low level enables the circuit for a read or write operation. Has internal pull up.                                                                             |
| R∕₩                 | 1          | Read/write select. A logical low level enables the write mode (when CS is low). Has internal pull up.                                                                                       |
| HSO,<br>HS1, HS2    | 1          | Head select inputs. Logical combinations select one of eight heads. See Table 1.                                                                                                            |
| HEAD TERMIN         | AL PINS    |                                                                                                                                                                                             |
| H0X-H7X,<br>H0Y-H7Y | I/O        | Connection to read/write magnetic terminals.                                                                                                                                                |
| DATA INPUT/O        | UTPUT PINS |                                                                                                                                                                                             |
| WD, WD              | I/O        | Differential Write Data inputs used to write data patterns on the disk.                                                                                                                     |
| RDX, RDY            | 1/0        | Differential Read Data pattern output amplified playback from the disk. These outputs are normally terminated in $100\Omega$ resistors to VCC.                                              |
| EXTERNAL CO         | MPONENT (  | CONNECTION PINS                                                                                                                                                                             |
| WC                  | I/O        | Resistor connected to VEE to provide desired value of write current.                                                                                                                        |
| CIRCUIT MONI        | TOR PINS   |                                                                                                                                                                                             |
| WSV                 | 0          | Write Select Verify is an open-collector output with the on-state indicating that the circuit has been selected for a write operation. It is normally terminated to VCC through a resistor. |
| WUS                 | 0          | Write Unsafe is an open-collector output with the off-state indicating that conditions are not proper for a write operation.                                                                |
| IMF                 | 0          | High-impedance output sinks a unit of monitor current when chip is enabled.                                                                                                                 |
| POWER, GROU         | JND PINS   |                                                                                                                                                                                             |
| VCC                 | 1          | Positive power supply voltage for circuit functions.                                                                                                                                        |
| VEE                 | 1          | Negative power supply voltage.                                                                                                                                                              |
| GND                 | I          | Power supply common.                                                                                                                                                                        |

## FAULT DETECTION CHARACTERISTICS

Test Conditions (Unless otherwise specified). VCC = 4.75 to 5.25V, Tj = 0 to +125°C, VEE = -4.75 to -5.5V, Lh = 560 nH, Rh =  $20\Omega, \pm$  WD 20%-80% Tr, Tf < 2 nsec, Rex =  $46\Omega, \pm$ WD Min. Switching Freq. = 1 MHz,  $\pm$ WD Max. Switching Freq. = 18 Mhz (Sq. Wave)

| CHARACTERISTIC                                                          | SYMBOL | MIN  | MAX  | UNIT |
|-------------------------------------------------------------------------|--------|------|------|------|
| Maximum VCC Value for Write<br>Current Turn off (Ih < 1 mA)             | Vccth  | _    | 3.5  | v    |
| Maximum VEE Value for Write<br>Current Turn off (Ih < 1 mA)             | Veeth  |      | -3.5 | V    |
| Max Resistance of Head to GND for Short Detect ( $Iw = 50 \text{ mA}$ ) | Rsh    | -    | 4    | Ω    |
| Voltage across Head for Short<br>Detect (Iw = 17 to 50 mA)              | Vsth   | 0.05 | 0.30 | V    |
| Voltage across Head for Open<br>Circuit Detect (Iw = 17 to 50 mA)       | Voth   | 1.25 | 1.75 | V    |
| Minimum Switching Rate of Write<br>Current for Safe Condition           | Fth    | 1    | -    | MHz  |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $4.75 \le VCC \le 5.50$ ,  $-5.5 \le VEE \le -4.75V$ ,  $0^{\circ} \le T$  (junction)  $\le 125^{\circ}C$ .

### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                            | RATING                       | UNIT |
|--------------------------------------|------------------------------|------|
| Positive Supply Voltage, VCC         | 6                            | VDC  |
| Negative Supply Voltage, VEE         | -6                           | VDC  |
| Operating Junction Temperature       | -20 to +130                  | C    |
| Storage Temperature                  | -65 to +130                  | ٥C   |
| Lead Temperature (Soldering, 10 sec) | 260                          | °C   |
| Input Voltages                       |                              |      |
| Head Select (HS0,1,2)                | -0.4 to VCC + 0.3            | VDC  |
| Chip Select (CS)                     | -0.4 to VCC+ 0.3             | VDC  |
| Read Select (R/W)                    | -0.4V or -2 mA to VCC + 0.3  | VDC  |
| Write Data (WD, WD)                  | VEE to 0.3                   | VDC  |
| Head Inputs (Read Mode)              | -0.6 to 0.4                  | VDC  |
| Outputs                              |                              |      |
| Read Data (RDX, RDY)                 | VCC -2.5 to VCC + 0.3        | VDC  |
| Write Unsafe (WUS)                   | -0.4V to VCC + 0.3 and 20 mA | VDC  |
| Write Select Verify (WSV)            | -0.4V to VCC + 0.3 and 20 mA | VDC  |

## ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified,  $4.75 \le VCC \le 5.50$ ,  $-5.5 \le VEE \le -4.75V$ ,  $0^{\circ} \le T$  (junction)  $\le 125^{\circ}C$ .

### ABSOLUTE MAXIMUM RATINGS (Continued)

| PARAMETER                 | RATING                    | UNIT |
|---------------------------|---------------------------|------|
| Outputs (Continued)       |                           |      |
| Current Monitor (IMF)     | VCC -0.4 to VCC + 0.3     | VDC  |
| Current Reference (WC)    | 100 mA to 1.0 mA and 8 mA | VDC  |
| Head Outputs (Write Mode) | -100 mA to 1.0 mA         | mA   |

#### POWER SUPPLY

| PARAMETER                      | CONDITIONS | MIN | NOM | МАХ               | UNIT |
|--------------------------------|------------|-----|-----|-------------------|------|
| Power Dissipation              | Idle mode  |     |     | 155               | mW   |
|                                | Read mode  |     |     | 560               | mW   |
|                                | Write mode |     |     | 550 +10.5<br>x lw | mW   |
| Positive Supply Current (ICC)  | Idle Mode  |     |     | 15                | mA   |
|                                | Read Mode  |     |     | 35                | mA   |
|                                | Write Mode |     |     | 38                | mA   |
| Positive Supply Current (ICC1) | Idle Mode  |     |     | 1                 | mA   |
|                                | Read Mode  |     | -   | 1                 | mA   |
|                                | Write Mode |     |     | 17 + lw           | mA   |
| Negative Supply Current (IEE)  | Idle Mode  |     |     | -12               | mA   |
|                                | Read Mode  |     |     | -56               | mA   |
|                                | Write Mode |     |     | -45 - Iw          | mA   |

### **DC CHARACTERISTICS**

| PARAMETER                                                | CONDITIONS | MIN | NOM | MAX  | UNIT |
|----------------------------------------------------------|------------|-----|-----|------|------|
| High-level Input Voltage VIH<br>(CS, R/W, HS0, HS1, HS2) |            | 2.0 |     | -    | V    |
| Low-level Input Voltage VIL<br>(CS, R/W, HS0, HS1, HS2)  |            |     |     | 0.8  | v    |
| High-level Input Current IIH<br>(CS, R/W)                | VIH = 2.7V |     |     | 20   | μA   |
| Low-level Input current IIL<br>(CS, R/W)                 | VIL = 0.4V |     |     | -400 | μA   |
| High-level Input Current IIH<br>(HS0, HS1, HS2)          | VIH = 2.7V |     |     | 250  | μA   |

### DC CHARACTERISTICS (Continued)

| PARAMETER                                      | CONDITIONS                              | MIN   | NOM    | MAX       | UNIT       |
|------------------------------------------------|-----------------------------------------|-------|--------|-----------|------------|
| Low-level Input Current IIL<br>(HS0, HS1, HS2) | VIL = 0.4V                              |       |        | 250       | μA         |
| High-level Input voltage VIH<br>(WD, WD)       |                                         | -1.10 |        | -0.81     | V          |
| Low-level Input Voltage VIL<br>(WD, WD)        |                                         | -1.95 |        | -1.475    | V          |
| High-level input Current IIH (WD, WD)          | VIH = -0.81V, VIL = -1.95V              |       |        | 0.5       | mA         |
| Low-level Input Current IIL (WD, WD)           | VIL = -1.475V, VIH = -1.1V              | -0.5  |        |           | mA         |
| WUS, WSV Low Level Voltage                     | ILUS = 8 mA<br>(denotes safe condition) |       |        | 0.5       | V          |
| WUS, WSV High Level Current                    | VHUS = 5.0V<br>(denotes safe condition) |       |        | 100       | V          |
| VCC Fault Voltage                              | · · · · · · · · · · · · · · · · · · ·   |       |        | 3.5       | v          |
| VEE Fault Voltage                              |                                         |       |        | -3.5      | V          |
| IMF on Current                                 |                                         | 2.20  |        | 3.70      | mA         |
| IMF off Current                                |                                         |       |        | 20        | μA         |
| IMF Voltage Range                              |                                         | 0     |        | VCC + 0.3 | . <b>V</b> |
| Differential Data Voltage,<br>(WD – WD)        |                                         | 0.20  |        |           | v          |
| Data Input Voltage Range<br>Differential       |                                         | -1.87 | 94<br> | +0.1      | V          |
| Data Input Current (per side)                  | Chip Enabled                            |       |        | 150       | μA         |
| Data Input Capacitance                         | per side to GND                         |       |        | 10        | pF         |

### WRITE MODE

| PARAMETER                            | CONDITIONS                                                                                                                   | MIN | NOM                        | MAX      | UNIT   |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------|----------|--------|
| Current Range (lw)                   | 28Ω≤Rex≤106Ω                                                                                                                 | 17  |                            | 50       | mA     |
| Write Current Voltage                | Current set to nominal value by Rex = $46\Omega$<br>Tj = 50°C                                                                |     | 2.25<br>±8%<br>(above VEE) |          | V      |
| Differential Head voltage Swing      | lw = 50 mA                                                                                                                   | 8.0 |                            | 1999 - A | Vpp    |
| Unselected Head<br>Transient Current | $w = 40 mA$ , $Lh = 0.5 \mu H$ ,<br>Rh = 20 $\Omega$ , Non adjacent<br>heads tested to minimize<br>external coupling effects |     |                            | 1        | mA(pk) |
| loffset                              |                                                                                                                              |     | 6.0                        |          | mA     |

### WRITE MODE (Continued)

| PARAMETER                          | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------------------------------------|------------|-----|-----|-----|------|
| Head Damping Resistance            |            | 88  | 110 | 150 | Ω    |
| Differential Output<br>Capacitance |            |     | 25  | 30  | pF   |
| WD, WD Transition Frequency        | WUS = Low  | 1.0 |     |     | MHz  |

### READ MODE

Tests performed with 100 $\Omega$  load resistors from RD and  $\overline{RD}$  through series isolation diodes to VCC.

| PARAMETER                      | CONDITIONS                                                                               | MIN  | NOM | МАХ       | UNIT |
|--------------------------------|------------------------------------------------------------------------------------------|------|-----|-----------|------|
| Differential Voltage Gain      | Vin = 1 mVpp, f = 300 KHz                                                                | 95   | 125 | 155       | V/V  |
| Voltage Bandwidth (-3dB)       | Zs < 5Ω, Vin = 1 mVpp<br>f midband = 300 KHz                                             | 55   |     | 100       | MHz  |
| Input Noise Voltage            | $Zs = 0\Omega$ , Vin = 0V,<br>Power Bandwidth = 15 MHz                                   |      |     | 0.8       | nWHz |
| Differential Input Capacitance | Vin = 0V, f = 5 MHz                                                                      |      |     | 35        | pF   |
| Differential Input Resistance  | Vin = 0V, f = 5 MHz                                                                      | 275  |     | 1250      | Ω    |
| Input Bias Current (per side)  | Vin = 0V                                                                                 |      |     | 0.17      | mA   |
| Dynamic Range                  | DC input voltage where AC<br>gain falls to 90% of the gain<br>with 0.5 mVpp input signal | -2   |     | 2         | mV   |
| Common Mode Rejection Ratio    | Vin = 100 mVpp, 0V DC<br>1 MHz ≤ f ≤ 10 MHz                                              | 50   |     |           | dB   |
|                                | f = 20 MHz                                                                               | 46   |     |           | dB   |
| Power Supply Rejection Ratio   | VCC or VEE = 100 mVpp<br>f = 1 MHz                                                       | 65   |     |           | dB   |
|                                | f = 20 MHz                                                                               | 40   |     |           | dB   |
| Channel Separation             | The unselected<br>channels are driven with<br>Vin = 100 mVpp                             | 46   |     |           | dB   |
| Output Offset Voltage          |                                                                                          | -360 |     | 360       | mV   |
| Output Leakage Current         | Idle Mode                                                                                |      |     | 0.01      | mA   |
| Output Common Mode Voltage     | Output Common Mode Voltage                                                               |      |     | VCC - 0.3 | V    |

### SWITCHING CHARACTERISTICS

| PARAMETER                                             | CONDITIONS                                                                                                    | MIN | NOM | МАХ   | UNIT |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| Idle to Read/Write Transition Time                    |                                                                                                               |     |     | 0.6   | μs   |
| Read/Write to Idle Transition Time                    |                                                                                                               |     |     | 0.6   | μs   |
| Read to Write Transition Time                         | VLCS = 0.8V,<br>Delay to 90% of lw                                                                            |     |     | 0.6   | μs   |
| Write to Read Transition Time                         | VLCS = 0.8V, Delay to 90% of<br>20 MHz Read Signal<br>envelope, lw decay to 10%                               |     |     | 0.6   | μs   |
| Head Select Switching Delay                           | Read or Write Mode                                                                                            |     |     | 0.30  | μs   |
| Head Current Transition Time 10% to 90%               | lw = 50 mA, Lh = 0.56 $\mu$ H, Rh=20 $\Omega$                                                                 |     |     | 12    | ns   |
|                                                       | lw = 50 mA, LH < 50nH<br>Rh= .1Ω                                                                              |     |     | 6     | ns   |
| Head Current Switching Time<br>Symmetry               | lw = 40 mA, Lh = 0.56 μH,<br>Rh = 20Ω, WD & WD<br>transitions 2 ns, switching time<br>symmetry 0.2 ns         |     |     | 1.0   | ns   |
| WSV Transition Time                                   | Delay from 50% of write<br>select swing to 90% of final<br>WSV voltage,<br>Load = $2K\Omega // 20 \text{ pF}$ |     |     | 0.5   | μs   |
| Unsafe to Safe Delay After<br>Write Data Begins (WUS) | f(data) = 5 MHz                                                                                               |     |     | 0.20  | μs   |
| Safe to Unsafe Delay, (WUS)                           | Head open or shorted to GND,<br>no write current, head select<br>input open                                   |     |     | 0.50  | μs   |
| Safe to Unsafe Delay, (WUS)                           | Non-switching write data                                                                                      | 3   |     | 10    | μs   |
| IMF Switching Time                                    | Delay from 50% of $\overline{CS}$ to 90% of final IMF current                                                 |     |     | 0.250 | μs   |

### PACKAGE PIN DESIGNATIONS

| нох [  | 1  | 32 | GND                                   |
|--------|----|----|---------------------------------------|
| ноч [] | 2  | 31 | j ws⊽                                 |
| ніх [  | 3  | 30 | ) टड                                  |
| нтү [  | 4  | 29 | ] R/W                                 |
| н2х [  | 5  | 28 | wc                                    |
| н2ү [  | 6  | 27 | RDY                                   |
| нэх [  | 7  | 26 | D RDX                                 |
| нзү [  | 8  | 25 | н н н н н н н н н н н н н н н н н н н |
| н₄х [  | 9  | 24 | HS1                                   |
| нач [  | 10 | 23 | ] HS2                                 |
| н5х [  | 11 | 22 | D VEE                                 |
| н5ү [  | 12 | 21 | d wd                                  |
| нөх [] | 13 | 20 | b wo                                  |
| H6Y [  | 14 | 19 | ) wus                                 |
| н7х [  | 15 | 18 | b vcc                                 |
| 17Y [] | 16 | 17 |                                       |

| HOX [ | 1  | 34 | ] GND |
|-------|----|----|-------|
| HOY [ | 2  | 33 | b wsv |
| H1X [ | 3  | 32 | ] टड  |
| H1Y [ | 4  | 31 | ] RvW |
| H2X [ | 5  | 30 | wc    |
| H2Y [ | 6  | 29 | D RDY |
| нзх [ | 7  | 28 |       |
| нзү [ | 8  | 27 | ] нѕо |
| H4X [ | 9  | 26 | ] HS1 |
| H4Y [ | 10 | 25 | ] HS2 |
| H5X [ | 11 | 24 | -VEE  |
| H5Y [ | 12 | 23 | ] wo  |
| нех [ | 13 | 22 | ם אם  |
| H6Y [ | 14 | 21 | ] w∪s |
| H7X [ | 15 | 20 |       |
| H7Y [ | 16 | 19 |       |
| N/C [ | 17 | 18 | IMF   |
|       |    |    | -     |

34-Pin SOL

32-Pin SOW

\*NOTE: 32 Pin SOW has VCC & VCC1 internally bonded together

## **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NO.    | PKG. MARK   |
|------------------|-----------------|-------------|
| SSI 32R529R      |                 |             |
| 32-Pin SOW       | SSI 32R529R-8CW | 32R529R-8CW |
| 34-Pin SOL       | SSI 32R529R-8CL | 32R529R-8CL |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

1

Notes:

silicon systems\*

# Advance Information

June, 1990

### DESCRIPTION

The SSI 32R1200/1200R are bipolar monolithic intearated circuits designed for use with center-tapped ferrite or MIG recording heads. They provide a low noise read path, write current control, and data protection circuitry for as many as 4 channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. Power is significantly reduced in this device, in addition a power down mode (idle) is provided to reduce power consumption to less than 10 mW.

The SSI 32R1200R option provides internal 750Ω damping resistors. The SSI 32R1200/1200R requires only a +5V power supply and is available in a variety of packages.

## **FEATURES**

- +5V only power supply
- Low power
  - Pd ≤ 140 mW read mode
- **High Performance** 
  - Read mode gain = 200 V/V
  - Input noise =  $1.2 \text{ nV}/\sqrt{\text{Hz}}$  max.
  - Input capacitance = 17 pF max.
  - Write current range = 15 50 mA
  - Head voltage swing = 6.0 Vpk
- Designed for center-tapped ferrite or MIG heads
- Power supply fault protection
- Includes write unsafe detection
- Enhanced Write to Read recovery



#### 0690 - rev.

## DESCRIPTION

#### WRITE MODE

A source of recording current is provided to the head center tap by an internal voltage reference, VCT. The current is conducted through the head alternately into an HnX terminal or an HnY terminal according to the state of an internal flip-flop. The flip-flop is triggered by the negative transition of the Write Data Input line (WDI). A proceeding read mode selection initializes the write data flip-flop, WDFF, to pass write current through the "x" side of the head. The write current magnitude is determined by the value of an external resistor RWC connected between WC terminal and GND, and is given by:

Iw = K/RWC, where K = Write Current Constant

#### WRITE MODE FAULT DETECT CIRCUIT

Several circuits are dedicated to detecting fault conditions associated with the write mode. A logical high level will be present at the Write Unsafe (WUS) terminal if any of the following write fault conditions are present:

- Head open
- Head center tap open
- Head shorted
- Head shorted to ground
- No write current
- WDI frequency too low
- Device in read or idle mode

The Write Unsafe output is open-collector and is usually terminated by an external resistor connected to VCC. Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

Additionally, a power voltage monitoring circuit is used to detect VCC voltage level. If it is too low to permit valid data recording, write current is inhibited. With VCC voltage level above the inhibiting value, control of write current is provided by the mode selection inputs.

#### READ MODE

In Read Mode,  $(R/\overline{W} \text{ high and } \overline{CS} \text{ low})$ , the circuit functions as a low noise differential amplifier. The read amplifier input terminals are determined by the Head Select inputs. The read amplifier outputs (RDX, RDY) are emitter follower sources, providing low impedance outputs. The amplifier gain polarity is non-inverting between HnX, HnY inputs and RDX, RDY outputs.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the device. Power consumption in this mode is held to a minimum.

#### MODE SELECTION AND INDICATION CIRCUIT

Logical control inputs which select mode and head channel are TTL compatible. Their functions are described in Table1 and Table 2.

#### **TABLE 1: Head Select Table**

| Head Selected | HS1 | HS0 |
|---------------|-----|-----|
| 0             | 0   | 0   |
| 1             | 0   | 1   |
| 2             | 1   | 0   |
| 3             | 1   | 1   |

#### **TABLE 2: Mode Select Table**

| Mc<br>Sel | de<br>ect | Selected<br>Mode | Indicating & Fault Outputs |
|-----------|-----------|------------------|----------------------------|
| <u>cs</u> | R/W       |                  | WUS                        |
| 1         | х         | Idle             | off                        |
| 0         | 1         | Read             | off                        |
| 0         | 0         | Write            | on                         |

### **PIN DESCRIPTIONS**

| NAME               | I/O      | DESCRIPTION                                                                              |
|--------------------|----------|------------------------------------------------------------------------------------------|
| HS0-HS1            | 1        | Head Select. Logical combinations select one of four Heads. Table 1                      |
| <u>cs</u>          | I        | Chip Select: a low level enables device. Has internal pull-up.                           |
| R/W                | I        | Read/Write: a high level selects read mode. Has internal pull-up.                        |
| WUS                | O*       | Write Unsafe: a high level indicates an unsafe writing condition                         |
| WDI                | I        | Write Data In: negative transition toggles direction of head current                     |
| H0X-H3X<br>H0Y-H3Y | I/O      | X, Y head connections                                                                    |
| RDX, RDY           | O*       | X, Y Read Data: differential read signal out                                             |
| WC                 | -        | Write Current: used to set the magnitude of the write current                            |
| WBOOST**           | <b>I</b> | A logic low signal on this pin increases the magnitude of write current by typically 30% |
| VCT                |          | Voltage Center Tap: voltage source for head center tap                                   |
| VCC                | -        | +5V                                                                                      |
| GND                | -        | Ground                                                                                   |

When more than one R/W device is used, these signals can be wire  $OR^{\prime}ed.$  WBOOST not available in 20-pin SOL

\*\*

#### ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                            |      | VALUE             | UNITS |
|------------------------------------------------------|------|-------------------|-------|
| DC Supply Voltage                                    | VCC  | -0.3 to +6        | VDC   |
| Digital Input Voltage Range                          | VIN  | -0.3 to VCC + 0.3 | VDC   |
| Head Port Voltage Range                              | VH   | -0.3 to VCC + 0.3 | VDC   |
| WUS Pin Voltage Range                                | Vwus | -0.3 to +6        | VDC   |
| Write Current Zero-Peak                              | IW   | 60                | mA    |
| RDX, RDY Output Current                              | lo   | -10               | mA    |
| VCT Output Current Range                             | Ivct | -60 mA to +10 μA  | mA    |
| WUS Output Current Range                             | Iwus | 1.0 mA to -10 mA  | mA    |
| Storage Temperature Range                            | Tstg | -65 to 130        | °C    |
| Lead Temperature PDIP, Flat Pa<br>(10 sec Soldering) | ck   | 260               | °C    |
| Package Temperature PLCC, SC<br>(20 sec Reflow)      | )    | 215               | C°    |

## **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |     | CONDITIONS   | MIN  | NOM | МАХ  | UNITS |
|----------------------------|-----|--------------|------|-----|------|-------|
| DC Supply Voltage          | vcc |              | 4.75 | 5.0 | 5.25 | VDC   |
| Head Inductance            | Lh  |              | 1    |     | 15   | μH    |
| Damping Resistor           | RD  | 32R1200 only | 500  |     | 2000 | Ω     |
| Write Current Range        | IW  |              | 15   |     | 50   | mA    |
| Junction Temperature Range | Tj  | 3            | +25  |     | +135 | °C    |

## **DC CHARACTERISTICS**

(Unless otherwise specified, recommended operating conditions apply.)

#### POWER SUPPLY

| PARAMETER                                                                               | CONDITIONS           | MIN | NOM | MAX        | UNITS |
|-----------------------------------------------------------------------------------------|----------------------|-----|-----|------------|-------|
| VCC Supply Current (ICC)                                                                | Read Mode            |     | 28  | 38         | mA    |
|                                                                                         | Idle Mode Iw = 30 mA |     | 1.4 | 1.9        | mA    |
|                                                                                         | Write Mode           |     |     | 40 + lw    | mA    |
| Power Dissipation                                                                       | Read Mode            |     | 140 | 200        | mW    |
|                                                                                         | Idle Mode            |     | · 7 | 10         | mW    |
| an an Araba an Araba an Araba an Araba.<br>An Araba an Araba an Araba an Araba an Araba | Write Mode           |     |     | 210 + 4 lw | mW    |

#### DIGITAL I/O

| PARAMETER |                                             | CONDITIONS   | MIN  | NOM | МАХ | UNITS |
|-----------|---------------------------------------------|--------------|------|-----|-----|-------|
| VIL       | Input Low Voltage<br>CS, R/W WDI, HS0, HS1  |              |      |     | 0.8 | VDC   |
| VIH       | Input High Voltage<br>CS, R/W WDI, HS0, HS1 |              | 2.0  |     |     | VDC   |
| IIL       | Input Low Current<br>CS, R/W WDI, HS0, HS1  | VIL = 0.4V   | -0.4 |     |     | mA    |
| IIH       | Input High Current<br>CS, R/W WDI, HS0, HS1 | VIH = 2.7V   |      |     | 20  | μA    |
| VOL       | WUS Output Low Voltage                      | IOL = 4.0 mA |      |     | 0.5 | VDC   |
| IOH       | WUS Output High Current                     | VOH = 5.0V   |      |     | 100 | μA    |

#### WRITE MODE

| PARAMETER                               | CONDITIONS                                             | MIN  | NOM       | МАХ  | UNITS |
|-----------------------------------------|--------------------------------------------------------|------|-----------|------|-------|
| Center Tap Voltage VCT                  | Write Mode                                             |      | Vcc - 0.9 |      | VDC   |
| Head Current (per side)                 | Write Mode,<br>$0 \le VCC \le 3.9V$                    | -200 |           | 200  | μA    |
| Write Current Range                     | 1.0 k $\Omega \le \text{Rext} \le 3.3 \text{ k}\Omega$ | 15   |           | 50   | mA    |
| Write Current Constant "K"              |                                                        | 46   | 50        | 54   |       |
| lwc to Head Current Gain                |                                                        |      | 20        |      | mA/mA |
| WBOOST - Write Current<br>Boost Factor* | WBOOST = Low                                           | 1.25 |           | 1.35 | mA/mA |
| Unselected Head Leakage Current         |                                                        |      |           | 85   | μA    |
| RDX, RDY Common Mode<br>Output Voltage  |                                                        | 2.0  | Vcc - 2.4 | 3.5  | VDC   |
| RDX, RDY Leakage                        | RDX, RDY = 4V<br>Idle Mode                             | -100 |           | 100  | μA    |

\* Not available in 20-pin SOL.

### READ MODE

| PARAMETER                                                    | CONDITIONS | MIN  | NOM       | MAX  | UNITS |
|--------------------------------------------------------------|------------|------|-----------|------|-------|
| Center Tap Voltage                                           | Read Mode  |      | Vcc - 1.5 |      | VDC   |
| Input Bias Current (Differential)                            |            |      |           | 45   | μA    |
| Output Offset Voltage                                        | Read Mode  | -200 |           | +200 | mV    |
| Common Mode Output Voltage                                   | Read Mode  | 2    | Vcc - 2.4 | 3.5  | VDC   |
| Common Mode Output Voltage<br>Change from Write to Read Mode |            | -100 |           | +100 | mV    |

### FAULT DETECTION CHARACTERISTICS

Unless otherwise specified recommended conditions apply, lw = 30 mA, Lh = 5  $\mu$ H, Rd = 750. (SSI 32R1200 only), F(WDI) = 10 MHz.

| PARAMETER                                         | CONDITIONS | MIN  | NOM | МАХ | UNITS |
|---------------------------------------------------|------------|------|-----|-----|-------|
| Minimum Rate of WDI Input for                     |            | 1.25 |     |     | MHz   |
| Safe condition                                    |            |      |     |     |       |
| Maximum Rate of WDI Input for<br>Unsafe condition |            |      |     | 250 | kHz   |
| Minimum Vcc value for guaranteed                  |            | 4.4  |     |     | VDC   |
| write current turn-on                             |            |      |     |     |       |
| Maximum Vcc value for guaranteed                  |            |      |     | 3.9 | VDC   |
| write current turn-off                            |            |      |     |     |       |

## DYNAMIC CHARACTERISTICS AND TIMING

(Unless otherwise specified, recommended operating conditions apply and Iw = 30 mA, Lh = 5  $\mu$ H, Rd = 750 $\Omega$  32R1200 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

#### WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |            | 6.0 |     |     | V(pk)  |
| Unselected Head Transient Current |            |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |            |     |     | 10  | pF     |
| Differential Output Resistance    | 32R1200    | 10  |     |     | kΩ     |
|                                   | 32R1200R   | 600 |     | 960 | Ω      |

#### **READ MODE**

| Differential Voltage Gain      | Vin = 1 mV RMS                                              | 160  | 200       | 240 | V/V    |
|--------------------------------|-------------------------------------------------------------|------|-----------|-----|--------|
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                             | 30   | · · · · · |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                              |      |           | 1.2 | nV/√Hz |
| Differential Input Capacitance |                                                             |      |           | 17  | pF     |
| Differential Input Resistance  | 32R1200 f = 5 MHz                                           | 2.0  |           |     | kΩ     |
|                                | 32R1200R                                                    | 462  |           |     | Ω      |
| Common Mode Rejection Ratio    | Vcm = 100 mVpp@1 MHz<br>< <i>f</i> < 10 MHz                 | 50   |           |     | dB     |
| Power Supply Rejection Ratio   | Vcs =100 mVpp@1 MHz<br>< <i>f</i> < 10 MHz                  | 45   |           |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin = 20 mVpp 1 MHz<br>< f < 10 MHz | 45   |           |     | dB     |
| Single Ended Output Resistance | 2                                                           |      |           | 30  | Ω      |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                              | ±1.5 |           |     | mA     |

## DYNAMIC CHARACTERISTICS AND TIMING (continued)

#### SWITCHING CHARACTERISTICS

| PARA   | METER                | CONDITIONS                                                          | MIN | NOM | МАХ | UNITS |
|--------|----------------------|---------------------------------------------------------------------|-----|-----|-----|-------|
| R/W    | Read to Write        | R/W to 90% of write current                                         |     |     | 1.0 | μs    |
|        | Write to Read        | R/W to 90% of<br>100 mV. 10 MHz Read signal<br>envelope             |     |     | 1.0 | μs    |
| CS     | Unselect to Select   | CS to 90% lw or to 90% of<br>100 mV. 10 MHz<br>Read signal envelope |     |     | 2.0 | μs    |
|        | Select to Unselect   |                                                                     |     |     | 0.6 | μs    |
| HS0, 1 | , 2 to any Head      | To 90% of 100 mV. 10 MHz<br>Read signal envelope                    |     |     | 0.6 | μs    |
| WUS:   | Safe to Unsafe (TD1) | <i>f</i> = 5 MHz                                                    | 1.6 |     | 8   | μs    |
|        | Unsafe to Safe (TD2) |                                                                     |     |     | 1.0 | μs    |
| Head C | Current              | From 50% Points, Lh = 0                                             |     |     |     |       |
|        | Prop. Delay - TD3    | Rh = 0                                                              |     |     | 30  | ns    |
|        | Asymmetry            | WDI has 50% Duty Cycle<br>and 1 ns Rise/Fall Time                   |     |     | 2   | ns    |
|        | Rise/Fall Time       | 10% - 90% Points                                                    |     |     | 20  | ns    |



FIGURE 1: Write Mode Timing Diagram

1
# SSI 32R1200/1200R +5V, 4-Channel Ferrite/MIG Read/Write Device



3. The power bypassing capacitor must be located close to the 32R1200 with its ground returned directly to device ground, with as short a path as possible.

4. To reduce ringing due to stray capacitance this resistor should be located close to the 32R1200. Where this is not desirable a series resistor can be used to buffer a long WC line.

FIGURE 2: Applications Information

# SSI 32R1200/1200R +5V, 4-Channel Ferrite/MIG Read/Write Device

### PACKAGE PIN DESIGNATIONS (TOP VIEW)

| N/C []       2       23       ]       CS         H0X []       3       22       ]       RW         H0Y []       4       21       ]       WC         H1X []       5       20       ]       RDY         H1X []       6       32R1201       19       ]       RDX         H2X []       7       Channels       18       ]       HS0         H2Y []       8       17       ]       HS1         H3X []       9       16       ]       VCC1         H3Y []       10       15       ]       WDI         VCT []       11       14       ]       WUS         VCC2 []       12       13       ]       WBOOST                                               | GND [  | 1  |          | 24 | Пмс    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|----------|----|--------|
| NC       2       23       ]       CS         H0X       [       3       22       ]       RW         H0Y       [       4       21       ]       WC         H1X       [       5       20       ]       RDY         H1Y       [       6       32R1201       19       ]       RDX         H2X       [       7       Channels       18       ]       HS0         H2Y       [       8       17       ]       HS1         H3X       [       9       16       ]       VCC1         H3Y       [       10       15       ]       WDI         VCT       [       11       14       ]       WUS         VCC2       [       12       13       ]       WBOOST |        | ·  |          |    |        |
| HOX $\begin{bmatrix} 3 & 22 \\ 4 & 21 \end{bmatrix}$ $RVW$ HOY $\begin{bmatrix} 4 & 21 \\ 5 & 20 \end{bmatrix}$ $WC$ H1X $\begin{bmatrix} 5 & 20 \\ 4 \end{bmatrix}$ $RDY$ H1Y $\begin{bmatrix} 6 & 32R1201 \\ 4 \end{bmatrix}$ 19 $RDX$ H2X $\begin{bmatrix} 7 & Channels \\ 8 \end{bmatrix}$ 18 $HS1$ H3X $\begin{bmatrix} 9 & 16 \\ 10 \end{bmatrix}$ $VCC1$ H3Y $\begin{bmatrix} 10 & 15 \\ 11 \end{bmatrix}$ $WDI$ VCC2 $\begin{bmatrix} 12 & 13 \end{bmatrix}$ $WBOOST$                                                                                                                                                                 | N/C [  | 2  |          | 23 | 🛛 टड   |
| H0Y       [       4       21       ]       WC         H1X       [       5       20       ]       RDY         H1Y       [       6       32R1201       19       ]       RDX         H2Y       [       6       32R1201       19       ]       RDX         H2X       [       7       Channels       18       ]       HSO         H2Y       [       8       17       ]       HS1         H3X       [       9       16       ]       VCC1         H3Y       [       10       15       ]       WDI         VCT       [       11       14       ]       WUS         VCC2       [       12       13       ]       WBOOST                               | нох [  | 3  |          | 22 | ] ₽∕₩  |
| H1X       5       20       RDY         H1Y       6       32R1201       19       RDX         H2X       7       Channels       18       HS0         H2Y       8       17       HS1         H3X       9       16       VCC1         H3Y       10       15       WDI         VCT       11       14       WUS         VCC2       12       13       WBOOST                                                                                                                                                                                                                                                                                          | ноч [  | 4  |          | 21 | wc     |
| H1Y [ 6 32R1201 19 ] RDX<br>4<br>H2X [ 7 Channels 18 ] HS0<br>H2Y [ 8 17 ] HS1<br>H3X [ 9 16 ] VCC1<br>H3Y [ 10 15 ] WDI<br>VCT [ 11 14 ] WUS<br>VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | н1Х [  | 5  |          | 20 | RDY    |
| H2X [ 7 Channels 18 ] HS0<br>H2Y [ 8 17 ] HS1<br>H3X [ 9 16 ] VCC1<br>H3Y [ 10 15 ] WDI<br>VCT [ 11 14 ] WUS<br>VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | н1Υ [  | 6  | 32R1201  | 19 | ] RDX  |
| H2Y [ 8 17 ] HS1<br>H3X [ 9 16 ] VCC1<br>H3Y [ 10 15 ] WDI<br>VCT [ 11 14 ] WUS<br>VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | н2Х [  | 7  | Channels | 18 | ] нѕо  |
| H3X [ 9 16 ] VCC1<br>H3Y [ 10 15 ] WDI<br>VCT [ 11 14 ] WUS<br>VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Н2Ү [  | 8  |          | 17 | ] HS1  |
| H3Y [ 10 15 ] WDI<br>VCT [ 11 14 ] WUS<br>VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | нзх [  | 9  |          | 16 |        |
| VCT [ 11 14 ] WUS<br>VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | нзү [  | 10 |          | 15 | ] woi  |
| VCC2 [ 12 13 ] WBOOST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ∨ст [  | 11 |          | 14 | ] wus  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | VCC2 [ | 12 |          | 13 | WBOOST |

24-Pin SOL

GND 1 20 ि टड HOX 2 19 R/W HOY 1 3 18 Π wc н1Х 🗍 4 17 RDY H1Y [ 5 RDX 32R1200 16 4 H2X 🛛 6 15 | HS0 Channels H2Y 🗍 7 h HS1 14 нзх 🗌 8 13 Vcc нзү П 1 woi 9 12 VCT [] 10 11 Π WUS

20-Pin SOL

| THERMAL | CHARACTERISTICS: | Øja |
|---------|------------------|-----|
|---------|------------------|-----|

| 24-lead | SOL | 80°C/W  |
|---------|-----|---------|
| 20-lead | SOL | 80°C/W  |
| 16-lead | SOL | 100°C/W |

| GND [  | 1 |               | 16 | े टड  |
|--------|---|---------------|----|-------|
| нох [  | 2 |               | 15 | ] R/W |
| HOY [  | 3 |               | 14 | wc    |
| н1х [  | 4 | 32R1200       | 13 |       |
| н1Ү [  | 5 | 2<br>Channels | 12 |       |
| vст [  | 6 |               | 11 | нѕо   |
| WBOOST | 7 |               | 10 |       |
| wus [  | 8 |               | 9  |       |

16-Pin SOL -TBD

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

Notes:



# SSI 32R2010R 10-Channel Thin Film Read/Write Device

# **Advance Information**

Julv. 1990

1

### DESCRIPTION

The SSI 32R2010R is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls ten heads and has three modes of operation: read, write, and idle. The circuit contains ten channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. The circuit operates on +5 volt, and +12 volt power and is available in a 44-pin package.

### FEATURES

- High performance
  - Read Mode Gain = 150 Typ V/V
  - Input Noise = 0.85 nV/\(\)Hz max
  - Input Capacitance = 26 pF max
  - Write Current Range = 17 mA to 50 mA
  - Write Current Rise Time = 12 ns
  - Head Voltage Swing = 6 Vpp min
- Write unsafe detection
- Switch from 300 damping resistor to 1 k  $\Omega$  read input resistance
- Power supply fault protection
- +5V, +12V power supplies



### **PIN DIAGRAM**

|     | _ |    |        | _               |
|-----|---|----|--------|-----------------|
| N/C | q | 1  | 44     | N/C             |
| нох | þ | 2  | 43     | GND             |
| HOY | þ | 3  | 42     | ] N/C           |
| H1X | þ | 4  | 41     | l <del>cs</del> |
| H1Y | þ | 5  | 40     | ] R∕W           |
| H2X | þ | 6  | 39     | 🛛 wc            |
| H2Y | þ | 7  | 38     | RDY             |
| нзх | þ | 8  | 37     | 🛛 нох           |
| ΗЗΥ | þ | 9  | 36     | ] н <b>s</b> o  |
| H4X | þ | 10 | 35     | ] HS1           |
| H4Y | þ | 11 | 34     | ] HS2           |
| H5X | þ | 12 | 33     | ] нsз           |
| H5Y | þ | 13 | 32     | vcc             |
| H6X | d | 14 | 31     | WDY             |
| H6Y | þ | 15 | 30     | 🛛 wox           |
| H7X | þ | 16 | 29     | 🛛 wsv           |
| H7Y | þ | 17 | 28     | 🛛 wus           |
| Н8Х | þ | 18 | 27     | ] IMF           |
| H8Y | þ | 19 | 26     |                 |
| Н9Х | þ | 20 | 25     |                 |
| H9Y | þ | 21 | 24     | GND             |
| N/C | þ | 22 | <br>23 | <u>р</u> и/с    |
|     |   |    |        |                 |

### 44-PIN SOM

0790 - rev.

1-173

CAUTION: Use handling procedures necessary for a static sensitive component.

### **FUNCTIONAL DESCRIPTION**

### WRITE MODE

In Write Mode (R/W and  $\overline{CS}$  low) the circuit functions as a differential current switch. The Head Select Inputs HS0, HS1, HS2 and HS3 determine the selected head. The Write Data Inputs (WDX, WDY) determine the polarity of the head current. The write current magnitude is adjusted by an external resistor, RWC, from WC to GND, and is given by:

### lwc = Vwc/Rwc

Note that actual lead current, Ihd, is:

$$lhd = lwc/(1 + \frac{Rh}{Bd}) - loffset$$

where Rh is head resistance, Rd is write damping resistance and loffset is a constant DC offset current.

### WRITE MODE FAULT DETECT CIRCUIT

Several circuits are dedicated to detecting fault conditions associated with the write mode. A logical high (off) level will be present at the Write Unsafe (WUS) terminal if any of the following write fault conditions are present:

- Open head circuit
- · Resistive component of head shorted
- Head shorted to ground
- No write current
- Write current transition frequency too low
- · Write mode not logically selected

The circuit will turn off write current when the head is shorted to ground to prevent excessive heat dissipation, this results in a pulsating WUS signal. The head short is disabled at high data rates (>8 MHz) to avoid false alarms caused by head ringing.

After the fault condition is removed, two negative transitions on the differential write data input lines are required to clear WUS.

The Write Unsafe output is open-collector and is usually terminated by an external resistor connected to VCC.

Additionally, power voltage monitoring circuits are used to detect VCC and VDD1, VDD2 voltage levels. If either is too low to permit valid data recording, write current is inhibited.

### READ MODE

In Read Mode, (R/W) high and  $\overline{CS}$  low), the circuit functions as a low noise differential amplifier. The read amplifier input terminals are determined by the Head Select inputs. The read amplifier outputs (RDX, RDY) are open collector, requiring external load resistors connected to VCC. The amplifier gain polarity is noninverting between HnX, HnY inputs and RDX, RDY outputs.

The switch from write to read modes also changes the resistance across HnX and HnY from its write damping value of  $300\Omega$  to its read mode input value of 1 k $\Omega$ .

### **IDLE MODE**

Taking CS high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi device installations by allowing the read outputs to be wired OR'ed and the write current programming resistor to be common to all devices.

### MODE SELECTION AND INDICATION CIRCUIT

Logical control inputs which select mode and head channel are TTL compatible. Their functions are described in Table 1 and 2. Selection of the write mode is indicated by a low (on) state of the Write Select Verify ( $\overline{WSV}$ ) terminal. The open collector output is usually terminated by an external resistor connected to VCC. The selection of either the write or read mode is indicated by the flow of a unit of current into the Current Monitor (IMF) terminal. By summing the currents from multiple circuits, the user can determine that one, and only one, circuit is active.

The mode select inputs have internal pull up circuits so that if an input is open it will rise to the upper logic level.

# SSI 32R2010R 10-Channel Thin Film Read/Write Device

### **TABLE 1: Head Select**

| Head Selected | HS3 | HS2 | HS1 | HS0 |
|---------------|-----|-----|-----|-----|
| 0             | 0   | 0   | 0   | 0   |
| 1             | 0   | 0   | 0   | 1   |
| 2             | 0   | 0   | 1   | 0   |
| 3             | 0   | 0   | 1   | 1   |
| 4             | 0   | 1   | 0   | 0   |
| 5             | 0   | 1   | 0   | 1   |
| 6             | 0   | 1   | 1   | 0   |
| 7             | 0   | 1   | 1   | 1   |
| 8             | 1   | 0   | 0   | 0   |
| 9             | 1   | 0   | 0   | 1   |

### TABLE 2: Mode Select

| Mode<br>Select | Indicating &<br>Fault Outputs        |                  |     |     |     |
|----------------|--------------------------------------|------------------|-----|-----|-----|
| CS             | R∕₩                                  | Selected<br>Mode | IMF | WSV | wus |
| 1              | X                                    | ldle             | off | off | off |
| 0              | 1                                    | Read             | on  | off | off |
| 0              | 0                                    | Write            | on  | on  | on* |
| *Provided      | *Provided that no fault is detected. |                  |     |     |     |

### **PIN DESCRIPTIONS**

### **CONTROL INPUT PINS**

| NAME                  | TYPE       | DESCRIPTION                                                                                                                                                                                 |  |  |
|-----------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <u>cs</u>             | 1          | Chip Select Input. A logical low level enables the circuit for a read or write operation. Has internal pull up.                                                                             |  |  |
| R/₩                   | 1          | Read/write select. A logical low level enables the write mode (when CS is low). Has internal pull up.                                                                                       |  |  |
| HS0, HS1,<br>HS2, HS3 | 1          | Head select inputs. Logical combinations select one of ten heads.<br>See Table 1.                                                                                                           |  |  |
| HEAD TERMIN           | AL PINS    |                                                                                                                                                                                             |  |  |
| H0X-H9X,<br>H0Y-H9Y   | I/O        | X, Y Head connections: Current in the X-direction flows into X-port.                                                                                                                        |  |  |
| DATA INPUT/O          | UTPUT PINS | 6                                                                                                                                                                                           |  |  |
| WDX, WDY              | I/O        | Differential Write Data inputs used to write data patterns on the disk.                                                                                                                     |  |  |
| RDX, RDY              | I/O        | Differential Read Data pattern output amplified playback from the disk. These outputs are normally terminated in $100\Omega$ resistors to VCC.                                              |  |  |
| EXTERNAL CO           | MPONENT (  | CONNECTION PINS                                                                                                                                                                             |  |  |
| WC                    | I/O        | Resistor connected to GND to provide desired value of write current.                                                                                                                        |  |  |
| CIRCUIT MONI          | TOR PINS   |                                                                                                                                                                                             |  |  |
| WSV                   | 0          | Write Select Verify is an open-collector output with the on-state indicating that the circuit has been selected for a write operation. It is normally terminated to VCC through a resistor. |  |  |
| WUS                   | 0          | Write Unsafe is an open-collector output with the off-state indicating that<br>conditions are not proper for a write operation.                                                             |  |  |
| IMF                   | 0          | High-impedance output sinks a unit of monitor current when chip is enabled.                                                                                                                 |  |  |
| POWER, GROUND PINS    |            |                                                                                                                                                                                             |  |  |
| VCC                   | . 1        | +5V Logic circuit supply.                                                                                                                                                                   |  |  |
| VDD1                  | 1          | +12V                                                                                                                                                                                        |  |  |
| VDD2                  | 1          | Positive power supply for write current drivers.                                                                                                                                            |  |  |
| GND                   | 1          | Power supply common.                                                                                                                                                                        |  |  |

# SSI 32R2010R 10-Channel Thin Film Read/Write Device

### PACKAGE PIN DESIGNATIONS

(TOP VIEW)

### THERMAL CHARACTERISTICS: Ø ia

| 44-Lead SOM | 50°C/W |
|-------------|--------|

| N/C   | 1  | 44 | N/C    |
|-------|----|----|--------|
| нох [ | 2  | 43 | GND    |
| HOY [ | 3  | 42 | ] N/C  |
| H1X [ | 4  | 41 | ] टड   |
| H1Y   | 5  | 40 | ] R/W  |
| H2X [ | 6  | 39 | ] wc   |
| H2Y [ | 7  | 38 | ] RDY  |
| нзх [ | 8  | 37 | ] RDX  |
| нзү [ | 9  | 36 | ] HSO  |
| H4X [ | 10 | 35 | ] HS1  |
| H4Y [ | 11 | 34 | ] HS2  |
| H5X [ | 12 | 33 | ] нѕз  |
| H5Y [ | 13 | 32 | ] vcc  |
| Hex [ | 14 | 31 | D WDY  |
| H6Y [ | 15 | 30 | ] wox  |
| H7X [ | 16 | 29 | ] wsv  |
| H7Y [ | 17 | 28 | ] wus  |
| н8х [ | 18 | 27 | ] IMF  |
| H8Y [ | 19 | 26 | וססי 🖞 |
| нэх [ | 20 | 25 |        |
| Н9Ү [ | 21 | 24 | GND    |
| N/C [ | 22 | 23 | DN/C   |
|       |    |    | -      |

44-Pin SOM

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



SSI 32R4610/4611 5V, 2, 4-Channel Thin-Film Read/Write Device Preliminary Data

June, 1990

### DESCRIPTION -

The SSI 32R4610/4611 are bipolar monolithic integrated circuits designed for use with two-terminal thinfilm recording heads. They provide a low noise read amplifier, write current control, and data protection circuitry for up to four channels. The SSI 32R4610R/ 4611R option provides internal 700 $\Omega$  damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. The 32R4611 option provides for an additional feature providing the user with a controllable write current adjustment feature.

The SSI 32R4610/4611 require only +5V power supplies and are available in a variety of packages.

### FEATURES

- +5V only
- Low power
  - PD = 175 mW read mode (Nom)
- High Performance:
  - Read mode gain = 200 V/V
  - Input noise = 0.85 nV/√Hz max
  - Input capacitance = 35 pF max
  - Write current range = 10-35 mA
- Designed for two-terminal thin-film heads
- Programmable write current source
- Write unsafe detection
- Enhanced system write to read recovery time
- Power supply fault protection
- Head short to ground protection



### BLOCK DIAGRAM

### 20-PIN SOL



CAUTION: Use handling procedures necessary for a static sensitive component.

1-177

### **CIRCUIT OPERATION**

The SSI 32R4610/4611 has the ability to address up to 4 two-terminal thin-film heads and provide write drive or read amplification. Head selection and mode control are described in Tables 2 and 3. The TTL inputs R/W and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition. HS0 and HS1 have internal pulldowns. Internal clamp circuitry will protect the IC from a head short to ground condition in any mode.

### TABLE 1: Mode Select

### **TABLE 2: Head Select**

| CS | R/₩ | Mode  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | Idle  |
| 1  | 1   | Idle  |

| HS1 | HS0 | Head |
|-----|-----|------|
| 0   | 0   | 0    |
| 0   | 1   | 1    |
| 1   | 0   | 2    |
| 1   | 1   | 3    |

### **PIN DESCRIPTIONS**

| NAME                    | TYPE       | DESCRIPTION                                                                 |
|-------------------------|------------|-----------------------------------------------------------------------------|
| HS0, HS1 +              | . <b>1</b> | Head Select: selects one of four heads                                      |
| <u>CS</u>               | 1          | Chip Select: a high inhibits the chip                                       |
| R/₩ †                   | 1          | Read/Write : a high selects Read mode                                       |
| WUS †                   | 0          | Write Unsafe: a high indicates an unsafe writing condition                  |
| WDI +                   | I          | Write Data In: changes the direction of the current in the recording head   |
| H0X - H3X;<br>H0Y - H3Y | I/O        | X, Y Head Connections                                                       |
| RDX, RDY +              | 0          | X, Y Read Data: differential read data output                               |
| WC t                    |            | Write Current: used to set the magnitude of the write current               |
| WCADJ* +                |            | Write Current Adjust: Used to decrease the write current by a finite amount |
| VCC1                    | 1          | +5V Supply                                                                  |
| VCC2                    | 1          | +5V Supply for Write current drivers                                        |
| GND                     |            | Ground                                                                      |

\*Available on 32R4611 24-pin option only

+ These signals can be wire OR'ed

### WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R4610/4611 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Head current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read or idle mode select initializes the Write Data FlipFlop to pass write current through the "X" side of the head. The magnitude of the write current (0-pk) is given by:  $\kappa * VWC$ 

IW =

RWC is connected from pin WC to GND. Note the actual head current Ix, y is given by:

x, y = 
$$\frac{lw}{1 + Rh/Rd}$$

Where:

- Rh = Head resistance plus external wire resistance
- Rd = Damping resistance

The 32R4611 adds a feature which allows the user to adjust the lw current by a finite amount. The WCADJ pin is used to adjust write current for write operations on different zones of the disk. It is used by switching a separate write current adjust resistor in and out on the WCADJ pin or by connecting a DAC to that pin to sink a controllable amount of current. The WCADJ pin is nominally biased to VCC/2. Sinking current from this pin to ground will divert a proportional amount of current from the actual head current while maintaining a constant current through the WC resistor and VCC. Allowing WCADJ to float or pulling it high will cut off the circuit and it will have no effect. For example, if the nominal head current is set to 30 mA through WC with WCADJ open, then for a 7.25 mA head current decrease, a 10 k $\Omega$  resistor would be connected from the WCADJ pin to ground. A TTL gate could be used as a switch with a small degradation in accuracy. To perform the same function, a DAC could be used, by programming it to sink 0.25 mA from the WCADJ pin.

Iw head (Decrease) = (29 • VwcADJ / RwcADJ) Where: VWCADJ = Voltage on WCADJ pin RWCADJ = Write current adjust setting resistor

### VOLTAGE FAULT

A voltage Fault detection circuit improves data security by disabling the write current generator during a voltage fault or power startup regardless of mode.

### ELECTRICAL SPECIFICATIONS

### **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may permanently damage the device.

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output.

- WDI frequency too low
- Device in Read mode
- Chip disabled
- No write current
- Head opened

After fault condition is removed, one negative transition on WDI is required to clear WUS.

### READ MODE

The Read mode configures the SSI 32R4610/4611 as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY output are driven by emitter followers. They should be AC coupled to the load. The (X,Y) inputs are non-inverting to the (X,Y) outputs.

Note that in Idle or Write mode, the read amplifier is deactivated and RDX, RDY outputs become high impedance. This facilitates multiple R/W applications (wired-OR RDX, RDY) and minimizes voltage drifts when switching from Write to Read mode. Note also that the write current source is deactivated for both the Read and Idle mode.

### IDLE MODE

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the device. Power consumption in this mode is held to a minimum.

| PARAMETER                |      | RATING            | UNIT |
|--------------------------|------|-------------------|------|
| DC Supply Voltage        | VCC1 | -0.3 to +7        | VDC  |
|                          | VCC2 | -0.3 to +7        | VDC  |
| Write Current            | IW   | 80                | mA   |
| Digital Input Voltage    | Vin  | -0.3 to VCC1 +0.3 | VDC  |
| Head Port Voltage        | VH   | -0.3 to VCC2 +0.3 | VDC  |
| Output Current: RDX, RDY | 10   | -10               | mA   |
| WUS                      |      | +12               | mA   |
| Storage Temperature      | Tstg | -65 to +150       | °C   |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                      |      | RATING      | UNIT |
|--------------------------------|------|-------------|------|
| DC Supply Voltage              | VCC1 | 5 ±5%       | VDC  |
|                                | VCC2 | 5 ±5%       | VDC  |
| Operating Junction Temperature | Tj   | +25 to +110 | °C   |

### **DC CHARACTERISTICS**

Recommended operating conditions apply unless otherwise specified.

| PARAMETER                                                                                                                                                                                                                          | CONDITIONS | MIN    | NOM       | МАХ       | UNIT |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-----------|-----------|------|
| VCC1 Supply Current                                                                                                                                                                                                                | Read Mode  |        |           | 33        | mA   |
|                                                                                                                                                                                                                                    | Write Mode |        |           | 27        | mA   |
|                                                                                                                                                                                                                                    | Idle Mode  |        |           | 12        | mA   |
| VCC2 Supply Current                                                                                                                                                                                                                | Read Mode  |        |           | 11        | mA   |
|                                                                                                                                                                                                                                    | Write Mode |        |           | 10 + lw   | mA   |
|                                                                                                                                                                                                                                    | Idle Mode  |        |           | 0.4       | mA   |
| Power Dissipation                                                                                                                                                                                                                  | Read Mode  |        | 175       | 230       | mW   |
| and a standard for the second standard standard standard standard standard standard standard standard standard<br>Standard standard stan | Write Mode |        | 150 + 4lw | 190 + 4lw | mW   |
|                                                                                                                                                                                                                                    | Idle Mode  | 1.<br> | 50        | 65        | mW   |

### DIGITAL INPUTS

| Input Low voltage (VIL)      |                |      |     | 0.8 | VDC |
|------------------------------|----------------|------|-----|-----|-----|
| Input High Voltage (VIH)     |                | 2.0  |     |     | VDC |
| Input Low Current            | VIL = 0.8V     | -0.4 |     |     | mA  |
| Input High Current           | VIH = 2.0V     |      |     | 100 | μA  |
| WUS Output Low Voltage (VOL) | lol = 2 mA max |      |     | 0.5 | VDC |
| VCC1 Fault Voltage           | IW < 0.2 mA    | 3.8  | 4.0 | 4.2 | VDC |

### WRITE CHARACTERISTICS

Recommended operating conditions apply unless otherwise specified.

| Write Current Constant "K"                  |                     |      | .99   |      |       |
|---------------------------------------------|---------------------|------|-------|------|-------|
| Write Current Voltage (VWC)                 |                     | 1.15 | 1.25  | 1.35 | V     |
| WCADJ Voltage<br>SSI 32R4611/4611R          | Iwcadu = 0 to .5 mA | 2.0  | VCC/2 | 3.0  | VDC   |
| Ihead(Decrease)/IWCADJ<br>SSI 32R4611/4611R |                     | 26   | 29    | 32   | mA/mA |
| Iwcadu Range<br>SSI 32R4611/4611R           |                     | 0.0  |       | 0.5  | mA    |

### WRITE CHARACTERISTICS (continued)

| PARAMETER                                 | CONDITIONS            | MIN | NOM | МАХ | UNIT    |
|-------------------------------------------|-----------------------|-----|-----|-----|---------|
| Differential Head Voltage Swing           |                       | 3.4 |     |     | Vpp     |
| Unselected Head Current                   |                       |     |     | 1   | mA (pk) |
| Head Differential Load<br>Capacitance     |                       |     |     | 25  | pF      |
| Head Differential Load<br>Resistance (Rd) | SSI 32R4610/32R4611   | 4K  |     |     | Ω       |
| n - Anno Anno Anno Anno Anno Anno Anno A  | SSI 32R4610R/32R4611R | 560 | 700 | 950 | Ω       |
| WDI Transition Frequency                  | WUS = low             | 1.0 |     |     | MHz     |
| Write Current Range (IW)                  |                       | 10  |     | 35  | mA      |

### **READ CHARACTERISTICS**

Recommended operating conditions apply unless otherwise specified. CL (RDX, RDY) < 20 pF, RL (RDX, RDY) = 1 k $\Omega$ .

| Differential Voltage Gain              | Vin = 1 mVpp @1 MHz                                                                          | 160  | 200 | 240  | V/V   |
|----------------------------------------|----------------------------------------------------------------------------------------------|------|-----|------|-------|
| Voltage BW -1dB                        | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                              | 20   |     |      | MHz   |
| -3dB                                   |                                                                                              | 35   |     |      | MHz   |
| Input Noise Voltage                    | BW = 15 MHz, Lh = 0, Rh = 0                                                                  |      | 0.6 | 0.85 | nV√Hz |
| Differential Input<br>Capacitance      | Vin = 1 mVpp, <i>f</i> = 5 MHz                                                               |      | 27  | 35   | pF    |
| Differential Input<br>Resistance       | Vin = 1 mVpp, <i>f</i> = 5 MHz<br>SSI 32R4610/4611                                           | 835  |     |      | Ω     |
|                                        | SSI 32R4610R/4611R                                                                           | 360  |     |      | Ω     |
| Dynamic Range                          | AC input voltage where gain falls to 90% of its small signal gain value, $f = 5 \text{ MHz}$ | 3    |     |      | mVpp  |
| Common Mode Rejection Ratio            | Vin = 0 VDC + 100 mVpp<br>@ 5 MHz                                                            | 45   |     |      | dB    |
| Power Supply Rejection Ratio           | 100 mVpp @ 5 MHz on VCC                                                                      | 40   |     |      | dB    |
| Channel Separation                     | Unselected channels driven<br>with Vin = 0 VDC + 100 mVpp                                    | 45   |     |      | dB    |
| Output Offset Voltage                  |                                                                                              | -300 |     | +300 | mV    |
| Single Ended Output Resistance         | <i>f</i> = 5 MHz                                                                             |      |     | 40   | Ω     |
| Output Current                         | AC coupled load, RDX to RDY                                                                  | 1.4  |     |      | mA    |
| RDX, RDY Common Mode<br>Output Voltage |                                                                                              | 2.0  | 2.5 | 3.5  | VDC   |

### SWITCHING CHARACTERISTICS

Recommended operating conditions apply unless otherwise specified. IW = 20 mA, Lh =  $1.0 \mu$ H, Rh =  $30\Omega f$ (Data) = 5 MHz.

| PARAMETER         |                      | CONDITIONS                                            | MIN | NOM | MAX | UNIT           |
|-------------------|----------------------|-------------------------------------------------------|-----|-----|-----|----------------|
| R/₩               | Read to Write        | R/W to 90% of write current                           |     | 0.1 | 1.0 | μs             |
|                   | Write to Read        | R/W to 90% of<br>100 mV Read signal envelope          |     | 0.5 | 1.0 | μs             |
| CS                | Unselect to Select   | CS to 90% of write current or to 90% of 100 mV 10 MHz |     | 0.4 | 1.0 | μs             |
|                   | Select to Unselect   | CS to 10% of write current                            |     | 0.4 | 1.0 | μs             |
| HS0,1 to any Head |                      | To 90% of 100 mV 10 MHz<br>Read signal envelope       |     | 0.2 | 1.0 | μs             |
| WUS:              | Safe to Unsafe (TD1) |                                                       | 0.6 | 2.0 | 3.6 | μs             |
|                   | Unsafe to Safe (TD2) |                                                       |     | 0.2 | 1.0 | μs             |
| Head Current:     |                      | Lh = 0, Rh = 0                                        |     |     |     | and the second |
|                   | WDI to Ix - Iy (TD3) | from 50% points                                       |     |     | 32  | ns             |
|                   | Asymmetry            | WDI has 1 ns rise/fall time                           |     |     | 1.0 | ns             |
|                   | Rise/fall Time       | 10% to 90% points                                     |     |     | 12  | ns             |



FIGURE 1: Write Mode Timing Diagram

### Worst Case Read Input Noise Voltage vs. Input Impedance for SSI 32R4610R/4611R

Case 1: IC Base sheet resistance = Maximum Hence, IC bias Current = Minimum

|           | Tj = 25°C | Tj = 110°C | Units |
|-----------|-----------|------------|-------|
| Vn (Max)  | TBD       | TBD        | nV√Hz |
| Rin (Min) | 450       | 475        | Ω     |
| Cin (Max) | 28        | 30         | pF    |

Case 2: IC Base sheet resistance = Minimum Hence, IC bias Current = Maximum

|           | Tj = 25°C | Tj = 110°C | Units |
|-----------|-----------|------------|-------|
| Vn (Max)  | TBD       | TBD        | nV√Hz |
| Rin (Min) | 360       | 400        | Ω     |
| Cin (Max) | 33        | 35         | pF    |

Worst Case Read Input Noise Voltage vs. Input Impedance for SSI 32R4610/4611

Case 1: IC Base sheet resistance = Maximum Hence, IC bias Current = Minimum

|           | Tj = 25°C | Tj = 110°C | Units |
|-----------|-----------|------------|-------|
| Vn (Max)  | TBD       | TBD        | nV√Hz |
| Rin (Min) | 1525      | 1895       | Ω     |
| Cin (Max) | 28        | 30         | pF    |

Case 2: IC Base sheet resistance = Minimum Hence, IC bias Current = Maximum

|           | Tj = 25°C | Tj = 110°C | Units  |
|-----------|-----------|------------|--------|
| Vn (Max)  | TBD       | TBD        | nV∕/Hz |
| Rin (Min) | 835       | 1100       | Ω      |
| Cin (Max) | 33        | 35         | pF     |



### **ORDERING INFORMATION**

| PART DESCRIPTION                 | ORDERING NO.                                                                                                    | PACKAGE MARK |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|
| SSI 32R4610/4611 Read/Write IC   | and the second secon |              |
| 2-Channel 16-lead SOL            | SSI 32R4610-2CL                                                                                                 | 32R4610      |
| 4-Channel 20-lead SOL            | SSI 32R4610-4CL                                                                                                 | 32R4610      |
| 4-Channel 24-lead SOL w/WCADJ    | SSI 32R4611-4CL                                                                                                 | 32R4611-4CL  |
| SSI 32R4610R/4611R Read/Write IC | w/ Internal Damping Resistors                                                                                   |              |
| 2-Channel 16-lead SOL            | SSI 32R4610R-2CL                                                                                                | 32R4610R     |
| 4-Channel 20-lead SOL            | SSI 32R4610R-4CL                                                                                                | 32R4610R     |
| 4-Channel 24-lead SOL w/WCADJ    | SSI 32R4611R-4CL                                                                                                | 32R4611R-4CL |

**Preliminary Data:** 

Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

# Section

# HDD PULSE<sup>2</sup> DETECTION



February, 1990

silicon systems\*

### DESCRIPTION

The SSI 32P541 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals. The circuit will handle data rates up to 15 Mbit/s.

In read mode the SSI 32P541 provides amplification and qualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

In write mode the circuitry is disabled and the AGC gain stage input impedance is switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The SSI 32P541 requires +5V and +12V power supplies and is available in a 24– pin DIP and 28–pin PLCC.

### FEATURES

- Level qualification supports high resolution MFM and RLL encoded data retrieval
- Wide bandwidth AGC input amplifier
- Supports data rates up to 15 Mbit/s
- Standard 12V  $\pm$  10% and 5V  $\pm$  10% supplies
- Supports embedded servo pattern decoding
- Write to read transient suppression
- Fast and slow AGC attack regions for fast transient recovery



2-1

**BLOCK DIAGRAM** 

### **CIRCUIT OPERATION**

### READ MODE

In the read mode (R/W input high or open) the input read signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks.

The amplified head signals are AC coupled to the IN + and IN - pins of the AGC amplifier that is gain controlled by full wave rectifying and amplifying the (DIN+ - DIN-) voltage level and comparing it to a reference level at the AGC pin. A fast attack mode, which supplies a 1.7 mA charging current for the capacitor at the BYP pin, is entered whenever the instantaneous DIN $\pm$  level is more than 125% of set level. Between 100% and 125% the slow attack mode is invoked, providing 0.18 mA of charging current. The two attack modes allow rapid AGC recovery from a write to read transition while reducing zero crossing distortion once the amplifier is in range.

The level at the AGC pin should be set such that the differential voltage level at the DIN+, DIN- pins is 1.00 Vpp at the OUT+, OUT- pins which allows for up to 6 dB loss in any external filter connected between the OUT+, OUT- outputs and the DIN+, DIN- inputs.

Gain of the AGC section is nominally

$$\frac{Av2}{Av1} = \exp \left(\frac{V2 - V1}{5.8 + Vt}\right)$$

- Where: Av1 and Av2 are initial and final amplifier gains. V1, V2 are initial and final voltages on the BYP pin.
- $Vt = (K \times T)/q = 26 \text{ mV}$  at room temperature.

One filter for both data (DIN+, DIN- input) and clock (CIN+, CIN- input) paths, or a separate filter for each path may be used. If two filters are used, care must be exercised to control time delays so that each path is timed properly. A multi-pole Bessell filter is typically used for its linear phase or constant group delay characteristics.

The filtered data path signal is fed into a hysteresis comparator that is set at a fraction of the input signal level by using an external filter/network between the LEVEL and HYS pins. Using this approach allows setting the AGC slow attack and decay times slow enough to minimize distortion of the clock path signal. This "feed-forward" technique, utilizing a fraction of the rectified data path input available at the LEVEL pin as the hysteresis threshold, is especially useful in the slow decay mode of the AGC loop. By using a short time constant for the hysteresis level, the qualification method can continue as the AGC amplifier gain is slowly ramped up. This level will also shorten the write to read transient recovery time without affecting data timing as the circuit will be properly decoding before the AGC gain has settled to its final value. The comparator output is the "D" input of a D type flip-flop. The DOUT pin provides a buffered test point for monitoring this function.

The filtered clock path signal is differentiated to transform signal peaks to zero-crossings which clock an edge-trigger circuit to provide output pulses at each zero-crossing. The pulses are used to clock the D type flip-flop. The COUT pin is a buffered test point for monitoring this function.

The differentiator function is set by an external network between the DIF+, DIF- pins. The transfer function is:

$$AV = \frac{-2000Cs}{LCs^2 + (R+92)Cs+1}$$

Where: C = external capacitor (20 pF to 150 pF)

L = external inductor

R = external resistor

 $s = j\omega = j2\pi f$ 

During normal operation the differentiator circuit clocks the D flip-flop on every positive and negative peak of the signal input to CIN+, CIN-. The D input to the flip– flop only changes state when the signal applied to the DIN+, DIN- inputs exceeds the hysteresis comparator threshold opposite in polarity to the previous peak that exceeded the threshold.

The clocking path, then, determines signal timing and the data path determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold.

The delays from CIN+, CIN- inputs to the flip-flop clock input and from the DIN+, DIN- inputs to the flip-flop D input are well matched.

### WRITE (DISABLED) MODE

In the write or disabled mode (R/W input low) the digital circuitry is disabled and the AGC amplifier input impedance is reduced. In addition the AGC amplifier, gain is set to maximum so that the loop is in its fast attack mode when changing back to Read Mode. The lowered input impedance facilitates more rapid settling of the write to read transient by reducing the time constant of the network between the SSI 32P541 and read/write preamplifier, such as the SSI 32R510.

Internal SSI 32P541 timing is such that this settling is accomplished before the AGC loop is activated when going to read mode. Coupling capacitors should be chosen with as low a value as possible, consistent with bandwidth requirements, to allow more rapid settling.

### LAYOUT CONSIDERATIONS

The SSI 32P541 is a high gain wide bandwidth device

that requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended along with supply bypassing and separation of the SSI 32P541 and associated circuitry grounds from other circuits on the disk drive PCB.

| R/W | HOLD | MODE                                                                                                              |
|-----|------|-------------------------------------------------------------------------------------------------------------------|
| 1   | 1    | READ - Read amp on, AGC active, Digital section active                                                            |
| 1   | 0    | HOLD - Read amp on, AGC gain held constant Digital sec-<br>tion active                                            |
| 0   | X    | WRITE - AGC gain switched to<br>maximum, Digital section inac-<br>tive, common mode input resis-<br>tance reduced |

### PIN DESCRIPTION

| NAME       | TYPE | DESCRIPTION                                                            |
|------------|------|------------------------------------------------------------------------|
| VCC        | -    | 5 volt power supply                                                    |
| VDD        | -    | 12 volt power supply                                                   |
| AGND, DGND | -    | Analog and Digital ground pins                                         |
| R/₩        | 1    | TTL compatible read/write control pin                                  |
| IN+, IN-   | 1    | Analog signal input pins                                               |
| OUT+, OUT- | 0    | AGC Amplifier output pins                                              |
| ВҮР        | -    | The AGC timing capacitor is tied between this pin and AGND             |
| HOLD       | I    | TTL compatible pin that holds the AGC gain when pulled low             |
| AGC        | I    | Reference input voltage level for the AGC circuit                      |
| DIN+, DIN- | I    | Analog input to the hysteresis comparator                              |
| HYS        | I    | Hysteresis level setting input to the hysteresis comparator            |
| LEVEL      | 0    | Provides rectified signal level for input to the hysteresis comparator |
| DOUT       | 0    | Buffered test point for monitoring the flip-flop D input               |
| CIN+, CIN- | I    | Analog input to the differentiator                                     |
| DIF+, DIF- | -    | Pins for external differentiating network                              |
| COUT       | 0    | Buffered test point for monitoring the clock input to the flip-flop    |
| OS         | -    | Connection for read output pulse width setting capacitor               |
| RD         | 0    | TTL compatible read output                                             |

# 2

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $4.5 \le VCC \le 5.5V$ ,  $10.8V \le VDD \le 13.2V$ ,  $25 \circ C \le Tj \le 135 \circ C$ .

### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER               | RATING                     | UNIT |
|-------------------------|----------------------------|------|
| 5V Supply Voltage, VCC  | 6                          | V    |
| 12V Supply Voltage, VDD | 14                         | V    |
| Storage Temperature     | -65 to 150                 | °C   |
| Lead Temperature        | 260                        | °C   |
| R/W, IN+, IN-, HOLD     | -0.3 to VCC + 0.3          | V    |
| RD                      | -0.3V to VCC + 0.3V or +12 | mA   |
| All others              | -0.3 to VDD + 0.3          | V    |

### POWER SUPPLY

| PARAMETER                | CONDITIONS                   | MIN | NOM | МАХ | UNIT |
|--------------------------|------------------------------|-----|-----|-----|------|
| ICC - VCC Supply Current | Outputs unloaded             |     |     | 14  | mA   |
| IDD - VDD Supply Current | Outputs unloaded             |     |     | 70  | mA   |
| Pd - Power Dissipation   | Outputs unloaded, Tj = 135°C |     |     | 730 | mW   |

### LOGIC SIGNALS

| PARAMETER                 | CONDITIONS    | MIN  | NOM | MAX  | UNIT |
|---------------------------|---------------|------|-----|------|------|
| VIL - Input Low Voltage   |               | -0.3 |     | 0.8  | V    |
| VIH - Input High Voltage  |               | 2.0  |     |      | V    |
| IIL - Input Low Current   | VIL = 0.4V    | 0.0  |     | -0.4 | mA   |
| IIH - Input High Current  | VIH = 2.4V    |      | 2   | 100  | μΑ   |
| VOL - Output Low Voltage  | IOL = 4.0 mA  |      |     | 0.4  | V    |
| VOH - Output High Voltage | IOH = -400 μA | 2.4  |     |      | V    |

### **MODE CONTROL**

| PARAMETER                     | CONDITIONS                                                           | MIN | NOM | MAX | UNIT |
|-------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| Read to Write Transition Time |                                                                      |     |     | 1.0 | μs   |
| Write to Read Transition Time | AGC settling not included,<br>transition to high input<br>resistance | 1.2 |     | 3.0 | μs   |
| Read to Hold Transition Time  |                                                                      |     |     | 1.0 | μs   |

2

### WRITE MODE

| PARAMETER                   | CONDITIONS    | MIN | NOM | MAX | UNIT |
|-----------------------------|---------------|-----|-----|-----|------|
| Common Mode Input Impedance | R/W pin = low |     | 250 |     | Ω    |
| (both sides)                |               |     |     |     |      |

### READ MODE

Unless otherwise specified IN+ and IN- are AC coupled, OUT+, and OUT- are loaded differentially with >  $600\Omega$  and each side is loaded with < 10 pF to GND, a 2000 pF capacitor is connected between BYP and GND, OUT+ is AC coupled to DIN+, OUT- is AC coupled to DIN-, AGC pin voltage is 2.2 VDC.

### AGC AMPLIFIER

| PARAMETER                                               | CONDITIONS                                                                                                | MIN  | NOM  | MAX  | UNIT   |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|--------|
| Differential Input Resistance                           | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz                                                                      |      | 5K   |      | Ω      |
| Differential Input Capacitance                          | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz                                                                      |      |      | 10   | pF     |
| Common Mode Input Impedance                             | R/W pin high                                                                                              |      | 1.8  |      | kΩ     |
| (both sides)                                            | R/W pin low                                                                                               |      | 0.25 |      | kΩ     |
| Minimum Gain Range                                      | 1.0 Vpp ≤ V(OUT+ – OUT-)<br>≤ 2.5 Vpp                                                                     | 4.0  |      | 83   | V/V    |
| Input Noise Voltage                                     | Gain set to maximum                                                                                       |      |      | 30   | nV/√Hz |
| Bandwidth                                               | Gain set to maximum<br>-3 dB point                                                                        | 30   |      |      | MHz    |
| Maximum Output Voltage Swing                            | Set by AGC pin voltage                                                                                    | 3.0  |      |      | Vpp    |
| Maximum AGC Amplifier Output<br>Offset                  | Vout offset (max. gain) -<br>Vout offset (min. gain)                                                      |      |      | 600  | mV     |
|                                                         | V <sub>BYP</sub> = 2.5V to 4.5V                                                                           |      |      |      |        |
| OUT+ to OUT- Pin Current                                | No DC path to GND                                                                                         | ±3.2 |      |      | mA     |
| Output Resistance                                       |                                                                                                           | 12   |      | 32   | Ω      |
| Output Capacitance                                      |                                                                                                           |      |      | 15   | pF     |
| (DIN+ – DIN-) Input Voltage<br>Swing VS AGC Input Level | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp 0.5 Vpp<br>≤ V(DIN+ – DIN-) ≤ 1.5 Vpp                                  | 0.37 |      | 0.56 | Vpp/V  |
| (DIN+ – DIN-) Input Voltage<br>Swing Variation          | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp AGC Fixed,<br>over supply & temperature                                |      |      | 8    | %      |
| Gain Decay Time (Td)                                    | Vin = 300 mVpp-> 150 mVpp<br>@ 2.5 MHz, Vout to 90% of<br>final value Figure 1a                           |      | 50   |      | μs     |
| Gain Attack time (Ta)                                   | From Write to Read transition<br>to Vout at 110% of final value<br>Vin = 400 mVpp @ 2.5 MHz.<br>Figure 1b |      | 4    |      | μs     |

### AGC AMPLIFIER (Continued)

| PARAMETER                               | CONDITIONS                                                       | MIN   | NOM  | MAX  | UNIT |
|-----------------------------------------|------------------------------------------------------------------|-------|------|------|------|
| Fast AGC Capacitor Charge<br>Current    | V(DIN+ - DIN-) = 1.6V<br>V(AGC) = 2.2V                           | 1.3   |      | 2.0  | mA   |
| Slow AGC Capacitor Charge<br>Current    | V(DIN+ – DIN-) = 1.6V Vary<br>V(AGC) until slow discharge        | 0.14  |      | 0.22 | mA   |
| Fast to Slow Attack Switchover<br>Point | V(DIN+-DIN-)<br>V(DIN+-DIN-) Final                               |       | 1.25 |      |      |
| AGC Capacitor Discharge Current         | V(DIN+ - DIN-) = 0.0V                                            |       |      |      |      |
|                                         | Read Mode                                                        |       | 4.5  |      | μA   |
|                                         | Hold Mode $V_{BYP} = 5.0V$                                       | -0.2  |      | +0.2 | μA   |
|                                         | 6.1V <v<sub>BYP&lt;8.1V</v<sub>                                  | -0.45 |      | +30  | μA   |
| CMRR (Input Referred)                   | V(IN+) = V(IN-) = 100 mVpp<br>@ 5 MHz,gain at max.               | 40    |      |      | dB   |
| PSRR (Input Referred)                   | $\Delta$ VCC or $\Delta$ VDD = 100 mVpp<br>@ 5 MHz, gain at max. | 30    |      |      | dB   |

### HYSTERESIS COMPARATOR

| PARAMETER                                                       | CONDITIONS                                                            | MIN      | NOM | МАХ      | UNIT  |
|-----------------------------------------------------------------|-----------------------------------------------------------------------|----------|-----|----------|-------|
| Input Signal Range                                              |                                                                       |          |     | 1.5      | Vpp   |
| Differential Input Resistance                                   | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                | 5        |     | 11       | kΩ    |
| Differential Input Capacitance                                  | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                |          |     | 6.0      | pF    |
| Common Mode Input Impedance                                     | (both sides)                                                          |          | 2.0 |          | kΩ    |
| Comparator Offset Voltage                                       | HYS pin at GND, ≤ 1.5 kΩ<br>across DIN+, DIN-                         |          |     | 10       | mV    |
| Peak Hysteresis Voltage vs. HYS<br>pin voltage (input referred) | At DIN+, DIN- pins<br>1V < V (HYS) < 3V                               | 0.16     |     | 0.25     | V/V   |
| HYS Pin Input Current                                           | 1V < V (HYS) < 3V                                                     | 0.0      |     | -20      | μA    |
| Level Pin Output<br>Voltage vs V(DIN+ – DIN-)                   | 0.6 <   V (DIN+ – DIN-)  <br><1.3 Vpp, 10 kΩ from LEVEL<br>pin to GND | 1.5      |     | 2.5      | V/Vpp |
| LEVEL Pin Max Output Current                                    |                                                                       | 3.0      |     |          | mA    |
| LEVEL Pin Output Resistance                                     | I(LEVEL) = 0.5 mA                                                     |          | 180 |          | Ω     |
| DOUT Pin Output Low Voltage                                     | $0.0 \le IOL \le 0.5 \text{ mA}$                                      | VDD -4.0 |     | VDD -2.8 | V     |
| DOUT Pin Output High Voltage                                    | $0.0 \le IOH \le 0.5 \text{ mA}$                                      | VDD -2.5 |     | VDD -1.8 | V     |

### **ACTIVE DIFFERENTIATOR**

| PARAMETER                                         | CONDITIONS                                                                                | MIN  | NOM      | MAX  | UNIT |
|---------------------------------------------------|-------------------------------------------------------------------------------------------|------|----------|------|------|
| Input Signal Range                                |                                                                                           |      |          | 1.5  | Vpp  |
| Differential Input Resistance                     | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    | 5.8  |          | 11.0 | kΩ   |
| Differential Input Capacitance                    | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    |      |          | 6.0  | pF   |
| Common mode Input Impedance                       | (both sides)                                                                              |      | 2.0      |      | kΩ   |
| Voltage Gain From CIN± to DIF±                    | $R(DIF+ to DIF-) = 2 k\Omega$                                                             | 1.7  |          | 2.2  | V/V  |
| DIF+ to DIF- Pin Current                          | Differentiator Impedance<br>must be set so as not to clip<br>signal at this current level | ±1.3 |          |      | mA   |
| Comparator Offset Voltage                         | DIF+, DIF- are AC Coupled                                                                 |      |          | 10.0 | mV   |
| COUT Pin Output Low Voltage                       | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | VDD -3.0 |      | v    |
| COUT Pin Output Pulse voltage<br>V(high) - V(low) | $0.0 \le IOH \le 0.5 \text{ mA}$                                                          |      | +0.4     |      | v    |
| COUT Pin Output Pulse Width                       | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | 30       |      | ns   |

### **OUTPUT DATA CHARACTERISTICS** (See Figure 2)

Unless otherwise specified V(CIN+ – CIN-) = V(DIN+ – DIN-) = 1.0 Vpp AC coupled since wave at 2.5 MHz differentiating network between DIF+ and DIF- is  $100\Omega$  in series with 65 pF, V (Hys) = 1.8 DC, a 60 pF capacitor is connected between OS and VCC, RD- is loaded with a 4 k $\Omega$  resistor to VCC and a 10 pF capacitor to GND.

| PARAMETER                            | CONDITIONS                                                                                 | MIN | NOM | МАХ | UNIT |
|--------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| D-Flip-Flop Set Up Time (Td1)        | Min delay from V(DIN+ DIN-)<br>exceeding threshold to<br>V(DIF+ – DIF-) reaching<br>a peak | 0   |     |     | ns   |
| Propagation Delay (Td3)              |                                                                                            |     |     | 110 | ns   |
| Output Data Pulse Width<br>Variation | Td5 = 670 Cos,<br>50 pF ≤ Cos ≤ 200 pF                                                     |     |     | ±15 | %    |
| Pulse Pairing                        | Td3 - Td4                                                                                  |     |     | 3   | ns   |
| Output Rise Time                     | VOH = 2.4V                                                                                 |     |     | 14  | ns   |
| Output Fall Time                     | VOL = 0.4V                                                                                 |     |     | 18  | ns   |

2



FIGURE 1(a), (b): AGC Timing Diagrams



FIGURE 2: Timing Diagram



NOTES: Circuit traces for the 12V bypass capacitor and the AGC Hold Capacitor should be as short as possible with both capacitors returned to the Analog Ground Pin.

Component values, where given, are for a 5 Mbit/s system.

FIGURE 3: Typical Read/Write Electronics Set Up

### PACKAGE PIN DESIGNATIONS

| (TOP VIEW) |    |    | ,             |
|------------|----|----|---------------|
| DIF- [     | 1  | 24 | jcın₊         |
| DIF+       | 2  | 23 | DIN+          |
| нүз [      | 3  | 22 | j cin-        |
| LEVEL C    | 4  | 21 | DIN-          |
| AGC        | 5  | 20 | <u>р</u> оит- |
| IN+ [      | 6  | 19 | <u></u> ουτ+  |
| IN- [      | 7  | 18 | AGND          |
| HOLD       | 8  | 17 | ј вур         |
| VDD        | 9  | 16 | DGND          |
| соит [     | 10 | 15 |               |
| R∕₩        | 11 | 14 | D RD-         |
| os         | 12 | 13 | b vcc         |
|            |    |    |               |

N K DIF+ DIF-CIN+ CIN+ CIN-28 2 LEVEL [ 25 h N/C AGC [ 24 DIN-23 1 OUT-IN+ [ 22 0UT+ IN- [ ß HOLD 19 21 AGND VDD T 10 20 BYP COUT 11 19 DGND 12 13 14 15 16 17 18 1 1 T 1 NC VCC VCC NC NC NC VCC Ŵ

24-Lead PDIP, SOL

### THERMAL CHARACTERISTICS: Ø ja

| 24-Lead PDIP | 115°C/W |
|--------------|---------|
| 24-Lead SOL  | 80°C/W  |
| 28-Lead PLCC | 65°C/W  |

| CAUTION:                          | Use | handling | procedures | necessary |  |
|-----------------------------------|-----|----------|------------|-----------|--|
| for a static sensitive component. |     |          |            |           |  |

28-Lead PLCC

### **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDERING NUMBER | PACKAGE MARK  |
|--------------------------------|-----------------|---------------|
| SSI 32P541 Read Data Processor |                 |               |
| 24-Lead PDIP                   | SSI 32P541-P    | SSI 32P541-P  |
| 28-Lead PLCC                   | SSI 32P541-CH   | SSI 32P541-CH |
| 24-Lead SOL                    | SSI 32P541-CL   | SSI 32P541-CL |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

silicon systems\*

# **Preliminary Data**

July, 1990

### DESCRIPTION

The SSI 32P541A is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals.

In read mode the SSI 32P541A provides amplification and qualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

In write mode the circuitry is disabled and the AGC gain stage input impedance is switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The SSI 32P541A requires +5V and +12V power supplies and is available in a 28-pin PLCC, 24-pin DIP and 24-pin SOL.

### FEATURES

- Level qualification supports high resolution MFM and RLL encoded data retrieval
- Wide bandwidth AGC input amplifier
- Standard 12V  $\pm$  10% and 5V  $\pm$  10% supplies
- Supports embedded servo pattern decoding
- Write to read transient suppression
- Fast and slow AGC attack regions for fast transient recovery
- Internal voltage fault indicator
- $\leq \pm 1.5$  ns pulse pairing



### BLOCK DIAGRAM



### **CIRCUIT OPERATION**

### **READ MODE**

In the read mode (R/W input high or open) the input read signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks.

The amplified head signals are AC coupled to the IN + and IN - pins of the AGC amplifier that is gain controlled by full wave rectifying and amplifying the (DIN+ - DIN-) voltage level and comparing it to a reference level at the AGC pin. A fast attack mode, which supplies a 1.7 mA charging current for the capacitor at the BYP pin, is entered whenever the instantaneous DIN $\pm$  level is more than 125% of set level. Between 100% and 125% the slow attack mode is invoked, providing 0.18 mA of charging current. The two attack modes allow rapid AGC recovery from a write to read transition while reducing zero crossing distortion once the amplifier is in range.

The level at the AGC pin should be set such that the differential voltage level at the DIN+, DIN- pins is 1.00 Vpp at the OUT+, OUT- pins which allows for up to 6 dB loss in any external filter connected between the OUT+, OUT- outputs and the DIN+, DIN- inputs.

Gain of the AGC section is nominally

| Av2 - evo | _( | V2 - V1               | ) |
|-----------|----|-----------------------|---|
| Av1 - exp | -{ | $\overline{5.8 + Vt}$ | J |

Where: Av1 and Av2 are initial and final amplifier gains. V1, V2 are initial and final voltages on the BYP pin.

 $Vt = (K \times T)/q = 26 \text{ mV}$  at room temperature.

One filter for both data (DIN+, DIN- input) and clock (CIN+, CIN- input) paths, or a separate filter for each path may be used. If two filters are used, care must be exercised to control time delays so that each path is timed properly. A multi-pole Bessell filter is typically used for its linear phase or constant group delay characteristics.

The filtered data path signal is fed into a hysteresis comparator that is set at a fraction of the input signal level by using an external filter/network between the LEVEL and HYS pins. Using this approach allows setting the AGC slow attack and decay times slow enough to minimize distortion of the clock path signal. This "feed-forward" technique, utilizing a fraction of the rectified data path input available at the LEVEL pin as the hysteresis threshold, is especially useful in the slow decay mode of the AGC loop. By using a short time constant for the hysteresis level, the qualification method can continue as the AGC amplifier gain is slowly ramped up. This level will also shorten the write to read transient recovery time without affecting data timing as the circuit will be properly decoding before the AGC gain has settled to its final value. The comparator output is the "D" input of a D type flip-flop. The DOUT pin provides a buffered test point for monitoring this function.

The filtered clock path signal is differentiated to transform signal peaks to zero-crossings which clock an edge-trigger circuit to provide output pulses at each zero-crossing. The pulses are used to clock the D type flip-flop. The COUT pin is a buffered test point for monitoring this function.

The differentiator function is set by an external network between the DIF+, DIF- pins. The transfer function is:

$$AV = \frac{-2000Cs}{LCs^2 + (R+92)Cs + 1}$$

Where: C = external capacitor (20 pF to 150 pF)

L = external inductor

R = external resistor

 $s = j\omega = j2\pi f$ 

During normal operation the differentiator circuit clocks the D flip-flop on every positive and negative peak of the signal input to CIN+, CIN-. The D input to the flip– flop only changes state when the signal applied to the DIN+, DIN- inputs exceeds the hysteresis comparator threshold opposite in polarity to the previous peak that exceeded the threshold.

The clocking path, then, determines signal timing and the data path determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold.

The delays from CIN+, CIN- inputs to the flip-flop clock input and from the DIN+, DIN- inputs to the flip-flop D input are well matched.

### WRITE (DISABLED) MODE

In the write or disabled mode (R/W input low) the digital circuitry is disabled and the AGC amplifier input impedance is reduced. In addition the AGC amplifier, gain is set to maximum so that the loop is in its fast attack mode when changing back to Read Mode. The lowered input impedance facilitates more rapid settling of the write to read transient by reducing the time constant of the network between the SSI 32P541A and read/write preamplifier, such as the SSI 32R510.

Internal SSI 32P541A timing is such that this settling is accomplished before the AGC loop is activated when going to read mode. Coupling capacitors should be chosen with as low a value as possible, consistent with bandwidth requirements, to allow more rapid settling.

### LAYOUT CONSIDERATIONS

The SSI 32P541A is a high gain wide bandwidth device that requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended along with supply bypassing and separation of the SSI 32P541A and associated circuitry grounds from other circuits on the disk drive PCB.

### LOW VOLTAGE FAULT DETECTION

A low voltage detection circuit monitors both supplies and pulls an open collector TTL output low when either supply drops below their trip point. This option is available only in the 28-pin PLCC package.

| R/W | HOLD | MODE                                                                                                 |
|-----|------|------------------------------------------------------------------------------------------------------|
| 1   | 1    | READ - Read amp on, AGC active, Digital section active                                               |
| 1   | 0    | HOLD - Read amp on, AGC gain held constant Digital section active                                    |
| 0   | x    | WRITE - AGC gain switched to maximum, Digital section inactive, common mode input resistance reduced |

#### NAME TYPF DESCRIPTION VCC 5 volt power supply VDD 12 volt power supply AGND. DGND Analog and Digital ground pins R/W I TTL compatible read/write control pin IN+. IN-I Analog signal input pins OUT+, OUT-0 AGC Amplifier output pins BYP The AGC timing capacitor is tied between this pin and AGND HOLD 1 TTL compatible pin that holds the AGC gain when pulled low AGC ۱ Reference input voltage level for the AGC circuit DIN+, DIN-I Analog input to the hysteresis comparator HYS ١ Hysteresis level setting input to the hysteresis comparator LEVEL 0 Provides rectified signal level for input to the hysteresis comparator DOUT 0 Buffered test point for monitoring the flip-flop D input

### **PIN DESCRIPTION**

2-13

### **PIN DESCRIPTION (Continued)**

| NAME       | TYPE | DESCRIPTION                                                                    |
|------------|------|--------------------------------------------------------------------------------|
| CIN+, CIN- | 1    | Analog input to the differentiator                                             |
| DIF+, DIF- |      | Pins for external differentiating network                                      |
| COUT       | 0    | Buffered test point for monitoring the clock input to the flip-flop            |
| OS         |      | Connection for read output pulse width setting capacitor                       |
| RD         | 0    | TTL compatible read output                                                     |
| VFLT*      | 0    | Open collector output that goes low when a low power supply fault is detected. |

\*VFLT output offered in 28-pin PLCC package only.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $4.5 \le VCC \le 5.5V$ ,  $10.8V \le VDD \le 13.2V$ ,  $25^{\circ}C \le Tj \le 135^{\circ}C$ .

### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                 | RATING                     | UNIT |
|---------------------------|----------------------------|------|
| 5V Supply Voltage, VCC    | 6                          | V    |
| 12V Supply Voltage, VDD   | 14                         | V    |
| Storage Temperature       | -65 to 150                 | °C   |
| Lead Temperature          | 260                        | ٥C   |
| R/W, IN+, IN-, HOLD, VFLT | -0.3 to VCC + 0.3          | V    |
| RD                        | -0.3V to VCC + 0.3V or +12 | mA   |
| All others                | -0.3 to VDD + 0.3          | V    |

### POWER SUPPLY

| PARAMETER                | CONDITIONS                   | MIN | NOM | МАХ | UNIT |
|--------------------------|------------------------------|-----|-----|-----|------|
| ICC - VCC Supply Current | Outputs unloaded             |     |     | 14  | mA   |
| IDD - VDD Supply Current | Outputs unloaded             |     |     | 70  | mA   |
| Pd - Power Dissipation   | Outputs unloaded, Tj = 135°C |     |     | 730 | mW   |

### LOGIC SIGNALS

| PARAMETER                 | CONDITIONS    | MIN  | NOM | MAX  | UNIT |
|---------------------------|---------------|------|-----|------|------|
| VIL - Input Low Voltage   |               | -0.3 |     | 0.8  | V    |
| VIH - Input High Voltage  |               | 2.0  |     |      | V    |
| IIL - Input Low Current   | VIL = 0.4V    | 0.0  |     | -0.4 | mA   |
| IIH - Input High Current  | VIH = 2.4V    |      |     | 100  | μA   |
| VOL - Output Low Voltage  | IOL = 4.0 mA  |      |     | 0.4  | V    |
| VOH - Output High Voltage | IOH = -400 μA | 2.4  |     |      | V    |

### MODE CONTROL

| PARAMETER                     | CONDITIONS                                                           | MIN | NOM | MAX | UNIT |
|-------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| Read to Write Transition Time |                                                                      |     |     | 1.0 | μs   |
| Write to Read Transition Time | AGC settling not included,<br>transition to high input<br>resistance | 1.2 |     | 3.0 | μs   |
| Read to Hold Transition Time  |                                                                      |     |     | 1.0 | μs   |

### WRITE MODE

| PARAMETER                                | CONDITIONS    | MIN | NOM | МАХ | UNIT |
|------------------------------------------|---------------|-----|-----|-----|------|
| Common Mode Input Impedance (both sides) | R/W pin = low |     | 250 |     | Ω    |

### READ MODE

Unless otherwise specified IN+ and IN- are AC coupled, OUT+, and OUT- are loaded differentially with >  $600\Omega$  and each side is loaded with < 10 pF to GND, a 2000 pF capacitor is connected between BYP and GND, OUT+ is AC coupled to DIN+, OUT- is AC coupled to DIN-, AGC pin voltage is 2.2 VDC.

### AGC AMPLIFIER

| PARAMETER                      | CONDITIONS                            | MIN | NOM  | ΜΑΧ | UNIT   |
|--------------------------------|---------------------------------------|-----|------|-----|--------|
| Differential Input Resistance  | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz  |     | 5K   |     | Ω      |
| Differential Input Capacitance | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz  |     |      | 10  | pF     |
| Common Mode Input Impedance    | R/W pin high                          |     | 1.8  |     | KΩ     |
| (both sides)                   | R/W pin low                           |     | 0.25 |     | KΩ     |
| Minimum Gain Range             | 1.0 Vpp ≤ V(OUT+ – OUT-)<br>≤ 2.5 Vpp | 4.0 |      | 83  | V/V    |
| Input Noise Voltage            | Gain set to maximum                   |     |      | 30  | nV/√Hz |

### AGC AMPLIFIER (Continued)

| PARAMETER                                               | CONDITIONS                                                                                                | MIN  | NOM  | МАХ                | UNIT  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|--------------------|-------|
| Bandwidth                                               | Gain set to maximum<br>-3 dB point                                                                        | 30   |      |                    | MHz   |
| Maximum Output Voltage Swing                            | Set by AGC pin voltage                                                                                    | 3.0  |      |                    | Vpp   |
| OUT+ to OUT- Pin Current                                | No DC path to GND                                                                                         | ±3.2 |      |                    | mA    |
| Output Resistance                                       |                                                                                                           | 12   |      | 32                 | Ω     |
| Output Capacitance                                      |                                                                                                           |      |      | 15                 | pF    |
| Maximum AGC Amplifier<br>Output Offset                  | Vout offset (max. gain)<br>-Vout offset (min. gain)<br>V <sub>BYP</sub> = 2.5 to 4.5V                     |      |      | 300                | mV    |
| (DIN+ – DIN-) Input Voltage<br>Swing VS AGC Input Level | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp 0.5 Vpp<br>≤ V(DIN+ – DIN-) ≤ 1.5 Vpp                                  | 0.37 |      | 0.56               | Vpp/V |
| (DIN+ – DIN-) Input Voltage<br>Swing Variation          | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp AGC Fixed,<br>over supply & temperature                                |      |      | 8                  | %     |
| Gain Decay Time (Td)                                    | Vin = 300 mVpp-> 150 mVpp<br>at 2.5 MHz, Vout to 90% of<br>final value Figure 1a                          |      | 50   |                    | μs    |
| Gain Attack time (Ta)                                   | From Write to Read transition<br>to Vout at 110% of final value<br>Vin = 400 mVpp @ 2.5 MHz.<br>Figure 1b |      | 4    |                    | μs    |
| Fast AGC Capacitor Charge<br>Current                    | V(DIN+ - DIN-) = 1.6V<br>V(AGC) = 2.2V                                                                    | 1.3  |      | 2.0                | mA    |
| Slow AGC Capacitor Charge<br>Current                    | V(DIN+ – DIN-) = 1.6V Vary<br>V(AGC) until slow discharge                                                 | 0.14 |      | 0.22               | mA    |
| Fast to Slow Attack Switchover<br>Point                 | V(DIN+-DIN-)<br>V(DIN+-DIN-) Final                                                                        |      | 1.25 |                    |       |
| AGC Capacitor Discharge Current                         | V(DIN+ – DIN-) = 0.0V                                                                                     |      |      |                    |       |
|                                                         | Read Mode                                                                                                 |      | 4.5  |                    | μΑ    |
|                                                         | Hold Mode                                                                                                 | -0.2 |      | +0.2               | μA    |
| CMRR (Input Referred)                                   | V(IN+) = V(IN-) = 100  mVpp<br>@ 5 MHz,gain at max.                                                       | 40   |      |                    | dB    |
| PSRR (Input Referred)                                   | $\Delta$ VCC or $\Delta$ VDD = 100 mVpp<br>@ 5 MHz, gain at max.                                          | 30   |      | a<br>Daga sa sa sa | dB    |

### HYSTERESIS COMPARATOR

| PARAMETER                                                      | CONDITIONS                                                                                    | MIN      | NOM | MAX      | UNIT  |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------|-----|----------|-------|
| Input Signal Range                                             |                                                                                               |          |     | 1.5      | Vpp   |
| Differential Input Resistance                                  | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                                        | 5        |     | 11       | ΚΩ    |
| Differential Input Capacitance                                 | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                                        |          |     | 6.0      | pF    |
| Common Mode Input Impedance                                    | (both sides)                                                                                  |          | 2.0 |          | KΩ    |
| Comparator Offset Voltage                                      | HYS pin at GND, ≤ 1.5 KΩ across DIN+, DIN-                                                    |          |     | 10       | mV    |
| Peak Hysteresis Voltage vs HYS<br>pin voltage (input referred) | At DIN+, DIN- pins<br>1V < V (HYS) < 3V                                                       | 0.16     |     | 0.25     | V/V   |
| HYS Pin Input Current                                          | 1V < V (HYS) < 3V                                                                             | 0.0      |     | -20      | μA    |
| Level Pin Output<br>Voltage vs V(DIN+ – DIN-)                  | 0.6 <   V (DIN+ – DIN-)  <br><1.3 Vpp, 10 K $\Omega$ from LEVEL<br>pin to GND                 | 1.5      |     | 2.5      | V/Vpp |
| Hysteresis threshold margin as<br>a % of V(DIN+ – DIN-) peak   | V(HYS) = At a typical of 60%<br>*V(AGC) or V(LEVEL)<br>1V < V(HYS) < 3V<br>*see figures 5 & 6 | -15      |     | +15      | %Peak |
| LEVEL Pin Max Output Current                                   |                                                                                               | 3.0      |     |          | mA    |
| LEVEL Pin Output Resistance                                    | I(LEVEL) = 0.5 mA                                                                             |          | 180 |          | Ω     |
| DOUT Pin Output Low Voltage                                    | $0.0 \le 10L \le 0.5 \text{ mA}$                                                              | VDD -4.0 |     | VDD -2.8 | V     |
| DOUT Pin Output High Voltage                                   | $0.0 \le IOH \le 0.5 \text{ mA}$                                                              | VDD -2.5 |     | VDD -1.8 | V     |

\* In an open loop configuration where reference is V(AGC) tolerance can be slightly higher.

### ACTIVE DIFFERENTIATOR

| PARAMETER                      | CONDITIONS                                                                                | MIN  | NOM | MAX  | UNIT |
|--------------------------------|-------------------------------------------------------------------------------------------|------|-----|------|------|
| Input Signal Range             |                                                                                           |      |     | 1.5  | Vpp  |
| Differential Input Resistance  | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    | 5.8  |     | 11.0 | KΩ   |
| Differential Input Capacitance | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    |      |     | 6.0  | pF   |
| Common mode Input Impedance    | (both sides)                                                                              |      | 2.0 |      | KΩ   |
| Voltage Gain From CIN± to DIF± | R(DIF+ to DIF-) = 2 K $\Omega$                                                            | 1.7  |     | 2.2  | V/V  |
| DIF+ to DIF- Pin Current       | Differentiator Impedance<br>must be set so as not to clip<br>signal at this current level | ±1.3 |     |      | mA   |

2

### ACTIVE DIFFERENTIATOR (Continued)

| PARAMETER                                         | CONDITIONS                              | MIN | NOM      | MAX  | UNIT |
|---------------------------------------------------|-----------------------------------------|-----|----------|------|------|
| Comparator Offset Voltage                         | DIF+, DIF- are AC Coupled               |     |          | 10.0 | mV   |
| COUT Pin Output Low Voltage                       | $0.0 \le 10H \le 0.5 \text{ mA}$        |     | VDD -3.0 |      | V    |
| COUT Pin Output Pulse voltage<br>V(high) - V(low) | $0.0 \le 10H \le 0.5 \text{ mA}$        |     | +0.4     |      | ٧    |
| COUT Pin Output Pulse Width                       | $0.0 \le \text{IOH} \le 0.5 \text{ mA}$ |     | 30       |      | ns   |

### OUTPUT DATA CHARACTERISTICS (See Figure 2)

Unless otherwise specified V(CIN+ – CIN-) = V(DIN+ – DIN-) = 1.0 Vpp AC coupled sine wave at 2.5 MHz differentiating network between DIF+ and DIF- is  $100\Omega$  in series with 65 pF, V (Hys) = 1.8 DC, a 60 pF capacitor is connected between OS and VCC, RD- is loaded with a 4 K $\Omega$  resistor to VCC and a 10 pF capacitor to GND.

| PARAMETER                            | CONDITIONS                                                                                 | MIN | NOM         | МАХ  | UNIT |
|--------------------------------------|--------------------------------------------------------------------------------------------|-----|-------------|------|------|
| D-Flip-Flop Set Up Time (Td1)        | Min delay from V(DIN+ DIN-)<br>exceeding threshold to<br>V(DIF+ – DIF-) reaching<br>a peak | 0   |             |      | ns   |
| Propagation Delay (Td3)              |                                                                                            |     | 1. A.A.     | 110  | ns   |
| Output Data Pulse Width<br>Variation | Td5 = 670 Cos,<br>50 pF ≤ Cos ≤ 200 pF                                                     |     |             | ±15  | %    |
| Pulse Pairing                        | (Td3 - Td4)                                                                                |     | t de la sec | ±1.5 | ns   |
| Output Rise Time                     | VOH = 2.4V                                                                                 |     |             | 14   | ns   |
| Output Fall Time                     | VOL = 0.4V                                                                                 |     |             | 18   | ns   |

### SUPPLY VOLTAGE FAULT DETECTION

| PARAMETER               | CONDITIONS                                                                                                       | MIN | NOM           | МАХ  | UNIT |
|-------------------------|------------------------------------------------------------------------------------------------------------------|-----|---------------|------|------|
| VDD Fault Threshold     | and the second | 9.1 |               | 10.3 | ν    |
| VCC Fault Threshold     |                                                                                                                  | 4.1 |               | 4.4  | V    |
| VOL Output Low Voltage  | 4.5 < VCC < 5.5V,<br>IOL = 1.6 mA                                                                                |     |               | 0.4  | V    |
|                         | 1.0 < VCC < 4.5V,<br>IOL = 0.5 mA                                                                                |     | 8 - 1<br>1    | 0.4  | V    |
| IOH Output High Current |                                                                                                                  |     | 121 - 12<br>1 | 25   | μA   |

2



FIGURE 1(a), (b): AGC Timing Diagrams



### FIGURE 2: Timing Diagram


NOTE: Circuit traces for the 12V bypass capacitor and the AGC Hold capacitor should be as short as possible with both capacitors returned to the Analog Ground Pin. Component values, where given, are for a 5Mbit/s system.

Above pin numbers are for the 28-pin PLCC package.

FIGURE 3: Typical Read/Write Electronics Set Up

2



### FIGURE 4: Feed Forward Mode



FIGURE 5: Percentage Threshold vs. Frequency

|        | <br>    |       |
|--------|---------|-------|
|        | DECICIA | TIONO |
|        |         |       |
| I AVNA |         |       |
|        |         |       |

| ( | T | 0 | Ρ | ۷ | IE | W | ) |
|---|---|---|---|---|----|---|---|
|---|---|---|---|---|----|---|---|

| DIF-   | 1  | 24   |        |
|--------|----|------|--------|
| DIF+   | 2  | 23   |        |
| нүs [  | 3  | 22   |        |
| LEVEL  | 4  | 21   |        |
| AGC    | 5  | 20   | ] OUT- |
| IN+ [  | 6  | 19   | ] ουτ+ |
| IN- [  | 7  | 18   |        |
| HOLD   | 8  | 17   | ВУР    |
| VDD [  | 9  | 16   |        |
| соит [ | 10 | 15   | 🛛 ролт |
| R/₩ [  | 11 | 14   | RD-    |
| os [   | 12 | 13   | ] vcc  |
|        |    | <br> |        |

٦.

#### 24-Lead PDIP, SOL



28-Lead PLCC

#### THERMAL CHARACTERISTICS: Ø ja

| 24-Lead PDIP | 115°C/W |
|--------------|---------|
| 24-Lead SOL  | 80°C/W  |
| 28-Lead PLCC | 65°C/W  |

CAUTION: Use handling procedures necessary for a static sensitive component.

### **ORDERING INFORMATION**

| PART DESCRIPTION                | ORDERING NO.   | PKG. MARK      |
|---------------------------------|----------------|----------------|
| SSI 32P541A Read Data Processor |                |                |
| 24-Lead PDIP                    | SSI 32P541A-P  | SSI 32P541A-P  |
| 28-Lead PLCC                    | SSI 32P541A-CH | SSI 32P541A-CH |
| 24-Lead SOL                     | SSI 32P541A-CL | SSI 32P541A-CL |

**Preliminary Data:** 

Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Preliminary Data**

June, 1990

## DESCRIPTION

The SSI 32P541B is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals.

In read mode the SSI 32P541B provides amplification and gualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

In write mode the circuitry is disabled and the AGC gain stage input impedance is switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The SSI 32P541B requires +5V and +12V power supplies and is available in a 28-pin PLCC, 24-pin DIP and 24-pin SOL.

## **FEATURES**

- Level qualification supports high resolution MFM and RLL encoded data retrieval
- Wide bandwidth AGC input amplifier
- Standard 12V  $\pm$  10% and 5V  $\pm$  10% supplies
- Supports embedded servo pattern decoding
- Write to read transient suppression
- Fast and slow AGC attack regions for fast transient recovery
- Internal voltage fault indicator
- $\leq \pm 1.0$  ns pulse pairing
- 24 Mb/s operation



0690 - rev.

## **CIRCUIT OPERATION**

#### READ MODE

In the read mode (R/W input high or open) the input read signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks.

The amplified head signals are AC coupled to the IN + and IN - pins of the AGC amplifier that is gain controlled by full wave rectifying and amplifying the (DIN+ - DIN-) voltage level and comparing it to a reference level at the AGC pin. A fast attack mode, which supplies a 1.7 mA charging current for the capacitor at the BYP pin, is entered whenever the instantaneous DIN $\pm$  level is more than 125% of set level. Between 100% and 125% the slow attack mode is invoked, providing 0.18 mA of charging current. The two attack modes allow rapid AGC recovery from a write to read transition while reducing zero crossing distortion once the amplifier is in range.

The level at the AGC pin should be set such that the differential voltage level at the DIN+, DIN- pins is 1.00 Vpp at the OUT+, OUT- pins which allows for up to 6 dB loss in any external filter connected between the OUT+, OUT- outputs and the DIN+, DIN- inputs.

Gain of the AGC section is nominally

$$\frac{Av2}{Av1} = \exp \left(\frac{V2 - V1}{5.8 + Vt}\right)$$

Where: Av1 and Av2 are initial and final amplifier gains. V1, V2 are initial and final voltages on the BYP pin.

 $Vt = (K \times T)/q = 26 \text{ mV}$  at room temperature.

One filter for both data (DIN+, DIN- input) and clock (CIN+, CIN- input) paths, or a separate filter for each path may be used. If two filters are used, care must be exercised to control time delays so that each path is timed properly. A multi-pole Bessell filter is typically used for its linear phase or constant group delay characteristics.

The filtered data path signal is fed into a hysteresis comparator that is set at a fraction of the input signal level by using an external filter/network between the LEVEL and HYS pins. The fullwave rectifier and hysteresis comparator are designed to have a suffi-

cient 1dB bandwidth to insure constant level pin outputs and hysteresis qualification up to 9 MHz (analog sine wave input). Using this approach allows setting the AGC slow attack and decay times slow enough to minimize distortion of the clock path signal. This "feedforward" technique, utilizing a fraction of the rectified data path input available at the LEVEL pin as the hysteresis threshold, is especially useful in the slow decay mode of the AGC loop. By using a short time constant for the hysteresis level, the qualification method can continue as the AGC amplifier gain is slowly ramped up. This level will also shorten the write to read transient recovery time without affecting data timing as the circuit will be properly decoding before the AGC gain has settled to its final value. The comparator output is the "D" input of a D type flip-flop. The DOUT pin provides a buffered test point for monitoring this function.

The filtered clock path signal is differentiated to transform signal peaks to zero-crossings which clock an edge-trigger circuit to provide output pulses at each zero-crossing. The pulses are used to clock the D type flip-flop. The COUT pin is a buffered test point for monitoring this function.

The differentiator function is set by an external network between the DIF+, DIF- pins. The transfer function is: Where: C = external capacitor (20 pF to 150 pF)

$$AV = \frac{-2000Cs}{LCs^2 + (R + 92)Cs + 1}$$

$$L = external inductor$$

$$R = external resistor$$

$$s = j\omega = j2\pi f$$

During normal operation the differentiator circuit clocks the D flip-flop on every positive and negative peak of the signal input to CIN+, CIN-. The D input to the flipflop only changes state when the signal applied to the DIN+, DIN- inputs exceeds the hysteresis comparator threshold opposite in polarity to the previous peak that exceeded the threshold.

The clocking path, then, determines signal timing and the data path determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold.

The delays from CIN+, CIN- inputs to the flip-flop clock input and from the DIN+, DIN- inputs to the flip-flop D input are well matched.

### WRITE (DISABLED) MODE

In the write or disabled mode (R/W input low) the digital circuitry is disabled and the AGC amplifier input impedance is reduced. In addition the AGC amplifier, gain is set to maximum so that the loop is in its fast attack mode when changing back to Read Mode. The lowered input impedance facilitates more rapid settling of the write to read transient by reducing the time constant of the network between the SSI 32P541B and read/write preamplifier, such as the SSI 32R512.

Internal SSI 32P541B timing is such that this settling is accomplished before the AGC loop is activated when going to read mode. Coupling capacitors should be chosen with as low a value as possible, consistent with bandwidth requirements, to allow more rapid settling.

#### LAYOUT CONSIDERATIONS

The SSI 32P541B is a high gain wide bandwidth device that requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended along with supply bypassing and separation of the SSI 32P541B and associated circuitry grounds from other circuits on the disk drive PCB.

#### LOW VOLTAGE FAULT DETECTION

A low voltage detection dircuit monitors both supplies and pulls an open collector TTL output low when either supply drops below their trip point. This option is available only in the 28-pin PLCC package.

| R/W | HOLD | MODE                                                                                                 |
|-----|------|------------------------------------------------------------------------------------------------------|
| 1   | 1    | READ - Read amp on, AGC active, Digital section active                                               |
| 1   | 0    | HOLD - Read amp on, AGC gain held constant Digital section active                                    |
| 0   | x    | WRITE - AGC gain switched to maximum, Digital section inactive, common mode input resistance reduced |

### **PIN DESCRIPTION**

| NAME       | TYPE | DESCRIPTION                                                            |
|------------|------|------------------------------------------------------------------------|
| VCC        |      | 5 volt power supply                                                    |
| VDD        |      | 12 volt power supply                                                   |
| AGND, DGND |      | Analog and Digital ground pins                                         |
| R/W        | 1    | TTL compatible read/write control pin                                  |
| IN+, IN-   |      | Analog signal input pins                                               |
| OUT+, OUT- | 0    | AGC Amplifier output pins                                              |
| BYP        | -    | The AGC timing capacitor is tied between this pin and AGND             |
| HOLD       | 1    | TTL compatible pin that holds the AGC gain when pulled low             |
| AGC        | 1    | Reference input voltage level for the AGC circuit                      |
| DIN+, DIN- | I    | Analog input to the hysteresis comparator                              |
| HYS        | 1    | Hysteresis level setting input to the hysteresis comparator            |
| LEVEL      | 0    | Provides rectified signal level for input to the hysteresis comparator |
| DOUT       | 0    | Buffered test point for monitoring the flip-flop D input               |

## PIN DESCRIPTION (Continued)

| NAME       | TYPE  | DESCRIPTION                                                                    |
|------------|-------|--------------------------------------------------------------------------------|
| CIN+, CIN- | I the | Analog input to the differentiator                                             |
| DIF+, DIF- |       | Pins for external differentiating network                                      |
| COUT       | 0     | Buffered test point for monitoring the clock input to the flip-flop            |
| OS         |       | Connection for read output pulse width setting capacitor                       |
| RD         | 0     | TTL compatible read output                                                     |
| VFLT*      | 0     | Open collector output that goes low when a low power supply fault is detected. |

\*VFLT output offered in 28-pin PLCC package only.

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $4.5 \le VCC \le 5.5V$ ,  $10.8V \le VDD \le 13.2V$ ,  $25 \circ C \le Tj \le 135 \circ C$ .

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                 | RATING                     | UNIT |
|---------------------------|----------------------------|------|
| 5V Supply Voltage, VCC    | 6                          | V    |
| 12V Supply Voltage, VDD   | 14                         | V    |
| Storage Temperature       | -65 to 150                 | °C   |
| Lead Temperature          | 260                        | °C   |
| R/W, IN+, IN-, HOLD, VFLT | -0.3 to VCC + 0.3          | V    |
| RD                        | -0.3V to VCC + 0.3V or +12 | mA   |
| All others                | -0.3 to VDD + 0.3          | V    |

### **POWER SUPPLY**

| PARAMETER                | CONDITIONS                   | MIN | NOM        | MAX | UNIT |
|--------------------------|------------------------------|-----|------------|-----|------|
| ICC - VCC Supply Current | Outputs unloaded             |     |            | 14  | mA   |
| IDD - VDD Supply Current | Outputs unloaded             |     | i su<br>An | 70  | mA   |
| Pd - Power Dissipation   | Outputs unloaded, Tj = 135°C |     |            | 730 | mW   |

### LOGIC SIGNALS

| PARAMETER                 | CONDITIONS    | MIN  | NOM | MAX  | UNIT |
|---------------------------|---------------|------|-----|------|------|
| VIL - Input Low Voltage   |               | -0.3 |     | 0.8  | V    |
| VIH - Input High Voltage  |               | 2.0  |     |      | V    |
| IIL - Input Low Current   | VIL = 0.4V    | 0.0  |     | -0.4 | mA   |
| IIH - Input High Current  | VIH = 2.4V    |      |     | 100  | μA   |
| VOL - Output Low Voltage  | IOL = 4.0 mA  |      |     | 0.4  | V    |
| VOH - Output High Voltage | IOH = -400 μA | 2.4  |     |      | v    |

### MODE CONTROL

| PARAMETER                     | CONDITIONS                                                           | MIN | NOM | MAX | UNIT |
|-------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| Read to Write Transition Time |                                                                      |     |     | 1.0 | μs   |
| Write to Read Transition Time | AGC settling not included,<br>transition to high input<br>resistance | 1.2 |     | 3.0 | μs   |
| Read to Hold Transition Time  |                                                                      |     |     | 1.0 | μs   |

### WRITE MODE

| PARAMETER                                | CONDITIONS                 | MIN | NOM | МАХ | UNIT |
|------------------------------------------|----------------------------|-----|-----|-----|------|
| Common Mode Input Impedance (both sides) | $R/\overline{W}$ pin = low |     | 250 | . • | Ω    |

#### **READ MODE**

Unless otherwise specified IN+ and IN- are AC coupled, OUT+, and OUT- are loaded differentially with >  $600\Omega$  and each side is loaded with < 10 pF to GND, a 2000 pF capacitor is connected between BYP and GND, OUT+ is AC coupled to DIN+, OUT- is AC coupled to DIN-, AGC pin voltage is 2.2 VDC.

### AGC AMPLIFIER

| PARAMETER                      | CONDITIONS                            | MIN | NOM  | МАХ | UNIT   |
|--------------------------------|---------------------------------------|-----|------|-----|--------|
| Differential Input Resistance  | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz  |     | 5K   |     | Ω      |
| Differential Input Capacitance | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz  |     |      | 10  | pF     |
| Common Mode Input Impedance    | R/W pin high                          |     | 1.8  |     | kΩ     |
| (both sides)                   | R/W pin low                           |     | 0.25 |     | kΩ     |
| Minimum Gain Range             | 1.0 Vpp ≤ V(OUT+ – OUT-)<br>≤ 2.5 Vpp | 4.0 |      | 83  | V/V    |
| Input Noise Voltage            | Gain set to maximum                   |     |      | 30  | nV/√Hz |

## AGC AMPLIFIER (Continued)

| PARAMETER                                               | CONDITIONS                                                                                                | MIN  | NOM   | MAX  | UNIT  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| Bandwidth                                               | Gain set to maximum -3 dB point                                                                           | 30   |       |      | MHz   |
| Maximum Output Voltage Swing                            | Set by AGC pin voltage                                                                                    | 3.0  | · · · |      | Vpp   |
| OUT+ to OUT- Pin Current                                | No DC path to GND                                                                                         | ±3.2 |       |      | mA    |
| Output Resistance                                       |                                                                                                           | 12   |       | 32   | Ω     |
| Output Capacitance                                      |                                                                                                           |      |       | 15   | pF    |
| (DIN+ – DIN-) Input Voltage<br>Swing VS AGC Input Level | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp 0.5 Vpp<br>≤ V(DIN+ – DIN-) ≤ 1.5 Vpp                                  | 0.37 |       | 0.56 | Vpp/V |
| (DIN+ – DIN-) Input Voltage<br>Swing Variation          | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp AGC Fixed,<br>over supply & temperature                                |      |       | 8    | %     |
| Gain Decay Time (Td)                                    | Vin = 300 mVpp-> 150 mVpp<br>at 2.5 MHz, Vout to 90% of<br>final value Figure 1a                          |      | 50    |      | μs    |
| Gain Attack time (Ta)                                   | From Write to Read transition<br>to Vout at 110% of final value<br>Vin = 400 mVpp @ 2.5 MHz.<br>Figure 1b |      | 4     |      | μs    |
| Fast AGC Capacitor Charge<br>Current                    | V(DIN+ - DIN-) = 1.6V<br>V(AGC) = 2.2V                                                                    | 1.3  |       | 2.0  | mA    |
| Slow AGC Capacitor Charge<br>Current                    | V(DIN+ – DIN-) = 1.6V Vary<br>V(AGC) until slow discharge                                                 | 0.14 |       | 0.22 | mA    |
| Fast to Slow Attack Switchover<br>Point                 | V(DIN+-DIN-)<br>V(DIN+-DIN-) Final                                                                        |      | 1.25  |      |       |
| AGC Capacitor Discharge Current                         | V(DIN+ - DIN-) = 0.0V                                                                                     |      |       |      |       |
|                                                         | Read Mode                                                                                                 |      | 4.5   |      | μA    |
|                                                         | Hold Mode                                                                                                 | -0.2 |       | +0.2 | μA    |
| CMRR (Input Referred)                                   | V(IN+) = V(IN-) = 100 mVpp<br>@ 5 MHz,gain at max.                                                        | 40   |       |      | dB    |
| PSRR (Input Referred)                                   | $\Delta VCC$ or $\Delta VDD = 100 \text{ mVpp}$<br>@ 5 MHz, gain at max.                                  | 30   |       |      | dB    |
| Maximum AGC Amplifier<br>Output Offset                  | V(IN+ - IN-) = 0<br>Min to max gain                                                                       |      |       | 200  | mV    |

| <b>HYSTERESIS</b> | COMPARATOR |
|-------------------|------------|
|-------------------|------------|

| PARAMETER                                                      | CONDITIONS                                                                     | MIN      | NOM | МАХ      | UNIT   |
|----------------------------------------------------------------|--------------------------------------------------------------------------------|----------|-----|----------|--------|
| Input Signal Range                                             |                                                                                |          |     | 1.5      | Vpp    |
| Differential Input Resistance                                  | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                         | 5        |     | 11       | kΩ     |
| Differential Input Capacitance                                 | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                         |          |     | 6.0      | pF     |
| Common Mode Input Impedance                                    | (both sides)                                                                   |          | 2.0 |          | kΩ     |
| Comparator Offset Voltage                                      | HYS pin at GND, ≤ 1.5 kΩ across DIN+, DIN-                                     |          |     | 10       | mV     |
| Peak Hysteresis Voltage vs HYS<br>pin voltage (input referred) | At DIN+, DIN- pins<br>1V < V (HYS) < 3V                                        | .16      |     | .22      | V/V    |
| HYS Pin Input Current                                          | 1V < V (HYS) < 3V                                                              | 0.0      |     | -20      | μА     |
| Hysteresis Threshold margin as a % of V (DIN+ – DIN-) peak     | V (Hys) = some % of<br>*V (AGC) or V (LEVEL)<br>IV < V (Hys) < 3V; f = 0-9 MHz | -15      |     | +15      | % Peak |
| Level Pin Output<br>Voltage vs V(DIN+ – DIN-)                  | 0.6 <   V (DIN+ – DIN-)  <br><1.3 Vpp, 10 k $\Omega$ from LEVEL<br>pin to GND  | 1.7      |     | 2.2      | V/Vpp  |
| LEVEL Pin Max Output Current                                   |                                                                                | 3.0      |     |          | mA     |
| LEVEL Pin Output Resistance                                    | I(LEVEL) = 0.5 mA                                                              |          | 180 |          | Ω      |
| DOUT Pin Output Low Voltage                                    | $0.0 \le IOL \le 0.5 \text{ mA}$                                               | VDD -4.0 |     | VDD -2.8 | V      |
| DOUT Pin Output High Voltage                                   | $0.0 \le 10H \le 0.5 \text{ mA}$                                               | VDD -2.5 |     | VDD -1.8 | V      |

\*In an open loop configuration where reference is V(AGC) tolerance can be slightly higher

## **ACTIVE DIFFERENTIATOR**

| Input Signal Range                                |                                                                                           |      |          | 1.5  | Vpp |
|---------------------------------------------------|-------------------------------------------------------------------------------------------|------|----------|------|-----|
| Differential Input Resistance                     | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    | 5.8  |          | 11.0 | kΩ  |
| Differential Input Capacitance                    | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    |      |          | 6.0  | pF  |
| Common mode Input Impedance                       | (both sides)                                                                              |      | 2.0      |      | kΩ  |
| Voltage Gain From CIN± to DIF±                    | R(DIF+ to DIF-) = 2 k $\Omega$                                                            | 1.7  |          | 2.2  | V/V |
| DIF+ to DIF- Pin Current                          | Differentiator Impedance<br>must be set so as not to clip<br>signal at this current level | ±1.3 |          |      | mA  |
| Comparator Offset Voltage                         | DIF+, DIF- are AC Coupled                                                                 |      |          | 10.0 | mV  |
| COUT Pin Output Low Voltage                       | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | VDD -3.0 |      | V   |
| COUT Pin Output Pulse voltage<br>V(high) - V(low) | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | +0.4     |      | V   |
| COUT Pin Output Pulse Width                       | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | 30       |      | ns  |

### **OUTPUT DATA CHARACTERISTICS** (See Figure 2)

Unless otherwise specified V(CIN+ – CIN-) = V(DIN+ – DIN-) = 1.0 Vpp AC coupled sine wave at 2.5 MHz differentiating network between DIF+ and DIF- is  $100\Omega$  in series with 65 pF, V (Hys) = 1.8 DC, a 33 pF capacitor is connected between OS and VCC, RD- is loaded with a 4 k $\Omega$  resistor to VCC and a 10 pF capacitor to GND.

| PARAMETER                     | CONDITIONS                                                                                 | MIN | NOM | МАХ  | UNIT |
|-------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| D-Flip-Flop Set Up Time (Td1) | Min delay from V(DIN+ DIN-)<br>exceeding threshold to<br>V(DIF+ – DIF-) reaching<br>a peak | 0   |     |      | ns   |
| Propagation Delay (Td3)       |                                                                                            |     |     | 110  | ns   |
| Output Data Pulse Width       | Td5 = 11.4 ns + 740 • Cos<br>50% - 50%                                                     |     |     | ±15  | %    |
| Variation                     | 15 pF $\leq$ Cos $\leq$ 150 pF                                                             |     |     |      |      |
| Pulse Pairing                 | Td3 - Td4                                                                                  |     |     | ±1.0 | ns   |
| Output Rise Time              | VOH = 2.4V, 10% - 90%                                                                      |     |     | 15   | ns   |
| Output Fall Time              | VOL = 0.4V, 90% - 10%                                                                      |     |     | 9    | ns   |

## SUPPLY VOLTAGE FAULT DETECTION

| PARAMETER               | CONDITIONS                        | MIN | NOM | MAX  | UNIT |
|-------------------------|-----------------------------------|-----|-----|------|------|
| VDD Fault Threshold     |                                   | 9.1 | :   | 10.3 | V    |
| VCC Fault Threshold     |                                   | 4.1 |     | 4.4  | V    |
| VOL Output Low Voltage  | 4.5 < VCC < 5.5V,<br>IOL = 1.6 mA |     |     | 0.4  | V    |
|                         | 1.0 < VCC < 4.5V,<br>IOL = 0.5 mA |     |     | 0.4  | V    |
| IOH Output High Current |                                   |     |     | 25   | μA   |



### FIGURE 1: AGC Amplifier - Typical Group Delay Variation



FIGURE 1(a), (b): AGC Timing Diagrams



#### FIGURE 2: Timing Diagram



NOTE: Circuit traces for the 12V bypass capacitor and the AGC Hold Capacitor should be as short as possible with both capacitors returned to the Analog Ground Pin.

Component values, where given, are for a 24 Mbit/s System. Above pin numbers are for the 28-pin PLCC package.

FIGURE 3: Typical Read/Write Electronics Set Up







FIGURE 5: Percentage Threshold Versus Frequency

2-33



### **ORDERING INFORMATION**

| PART DESCRIPTION                | ORDERING NUMBER | PACKAGE MARK   |
|---------------------------------|-----------------|----------------|
| SSI 32P541B Read Data Processor |                 |                |
| 24-Lead PDIP                    | SSI 32P541B-P   | SSI 32P541B-P  |
| 28-Lead PLCC                    | SSI 32P541B-CH  | SSI 32P541B-CH |
| 24-Lead SOL                     | SSI 32P541B-CL  | SSI 32P541B-CL |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

DESCRIPTION

The SSI 32P544 Read Data Processor and Servo Demodulator has a fully integrated bipolar circuit that detects and validates amplitude peaks in the output from a disk drive read amplifier, as well as detecting embedded servo information to provide position error signals used for read head positioning.

Time and amplitude qualification are used to provide a TTL compatible output that accurately duplicates the time position of input signal peaks. An AGC control loop, using a dual rate charge pump, provides a constant imput amplitude for the level qualifier. Level qualification can be implemented as a fixed threshold or a constant percentage that tracks signal amplitude that enhances qualification during AGC loop transients.

### FEATURES

- Wide bandwidth AGC input amplifier
- Level qualification supports MFM and RLL encoded data retrieval
- Fast and slow AGC attack and decay regions for fast transient recovery
- Embedded servo channel provides servo burst capture and difference circuits
- Local servo AGC provided based on servo burst output amplitude sum
- Standard ±10%, 12V and 5V supplies
- Write to Read transient suppression



(Continued)

0790 - rev.

2-35

July, 1990

### **DESCRIPTION** (Continued)

The Servo Demodulator consists of two peak detector channels that capture rectified servo data peaks. Buffered individual channel outputs are provided along with a difference output. Servo channel gain can be controlled by an AGC signal based on maintaining the amplitude of the sum of both channels.

The circuit also provides a voltage fault flag that indicates a low voltage condition on either supply.

The SSI 32P544 requires standard  $\pm$ 10% tolerance +5V and +12V supplies and is available in a 44-pin PLCC package.

### **CIRCUIT OPERATION**

#### **READ MODE**

In Read Mode the SSI 32P544 is used to process either data or servo signals. In the Data Read Mode the input signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks. In the Servo Read Mode the input signal is amplified and an error signal based on amplitude comparison is made available.

#### DATA READ MODE

An amplified head output signal is AC coupled to the IN+ and IN- pins of the AGC amplifier. Gain control is accomplished by full wave rectifying and amplifying the [(DIN+) - (DIN-)] voltage level and comparing it to a reference voltage level at the AGC1 pin.

Two attack modes are entered depending on the instantaneous level at DIN±. For DIN± levels above 125% of desired level a fast attack mode is invoked that supplies 1.7 mA charging current to the network on the BYP1 pin. Between 125% and 100% of the desired level the circuit enters a slow attack mode and supplies 0.18 mA of charging current. This allows the AGC to rapidly recover during a write to read transition but reduces distortion once the AGC amplifier is in range.

Two decay modes are available that apply a discharge current to the BYP1 pin network when DIN± falls below the desired level. An internal decay current sink will supply 4.5  $\mu$ A of discharge current. Also, if |(DIN+) - (DIN-)| is above 200 mVop a decay current, controlled

by a resistor from BYP1 to DECAY, is switched in to decrease decay time. The amount of charge pulled from the AGC timing capacitor on each data pulse is:

$$QDECAY = K_1(Ton + Ts)/RDECAY$$

Where:

 $K_1 = 4.0V \text{ typ.}$ 

Ton = Time in seconds that the data pulse at DIN $\pm$  is greater than 200 mVop

Ts = Switching time in seconds (<2  $\mu$ s, max)

The AGC1 pin is internally biased so that the target differential voltage input at DIN $\pm$  is 1.0 Vpp at nominal conditions. The AGC1 voltage can be modified by tying a resistor between AGC1 and ground or VCC. A resistor to ground decreases the voltage level while a resistor to VCC increases it. The resultant AGC1 voltage level is:

Where:



V = Voltage at AGC1 with pin open (2.2V, nom.) Rint = AGC1 pin input impedance (6.7 k $\Omega$ , typ.) Rx = External resistor.

The new DIN± input target level is nominally 0.48 Vpp/  $V_{AGC1}$ 

The AGC amplifier can swing 3.0 Vpp at OUT $\pm$  which allows for up to 6 dB loss in any external filter between OUT $\pm$  and DIN $\pm$ .

Gain of the AGC amplifier is nominally:

 $Av1/Av2 = e^{[6.9 (V2 - V1)]}$ 

Where:

Av1, Av2 are initial and final amplifier gains.

V1, V2 are initial and final voltages on the BYP1 pin.

The minimum output current from the AGC amplifier is  $\pm 3.2$  mA. In cases where more current is required to drive a low impedance load the current can be increased by connecting load resistors Ri from OUT± to GND, as shown below.



One filter for both amplitude (DIN $\pm$  input) and time (CIN $\pm$  input) channels, or a separate filter for each may be used. If two filters are used, attention must be paid to time delays so that each channel is timed properly. A multi-pole Bessel filter is typically used for its linear phase or constant group delay characteristics.

In the amplitude channel the signal is sent to a hysteresis comparator. The hysteresis threshold level is set so that it will be tripped only by valid signal pulses and not by baseband noise. It can be fixed level or a fraction of the DIN $\pm$  voltage level.

The latter approach is accomplished by using an external filter/network between the LEVEL and HYS pins. This allows setting the AGC slow attack and decay times slow enough to minimize time channel distortion and setting a shorter time constant for the hysteresis level. The LEVEL pin output is a rectified and amplified version of DIN±, 1.0 Vpp at DIN± results in 2.0 Vop nominally, at the LEVEL pin. A voltage divider is used from LEVEL to around to set the Hysteresis threshold at a percentage of the peak DIN± voltage. For example, if DIN± is 1.0 Vpp, then using an equal valued resistor divider will result in 1.0 Vop at the HYS pin. This will result in a nominal ±0.210V threshold or a 42% threshold of a ±0.500V DIN± input. The capacitor is chosen to set an appropriate time constant. This "feed forward" technique speeds up transient recovery by allowing qualification of the input pulses while the AGC is still settling. This helps in the two critical areas of write to read and head change recovery. Some care in the selection of the hysteresis level time constant must be

exercised so as to not miss pattern (resolution) induced lower amplitude signals. The output of the hysteresis comparator is the "D" input of a D-type flip-flop. The DOUT pin provides a buffered TTL compatible comparator output signal for testing purposes or for use in the servo circuit if required.

In the time channel the signal is differentiated to transform signal peaks to zero crossings which are detected and used to trigger a bi-directional one-shot. The oneshot output pulses are used as the clock input of the D flip-flop. The COUT pin provides the one-shot output for test purposes.

The differentiator function is accomplished by an external network between the DIF+ and DIF- pins. The transfer function from CIN $\pm$  to the comparator input (not DIF $\pm$ ) is:

$$Av = \frac{-1000(Abuf)(Cs)}{2LCs^2 + C(R + 92)s + 1}$$

Where: C, L, R are external passive components 20 pF < C < 150 pF Abuf = Gain From CIN± to DIF±  $s = i\omega = i2\pi f$ 

During normal operation, the time channel clocks the D flip-flop on every positive and negative peak of the CIN $\pm$  input. The D input to the flip-flop only changes state when the DIN $\pm$  input exceeds the hysteresis comparator threshold opposite in polarity to the previous threshold exceeding peak.

The time channel, then, determines signal peak timing and the amplitude channel determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold. The delays in each of these channels to the D flip-flop inputs are well matched.

The D flip-flop output triggers a one-shot that sets the  $\overline{\text{RD}}$  output pulse width. Width is controlled by an external capacitor from the OS pin to VCC.

#### SERVO READ MODE

A position error signal (PES) is generated based on the relative amplitude of two servo signals, A and B. Several methods are made available for maintaining channel gain during servo signal processing.

#### SERVO READ MODE (Continued)

Rectified servo signal peaks are captured on hold capacitors at the HOLDA/B pins. This is accomplished by pulling LATCHA or LATCHB low for a sample period. Additionally, a hold capacitor discharge current of up to 1.0 mA can be turned on by pulling RSTA or RSTB low. The discharge current is determined by a resistor tied between CS and ground. Its magnitude is:

lcs = 2.6/(Rcs + 750) A, typ.

Where: Rcs = resistor from CS to ground

Outputs BURSTA/B & PES are referenced to an external reference applied to the VREF pin.

As noted, several methods are used to determine channel gain in Servo Read Mode. These methods make use of the data read mode AGC loop, the servo AGC loop and external or fixed AGC loop gain. Two methods are used that control the channel gain based on maintaining the sum of A & B channel amplitudes.

In one case (see Figure 1) the BYP2 pin is connected to the GAIN pin and the servo channel gain is determined by the read channel gain as controlled by the sum of the A and B amplitudes. In this case a current is sourced/sinked to/from the capacitor on the GAIN/ BYP2 pin whenever the HOLD2 pin is pulled high. The current magnitude and direction is determined by:

 $Ic = K_4[(K_5 \cdot V_{AGC2}) - V_a(DIN)pp - V_b(DIN)pp]$ Where

VAGC2 = AGC2 pin voltage

K4 = 650 μA/Vpp

K5 = 0.39 V/V

Va/b(DIN)pp = peak to peak A or B servo pattern Signal voltages at DIN±

The other case (see Figure 2) controls the channel by fixing the Read Data channel gain by taking HOLD1 low and closing the loop about the Servo Channel AGC (LOCOFF is held low for this mode).

HOLD2 is used to update the control voltage on the AGC capacitor at the BYP2 pin. This AGC function has a time constant defined by:

Time Constant = K6 • CBYP2

Where:  $K_6 = 1.64$  to 7.5 k $\Omega$ 

CBYP2 = BYP2 pin capacitor value in farads

Another method (see Figure 5) uses either a fixed voltage at the GAIN pin to determine channel gain or a gain based on preamble data amplitude. In this case no AGC methods are used that are based on servo signal amplitudes. Gain, as determined by an external voltage has been covered above. In the preamble method HOLD1 is taken low during a preamble and the channel gain, determined by that necessary to maintain DIN± as programmed by the AGC1 voltage, is held during servo data processing.

#### WRITE MODE

In Write Mode the SSI 32P544 is disabled and preset for the following Read Mode. The digital circuitry is disabled, the input AGC amplifier gain is set to maximum and the AGC amplifier input impedance is reduced.

Resetting the AGC amplifier gain and input impedance shortens system Write to Read recovery times. With the AGC gain at maximum when returning to Read mode the AGC loop is in fast attack mode.

The lowered input impedance improves settling time by reducing the time constant of the network between the SSI 32P544 and a read preamplifier such as the SSI 32R510A. Write to read timing is controlled to maintain the reduced impedance for 1.2 to 3.0 µs before the AGC circuitry is activated. Coupling capacitors should be chosen with as low a value as possible consistent with adequate bandwidth to allow more rapid settling.

#### POWER DOWN MODE

A power down mode is provided to reduce power usage during the idle periods. Taking ENABLE pin low selects this mode. Recovery from this state can be slow due to the necessity of charging external capacitors.

#### LOW VOLTAGE FAULT DETECTION

A low voltage detection circuit monitors both supplies and pulls an open collector TTL output low whenever either supply drops below their trip point.

#### MODE CONTROL

The SSI 32P544 circuit mode is controlled by the ENABLE, R/W, AGCMODE, HOLD1, HOLD2, and LOCOFF pins as shown in Table 1.

#### **Data Read Mode**

AGC active and controlled by data, Digital section active

### Data Read Mode, Hold

AGC gain held constant, Digital section active. Gain will drift higher at rate determined by CBYP1 and Hold mode discharge current.

#### Servo Read Mode I (See Figures 1 & 3)

The BYP2 and GAIN pins are tied together. Read amplifier AGC control voltage developed from sum of Servo signal levels. HOLD2 is toggled to update the control voltage after each Servo frame.

#### Servo Read Mode II (See Figures 2 & 4)

Read amplifier AGC gain held fixed (HOLD1 low). Servo AGC loop activated with HOLD2 toggled to update or hold gain based on a constant servo signal sum.

#### Servo Mode III (See Figure 5)

Read channel gain determined by voltage on GAIN pin.

#### Write

Read amplifier input impedance reduced. BYP1 pin voltage pulled low to select maximum amplifier gain. Digital section deactivated.

#### **Power Down**

Circuit switched to a low current disabled mode.

Note: When AGCMODE is switched to a low state the voltage at the BYP1 pin will be held subject to Hold mode discharge current induced drift. So, when returning to Data Read Mode, the channel gain will be the same as it was prior to AGCMODE switching or slightly higher.

| ENABLE | R/W | AGC<br>MODE | HOLD1 | HOLD2 | LOCOFF | READ PATH MODES     |
|--------|-----|-------------|-------|-------|--------|---------------------|
| 1      | 1   | 1           | 1     | -     | -      | Data Read Mode      |
| 1      | 1   | 1           | 0     | -     | -      | Data Read Mode Hold |
| 1      | 1   | 0           | -     | 1     | 1      | Servo Read Mode I   |
| 1      | 1   | 0           | -     | 0     | 1      |                     |
| 1      | 1   | 1           | 0     | 0     | 0      | Servo Read Mode II  |
| 1      | 1   | 1           | 0     | 1     | 0      |                     |
| 1      | 1   | 0           | -     | -     | -      | Servo Mode III      |
| 1      | 0   | -           | -     | -     |        | Write               |
| 0      | -   | -           | -     | -     | -      | Power Down          |

#### TABLE 1: SSI 32P544 Circuit Mode Control











FIGURE 3: Servo Read Mode I Timing Diagram



### FIGURE 4: Servo Read Mode II Timing Diagram

2



## FIGURE 5: Servo Read Mode III

## **PIN DESCRIPTIONS**

### POWER SUPPLY AND CONTROL

| NAME       | DESCRIPTION                                                                    |
|------------|--------------------------------------------------------------------------------|
| VCC        | 5 volt power supply.                                                           |
| VDD        | 12 volt power supply.                                                          |
| AGND, DGND | Analog and digital ground pins.                                                |
| R/₩*       | TTL compatible read/write control pin                                          |
| ENABLE*    | TTL compatible power up control pin. A low input selects a low power state.    |
| VFLT       | Open collector output that goes low when a low power supply fault is detected. |

## AGC GAIN STAGE

| IN+, IN-   | Analog signal input pins.                                                                     |
|------------|-----------------------------------------------------------------------------------------------|
| OUT+, OUT- | Read path AGC amplifier output pins.                                                          |
| AGC1       | Reference input voltage level for the read path AGC loop.                                     |
| AGCMODE*   | TTL compatible pin that selects the AGC loop control input. A high selects BYP1, a low GAIN.  |
| BYP1       | An AGC timing capacitor or network is tied between this pin and AGND.                         |
| GAIN       | A voltage at this pin may be used to control AGC gain.                                        |
| DECAY      | A resistor to control the AGC loop decay time constant may be tied between this pin and BYP1. |
| HOLD1*     | TTL compatible control pin that holds the read path AGC loop gain constant when low.          |

2-43

## **PIN DESCRIPTIONS** (Continued)

### DIGITAL PROCESSING STAGE

| NAME       | DESCRIPTION                                                                                  |
|------------|----------------------------------------------------------------------------------------------|
| DIN+, DIN- | Analog input to the hysteresis comparator.                                                   |
| CIN+, CIN  | Analog input to the differentiator.                                                          |
| DIF+, DIF- | Pins for external differentiating network.                                                   |
| LEVEL      | Output from full wave rectifier that may be used for input to the hysteresis-comparator.     |
| HYS        | Threshold setting input to the hysteresis-comparator.                                        |
| DOUT       | Buffered TTL output for monitoring the flip-flop D input. Provided for testing or servo use. |
| COUT       | Test point for monitoring the flip-flop clock input.                                         |
| OS         | Connection for output pulse width setting capacitor.                                         |
| RD         | TTL compatible read output.                                                                  |

### SERVO BURST CAPTURE STAGE

| LATCHA,<br>LATCHB | TTL compatible inputs that switch channels A or B into peak acquisition mode when low.                            |
|-------------------|-------------------------------------------------------------------------------------------------------------------|
| HOLDA,<br>HOLDB   | Peak holding capacitors are tied from each of these pins to AGND.                                                 |
| RSTA,<br>RSTB     | TTL compatible inputs that enable discharge of Channel A or B hold capacitors when low.                           |
| CS                | Hold capacitor discharge current magnitude is controlled by a resistor from this pin to ground.                   |
| VREF              | Reference voltage input for servo outputs.                                                                        |
| AGC2              | Reference input voltage level for the servo AGC loop.                                                             |
| BYP2              | An AGC timing capacitor or network is tied between this pin and AGND.                                             |
| HOLD2             | TTL compatible control pin that holds the servo AGC loop gain constant when low.                                  |
| BURSTA,<br>BURSTB | Buffered hold capacitor voltage outputs.                                                                          |
| PES               | Position error signal A minus B output.                                                                           |
| LOCOFF*           | TTL compatible input to select path for PES signal. (Local On/Off) Selects between AGC amp. output or A-B output. |

\* These inputs have internal pull-ups, so an open connection is the same as a high input.

## **ELECTRICAL SPECIFICATION**

### **ABSOLUTE MAXIMUM RATINGS**

Operation outside these rating limits may cause permanent damage to this device.

| PARAMETER                                                                                          | RATING                         | UNIT |
|----------------------------------------------------------------------------------------------------|--------------------------------|------|
| 5V Supply Voltage, VCC                                                                             | 6.0                            | V    |
| 12V Supply Voltage, VDD                                                                            | 14.0                           | V    |
| Pin Voltage<br>GAIN, BYP1/2, AGC1/2 LEVEL, HYS, HOLDA/B, VREF<br>BURSTA/B, PES, COUT, DIF±, OUT±   | -0.3 to VDD + 0.3              | v    |
| Pin Voltage<br>IN±, AGCMODE, HOLD1/2, ENABLE, R/W, LATCHA/B,<br>RSTA/B, CS, LOCOFF, OS, CIN±, DIN± | -0.3 to VCC + 0.3              | V    |
| Pin Voltage<br>RD, DOUT, DECAY, VFLT                                                               | -0.3 to VCC + 0.3<br>or +12 mA | V    |
| Storage Temperature                                                                                | 65 to 150                      | °C   |
| Lead Temperature (Soldering 10 sec.)                                                               | 260                            | °C   |

### **RECOMMENDED OPERATING CONDITIONS**

Currents flowing into the chip are positive.

| PARA | METER               | CONDITIONS | MIN  | NOM  | MAX  | UNIT |
|------|---------------------|------------|------|------|------|------|
| VCC  | Supply Voltage      |            | 4.5  | 5.0  | 5.5  | v    |
| VDD  | Supply Voltage      |            | 10.8 | 12.0 | 13.2 | v    |
| Та   | Ambient Temperature |            | 0    |      | 70   | °C   |

## **ELECTRICAL CHARACTERISTICS**

### POWER SUPPLY

Recommended conditions apply unless otherwise specified.

| PARAMET | TER               | CONDITIONS                                 | MIN | NOM | МАХ | UNITS |
|---------|-------------------|--------------------------------------------|-----|-----|-----|-------|
|         | CC Supply Current | Outputs unloaded,<br>ENABLE = high or open |     |     | 20  | mA    |
| ICC     | 4                 | ENABLE = low                               |     |     | 17  | mA    |
| IDD VE  | DD Supply Current | Outputs unloaded,<br>ENABLE = high or open |     |     | 90  | mA    |
| IDD     |                   | ENABLE = low                               |     |     | 25  | mA    |

## POWER SUPPLY (Continued)

| PAR                  | AMETER                                         | CONDITIONS                        | MIN | NOM | МАХ  | UNITS |
|----------------------|------------------------------------------------|-----------------------------------|-----|-----|------|-------|
| Pd Power dissipation | Tj = 145°C, ENABLE = high,<br>Outputs unloaded |                                   |     | 1.0 | w    |       |
|                      |                                                | ENABLE = low,<br>Outputs unloaded |     |     | 0.35 | w     |

### LOGIC SIGNALS

| VIL | Input Low Voltage   |              | -0.3 |                         | 0.8     | V  |
|-----|---------------------|--------------|------|-------------------------|---------|----|
| VIH | Input High Voltage  |              | 2.0  |                         | VCC+0.3 | V  |
| IIL | Input Low Current   | VIL = 0.4V   | 0.0  |                         | -0.4    | mA |
| IIH | Input Low Current   | VIH = 2.4V   |      |                         | 100     | μA |
| VOL | Output Low Voltage  | IOL = 4.0 mA |      | 4 - 14 - 1<br>- 14 - 14 | 0.4     | V  |
| VOH | Output High Voltage | IOH = 400 μA | 2.4  |                         |         | V  |
|     | Output rise time    | VOH = 2.4V*  |      |                         | 15.0    | ns |
|     | Output full time    | VOL = 0.4V*  | 1    |                         | 9.0     | ns |

\*10 - 90%, 10 pF capacitor to DGND

### MODE CONTROL

| Enable to/from Disable<br>Transition Time     | Settling time of external<br>capacitors not included<br>ENABLE pin high to/from low |          |                        | 10  | μs |
|-----------------------------------------------|-------------------------------------------------------------------------------------|----------|------------------------|-----|----|
| Read to Write Transition Time                 | $R/\overline{W}$ pin high to low                                                    | No de la |                        | 1.0 | μs |
| Write to Read<br>Transition Time              | $R/\overline{W}$ pin low to high AGC setting not included                           | 1.2      |                        | 3.0 | μs |
| AGC On to/from AGC Off<br>Transition Time     | AGCMODE pin high to/from low                                                        |          |                        | 2.0 | μs |
| HOLD1 On to/from<br>HOLD2 Off Transition Time | HOLD1 pin high to/from low                                                          |          | Bayerserie<br>Geologie | 1.0 | μs |
| HOLD2 On to HOLD2 Off<br>Transition Time      | HOLD2 pin high to/from low                                                          |          |                        | 1.0 | μs |

### WRITE MODE

| PARAMETER                      | CONDITION     | MIN | NOM | МАХ | UNIT |
|--------------------------------|---------------|-----|-----|-----|------|
| Common Mode Input<br>Impedance | R/₩ pin = low |     | 250 |     | Ω    |

### READ MODE

### READ PATH AGC AMPLIFIER

Unless otherwise specified, recommended operating conditions apply. Input signals are AC coupled to IN±. OUT± are loaded differentially with >600 $\Omega$ , and each side is loaded with < 10 pF to AGND, and AC coupled to DIN±. A 2000 pF capacitor is connected between BYP1 and AGND. AGC1 pin is open. R/W is high.

| PARAMETER                       | CONDITION                                            | MIN  | NOM | МАХ  | UNIT   |
|---------------------------------|------------------------------------------------------|------|-----|------|--------|
| Gain Range                      | 1.0 Vpp ≤ (OUT+) − (OUT-)<br>≤ 3.0 Vpp               | 4    |     | 83   | V/V    |
| Output Offset Voltage           | Over entire gain range                               | -400 |     | +400 | mV     |
| Maximum Output<br>Voltage Swing | Set by BYP1 pin                                      | 3.0  |     |      | Vpp    |
| Differential Input Resistance   | (IN+) – (IN-) = 100 mVpp<br>@ 2.5 MHz                |      | 5.0 |      | kΩ     |
| Differential Input Capacitance  | (IN+) – (IN-) = 100 mVpp<br>@ 2.5 MHz                |      |     | 10   | pF     |
| Common Mode Input               | R/₩ = high                                           |      | 1.8 |      | kΩ     |
| Impedance                       | R/W = Low                                            |      | 250 |      | Ω      |
| Input Noise Voltage             | Gain set to maximum                                  |      |     | 30   | nV/√Hz |
| Bandwidth                       | -3 dB bandwidth at maximum gain                      | 28   |     |      | MHz    |
| OUT+ to OUT- Pin Current        | No DC path to AGND                                   | ±3.0 |     |      | mA     |
| Output Resistance               |                                                      | 20   |     | 50   | Ω      |
| CMRR (Input Referred)           | (IN+) = (IN-) = 100 mVpp<br>@ 5 MHz, gain set to max | 40   |     |      | dB     |

| READ PATH AGC AMPLIFIER (Con | ontinued) |
|------------------------------|-----------|
|------------------------------|-----------|

| PARAMETER                                        | CONDITION                                                                                                   | MIN   | NOM  | МАХ   | UNIT  |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| PSRR (Input Referred)                            | VDD or VCC = 100 mVpp<br>@ 5 MHz, gain set to max                                                           | 30    |      |       | dB    |
| Externally controlled                            | K2, AGCMODE = Low                                                                                           | .89   |      | 2.3   |       |
| $AV = K_2 \cdot e^{(K_3 \cdot VGAIN)} V/V$       | K3, AGCMODE = Low                                                                                           | 1.95  |      | 2.64  |       |
| Gain pin parasitic<br>Input current              | AGCMODE & HOLD1 = low                                                                                       | 0.2   |      | +0.2  | μA    |
| (DIN+) – (DIN-) Input<br>Swing vs. AGC1 Input    | 30 mVpp ≤ (IN+) – (IN-)<br>≤ 550 mVpp<br>0.5 Vpp ≤ (DIN+) – (DIN-)<br>≤ 1.5 Vpp, AGCMODE &<br>HOLD1 = high  | 0.36  |      | 0.56  | Vpp/V |
| (DIN+) – (DIN-) Input Voltage<br>Swing Variation | 30 mVpp ≤ (IN+) – (IN-)<br>≤ 550 mVpp                                                                       |       |      | 8.0   | %     |
| AGC1 Voltage                                     | AGC1 open, V <sub>(ACC1)</sub> = 2.35V                                                                      | -5    |      | +5    | %     |
| AGC1 Pin Input Impedance                         |                                                                                                             | 5.0   |      | 8.3   | kΩ    |
| Fast Decay Threshold<br>(DIN+) – (DIN-)          | AGCMODE = high                                                                                              |       | ±0.3 |       | V     |
| Slow AGC Capacitor Discharge<br>Current          | (DIN+) – (DIN-) = 0V<br>V <sub>BYP</sub> = 4.5V                                                             |       | 4.0  |       | μA    |
| AGC Capacitor Leakage<br>Current                 | AGCMODE = high,<br>HOLD1 = low,<br>$2.5V < V_{BYP} < 5.5V$                                                  | -0.2  |      | +0.2  | μA    |
| Slow AGC Capacitor Charge<br>Current             | (DIN+) – (DIN-) = 0.75 VDC,<br>vary AGC1 until slow charge<br>begins                                        | -0.14 |      | -0.22 | mA    |
| Fast AGC Capacitor Charge<br>Current             | (DIN+) - (DIN-) = 0.75 VDC,<br>VAGC1 = 3.0V                                                                 | -1.3  |      | -2.0  | mA    |
| Fast to Slow Attack<br>Switchover Point          | [(DIN+) – (DIN-)] –<br>[(DIN+) – (DIN-)]FINAL                                                               |       | 0.2  |       | Vpp   |
| Gain Decay Time (Td)<br>(See Figure 6a)          | (IN+) – (IN-) = 300 mVpp to<br>150 mVpp @ 2.5 MHz<br>DECAY pin open, (OUT+) –<br>(OUT-) to 90% final value. |       | 50   |       | μs    |

#### READ PATH AGC AMPLIFIER (Continued)

| PARAMETER                                | CONDITION                                                                                          | MIN | NOM | МАХ | UNIT |
|------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Gain Attack Time (Ta)<br>(See Figure 6b) | R/W = low to high<br>(IN+) – (IN-) = 400 mVpp<br>@ 2.5 MHz, (OUT+) – (OUT-)<br>to 110% final value |     | 4   |     | μs   |

#### HYSTERESIS COMPARATOR

Unless otherwise specified, recommended operating conditions apply. Input (DIN+) – (DIN-) is an AC coupled, 1.0 Vpp, 2.5 MHz sine wave. 1.8 VDC is applied to the HYS pin. ENABLE and RW pins are high.

| PARAMETER                                                      | CONDITIONS                                                                          | MIN  | NOM | MAX  | UNIT  |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------|------|-----|------|-------|
| Input Signal Range                                             |                                                                                     |      |     | 1.5  | Vpp   |
| Differential Input Resistance                                  | (DIN+) – (DIN-) = 100 mVpp<br>@ 2.5 MHz                                             | 10   |     | 18.0 | kΩ    |
| Differential Input Capacitance                                 | (DIN+) – (DIN-) = 100 mVpp<br>@ 2.5 MHz                                             |      |     | 4.0  | pF    |
| Common Mode Input<br>Impedance (Both Sides)                    |                                                                                     | 2.25 |     | 5.0  | kΩ    |
| Level Pin Output Voltage<br>vs. (DIN+) – (DIN-)                | 0.6 Vpp < (DIN+) - (DIN-)<br>< 1.5 Vpp, 10K between<br>LEVEL and AGND               | 1.2  |     | 2.2  | V/Vpp |
| Level Pin Output Impedance                                     | Ilevel = 0.5 mA                                                                     |      | 180 |      |       |
| Level pin Maximum<br>Output Current                            |                                                                                     | 3.0  |     |      | mA    |
| Hysteresis Voltage at DIN±<br>vs. HYS Pin Voltage              | 1 V < HYS < 3V                                                                      | 0.16 |     | 0.25 | V/V   |
| Hysteresis threshold margin as<br>a % of V(DIN+) – (DIN-) peak | V(HYS) = some % of<br>*V(AGC) or V(LEVEL)<br>1V < V(HYS) < 3V<br>*see Figures 8 & 9 | -15  |     | +15  | %Peak |
| HYS Pin Current                                                | 1 V < HYS < 3V                                                                      | 0.0  |     | -20  | μA    |
| Comparator Offset Voltage                                      | HYS pin at AGND<br>$\leq$ 1.5 kΩ across DIN±                                        | -    |     | 10.0 | mV    |

\* In an open loop configuration where reference is V(AGC) tolerance can be slightly higher.

### **ACTIVE DIFFERENTIATOR**

Unless otherwise specified, recommended operating conditions apply. Input (CIN+) – (CIN+) is an ACcoupled, 1.0 Vpp, 2.5 MHz sine wave.  $100\Omega$  in series with 65 pF are tied from DIF+ to DIF-.

| PARAMETER                                      | CONDITIONS                                                                                        | MIN  | NOM     | MAX  | UNIT   |
|------------------------------------------------|---------------------------------------------------------------------------------------------------|------|---------|------|--------|
| Input Signal Range                             |                                                                                                   |      |         | 1.5  | Vpp    |
| Differential Input Resistance                  | (CIN+) – (CIN-) = 100 mVpp<br>@ 2.5 MHz                                                           | 10   |         | 18.0 | a kΩ a |
| Differential Input Capacitance                 | (CIN+) – (CIN-) = 100 mVpp<br>@ 2.5 MHz                                                           |      |         | 4.0  | pF     |
| Common Mode Input Impedance                    | Both sides                                                                                        | 2.25 |         | 5.0  | kΩ     |
| Voltage Gain From<br>CIN± to DIF±              | (DIF+ to DIF-) = 2 k $\Omega$                                                                     | 1.7  |         | 2.2  | V/V    |
| DIF+ to DIF- PIn Current                       | Differentiator impedance<br>must be set so as to not clip<br>the signal for this current<br>level | ±1.2 |         |      | mA     |
| Comparator Offset Voltage                      | DIF+, DIF- are AC-coupled                                                                         |      |         | 10.0 | mV     |
| COUT Pin Output Low Voltage                    | 0 ≤ IOL ≤ 0.5 mA                                                                                  |      | VDD-3.0 |      | V      |
| COUT pin Output Pulse<br>Voltage, Vнісн - VLow | $0 \le IOL \le 0.5 \text{ mA}$                                                                    |      | 0.4     |      | V      |
| COUT pin Output Pulse Width                    | 0 ≤ IOH ≤ 0.5 mA                                                                                  |      | 30      |      | ns     |



FIGURE 6: AGC Timing Diagram

#### **OUTPUT DATA CHARACTERISITICS** (See Figure 7)

Unless otherwise specified, recommended operating conditions apply. Inputs (CIN+) – (CIN-) and (DIN+) – (DIN-) are in-place as a coupled, 1.0 Vpp, 2.5 MHz sine wave.  $100\Omega$  in series with 65 pF are tied from DIF+ to DIF-. 1.8V is applied to the HYS pin. A 60 pF capacitor is tied between OS and VCC.  $\overline{\text{RD}}$  is loaded with a 4 k $\Omega$  resistor to VCC and a 10 pF capacitor to DGND. ENABLE and R/W pins are high.

| PARAMET | ER                           | CONDITIONS                                                                                                                        | MIN | NOM | МАХ | UNIT |
|---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Td1     | D Flip-Flop Set Up<br>Time   | Minimum allowable time<br>delay from (DIN+) – (DIN-)<br>exceeding hysterisis<br>point to (DIF+) – (DIF-)<br>hitting a peak value. | 0   |     |     | ns   |
| Td3     | Propagation Delay            |                                                                                                                                   |     |     | 110 | ns   |
| Td5     | Output Pulse Width Variation | Td5 = 800(Cos) @ VrD = 1.4V<br>50 pF ≤ Cos ≤ 200 pF                                                                               |     |     | ±15 | %    |
| Td3-Td4 | Pulse Pairing                | · · · · · · · · · · · · · · · · · · ·                                                                                             |     |     | 1.5 | ns   |



#### FIGURE 7: Read Mode Digital Section Timing Diagram



FIGURE 8: Feed Forward Mode





| SERVO SECTION | (Unless otherwise specified | d, recommended operating conditions apply.) |
|---------------|-----------------------------|---------------------------------------------|
|---------------|-----------------------------|---------------------------------------------|

| PARAMETER                                          | CONDITIONS                                                                                                                       | MIN           | NOM | МАХ           | UNIT     |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------|-----|---------------|----------|
| VREF Voltage Range                                 |                                                                                                                                  | 3.9           |     | 6.0           | v        |
| AGC2 Pin Voltage                                   | AGC2 Pin Open,<br>V <sub>(AGC2)</sub> = 3.4V                                                                                     | -5            |     | +5            | %        |
| AGC2 Pin Input Impedance                           |                                                                                                                                  | 5.0           |     | 9.1           | kΩ       |
| BURSTA/B pin Output<br>Voltage vs (DIN+) – (DIN-)  | $\frac{\text{LATCHA/B} = \text{Low}}{\frac{\text{VBURSTA/B} - \text{VREF}}{(\text{DIN}+) - (\text{DIN}-)}} = 1.7 \text{ V/Vp-p}$ | -6.5          |     | +6.5          | %        |
| BURSTA/B Output<br>Offset Voltage<br>VBURST - VREF | $\overline{LATCHA}/\overline{B} = Low,$<br>(DIN+) = (DIN-),<br>RCS = 38.3 k $\Omega$                                             | -80           |     | +80           | mV       |
| BURSTA - BURSTB Output<br>Offset Match             | $\overline{LATCHA}/\overline{B} = low$<br>(DIN+) = (DIN-)                                                                        | -15           |     | +15           | mV       |
| Maximum PES Pin Output<br>Voltage                  | Controlled by AGC2                                                                                                               |               |     | 5.0           | Vpp      |
| PES Pin Output Offset Voltage                      | $V_{PES} - VREF$ , (DIN+) = (DIN-)<br>LATCHA/B = Low<br>After 30 sec. temp. stable                                               | -50           |     | +50           | mV       |
| Output Resistance, BURSTA/B & PES pins             |                                                                                                                                  |               |     | 20            | Ω        |
| Hold A/B Charge Current                            | $\overline{LATCHA}/\overline{B} = Low$                                                                                           | 25            |     |               | mA       |
| HOLDA/B Discharge<br>Current Tolerance             | $\overline{\text{RSTA}/\text{B}}$ = Low,<br>ICS = 2.6V/(RSC + 750 $\Omega$ )                                                     | -15           |     | +15           | %        |
|                                                    | $\overline{\text{RSTA}/\text{B}}$ = High,<br>LATCHA/B = High                                                                     | -0.5          |     | +0.5          | μA       |
| Load Resistance<br>BURSTA/B, PES pins              | Resistors to VREF                                                                                                                | 10.0          |     |               | kΩ       |
| Load Capacitance<br>BURSTA/B, PES pins             |                                                                                                                                  |               |     | 20            | pF       |
| LATCHA/B pin set up time                           | (Tds1 in Figures 3 & 4)                                                                                                          | 150           |     |               | ns       |
| LATCHA/B pin Hold Time                             | (Tds2 in Figures 3 & 4)                                                                                                          | 150           |     |               | ns       |
| Channel A/B Discharge<br>Current Turn On time      | (Tds3 in Figures 3 & 4)                                                                                                          |               |     | 150           | ns       |
| Channel A/B discharge<br>Current Turn Off time     | (Tds4 in Figures 3 & 4)                                                                                                          |               |     | 150           | ns       |
| BYP2 Pin Parasitic Input Current                   | HOLD2 = Low<br>LOCOFF = Low<br>LOCOFF = High                                                                                     | -0.02<br>-9.0 |     | +0.02<br>+9.0 | μΑ<br>μΑ |

2

#### SERVO SECTION (Continued)

| PARAMETER                                        | CONDITIONS                                     | MIN  | NOM  | МАХ  | UNIT           |
|--------------------------------------------------|------------------------------------------------|------|------|------|----------------|
| BYP2 Pin Charge/Discharge                        | K4, HOLD2 = High                               | 487  | 650  | 813  | μ <b>Α/Vpp</b> |
| Ic = K4[(K5 • VAGC2) –<br>VA(DIN)pp - VB(DIN)pp] | K₅, HOLD2 = High                               | 0.35 |      | 0.43 | V/V            |
| *AGC Gain Range                                  | LOCOFF=Low                                     | 0.6  |      | 6.0  | V/Vpp          |
| VPES pp vs. VAGC2                                | VPES pp/VAGC2<br>LOCOFF = Low                  | 1.24 | 1.38 | 1.52 | Vpp/V          |
|                                                  | LOCOFF = High                                  | 1.42 | 1.5  | 1.58 |                |
|                                                  | VPES pp/VAGC2<br>AGC2=Open                     | 5.02 | 5.2  | 5 56 | Vpp            |
|                                                  | LOCOFF = Low                                   | 5.03 | 5.5  | 5.88 | vpp/v          |
| BURSTA/B Pin Output vs. VAGC2                    | (Va + VB - 2VREF)/Vagc2<br>LOCOFF = High       | 0.02 | 0.77 | 5.00 | V/V            |
|                                                  | Va + VB - 2VREF,<br>AGC2=Open<br>LOCOFF = High |      | 2.85 |      | V              |

\*Av = (VPES - VREF)/(Va(DIN)pp + VB(DIN)pp)

## Supply Voltage Fault Detection

| PARAMETER               | CONDITIONS                        | MIN | ТҮР | MAX  | UNIT |
|-------------------------|-----------------------------------|-----|-----|------|------|
| VDD Fault Threshold     |                                   | 9.1 |     | 10.5 | V    |
| VCC Fault Threshold     |                                   | 4.1 |     | 4.4  | V    |
| VOL Output Low          | 4.5 < VCC < 5.5V,<br>IOL = 1.6 mA |     |     | 0.4  | V    |
|                         | 1.0 < VCC < 4.5,                  |     |     | 0.4  | V    |
| IOH Output High Current | IUL = U.S IIIA                    |     |     | 25   | μA   |



## **ORDERING INFORMATION**

| PART DESCRIPTION         | ORDER NO.     | PKG. MARK |
|--------------------------|---------------|-----------|
| SSI 32P544 - 44-pin PLCC | SSI 32P544-CH | 32P544-CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457
Notes:

silicon systems\*

# **Advance Information**

July, 1990

2

## DESCRIPTION

The SSI 32P547 Read Data Processor and Servo Demodulator with Variable Pulse Slimming and Zone Filter Mux is a fully integrated bipolar circuit that detects and validates amplitude peaks in the output from a disk drive read amplifier, as well as detecting embedded servo information to provide position error signals used for read head positioning.

Time and amplitude qualification are used to provide a PECL output that accurately duplicates the time position of input signal peaks. An AGC control loop, using a dual rate charge pump, provides a constant input amplitude for the level qualifier.

## FEATURES

- Wide bandwidth AGC input amplifier
- Uses standard +12V and +5V ± 10% supplies
- Level qualification supports MFM or RLL codes
- Servo burst capture circuit for use in embedded servo
- Four input differential filter MUX
- Pulse Slimming with Variable Attenuation



**BLOCK DIAGRAM** 

### **CIRCUIT OPERATION**

Level qualification can be implemented as fixed threshold or a constant percentage that tracks signal amplitude that enhances qualification during AGC loop transients.

The Servo Demodulator consists of two peak detector channels that capture rectified servo data peaks. Buffered individual channel outputs are provided along with a difference output.

The SSI 32P547 requires standard  $\pm$ 10% tolerance +5V and +12V supplies and is available in a 52-pin Quad PLCC package.

#### MODE CONTROL

The circuit mode is controlled by the R/W, and  $\overline{HOLD}$  as shown in Table 1.

#### **READ MODE**

The circuit is placed in the read mode when the R/W pin is high or open and is disabled (write mode) when the  $R/\overline{W}$  pin is low. In the write mode the digital circuitry is disabled, the AGC amplifier gain is set to maximum and the input impedance of the input analog stage is reduced to allow more rapid settling of the input coupling capacitors from the read/write circuit (such as the SSI 32R510A) upon transition to the read mode. Write to read transition timing is controlled to allow settling of the coupling capacitors between the read/write circuit and the SSI 32P547 before the AGC circuitry is activated when going to the read mode. Coupling capacitors should be chosen with as low a value as possible consistent with adequate bandwidth to allow for more rapid settling. When the R/W, and HOLD pins are high or open the input amplifier is in the read data AGC mode and gain is controlled to keep a constant read data peak level. When the HOLD pin is pulled low the gain of the analog circuit is held at the level determined when the HOLD pin was high (the gain will slowly drift due to leakage).

#### READ DATA AUTOMATIC GAIN CONTROL CIRCUIT

In this mode an amplified head output signal, such as the output of the SSI 32R117, 32R501, or 32R510A read/write circuits, is AC coupled to the IN+ and INinputs. In the read mode the level at the Fx +/- pins is controlled by full wave rectifying the level at the summer output and comparing it to a reference level supplied at the AGC pin. When the input level at the filter outputs is greater than 125% of the desired level as set by the AGC pin, the circuit is in a fast attack mode and will supply about 1.4mA of charging current at the BYP pin. When the input level is between 125% and 100% of the desired level, the circuit enters a slower attack mode and will supply about 0.16mA of charging current. This allows the AGC to rapidly recover when going from write to read but reduces zero crossing distortion once the AGC amplifier is in range.

To reduce the effect of gain attack overshoot on settling time (due to offsets) a fast decay mode is entered if slow decay mode exceeds 1.6  $\mu$ sec (nom). Fast decay discharge current is 0.8 mA and slow decay discharge current is 4.5  $\mu$ A.

The AGC pin is internally biased so that the level at the filter input pins is 0.83 Vpp. The level at the filter input pins can be increased by tying a resistor from the AGC pin to VCC or reduced by tying a resistor from the AGC pin to GND.



Where:

V = Voltage at AGC with pin open (2.4V, nom.)

Rint = AGC pin input impedance (6.7 K $\Omega$ , typ.)

Rx = External resistor.

The new DIN+/- input target level is nominally 0.43 Vp-p/Vagc.

Gain of the AGC section in the AGC mode is approximately:

$$\left(\frac{\text{Av1}}{\text{Av2}}\right) = \exp\left[6.9 \times (\text{V2} - \text{V1})\right]$$

Where:

Av1, Av2 are initial and final amplifier gains. V1, V2 are initial and final voltages on the BYP pin.

#### **READ DATA PULSE SLIMMING CIRCUIT**

The Pulse Slimming Circuit uses an external delay line and an analog controllable Variable Attenuator to implement pulse slimming. Input biasing for this stage is accomplished by low pass filtering the signal at the

OUT+ pin with an on chip resistor and external capacitor tied to the INREF pin and using that signal as a reference to the following single ended to differential stage.

 $Freq (-3dB) = \frac{1}{2\pi RC}$ 

Where: R (lowpass) is the on-chip resistor =  $6K\Omega$ C (ext) is the external capacitor

The ratio between the gains of the attenuated and non-attenuated signal paths (K) is controlled by varying the gain of the on-chip attenuator:

K = Ko - G x V (ATTEN) / VREF2\_2 Where G is the gain factor, V (ATTEN) is the voltage applied to the ATTEN pin. VREF2\_2 is the voltage on the VREF2\_2 pin and Ko is the initial value for K when V(ATTEN) = 0.0V.

#### SELECTABLE EXTERNAL FILTER DRIVER/RECEIVER

The on-chip circuitry allows four separate filters to be used for support of constant density recording. A filter is selected by using the two TTL input filter select pins; FILT1, and FILT2. Filter selection is as follows:

| Filter1 | Filter 2 | Channel |
|---------|----------|---------|
| 0       | 0        | F11     |
| 0       | 1        | F12     |
| 1 .     | 0        | F13     |
| 1       | 1        | F14     |

#### **READ MODE DIGITIZING SECTION**

In the data path the signal is sent to a hysteresis comparator. The comparator hysteresis level can be set at a fixed level or, with the addition of an external filter network, a fraction of the signal level.

The latter approach allows setting the AGC circuit decay and slow attack times slow enough to minimize distortion of the signal going into the clocking path and setting a short time constant for the hysteresis level. Thus when switching to a head with a different output level or when switching from write to read the circuit is properly decoding data before the AGC circuit gain has settled to its final steady state value. The output of the hysteresis comparator is the "D" input of a D flip-flop. The DOUT pin provides a PECL comparator output digital signal for testing purposes and, if required, for use in the servo circuit.

In the clocking path the signal is sent to a differentiator circuit whose characteristics are set by external components. The differentiator transfer expression from Fx+/- to the comparator input (which is not the DIF+/- output) is:

$$Av = \frac{-2 \text{ Cex His}}{2 \text{ Lex Cex s}^2 + \text{ Cex } (\text{Rex} + 2\text{ Re})\text{ s} + 1}$$

Where: Ri= on chip resistors = 1.0 K $\Omega$  nominally; Re= emitter resistance seen at DIF+ or DIF- = 46  $\Omega$ nominally; Cex= external capacitor, allowable range is 20 pF to 150 pF; Rex= external resistor; Lex= external inductor.

The output of the differentiator circuit is sent to the edge trigger circuit which creates an output pulse on every zero crossing of the output of the differentiator. The output of the edge trigger is the clock input of the D flipflop. During normal system operation the differentiator circuit clocks the D flip-flop once every positive and negative peak of the input signal.

The data path D input to the flip-flop only changes state when the signal applied to the filter inputs exceeds the hysteresis comparator threshold in a polarity opposite the polarity of the peak which last exceeded the threshold. Therefore, the clocking path determines signal timing and the data path blocks spurious peaks if they do not exceed the hysteresis comparator threshold. Figure 5 shows circuit operation of the digital section. The two digital signal path delays between the Fx+, Fxinputs to the flip flop inputs are well matched.

#### SERVO BURST CAPTURE SECTION

Rectified servo data peaks are latched into the A or B servo channels by pulling the TTL compatible inputs LATCHA or LATCHB low, respectively. A chip-generated discharge current is turned on for channels A or B by pulling the TTL compatible input  $\overrightarrow{\text{RST}}$  low. The magnitude of this discharge current is set by a resistor tied to the CS pin.Outputs of the BURSTA, BURSTB, and PES are referenced to an externally generated reference applied at the VREF pin.

## **PIN DESCRIPTIONS**

### POWER SUPPLY AND CONTROL

| NAME  | I/O | DESCRIPTION                                                                                    |
|-------|-----|------------------------------------------------------------------------------------------------|
| VCC   |     | 5 Volt power supply.                                                                           |
| PEVCC |     | Collector of PECL emitter follower output which is to be connected to the 5 volt power supply. |
| VDD   |     | 12 volt power supply                                                                           |
| AGND  |     | Analog ground pin                                                                              |
| R/₩   | 1   | TTL compatible read/write control pin                                                          |

### AGC GAIN STAGE

| IN+,IN- | Analog signal input pins                                                                                 |
|---------|----------------------------------------------------------------------------------------------------------|
| OUT+    | Transconductance output for the AGC amplifier and input to the vari-<br>able attenuator                  |
| DLYIN   | Delayed input signal to the pulse slimming amplifier                                                     |
| INREF   | Reference DC voltage to the single ended to differential gain stage                                      |
| VREF2_2 | Internally generated voltage used as a reference by the external DAC used to control the attenuator gain |
| BYP     | The AGC timing capacitor is tied between this pin and AGND                                               |
| HOLD    | TTL compatible control pin which holds the input AGC amplifier AGC level when pulled low                 |
| ATTEN   | An Analog input which controls the attenuation value from 0 to 0.80 for the Variable Attenuator          |
| AGC     | Reference input voltage for the AGC circuit                                                              |

#### SERVO BURST CAPTURE STAGE

| LATCHA           | TTL inputs which initiates capture of a servo burst                                                         |
|------------------|-------------------------------------------------------------------------------------------------------------|
| LATCHB           | Peak on channel A or B when pulled low                                                                      |
| HOLDA<br>HOLDB   | Peak holding capacitors are tied from each pin to GND                                                       |
| RST              | TTL input which initiates discharge of channel A and B hold capacitors when pulled low                      |
| CS               | Pin to control magnitude of discharge current during active discharge of<br>channel A and B hold capacitors |
| VREF             | Reference level for servo circuit                                                                           |
| BURSTA<br>BURSTB | Buffered burst peak outputs                                                                                 |
| PES              | BURST_B minus BURST_A output                                                                                |

NOTE: COUT, DOUT, RSTA and RSTB are not brought out in a 44-pin package.

### DIGITAL PROCESSING STAGE

| NAME           | 1/0   | DESCRIPTION                                                                                          |
|----------------|-------|------------------------------------------------------------------------------------------------------|
| FIX±           |       | Differential filter I/O to the four external filters                                                 |
| FX±            |       |                                                                                                      |
| FILT1<br>FILT2 | I     | TTL compatible inputs to control multiplexer for selection of 1 of 4 filters                         |
| HYS            | · · · | Hysteresis level setting input to the hysteresis level detect comparator                             |
| LEVEL          |       | Provides rectified signal level for input into the hysteresis circuit                                |
| DOUT           | 0     | A Pseudo ECL D input into D flip-flop provided for testing or servo use                              |
| DIF+,DIF-      |       | Pins for external differentiator components                                                          |
| COUT           | 0     | Clock input into D flip-flop provided for testing                                                    |
| OS             |       | Pin for external capacitor in the one shot which determines read channel output one-shot pulse width |
| RD             | 0     | A Pseudo ECL (PECL) read output                                                                      |

### **TABLE 1: Mode Control**

| MODE      | R/W | HOLD | CONDITIONS                                                                                                                         |
|-----------|-----|------|------------------------------------------------------------------------------------------------------------------------------------|
| Read/AGC  | 1   | 1    | Read amp on, AGC active and controlled by data, Digital section active                                                             |
| Read/Hold | 1   | 0    | Read amp on at fixed gain, AGC level held constant<br>Digital section active                                                       |
| Write     | 0   | -    | Read amp on with reduced input impedance AGC level<br>pulled low, Digital section deactivated, BYP pin set for<br>maximum AGC gain |

## **ABSOLUTE MAXIMUM RATING**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                                                                                                       | RATING          | UNITS |
|-----------------------------------------------------------------------------------------------------------------|-----------------|-------|
| +5V Supply Voltage, VCC, PEVCC                                                                                  | 6.0             | V     |
| +12V Supply Voltage, VDD                                                                                        | 14.0            | V     |
| Pin Voltage<br>BYP, AGC, LEVEL, HYS, HOLD_A/B,<br>VREF, BURST_A/B, PES, DIF+/-, FIX±                            | -0.3 to VDD+0.3 | V     |
| Pin Voltage<br>IN+/-, HOLD, R/W, RST, ATTEN,<br>LATCHA/B, CS, OS, FILT1-2,<br>FIX±, OUT+, DLYIN, INREF, VREF2_2 | -0.3 to VCC+0.3 | V     |

#### ABSOLUTE MAXIMUM RATING (continued)

| PARAMETER                              | RATING                      | UNITS |
|----------------------------------------|-----------------------------|-------|
| RD, DOUT, COUT                         | -0.3 to VCC+0.3<br>or +12mA | V     |
| Storage Temperature                    | -65 to +150                 | °C    |
| Lead temperature<br>(soldering 10 sec) | 260                         | ٦°    |

## **RECOMMENDED OPERATING CONDITIONS**

Currents flowing into the chip are positive.

| PARAMETER               | CONDITIONS | MIN  | NOM  | ΜΑΧ  | UNIT |
|-------------------------|------------|------|------|------|------|
| VCC Supply Voltage      |            | 4.5  | 5.0  | 5.5  | v    |
| VDD Supply Voltage      |            | 10.8 | 12.0 | 13.2 | V    |
| Tj Junction Temperature |            | 25   |      | 145  | С    |
| Ta Ambient Temperature  |            | 0    |      | 70   | С    |

## **ELECTRICAL CHARACTERISTICS**

### POWER SUPPLY

Recommended conditions apply unless otherwise specified.

| PARAM | ETER               | CONDITIONS                   | MIN | NOM | МАХ  | UNIT |
|-------|--------------------|------------------------------|-----|-----|------|------|
| ICC   | VCC Supply Current | Outputs unloaded             |     |     | 50.0 | mA   |
| IDD   | VDD Supply Current | Outputs unloaded             |     |     | 80.0 | mA   |
| Pd    | Power dissipation  | Ta=70° C<br>Outputs unloaded |     |     | 1.25 | W    |

## MODE CONTROL

| PARAMETER                             | CONDITIONS                                                            | MIN | NOM | ΜΑΧ | UNITS |
|---------------------------------------|-----------------------------------------------------------------------|-----|-----|-----|-------|
| Read-to-Write<br>Transition time      | R/ $\overline{W}$ Pin High → Low                                      |     |     | 1.0 | μs    |
| Write to Read<br>Transition time      | $R/\overline{W}$ Pin Low $\rightarrow$ High AGC settling not included | 1.2 |     | 3.0 | μs    |
| Hold On ↔ Hold off<br>Transition time | HOLD Pin High ↔ Low<br>R/W Pin High                                   |     |     | 1.0 | μs    |

### LOGIC SIGNALS (HOLD, FILT1-2, R/W, LATCHA, B, RST Pins)

| PARAMETER              | CONDITIONS | MIN  | NOM | МАХ     | UNITS |
|------------------------|------------|------|-----|---------|-------|
| VIL Input Low Voltage  |            | -0.3 |     | 0.8     | V     |
| VIH Input High Voltage |            | 2.0  |     | VCC+0.3 | v     |
| IIL Input Low Current  | VIL = 0.4V | 0.0  |     | * -0.8  | mA    |
| IIH Input High Current | VIH = 2.4V |      |     | 100     | μA    |

\*For RST only.

## PECL OUTPUT: RD, DOUT PINS

| PARAMETER           | CONDITIONS | MIN      | NOM | MAX       | UNITS |
|---------------------|------------|----------|-----|-----------|-------|
| Output Low Voltage  |            |          |     | VCC-1.625 | v     |
| Output High Voltage |            | VCC-1.02 |     |           | V     |
| Output Rise Time    | 10 to 90 % |          |     | 5.0       | ns    |
| Output Fall Time    | 90 to 10 % |          |     | 5.0       | ns    |

\*Output load is a 2.5 K $\Omega$  resistor to GND, and a 5 pF capacitor to ground.

### **AUTOMATIC GAIN CONTROL CIRCUIT**

All of the measurements in the AGC gain mode are made with the following conditions unless otherwise stated:

- 1. The circuit is in the read mode ( $R/\overline{W}$ , and  $\overline{HOLD}$  pins high).
- 2. The circuit is connected as in figure 4.
- 3. The amplifier inputs, IN+ and IN- , are AC coupled.
- 4. The OUT+ pin is loaded with 100  $\Omega$  to Vcc and Fx+, Fx- 200 $\Omega$  each to VDD.
- 5. A 2000 pF capacitor is tied between BYP and GND.
- 6. The AGC pin is left open.

## READ DATA MODE

| PARAMETER                               | CONDITIONS                                       | MIN  | NOM | МАХ | UNIT |
|-----------------------------------------|--------------------------------------------------|------|-----|-----|------|
| Slow AGC Capacitor<br>Discharge Current | V(Fx+ - Fx-)=0.0                                 |      | 4.5 |     | μA   |
| Fast AGC Capacitor<br>Discharge Current | V(Fx+ -Fx-)=0.0                                  |      | 0.8 |     | mA   |
| Fast Decay Hold Off Time                | Slow Attack Threshold<br>Not Reached             | 0.7  | 1.6 | 3.0 | μs   |
| AGC Capacitor<br>Leakage Current        | $R/\overline{W}$ pin high, $\overline{HOLD}$ low | -0.2 |     | 0.2 | μA   |

## ELECTRICAL CHARACTERISTICS (continued)

## READ DATA MODE (continued)

| PARAMETER                                             | CONDITIONS                                                                    | MIN   | NOM  | MAX   | UNIT  |
|-------------------------------------------------------|-------------------------------------------------------------------------------|-------|------|-------|-------|
| Slow AGC Capacitor Charge<br>Current                  | V(Fx+ - Fx-)=0.41 Vdc,<br>Vary V(AGC) until slow<br>discharge begins          | -0.14 |      | -0.22 | mA    |
| Fast AGC Capacitor Charge<br>Current                  | V(Fx+ - Fx-)=0.8 Vdc<br>V(AGC)=3.0V, Vary AGC until<br>fast charge begins     | -1.3  |      | -2.0  | mA    |
| Fast $\rightarrow$ Slow Attack Switchover<br>Point    | V(Fx+ - Fx-)<br>V(Fx+ - Fx-) Final;<br>AGC pin open                           |       | 0.15 |       | V     |
| Gain Attack Time<br>(Ta) See Fig. 1                   | R/W = low → high, Vin=400 mVpp @ 2.5 Mhz,V(Fx) to 110%final value             |       | 4    |       | μs    |
| Fx+ - Fx- Input Voltage Swing vs<br>AGC Input Voltage | 15 mVpp < V(IN+ - IN-)<br>< 250 mVpp,<br>0.4 Vpp < V(Fx+ - Fx-)<br>< 1.25 Vpp | 0.25  |      | 0.48  | Vpp/V |
| Fx+ - Fx- Input Voltage Swing<br>Variation            | 15 mVpp < V(IN+ - IN-)<br>< 250 mVpp<br>0.4 Vpp < V(Fx+ - Fx-)<br>< 1.25 Vpp  |       |      | 8.0   | %     |
| AGC Pin Input Impedance                               |                                                                               | 5.0   |      | 8.3   | ΚΩ    |
| AGC Pin Voltage                                       | AGC pin open                                                                  | 2.28  | 2.4  | 2.52  | V     |

### AGC AMPLIFIER CHARACTERISTICS

| Gain Range                                  | Z Load = 100Ω                                             | 0.3 |                   | 16.5 | V/V                 |
|---------------------------------------------|-----------------------------------------------------------|-----|-------------------|------|---------------------|
| Output DC Voltage Variation                 | V(OUT+) DC level from min.<br>to max gain V(IN+) = V(IN-) |     |                   | ±150 | mV                  |
| Maximum Output Voltage Swing<br>on OUT+ pin |                                                           |     |                   | 360  | mVpp                |
| Differential Input Resistance               | V(IN+ - IN-)=100 mVpp<br>@ 2.5 Mhz                        |     | 5.0               |      | KΩ                  |
| Differential Input Capacitance              | V(IN+ - IN-)=100 mVpp<br>@ 2.5 Mhz                        |     |                   | 10.0 | pF                  |
| Common Mode Input Impedance (Both Sides)    | R/₩ pin = high<br>R/₩ pin = low                           |     | 1.8<br>250        |      | ΚΩ<br>Ω             |
| Input Noise                                 | Gain set to 16 V/V                                        |     | en de la companya | 25   | <u>_nV</u><br>√(Hz) |

## AGC AMPLIFIER CHARACTERISTICS (continued)

| PARAMETER                                          | CONDITIONS                                                                    | MIN | NOM | MAX | UNIT |
|----------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| Bandwidth                                          | Transconductance (lout/Vin)<br>± 3 dB bandwidth                               | 40  |     |     | MHz  |
| Common Mode Rejection Ratio<br>(Input Referred)    | V(IN+) = V(IN-) = 100 mV,<br>5 Mhz, Gain set to 16 V/V                        | 40  |     |     | dB   |
| Output DC Current on OUT+ Pin                      | IN+, IN- Shorted Together                                                     | TBD | 4.5 |     | mA   |
| Output Impedance, OUT+ Pin                         |                                                                               | TBD | 50  |     | KΩ   |
| Allowable DC Load Resistance<br>To VCC on OUT+ Pin |                                                                               | 88  |     | 112 | Ω    |
| Allowable AC Load<br>Impedance on OUT+ Pin         |                                                                               | 88  |     | 112 | Ω    |
| Power Supply Rejection<br>Ratio (input referred)   | $\Delta V(VDD)$ or $\Delta V(VCC) =$<br>100 mVpp, 5mHz, gain set<br>at 16 V/V | 22  |     |     | dB   |

## PULSE SLIMMER, EXTERNAL FILTER DRIVERS AND VARIABLE ATTENUATOR

| PARAMETER                           | CONDITIONS                                          | MIN  | NOM  | МАХ  | UNIT |
|-------------------------------------|-----------------------------------------------------|------|------|------|------|
| R (low pass) Internal               |                                                     | 5    |      | 9    | KΩ   |
| Gain from OUT+ pin to (F1x+ - F1x-) | V (ATTEN) = 0.0 VREF2_2                             |      | 9    |      | V/V  |
| Attenuator Gain<br>Ratio Range      | $K = \frac{Av (attenuated)}{Av (non - attenuated)}$ | 0.05 | 0.83 | 0.84 |      |
|                                     | K = Kmin<br>K = Kmax                                | 0.84 |      | 0.05 |      |
| Gain Factor G Tolerance             | G = 0.82, V(ATTEN) =<br>VREF2_2                     | -2.5 |      | +2.5 | %    |
| Initial K, Ko Tolerance             | Ko = 0.83, V(ATTEN) = 0.0                           | -1.5 |      | +1.5 | %    |
| Attenuator Gain K Ratio Linearity   | 0.0 < V(ATTEN) < VREF2_2                            | -0.0 |      | -3.5 | %    |
| OUT+ to INREF pin resistance        | C (INREF) = .01µF                                   | 5    |      | 9    | ι ΚΩ |
| Output Voltage Ref<br>VREF2_2 Pin   | lload =7mA                                          | 1.95 | 2.28 | 2.45 | V    |
| Output Voltage Ref<br>VREF2_2 Pin   | lload =7mA                                          | ,    | 4    |      | Ω    |
| Output Current<br>Load VREF2_2 Pin  |                                                     |      | 7    | -1.0 | mA   |
| Maximum Output Voltage Swing        |                                                     | 1.25 |      |      | Vpp  |
| Input Resistance OUT+ Pin           |                                                     |      | 50   |      | KΩ   |
| Input Capacitance OUT+ Pin          |                                                     |      | 5    |      | pF   |

## ELECTRICAL CHARACTERISTICS (continued)

### PULSE SLIMMER AND EXTERNAL FILTER DRIVERS

| PARAMETER                                     | CONDITIONS                                                               | MIN | NOM | МАХ | UNIT |
|-----------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| Input Resistance DLYIN Pin                    |                                                                          |     | 200 |     | KΩ   |
| Input Capacitance DLYIN Pin                   |                                                                          |     | 5   |     | pF   |
| Bandwidth                                     | Transconductance<br>I(FIX± 1V(out+)                                      | 40  |     |     | MHz  |
| Allowable External<br>DC Load Resistance      | FIX± to VDD                                                              | 190 |     | 210 | Ω    |
| Power Supply Rejection Ratio (Input Referred) | $\Delta V$ (12) or $\Delta V$ (5) = 100 mVpp,<br>5 MHz Delayline Shorted | 45  |     |     | dB   |
| Input Resistance ATTEN Pin                    |                                                                          |     | 200 |     | KΩ   |
| Input Bias Current ATTEN Pin                  |                                                                          |     | 8   |     | μA   |

#### **READ MODE DIGITIZING SECTION**

All of the measurements in the read mode digital section are made with the following conditions unless otherwise stated:

- 1. The circuit is in the read mode ( $R/\overline{W}$  pin is high).
- 2. The Filter input pins, (Fx+, Fx-) receive AC coupled 2.5 MHz, 0.83 Vpp sine wave input signal.
- 3. 100  $\Omega$  in series with 65 pF are tied between DIF+ and DIF-.
- 4. A 1.8 Vdc voltage is applied to the HYS pin.
- 5. OS is tied to the 5V supply with a 60 pF capacitor, Cos.
- 6. The  $\overline{\text{DOUT}}$  pin is loaded with a 2.5 K $\Omega$  resistor to GND volts and a 5 pF capacitor to GND.
- 7. The RD pin is loaded with a 2.5 K $\Omega$  resistor to GND volts and a 5 pF capacitor to GND.

### SUMMER AND BUFFER

| PARAMETER                      | CONDITIONS                               | MIN | NOM       | MAX                    | UNIT |
|--------------------------------|------------------------------------------|-----|-----------|------------------------|------|
| Input Signal Range             | V(Fx+ - Fx-)                             |     |           | 1.25                   | Vpp  |
| Differential Input Resistance  | V(Fx+ -Fx-)<br>=100 mVpp DC              | 10  |           | 18                     | KΩ   |
| Differential Input Capacitance | V(Fx+ - Fx-)<br>=100 mVpp @2.5 MHz       |     |           | 4.0                    | pF   |
| Common Mode Input<br>Impedance | On all Fx+ to Fx-<br>Fx+/- tied together | 2.5 |           | 4.5                    | KΩ   |
| Bandwidth                      | V(DIFI)<br>V(FXI)                        | 45  | Geografia | ana<br>Ang<br>Shan Ang | MHz  |

#### HYSTERESIS COMPARATOR CIRCUIT

| PARAMETER                                                                      | CONDITIONS                                                                                    | MIN  | NOM | МАХ  | UNIT  |
|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|-----|------|-------|
| LEVEL Pin Output<br>Voltage vs Fx+ - Fx- Input<br>Voltage                      | 0.4 < V(Fx+ -Fx-)<br>< 1.25 Vpp, 10 K $\Omega$<br>between LEVEL pin and GND                   | 1.5  |     | 3.0  | V/Vpp |
| LEVEL Pin Output Impedance                                                     | I(LEVEL) = 0.5 mA                                                                             |      | 180 |      | Ω     |
| LEVEL Pin Maximum<br>Output Current                                            |                                                                                               | 3.0  |     |      | mA    |
| Comparator and Summer<br>Offset Voltage                                        | HYS pin at GND,<br>≤1.5 KΩ across Fx+,Fx                                                      |      |     | 20.0 | mV    |
| Input referred Hysteresis Voltage<br>(at Fx+ - Fx- Pins) vs HYS Pin<br>Voltage | 1 V < V(HYS) < 3 V                                                                            | 0.16 |     | 0.25 | V/V   |
| Hysteresis threshold margin as<br>a % of V(Fx+ - Fx-) peak                     | V(HYS) = At a typical of 60%<br>*V(AGC) or V(LEVEL)<br>1V < V(HYS) < 3V<br>*see figures 2 & 3 | -15  |     | +15  | %Peak |
| HYS Pin Input Current                                                          | 1 V < V(HYS) < 3 V                                                                            | 0.0  |     | -20  | μA    |

\* In an open loop configuration where reference is V(AGC) tolerance can be sightly higher.

## DIFFERENTIATOR CIRCUIT

| Voltage Gain from<br>Fx+/- to DIF+/-                                                | R(DIF+ to DIF-)<br>= 2.0 KΩ                                                                                                       | 2.0  |         | 3.06            | V/V |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|---------|-----------------|-----|
| DIF+ to DIF- Pin Current                                                            | Differentiator impedance must<br>be set so as to not clip the<br>signal for this current level                                    | ±1.3 |         |                 | mA  |
| Comparator Offset Voltage                                                           | DIF+, DIF- AC coupled<br>not measured                                                                                             |      |         | 10.0            | mV  |
| COUT Pin Output Low Voltage                                                         | $0.0 \le \text{ lol} \le 0.5 \text{ mA}$                                                                                          |      | VDD-3.0 |                 | V   |
| COUT Pin Voltage<br>Pulse Voltage<br>V(high) - V(low)                               | 0.0 ≤ loh ≤ 0.5 mA                                                                                                                |      | +0.4    |                 | V   |
| COUT Pin Voltage Pulse Width                                                        | $0.0 \leq \text{ loh} \leq 0.5 \text{ mA}$                                                                                        |      | 30      |                 | ns  |
| Required DFF Set-up Time,<br>Td1 in Fig.∶6                                          | Minimum allowable time delay<br>from V(Fx+,Fx-) exceeding<br>hysteresis point to<br>V(DIF+,DIF-) hitting peak<br>value peak value | 0    |         | ан<br>1917 - Ал | ns  |
| Propagation Delay, Td3 in Fig. 6                                                    |                                                                                                                                   |      |         | 110             | ns  |
| One-shot Capacitor Value (Cos)                                                      | et al de la companya                    | 20   |         | 200             | pF  |
| Output Data Pulse<br>Width and Pulse<br>Width Variation at<br>RD Pin, Td5 in Fig. 6 | Td5 = 900 x Cos<br>@ V(RD) = 50%<br>20 ≤ Cos ≤ 200 pF                                                                             |      |         | ±15             | %   |

## ELECTRICAL CHARACTERISTICS (continued)

### **READ DIGITAL SECTION AS SYSTEM**

| PARAMETER                           | CONDITIONS                             | MIN | NOM | MAX | UNIT |
|-------------------------------------|----------------------------------------|-----|-----|-----|------|
| Pulse Pairing<br> Td3 - Td4  Fig. 6 | 0.83 Vpp into Fx+/- pins<br>at 2.5 MHz |     |     | 1.5 | ns   |
|                                     | 0.83 Vpp into Fx+/- pins<br>at 9.0 MHz |     |     | 1.0 | ns   |

## SERVO BURST CAPTURE CIRCUIT

All of the measurements are made with the following conditions unless otherwise stated:

- 1. The circuit is connected as in Fig. 5.
- 2. A and B bursts are sampled onto BURSTA and BURSTB pins.

| PARAMETER                                                            | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MIN  | NOM | МАХ  | UNIT |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| VREF Voltage Range                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3.9  |     | 6.0  | v    |
| BURSTA, BURSTB<br>Pin Output Voltage<br>vs (Fx+ - Fx-) Input Voltage | $AV = \frac{V(BURST) - VREF}{V(Fx + -Fx -)} = 2.6 V / Vpp$<br>LATCHA or LATCHB = Low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 14   |     | ±11  | %    |
| BURSTA, BURSTB<br>Output Offset Voltage                              | V(BURST) - V(VREF),<br>LATCHA, LATCHB Low,<br>V(Fx+) = V(Fx-), RCS =<br>38.3 K $\Omega$ , or RST low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |     | ±50  | mV   |
| BURSTA - BURSTB<br>Output Offset<br>Voltage Match                    | V(BURSTA)-V(BURSTB),<br>LATCHA, LATCHB Low,<br>V(Fx+) = V(Fx-)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |     | ±15  | mV   |
| PES Pin Output<br>Offset Voltage                                     | V(PES) - V(VREF),<br>LATCHA, LATCHB Low,<br>V(Fx+) = V(Fx-)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |     | ±50  | mV   |
| PES Pin Output Voltage<br>vs. Va(Fx)pp - Vb(Fx)pp                    | AV = $\frac{V(PES) - VREF}{Va(Fx)pp - Vb(Fx)pp}$ = 2.6V / Vpp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |     | ±15  | %    |
| Output Resistance<br>BURSTA, BURSTB PES pins                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |     | 20.0 | Ω    |
| HOLDA/B Charge Current                                               | A second s | 25   |     |      | mA   |
| HOLDA/B Discharge Current                                            | RST = Low;<br>Idis = 2.6/(RCS + 750)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -15  |     | +15  | %    |
|                                                                      | RST = High,<br>LATCH_A/B = High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |     | ±0.5 | μA   |
| Load Resistance;<br>BURSTA/B,PES pins                                | Resistor to VREF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10.0 |     |      | KΩ   |
| Load Capacitance;<br>BURSTA/B,PES pins                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |     | 20.0 | pF   |

## SERVO BURST CAPTURE CIRCUIT (continued)

| PARAMETER                                                       | CONDITIONS | MIN | NOM | МАХ | UNIT |
|-----------------------------------------------------------------|------------|-----|-----|-----|------|
| LATCHA/B Pin Setup Time<br>(Tds1 in Fig. 2)                     |            | 150 |     |     | ns   |
| LATCHA/B Pin Hold Time,<br>(Tds2 in Fig. 2)                     |            | 150 |     |     | ns   |
| Channel A/B Discharge Current<br>Turn On Time (Tds3 in Fig. 2)  |            |     |     | 150 | ns   |
| Channel A/B Discharge Current<br>Turn Off Time (Tds4 in Fig. 2) |            |     |     | 150 | ns   |



## FIGURE 1: AGC Timing Diagram



#### FIGURE 2: Servo Timing Diagram













High Performance Pulse Detector SSI 32P547

2-71



FIGURE 6: Read Mode Digital Section Timing Diagram



FIGURE 7: Expected Nominal Voltage Levels

### **PACKAGE PIN DESIGNATIONS**

CAUTION: Use handling procedures necessary for a static sensitive component.

(Top View)



52 Pin Leaded Chip Carrier

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



silicon systems\*

# **Advance Information**

July, 1990

2

### DESCRIPTION

The SSI 32P548 is a low power, high performance Pulse Detection, Data Synchronization combination device. This device is designed for use in low power applications requiring +5V only power supplies. The pulse detection portion of this device detects and validates amplitude peaks in the output from a disk drive read amplifier, as well as detecting embedded servo information to provide position signals used for read head positioning. The data synchronization portion is a 2.7 data synchronizer with window shift and write pre-compensation capability. The SSI 32P548 achieves low system operating power three ways, with a low operating power (+5V only design) and with two independent power down modes. Mode 1 is a complete shutdown or sleep mode. Mode 2 is a low power mode for use while acquiring servo, where all circuitry not associated with obtaining servo information is powered down. The SSI 32P548 is available in a 52-pin fine pitch QFP, and 68-pin PLCC.

## FEATURES

- Highly Integrated Pulse Detector and Data Synchronizer
- +5V only Power Supplies
- Low Power <750 mW (max)</li>
- Dual Power Down Modes
- Dual Servo Burst Channels with Position Error Signal
- Low Pulse Pairing (≤ ±1 ns)
- 5-12 Mbit/s operation



CAUTION: Use handling procedures necessary for a static sensitive component.

## **CIRCUIT OPERATION**

### PULSE DETECTOR SECTION

#### **READ MODE**

In read mode the SSI 32P548 is used to process either data or servo signals. In the Data Read Mode the input signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks. In the servo read mode the input signal is amplified and rectified. Two servo burst channels are available that provide A and B burst levels.

#### DATA READ MODE

An amplified head output signal is AC coupled to the IN+ and IN- pins of the AGC amplifier. Gain control is accomplished by full wave rectifying and amplifying the [(DIN+)-(DIN-)] voltage level and comparing it to a reference voltage level at the AGC pin.

The SSI 32P548 contains a dual rate attack charge pump. The value of the attack current is dependent on the instantaneous level at DIN±. For signal levels above 125% of the desired level a fast attack mode is invoked that supplies a 1.3 mA charge current to the network on the BYP pin. Between 125% and 100% of the desired level the circuit enters a slow attack mode and supplies 0.18 mA of charge current to the BYP pin.

Two decay modes are available and are automatically controlled within the device.

Upon a switch to write mode, the device will hold the gain at its previous value. When the device is then switched back to read mode the AGC holds the gain and stays in a low impedance state for 0.9  $\mu$ s. It then switches into a fast/slow attack mode if the new gain required is less than the previously held gain or a fast decay mode if the gain required is more than its previous value. The fast decay current is 0.12 mA and stays on 0.9  $\mu$ s. After the 0.9  $\mu$ s time period the device stays in a steady state slow attack, slow decay mode. The slow decay discharge current is 4.5  $\mu$ A.

The AGC pin is internally biased so that the target differential voltage input at  $DIN\pm$  is 1.0 Vp-p under nominal conditions. The voltage on this pin can be modified by tying a resistor between AGC and GND or VPA. A resistor to GND decreases the voltage level, while a resistor to VPA increases it. The resulting AGC



#### FIGURE 1: AGC Voltage

voltage level is shown in Figure 1; where:

V = Voltage at AGC w/pin open (2.3V, nom)

Rint = AGC pin input impedance (2.5 k $\Omega$ , typ)

Rext = External resistor

The new DIN  $\pm$  input target level is nominally 0.45 Vp-p/ Vagc.

The maximum AGC amplifier output swing is 3.0 Vp-p at OUT±, which allows for up to 6dB loss in any external filter between OUT± and DIN±.

AGC gain is a linear function of the BYP-pin voltage (VBYP) as shown in Figure 2.



#### FIGURE 2: AGC Gain

The AGC amplifier has an open collector output and can sink 4.0 mA. For correct operation to the gain range the outputs should be pulled up to VPA through a  $340\Omega$  resistor as shown in Figure 3.



**FIGURE 3: AGC Filter** 

In the 52-pin package configuration CIN+ and DIN+ will be bonded together, likewise CIN- and DIN- will be bonded together. In this situation one filter must be used for both time and amplitude channels. A multipole Bessel filter is typically used for its linear phase or constant group delay characteristics.

In the amplitude channel the signal is sent to a hysteresis comparator. The hysteresis threshold level is set so that it will be tripped only by valid signal pulses and not by baseband noise. It can be fixed level or a fraction of the DIN $\pm$  voltage level.

The latter approach is accomplished by using an external filter/network between the LEVEL and HYS pins. This allows setting the AGC slow attack and decay times slow enough to minimize time channel distortion and setting a shorter time constant for the hysteresis level. The LEVEL pin output is a rectified and amplified version of DIN±, 1.0 p-p at DIN± results in 1.0 Vo-p nominally, at the LEVEL pin. A voltage divider is used from LEVEL to ground to set the Hysteresis threshold at a percentage of the peak DIN± voltage. For example, if DIN± is 1.0 Vp-p, then using an equal valued resistor divider will result in 0.5 Vpk at the HYS pin. This will result in a nominal ±0.18V threshold or a 36% threshold of a ±0.500V DIN± input. The capacitor is chosen to set an appropriate time constant. This "feed forward" technique speeds up transient recovery by allowing qualification of the input pulses while the AGC is still settling. This helps in the two critical areas of write to read and head change recovery. Some care in the selection of the hysteresis level time constant must be exercised so as to not miss pattern (resolution) induced lower amplitude signals. The output of the hysteresis comparator is the "D" input of a D-type flip-flop. The DOUT pin is a comparator output signal for testing purposes only.

In the time channel the signal is differentiated to transform signal peaks to zero crossings which are detected and used to trigger a bi-directional one-shot. The oneshot output pulses are used as the clock input of the D flip-flop. The COUT pin provides the one-shot output for test purposes.

The differentiator function is accomplished by an external network between the DIF+ and DIF- pins. The transfer function from CIN $\pm$  to the comparator input (not DIF $\pm$ ) is:

$$Av = \frac{-2000CS}{LCS^2 + C(R+92)s+1}$$
  
where: C, L, R are external passive components  
20 pF < C < 150 pF  
s=i\omega = i2\pi f

During normal operation, the time channel clocks the D flip-flop on every positive and negative peak of the CIN± input. The D input to the flip-flop only changes state when the DIN± input exceeds the hysteresis comparator threshold opposite in polarity to the previous threshold exceeding peak.

The time channel, then, determines signal peak timing and the amplitude channel determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold. The delays in each of these channels to the D flip-flop inputs are well matched.

#### SERVO READ MODE

A position error signal (PES) is generated based on the relative amplitude of two servo signals, BURST A and BURST B.

Rectified servo signal peaks are captured on hold capacitors at the HOLDA/B pins. This is accomplished by pulling LATCHA or LATCHB low for a sample period. Additionally, a hold capacitor discharge current of up to 1.5 mA can be turned on by pulling RSTA/RSTB low.

Outputs BURSTA/B and PES are referenced to an internal reference supplied by the VREF pin.

#### WRITE MODE

In Write Mode the SSI 32P548 Pulse Detector section is disabled and preset for the following Read Mode. The digital circuitry is disabled, the input AGC amplifier gain is held at its previous value and the AGC amplifier input impedance is reduced.

Holding the AGC amplifier gain and reducing input impedance shortens system Write to Read recovery times.

The lowered input impedance improves settling time by reducing the time constant of the network between the SSI 32P548 and a head preamplifier such as the SSI 32R1200R. Write to read timing is controlled to maintain the reduced impedance for 0.9  $\mu$ s before the AGC circuitry is activated. Coupling capacitors should be chosen with as low a value as possible consistent with adequate bandwidth to allow more rapid settling.

#### DATA SYNCHRONIZER SECTION

The SSI 32P548 is designed to perform data synchronization and write precompensation in rotating memory systems which utilize a 2, 7 RLL and MFM encoding format. In the Read Mode the SSI 32P548 performs Data Synchronization, and Preamble Detect. In the Write Mode, the SSI 32P548 performs write precompensation. The interface electronics and architecture of the SSI 32P548 have been optimized for use as a companion device to the WD 42C22 controllers.

The SSI 32P548 can operate with data rates ranging from 5 to 12 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA2. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

#### $RR = 50/DR - 1.7 (k\Omega)$

Where: DR = Data Rate in Mbit/s

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32P548 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated.

The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 4 depicts the average output current as function of the input phase error (relative to the VCO period.)

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 1. RG is an asynchrouous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

#### READ OPERATION

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develp the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the Read Data input and low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of Read Data. RRC is generated from the rising edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, RRC is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of RRC.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mappings, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL, WSD, WSO, WS1) as described in Table 2. In application not utilizing this feature, WSL should be left open or connected to VPA2, while WSD, WS0, and WS1 can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 6. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 TORC \left( 1 - \frac{790 + R}{1450 + R} \right)$$

Where: R is in  $\Omega$ 

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When RG transitions, the VCO is stopped momentarily, then restared in an accurate phase alignment with the next PLL reference input pulse. By minimizing the phase alignment in this manner (phase error  $\leq 0.5$  rads), the acquisition time is substantially reduced.

#### PREAMBLE DETECTION

Preamble detection timing is set by the sum of the 1/4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to exceed the preamble bit spacing. Therefore, a continuous stream of input pulses at the preamble pulse rate keeps the SDO high, and a longer bit cell time input period allows the one-shot to time out producing a low at SDO.

#### WRITE OPERATION

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The magnitude of the time shift, TC, is determinded by an external R-C network on the PCS pin given by:

TC = 0.155 Rp Cp

Direction of the time shift is determined by the state of the EARLY and LATE inputs.

#### POWER DOWN MODE

Two power down modes are provided to reduce power usage during the idle periods. Taking PDWN1 low causes the device to go into complete shutdown, and taking the PDWN2 pin low shuts down all functions not required for servo aquisition.

#### MODE CONTROL

The SSI 32P548 circuit mode is controlled by the PDWN1, PDWN2, HOLD, RG, and WG pins as shown in Table 1.

| WG | RG | HOLD | PDWN1 | PDWN2 |                                                               |
|----|----|------|-------|-------|---------------------------------------------------------------|
| 0  | 0  | 1    | 1     | 1     | Read Mode VCO Locked to XTAL                                  |
| 0  | 1  | 1    | 1     | 1     | Read Mode VCO Locked to Read Data                             |
| 0  | Х  | 0    | 1     | 1     | Read Mode AGC gain held constant*                             |
| 1  | 0  | x    | 1     | 1     | Write Mode AGC gain held constant*<br>Input impedance reduced |
| Х  | Х  | Х    | 0     | Х     | Power Down 1 - Power shutdown mode                            |
| х  | х  | Х    | 1     | 0     | Power Down 2 - Servo mode                                     |

#### TABLE 1: Mode Control

\* AGC gain will drift at a rate determined by BYP and Hold mode discharge current.

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | . 0 |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | 1   |
|                          |     |     |     |

**TABLE 2: Decode Window Symmetry Control** 







FIGURE 5: Data Synchronization Waveform Diagram



FIGURE 6: Decode Window

## **PIN DESCRIPTION**

| NAME               | TYPE | DESCRIPTION                                                                                                                                     |
|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| VPA1               | 1    | Analog (+5V) power supply for pulse detector.                                                                                                   |
| AGND1              | I    | Analog ground pin for pulse detector block.                                                                                                     |
| VPA2               | I    | Analog (+5V) supply pin for data synchronizer block.                                                                                            |
| AGND2              | 1    | Analog ground pin for data synchronizer block.                                                                                                  |
| VPD                | 1    | Digital (+5V) power supply pin.                                                                                                                 |
| DGND               | I    | Digital ground pin.                                                                                                                             |
| IN+, IN–           | 1    | Analog signal input pins.                                                                                                                       |
| OUT+, OUT-         | 0    | Read path AGC Amplifier output pins.                                                                                                            |
| DIN+, DIN- *       | 1    | Analog input to the hysteresis comparator.                                                                                                      |
| CIN+, CIN- *       | 1    | Analog input to the differentiator.                                                                                                             |
| DIF+, DIF-         | 1/0  | Pins for external differentiating network.                                                                                                      |
| COUT               | 0    | Test point for monitoring the flip-flop clock input.                                                                                            |
| DOUT               | 0    | Test point for monitoring the flip-flop D-input.                                                                                                |
| RDO                | 0    | Test point for ECL like read data prior to input to the data synchronizer.                                                                      |
| ВҮР                | 1/0  | An AGC timing capacitor or network is tied between this pin and AGND1.                                                                          |
| AGC                | 1    | Reference input voltage for the read data AGC loop.                                                                                             |
| LEVEL              | 0    | Output from fullwave rectifier that may be used for input to the hysteresis comparator.                                                         |
| HYS                | - I  | Hysteresis level setting input to the hysteresis comparator.                                                                                    |
| HOLD               | 1    | TTL compatible pin that holds the AGC gain when pulled low.                                                                                     |
| LATCHA, LATCHB     | 1    | TTL compatible inputs that switch channel A or B into peak acquistion mode when low.                                                            |
| RST, RSTA, RSTB ** | 1    | TTL compatible input that enables the discharge of channels A & B hold capacitors when held low.                                                |
| CS***              |      | Hold capacitor discharge current magnitude is controlled by a resistor from this pin to VPA or GND. If left open the default current is 1.5 mA. |
| HOLDA, HOLDB       | I/O  | Peak holding capacitors are tied from each of these pins to AGND1.                                                                              |
| VREF               | 0    | Reference voltage for Servo outputs.                                                                                                            |
| BURSTA, BURSTB     | 0    | Buffered hold capacitor voltage outputs.                                                                                                        |
| PES                | 0    | Position error signal, A minus B output.                                                                                                        |
| PDWN1              | 1    | Low state on this pin puts the device in a low power "off" state.                                                                               |
| PDWN2              | I    | Low state on this pin disables all circuitry not required for use during Servo mode.                                                            |
| XTAL1, XTAL2       | 1    | Crystal oscillator connections: if a crystal oscillator is not desired, XTAL1 may be driven by a TTL source with XTAL2 open.                    |

\*In 52-pin package CIN+ will be internally bonded to DIN+, CIN- will be internally bonded to DIN-.

\*\*RSTA and RSTB will be internally bonded to RST in 52-pin package, and separately bonded out in 68-pin package. \*\*\*Not available in 52-pin package.

## PIN DESCRIPTION (Continued)

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IREF    | I    | Timing program pin: the VCO center frequency, Phase Detector Gain and the 1/4 cell delay are a function of the current source into pin IREF. The current is set by an external resistor, RR connected from IREF to VPA2.                                                                                                  |
| FLTR    | I/O  | Filter pin: the phase detector output and VCO input node. The loop filter is connected to this pin.                                                                                                                                                                                                                       |
| SRD     | 0    | Synchronized Read Data: read data that has been re-synchronized to read clock.                                                                                                                                                                                                                                            |
| WSD     | 1    | Window Symmetry Direction: controls the directions of the optional window symmetry shift. Pin WSD has an internal resistor pull-up.                                                                                                                                                                                       |
| WS0     | 1    | Window symmetry control bit: a low level introduces a window shift of 1.5% TORC (read reference clock period) in the direction established by WSD pin. WSO has an internal resistor pull-up.                                                                                                                              |
| WS1     | 1    | Window Symmetry Control bit: a low level introduces a window shift of 6% TORC (read reference clock period) in the direction established by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up.                                                 |
| WSL     | I    | Window Symmetry Latch: used to latch the input window symmetry control bits WSD, $\overline{WS0}$ , $\overline{WS1}$ into the internal DAC. An active low level latches the input bits.                                                                                                                                   |
| RF, RS⁺ | 1    | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |
| RRC     | 0    | Read/Reference Clock: a multiplexed clock source used by the controller. In the read mode, this clock is the VCO frequency divided by two (1/TORC) and in the write mode it is the crystal reference frequency divided by two (1/TORO). No short clock pulses are generated during a mode change.                         |
| SDS     | I    | Sync Detect Set: used to program the preamble detect timing with an external RC Network. Connect the capacitor, Cd to VPA2 and the resistor, Rd, to AGND2.                                                                                                                                                                |
| RG      | 1    | Read gate: selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the internal RD± inputs. A low level selects the crystal reference oscillator, Pin RG has an internal resistor pull–up.                                                                                   |
| WG      | 1    | Write Gate: enables the write mode. Pin WG has an internal resistor pull-up.                                                                                                                                                                                                                                              |
| SDO     | 0    | Sync Detect Output: an active high output that indicates successful detection of the preamble sync field.                                                                                                                                                                                                                 |
| WDI     | Ι    | Write Data Input, active high.                                                                                                                                                                                                                                                                                            |
| WD      | . 0  | Write Data: encoded write data output, active low.                                                                                                                                                                                                                                                                        |
| PCS     | 1    | Precomp Set: used to set the magnitude of the write pre-compensation time shift via an external capacitor, Cp to VPA2 and an external resistor, Rp to AGND2.                                                                                                                                                              |
| EARLY   | Ι    | Early pin: shifts Write Data pulses earlier in their relative position; $\overline{EARLY}$ and $\overline{LATE}$ cannot be active simultaneously.                                                                                                                                                                         |

\*Not available in 52-pin package.

## PIN DESCRIPTION (Continued)

| NAME        | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LATE        | ł    | Late Pin: shifts Write Data pulses later in their relative position $\overrightarrow{\text{LATE}}$ and $\overrightarrow{\text{EARLY}}$ cannot be active simultaneously.                                                                                                                                                                                                                                                               |
| PLL_REF     | Ο    | An open emitter ECL output test point. The positive edges of this output signal are phase locked with the positive edges of the VCO CLK signal. These two edges may be used to estimate window centering. The time jitter of the negative edge of the PLL_REF is an indication of media bit shift. Two external resistors are required to use this pin. They should be removed during normal operation for reduced power dissipation. |
| VCO CLK*    | 0    | VCO CLK: An open emitter ECL output test point. Two external resistors are required to perform this test. They should be removed during normal operation for reduced power dissipation.                                                                                                                                                                                                                                               |
| RDT, VTEST* | 1    | Input test pins for testing the Data Synchronizer section only. To test the Data Synchronizer, connect VTEST pin to VPA2 and feed the TTL level test signal to $\overline{RDT}$ pin.                                                                                                                                                                                                                                                  |

\* Not available on 52-pin package

## **ELECTRICAL CHARACTERISTICS**

Recommended conditions apply unless otherwise specified.

### **ABSOLUTE MAXIMUM RATINGS**

Operation outside these rating limits may cause permanent damage to this device.

| PARAMETER                            | RATING                         | UNIT |
|--------------------------------------|--------------------------------|------|
| 5V Supply Voltage, VPA1, VPA2, VPD   | 6.0                            | V    |
| Pin Voltage (Analog pins)            | -0.3 to VPA1, 2 + 0.3          | V    |
| Pin Voltage (All others)             | -0.3 to VPD + 0.3<br>or +12 mA | V    |
| Storage Temperature                  | 65 to 150                      | °C   |
| Lead Temperature (Soldering 10 sec.) | 260                            | °C   |

### **RECOMMENDED OPERATING CONDITIONS**

Currents flowing into the chip are positive.

| PARAMETER                      | CONDITIONS | MIN  | NOM | МАХ  | UNIT |
|--------------------------------|------------|------|-----|------|------|
| Supply Voltage (VPA1, 2 & VPD) |            | 4.75 | 5.0 | 5.25 | V    |
| Tj Junction Temperature        |            | 25   |     | 135  | °C   |

### **POWER SUPPLY**

| PARAMETER                       | CONDITIONS                                                               | MIN | NOM | МАХ | UNIT |
|---------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| IVPA1, 2 Supply Current<br>IVPD | Outputs unloaded; $\overline{PDWN1}$ , $\overline{PDWN2} = high or open$ |     |     | 160 | mA   |
| Pd Power dissipation            | Ta = 25°C, outputs unloaded                                              |     | 650 | 750 | mW   |
|                                 | $\overline{PDWN1} = low,$<br>Outputs unloaded                            |     | 300 | 380 | mW   |
|                                 | $\overline{PDWN2} = Iow, \overline{PDWN1} = high$                        |     | 450 | 550 | mW   |

### LOGIC SIGNALS

| VIL  | Input Low Voltage        |               | -0.3 | 0.8     | v  |
|------|--------------------------|---------------|------|---------|----|
| VIH  | Input High Voltage       |               | 2.0  | VCC+0.3 | V  |
| IIL  | Input Low Current        | VIL = 0.4V    | 0.0  | -0.4    | mA |
| IIL  | WG Input Low Current     | VIL = 0.4V    | 0.0  | -0.8    | mA |
| IIH  | Input High Current       | VIH = 2.7V    |      | 100     | μA |
| VOL  | Output Low Voltage       | IOL = 4.0 mA  |      | 0.5     | V  |
| VOH  | Output High Voltage      | IOH = -400 μA | 2.7  |         | V  |
| VIHX | XTAL1 Input High Voltage |               | 2.6  |         | v  |

\* Output load is a 4K resistor to 5V and a 10 pF capacitor to DGND.

## MODE CONTROL

| Enable to/from PDWN1, PDWN2<br>Transition Time | Settling time of external<br>capacitors not included,<br>pin high to/from low |     |     | 20  | μs |
|------------------------------------------------|-------------------------------------------------------------------------------|-----|-----|-----|----|
| Read to Write Transition Time                  | WG pin low to high                                                            |     |     | 1.0 | μs |
| Write to Read<br>Transition Time               | WG pin high to low<br>AGC setting not included                                | 0.5 | 0.9 | 1.3 | μs |
| HOLD On to/from HOLD Off<br>Transition Time    | HOLD pin high to/from low                                                     | -   |     | 1.0 | μs |
| RG Time Delay                                  |                                                                               |     |     | 100 | ns |

#### **READ MODE** WG is low

### AGC AMPLIFIER

Unless otherwise specified, recommended operating conditions apply. Input signals are AC coupled to IN $\pm$ . OUT $\pm$  are loaded differentially with >340 $\Omega$  x 2, and each side is loaded with < 10 pF to AGND, and AC coupled to DIN $\pm$ . A 2000 pF capacitor is connected between BYP and AGND. AGC pin is open.

| PARAMETER                                        | CONDITION                                                                                                      | MIN   | NOM   | МАХ   | UNIT   |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------|
| Gain Range                                       | 1.0 Vp-p ≤ (OUT+) - (OUT-)<br>≤ 3.0 Vp-p                                                                       | 4     |       | 80    | V/V    |
| Output Offset Voltage                            | Over entire gain range                                                                                         | -400  |       | +400  | mV     |
| Maximum Output<br>Voltage Swing                  | Set by BYP pin                                                                                                 | 3.0   |       |       | Vp-p   |
| Differential Input Resistance                    | (IN+) - (IN-) = 100 mVp-p<br>@ 2.5 MHz                                                                         |       | 5.0   |       | kΩ     |
| Differential Input Capacitance                   | (IN+) - (IN-) = 100 mVp-p<br>@ 2.5 MHz                                                                         |       |       | 10    | pF     |
| Common Mode Input                                | WG = low, IN+ or IN-                                                                                           |       | 2.7   |       | kΩ     |
| Impedance                                        | WG = high, IN+ or IN-                                                                                          |       |       | 250   | Ω      |
| Input Noise Voltage                              | Gain set to maximum                                                                                            |       |       | 15    | nV/√Hz |
| Bandwidth                                        | -3 dB bandwidth at<br>maximum gain                                                                             | 16    |       |       | MHz    |
| OUT+ & OUT- Pin Current                          | No DC path to AGND                                                                                             |       | -4.0  |       | mA     |
| CMRR (Input Referred)                            | (IN+) = (IN-) = 100 mVp-p<br>@ 5 MHz, gain set to max                                                          | 40    |       |       | dB     |
| PSRR (Input Referred)                            | VPA1, 2 = 100 mVp-p<br>@ 5 MHz, gain set to max                                                                | 30    |       |       | dB     |
| (DIN+) - (DIN-) Input<br>Swing vs. AGC Input     | 25 mVp-p ≤ (IN+) - (IN-)<br>≤ 250 mVp-p, HOLD = high,<br>0.5 Vp-p ≤ (DIN+) - (DIN-)<br>≤ 1.5 Vp-p              | 0.37  | 0.45  | 0.56  | Vp-p/V |
| (DIN+) - (DIN-) Input Voltage<br>Swing Variation | 25 mVp-p ≤ (IN+) - (IN-)<br>≤ 250 mVp-p                                                                        |       |       | 8.0   | %      |
| AGC Voltage                                      | AGC open                                                                                                       |       | 2.3   |       | V      |
| AGC Pin Input Impedance                          | and and an and a second se |       | 2.5   |       | kΩ     |
| Slow AGC Discharge Current                       | (DIN+) - (DIN-) = 0V                                                                                           |       | 4.5   |       | μA     |
| Fast AGC Discharge Current                       | Starts at 0.9 μs after WG<br>goes low, stops at 1.8 μs<br>after WG goes low                                    | 0.12  |       |       | mA     |
| AGC Leakage Current                              | HOLD = low                                                                                                     | -0.2  |       | +0.2  | μA     |
| Slow AGC Charge Current                          | (DIN+) - (DIN-) = 0.8 VDC,<br>vary AGC until slow charge<br>begins                                             | -0.12 | -0.18 | -0.24 | mA     |

### AGC AMPLIFIER (Continued)

| PARAMETER                               | CONDITION                                                                                          | MIN  | NOM  | МАХ  | UNIT |
|-----------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| Fast AGC Charge Current                 | (DIN+) - (DIN-) = 0.8 VDC,<br>VAGC = 3.0V                                                          | -0.9 | -1.3 | -1.7 | mA   |
| Fast to Slow Attack<br>Switchover Point | $\frac{[(DIN +) - (DIN -)]}{[(DIN +) - (DIN -)]FINAL}$                                             |      | 125  |      | %    |
| Gain Decay Time (Td)                    | (IN+) - (IN-) = 250 mVp-p to<br>125 mVp-p @ 2.5 MHz,<br>(OUT+) - (OUT-) to 90% final<br>value      |      | 12   |      | μs   |
|                                         | (IN+) - (IN-) = 50 mVp-p to<br>25 mVp-p at 2.5 MHz<br>(OUT+) - (OUT-) to 90%<br>final value        |      | 60   |      | μs   |
| Gain Attack Time                        | WG = high to low<br>(IN+) - (IN-) = 250 mVp-p<br>@ 2.5 MHz, (OUT+) - (OUT-)<br>to 110% final value |      | 2    |      | μs   |

### WRITE MODE WG is high

| PARAMETER         | CONDITION | MIN | NOM | MAX | UNIT |
|-------------------|-----------|-----|-----|-----|------|
| Common Mode Input |           |     | 250 |     | Ω    |
| mpedanee          |           |     |     |     |      |

## HYSTERESIS COMPARATOR

Unless otherwise specified, recommended operating conditions apply. Input (DIN+) - (DIN-) is an AC coupled, 1.0 Vp-p, 2.5 MHz sine wave. 0.5 VDC is applied to the HYS pin. WG pin is low.

| Input Signal Range                                |                                                                         |     |      | 1.5 | Vp-p   |
|---------------------------------------------------|-------------------------------------------------------------------------|-----|------|-----|--------|
| Differential Input Resistance                     | (DIN+) - (DIN-) = 100 mVp-p<br>@ 2.5 MHz                                | 8   | 10   | 14  | kΩ     |
| Differential Input Capacitance                    | (DIN+) - (DIN-) = 100 mVp-p<br>@ 2.5 MHz                                |     |      | 5.0 | pF     |
| Common Mode Input<br>Impedance (Both Sides)       |                                                                         | 2   | 2.5  | 3.5 | kΩ     |
| Level Pin Output Voltage<br>vs. (DIN+) - (DIN-)   | 0.6 Vp-p < (DIN+) - (DIN-)<br>< 1.5 Vp-p, 10K between<br>LEVEL and AGND |     | 1    |     | V/Vp-p |
| Level Pin Output Impedance                        | ILEVEL = 0.2 mA                                                         |     | 250  |     | Ω      |
| Level pin Maximum<br>Output Current               |                                                                         | 1.5 |      |     | mA     |
| Hysteresis Voltage at DIN±<br>vs. HYS Pin Voltage | 0.3 V < HYS < 1.0V                                                      |     | 0.36 |     | V/V    |

#### HYSTERESIS COMPARATOR (Continued)

| PARAMETER                    | CONDITIONS                                   | MIN | NOM       | MAX | UNIT |
|------------------------------|----------------------------------------------|-----|-----------|-----|------|
| HYS Pin Current              | 0.5 V < HYS < 1.5V                           | 0.0 |           | -10 | μA   |
| Comparator Offset Voltage    | HYS pin at AGND<br>$\leq$ 1.5 kΩ across DIN± |     |           | 5.0 | mV   |
| DOUT Pin Output Low Voltage  | 5 k $\Omega$ from DOUT to GND                |     | VPA2 -2   |     | V    |
| DOUT Pin Output High Voltage | 5 k $\Omega$ from DOUT to GND                |     | VPA2 -1.6 |     | V    |

#### **ACTIVE DIFFERENTIATOR**

Unless otherwise specified, recommended operating conditions apply. Input (CIN+) - (CIN-) is an AC-coupled, 1.0 Vp-p, 2.5 MHz sine wave.  $100\Omega$  in series with 65 pF are tied from DIF+ to DIF-.

| Input Signal Range                |                                                                                                   |      |           | 1.5 | Vp-p |
|-----------------------------------|---------------------------------------------------------------------------------------------------|------|-----------|-----|------|
| Differential Input Resistance     | (CIN+) - (CIN-) = 100 mVp-p<br>@ 2.5 MHz                                                          | 8    | 10        | 14  | kΩ   |
| Differential Input Capacitance    | (CIN+) - (CIN-) = 100 mVp-p<br>@ 2.5 MHz                                                          |      |           | 5.0 | pF   |
| Common Mode Input Impedance       | Both sides                                                                                        | 2.0  | 2.5       | 3.5 | kΩ   |
| Voltage Gain From<br>CIN± to DIF± | (DIF+ to DIF-) = 2 k $\Omega$                                                                     |      | 1         |     | V/V  |
| DIF+ to DIF- Pin Current          | Differentiator impedance<br>must be set so as to not clip<br>the signal for this current<br>level | ±0.7 |           |     | mA   |
| Comparator Offset Voltage         | DIF+, DIF- are AC-coupled                                                                         |      |           | 5.0 | mV   |
| COUT Pin Output Low Voltage       | 5 k $\Omega$ from COUT to GND                                                                     |      | VPA2 -2   |     | v    |
| COUT Pin Output High Voltage      | 5 k $\Omega$ from COUT to GND                                                                     |      | VPA2 -1.6 |     | V    |
| COUT Pin Output Pulse Width       |                                                                                                   |      | 30        |     | ns   |



#### FIGURE 7: AGC Timing Diagram

#### QUALIFIER TIMING (See Figure 8)

Unless otherwise specified, recommended operating conditions apply. Inputs (CIN+) - (CIN-) and (DIN+) - (DIN-) are in-place as a coupled, 1.0 Vp-p, 2.5 MHz sine wave.  $100\Omega$  in series with 65 pF are tied from DIF+ to DIF-. 0.5V is applied to the HYS pin. COUT, DOUT and RD has a 5 k $\Omega$  pull-down resistor (for test purposes only.) WG pin is low.

| PARAME  | ETER                       | CONDITIONS                                                                                                                        | MIN | NOM | ΜΑΧ | UNIT |
|---------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Td1     | D Flip-Flop Set Up<br>Time | Minimum allowable time<br>delay from (DIN+) - (DIN-)<br>exceeding hysteresis<br>point to (DIF+) - (DIF-)<br>hitting a peak value. |     |     |     | ns   |
| Td3     | Propagation Delay          |                                                                                                                                   |     | 15  |     | ns   |
| Td3-Td4 | Pulse Pairing              |                                                                                                                                   |     |     | 1.0 | ns   |



### FIGURE 8: Read Mode Digital Section Timing Diagram

2

| PARAMETER                                         | CONDITIONS                                                       | MIN       | NOM  | MAX  | UNIT   |
|---------------------------------------------------|------------------------------------------------------------------|-----------|------|------|--------|
| VREF Voltage Range Output                         |                                                                  |           | 2.0  |      | v      |
| BURSTA/B Pin Output<br>Voltage vs (DIN+) - (DIN-) | LATCHA/B = Low<br>V <sub>BURSTAB</sub> - VREF<br>(DIN+) - (DIN-) | · · · ·   | 1.0  |      | V/Vp-p |
| BURSTA/B Output Offset<br>Voltage, VBURST - VREF  | $\overline{LATCHA}/\overline{B} = Low,$<br>(DIN+) = (DIN-)       | -50       |      | +50  | mV     |
| BURSTA - BURSTB Output<br>Offset Match            | $\overline{LATCHA/B} = low$<br>(DIN+) = (DIN-)                   | -10       |      | +10  | mV     |
| Output Resistance,<br>BURSTA/B, PES               |                                                                  |           |      | 20   | Ω      |
| PES Pin Output Offset Voltage                     | VBURSTA - VBURSTB +VREF<br>(DIN+) = (DIN-),<br>LATCHA/B =Low     | -10       |      | +10  | mV     |
| HOLDA/B Discharge Current                         | RST = low,                                                       |           | 1.5  |      | mA     |
| HOLDA/B Leakage Current                           | $\overline{RST} = high,$<br>LATCHA/B = high                      | -0.5      |      | +0.5 | μA     |
| Load Resistance,<br>BURSTA/B, PES                 | Resistors to VREF                                                | 10.0      | 20.0 |      | kΩ     |
| Load Capacitance,<br>BURSTA/B, PES                | an a                         | firster a |      | 20   | pF     |
| LATCHA/B pin set up time                          | TDS1, Figure 14                                                  | 150       |      |      | ns     |
| LATCHA/B pin Hold Time                            | TDS2, Figure 14                                                  | 150       |      |      | ns     |
| Channel A/B Discharge<br>Current Turn On time     | $\overline{RST}$ high $\rightarrow$ low                          |           |      | 150  | ns     |
| Channel A/B Discharge<br>Current Turn Off time    | $\overline{RST}$ low $\rightarrow$ high                          | ·         |      | 150  | ns     |

SERVO SECTION (Unless otherwise specified, recommended operating conditions apply.)

## SYNCHRONIZER SECTION

WRITE MODE (See Figure 9)

| PARAMETER                            | CONDITIONS                               | MIN                                      | MAX                                      | UNIT |
|--------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------|
| TWD, Write Data Pulse Width          | CL ≤ 15 pF                               | (TORC/2)-12<br>-1.65 TPCO<br>-TPC<br>-12 | (TORC/2)+12<br>-1.65 TPCO<br>-TPC<br>+12 | ns   |
| TFWD, Write Data Fall Time           | 2.0V to 0.8V, $CL \le 15  pF$            |                                          | 8                                        | ns   |
| TSWD, Write Data Input Setup<br>Time | Either edge of WDI to either edge of RRC | 15                                       |                                          | ns   |

## WRITE MODE (continued)

| PARAMETER                                             | CONDITIONS                                         | MIN     | MAX     | UNIT |
|-------------------------------------------------------|----------------------------------------------------|---------|---------|------|
| THWD, Write Data Input Hold<br>Time                   | Either edge of RRC to either edge of WDI           | 3       |         | ns   |
| TSP, Early*/Late* Input Setup<br>Time                 | Falling edge of Early*/Late* to either edge of RRC | 15      |         | ns   |
| THP, Early*/Late* Input Hold<br>Time                  | Rising edge of Early*/Late* to either edge of RRC  | 10      |         | ns   |
| TPC, Precompensation Time<br>Shift Magnitude Accuracy | TPCO = 0.155 Rp Cp<br>Rp = 1K to 2K                | 0.8TPC0 | 1.2TPC0 | ns   |

### **READ MODE**

| PARAMETER                                             | CONDITIONS                                                                                                         | MIN         | NOM | МАХ         | UNIT |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------|-----|-------------|------|
| TRRC, Read Clock Rise Time                            | 0.8V to 2.0V, CL ≤ 15 pF                                                                                           | e           |     | 8           | ns   |
| TFRC, Read Clock Fall Time                            | 2.0V to 0.8V, CL ≤ 15 pF                                                                                           |             |     | 5           | ns   |
| TSRD, Read Data Pulse Width                           |                                                                                                                    | (TORC/2)-12 |     | (TORC/2)+12 | ns   |
| TRSRD, Read Data Rise Time                            | 0.8V to 2.0V, $CL \le 15 \text{ pF}$                                                                               |             |     | 10          | ns   |
| TFSRD, Read Data Fall Time                            | 2.0V to 0.8V, $CL \le 15  pF$                                                                                      |             |     | 8           | ns   |
| TPSRD, SRD Output<br>Setup/HoldTime                   |                                                                                                                    | -15         |     | 15          | ns   |
| 1/4 Cell + Retriggerable<br>One-Shot Delay*           | TD = 5.0 (RR +1.2)<br>+ 0.154 Rd (Cd +Cs) <sup>**</sup> ns<br>RR in kΩ, Rd in kΩ, Cd in pF<br>Cd = 68 pF to 100 pF | 0.89TD      |     | 1.11TD      | ns   |
| 1/4 Cell + Retriggerable<br>One-Shot Detect Stability | 4.5V < VPA2 < 5.5V                                                                                                 | -4          | ·   | +4          | %    |

\*Excludes External Capacitor and Resistor Tolerances. \*\* Cs = Stray Capacitance

### WINDOW SYMMETRY CONTROL CHARACTERISTICS

| PARAMETER                         | CONDITIONS | MIN | NOM | MAX | UNIT |
|-----------------------------------|------------|-----|-----|-----|------|
| TWSS WS0, WS1, WSD<br>Set Up Time |            | 50  |     |     | ns   |
| TWSH WS0, WS1, WSD<br>Hold Time   |            | 0   |     |     | ns   |
#### DATA SYNCHRONIZATION

| PARA | METER                                 | CONDITIONS                                                    | MIN             | NOM | МАХ                  | UNIT    |
|------|---------------------------------------|---------------------------------------------------------------|-----------------|-----|----------------------|---------|
| TVCO | VCO Center Frequency<br>Period        | VCO IN = 2.7V<br>TO = TBD<br>VPA2 = 5.0V                      | 0.8TO           |     | 1.2TO                | Sec     |
|      | VCO Frequency<br>Dynamic Range        | 1.0V ≤ VCO IN ≤ VPA2-0.6V<br>VPA2 = 5.0V                      | ±27             |     | ±40                  | %       |
| KVCO | VCO Control Gain                      | $\omega o = 2\pi / TO$<br>1.0V $\leq$ VCO IN $\leq$ VPA2-0.6V | 0.14 ωο         |     | 0.20 ωο              | rad/s V |
| KD   | Phase Detector Gain                   | KD = 0.62 / (RR+500)<br>VPA2 = 5.0V, Input = 3T Sync Field    | 0.83 KD         |     | 1.17 KD              | A/rad   |
| *    | KVCO x KD Product<br>Accuracy         |                                                               | -28             |     | +28                  | %       |
| *    | VCO Phase Restart Error               |                                                               |                 | 6   |                      | ns      |
|      | Decode Window<br>Centering Accuracy   |                                                               |                 |     | ± (0.01<br>TORC + 2) | ns      |
|      | Decode Window                         |                                                               | (TORC/2) -2     |     |                      | ns      |
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC<br>WSO = 0; WSI = 1                          | 0.8 TS1<br>-0.5 |     | 1.2 TS1<br>+0.5      | ns      |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC<br>WSO = 1; WSI = 0                           | 0.8 TS2         |     | 1.2 TS2              | ns      |
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC<br>WSO = 0; WSI = 0                          | 0.8 TS3         |     | 1.2 TS3              | ns      |
| TSA  | Decode Window Time<br>Shift Magnitude | 1988.4 = 2126 TORC + (                                        | 0.65 TSA        |     | 1.35 TSA             | ns      |

\* Not directly testable; design characteristics



#### FIGURE 9: Write Mode Timing



FIGURE 10: Read Mode Timing



FIGURE 11: Window Symmetry Control Timing







FIGURE 14: Servo Read Mode Timing

2

#### **APPLICATIONS INFORMATION**

The SSI 32P548 PLL uses a new architecture which incorporates an accurate guarter cell delay circuit. The standard architecture of a data synchronizer PLL is shown in Figure17A. In read mode, the rising edge of the quarter cell delay enables the phase detector, and the falling edge is locked to the VCO. Ideally, the guarter cell delay enables the phase detector one half of an encoded bit cell time before the phase comparison takes place. A data bit could then shift early or late by one half of an encoded bit cell time before a phase detector output error would occur. If the quarter cell delay is not exactly one half of an encoded bit cell time. a phase detector error will occur when the read data shifts by an amount that is smaller than one half of and encoded bit cell time when shifting in one direction and an amount larger than one half of an encoded bit cell time in the other direction. In addition, when an error occurs, the resulting charge pump output goes from maximum output one way to maximum output the other way. This can cause loss of lock to occur. The timing is shown in Figure 18.

The 32P548 achieves an accurate quarter cell delay time by using the VCO control voltage to compensate the quarter cell delay one-shot circuit for process, temperature and power supply induced timing variations. The modified architecture of the 32P548 data synchronizer is shown in Figure 19B. Because the quarter cell delay timing is adjusted by the VCO control voltage, there is an effect on the PLL transfer function due to the new quarter cell delay circuit.

The quarter cell delay circuit produces a time delay output in response to a voltage input. In order to include this function in a phase-locked loop, the time delay function must be converted into a phase function. This is straightforward, since a time delay is equivalent to a phase angle. The equivalent phase representation of the quarter cell delay is derived below.

 $K_o = \frac{d\omega_o}{dV}$ 

For the VCO:

$$\frac{\mathrm{d}\mathsf{T}_{0}}{\mathrm{d}\mathsf{V}} = \frac{\mathrm{d}}{\mathrm{d}\mathsf{V}} \left(\frac{1}{f_{0}}\right) = -\frac{1}{f_{0}^{2}} \frac{\mathrm{d}f_{0}}{\mathrm{d}\mathsf{V}} = -\mathrm{T}_{0}^{2} \frac{\mathrm{d}f_{0}}{\mathrm{d}\mathsf{V}} = -\frac{\mathrm{T}_{0}^{2}}{2\pi} \frac{\mathrm{d}\mathsf{w}_{0}}{\mathrm{d}\mathsf{V}}$$

where:

 $K_0 = VCO$  gain  $\omega_0 = VCO$  center frequency (rad/s)

 $f_0 = VCO$  center frequency (Hz)

 $T_0 = VCO$  center frequency (sec)

For the quarter cell delay,

$$K_{T} = \frac{dq_{o}}{dV} = \frac{2\pi}{T_{o}} a \frac{dT_{o}}{dV} = -\alpha T_{o} \frac{dw_{o}}{dV} = -\alpha T_{o} K_{o}$$
  
where:  
 $\theta_{a}$  = Phase due to guarter cell delay circuit

 $T_0 = VCO$  center frequency period

 $T_0 =$ Quarter cell delay time

 $\alpha = T_{\alpha}/T_{\alpha} = 0.5$  for the 32P548

The gain of the quarter cell delay block is constant in the 32P548, regardless of the values of other components.

For the 32P548, the nominal value of  $K_{\tau}$  is 0.17 $\pi$ .

#### PLL TRANSFER FUNCTION

(

There are two modes of operation of the PLL, and two transfer functions. In write and idle modes, the PLL is locked to the reference oscillator, and the quarter cell delay does not enter into the transfer function. In read, mode, the PLL is locked to read data, and the quarter cell delay is included in the transfer function. In addition, the effective loop gain of the PLL increases in idle mode due to the phase detector. This will be explained later in more detail.

The transfer functions for read and idle modes are given in (3) and (4), respectively.

$$\frac{\theta_0(s)}{\theta_r(s)} = \frac{\frac{1}{S}}{1 + nK_T K_d F(s) + \frac{nK_0 K_d F(s)}{S}}$$

nK<sub>a</sub>K<sub>d</sub>F(s)

$$\frac{\theta_{O}(s)}{\theta_{f}(s)} = \frac{\frac{nK_{O}K_{d}F(s)}{S}}{1 + \frac{nK_{O}K_{d}F(s)}{S}}$$
(4)

(1a)

#### where:

- K<sub>T</sub> = Quarter cell delay one-shot gain
- Ko = VCO gain
- $K_d$  = Phase detector gain
- F(s) = Loop filter transfer function
  - n = Ratio of input freq. to reference freq.

In (3) the K term in the denominator is a result of the quarter cell delay. Substituting  $K_T = \alpha K_O T_O$  into (3),

$$\frac{\theta_{O}(s)}{\theta_{\Gamma}(s)} = \frac{\frac{nK_{O}K_{d}F(s)}{s}}{1 + (1 - s\alpha T_{O})\frac{nK_{O}K_{d}F(s)}{S}}$$

The additional  $-s\alpha T_o$  term in the denominator due to the quarter cell delay introduces positive feedback. However, the gain of the positive feedback is always less than one, so there is no instability. The additional term is not always negligible, and must be taken into account in the loop analysis and design.

Two loop filter configurations, shown in Figure 15, will be considered. Both filters result in a second order type 2 loop transfer function, with only minor differences in the loop equation.



FIGURE 15: Loop Filter

The transfer function of the loop filter for a chargepump PLL is the transimpedance,  $V_0/l_i(s)$ , where  $V_0(s)$ is the output voltage, and  $l_i(s)$  is the input current. The transfer functions of (a) and (b) are given by:

$$F_{a}(s) = \frac{sR_{1}C_{1}+1}{s(C_{1}+C_{2})\left(sR_{1}\frac{C_{1}C_{2}}{C_{1}+C_{2}}+1\right)}$$

$$F_{b}(s) = \frac{sR_{1}(C_{1}+C_{2})+1}{sC\left(sR_{1}C_{2}+1\right)}$$
(7)

For loop filter (a), C is normally chosen to be much smaller than C so that it does not affect the loop transfer function significantly. Assuming the C  $\sim$  C and sRC  $\ll$  1 at the frequencies of interest, (6) reduces to:

$$F_{a}(s) = \frac{sR_{1}C_{1}+1}{sC_{1}}$$
 (8)

For loop filter (b), C is normally chosen to be much smaller than C, so that it does not affect the loop transfer function significantly. Assuming the C  $\sim$  C and that sRC  $\ll$  1 at the frequencies of interest, (7) reduces to:

$$F_{\rm b}(s) = \frac{sR_1C_1 + 1}{sC_1}$$
 (9)

Equations (8) and (9) are the same, and either loop filter may be used. Substituting (8) into (3) gives:

$$\frac{\theta_{O}(s)}{\theta_{\Gamma}(s)} = \frac{\frac{nK_{O}K_{d}}{C_{1}(1-\alpha T_{O}nK_{O}K_{d}R_{1})}(sR_{1}C_{1}+1)}{s^{2} + s\frac{nK_{O}K_{d}}{1-\alpha T_{O}nK_{O}K_{d}R_{1}}\left(R_{1}-\frac{\alpha T_{O}}{C_{1}}\right) + \frac{nK_{O}K_{d}}{C_{1}(1-\alpha T_{O}nK_{O}K_{d}R_{1})}}$$

This is in the form of a standard second order transfer fucntion. The denominator has the form:

$$D(s) = s^2 + 2\zeta \omega_n s + \omega_n^2$$
(11)

where:  $\zeta = \text{damping factor}$  $\omega_n = \text{natural frequency}$ 

The damping factor and natural frequency of (10) can be extracted:

$$\omega_{\rm n} = \sqrt{\frac{{\rm n}K_{\rm o}K_{\rm d}}{{\rm C}_{\rm 1}(1 - \alpha{\rm T}_{\rm o}{\rm n}{\rm K}_{\rm o}{\rm K}_{\rm d}{\rm R}_{\rm 1})}} \tag{12}$$

(13)

(10)

$$\zeta = \frac{R_1 - \frac{\alpha I_0}{C_1}}{2} \sqrt{\frac{nK_0 K_d C_1}{1 - \alpha T_0 n K_0 K_d R_1}}$$

Substituting (8) into (4) gives the transfer function for idle mode:

$$\frac{\theta_{0}(s)}{\theta_{f}(s)} = \frac{\frac{nK_{0}K_{d}}{C_{1}}(sR_{1}C_{1}+1)}{s^{2}+s(nK_{0}K_{d}R_{1})+\frac{nK_{0}K_{d}}{C_{1}}}$$
(14)

2-96

Again, this is in the form of a second order transfer function. The damping factor and natural frequency are found to be:

$$\omega_{\rm n} = \sqrt{\frac{{\rm n}{\rm K}_{\rm 0}{\rm K}_{\rm d}}{{\rm C}_{\rm 1}}} \tag{15}$$

$$\zeta = \frac{R_1}{2} \sqrt{nK_0K_0C_1}$$
(16)

To design the loop for proper read mode operation using (12) and (13), R, and C, must be found in terms of the damping factor and natural frequency.

To do this, first find  $\zeta/\omega_n$ , then solve for  $R_1C_1$ .

$$R_1C_1 = \frac{2\zeta}{\omega_n} + \alpha T_0$$

Substitute this value for  $R_1C_1$  into the equation for  $\omega_n$  and solve for  $C_1$ .

$$C_{1} = \frac{nK_{0}K_{d}}{\omega_{n}^{2}} + \alpha T_{0}nK_{0}K_{d}\left(\frac{2\zeta}{\omega_{n}} + \alpha T_{0}\right)$$
(18)

Now that  $C_1$  is known,  $R_1$  can be found by dividing (17) through by  $C_1$ .

$$R_{1} = \left(\frac{2\zeta}{\omega_{n}} + \alpha T_{0}\right) \frac{1}{C_{1}}$$
(19)

#### **EXAMPLE 1**

Assume that the data rate is 10 Mbit/s, a 3T preamble pattern is used, and that  $\omega_n$  = 10<sup>6</sup> and  $\zeta$  = 0.707 are desired.

For the SSI 32P548:

$$R_{R} = 50/DR - 1.7 k\Omega$$

$$K_{0} = 0.17\omega_{0} = 21.4 \cdot 10^{6}$$

$$K_{d} = 0.62/(R_{R} + 500) = 160 \cdot 10^{6}$$

$$K_{\tau} = 0.17\pi = 0.534$$

Due to the 3T preamble pattern, the input frequency is one third the VCO frequency, so n = 1/3.

$$ω_0 = 2π(2 \cdot 10^7), α = 0.5, and T_0 = 1/(20 \cdot 10^6) = 50 ns$$
  
C<sub>1</sub> = 1160 pF + 41.9 pF = 1.21 nF  
R<sub>1</sub> = 1.20 kΩ

C<sub>1</sub> 1.2 nF R<sub>1</sub> 1.2 kΩ =

#### FIGURE 16

The value of  $C_2 = C_1/10$  is chosen to damp out transients on the FILT pin and meet the requirement  $C_2 \ll C_1$ .

When the loop locks to the reference oscillator in idle mode, the loop transfer function is given by (14), and  $\omega_n$  and  $\zeta$  are given by (15) and (16).  $R_1$  and  $C_1$  from Example 1 can be substituted into these equations to find the resulting natural frequency and damping factor in idle mode.

#### **EXAMPLE 2**

(17)

When locking onto the reference oscillator, the input frequency is the same as the VCO frequency, so n = 1. Using the values of R<sub>1</sub> and C<sub>1</sub> found in Example 1, the values of  $\omega_n$  and  $\zeta$  when locking to the reference oscillator are found to be:

The resulting loop filter is shown in Figure 16.



FIGURE 17A: Standard Configuration of a Data Synchronizer Phase-Locked Loop



FIGURE 17B: Phase-Lock Loop System Representation



FIGURE 18A: Phase Detector Timing with Ideal Quarter Cell Delay. For an ideal pulse (1), there is no phase detector output. When a pulse is shifted late (2) or early (4) by less than the quarter cell delay time, the phase detector output is negative or positive, respectively. When the read data is shifted late (3) or early (5) by more than the quarter cell delay time, a phase detector output polarity error occurs. In this case, the output polarity becomes positive for a late shifted pulse and negative for an early shifted pulse.

2



**FIGURE 18B: Timing of Phase Detector Enable Logic.** The read data input pulse can shift to the left by T1 and to the right by T2 before an error occurs in the phase detector output polarity, If the quarter cell delay output is not exactly 1/4 bit cell wide, then T1  $\neq$  T2, as shown in cases 2 and 3.



#### FIGURE 19A: Modified Data Synchronizer Phase-Locked-Loop with Quarter Cell Delay Control





#### PACKAGE PIN DESIGNATIONS





#### 52-Pin QFP

#### 68-Pin PLCC

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

# silicon systems\*

# SSI 32P549 Pulse Detector

# **Advance Information**

July, 1990

## DESCRIPTION

The SSI 32P549 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals.

In read mode the SSI 32P549 provides amplification and qualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

In write mode the circuitry is disabled and the AGC gain stage input impedance is switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The SSI 32P549 requires a +5V power supply and is available in a 28-pin PLCC, 24-pin DIP and 24-pin SOL.

## **FEATURES**

- Level qualification supports high resolution MFM and RLL encoded data retrieval
- Wide bandwidth AGC input amplifier
- Standard +5V ± 5% supplies
- Write to read transient suppression
- Fast and slow AGC attack regions for fast transient recovery
- ≤±1.0 ns pulse pairing
- 16 Mbit/s operation



#### 0790 - rev.

2-101

0

## **CIRCUIT OPERATION**

#### READ MODE

In read mode ( $R/\overline{W}$  input high or open) the input signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks.

An amplified head output signal is AC coupled to the IN+ and IN- pins of the AGC amplifier. Gain control is accomplished by full wave rectifying and amplifying the [(DIN+)-(DIN-)] voltage level and comparing it to a reference voltage level at the AGC pin.

The 32P549 contains a dual rate attack charge pump. The value of the attack current is dependent on the instantaneous level at DIN±. For signal levels above 125% of the desired level a fast attack mode is invoked that supplies a 1.3 mA charge current to the network on the BYP pin. Between 125% and 100% of the desired level the circuit enters a slow attack mode and supplies 0.18 mA of charge current to the BYP pin.

Two decay modes are available and are automatically controlled within the device.

Upon a switch to write mode, the device will hold the gain at its previous value. When the device is then switched back to read mode the AGC holds the gain and stays in a low impedance state for  $0.9 \,\mu$ s. It then switches into a fast/slow attack mode if the new gain required is less than the previously held gain or a fast decay mode if the gain required is more than its previous value. The fast decay current is  $0.12 \,\text{mA}$  and stays on for  $0.9 \,\mu$ s. After the  $0.9 \,\mu$ s time period the device stays in a steady state slow attack, slow decay mode. The slow decay discharge current is  $4.5 \,\mu$ A.

The AGC pin is internally biased so that the target differential voltage input at  $DIN\pm$  is 1.0 Vpp under nominal conditions. The voltage on this pin can be modified by tying a resistor between AGC and GND or VPA. A resistor to GND decreases the voltage level, while a resistor to VPA increases it. The resulting AGC voltage level is shown in Figure 1; where:

V = Voltage at AGC w/pin open (2.3V, nom) Rint = AGC pin input impedance (2.5 k $\Omega$ , typ) Rext = External resistor



FIGURE 1: AGC Voltage

The new DIN  $\pm$  input target level is nominally 0.45 Vpp/ Vagc.

The maximum AGC amplifier output swing is 3.0 Vpp at OUT $\pm$ , which allows for up to 6dB loss in any external filter between OUT $\pm$  and DIN $\pm$ .

AGC gain is a linear function of the BYP-pin voltage (VBYP) as shown in Figure 2.



FIGURE 2: AGC Gain

In the amplitude channel the signal is sent to a hysteresis comparator. The hysteresis threshold level is set so that it will be tripped only by valid signal pulses and not by baseband noise. It can be a fixed level or a fraction of the DIN± voltage level.

The latter approach is accomplished by using an external filter/network between the LEVEL and HYS pins. This allows setting the AGC slow attack and decay times slow enough to minimize time channel distortion and setting a shorter time constant for the hysteresis level. The LEVEL pin output is a rectified and amplified version of DIN $\pm$ , 1.0 Vpp at DIN $\pm$  results in 1.0 Vo-p nominally, at the LEVEL pin. A voltage divider is used from LEVEL to ground to set the Hysteresis threshold at a percentage of the peak DIN $\pm$  voltage. For example,

# SSI 32P549 Pulse Detector

if DIN± is 1.0 Vpp, then using an equal valued resistor divider will result in 0.5 Vpk at the HYS pin. This will result in a nominal±0.18V threshold or a 36% threshold of a±0.500V DIN± input. The capacitor is chosen to set an appropriate time constant. This "feed forward" technique speeds up transient recovery by allowing qualification of the input pulses while the AGC is still settling. This helps in the two critical areas of write to read and head change recovery. Some care in the selection of the hysteresis level time constant must be exercised so as to not miss pattern (resolution) induced lower amplitude signals. The output of the hysteresis comparator is the "D" input of a D-type flip-flop. The DOUT pin is a comparator output signal for testing purposes only.

In the time channel the signal is differentiated to transform signal peaks to zero crossings which are detected and used to trigger a bi-directional one-shot. The oneshot output pulses are used as the clock input of the D flip-flop. The COUT pin provides the one-shot output for test purposes.

The differentiator function is accomplished by an external network between the DIF+ and DIF- pins. The transfer function from CIN $\pm$  to the comparator input (not DIF $\pm$ ) is:

$$Av = \frac{-2000Cs}{LCs^2 + C(R+92)s + 1}$$

where: C, L, R are external passive components 20 pF < C < 150 pF  $s=j\omega = j2\pi f$ 

During normal operation, the time channel clocks the D flip-flop on every positive and negative peak of the CIN $\pm$  input. The D input to the flip-flop only changes state when the DIN $\pm$  input exceeds the hysteresis comparator threshold opposite in polarity to the previous threshold exceeding peak.

The time channel, then, determines signal peak timing and the amplitude channel determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold. The delays in each of these channels to the D flip-flop inputs are well matched.

#### WRITE MODE

In Write Mode the SSI 32P549 Pulse Detector section is disabled and preset for the following Read Mode. The digital circuitry is disabled, the input AGC amplifier gain is held at its previous value and the AGC amplifier input impedance is reduced.

Holding the AGC amplifier gain and reducing input impedance shortens system Write to Read recovery times.

The lowered input impedance improves settling time by reducing the time constant of the network between the SSI 32P549 and a head preamplifier such as the SSI 32R1200R. Write to read timing is controlled to maintain the reduced impedance for 0.9  $\mu$ s before the AGC circuitry is activated. Coupling capacitors should be chosen with as low a value as possible consistent with adequate bandwidth to allow more rapid settling.

#### POWER DOWN MODE

A power down mode is provided to reduce power usage during the idle periods. Taking PDWN low causes the device to go into complete shutdown. When PDWN returns high, the device executes the normal Write to Read recovery sequence.

#### MODE CONTROL

The SSI 32P549 circuit mode is controlled by the  $\overline{PDWN}$ ,  $\overline{HOLD}$ , and  $R/\overline{W}$  pins as shown in Table 1.

| R/₩ | HOLD | PDWN |                                                               |
|-----|------|------|---------------------------------------------------------------|
| 1   | 1    | 1    | Read Mode, AGC Active                                         |
| 1   | 0    | 1    | Read Mode AGC gain held constant*                             |
| 0   | X    | 1    | Write Mode AGC gain held constant*<br>Input impedance reduced |
| Х   | Х    | 0    | Power Down - low current disabled mode                        |

\* AGC gain will drift at a rate determined by BYP and Hold mode discharge current.

#### **TABLE 1: Mode Control**

# SSI 32P549 Pulse Detector

## **PIN DESCRIPTION**

| NAME       | TYPE | DESCRIPTION                                                           |
|------------|------|-----------------------------------------------------------------------|
| VPA        | 1    | Analog (+5V) power supply for pulse detector                          |
| AGND       | I.   | Analog ground pin for pulse detector block                            |
| VPD        | _ I  | Digital (+5V) power supply pin                                        |
| DGND       | I.   | Digital ground pin                                                    |
| IN+, IN-   | 1    | Analog signal input pins                                              |
| OUT+, OUT– | 0    | Read path AGC Amplifier output pins                                   |
| DIN+, DIN- | 1    | Analog input to the hysteresis comparator                             |
| CIN+, CIN– |      | Analog input to the differentiator                                    |
| DIF+, DIF- | 1/0  | Pins for external differentiating network                             |
| COUT       | 0    | Test point for monitoring the flip-flop clock input                   |
| DOUT       | 0    | Test point for monitoring the flip-flop D-input                       |
| RD         | 0    | TTL compatible read output                                            |
| ВҮР        | 1/0  | An AGC timing capacitor or network is tied between this pin and AGND1 |
| AGC        | 1    | Reference input voltage for the read data AGC loop                    |
| LEVEL      | 0    | Output from fullwave rectifier that may be used for input to the      |
|            |      | hysteresis comparator                                                 |
| HYS        |      | Hysteresis level setting input to the hysteresis comparator           |
| HOLD       | 1    | TTL compatible pin that holds the AGC gain when pulled low            |
| PDWN       |      | Low state on this pin puts the device in a low power "off" state      |
| R/W        | 2.   | Selects Read or Write mode                                            |

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Advance Information**

July, 1990

2

## DESCRIPTION

The SSI 32P3000 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of encoded read signals. The circuit will handle a data rate of 48 Mbit/s.

In read mode the SSI 32P3000 provides amplification and qualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

Write to read transient recovery is enhanced by providing AGC input impedance switching and a selectable Fast Recovery mode that provides a higher decay current.

Additionally, the SSI 32P3000 contains an integrated programmable electronic filter with cutoff frequencies between 9 and 27 MHz. High frequency boost (for pulse slimming) of up to +12db is also provided. The SSI 32P3000 requires only a +5V power supply and is available in a 36-pin SOM package.

## FEATURES

- Compatible with 48 Mbit/s data rate operation
- Fast attack/decay modes for rapid AGC recovery
- Low Drift AGC hold, fast AGC recovery, and low AGC input impedance control signals
- Includes programmable pulse slimming equalization and programmable channel filter and differentiator with no external filter components
- ±0.5 ns filter group delay variation from 0.3 fc to fc = 26 MHz
- Independent positive and negative threshold qualification to supress error propagation
- 0.5 ns max pulse pairing
- +5V only operation
- 36-pin SOM package



### DESCRIPTION

The SSI 32P3000 Pulse Detector is designed to support a 48 Mbit/s data rate. The signal processing circuits include a wide band variable gain amplifier, a programmable electronic filter, differentiator and pulse slimming equalizer, a precision wide bandwidth fullwave rectifier, and a dual rate charge pump. A fully differential filter, differentiator, equalizer, and fullwave rectifier are provided to minimize external noise pickup. To optimize recovery for constant density recording, the AGC charge pump current tracks the programmable filter current IFI. The differentiator zero tracks the programmable filter cutoff frequency. Thus in constant density recording applications, an approximately constant differentiated signal amplitude is maintained. The desired filter response and equalization are easily programmed with the SSI 32D4661. Time Base Generator DACs. A dual rate attack charge pump and a Fast Decay mode are included for fast transient recovery. At maximum IFI current, the normal AGC attack current is .18 mA. When the signal exceeds 125% of the nominal signal level, the attack current is increased by a factor of 7. The nominal decay current is 4 µA. The decay current is increased 20 times when the FAST REC input is high. In this mode, transients that produce low gain will recover more rapidly with the Fast Decay current, while transients that produce high gain will put the circuit in the fast attack recovery mode. When LOW Z is high, the AGC amplifier input impedance is reduced to allow quick recovery of the AGC amplifier input ac coupling capacitors. When the HOLD input is low, the AGC action is stopped and the AGC amplifier gain is set by the

voltage at the BYP pin. In most applications, the BYP pin voltage is stored on an external capacitor when HOLD goes low. In applications where AGC action is not desired, the BYP voltage can be set by a resistor divider network connected from VCC to VRC. If a programmable gain is desired, the resistor network could be driven by a current DAC. The precision fullwave rectifier produces an accurate Level and Servo output signal. These outputs are referenced to the reference voltage VRC. SERVO and LEVEL are buffered open emitter outputs with 100 ohm series current limiting resistors. These outputs could be further filtered with external capacitors.

Independent positive and negative threshold gualification comparators are used to suppress the error propagation of a positive and negative threshold hysterisis comparator. However, a slight amount of hysterisis is included to increase the comparator output time when a signal that just exceeds the threshold level is detected. This eases the timing with respect to the zero crossing clock comparator. A differential comparator with floating hysterisis threshold allows differential signal qualification for noise rejection. An accurate feed forward qualification level is generated by comparing the difference between Level and VRC. VRC is referenced to VCA. Thus with the VTH resistor network connected from VCA to VRC, an accurate fixed threshold can be established. A qualified signal zero crossing triggers the output one shot. The one shot period is set by an external resistor. Low level differential outputs are provided for high speed operation and to minimize noise generation.

## **PIN DESCRIPTION**

#### **INPUT PINS**

| NAME                | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                      |
|---------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIA, <del>VIA</del> |      | AGC Amplifier input pins.                                                                                                                                                                                                                                                                                                        |
| IN, IN              |      | Equalizer/filter input pins.                                                                                                                                                                                                                                                                                                     |
| DP, DN              |      | Data inputs to data comparators and fullwave rectifier.                                                                                                                                                                                                                                                                          |
| CP, CN              |      | Differentiated data inputs to the clock comparator.                                                                                                                                                                                                                                                                              |
| VTH                 |      | Threshold level setting input for the data comparators.                                                                                                                                                                                                                                                                          |
| FACT REC            |      | TTL compatible input when high puts the charge pump in the fast decay mode.                                                                                                                                                                                                                                                      |
| LOW Z               |      | TTL compatible input when high reduces the AGC amplifier input resis-<br>tance.                                                                                                                                                                                                                                                  |
| HOLD                |      | TTL compatible input when low disables the AGC action by turning off the charge pump.                                                                                                                                                                                                                                            |
| <b>OUTPUT PINS</b>  |      |                                                                                                                                                                                                                                                                                                                                  |
| VOA, <del>VOA</del> |      | AGC amplifier output pins.                                                                                                                                                                                                                                                                                                       |
| ON, ON              |      | Equalizer/filter normal output pins.                                                                                                                                                                                                                                                                                             |
| OD, OD              |      | Equalizer/filter differentiated output pins.                                                                                                                                                                                                                                                                                     |
| DO, <del>DO</del>   |      | ECL compatible data comparator latch output pins.                                                                                                                                                                                                                                                                                |
| RD, RD              |      | ECL compatible read data output pins.                                                                                                                                                                                                                                                                                            |
| LEVEL               |      | Open NPN emitter output that provides a fullwave rectified signal for the VTH input. The signal is referenced to VRC.                                                                                                                                                                                                            |
| SERVO               |      | Open NPN emitter output that provides a fullwave rectified servo signal.<br>The signal is referenced to VRC.                                                                                                                                                                                                                     |
| ANALOG PINS         |      |                                                                                                                                                                                                                                                                                                                                  |
| OST                 |      | Pin for $R\tau C\tau$ network to set RD output pulse width. An external $C\tau$ capacitor will not be required if an extra 15% pulse width tolerance error is acceptable.                                                                                                                                                        |
| VRC                 |      | Reference voltage pin for SERVO and LEVEL. VRC is referenced to VCA.                                                                                                                                                                                                                                                             |
| VRG                 |      | Reference voltage pin for the programmable filter. VRG is referenced to ground.                                                                                                                                                                                                                                                  |
| VBP                 |      | The equalizer high frequency boost is set by an external voltage applied<br>to this pin. VBP must be proportional to VRG. Programmable boost is<br>implemented by using a DAC that uses VRG as its reference. A fixed<br>amount of boost can be set by an external resistor divide network<br>connected from VBP to VRG and GND. |
| RX                  |      | Pin to set filter reference current. External resistor Rx from this pin to ground sets the filter reference current IFO.                                                                                                                                                                                                         |

### **PIN DESCRIPTION (Continued)**

#### ANALOG PINS (Continued)

| NAME       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                            |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IFO        |      | Reference current output pin. The reference current is normally supplied<br>as the reference current to a current DAC which generates the program-<br>mable input current for the IFI pin.                                                                                                                             |
| IFI        |      | Programmable filter input current pin. The filter cutoff frequency is propor-<br>tional to the current into this pin. The current must be proportional to the<br>reference current out of IFO. A fixed filter cutoff frequency is generated by<br>connecting IFO to IFI and selecting Rx to set the desired frequency. |
| ВҮР        |      | The AGC integrating capacitor CA is connected between BYP and VCA.                                                                                                                                                                                                                                                     |
| VCA, VCD   |      | Analog and Digital +5 volts.                                                                                                                                                                                                                                                                                           |
| AGND, DGND |      | Analog and Digital grounds.                                                                                                                                                                                                                                                                                            |

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Advance Information**

June, 1990

#### DESCRIPTION

The SSI 32P4620 combines pulse detection and data synchronization electronics into a single high-performance bipolar integrated circuit. It provides advanced features like programmable data rate, and write precompensation control. Data synchronization is performed with a fully integrated high-performance PLL. The VCO frequency setting elements are incorporated into the 32P4620 for enhanced performance and reduced board space. Programmable channel filtering supports both constant density recording and pulse slimming applications. These features are programmed by two external DACs such as those provided by the 32D4660. Data rate is programmed by a single external resistor or a DAC in constant-density recording applications. The 32P4620 only requires a +5V power supply and is available in a variety of packages.

#### FEATURES

- High performance pulse detector
  - Wide bandwidth AGC
  - Dual Rate charge pump
  - Amplitude pulse qualification
- High performance data synchronizer
  - Fast aquisition PLL, using zero phase restart
  - Programmable write precompensation
- 1, 7 ENDEC
- Supports Constant-Density Recording applications
  - Programmable data rate
  - Programmable channel filtering
- Variable width pulse slimming
- Servo burst output available
- Supports external read channel margin testing
- Differential (TTL option) high speed digital data paths and TTL compatible mode control interface
- Low power, +5 volt only operation
- Available in 68- and 100-pin packages

#### **CIRCUIT DESCRIPTION**

The circuit is intended to be used as a read pulse detector and data/clock recovery circuit for 1, 7 RLL code in hard disk drive systems with a +5V supply. A circuit block diagram is shown in Figure 5.

#### MODE CONTROL

The circuit mode is controlled by the CHIP\_EN, SERVO\_EN, WG, RG, HOLD, AND SHORT pins. Additionally, the chip can be configured through the PULSE DETECTOR MODE CONTROL register and the DATA/CLOCK RECOVERY MODE CONTROL register, both of which are loaded through the serial digital interface.

When reading or writing data the CHIP\_EN pin should be high or open circuited. When the CHIP\_EN pin is pulled low and the SERVO\_EN pin is pulled high the chip data/clock recovery section is disabled. This mode is intended for monitoring servo data in a low power mode when data is not being read or written. When the CHIP\_EN and SERVO\_EN pins are pulled low the chip goes into a low power state. Recovering from the low power state can be slow due to the necessity of charging external capacitors.

The input AGC amplifier, pulse detector and write driver sections of the circuit are controlled by the WG pin and are placed in the read mode when the WG pin is low and in write mode when the WG pin is high or open. The write driver is active during write and inactive during read.

The RG pin controls what signal the data/clock recovery PLL locks to. When RG is high the PLL locks to the signal from the pulse detector input. Normally this is the signal from the pulse detector but the signal can be externally supplied from the RD pin for testing by setting the appropriate control register bit. When RG is low the PLL locks to an external reference supplied at the FREF pin.

## CIRCUIT DESCRIPTION (Continued) AUTOMATIC GAIN CONTROL CIRCUIT

An amplified head output signal, such as the output of the SSI 32R117, 501, 510 or 32R4610 read/write circuits, is AC coupled to the IN1+ and IN1- inputs. When WG is high or when SHORT is high the pulse detect digital circuitry is disabled and the input impedance of the input AGC stage is reduced to allow more rapid settling of the input coupling capacitors from the read/write circuit upon transition to the read mode. Transition timing to read is controlled to allow settling of the coupling capacitors between the read/write circuit and the 32P4620 before the AGC circuitry is activated when going to the read mode. Coupling capacitors should be chosen with as low a value as possible consistent with adequate bandwidth to allow more rapid settling. Also, when SHORT is high the AGC circuit enters the read mode in a maximum gain state and can rapidly attack to the desired level.

The HOLD pin controls the input AGC stage automatic gain circuit. When CHIP\_EN or SERVO\_EN is high, and HOLD is high and WG and SHORT are low the input AGC amplifier is controlled to keep a constant read data peak level. When the HOLD pin is pulled low the gain of the analog circuit is held at the level determined when the HOLD pin was high (the gain will slowly drift due to leakage).

In the read mode the level at the input to the DIN+, DINpins is controlled by full wave rectifying the level at these pins and comparing it to a reference level supplied at the AGC pin. When the input level at the DIN+. DIN-input is greater than about 125% the desired level as set by the AGC pin the circuit is in a fast attack mode and will supply about 1.7 mA of discharge current at the GAIN pin. When the circuit is not in fast attack and the input level is above 100% of the desired level the circuit enters a slower attack mode and will supply about 0.18mA of discharge current. This allows the AGC amplifier to rapidly recover when going from write to read but reduces zero crossing distortion once the AGC amplifier is in range. There is an on-chip fixed slow decay current source. When the slow attack threshold has not been reached for a specified amount of time the circuit assumes the signal is too low and goes into a fast decay mode. The fast attack and fast decay modes can be disabled with the fast attack/ decay control bit in the PULSE DETECTOR MODE CONTROL register.

The AGC pin is internally biased so that the target differential voltage input at the DIN+/- pins is 1.0 Vp-p at nominal conditions. The AGC voltage can be modified by tying a resistor between AGC and ground or VPA. A resistor to ground decreases the voltage level while a resistor to VPA increases it. The resultant AGC voltage level is:



where:

V=Voltage at AGC with pin open(TBD, nom.) Rint = AGC pin input impedance (6.7 k $\Omega$ , typ.) Rx = External resistor

The new DIN+/- input target level is nominally 0.48 Vp-p/Vagc.

Gain of the AGC amplifier is nominally:

Av = Gain of the AGC stage

= K1 x exp[K2 x V(GAIN)]

where:

Av = Gain of AGC stageV(GAIN) = Voltage on the gain pin

#### **READ MODE DIGITIZING SECTION**

In the data path the signal is sent to a hysteresis comparator. The comparator hysteresis level can be set at a fixed level or, with the addition of an external filter network, can be set as a fraction of the signal level as shown in the circuit block diagram. The latter approach allows setting the AGC circuit decay and slow attack times slow enough to minimize distortion of the signal going into the clocking path and setting a shorter time constant for the hysteresis level. Thus when switching to a head with a different output level or when switching from write to read the circuit is properly decoding data before the AGC circuit gain has settled to its final steady state level. In addition, the hysteresis threshold level can be set from the serial data port. The output of the hysteresis comparator is sent to the "D" input of a D flip-flop. The DOUT pin provides the TTL compatible comparator output digital signal for testing purposes and, if required, for use in the servo circuit.

In the clocking path the signal is sent to a differentiator circuit whose characteristics are set by external components. The output of the differentiator circuit is sent to an edge trigger circuit which creates an output pulse on every zero crossing of the output of the differentiator. The output of the edge trigger is the clock input of the D flip flop. The COUT pin provides the edge trigger output signal for testing purposes.

During normal system operation the differentiator circuit clocks the D flip-flop on every positive and negative peak of the signal input to DIN+, DIN-. The data path D input to the flip-flop only changes state when the signal applied to the DIN+, DIN- inputs exceeds the hysteresis comparator threshold in a polarity opposite the polarity of the peak which last exceeded the threshold. Therefore, the clocking path determines signal timing and the data path blocks spurious peaks if they do not exceed the hysteresis comparator threshold. Figure 8 shows circuit operation of the digital section. The two digital signal path delays between the DIN+, DINinputs to the flip-flop CK input and the DIN+, DINinputs to flip-flop D input are well matched.

#### SERVO BURST CAPTURE SECTION

The circuit provides a full wave rectified output of the signal appearing at the DIN+/- inputs at the SER\_OUT pin and a servo reference level at the SER\_REF pin for use in embedded servo recovery.

#### DATA/CLOCK RECOVERY CIRCUIT

The circuit is designed to perform data recovery and data encoding in rotating memory systems which utilize a 1,7 RLL encoding format. In the read mode the circuit performs data synchronization, sync field search and detect, address mark detect, and data decoding. In the write mode, the circuit converts NRZ data into the 1,7 RLL format described in Table 3, performs write precompensation, generates the preamble field and inserts address marks as requested. The interface electronics and architecture of the circuit have been optimized for use as a companion device to the SSI 32C452, SSI 32C4640 or AIC 010 controllers.

The data rate is established by a single 1% external resistor, RR, connected from the IREF pin to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/3 cell delay. The value of this resistor is given by:

RR= (TBD/DR) - TBD k $\Omega$ where: DR = data rate in Mbit/s In a constant density recording application the IREF pin can be driven by a DAC such as contained in the SSI 32D4660. The circuit employs a dual mode phase detector; harmonic in the read mode and non-harmonic in the write and idle modes. In the read mode the harmonic phase detector updates the PLL with each occurrence of a DRD pulse. In the write and idle modes the non-harmonic phase detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the input reference frequency and utilizing a zero phase restart technique, false lock to DRD is eliminated.

The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. The READ GATE (RG) and WRITE GATE (WG) inputs control the mode of the data/clock recovery section of the chip.

RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output write data pulse. NRZ write data input to encoded write data output latency is 5 NRZ clock periods.

#### **READ OPERATION**

The data synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (read mode) selects the RD (internal) input and a low level selects the external reference clock.

In the read mode the falling edge of DRD enables the phase detector while the rising edge is phase compared to the rising edge of VCO/2. As depicted in Figure 9, DRD is a 1/3 cell wide (TVCO) pulse whose leading edge is defined by the leading edge of RD. A decode window is developed from the VCO/2 clock.

In the non-read modes, the PLL is locked to the external reference clock. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset.

#### SOFT SECTOR OPERATION

Refer to Figure 1.

#### ADDRESS MARK DETECT

In soft sector read operation the circuit must first detect an address mark to be able to initiate the rest of the read lock sequence. An address mark consists of two sets each of seven "0" patterns followed by two sets each of eleven "0" patterns. To begin the read lock sequence the read gate (RG) is asserted high by the controller. The address mark detect (AMD) circuit then initiates a search of the read data (RD) for an address mark. First the address mark detect circuit looks for a set of 6 "0's" within the 7 "0's" patterns. Having detected a 6 "0's" pattern the AMD then looks for a 9 "0's" set within the 11 "0's" patterns. If AMD does not detect 9 "0's" within 5 RD bits after detecting a 6 "0's" pattern it will restart the address mark detect sequence and look for 6 "0's." When the AMD has acquired a 6 "0's," 9 "0's" sequence the AMD output transitions low.

#### PREAMBLE SEARCH

After the address mark (AM) has been detected, an internal counter counts negative transitions of the incoming read data (RD) looking for 3 consecutive "3T" preambles. Once the counter reaches count 3 (i.e. finds 3 consecutive "3T" preambles) the internal read gate enables, switching the phase detector from the external reference clock to the delayed read data input (DRD); at the same time a zero phase restart (internal) signal restarts the VCO in phase with the read reference clock. This prepares the VCO to be synchronized to data when the bit sync circuitry is enabled after VCO lock is established.

#### VCO LOCK AND BIT SYNC ENABLE

When the internal counter counts sixteen more "3T" or a total of 19 negative transitions from RG enable, an internal VCO lock signal enables. The VCO lock signal activates the decoder bit synchronization circuitry to define the proper decode boundaries. Also, at count 19, the RRC source switches from the external reference clock to VCO clock signal which is phase locked to DRD. The VCO is assumed locked at this point. A maximum of 2 RRC time periods may occur for the RRC transition, however no short duration glitches will occur. After the bit sync circuitry sets the proper decode window (VCO in sync with RRC and RRC in sync with the data) NRZ is enabled and data is toggled in to be decoded for the duration of the read gate.

#### HARD SECTOR OPERATION

Refer to Figure 2. In hard sector operation  $\overline{AMD}$  remains inactive. A hard sector read operation does not require an address mark but starts with a preamble search as with soft sector and sequences identically. In all respects, with the exception of the address mark sequence, hard sector read operation is identical to soft sector.

#### WRITE MODE

In the write mode the circuit converts NRZ data from the controller into 1,7 RLL formatted data for storage on the disk. The circuit can operate with a hard or soft sector hard drive.

In soft sector operation the circuit generates a 7"0's," 7"0's," 11"0's," address mark and a preamble ("3T"s) pattern. In hard sector operation the circuit generates a "3T" preamble pattern but no preceeding address mark.





Serial NRZ data is clocked into the circuit and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the RRC.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The circuit recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back shift. The magnitude of the time shift, TPC, is determined by an external RC network on the PCS pin given by:

TPC = (TBD) (Rps) (Cps + Cs),

and as programmed through the serial data port.

The circuit performs write precompensation according to the algorithm outlined in Table 3.

#### SOFT SECTOR

In soft sector operation, when read gate (RG) transitions low, VCO source and RRC source switch from RD and VCO/3, respectively, to the external reference clock. At the same time the VCO (internal) lock goes inactive but the VCO is locked to the external reference clock. After a delay of 1 NRZ time period (min) from RG low, the write gate (WG) can be enabled while NRZ is maintained (NRZ write data) low. The address mark enable (WAM) is made active (high) a minimum of 1 NRZ time period(s) later. The address mark (consisting of 7"0's, "7"0's, "11"0's, "11"0's") and the preamble is then written to WD. NRZ goes active at this point and after a delay of 5 NRZ time periods begins to toggle out WD encoded data. Finally, at the end of the write cycle, 5 NRZ of blank encoded time passes to insure the encoder is flushed of data; WG then goes low.

#### HARD SECTOR

In hard sector operation, when read gate (RG) transitions low, VCO source and RRC switch references and VCO lock (internal) goes inactive as with soft sector and the WAM (address mark enable) is tri-stated. The circuit then sequences from RG disable to WG enable and NRZ active as in soft sector operation.



FIGURE 2: Disk Operation Lock Sequence in Read Mode Hard Sector Operation

| PREVIOUS<br>CODE WORD |     |      |      | S  | i in the second se |     | -    |
|-----------------------|-----|------|------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| LAST BIT              | PRE | SENT | ' NE | XT | COI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DEE | BITS |
| X0                    | 1   | 0    | 0    | Х  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 1    |
| X0                    | 1   | 0    | 1    | X  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   | 0    |
| <b>X</b> 0            | 1   | 1    | 0    | 0  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   | 0    |
| X0                    | 1   | 1    | *    | *  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0    |
| 10                    | 0   | 0    | 0    | Х  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 1    |
| 10                    | 0   | 0    | 1    | Х  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0    |
| 00                    | 0   | 1    | 0    | Х  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 1    |
| 00                    | 0   | 1    | 1    | Х  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0    |
| X1                    | 0   | 0    | 0    | X  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 1    |
| X1                    | 0   | 0    | 1    | X  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   | 0    |
| X1                    | 0   | 1    | 0    | 0  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   | 0    |
| X1                    | 0   | 1    | *    | *  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   | 0    |
| Y2, Y3                | D1  | D2   | D3   | D4 | Y1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Y2  | Y3   |
| X = Don't care        |     |      |      |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |      |
| * = Not all zeros     |     |      |      |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |      |
|                       |     |      |      |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |      |

## TABLE 1: 1, 7 RLL Code Set

## TABLE 3: Write Precompensation Algorithm

| BIT                                                                                                                                                                                                                            | BIT | BIT | BIT | BIT | COMP. |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-------|--|
| n-2                                                                                                                                                                                                                            | n-1 | n   | n+1 | n+2 | BIT n |  |
| 1                                                                                                                                                                                                                              | 0   | 1   | 0   | 1   | NONE  |  |
| 0                                                                                                                                                                                                                              | 0   | 1   | 0   | 0   | NONE  |  |
| 1                                                                                                                                                                                                                              | 0   | 1   | 0   | 0   | EARLY |  |
| 0                                                                                                                                                                                                                              | 0   | 1   | 0   | 1   | LATE  |  |
| LATE: Bit n is time shifted (delayed) from its<br>normal time position towards the bit n+1<br>time position.<br>EARLY: Bit n is time shifted (advanced) from its<br>normal time position towards the bit n-1<br>time position. |     |     |     |     |       |  |

TABLE 2: Clock Frequency

| WG   | RG                                                                                                         | VCO REF | RRC    | DECCLK | ENCCLK | MODE  |
|------|------------------------------------------------------------------------------------------------------------|---------|--------|--------|--------|-------|
| 0    | 0                                                                                                          | FREF/2  | FREF/3 | FREF/2 | FREF/2 | IDLE  |
| 0    | 1                                                                                                          | RD      | VCO/3  | VCO/2  | FREF/2 | READ  |
| 1    | 0                                                                                                          | FREF/2  | FREF/3 | FREF/2 | FREF/2 | WRITE |
| 1    | 1                                                                                                          | EXT. RD | FREF/3 | FREF/2 | FREF/2 | IDLE  |
| Note | Note 1. Until the VCO locks to the new source, the VCO/2 entries will be XTAL/2.                           |         |        |        |        |       |
|      | <ol> <li>Until the VCO locks to the new source, the VCO/3 entries will<br/>be XTAL/3.</li> </ol>           |         |        |        |        |       |
|      | <ol> <li>WG=1 and RG=1 implement a test mode where RD is supplied<br/>externally at the RD pad.</li> </ol> |         |        |        |        |       |

## **PIN DESCRIPTIONS**

#### POWER SUPPLY

| NAME                   | TYPE | DESCRIPTION                      |
|------------------------|------|----------------------------------|
| VPA1, VPA2, VPA3       |      | 5 volt analog power supply pins  |
| VPD1, VPD2             | 1    | 5 volt digital power supply pins |
| AGND1, AGND2,<br>AGND3 | l I  | Analog ground pins               |
| DGND1, DGND2           | I    | Digital ground pins              |

## CHIP MODE CONTROL

| CHIP_EN  | ł            | CHIP ENABLE: TTL compatible input which enables the chip during normal drive operation                                                             |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| SERVO_EN |              | SERVO ENABLE: TTL compatible input which enables only the portions of the chip needed to read the servo burst.                                     |
| WG       | 1            | WRITE GATE: TTL compatible read/write control pin                                                                                                  |
| SDATA    | 1 <b>1</b> 1 | SERIAL DATA: Serial data input                                                                                                                     |
| SCLK     | I            | SERIAL CLOCK: Serial data clock                                                                                                                    |
| DATA_EN  | I            | DATA ENABLE: Serial data enable pin                                                                                                                |
| R/₩      | Ō            | READ/WRITE: TTL compatible output pin which is the negative of WG and which is intended to drive the $R/\overline{W}$ input of the read write chip |

## AGC GAIN STAGE

| IN1+, IN1-                | 1 | INPUT1+/-: AGC amplifier signal input pins                                                                                                                                                               |
|---------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OUT1+, OUT1-              | 0 | OUTPUT1+/-: AGC amplifier signal output pins                                                                                                                                                             |
| HP2+, HP2-,<br>LP2+, LP2- |   | HIGH/LOW PASS INPUTS: Inputs into a summer with variable gain coefficients from external high pass and low pass filters. This configuration is intended to implement a pair of real axis variable zeros. |
| HP3+, HP3-,<br>LP3+, LP3- | Ο | HIGH/LOW OUTPUTS: Variable gain outputs to an external filter.<br>This configuration is intended to implement a pair of imaginary axis<br>variable zeros.                                                |
| IN4+, IN4-                | l | INPUT4+/-: Fixed gain amplifier signal input pins                                                                                                                                                        |
| OUT4+, OUT4-              | 0 | OUTPUT4+/-: Fixed gain amplifier signal output pins                                                                                                                                                      |

#### AGC GAIN STAGE (Continued)

| NAME              | TYPE | DESCRIPTION                                                                                                                                                     |
|-------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MULT_1,<br>MULT_2 | 1    | MULTIPLIER 1 & 2: Pins whose DC levels control the gain ratios of the 2 multiplier stages setting equalizer & bandwidth response.                               |
| HOLD              | . I  | HOLD: TTL compatible control pin which, when pulled low, holds the input AGC amplifier gain.                                                                    |
| SHORT             | I    | SHORT: TTL compatible control pin which, when pulled high shorts the AGC input pins.                                                                            |
| AGC               | 1    | AUTOMATIC GAIN CONTROL REFERENCE: Reference input voltage level for the AGC circuit.                                                                            |
| GAIN              | l    | GAIN CONTROL VOLTAGE: The AGC timing capacitor is tied between this pin and AGND. Also gain of the AGC amplifier can be controlled by a DC voltage on this pin. |
| VREF              | 0    | REFERENCE VOLTAGE: A reference voltage for the external D/A which supplies MULT_1 and MULT_2.                                                                   |

## PULSE DIGITIZING STAGE

| DIN+, DIN-                               | ана <b>Т</b> ана ал          | DATA IN+/-: Signal input pins to the hysteresis level detect comparator.                                                                                                                                                            |  |  |
|------------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HYS                                      |                              | HYSTERESIS: Hysteresis level setting input to the hysteresis level detect comparator.                                                                                                                                               |  |  |
| LEVEL                                    | 0                            | LEVEL: Provides rectified level setting level for input into the hysteresis circuit.                                                                                                                                                |  |  |
| DOUT, DOUT                               | 0                            | DATA OUT+/-: D input into D flip-flop provided as output for testing or servo use.                                                                                                                                                  |  |  |
| n an | n<br>Levana Maria II. Ingela | Differential Version (32P4621): Differential Outputs                                                                                                                                                                                |  |  |
|                                          |                              | TTL Version (32P4620): DOUT only TTL output, DOUT not provided                                                                                                                                                                      |  |  |
| CIN+, CIN-                               |                              | CLOCK INPUT+/-: Differential signal input pins to the clocking channel.                                                                                                                                                             |  |  |
| COUT                                     | 0                            | CLOCK OUTPUT: Clock input into D flip-flop provided for testing                                                                                                                                                                     |  |  |
| RD                                       | I/O                          | READ DATA: Bidirectional test pin which provides ECL like read output from the pulse detector section when WG is low and allows a TTL compatible external read data pattern to be sent to the data/ clock recovery when WG is high. |  |  |

### SERVO OUTPUT

| NAME     | TYPE | DESCRIPTION                            |  |  |  |
|----------|------|----------------------------------------|--|--|--|
| SERV_OUT | 0    | SERVO OUTPUT: Servo output signal      |  |  |  |
| SERV_REF | 0    | SERVO REFERENCE: Servo reference level |  |  |  |

#### DATA/CLOCK RECOVERY SECTION

|      | 7   | Y                                                                                                                                                                                                                                                    |
|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RG   | I   | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the read mode/address detect sequences. A low level selects the FREF input.                                 |
| FREF | l   | REFERENCE FREQUENCY: The input can be driven by a direct coupled signal or an AC coupled ECL signal. For minimizing pulse jitter during read, FREF should be stopped by gating it externally with VCOE.                                              |
| NRZ1 | 0   | NRZ DATA PORT 1:                                                                                                                                                                                                                                     |
|      |     | TTL Version (32P4620): When in read mode NRZ1 is a single ended TTL output for NRZ read data. When in write or idle mode NRZ1 is tristated.                                                                                                          |
|      |     | Differential Version (32P4621): When in read mode NRZ1 is the NRZ read data output (forms differential output with NRZ2). When in write or idle modes NRZ1 is tri stated.                                                                            |
| NRZ2 | I/O | NRZ DATA PORT 2:                                                                                                                                                                                                                                     |
|      |     | TTL Version (32P4620): NRZ2 is a single ended TTL input for NRZ write data.                                                                                                                                                                          |
|      |     | Differential Version (32P4621): When in read mode NRZ2 is the NRZ read data complementary output (forms differential output with NRZ1). When in write mode NRZ2 is a single ended TTL input for NRZ write data. When in idle mode NRZ is tri stated. |
| WAM  | I/O | WRITE ADDRESS MARK: The pin is the write address mark input when WG is high. In soft sector mode, a one bit wide low level pulse will write a 7"0," 7"0," 11"0," 11"0" address mark.                                                                 |
| AMD  | 0   | ADDRESS MARK DETECT: The pin is the low level address mark detect output when RG is high. In hard sector mode, the pin is in a high impedance state.                                                                                                 |
| WD   | 0   | WRITE DATA: Encoded write data output, active low. The data is automatically re sychronized to one edge of the FREF input clock.                                                                                                                     |

| NAME    | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                           |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RRC/RRC | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by<br>the controller, see table 2. During a mode change, no glitches are<br>generated and no more than two lost clock pulsed will occur.                                                                        |
|         |      | Differential Version (32P4621): RRC and RRC form a differential output.                                                                                                                                                                                               |
|         |      | TTL Version (32P4620): RRC is a single ended TTL output; $\overrightarrow{RRC}$ is not provided.                                                                                                                                                                      |
| VCOE    | 0    | VCO ENABLE: A low level selects FREF as the PLL input and a high level selects RD as the PLL input. The switching is done sychronously so that the VCO is restarted in phase with the PLL input.                                                                      |
| VCO_CLK | 0    | VCO CLOCK: An open emitter ECL output test point. Two external resistors are required to use this pin. They should be removed during normal operation to reduce power dissipation. VCO_CLK and DRD can be used with a test chip to window margin test a drive.        |
| DRD     | 0    | DELAYED READ DATA: An open emitter ECL output test point.<br>The positive edges of this signal indicate the data bit position. Two<br>external resistors are required to use this pin. They should be<br>removed during normal operation to reduce power dissipation. |

#### DATA/CLOCK RECOVERY SECTION (Continued)

#### ANALOG PINS

| IREF | 1                                                                                                                                                                                                                                  | CURRENT REFERENCE INPUT: The VCO center frequency, the 1/3 cell delay, and the phase gain are a function of the current sourced into this pin. |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| FLTR | l                                                                                                                                                                                                                                  | LQOP FILTER INPUT: Input for passive PLL filter.                                                                                               |
| PCS  | la de la companya de<br>La companya de la comp | WRITE PRECOMPENSATION SET: Pin for RC network to pro-<br>gram the write precompensation magnitude value.                                       |

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                                                 | MIN  | NOM | MAX                   | UNIT    |
|-------------------------------------------------------------------------------------------|------|-----|-----------------------|---------|
| +5V supply voltage - VPA1,VPA2,VPA3,VPD1,VPD2                                             |      |     | 6                     | V       |
| Storage Temperature                                                                       | 65   |     | 150                   | °C      |
| Package Temp. PLCC, QFP (20 sec reflow solder)                                            |      |     | 215                   | °C      |
| Pin Voltages:<br>DOUT, DOUT, RD, WD, NRZ1, NRZ2, WAM/AMD,<br>VCOE, RRC, RRC, VCO_CLK, DRD | -0.3 |     | VPA/VPD+0.3<br>or +12 | V<br>mA |
| All other pins                                                                            | -0.3 |     | VPA/VPD+0.3           | v       |

## **ELECTRICAL SPECIFICATIONS**

(Unless otherwise specified:  $4.65 \le VPA \le 5.25$ ,  $4.65 \le VPD \le 5.25$ , TBD  $\le Tj \le TBD$ .)

#### POWER SUPPLY

| PARAMETER                        | CONDITION                                   | MIN | NOM | МАХ  | UNIT |
|----------------------------------|---------------------------------------------|-----|-----|------|------|
| +5 V (VPA/VPD)<br>Supply current | Outputs unloaded,<br>CHIP_EN, SERVO_EN=High |     |     | 260  | mA   |
| Power Dissipation                | Outputs unloaded, Tj=145 °C,                |     |     |      |      |
|                                  | CHIP_EN,SERVO_EN=High                       |     | 1.0 | 1.3  | w    |
|                                  | CHIP_EN=High,<br>SERVO_EN=Low               |     |     | 1175 | mW   |
|                                  | CHIP_EN,SERVO_EN=Low                        |     |     | 925  | mW   |

#### MODE CONTROL

#### Power Down Modes

| CHIP_EN | SERVO_EN | MODE    | DESCRIPTION                                                                                     |
|---------|----------|---------|-------------------------------------------------------------------------------------------------|
| 1       | -        | Enable  | The entire chip is enabled.                                                                     |
| 0       | 1        | Servo   | Only the parts of the chip necessary to generate the SERV_OUT and DOUT/DOUT outputs are active. |
| 0       | 0        | Disable | The entire chip is in a power down mode.                                                        |

#### **Pulse Detector Mode Control**

(CHIP\_EN or SERVO\_EN = 1)

| WG | HOLD | SHORT | MODE      | DESCRIPTION                                                                                                 |
|----|------|-------|-----------|-------------------------------------------------------------------------------------------------------------|
| 0  | 1    | 0     | Read      | Read amp on, AGC active and controlled by data.                                                             |
| 0  | 0    | 0     | Read/Hold | Read amp on, AGC level held at previous active level                                                        |
| 1  | -    | 0     | Write     | (Read amp gain set to zero) AGC level held at previous active level, AGC inputs shorted by low impedance.   |
| -  | -    | 1     | Reset AGC | (Read amp gain set to zero) GAIN pin set for AGC maxi-<br>mum AGC gain, AGC inputs shorted by low impedance |

## Data/Clock Recovery Mode Control

 $(CHIP_EN = 1)$ 

| WG | RG | MODES     | DESCRIPTION                                                                  |
|----|----|-----------|------------------------------------------------------------------------------|
| 0  | 1  | RD lock   | Data/clock recovery PLL locked to read data, $\overline{\text{WD}}$ is high. |
| 0  | 0  | FREF lock | Data/clock recovery PLL locked to external FREF reference, WD high.          |
| 1  | 0  | Write     | Data/clock recovery PLL locked to external FREF reference, WD active.        |
| 1  | 1  |           | Undefined state.                                                             |

## PULSE DETECTOR TRANSITION TIMES

| PARAMETER                              | CONDITION                                            | MIN | NOM | МАХ  | UNIT |
|----------------------------------------|------------------------------------------------------|-----|-----|------|------|
| Enable <-> Disable<br>Transition time  | Settling time of external<br>capacitors not included |     |     | 20.0 | μs   |
| Read> Write Transition<br>Time         | WG pin Low -> High                                   |     |     | 1.0  | μs   |
| Write> Read Transition<br>Time         | WG pin High ->Low<br>AGC settling not included       | 1.2 |     | 3.0  | μs   |
| Read> Short Transition<br>Time         | SHORT pin Low -> High                                |     |     | 1.0  | μs   |
| Short> Read Transition<br>Time         | SHORT pin High -> Low<br>AGC settling not included   | 1.2 | ÷   | 3.0  | μs   |
| Hold On <> Hold Off<br>Transition time | HOLD pin High <-> Low                                |     |     | 1.0  | μs   |

## SERIAL DIGITAL INTERFACE

(Refer to Figure 3.)

## **Register Addresses**

| AO | A1 | A2 | A3 DESTINATION |                                      |
|----|----|----|----------------|--------------------------------------|
| 0  | 0  | 0  | 0              | Pulse detector mode control          |
| 1  | 0  | 0  | 0              | Data/clock recovery control register |
| 0  | 1  | 0  | 0              | Reserved                             |

## SERIAL DIGITAL INTERFACE (Continued)

#### **Pulse Detector Mode Control Register Bit Definition**

| BITS |    | DESCRIPTION                                                                                                    |
|------|----|----------------------------------------------------------------------------------------------------------------|
| D    | 0  | Fast attack/decay current control                                                                              |
| (    | )  | Fast attack/decay enabled                                                                                      |
| 1    | I  | Fast attack/decay disabled                                                                                     |
| D1   | D2 | Hysteresis level control                                                                                       |
| 0    | 0  | Level always controlled by HYS pin level                                                                       |
| 0    | 1  | Level fixed at maximum percent of input level                                                                  |
| 1    | 0  | Level fixed at nominal percent of input level                                                                  |
| 1    | 1  | Level fixed at minimum percent of input level                                                                  |
| D    | 3  | Test Mode                                                                                                      |
| C    | )  | Normal mode: Read mode can be monitored on $\overline{RD}$ pin.                                                |
| 1    |    | Test mode; Read data can be sent to the data/clock recovery section by driving the $\overline{\text{RD}}$ pin. |

#### Data/Clock Recovery Mode Control Register Bit Definition

| Bľ  | TS | DESCRIPTION                                                                                      |
|-----|----|--------------------------------------------------------------------------------------------------|
| D   | 0  | Phase detector enable control bit                                                                |
| . ( | )  | Normal mode                                                                                      |
|     | 1  | Disables the phase detector and allows the VCO to coast (test mode only)                         |
| D   | 1  | Hard/soft sector control bit                                                                     |
| 1   | 1  | Hard sector                                                                                      |
| (   | )  | Soft sector activates the 7 "0," 7 "0," 11"0," 11 "0" pattern soft sector address mark circuitry |
| D2  | D3 | Write precompensation magnitude control bits                                                     |
| 1   | 1  | Maximum shift                                                                                    |
| 0   | 1  | Second highest shift                                                                             |
| 1   | 0  | Minimum shift                                                                                    |
| 0   | 0  | No shift                                                                                         |

| PARAMETER | CONDITION                     | MIN | NOM | МАХ | UNIT |
|-----------|-------------------------------|-----|-----|-----|------|
| TSLAT     | Setup time; see Figure 3      | 1.5 |     |     | μs   |
| THLAT     | Hold time; see Figure 3       | 1.0 |     |     | μs   |
| TSSDAT    | Data setup time; see Figure 3 | 45  |     |     | ns   |
| THSDAT    | Data hold time; see Figure 3  | 45  |     |     | ns   |

#### SERIAL DIGITAL INTERFACE (Continued)

#### DIGITAL INPUTS AND OUTPUTS

Two versions of the chip are supported:

Digital Inputs and Outputs Common to both versions:

WG, CHIP\_EN, SERVO\_EN, DATA\_EN, SDATA, RG, FREF, SHORT, HOLD, (These are TTL inputs) VCOE, R/W, WD are TTL outputs WAM/AMD is a bidirectional TTL pin RD is a bidirectional pin with TTL input and ECL-like output

TTL version: (32P4620) NRZ2 is a TTL input DOUT, NRZ1, RRC are TTL outputs
Differential Digital Output Version: (32P4621) DOUT, DOUT, RRC, RRC, NRZ1, NRZ2 are differential outputs; NRZ2 is also bidirectional and acts as a TTL input.

#### **TTL COMPATIBLE INPUTS**

| PARAMETER          | CONDITION   | MIN  | NOM | МАХ     | UNIT |
|--------------------|-------------|------|-----|---------|------|
| Input Low Voltage  | (VIL)       | -0.3 |     | 0.8     | V    |
| Input High Voltage | (VIH)       | 2.0  |     | VPD+0.3 | V    |
| Input Low Current  | VIL = 0.4 V | 0.0  |     | 0.4     | mA   |
| Input High Current | VIH = 2.4 V |      |     | 100     | μA   |



#### FIGURE 3: Serial Data Interface Timing

#### **TTL COMPATIBLE OUTPUTS**

Note: Outputs are loaded with a 4 k $\Omega$  resistor to 5V and 15 pF total capacitance (including stray capacitance) to GND for rise/fall time measurements.

| PARAMETER           | CONDITION     | MIN | NOM | MAX | UNIT |
|---------------------|---------------|-----|-----|-----|------|
| Output Low voltage  | lol = 4.0 mA  |     |     | 0.4 | V    |
| Output High Voltage | loh = -400 μA | 2.4 |     |     | V    |
| Output Rise Time    | Voh = 2.4 V   |     |     | 9.0 | ns   |
| Output Fall Time    | Vol = 0.4 V   |     |     | 9.0 | ns   |

#### **DIFFERENTIAL OUTPUTS**

Outputs are loaded with a 10 k $\Omega$  resistor and 5 pF total capacitance (including stray capacitance) to GND for rise/fall time measurements.

| PARAMETER           | CONDITION              |          | MIN     | MAX     | UNIT |
|---------------------|------------------------|----------|---------|---------|------|
| Output Low Voltage  | –0.5 mA < lol < 0.5 mA | Tj=25°C  | VPD-2.7 | VPD-2.5 | v    |
|                     |                        | Tj=145°C | VPD-2.2 | VPD-2.0 | v    |
| Output High Voltage | –0.5 mA < loh < 0.5mA  | Tj=25°C  | VPD-1.8 | VPD-1.7 | V    |
|                     |                        | Tj=145°C | VPD-1.3 | VPD-1.2 | V    |
| Output Rise Time    | me Voh = 90% final     |          |         | 6.0     | ns   |
| Output Fall time    | Vol = 10% final        |          |         | 6.0     | ns   |

#### ANALOG GAIN SECTION

The circuit is intended to interface with the filter structure shown in Figure 5.

The following measurements are made with the following conditions unless otherwise stated: 1. The circuit is in the read mode (CHIP\_EN or SERVO\_EN, and HOLD PINS high, WG and SHORT pins low) 2. The circuit is connected as in Figure 5.

#### **Automatic Gain Control Section**

The AGC circuit maintains the AC voltage level monitored across the DIN+/- pins at a level defined by the voltage on the AGC pin.

| PARAMETER           | CONDITION     | MIN | NOM | МАХ | UNIT |
|---------------------|---------------|-----|-----|-----|------|
| Stage Gain Settings |               |     |     |     |      |
| K1                  | K1 = 30 V/V   |     |     | ±17 | %    |
| K2                  | K2 = -2.5 V/V |     |     | ±5  | %    |
| Minimum Gain Range  |               | 0.3 |     | 20  | V/V  |

| PARAMETER                                                  | CONDITION                                                    | MIN  | NOM | MAX  | UNIT  |
|------------------------------------------------------------|--------------------------------------------------------------|------|-----|------|-------|
| AGC Loop Level Settings                                    |                                                              |      |     |      |       |
| DIN+ - DIN- Input Voltage<br>Swing vs. V(AGC)              | 20mVpp≤V(IN1+–IN1-)≤240mVpp,<br>0.5Vpp≤V(DIN+ – DIN-)≤1.4Vpp | 0.37 |     | 0.56 | Vpp/V |
| DIN+ - DIN- Input<br>Voltage Swing When AGC<br>Pin is Open | 20 mVpp ≤ V(IN1+ – IN1-)<br>≤ 240mVpp                        | 0.85 | 1.0 | 1.12 | %     |
| DIN+ - DIN- Input<br>Voltage Swing Variation               | 20 mVpp ≤ V(IN1+ – IN1-)<br>≤ 240mVpp                        |      |     | 8.0  | %     |
| AGC Pin Input Impedance                                    |                                                              | 4.4  |     | 10.8 | kΩ    |
| AGC Pin Voltage                                            | V(AGC) = 2.19V, AGC pin open                                 |      |     | ±11  | %     |
| Allowable DIN+ - DIN-<br>Input signal range                |                                                              |      |     | 1.4  | Vpp   |

Automatic Gain Control Section (Continued)

#### AGC Loop Time Constants

|                                                |                                                                         | 1    |      |      | second state of the second |
|------------------------------------------------|-------------------------------------------------------------------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slow AGC Decay Capacitor<br>Charge Current     | V(DIN+ - DIN-)=0.0                                                      |      | 4.5  |      | μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fast AGC Decay Capacitor<br>Charge Current     | V(DIN+ - DIN-)=0.0                                                      |      | 1.2  |      | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fast Decay Hold Off Time                       | Slow attack threshold not reached                                       | 0.7  |      | 0.3  | μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AGC Capacitor Leakage<br>Current               | Read/Hold Mode                                                          | -0.2 |      | 0.2  | μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Slow AGC Attack Capacitor<br>Discharge Current | V(DIN+ - DIN-)=0.8Vdc<br>Vary V(AGC) until slow charge<br>begins.       | 0.14 |      | 0.22 | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fast AGC Attack Capacitor<br>Discharge Current | V(DIN+ - DIN-)=0.8Vdc<br>V(AGC)= 3.0V                                   | -1.3 |      | -2.0 | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Fast –> Slow Attack<br>Switchover Point        | V(DIN+ - DIN-) -<br>V(DIN+ - DIN-)Final                                 |      | 0.25 |      | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Gain Decay Time (Td)<br>(see Figure 7)         | Vin = 240 mVpp -> 120 mVpp<br>@ 2.5 Mhz,<br>Vout to 90% of final value  |      | TBD  |      | μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Gain Attack Time (Ta)<br>(see Figure 7)        | WG = high -> low,<br>Vin = 240 mV @ 2.5 Mhz<br>Vout to 110% final value |      | 4    |      | μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### **General Amplifier Characteristics**

| PARAMETER                                        | CONDITION                                               | MIN  | NOM | МАХ  | UNITS  |
|--------------------------------------------------|---------------------------------------------------------|------|-----|------|--------|
| Input Voltage Range                              |                                                         | 20   |     | 240  | mVpp   |
| Differential Input Resistance                    | V(IN1+ - IN1-) = 100 mVpp<br>@ 2.5 Mhz                  |      | 5.0 |      | kΩ     |
| Differential Input Capacitance                   | V(IN1+ - IN1-)=100 mVpp                                 |      |     | 10.0 | pF     |
| Common Mode Input                                | SHORT pin = low                                         |      | 1.8 |      | kΩ     |
| Impedance (both sides)                           | SHORT pin = high                                        |      | 250 |      | Ω      |
| Input Noise                                      | Gain set to Maximum                                     |      |     | 30   | nV/√Hz |
| Differential Output<br>Resistance OUT1+/-        |                                                         | 16   |     | 60   | Ω      |
| Output Offset Voltage                            |                                                         |      |     | ±100 | mV     |
| Maximum Output<br>Voltage Swing                  | Set by GAIN pin voltage $Z(load diff) = 600\Omega$      | 0.56 |     |      | Vpp    |
| OUT1+ to OUT1-<br>Pin current                    | No DC path from<br>OUT+/- to GND                        | ±1.1 |     |      | mA     |
| Bandwidth                                        | Gain set to maximum,<br>±3 dB bandwidth                 | 30   |     |      | MHz    |
| Common ModeRejection<br>Ratio (Input Referred)   | V(IN1+)=V(IN1-)=100 mVpp,<br>5 Mhz, Gain set to maximum | 40   |     |      | dB     |
| Power Supply Rejection<br>Ratio (Input Referred) | V(VPA/VPD) = 100 mVpp<br>5 MHz, Gain set to maximum     | 30   |     |      | dB     |

#### Adjustable Real and Imaginary Zero Filter Section

See applications section for equations governing generation of real/imaginary axis zeros. All the following measurements are made with LP3+ tied to HP3+ and to a 180 $\Omega$  resistor to VPA and with LP3- tied to HP3- and to a 180 $\Omega$  resistor to VPA.

| PARAMETER                        | CONDITION                        | MIN  | МАХ  | UNITS |
|----------------------------------|----------------------------------|------|------|-------|
| Stage Gain Settings              |                                  |      |      |       |
| K4                               | Κ4 = 0.0031Ω                     |      | ±TBD | %     |
| M1                               | M1 = [7.5 x V(MULT_1)]/V(VREF)   |      | ±TBD | %     |
| Minimum M1 Range                 |                                  | 0.1  | 7.0  | V/V   |
| M2                               | M2 = 0.75[V(MULT_2)-0.1]/V(VREF) |      | ±TBD | %     |
| Minimum M2 Range                 |                                  | 0.01 | 0.5  | V/V   |
| Allowable Load Resistor<br>Range | 180 $\Omega$ per side to VPA     |      | ±5   | %     |

| PARAMETER                                           | CONDITION                                                                              | MIN | NOM     | MAX  | UNITS |
|-----------------------------------------------------|----------------------------------------------------------------------------------------|-----|---------|------|-------|
| General Amplifier Char.                             |                                                                                        |     |         |      |       |
| Output Offset Voltage                               |                                                                                        |     |         | ±100 | mV    |
| Differential Input<br>Resistance                    | V(LP2/HP2+ - LP2/HP2-) =<br>100 mVpp, 2.5 MHz<br>(LP2+ - LP2-) or (HP2+ - HP2-)        |     | 10      |      | kΩ    |
| Differential Input<br>Capacitance                   | V(LP2/HP2+ - LP2/HP2-) =<br>100 mVpp, 2.5 MHz<br>(LP2+ - LP2-) or (HP2+ - HP2-)        |     |         | 10.0 | pF    |
| Common Mode Input<br>Impedance (Both sides)         | (LP2+ - LP2-) or (HP2+ - HP2-)                                                         |     | 3.3     |      | kΩ    |
| Bandwidth                                           | Gain set to maximum,<br>+3 dB bandwidth                                                | 30  |         |      | MHz   |
| LP3+, LP3, HP3+, HP3<br>pin current                 | With LP2+/- and HP3+/- shorted,<br>(LP2+ + HP2+) or (LP2- + HP2-)                      | 1.7 |         |      | mA    |
| Common Mode<br>Rejection Ratio<br>(Input referred)  | V(LP2+)=V(LP2-)=100 mVpp, or<br>V(HP2+)=V(HP2-)=100 mVpp<br>5 MHz, gain set to maximum | 40  |         |      | dB    |
| Power Supply<br>Rejection Ratio<br>(Input referred) | $\Delta V(VPA/VPD)=100 \text{ mVpp},$<br>5 MHz, Gain set to maximum                    | 30  |         |      | dB    |
| Differential Output<br>Resistance                   | (LP3+ - LP3-) or (HP3+ - HP3-)                                                         | 10  | · · · · |      | kΩ    |
| MULT_1 Current                                      |                                                                                        |     |         | ±3   | mA    |
| MULT_2 Current                                      |                                                                                        |     |         | ±10  | mA    |

#### Adjustable Real and Imaginary Zero Filter Section (Continued)

#### Gain Buffer to Differentiator and Matched Delay Section

See applications section for equations development. All of the following measurements are made with a  $500\Omega$  resistor tied from OUT4+ to OUT4-.

| PARAMETER                         | CONDITION                             | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NOM | МАХ | UNITS |
|-----------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|
| Gain                              | Av = 2.5 V/V                          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | ±15 | %     |
| Differential Input<br>Resistance  | V(IN4+ - IN4-) = 100 mVpp,<br>2.5 MHz |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10  |     | kΩ    |
| Differential Input<br>Capacitance | V(IN4+ - IN4-) = 100 mVpp,<br>2.5 MHz |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | 10  | pF    |
| Common Mode Input<br>Impedance    | Both sides                            | and a second sec | 3.0 |     | kΩ    |

#### Gain Buffer to Differentiator and Matched Delay Section

| PARAMETER                                        | CONDITION                                                 | MIN  | NOM | МАХ | UNITS |
|--------------------------------------------------|-----------------------------------------------------------|------|-----|-----|-------|
| Differential Output<br>Resistance OUT4+/-        |                                                           | 10   |     | 32  | Ω     |
| Maximum Output<br>Voltage Swing                  | Z(load diff.) = 350 $\Omega$                              | 1.4  |     |     | Vpp   |
| OUT4+ to OUT4-<br>Pin current                    | No DC path from OUT+/-<br>to GND                          | ±2.3 |     |     | mA    |
| Output Offset<br>Voltage                         |                                                           |      |     | ±50 | mV    |
| Bandwidth                                        | Gain set to maximum,                                      | 30   |     |     | MHz   |
| Common Mode Rejection<br>Ratio (Input referred)  | V(IN4+) = V(IN4-)=100 mVpp,<br>5 Mhz, Gain set to maximum | 40   |     |     | dB    |
| Power Supply Rejection<br>Ratio (Input referred) | V(VPA/VPD) = 100 mVpp,<br>5 Mhz, Gain set to maximum      | 30   |     |     | dB    |

#### **Voltage Reference Generator Section**

An on-chip reference voltage is generated for use as a reference by the external DACs which supply the MULT\_1 and MULT\_2 voltages.

| PARAMETER                  | CONDITION                 | MIN | NOM | MAX | UNITS |
|----------------------------|---------------------------|-----|-----|-----|-------|
| Output Voltage on VREF Pin | 0.4 mA < I(VREF) < 1.1 mA | 1.9 | 2.2 | 2.5 | V     |

#### **READ MODE DIGITIZING SECTION**

All of the measurements in the read digital section are made with the following conditions unless otherwise stated:

- 1. In the read mode, (CHIP\_EN high, WG & SHORT pins low)
- The clock and data input (CIN+ CIN) and (DIN+ DIN-), receive AC coupled 2.5 MHz, 1.0 Vpp sinewave input signals with the DIN+/- input leading CIN+/- by 90 degrees.
- 3. A 1.8V DC voltage is applied to HYS pin.
- 4. The  $\overline{RD}$  and DOUT pins are loaded with a 10 k $\Omega$  resistor and 5 pF total capacitance to GND.

#### **Hysteresis Comparator Circuit**

| PARAMETER                         | CONDITION                             | MIN | NOM | МАХ  | UNITS |
|-----------------------------------|---------------------------------------|-----|-----|------|-------|
| Input Signal Range                |                                       |     |     | 1.4  | Vpp   |
| Differential Input<br>Resistance  | V(DIN+ - DIN-) = 100 mVpp,<br>2.5 Mhz | 10  |     | 16.5 | kΩ    |
| Differential Input<br>Capacitance | V(DIN+ - DIN-) = 100 mVpp,<br>2.5 Mhz |     |     | 4.0  | pF    |
Hysteresis Comparator Circuit (Continued)

| PARAMETER                                                         | CONDITION                                                                             | MIN  | NOM | МАХ  | UNITS  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------|------|-----|------|--------|
| Common Mode Input<br>Impedance                                    | Both sides                                                                            | 2.5  |     | 4.0  | kΩ     |
| LEVEL Pin Output<br>Voltage vs DIN+ - DIN-<br>Input voltage       | 0.6 < V(DIN+ - DIN-)<1.4 Vpp<br>10 k $\Omega$ between LEVEL & GND                     | 1.3  |     | 2.2  | V/Vpp  |
| LEVEL Pin Output<br>Impedance                                     | l(LEVEL) = 0.5 mA                                                                     |      | 140 |      | Ω      |
| LEVEL Pin Maximum<br>Output Current                               |                                                                                       | 3.0  |     |      | mA     |
| Comparator Offset<br>Voltage                                      | HYS pin at GND, ≤1.5 kΩ<br>across DIN+, DIN-                                          |      |     | ±10  | mV     |
| Hysteresis Trip Voltage<br>(at DIN+, DIN-) vs.<br>HYS pin voltage | 1V < V(HYS) < 2V                                                                      | 0.44 | 0.5 | 0.64 | Vpp/V  |
| Hysteresis Threshold<br>Margin as a % of<br>V(DIN+ - DIN-) Peak   | V(HYS) = some % of<br>V(AGC)* or V(LEVEL),<br>1V < V(HYS) < 3V<br>See Figures 18 & 19 | -15  |     | +15  | % Peak |
| HYS Pin Input Current                                             | 1V < V(HYS) < 3V                                                                      | 0.0  |     | -20  | μA     |

\*In an open loop configuration where reference is V(AGC) tolerance may be slightly higher

| TABLE 1: | Frequency Template of Hysteresis Trip Point as Percent of |
|----------|-----------------------------------------------------------|
|          | Peak Input Voltage Across DIN+/- Pins                     |

| Frequency    | Hysteresis   |              |              |              |  |
|--------------|--------------|--------------|--------------|--------------|--|
|              | External     | High         | Medium       | Low          |  |
| 0 to TBD MHz | TBD to TBD % |  |
| TBD MHz      | TBD to TBD % |  |

Note 1: Pulse detector mode control register bits D1, 2 set as follows:

00 = External hysteresis

10 = About 65% hysteresis

01 = About 50% hysteresis

- 11 = About 35% hysteresis
- Note 2: For external hysteresis, LEVEL/HYS pin network is set up with external component values as shown in Figure 5a.

#### **Clocking Circuit**

| PARAMETER                                            | CONDITION                              | MIN | NOM     | МАХ  | UNITS |
|------------------------------------------------------|----------------------------------------|-----|---------|------|-------|
| Input Signal Range                                   |                                        |     |         | 1.4  | Vp-p  |
| Differential Input<br>Resistance                     | V(CIN+ - CIN-) = 100 mVp-p,<br>2.5 Mhz | 10  |         | 16.5 | kΩ    |
| Differential Input<br>Capacitance                    | V(CIN+ - CIN-) = 100 mVp-p,<br>2.5 Mhz |     |         | 4.0  | pF    |
| Common Mode Input<br>Impedance                       | Both sides                             | 2.7 |         | 3.8  | kΩ    |
| Input Offset Voltage                                 |                                        |     |         | 6.0  | mV    |
| COUT Pin Output<br>Low Voltage                       | TIE 2 k $\Omega$ from COUT to GND      |     | VPA-3.0 |      | v     |
| COUT Pin Output<br>Pulse Voltage<br>V(high) - V(low) | TIE 2 k $\Omega$ from COUT to GND      |     | +0.8    |      | v     |
| COUT Pin Output<br>Pulse Width                       | TIE 2 k $\Omega$ from COUT to GND      |     | 12      |      | ns    |

#### Read Mode Digital Section as System

| PARAMETER                                         | CONDITION                                                                                                       | MIN | NOM     | МАХ | UNITS |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|---------|-----|-------|
| Required DFF<br>Set up Time,<br>(Td1 in Figure 8) | Minimum allowable time delay<br>from V(DIN+, DIN) exceeding<br>hysteresis point to V(CIN+,CIN)<br>crossing zero | 0   |         |     | ns    |
| Propagation Delay<br>Td3 in Figure 8              |                                                                                                                 |     |         | 60  | ns    |
| Pulse Pairing                                     | Td3-Td4  in Figure 8                                                                                            |     |         | 1.0 | ns    |
| RD Pin Output<br>Pulse Width                      | 0.0 < loh < 0.5 mA                                                                                              |     | 10      |     | ns    |
| RD Pin Output Low<br>Voltage                      | 0.0 < lol < 0.5 mA                                                                                              |     | VPA-2.1 |     | V     |
| RD Pin Output Pulse<br>Voltage V(high)-V(low)     | 0.0 < loh < 0.5 mA                                                                                              |     | +0.8    |     | v     |

2

#### Servo Burst Capture Circuit

All of the measurements for the servo are made with the following conditions unless otherwise stated. The circuit is connected as shown in Figure 5.

| PARAMETER                            | CONDITION                                            | MIN     | NOM | MAX     | UNITS  |
|--------------------------------------|------------------------------------------------------|---------|-----|---------|--------|
| SERV_REF Pin Level                   |                                                      | VPA-2.8 |     | VPA-2.1 | V      |
| SERV_OUT to<br>SERV_REF Offset       | DIN+ shorted to DIN-                                 |         |     | ±20     | mV     |
| SERV_OUT Level vs<br>AGC Pin Voltage | V(SERV_OUT)<br>V(AGC) = 0.2 Vp/V                     |         | 1   | ±TBD    | %      |
| Servo Frame vs. V(DIN+/-)            | V(SERV_OUT - SERV_REF)<br>V(DIN+/-)<br>= 0.39 Vn/Vnn |         |     | TBD     | Vp/Vpp |
| Allowable Load Impedance             | Fourivalent parallel resistance                      | 10      |     |         | kQ.    |
| SERV_OUT or                          |                                                      |         |     |         | , 126  |
| SERV_REF to GND                      | Equivalent parallel capacitance                      |         |     | 5       | pF     |

#### **CLOCK/DATA RECOVERY SECTION:**

See applications section for loop filter development.

#### DC Output levels

| PARAMETER                                                       | CONDITION                            | MIN      | NOM | MAX       | UNITS |
|-----------------------------------------------------------------|--------------------------------------|----------|-----|-----------|-------|
| Test Point Output<br>High Level (VOHT)<br>DRD, VCO_CLK, VCO_REF | 262Ω to VPD,402Ω to GND<br>VPA = VPD | VPD-1.02 |     |           | V     |
| Test Point Output<br>Low Level (VOLT)<br>DRD, VCO_CLK, VCO_REF  | 262Ω to VPD,402Ω to GND<br>VPA = VPD |          |     | VPD-1.625 |       |

#### **Read Mode**

| PARAMETER                                 | CONDITION                                     | MIN         | NOM | МАХ   | UNITS |
|-------------------------------------------|-----------------------------------------------|-------------|-----|-------|-------|
| Read Clock Rise Time (TRRC)               | 0.8V to 2.0V, C1 ≤ 15 pF                      |             |     | 8     | ns    |
| Read Clock Fall Time (TFRC)               | 2.0V to 0.8V, C1 ≤ 15 pF                      |             |     | 5     | ns    |
| NRZ (out) Set Up and<br>Hold Time (TPNRZ) |                                               | .31<br>TORC |     |       | ns    |
| AMD Propagation<br>Delay (TPAMD)          |                                               | 10          |     |       | ns    |
| 1/3 Cell Delay                            | TD = 4.92(RR + 0.53)<br>RR = 2.0 kΩ to 7.0 kΩ | 0.8TD       |     | 1.2TD | ns    |

#### Write Mode

| PARAMETER                                              | CONDITION                       | MIN                           | МАХ                   | UNIT |
|--------------------------------------------------------|---------------------------------|-------------------------------|-----------------------|------|
| Write Data Pulse Width (TWDC)                          | C1 < 15 pF                      | 2 <u>TOWC</u> - 2TPC - 5<br>3 | 2 <u>TOWC</u> +5<br>3 | ns   |
| Write Data Fall Time (TFWD)                            | 2.0V to 0.8V, C1 ≤ 15 pF        |                               | 8                     | ns   |
| Write Data Clock Rise Time<br>(TWRC)                   | 0.8V to 2.0V,<br>C1 < 15 pF     |                               | 10                    | ns   |
| Write Data Clock Fall Time<br>(TWFC)                   | 2.0 to 0.8V<br>C1 < 15 pF       |                               | 8                     | ns   |
| NRZ Set Up Time (TSNRZ)                                |                                 | 5                             |                       | ns   |
| NRZ Hold Time (THNRZ)                                  |                                 | 5                             |                       | ns   |
| Precompensation Time Shift<br>Magnitude Accuracy (TPC) | TPCO = T x A/(B+3A)<br>See note |                               |                       |      |
|                                                        | D2 bit=1, D3 bit=1              | 0                             | 0                     | ns   |
|                                                        | D2 bit=0, D3 bit=1              | 0.8TPC-0.2                    | 1.2TPC+0.2            | ns   |
|                                                        | D2 bit=1, D3 bit=0              | 2(0.8TPC)                     | 2(1.2TPC)             | ns   |
|                                                        | D2 bit=0, D3 bit=0              | 3(0.8TPC)                     | 3(1.2TPC)             | ns   |

Note: T = FREF period, A=0.19/(Rpc+0.51)+0.0058, B=0.42/(RR+0.53)+0.0108, Rpc & RR in  $k\Omega$ 

#### Data Synchronization

| PARAMETER                             | CONDITION                                                                                  | MIN               | MAX    | UNIT              |
|---------------------------------------|--------------------------------------------------------------------------------------------|-------------------|--------|-------------------|
| VCO Center Frequency<br>Period (TVCO) | VCO IN = 2.7V, TO=4.03(RR+1.33),<br>VPA, VPD = 5.0V, RR=2.0 kΩ to 7.0 kΩ                   | 0.8TO             | 1.2TO  | ns                |
| VCO Frequency<br>Dynamic Range        | 1.0V≤VCO IN≤VPA-0.6V<br>VPA, VPD = 5.0V                                                    | ±25               | ±45    | %                 |
| VCO Control Gain (KVCO)               | ωο = 2 x π/TO, 1.0V≤VCO IN≤VPA-0.6V                                                        | 0.14ωο            | 0.26ωο | <u>rad</u><br>VxS |
| Phase Detector Gain (KD)              | For PLL REF=FREF, KD=0.095/(RR+530)<br>For PLL REF=RD, KD=0.19/(RR+530)<br>VPA, VPD = 5.0V | 0.83KD            | 1.17KD | A/rad             |
| KVCOxKD Product Accuracy              |                                                                                            | -28               | +28    | %                 |
| VCO Phase Restart Error               | Referred to RRC                                                                            | -1                | +1     | rad               |
| Decode Window<br>Centering Accuracy   |                                                                                            |                   | ±1.0   | ns                |
| Decode Window                         |                                                                                            | (2TORC/3)<br>-1.5 |        | ns                |

2

#### **APPLICATIONS SECTION**

#### ADJUSTABLE REAL AND IMAGINARY ZERO FILTER SECTION

With external components connected as in Figure 5a, this section generates a pair of symmetric real axis zeros whose position is controlled by the voltage on the MULT\_1 pin.

$$H(s) = \frac{1}{(L1a + L1b) C2 \cdot s^{2} + (L1a + L1b/3)s + 1} - \frac{M1 \cdot L5 \frac{C4a \cdot C4b}{C4a \cdot C4b} \cdot s^{2}}{L5 \cdot \frac{C4a \cdot C4b}{C4a \cdot C4b} \cdot s^{2} + (L5/R6)s + 1}$$
$$= \frac{1 - M1 \cdot L \cdot C \cdot s^{2}}{LCs^{2} + (L/R)s + 1}$$
for: L = L5 = 2 \cdot L1a = 2 \cdot L1b  
C = C2 = 0.5 \cdot C4a = 0.5 \cdot C4b

With the external components connected as in Figure 5a, this section also generates a pair of symmetric imaginary axis zeros whose position is controlled by the voltage on the MULT\_2 pin.

 $H2(s) = K4 \cdot \frac{M2(L8a + L8b) \cdot C7 \cdot s^{2} + 1}{(E \cdot s^{N}) + (F \cdot s^{N-1}) + \dots + 1} \cdot (R12a + R12b)$ 

With the external components connected as in Figure 6a, this section can also generate two pairs of symmetric complex zeros whose position is controlled by the voltage on the MULT\_2 pin.

 $H2(s) = K4 \cdot \frac{(M2 \cdot A \cdot s^{4}) + (M2 \cdot B \cdot s^{2}) + 1}{(E \cdot s^{N}) + (F \cdot s^{N-1}) + \dots + 1} \cdot (R12a + R12b)$ 

where  $A = Cg \cdot C7 \cdot 2L10 \cdot 2L8$ B = (C7 \cdot 2L8) + (C7 \cdot 2L10) + (Cg \cdot 2L10)

#### GAIN BUFFER TO DIFFERENTIATOR AND MATCHED DELAY SECTION

With external components conncected as in Figure 5a, this section generates the differentiated signal applied to CIN+/- and a signal with a matched delay applied to DIN+/-.

$$Hcin(s) = \frac{\frac{C16a \cdot C16b}{C16a + C16b} \cdot R17 \cdot s}{(L15a + L15b) \cdot \frac{C16a \cdot C16b}{C16a + C16b} \cdot s^{2} + \frac{C16a \cdot C16b}{C16a + C16b} \cdot R17 \cdot s + 1}$$

$$= \frac{CRs}{LCs^{2} + CRs + 1}$$

$$Hdin(s) = \frac{1}{(L18a + L18b) \cdot C19 \cdot s^{2} + C19 \cdot R20 \cdot s + 1}$$

$$= \frac{1}{LCs^{2} + CRs + 1}$$
For: L = 2 \cdot L15a = 2 \cdot L15b C = 0.5 \cdot C16b R = R17
$$For: L = 2 \cdot L18a = 2 \cdot L18b C = 0.5 \cdot C16b R = R17$$

#### LOOP FILTER

The low pass filter attenuates high frequency components fo the phase error signal from the phase detector and modifies the dynamics of the PLL. In lock mode, the PLL can be approximated by the linear model shown in Figure 4. The transfer functions of the blocks are as follows:

- KD = conversion factor for phase detector in  $\mu$ A/radian
- KVCO = VCO gain factor in radians/volt-second
- F(s) = low pass filter transfer function

Thus the closed loop transfer function is:

$$H(s) = \frac{\frac{KD \cdot Kvco \cdot F(s)}{N}}{s + \frac{KD \cdot Kvco \cdot F(s)}{N}}$$

where: N = ratio between TBD and FIN N = 1.0 for preamble N= 0.5 for external clock

For the low pass filter example:

$$F(s) = \frac{1 + sC1R}{sC1\left(1 + \frac{C2}{C1} + sC2R\right)}$$



FIGURE 4: Phase Locked Loop

2



FIGURE 5a: SSI 32P4621 Circuit Block Diagram - Differential Output Data Version - Sheet 1

2-134



FIGURE 5b: SSI 32P4621 Circuit Block Diagram - Differential Output Data Version - Sheet 2

0690 - rev.

2-135



FIGURE 6a: SSI 32P4620 Circuit Block Diagram - Single Ended Output Data Version - Sheet 1



FIGURE 6b: SSI 32P4620 Circuit Block Diagram - Single Ended Output Data Version - Sheet 2

2-137



FIGURE 7: AGC Timing Diagram



#### FIGURE 8: Read Mode Digital Section Timing Diagram



FIGURE 9: Data Synchronization Waveform





2-139



FIGURE 11: Read Timing







If 5 bits of RD are detected after 6 "0" and before 9 "0" are found, then restart and look for 6 "0."







\*= - Internal Source

\*\* = - Test Point

FIGURE 14: Read Mode Locking Sequence (Soft and Hard Sector)



#### FIGURE 15: Multiple Address Mark Write



FIGURE 16: Write Data



#### FIGURE 17a: System Configuration - Sheet 1



FIGURE 17b: System Configuration - Sheet 2

2



FIGURE 17c: Expected Nominal Voltage Levels



#### FIGURE 18: Feed forward Mode



FIGURE 19: Percentage Threshold vs. Frequency

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



# HDD ACTIVE FILTERS 3



silicon systems\*

# **Preliminary Data**

July, 1990

#### DESCRIPTION

The SSI 32F8011 Programmable Electronic Filter provides an electronically controlled low-pass filter with a separate differentiated low-pass output. A sevenpole, Bessel-type, low-pass filter is provided along with a single-pole, single-zero differentiator. Both outputs have matched delays. The delay matching is unaffected by any amount of programmed equalization or bandwidth. This programability combined with low group delay variation makes the SSI 32F8011 ideal for use in constant density recording applications. Double differentiation pulse slimming equalization is accomplished by a two-pole, low-pass with a two-pole, highpass feed forward section to provide complimentary real axis zeros. A variable attenuator is used to program the zero locations.

The SSI 32F8011 programmable equalization and bandwidth characteristics can be controlled by external DACs or DACs provided in the SSI 32D4661 Time Base Generator. Fixed characteristics are easily accomplished with three external resistors, in addition equalization can be switched in or out by a logic signal. The circuit is optimized to be used with the SSI 32P4620 and 54x series pulse detectors.

The SSI 32F8011 requires only a +5V supply and is available in 16-pin DIP, SON, and SOL packages.

#### FEATURES

- Compatible with 24 Mbit/s operation
- Ideal for constant density recording applications
- Programmable filter cutoff frequency (fc = 5 to 13 MHz)
- Programmable pulse slimming equalization (0 to 9 dB boost at the filter cutoff frequency)
- Matched normal and differentiated low-pass outputs
- Differential filter input and outputs
- ±10% cutoff frequency accuracy
- ±0.75 ns group delay variation from 0.2 fc to fc = 13 MHz
- Total harmonic distortion less than 1%
- No external filter components required
- +5V only operation
- 16-pin DIP, SON, and SOL package



#### BLOCK DIAGRAM

#### **PIN DIAGRAM**



#### **PIN DESCRIPTIONS**

| NAME                | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN, VIN            | DIFFERENTIAL SIGNAL INPUTS. The input signals must be AC coupled to these pins.                                                                                                                                                                                                                                                           |
| VO_NORM,<br>VO_NORM | DIFFERENTIAL NORMAL OUTPUTS. The output signals must be AC coupled to the pulse detector.                                                                                                                                                                                                                                                 |
| VO_DIFF,<br>VO_DIFF | DIFFERENTIAL DIFFERENTIATED OUTPUTS. For minimum pulse pairing, these outputs should be AC coupled to the pulse detector.                                                                                                                                                                                                                 |
| IFP                 | FREQUENCY PROGRAM INPUT. The filter cutoff frequency FC, is set by an external current IFP, injected into this pin. IFP must be proportional to voltage VR. This current can be set with an external current generator such as a DAC. VFP should be left open when using this pin.                                                        |
| VFP                 | FREQUENCY PROGRAM INPUT. The filter cutoff frequency can be set by programming a current through a resistor from VR to this pin. IFP should be left open when using this pin.                                                                                                                                                             |
| VBP                 | FREQUENCY BOOST PROGRAM INPUT. The slimmer high frequency boost is set by an external voltage applied to this pin. VBP must be proportional to voltage VR. A fixed amount of boost can be set by an external resistor divider network connected from VBP to VR and GND. No boost is applied if the FBST pin is grounded, or at logic low. |
| FBST                | FREQUENCY BOOST. A high logic level or open input enables the frequency boost circuitry.                                                                                                                                                                                                                                                  |
| PWRON               | POWER ON. A high logic level or open circuit enables the chip. A low level puts the chip in a low power state.                                                                                                                                                                                                                            |
| VR                  | REFERENCE VOLTAGE. Internally generated reference voltage.                                                                                                                                                                                                                                                                                |
| VCC1, VCC2          | +5 VOLT SUPPLY.                                                                                                                                                                                                                                                                                                                           |
| GND1, GND2          | GROUND                                                                                                                                                                                                                                                                                                                                    |

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may damage the device.

| PARAMETER                                        | RATINGS     | UNIT               |
|--------------------------------------------------|-------------|--------------------|
| Storage Temperature                              | -65 to +150 | °C                 |
| Junction Operating Temperature, Tj               | +130        | °C                 |
| Supply Voltage, VCC1, VCC2                       | -0.5 to 7   | $\mathbf{V}^{(1)}$ |
| Voltage Applied to Inputs                        | -0.5 to VCC | V                  |
| IFP, VFP Inputs Maximum Current*                 | <1.5        | mA                 |
| Maximum Power Dissipation, $fc = 13 \text{ MHz}$ | 390         | mW                 |

\* Exceeding this current may cause frequency programming lockup.

#### **RECOMMENDED OPERATING CONDITIONS**

| Supply voltage, VCC1, VCC2 | 4.65 < VCC1,2 < 5.50 | V  |
|----------------------------|----------------------|----|
| Junction Temperature, Tj   | 0 < Tj < 130         | °C |
| Ambient Temperature        | 0 < Ta < 70          | °C |

#### **ELECTRICAL CHARACTERISTICS**

Power Supply Characteristics (Unless otherwise specified recommended operating conditions apply.)

| PARA | METER                | CONDITIONS   | MIN | NOM | МАХ | UNITS |
|------|----------------------|--------------|-----|-----|-----|-------|
| ICC  | Power Supply Current | PWRON = 0.8V |     | 10  | 13  | mA    |
| ICC  | Power Supply Current | PWRON ≥ 2.0V |     | 67  | 80  | mA    |

#### **DC Characteristics**

| VIH | High Level Input Voltage | TTL input  | 2.0 |      | V  |
|-----|--------------------------|------------|-----|------|----|
| VIL | Low Level Input Voltage  |            |     | 0.8  | V  |
| IIH | High Level Input Current | VIH = 2.7V |     | 20   | μA |
| IIL | Low Level Input Current  | VIL = 0.4V |     | -1.5 | mA |

#### **Filter Characteristics**

| fc   | Filter Cutoff Frequency                       | $fc = \frac{16.25 \text{ MHz}}{1000 \text{ MHz}}$ (lfp)                            | 5                                    |      | 13    | MHz   |
|------|-----------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------|------|-------|-------|
|      |                                               | mA<br>fp = 0.31  to  0.8  mA                                                       |                                      |      |       |       |
| FCA  | Filter fc Accuracy                            | fc = 13 MHz                                                                        | -10                                  |      | +10   | %     |
| AO   | VO_NORM Diff Gain                             | F = 0.67 <i>f</i> c, FB = 0 dB                                                     | 0.8                                  |      | 1.20  | V/V   |
| AD   | VO_DIFF Diff Gain                             | F = 0.67 fc, FB = 0 dB                                                             | 0.8AO                                |      | 1.0AO | V/V   |
| FB   | Frequency Boost at fc                         | $FBdB = 20 \log \left[ 1.884 \left( \frac{VBP}{VR} \right) + 1 \right]$ $VBP = VR$ |                                      | 9.2  |       | dB    |
| FBA  | Frequency Boost Accuracy                      | FB = 9.0 dB                                                                        | -1                                   |      | +1    | dB    |
| TGD0 | Group Delay Variation<br>Without Boost*       | fc = 13 MHz, VBP = 0V<br>F = 0.2 fc to fc                                          | -0.75                                |      | +0.75 | ns    |
| TGDB | Group Delay Variation<br>With Boost*          | fc = 13 MHz, VBP = VR<br>F = 0.2 fc to fc                                          | -0.75                                |      | +0.75 | ns    |
| VIF  | Filter Input Dynamic Range                    | THD = 1% max, F = 0.67 <i>f</i> c                                                  | 1.5                                  |      |       | Vpp   |
| VOF  | Filter Output<br>Dynamic Range                | THD = 1% max, F = 0.67 <i>f</i> c                                                  | 1.5                                  |      |       | Vpp   |
| RIN  | Filter Diff Input Resistance                  |                                                                                    | 3.0                                  |      |       | kΩ    |
| CIN  | Filter Diff Input Capacitance                 |                                                                                    |                                      | 4    | 7     | pF    |
| EOUT | Output Noise Voltage<br>Differentiated Output | BW = 100 MHz, Rs = 50Ω,<br>I <i>f</i> p = 0.8 mA, VBP = 0.0V                       |                                      | 5.5  |       | mVRms |
| EOUT | Output Noise Voltage<br>Normal Output         | BW = 100 MHz, Rs = 50Ω<br>Iƒp = 0.8 mA, VBP = 0.0V                                 |                                      | 2.5  |       | mVRms |
| EOUT | Output Noise Voltage<br>Differentiated Output | BW = 100 MHz, Rs = 50Ω<br>I <i>f</i> p = 0.8 mA, VBP = VR                          |                                      | 6.0  |       | mVRms |
| EOUT | Output Noise Voltage<br>Normal Output         | BW = 100 MHz, Rs = 50Ω<br>I <i>f</i> p = 0.8 mA, VBP = VR                          | алан<br>1917 - Малан<br>1917 - Малан | 3.25 |       | mVRms |

3

#### ELECTRICAL CHARACTERISTICS (continued)

Filter Characteristics (continued)

| PARA | METER                        | CONDITIONS | MIN | NOM | MAX | UNITS |
|------|------------------------------|------------|-----|-----|-----|-------|
| 10-  | Filter Output Sink Current   |            | 1.0 |     |     | mA    |
| 10+  | Filter Output Source Current |            | 2.0 |     |     | mA    |
| RO   | Filter Output Resistance**   |            |     |     | 60  | Ω     |

#### **Filter Control Characteristics**

| VR  | Reference Voltage                        |                                  | 2.0  | 2.40 | V  |
|-----|------------------------------------------|----------------------------------|------|------|----|
| VBP | Frequency Boost Control<br>Voltage Range | VR = 2.2V<br>FBoost = 0 to 9.2dB | 0    | 2.2  | V  |
| IFP | Frequency Program Current                | VR = 2.2V                        | 0.31 | 0.8  | mA |
| VFP | Frequency Program Current<br>Range       | lvfp = 0.33 VR / RX<br>VR = 2.2V | 0.31 | 0.8  | mA |

\* Not directly testable in production, design characteristic

\*\* Single ended



FIGURE 1: 32F8011 Applications Setup, 16-Pin SO or DIP

| VR = 2.2V     | IVfp = .33VR/Rx               |
|---------------|-------------------------------|
| VFP = .667 VR | IVfp range: 0.31 mA to 0.8 mA |
|               | (5 MHz to 13 MHz)             |

VFP is used when programming current is set with a resistor from VR. When VFP is used IFP must be left open.

3-4



# FIGURE 2: Applications Setup, Constant Density Recording 32F8011, 32P54X, 32D4661

IOF = DACF output current IOF = (0.98F•VR)/127Rx Rx = (0.98F•VR)/127IOF Rx = current reference setting resistor VR = Voltage Reference = 2.2V F = DAC setting: 0-127

Full scale, F = 127

For range of Max fc = 13 MHz then IFP = 0.8 mA

Therefore, for Max programming current range to 0.8 mA:

 $Rx = (0.98)(2.2/0.8) = 2.7 \text{ k}\Omega$ 

Please note that in setups such as this where IFP is used for cutoff frequency programming VFP must be left open.



#### fc = 10.4 MHz

a) No Pulse Equalization Boost

b) Max Pulse Equalization Boost

c) Ideal Bessel Filter







a) fc = 5 MHz No Pulse Equalization Boost b) fc = 5 MHz Max Pulse Equalization Boost c) fc = 10 MHz No Pulse Equalization Boost



FIGURE 5: 32F8011 Differented Low Pass Output Response (VO\_DIFF)

d) fc = 10 MHz Max Pulse Equalization Boost e) fc = 15 MHz No Pulse Equalization Boost f) fc = 15 MHz Max Pulse Equalization Boost



a) fc = 5 MHz (Ref = 80 ns)b) fc = 10 MHz (Ref = 45 ns)

c) fc = 15 MHz (Ref = 35 ns)



FIGURE 6: 32F8011 Typical Group Delay Variation (Differentiated Output) Maximum Pulse Equalization Boost





b) fc = 10 MHz (Ref = 45 ns)



c) fc = 15 MHz (Ref = 35 ns)



- a) fc = 5 MHz (Ref = 80 ns)b) fc = 10 MHz (Ref = 45 ns)
- c) fc = 15 MHz (Ref = 35 ns)





FIGURE 9: 32F8011 Typical Group Delay Variation (Normal Low Pass Output) No Pulse Equalization Boost



FIGURE 10: 32F8011 Normalized Block Diagram

| TABLE 1: | 32F8011 | <b>Frequency Boost</b> | Calculations |
|----------|---------|------------------------|--------------|
|          |         |                        |              |

| Assuming 9.2 dB boost for VBP = VR                                                     | Boost                              | VBP/VR                                                | Boost                              | VBP/VR                                                |
|----------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------|------------------------------------|-------------------------------------------------------|
|                                                                                        | 1 dB                               | 0.065                                                 | 6 dB                               | 0.528                                                 |
| VBP (10 <sup>(FB/20)</sup> )-1                                                         | 2 dB                               | 0.137                                                 | 7 dB                               | 0.658                                                 |
| $\frac{1}{VB} \cong \frac{1}{1884}$                                                    | 3 dB                               | 0.219                                                 | 8 dB                               | 0.802                                                 |
|                                                                                        | 4 dB                               | 0.310                                                 | 9 dB                               | 0.965                                                 |
|                                                                                        | 5 dB                               | 0.413                                                 |                                    |                                                       |
|                                                                                        |                                    |                                                       |                                    |                                                       |
| or,                                                                                    | VBP/VR                             | Boost                                                 | VBP/VR                             | Boost                                                 |
| or,                                                                                    | <b>VBP/VR</b><br>0.1               | Boost<br>1.499 dB                                     | <b>VBP/VR</b><br>0.6               | Boost<br>6.569 dB                                     |
| or,<br>boost in dB $\cong$ 20 log $\left[1.884\left(\frac{VBP}{VB}\right)+1\right]$    | <b>VBP/VR</b><br>0.1<br>0.2        | Boost<br>1.499 dB<br>2.777 dB                         | <b>VBP/VR</b><br>0.6<br>0.7        | Boost<br>6.569 dB<br>7.305 dB                         |
| or,<br>boost in dB $\cong$ 20 log $\left[1.884 \left(\frac{VBP}{VR}\right) + 1\right]$ | VBP/VR<br>0.1<br>0.2<br>0.3        | Boost<br>1.499 dB<br>2.777 dB<br>3.891 dB             | VBP/VR<br>0.6<br>0.7<br>0.8        | Boost<br>6.569 dB<br>7.305 dB<br>7.984 dB             |
| or,<br>boost in dB $\cong$ 20 log $\left[1.884 \left(\frac{VBP}{VR}\right) + 1\right]$ | VBP/VR<br>0.1<br>0.2<br>0.3<br>0.4 | Boost<br>1.499 dB<br>2.777 dB<br>3.891 dB<br>4.879 dB | VBP/VR<br>0.6<br>0.7<br>0.8<br>0.9 | Boost<br>6.569 dB<br>7.305 dB<br>7.984 dB<br>8.613 dB |

#### **TABLE 2: Calculations**

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                         | and the second se |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Typical change in $f$ -3 dB point                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Boost at fc                              | f-3 dB/fc               | Boost at fc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | f-3 dB/fc |
| with boost                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0 dB                                     | 1.0                     | 5 dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.13      |
| $(f_{i}, f_{i}) = (f_{i}, f_{i}) + (f_{$ | 1                                        | 1.2                     | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.28      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                                        | 1.47                    | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.41      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3                                        | 1.74                    | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.53      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                        | 1.95                    | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2.65      |
| Notes: 1. <i>f</i> c is the original programmed<br>2. <i>f</i> -3 dB is the new -3 dB value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | d cutoff frequency<br>e with boost imple | with no boost<br>mented |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |
| i.e., fc = 5 MHz when boost = 0 dB<br>if boost is programmed to 5 dB the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | n f-3 dB = 10.65 N                       | ИНz                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |

#### PIN DIAGRAM (Top View)

| GND1    | 1 | 16 | ] VO_DIFF |
|---------|---|----|-----------|
| VO_NORM | 2 | 15 |           |
| VO_NORM | 3 | 14 | ] PWRON   |
| VCC1    | 4 | 13 | ] VR      |
|         | 5 | 12 |           |
|         | 6 | 11 | ] IFP     |
| VBP [   | 7 | 10 | ] VFP     |
| FBST    | 8 | 9  | ] GND2    |

#### Thermal Characteristics: ØjA

| 16-lead SON (150 mil) | 105° C/W |
|-----------------------|----------|
| 16-lead SOL (300 mil) | 100° C/W |
| 16-lead PDIP          | 170° C/W |

16-pin DIP, SON, SOL

#### ORDERING INFORMATION

| PART DESCRIPTION                           | ORDER NO.      | PKG. MARK  |
|--------------------------------------------|----------------|------------|
| SSI 32F8011 Programmable Electronic Filter |                |            |
| 16-lead SON (150 mil)                      | SSI 32F8011-CN | 32F8011    |
| 16-lead SOL (300 mil)                      | SSI 32F8011-CL | 32F8011    |
| 16-lead PDIP                               | SSI 32F8011-CP | 32F8011-CP |

**Preliminary Data:** 

Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

silicon systems\*

# SSI 32F8020 Low-Power Programmable Electronic Filter

# **Advance Information**

July, 1990

#### DESCRIPTION

The SSI 32F8020 Programmable Electronic Filter provides an electronically controlled low-pass filter with a separate differentiated low-pass output. A sevenpole, .05° Equiripple-type linear phase, low-pass filter is provided along with a single-pole, single-zero differentiator. Both outputs have matched delays. The delay matching is unaffected by any amount of programmed equalization or bandwidth. This programability combined with low group delay variation makes the SSI 32F8020 ideal for use in constant density recording applications. Double differentiation pulse slimming equalization is accomplished by a twopole, low-pass with a two-pole, high-pass feed forward section to provide complimentary real access zeros. A variable attenuator is used to program the zero locations.

The SSI 32F8020 programmable equalization and bandwidth characteristics can be controlled by external DACs or DACs provided in the SSI 32D4661 time base generator. Fixed characteristics are easily accomplished with three external resistors, in addition equalization can be switched in or out by a logic signal. The circuit is optimized to be used with the SSI 32P4620 and 54x series pulse detectors.

The SSI 32F8020 requires only a +5V supply and is available in 16-pin DIP, SON, and SOL packages.

#### FEATURES

- Ideal for constant density recording applications
- Programmable filter cutoff frequency (fc = 1.5 to 8 MHz)
- Programmable pulse slimming equalization (0 to 9 dB boost at the filter cutoff frequency)
- Matched normal and differentiated low-pass outputs
- Differential filter input and outputs
- ±10% cutoff frequency accuracy
- ±2% maximum group delay variation from 1.5 - 8 MHz
- Total harmonic distortion less than 1%
- No external filter components required
- +5V only operation
- 16-pin DIP, SON, and SOL package



#### **PIN DIAGRAM**

| GND1 [    | 1 | 16 | VO_DIFF |
|-----------|---|----|---------|
| VO_NORM [ | 2 | 15 |         |
| VO_NORM [ | з | 14 | ] PWRON |
|           | 4 | 13 | ] vr    |
| VIN [     | 5 | 12 | ] RX    |
| VIN [     | 6 | 11 | ] IFO   |
| VBP [     | 7 | 10 | ] IFI   |
| FBST [    | 8 | 9  | GND2    |

CAUTION: Use handling procedures necessary for a static sensitive component.

# SSI 32F8020 Low-Power Programmable Electronic Filter

#### **PIN DESCRIPTIONS**

| NAME                | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VIN, VIN            | DIFFERENTIAL SIGNAL INPUTS. The input signals must be AC coupled to these pins.                                                                                                                                                                                                                                                           |
| VO_NORM,<br>VO_NORM | DIFFERENTIAL NORMAL OUTPUTS. The output signals must be AC coupled to the pulse detector.                                                                                                                                                                                                                                                 |
| VO_DIFF<br>VO_DIFF  | DIFFERENTIAL DIFFERENTIATED OUTPUTS. For minimum pulse pairing, these<br>outputs should be AC coupled to the pulse detector.                                                                                                                                                                                                              |
| RX                  | PTAT REFERENCE CURRENT SET. PTAT (proportional to absolute temperature) reference current IFO is equivalent to the current set on this pin.                                                                                                                                                                                               |
| IFI                 | FREQUENCY PROGRAM INPUT. The filter cutoff frequency FC, is set by an external current IFI, injected into this pin. IFI must be proportional to current IFO. This current can be set with an external current generator such as a DAC, referenced to IFO.                                                                                 |
| IFO                 | PTAT CURRENT REFERENCE OUTPUT. This pin ouputs a PTAT reference current which is externally scaled for control input into IFI.                                                                                                                                                                                                            |
| VBP                 | FREQUENCY BOOST PROGRAM INPUT. The slimmer high frequency boost is set by an external voltage applied to this pin. VBP must be proportional to voltage VR. A fixed amount of boost can be set by an external resistor divider network connected from VBP to VR and GND. No boost is applied if the FBST pin is grounded, or at logic low. |
| FBST                | FREQUENCY BOOST. A high logic level or open input enables the frequency boost circuitry.                                                                                                                                                                                                                                                  |
| PWRON               | POWER ON. A high logic level circuit enables the chip. A low level puts the chip in a low power state. A low or open circuit disables the chip.                                                                                                                                                                                           |
| VR                  | REFERENCE VOLTAGE. Internally generated reference voltage.                                                                                                                                                                                                                                                                                |
| VCC                 | +5 VOLT SUPPLY.                                                                                                                                                                                                                                                                                                                           |
| GND1, GND2          | GROUND                                                                                                                                                                                                                                                                                                                                    |

# SSI 32F8020 Low-Power Programmable Electronic Filter

#### **PIN DIAGRAM**

(Top View)



32F8020 16-pin DIP, SON, SOL

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

3
Notes:

# Section

# HDD DATA RECOVERY

4



silicon systems\*

June, 1990

## DESCRIPTION

The SSI 32D5321 Data Synchronizer / 2, 7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 2, 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5321 has been optimized for operation as a companion device to the SSI 32C452A and the AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D5321 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5321 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital µP port and/or two analog pins. This feature can facilitate defect mapping, automatic calibration, systematic error cancellation, window margin testing and error recovery. The SSI 32D5321 requires a single +5V power supply and is available in 28-pin DIP and PLCC packages.

# **FEATURES**

- Data Synchronizer and 2, 7 RLL ENDEC
- 7.5 to 10 Mbit/s Operation Programmed with a Single External Resistor
- **Optimized for Operation with the SSI 32C452** and AIC 010 Controllers
- Programmable Decode Window Symmetry via a uP Port and/or Analog Pins
- Fast Acquisition Phase Locked Loop Zero Phase Restart Technique
- Fully Integrated Data Separator No External Delay Lines or Active Devices Required
- **Crystal Controlled Reference Oscillator**
- Hard/Soft Sector Operation
- +5V Operation
- 28-pin DIP and PLCC Packages



4

4-1

## OPERATION

The SSI 32D5322 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D5322 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D5322 converts NRZ data into the 2,7 RLL format described in Table 1, it generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D5322 have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D5322 can operate with data rates ranging from 7.5 to 10 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

where: DR = Data Rate in Mbit/s

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5322 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

## **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the  $\overline{\text{RD}}$  input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mapping, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL, WSD, WSO, WS1) as

described in Table 3. In applications not utilizing this feature, WSL should be connected to ground, while WSD,  $\overline{WS0}$ , and  $\overline{WS1}$  can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 \text{ TORC} \left( 1 - \frac{680 + R}{1180 + R} \right)$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  0.5 rads), the acquisition time is substantially reduced.

The SSI 32D5322 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D5322 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

#### a) **PREAMBLE SEARCH**:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included onchip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the oneshot reset; and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

#### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2. the Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

#### c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx16 Address Mark. If an Address Mark is detected prior to the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

#### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D5321 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

### WRITE OPERATION

In the Write Mode the SSI 32D5321 converts NRZ data from the controller into 2, 7 RLL formatted data for storage onto the disk. The SSI 32D5321 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode, (SOFT/HARD = 1) the device generates a 3T Preamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2, 7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/HARD = 0) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D5321 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

#### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG), transitions high and the NRZ input is held low, the SSI 32D5321 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark, the SSI 32D5321 automatically changes the '1' in the eleventh position (see note 3) of the 2, 7 RLL encoded sequence, to a '0'. This generates a pattern of seven zero's followed by two zero's. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx<sub>16</sub> Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D5321 automatically generates the 4T (1000) Preamble Field at the WRITE DATA, WD, output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11...' input which generates the 4T '1000...' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The 32D5321 requires a minimum of 32 4T (1000) bit groups prior to the data field.

# **PIN DESCRIPTIONS**

## **INPUT PINS**

| NAME      | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                  |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | I    | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                   |
| RG        | I    | READ GATE: Selects the PLL reference input and initiates the PLL synchroniza-<br>tion sequence. A high level selects the RD input and enables the Read Mode/<br>Address Mark Detection sequences. A low level selects the crystal reference<br>oscillator. Pin RG has an internal resistor pull-up.                                                          |
| WG        | I.   | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-up.                                                                                                                                                                                                                                                                                 |
| WSL       | 1    | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WSO and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up.                                                                                                                                                   |
| WSD       | 1    | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional window symmetry shift. Pin WSD has an internal resistor pull-up.                                                                                                                                                                                                                           |
| WS0       | 1    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 1.5% TORC (Read Reference Clock Period) in the direction established by WSD. Pin WS0 has an internal resistor pull-up.                                                                                                                                                                 |
| WS1       | Ι    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference Clock Period) in the direction established by WSD. A low level at both $\overline{WS0}$ and $\overline{WS1}$ will produce the sum of the two window shifts. Pin $\overline{WS1}$ has an internal resistor pull-up.                                             |
| SOFT/HARD | I    | SOFT/HARD SECTOR: Selects the address mark and the Preamble field pat-<br>terns. A high level (Soft Sector) selects a 3T Preamble Field pattern and a non-<br>violating 2, 7 address mark, N7V. A low level (Hard Sector) selects a 4T Preamble<br>Field pattern and disables the address mark circuitry. Pin SOFT/HARD has an<br>internal resistor pull-up. |
| WCLK      | 1    | WRITE CLOCK: Write Clock input. Must be synchronous with the Write Data input<br>on the NRZ Data Port. For small cable delays, WCLK may be connected directly<br>to pin RRC (Read/Reference Clock).                                                                                                                                                          |
| EPD       | 1    | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                           |

## **BIDIRECTIONAL PINS**

| WG is high. In the idle mode NRZ is in a high impedance state. | NRZ I/O | NRZ DATA PORT: Read Data output when RG is high and Write Data input when WG is high. In the idle mode NRZ is in a high impedance state. |
|----------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|
|----------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------|

# PIN DESCRIPTIONS (Cont.)

## **OUTPUT PINS**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                        |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                                 |
| RRC  | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller.<br>In the read mode, this clock is the VCO frequency divided by two ( $1/TORC$ ) and<br>in the write mode it is the crystal reference frequency divided by two ( $1/TORO$ ). No<br>short clock pulses are generated during a mode change. |
| AMD  | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low level output indicates that an address mark has been detected. In non-Read modes AMD is configured as a high impedance output.                                                                                                                    |
| SDO  | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful detection of the 3T Preamble sync field. THE SD0 pin is not a TTL level signal.                                                                                                                                                                 |

## ANALOG PINS

| IREF            | l | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay are a function of the current source into pin IREF. The current is set by an external resistor, RR, connected from IREF to VPA.                                                                                                                       |
|-----------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL1,<br>XTAL2 | 1 | CRYSTAL OSCILLATOR CONNECTIONS: If a crystal oscillator is not desired,<br>XTAL1 maybe driven by a TTL source with XTAL2 open. The frequency must be<br>at twice the data rate.                                                                                                                                           |
| PD OUT          | 0 | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                                                                                                                                      |
| VCO IN          |   | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                                                                                                                                      |
| SDS             |   | SYNC DETECT SET: Used to program the sync detect retriggerable one-shot timing with an external R-C network. Connect the capacitor, Cd, to VPA and the resistor, Rd, to AGND.                                                                                                                                             |
| RF, RS          | l | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |

## POWER

| DGND, AGND | 1 | DIGITAL AND ANALOG GROUND |
|------------|---|---------------------------|
| VPA        | 1 | ANALOG +5V                |
| VPD        | 1 | DIGITAL +5V               |

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11   | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

# TABLE 1: 2, 7 RLL Code Set

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1  | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

## **TABLE 2: Mode Control**

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | 1   |

TABLE 3 : Decode Window Symmetry Control











## FIGURE 3: Decode Window



#### FIGURE 4: Soft Sector Mode Timing Diagram



#### FIGURE 5: Address Mark Detection and NRZ Output Waveform



#### FIGURE 6: Hard Sector Mode Timing Diagram



#### FIGURE 7: Hard Sector Mode Decode Timing



#### FIGURE 8: Write Address Mark Generation

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                         | RATINGS          | UNIT |
|-----------------------------------|------------------|------|
| Storage Temperature               | -65 to +150      | ℃    |
| Ambient Operating Temperature, Ta | 0 to +70         | ٥C   |
| Junction Operating Temperature    | 0 to +130        | ٥°   |
| Supply Voltage, VCC               | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs   | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation         | 950              | mW   |

**DC ELECTRICAL CHARACTERISTICS** - unless otherwise specified, 4.75V < VCC < 5.25V, Ta = 0°C to 70°C, 7.5 MHz < 1/TORC < 10 MHz, 15 MHz < 1/TVCO < 20 MHz

| PARAMETER                      | CONDITIONS       | MIN | NOM | МАХ   | UNIT |
|--------------------------------|------------------|-----|-----|-------|------|
| VIH, High Level Input Voltage  |                  | 2.0 |     |       | v    |
| VIL, Low Level Input Voltage   |                  |     |     | 0.8   | V    |
| IIH, High Level Input Current  | VIH = 2.7V       |     |     | 20    | μA   |
| IIL, Low Level Input Current   | VIL = 0.4V       | 1.1 |     | -0.36 | mA   |
| VOH, High Level Output Voltage | IOH = -400 μA    | 2.7 |     |       | V.   |
| VOL, Low Level Output Voltage  | IOL = 4 mA       |     |     | 0.5   | V    |
| ICC, Power Supply Current      | All outputs open | 2)  |     | 165   | mA   |

# DYNAMIC CHARACTERISTICS AND TIMING

## READ MODE (See Figure 9)

| TRD, Read Data Pulse Width                            |                          | 20      | TORC-40 | ns |
|-------------------------------------------------------|--------------------------|---------|---------|----|
| TFRD, Read Data Fall Time                             | 2.0V to 0.8V, CL ≤ 15 pF |         | 15      | ns |
| TRRC, Read Clock Rise Time                            | 0.8V to 2.0V, CL ≤ 15 pF | · · · · | 8       | ns |
| TFRC, Read Clock Fall Time                            | 2.0V to 0.8V, CL ≤ 15 pF |         | 5       | ns |
| TPNRZ, NRZ (out)<br>Propagation Delay                 |                          | -15     | <br>15  | ns |
| TPAMD, AMD<br>Propagation Delay                       |                          | -15     | 15      | ns |
| 1/4 Cell + Retriggerable<br>One-Shot Detect Stability |                          | -4      | +4      | %  |

## READ MODE (Cont.)

| PARAMETER                                                     | CONDITIONS                                                                              | MIN     | МАХ     | UNIT |  |  |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|---------|------|--|--|
| 1/4 Cell + Retriggerable<br>One-Shot Delay*                   | TD=6.14(RR +0.5)<br>+ 0.172 Rd (Cd +11.5)<br>RR = kΩ<br>Rd = kΩ<br>Cd = 68 pF to 100 pF | 0.89 TD | 1.11 TD | ns   |  |  |
| Note: * = Excludes External Capacitor and Resistor Tolerances |                                                                                         |         |         |      |  |  |

WRITE MODE (See Figure 10)

| TWD, W  | rite Data Pulse Width                 | CL ≤15 pF                | (TORO/2) -12 | (TORO/2) +12 | ns |
|---------|---------------------------------------|--------------------------|--------------|--------------|----|
| TFWD, \ | Write Data Fall Time                  | 2.0V to 0.8V, CL ≤ 15 pF |              | 8            | ns |
| тоwс    | Write Data Clock<br>Repetition Period |                          | TORO -12     | TORO +12     | ns |
| TRWC    | Write Data<br>Clock Rise Time         | 0.8V to 2.0V             |              | 10           | ns |
| TFWC    | Write Data<br>Clock Fall Time         | 2.0V to 0.8V             |              | 8            | ns |
| TSNRZ,  | NRZ (in) Set Up Time                  |                          | 20           |              | ns |
| THNRZ,  | NRZ (in) Hold Time                    |                          | 7            |              | ns |

#### **DATA SYNCHRONIZATION**

| PARA | METER                               | CONDITIONS                                                    | MIN         | NOM | MAX                  | UNIT    |
|------|-------------------------------------|---------------------------------------------------------------|-------------|-----|----------------------|---------|
| тусо | VCO Center Frequency<br>Period      | VCO IN = 2.7V<br>TO = 1.23E - 11 (RR +500)<br>VCC = 5.0V      | 0.8TO       |     | 1.2 TO               | sec     |
|      | VCO Frequency<br>Dynamic Range      | $1.0V \le VCO IN \le VCC - 0.6V$<br>VCC = 5.0V                | ±24         |     | ±40                  | %       |
| KVCO | VCO Control Gain                    | $\omega o = 2\pi / TO$<br>1.0V $\leq$ VCO IN $\leq$ VCC -0.6V | 0.14ωο      |     | 0.20 ωο              | rad/s V |
| KD   | Phase Detector Gain                 | KD = 0.309 / (RR + 500)<br>VCC = 5.0V                         | 0.83KD      |     | 1.17 KD              | A/rad   |
|      | KVCO x KD Product<br>Accuracy       |                                                               | -28         |     | +28                  | %       |
|      | VCO Phase Restart Error             |                                                               | -0.5        |     | +0.5                 | rad     |
|      | Decode Window<br>Centering Accuracy |                                                               |             |     | ± (0.01<br>TORC + 2) | ns      |
|      | Decode Window                       |                                                               | (TORC/2) -2 |     |                      | ns      |

4

# DATA SYNCHRONIZATION (Cont.)

| PARA | METER                                 | CONDITIONS                                                                     | MIN      | NOM | МАХ      | UNIT |
|------|---------------------------------------|--------------------------------------------------------------------------------|----------|-----|----------|------|
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC                                                               | 0.85 TS1 |     | 1.15 TS1 | sec  |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC                                                                | 0.90 TS2 |     | 1.1 TS2  | sec  |
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC                                                               | 0.90 TS3 |     | 1.1 TS3  | sec  |
| TSA  | Decode Window Time<br>Shift Magnitude | TSA= 0.125 TORC $\left(1 - \frac{680 + R}{1180 + R}\right)$<br>with: R in ohms | 0.65 TSA |     | 1.35 TSA | sec  |

# CONTROL CHARACTERISTICS (See Figure 11)

| TSWS, WS0, WS1, WSD<br>Set Up Time                       | 50 |     | ns |
|----------------------------------------------------------|----|-----|----|
| THWS, <del>WS0</del> , <del>WS1</del> , WSD<br>Hold Time | 0  |     | ns |
| RG, WG, SOFT/ <del>HARD</del><br>Time Delay              |    | 100 | ns |



#### FIGURE 9: Read Timing













TYPICAL SSI 532 APPLICATION

0690-rev.

## **PACKAGE PIN DESIGNATIONS**

(TOP VIEW)

| WG     | q | 1  | 28 | þ | SOFT/HARD |
|--------|---|----|----|---|-----------|
| VPA    | þ | 2  | 27 | þ | WD        |
| SDO    | q | 3  | 26 | þ | VPD       |
| RD     | þ | 4  | 25 | þ | XTAL2     |
| RG     | q | 5  | 24 | þ | XTAL1     |
| SDS    | þ | 6  | 23 | þ | DGND      |
| EPD    | q | 7  | 22 | þ | RRC       |
| NC     | þ | 8  | 21 | þ | WCLK      |
| VCO IN | q | 9  | 20 | þ | NRZ       |
| PD OUT | q | 10 | 19 | þ | AMD       |
| AGND   | þ | 11 | 18 | þ | WSL       |
| RS     | þ | 12 | 17 | þ | WSD       |
| RF     | þ | 13 | 16 | þ | WS1       |
| IREF   | þ | 14 | 15 | þ | WS0       |
|        | Ļ |    |    |   |           |



28-Pin DIP

28-Pin PLCC

## **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDER NO.          | PKG. MARK    |
|--------------------------------|--------------------|--------------|
| SSI 32D5321 28-Pin PLCC        | SSI 32D5321 - C28H | 32D5321 - CH |
| SSI 32D5321 28-Pin Plastic DIP | SSI 32D5321 - C28P | 32D5321 - CP |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

4

# Notes:

silicon systems\*

June, 1990

# DESCRIPTION

The SSI 32D5322 Data Synchronizer/2, 7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 2. 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5322 has been optimized for operation as a companion device to the SSI 32C452 and the AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D5322 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5322 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/ 4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital uP port and/or two analog pins. This feature can facilitate defect mapping, automatic calibration, systematic error cancellation, window margin testing and error recovery. The SSI 32D5322 requires a single +5V power supply and is available in 28-pin DIP and PLCC packages.

## FEATURES

- Data Synchronizer and 2, 7 RLL ENDEC
- 7.5 to 15 Mbit/s Operation Programmed with a Single External Resistor
- Optimized for Operation with the SSI 32C452 and AIC 010 Controllers
- Programmable Decode Window Symmetry via a μP Port and/or Analog Pins
- Fast Acquisition Phase Locked Loop
  - Zero Phase Restart Technique
- Fully Integrated Data Separator
  - No External Delay Lines or Active Devices Required
- Crystal Controlled Reference Oscillator
- Hard/Soft Sector Operation
- +5V Operation
- 28-Pin DIP and PLCC Packages
- ESDI (Hard Sector) Compatible



# 4

## **OPERATION**

The SSI 32D5322 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D5322 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D5322 converts NRZ data into the 2,7 RLL format described in Table 1, it generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D5322 have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D5322 can operate with data rates ranging from 7.5 to 15 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

$$RR = \frac{43.86}{DR} - 1.2(k\Omega)$$

where: DR = Data Rate in Mbit/s.

[\* Note: This equation differs from 32D5321 RR equation]

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5322 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

## **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mapping, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL, WSD, WSO, WS1) as described in Table 3. In applications not utilizing this feature, WSL should be connected to ground, while WSD, WSO, and WS1 can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 TORC \left( 1 - \frac{680 + R}{1180 + R} \right)$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq 0.5$  rads), the acquisition time is substantially reduced.

The SSI 32D5322 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D5322 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled. When RG transitions high, the following PLL locking sequence begins:

## a) PREAMBLE SEARCH:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/ 4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the one-shot reset, and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

#### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

## c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx16 Address Mark. The 4T detect circuitry remains active, so that, during the search, once a 4T or longer bit cell time input period is detected, the address mark must be found within the next five counts of the read input pulses. If an Address Mark is detected prior to

#### c) ADDRESS MARK DETECTION (Continued)

the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

#### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D5322 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

#### WRITE OPERATION

In the Write Mode the SSI 32D5322 converts NRZ data from the controller into 2, 7 RLL formatted data for storage onto the disk. The SSI 32D5322 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode, (SOFT/HARD = 1) the device generates a 3T Preamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2, 7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/HARD = 0) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D5322 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

#### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG), transitions high and the NRZ input is held low, the SSI 32D5322 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark, the SSI 32D5322 automatically changes the '1' in the eleventh position (see note 3) of the 2, 7 RLL encoded sequence, to a '0'. This generates a pattern of seven zero's followed by two zero's. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx16 Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D5322 automatically generates the 4T (1000) Preamble Field at the WRITE DATA, WD, output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11...' input which generates the 4T '1000...' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The SSI 32D5322 requires a minimum of 32 4T (1000) bit groups prior to the data field.

# **PIN DESCRIPTIONS**

#### **INPUT PINS**

| NAME      | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | 1 -  | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                |
| RG        |      | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the $\overline{\text{RD}}$ input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull-up.                                               |
| WG        | 1.   | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-up.                                                                                                                                                                                                                                                                              |
| WSL       | Ι    | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WS0 and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up. If unused, connect this pin to ground.                                                                                                         |
| WSD       | I    | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional window<br>symmetry shift. Pin WSD has an internal resistor pull-up. If unused, this pin can be<br>left open.                                                                                                                                                                            |
| WS0       | 1    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 1.5% TORC (Read Reference Clock Period) in the direction established by WSD. Pin $\overline{WS0}$ has an internal resistor pull-up. If unused, this pin can be left open.                                                                                                           |
| WS1       |      | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference Clock Period) in the direction established by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up. If unused, this pin can be left open.                                           |
| SOFT/HARD | 1    | SOFT/HARD SECTOR: Selects the address mark and the Preamble field patterns.<br>A high level (Soft Sector) selects a 3T Preamble Field pattern and a non-violating 2,<br>7 address mark, N7V. A low level (Hard Sector) selects a 4T Preamble Field pattern<br>and disables the address mark circuitry. Pin SOFT/HARD has an internal resistor<br>pull-up. |
| WCLK      | I    | WRITE CLOCK: Write Clock input. Must be synchronous with the Write Data input<br>on the NRZ Data Port. For small cable delays, WCLK may be connected directly to<br>pin RRC (Read/Reference Clock).                                                                                                                                                       |
| EPD       | 1    | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                        |

## **BIDIRECTIONAL PINS**

| NRZ | I/O | NRZ DATA PORT: Read Data output when RG is high and Write Data input when WG is high. In the idle mode NRZ is in a high impedance state. |
|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------|
|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------|

# PIN DESCRIPTIONS (Cont.)

# OUTPUT PINS

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                |
| RRC  | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller. In the read mode, this clock is the VCO frequency divided by two (1/TORC) and in the write mode it is the crystal reference frequency divided by two (1/TORO). No short clock pulses are generated during a mode change. |
| AMD  | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low level output indicates that an address mark has been detected. In non-Read modes AMD is configured as a high impedance output.                                                                                                   |
| SDO  | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful detection of the 3T Preamble sync field. THE SDO pin is not a TTL level signal.                                                                                                                                                |

## ANALOG PINS

| IREF            | ľ | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay are a function of the current source into pin IREF. The current is set by an external resistor, RR, connected from IREF to VPA.                                                                                                                       |
|-----------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL1,<br>XTAL2 | I | CRYSTAL OSCILLATOR CONNECTIONS: If a crystal oscillator is not desired, XTAL1 maybe driven by a TTL source with XTAL2 open. The frequency must be at twice the data rate.                                                                                                                                                 |
| PD OUT          | 0 | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                                                                                                                                      |
| VCO IN          |   | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                                                                                                                                      |
| SDS             | l | SYNC DETECT SET: Used to program the sync detect retriggerable one-shot timing with an external R-C network. Connect the capacitor, Cd, to VPA and the resistor, Rd, to AGND.                                                                                                                                             |
| RF, RS          |   | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |

# POWER

| DGND,AGND | Ι | DIGITAL AND ANALOG GROUND |  |
|-----------|---|---------------------------|--|
| VPA       | I | ANALOG +5V                |  |
| VPD       | I | DIGITAL +5V               |  |

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11   | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

TABLE 1: 2, 7 RLL Code Set

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1  | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

| TABLE 2 | Mode | Control |
|---------|------|---------|
|---------|------|---------|

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | . 1 |

**TABLE 3: Decode Window Symmetry Control** 



**FIGURE 1: Phase Detector Transfer Function** 







## FIGURE 3: Decode Window



#### FIGURE 4: Soft Sector Mode Timing Diagram

4-27



#### FIGURE 5: Address Mark Detection and NRZ Output Waveform

| -                                                                         | 4 T (1000) PREAMBLE FIELD                                                                                                                                                                                                          | DATA FIELD |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|                                                                           | [                                                                                                                                                                                                                                  |            |
| RG                                                                        |                                                                                                                                                                                                                                    |            |
| PLL REF <sup>2</sup> XTAL -<br>DLYD DATA                                  |                                                                                                                                                                                                                                    |            |
| VCO RESTART <sup>2</sup>                                                  |                                                                                                                                                                                                                                    |            |
| RC SOURCE <sup>2</sup> VCO                                                |                                                                                                                                                                                                                                    |            |
| NRZ -                                                                     | en en la companya de la companya de<br>La companya de la comp | ×××××××××+ |
| INPUT COUNTER -                                                           |                                                                                                                                                                                                                                    |            |
|                                                                           | 0 32                                                                                                                                                                                                                               |            |
| RC SOURCE <sup>2</sup> VCO<br>XTAL<br>NRZ <sup>-</sup><br>INPUT COUNTER - |                                                                                                                                                                                                                                    |            |

#### FIGURE 6: Hard Sector Mode Timing Diagram

4







#### FIGURE 8: Write Address Mark Generation

4-29

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                         | RATINGS          | UNIT |
|-----------------------------------|------------------|------|
| Storage Temperature               | -65 to +150      | °C   |
| Ambient Operating Temperature, TA | 0 to +70         | °C   |
| Junction Operating Temperature    | 0 to +130        | °C   |
| Supply Voltage, VCC               | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs   | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation         | 950              | mW   |

DC ELECTRICAL CHARACTERISTICS - unless otherwise specified, 4.75V < VCC < 5.25V, TA = 0°C to 70°C, 7.5 MHz < 1/TORC < 15 MHz , 15 MHz < 1/TVCO < 30 MHz

| PARAMETER                      | CONDITIONS       | MIN | МАХ   | UNIT |
|--------------------------------|------------------|-----|-------|------|
| VIH, High Level Input Voltage  |                  | 2.0 |       | V    |
| VIL, Low Level Input Voltage   |                  |     | 0.8   | v    |
| IIH, High Level Input Current  | VIH = 2.7V       |     | 20    | μA   |
| IIL, Low Level Input Current   | VIL = 0.4V       |     | -0.36 | mA   |
| VOH, High Level Output Voltage | IOH = -400 μA    | 2.4 |       | V    |
| VOL, Low Level Output Voltage  | IOL = 4 mA       |     | 0.5   | V    |
| ICC, Power Supply Current      | All outputs open |     | 165   | mA   |

# DYNAMIC CHARACTERISTICS AND TIMING

READ MODE (See Figure 9)

| TRD, Read Data Pulse Width                                 |                                                                                                                | 20     | TORC-40 | ns |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|---------|----|
| TFRD, Read Data Fall Time                                  | 2.0V to 0.8V, CL ≤ 15 pF                                                                                       |        | 15      | ns |
| TRRC, Read Clock Rise Time                                 | 0.8V to 2.0V, CL ≤ 15 pF                                                                                       |        | 8       | ns |
| TFRC, Read Clock Fall Time                                 | 2.0V to 0.8V, CL ≤ 15 pF                                                                                       |        | 5       | ns |
| TPNRZ, NRZ (out)<br>Propagation Delay                      |                                                                                                                | -15    | 15      | ns |
| TPAMD, AMD<br>Propagation Delay                            |                                                                                                                | -15    | 15      | ns |
| 1/4 Cell + Retriggerable<br>One-Shot Detect Stability      |                                                                                                                | -4     | +4      | %  |
| 1/4 Cell + Retriggerable<br>One-Shot Delay (see note)      | TD=10.5(RR+0.5)+0.12Rd(Cd+Cs)<br>Cs=Stray capacitance, RR = $k\Omega$<br>Rd = $k\Omega$ , Cd = 68 pF to 100 pF | 0.89TD | 1.11TD  | ns |
| Note: Evolution External Capacitor and Resistor Tolerances |                                                                                                                |        |         |    |

Iolerances

# WRITE MODE (See figure 10)

| PARAN | IETER                                 | CONDITIONS               | MIN          | MAX          | UNIT |
|-------|---------------------------------------|--------------------------|--------------|--------------|------|
| TWD   | Write Data Pulse Width                | CL ≤15 pF                | (TORO/2) -12 | (TORO/2) +12 | ns   |
| TFWD  | Write Data Fall Time                  | 2.0V to 0.8V, CL ≤ 15 pF |              | 8            | ns   |
| тожс  | Write Data Clock<br>Repetition Period |                          | TORO -12     | TORO +12     | ns   |
| TRWC  | Write Data<br>Clock Rise Time         | 0.8V to 2.0V             | · · · · ·    | 10           | ns   |
| TFWC  | Write Data<br>Clock Fall Time         | 2.0V to 0.8V             |              | 8            | ns   |
| TSNRZ | NRZ (in) Set Up Time                  |                          | 20           |              | ns   |
| THNRZ | NRZ (in) Hold Time                    |                          | 7            |              | ns   |

## DATA SYNCHRONIZATION

| PARA | METER                                 | CONDITIONS                                                | MIN        | MAX                | UNIT    |
|------|---------------------------------------|-----------------------------------------------------------|------------|--------------------|---------|
| TVCO | VCO Center Frequency<br>Period        | VCO IN = 2.7V<br>TO = 1.14 E-11 (RR + 1200)<br>VCC = 5.0V | 0.8TO      | 1.2TO              | sec     |
|      | VCO Frequency<br>Dynamic Range        | 1.0V ≤ VCO IN ≤ VCC -0.6V<br>VCC = 5.0V                   | ±24        | ±40                | %       |
| кусо | VCO Control Gain                      | ω = 2π / TO<br>1.0V ≤ VCO IN ≤ VCC -0.6V                  | 0.14 ωο    | 0.20 ωο            | rad/s V |
| KD   | Phase Detector Gain                   | KD = 0.309 / (RR + 500)<br>VCC = 5.0V                     | 0.83 KD    | 1.17 KD            | A/rad   |
|      | KVCO x KD Product<br>Accuracy         |                                                           | -28        | +28                | %       |
|      | VCO Phase Restart Error               |                                                           | -0.5       | +0.5               | rad     |
|      | Decode Window<br>Centering Accuracy   |                                                           |            | ± (0.01<br>TORC+2) | ns      |
|      | Decode Window                         |                                                           | (TORC/2)-2 |                    | ns      |
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC                                          | 0.85 TS1   | 1.15 TS1           | sec     |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC                                           | 0.90 TS2   | 1.1 TS2            | sec     |

## DATA SYNCHRONIZATION (Continued)

| PARA | METER                                 | CONDITIONS                                                                      | MIN      | МАХ     | UNIT |
|------|---------------------------------------|---------------------------------------------------------------------------------|----------|---------|------|
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC                                                                | 0.90 TS3 | 1.1TS3  | sec  |
| TSA  | Decode Window Time<br>Shift Magnitude | $TSA = 0.125 TORC \left(1 - \frac{680 + R}{1180 + R}\right)$<br>with: R in ohms | 0.65 TSA | 1.35TSA | Sec  |

# CONTROL CHARACTERISTICS (See figure 11)

| PARAMETER                                   | CONDITIONS | MIN | МАХ | UNIT |
|---------------------------------------------|------------|-----|-----|------|
| TSWS, WS0, WS1, WSD<br>Set Up Time          |            | 50  |     | ns   |
| THWS, WS0, WS1, WSD<br>Hold Time            |            | 0   |     | ns   |
| RG, WG, SOFT/ <del>HARD</del><br>Time Delay |            |     | 100 | ns   |



FIGURE 9: Read Timing







## FIGURE 11: Control Timing




FIGURE 12: SSI 32D5322 Typical Application

0690 - rev.

SSI 32D5322 Data Synchronizer/ 2, 7 RLL ENDEC

## PACKAGE PIN DESIGNATIONS

(Top View)

|        | _          |    | 1 |           |
|--------|------------|----|---|-----------|
| WG     | d 1        | 28 | þ | SOFT/HARD |
| VPA2   | C 2        | 27 | þ | WD        |
| SDO    | Цз         | 26 | þ | VPD       |
| RD     | d ₄        | 25 | þ | XTAL2     |
| RG     | [ 5        | 24 | þ | XTAL1     |
| SDS    | 6 ]        | 23 | þ | DGND      |
| EPD    | <b>d</b> 7 | 22 | þ | RRC       |
| NC     | 8 ]        | 21 | þ | WCLK      |
| VCO IN | C 9        | 20 | þ | NRZ       |
| PD OUT | [ 10       | 19 | þ | AMD       |
| AGND   | Q 11       | 18 | Þ | WSL       |
| RS     | 12         | 17 | Þ | WSD       |
| RF     | 13         | 16 | Þ | WS1       |
| IREE   | П 14       | 15 | h | WSO       |



28-pin DIP

28-pin PLCC

### **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDER NO.      | PKG. MARK  |
|--------------------------------|----------------|------------|
| SSI 32D5322 28-pin PLCC        | SSI 32D5322-CH | 32D5322-CH |
| SSI 32D5322 28-pin Plastic DIP | SSI 32D5322-CP | 32D5322-CP |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

## Notes:

silicon systems\*

# **Preliminary Data**

July, 1990

### DESCRIPTION

The SSI 32D534A Data Synchronizer/MFM ENDEC is intended to provide data recovery and data encoding in storage systems which employ an MFM encoding format. Data synchronization is performed with a fully integrated high performance PLL and encoding is performed in soft/hard sector formats with optional write precompensation through the internal delay line. The SSI 32D534A has been optimized for operation as a companion device to the SSI 32C452 and the AIC 010 family of controllers. The frequency setting elements are incorporated within the SSI 32D534A for enhanced performance and reduced board space. Data rate, adjustable from 5 to 10 Mbit/s, is established with a single external programming resistor for Direct Sync operation or with two external resistors for Auto Sync operation.

The SSI 32D534A utilizes an advanced bipolar process technology that affords precise decode window control without the requirement of an accurate 1/4 cell (Continued)

## **FEATURES**

- Data Synchronizer and MFM ENDEC
- 5 to 10 Mbit/s operation programmed with a single external resistor
- Optimized for operation with the SSI 32C452 ٠ and AIC 010 family of controllers
- Programmable decode window symmetry via a μP port and/or analog pins
- Programmable write precompensation
- Fast acquisition phase locked loop - zero phase restart technique
- Fully integrated data separator no external delay lines or active devices required
- +5V operation
- 28-pin DIP and PLCC packages



## CAUTION: Use handling procedures necessary

0790 - rev

4-37

for a static sensitive component.

## **DESCRIPTION** (Continued)

delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital microprocessor port and/or two analog pins. This feature can facilitate automatic calibration, systematic error cancellation, and window margin testing. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D534A requires a single +5V power supply and is available in 28-pin DIP and PLCC packages.

## **PIN DESCRIPTION**

#### **INPUT PINS**

| NAME    | DESCRIPTION                                                                                                                                                                                                                                                                                                             |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD      | READ DATA. MFM encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                          |
| RG      | READ GATE. Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull up.                                 |
| WG      | WRITE GATE. Enables the write mode. Pin WG has an internal resistor pull up. If unused, tie pin low.                                                                                                                                                                                                                    |
| WSL     | WINDOW SYMMETRY LATCH. Used to latch the input window symmetry control bits WSD, $\overline{WS0}$ and $\overline{WS1}$ into an internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull up. If unused, tie pin low.                                                             |
| WSD     | WINDOW SYMMETRY DIRECTION. Controls the direction of the optional window symmetry shift. Pin WSD has an internal resistor pull up.                                                                                                                                                                                      |
| WS0     | WINDOW SYMMETRY CONTROL BIT. A low level introduces a window shift of 1.5% of TORC (Read Reference Clock Period) in the direction established by WSD. Pin $\overline{WSO}$ has an internal resistor pull up. If unused, leave pin open or tie high.                                                                     |
| WS1     | WINDOW SYMMETRY CONTROL BIT. A low level introduces a window shift of 6% of TORC (Read Reference Clock Period) in the direction established by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull up. If unused, leave pin open or tie pin high. |
| EWC/ASM | ENABLE WRITE PRECOMP/AUTO SYNC MODE. Selects the synchronization se-<br>quence required in order to enter Read Mode, a low level selects the Auto Sync Mode.<br>In the Write Mode, a high level enables write precompensation. Pin EWC/ASM has an<br>internal resistor pull up.                                         |

## PIN DESCRIPTION (Continued)

### **OUTPUT PINS**

| NAME | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | WRITE DATA. MFM encoded write data output, active low. Precompensation is enabled with the EWC/ASM input pin.                                                                                                                                                                                     |
| RRC  | READ/REFERENCE CLOCK. A multiplexed clock source used by the controller. In the read mode, this clock is the VCO frequency divided by two (1/TORC) and in the write mode it is the crystal reference frequency divided by two (1/TORO). No short clock pulses are generated during a mode change. |

### **BIDIRECTIONAL PINS**

| NRZ     | NRZ DATA PORT. Read data output when RG is high and write data input when WG is high. In the idle mode, NRZ is in a high impedance state.                                                                                                                                                        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WAM/AMD | WRITE ADDRESS MARK/ADDRESS MARK DETECT. In the Write Mode, used to delete clock/data pulses in the MFM encoded output stream, WD, active low. In the Read Mode, a latched low level output indicates that an address mark has been detected. In idle mode, WAM/AMD is in a high impedance state. |

### **ANALOG PINS**

| IREF         | TIMING PROGRAM PIN. The VCO center frequency and the 1/4 cell delay are a function<br>of the current sourced into pin IREF. The current is set by an external resistor, RR,<br>connected from IREF to VCC.                                                                                                                               |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL1, XTAL2 | CRYSTAL OSCILLATOR CONNECTIONS. If a crystal oscillator is not desired, XTAL1<br>may be driven by a TTL signal with XTAL2 open. The frequency must be at twice the data<br>rate.                                                                                                                                                         |
| PD OUT       | PHASE DETECTOR OUTPUT. Drives the Loop Filter input.                                                                                                                                                                                                                                                                                     |
| VCO IN       | VCO CONTROL INPUT. Driven by the Loop Filter output.                                                                                                                                                                                                                                                                                     |
| 1FS          | 1F DETECT SET. Used to program the 1F detect timing with an external resistor, RT, connected from pin 1FS to ground. The 1F Detect period is the sum of the 1/4 cell delay, TQC, plus the Retriggerable One-Shot delay, TOS, which is normally set to 1 1/4 bit cell times.                                                              |
| RF, RS       | WINDOW SYMMETRY ADJUST PINS. Provides analog control over the decode window<br>symmetry; typically used to null out any window symmetry offset. A resistor connected<br>from either RF or RS to ground will provide magnitude and direction control. They can<br>be used in conjunction with the digital control port WSD, WSO, and WS1. |
| PCS          | PRECOMP SET. Pin for R-C network to program write precompensation early and late times. Connect the capacitor, CPC, to VPA and the resistor, RPC, to either ground.                                                                                                                                                                      |
| VPD, VPA     | DIGITAL and ANALOG +5V.                                                                                                                                                                                                                                                                                                                  |
| DGND, AGND   | DIGITAL and ANALOG GROUND.                                                                                                                                                                                                                                                                                                               |

## FUNCTIONAL DESCRIPTION

The SSI 32D534A, a high performance data synchronizer and MFM ENDEC, performs data separation, data encoding with optional write precompensation, Preamble detection, and Write Address Mark/Address Mark detection. The interface electronics and the architecture of the SSI 32D534A has been optimized for use as a companion device to the SSI 32C452 or AIC 010 type Storage Controllers. It includes a zero phase restart PLL for fast acquisition, a crystal reference oscillator, the write precompensation delay line, a multiplexed Read/Reference clock output, and a bidirectional NRZ data interface.

Data rate is programmed with a single 1% external resistor, RR, connected from pin IREF to VCC, given by:

RR = 
$$\frac{30.67}{DR} - 0.5 (k\Omega)$$

Where:

DR = Data Rate in Mbit/s $RR = k\Omega$ 

Resistor RR establishes a reference current which controls the VCO center frequency, the phase detector gain, the 1/4 cell delay and, indirectly, the decode window shift (RF, RS).

The internal crystal reference oscillator, operating at twice the data rate, generates the standby reference input to the PLL. This minimizes the frequency step and the associated acquisition time encountered when locking the PLL onto Encoded Read Data. Additionally, in non-Read modes the RRC (Read Reference Clock) output is generated from the reference oscillator divided by two. A series resonant crystal at twice the data rate should be used. If a crystal oscillator is not desired, an external TTL compatible reference may be applied to XTAL1 with XTAL2 open.

### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input, a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator. The SSI 32D534A provides two sync modes for controlling the PLL locking sequence, Auto Sync and Direct Sync. The Auto Sync mode provides preamble search and address mark detection while the Direct Sync mode provides direct control over the input to the PLL. These modes extend the applicability of the SSI 32D534A to a variety of controller and interface requirements. The appropriate mode should be selected for the given application, see Table 1.

### **TABLE 1: Mode Control**

| MODE                    | WG | RG | EWC/<br>ASM |
|-------------------------|----|----|-------------|
| Idle                    | 0  | 0  | х           |
| Read (Auto Sync)        | 0  | 1  | 0           |
| Read (Direct Sync)      | 0  | 1  | 1           |
| Write (Disable Precomp) | 1  | 0  | 0           |
| Write (Enable Precomp)  | 1  | 0  | 1           |
| lllegal                 | 1  | 1  | X           |

(X = Don't Care)

### AUTO SYNC MODE

The Auto Sync mode, typically used for Soft Sector formats, activates the preamble search and address mark detection circuitry. As depicted in Figure 1, the SSI 32D534A requires16 continuous preamble bits before switching the reference input to the PLL, 64 preamble bits before switching the Read Reference Clock to the VCO clock divided by two, and a detected address mark prior to an additional 64 input bits in order to enter the Read Mode. This sequence repeats after 160 input bits until Read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

a) PREAMBLE SEARCH: The SSI 32D534A searches for 16 continous preamble bits. The Preamble fields consist of a stream of MFM encoded 0's. The sum of the delays from the Re-



#### FIGURE 1: Auto Sync Mode Waveform Diagram

triggerable One Shot, TOS, and the 1/4 Cell Delay, TQC, is set to 1 1/2 bit cell times with the external programming resistor, RT. The Preamble stream has a pulse rate of 1 bit cell time (2F frequency) which continuously resets the one-shot while a 2 bit cell period (1F frequency) allows the one-shot to time out producing a 1F detect pulse. The 1F detect pulse resets the Input counter and the search is started over.

b) PLL ACQUISITION: When 16 continuous preamble '0' bits are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, PLL acquisition begins, and the VCO clock divider is reset. When 64 '0' preamble bits are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, and the Address Mark Detection circuitry is enabled. If a 1F detect pulse occurs before 64 preamble bits are detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter is reset, and the sequence is restarted. No short duration glitches will occur during this switching.

c) ADDRESS MARK DETECTION: The circuit searches for the occurrence of the Address Mark. The 1F detect circuitry remains active so that, during the search, once a 1F is detected, the Address Mark must be found within the next five counts of the Read Data input pulses. If an Address Mark is detected, prior to the Input Counter reaching count 128, the WAM/AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the



FIGURE 2: Address Mark Detection and NRZ Waveform Diagram

#### AUTO SYNC MODE (Continued)

data field to be read. If the input counter reaches count 128 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 160. Figure 2 depicts the Address Mark detection sequence.

### DIRECT SYNC MODE

Direct Sync Mode disables the preamble search and address mark detection circuitry. It allows the PLL to be controlled directly by RG, for Hard Sector format operation.

When RG transitions high, the reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, PLL acquisition begins, the VCO clock divider is reset, and the RRC output is switched to the VCO clock divided by 2.

Read Gate, RG, is an asynchronous input and may be initiated or terminated at any position on the disk. Terminating RG locks the PLL to the crystal reference oscillator and switches the RRC output to the crystal reference oscillator divided by 2.

In non-Read modes the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency that is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily and then restarted in an accurate phase alignment with the next PLL reference input pulse and the VCO clock divider is reset. By minimizing the phase misalignment in this manner (phase error  $\leq \pm 0.5$  rads), the acquisition time is substantially reduced.

The SSI 32D534A employs a dual mode phase detector; harmonic in Read mode and non-harmonic in Idle/ Write modes. The harmonic phase detector only up-



#### FIGURE 3: Data Synchronization Waveform Diagram

### **DIRECT SYNC MODE** (Continued)

dates the PLL with each occurrence of a DLYD DATA pulse. This allows the PLL to remain phase locked to actual Read Data. The rising edge of DLYD DATA enables the phase detector and the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 3, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of  $\overline{\text{RD}}$ . In Idle/Write modes, both phase and frequency lock (non-harmonic) to the crystal reference oscillator is accomplished by continuously ena-

bling the phase detector. With both phase and frequency lock to the crystal reference oscillator and the zero phase restart acquisition technique, false lock to DLYD DATA is eliminated.

The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 4 depicts the average output current as a function of the input phase error (relative to the VCO period).



#### **FIGURE 4: Phase Detector Transfer Function**



FIGURE 5: Decode Window a) Early, b) Normal, c) Late

#### DIRECT SYNC MODE (Continued)

An accurate and symmetrical decode window is developed from the VCO clock. The rising edges of the VCO clock are phase locked to the falling edges of DLYD DATA as shown in Figure 3. The decode window is then generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is ensured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P

port (WSL, WSD, WSO, WSI) as described in Table 2.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 5. For applications not utilizing this feature, WSL should be tied to ground, while WSD, WSO & WS1 should be left floating. Additionally, for small systematic error cancellation a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift. Tsa, is determined by :

$$Tsa = \frac{(0.25)TORC}{B+0.7}$$

Where: R is in  $k\Omega$ .

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

| Ts, NOMINAL WINDOW SHIFT | WSD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | WS1                             | WS0 |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|
| 0                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                               | 1   |
| +TS1                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                               | 0   |
| +TS2                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                               | 1   |
| +TS3                     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                               | 0   |
| 0                        | 2 00 F <b>1</b> - 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | n ters an <b>f</b> ailte bhaite | 1   |
| -TS1                     | 1 <b>1</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                               | 0   |
| -TS2                     | the state of the s | 0                               | 1   |
| -TS3                     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                               | 0   |

#### **TABLE 2: Decode Window Symetry Control**



FIGURE 6: Write Address Mark /Address Write Data Waveform Diagram

#### WRITE OPERATION

In the Write Mode, the SSI 32D534A converts NRZ data (from the Controller) into MFM data, for storage onto the disk. It performs write precompensation, if enabled, and inserts Address Marks as requested. Serial NRZ data is clocked into the SSI 32D534A and latched on defined data cell boundaries. NRZ data must be synchronous with the rising edges of the RRC clock output. During a Write Data Operation, the SSI 32D534A processes data and ECC fields and in a Write Format Operation, Address Marks, Preamble, ECC, Gaps, and ID fields are processed. Write Gate is an asynchronous input and may be initiated or terminated at any position on the disk. MFM encoded output write data, WD, is delayed from input NRZ data by 1.5 Data Cells. For the successful completion of a write operation, Write Gate, WG, should not be terminated prior to the last output Write Data pulse.

Address Marks can be inserted into the MFM encoded data stream,  $\overline{WD}$ , with the pin  $\overline{WAM}$  (Write Address Mark). When  $\overline{WAM}$  is asserted, the data/clock pulse in the corresponding bit cell of the MFM encoded data

stream is deleted. This allows specially encoded sequences (illegal MFM patterns) to be encoded using the SSI 32D534A. WAM is synchronous with the RRC clock and is internally delayed by 0.5 data cells. To generate the missing clock A1 Address Mark pattern, WAM is asserted during the sixth data cell of the NRZ A1 data pattern. Figure 6 depicts the Address Mark generation sequence.

Write Precompensation reduces the effect of intersymbol interference caused by the proximity of magnetic transitions on the disk media. The interference is caused by specific data patterns where flux reversals are positioned closely together. Compensation consists of shifting write data pulses in time to counteract for the shifting normally exhibited in the corresponding Read Back signal. When Precompensation is enabled, see Table 1, the SSI 32D534A recognizes these data patterns and appropriately shifts the write data pulses. Table 3 describes the Precompensation Algorithm relative to the current data bit, n, to be written.

0790 - rev.

#### WRITE OPERATION (Continued)

The SSI 32D534A utilizes an internal analog delay line to time shift the encoded write data pulses. The magnitude of the time shift, TPC, is determined by the external RC network (RPC, CPC) at pin PCS (Precomp Set) and is given by:

$$\label{eq:transformation} \begin{split} \text{TPC} &= 0.15 \text{ x } \text{RPC } \text{ x } (\text{CPC} + \text{C}_{\text{S}}), \\ \text{with } \text{RPC} \text{ in } \text{k}\Omega \& \text{CPC} \text{ in } \text{pF} \\ \text{C}_{\text{c}} &= \text{Stray capacitance} \end{split}$$

An Early/Late compensated bit results in a pulse shifted TPC seconds before/after the nominal unshifted pulse position.

### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| ٢A | BLE | 3: | Write | Precompensat | ion A | Igorithm |
|----|-----|----|-------|--------------|-------|----------|
|    |     |    |       |              |       |          |

| BIT<br>n-2 | BIT<br>n-1 | BIT<br>n | BIT<br>n+1 | COMPENSATION<br>Bit n |
|------------|------------|----------|------------|-----------------------|
| х          | 0          | 1        | 1          | LATE                  |
| х          | 1          | 1        | 0          | EARLY                 |
| 1          | 0          | 0        | 0          | LATE                  |
| 0          | 0          | 0        | 1          | EARLY                 |

| PARAMETER                       | RATING            | UNIT |
|---------------------------------|-------------------|------|
| Storage Temperature             | -65 to +150       | °C   |
| Junction Operating Temperature  | 0 to +130         | °C   |
| Supply Voltage, VCC             | -0.5 to 7         | Vdc  |
| Voltage Applied to Logic inputs | -0.5 to VCC + 0.5 | Vdc  |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified 4.75  $\leq$  VCC  $\leq$  5.25V, 0°C  $\leq$  TA  $\leq$  70°C, 5 MHz  $\leq$  1/TORC  $\leq$  10 MHz; 10 MHz  $\leq$  1/TVCO  $\leq$  20 MHz.

| PARAMETER |                           | CONDITIONS       | MIN     | МАХ   | UNIT |
|-----------|---------------------------|------------------|---------|-------|------|
| VIH       | High Level Input Voltage  |                  | 2.0     |       |      |
| VIL       | Low Level Input Voltage   |                  |         | 0.8   | V    |
| IIH       | High Level Input Current  | VIH = 2.7V       |         | 20    | μA   |
| IIL       | Low Level Input Current   | VIL = 0.4V       |         | -0.36 | mA   |
| VOH       | High level Output Voltage | IOH = -400μA     | 2.7     |       | V    |
| VOL       | Low Level Output Voltage  | IOL = 4mA        |         | 0.5   | V    |
| ICC       | Power Supply Current      | All outputs open | g and a | 180   | mA   |
|           | Power Dissipation         | Tj = 130°C       |         | 850   | mW   |

### CONTROL CHARACTERISTICS (Refer to Figure 7)

| PARAMET | ſER                       | CONDITIONS | MIN | МАХ | UNIT |
|---------|---------------------------|------------|-----|-----|------|
| TSWS    | WS0, WS1, WSD Set Up Time |            | 15  |     | ns   |
| THWS    | WS0, WS1, WSD Hold Time   |            | 5   |     | ns   |
| TSERG   | Set up time EWC to RG     |            | 10  |     | ns   |
| THERG   | Hold time EWC from RG     |            | 0   |     | ns   |
| TSEWG   | Set up time EWC to WG     |            | 0   |     | ns   |
| THEWG   | Hold time EWC from WG     |            | 0   |     | ns   |



#### **FIGURE 7: Control Timing**



### FIGURE 8: Read Timing

4

## **ENDEC CHARACTERISTICS**

## **READ MODE** (Refer to Figure 8)

| PARAM | ETERS                                    | CONDITIONS                              | MIN                   | МАХ                  | UNIT |
|-------|------------------------------------------|-----------------------------------------|-----------------------|----------------------|------|
| TRD   | Read Data Pulse Width                    |                                         | 20                    | TORC - 40            | ns   |
| TFRD  | Read Data Fall Time                      | 2.0 to 0.8V                             |                       | 20                   | ns   |
| TRRC  | Read ClockRise Time                      | 0.8 to 2.0V; C∟ ≤ 15 pF                 |                       | 10                   | ns   |
| TFRC  | Read Clock Fall Time                     | 2.0V to 0.8V; CL ≤ 15 pF                |                       | 8                    | ns   |
| TPNRZ | NRZ (out) Propagation Delay              |                                         | -15                   | +15                  | ns   |
| TPAMD | AMD Propagation Delay                    |                                         | <u>TVCO</u> - 15<br>2 | <u>TVCO</u> +15<br>2 | ns   |
| TQC   | 1/4 Cell Delay Accuracy                  | TQC = 0.25 TORO                         | 0.8TQC                | 1.2TQC               | sec  |
| TOS   | Retriggerable One-shot<br>Delay Accuracy | TOS = RT (8.96 E-12)<br>12K ≤ RT ≤ 36K* | 0.84TOS               | 1.16TOS              | sec  |
| TORC  | Read Clock Period                        |                                         | 0.8TORO               | 1.2TORO              | ns   |

\* Where: TOS = 1.25/Data Rate; Data Rate = Mbit/s

## WRITE MODE (Refer to Figure 9)

| PARAME | TERS                                            | CONDITIONS                                                                                        | MIN                                          | МАХ                          | UNIT |
|--------|-------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------|------|
| TWD    | Write Data Pulse Width                          | C∟ ≤ 15 pF                                                                                        | $\frac{\text{TORO}}{2} - 2.4\text{TPC} - 12$ | $\frac{\text{TORO}}{2}$ + 12 | ns   |
| TPC    | PrecompensationTime<br>Shift Magnitude Accuracy | $TPC = 0.15 (RPC)(CPC+Cs)$ $2K \le RPC \le 6K$ $15 pF \le CPC \le 36 pF$ $Cs = Stray Capacitance$ | 0.8TPC                                       | 1.2 TPC                      | Sec  |
| TFWD   | Write Data Fall Time                            | 2.0V to 0.8V; C∟ ≤15 pF                                                                           |                                              | 8                            | ns   |
| TRRO   | Reference Clock RiseTime                        | 0.8 to 2.0V; CL ≤15 pF                                                                            |                                              | 10                           | ns   |
| TFRO   | Reference Clock Fall Time                       | 2.0V to 0.8V; C∟ ≤15 pF                                                                           |                                              | 8                            | ns   |
| TSNRZ  | NRZ(in) Set Up Time                             |                                                                                                   | 20                                           |                              | ns   |
| THNRZ  | NRZ(in) Hold Time                               |                                                                                                   | 7                                            |                              | ns   |
| TSWAM  | WAM Set-up Time                                 |                                                                                                   | 20                                           |                              | ns   |
| THWAM  | WAM Hold Time                                   |                                                                                                   | 7                                            |                              | ns   |



FIGURE 9: Write Timing

#### **DATA SYNCHRONIZATION CHARACTERISTICS**

| PARA | METERS                                | CONDITIONS                                                                   | MIN                 | NOM | МАХ                | UNIT            |
|------|---------------------------------------|------------------------------------------------------------------------------|---------------------|-----|--------------------|-----------------|
| тусо | VCO Center Frequency<br>Period        | VCOIN = 2.7V,<br>TO = 1.63E - 11(RR+500)<br>VCC = 5.0V,<br>2400 ≤ RR ≤ 6000Ω | 0.78TO              |     | 1.22TO             | sec             |
|      | VCO Frequency Dynamic<br>Range        | VCC = 5.0V,<br>1V≤VCOIN ≤ VCC-0.6V                                           | ±27                 |     | ±40                | %               |
| KVCO | VCO Control Gain                      | $1V \le VCOIN \le VCC-0.6 V$ ,<br>$\omega_0 = 2\pi/TO$                       | 0.14ω <sub>0</sub>  |     | 0.20ω <sub>0</sub> | rad/s-V         |
| KD   | Phase Detector Gain                   | KD = 0.308/(RR+500);<br>VCC = 5.0 V,<br>2400 ≤ RR ≤ 6000Ω                    | 0.83KD              |     | 1.17KD             | <u>A</u><br>rad |
| *    | KVCO x KD Product Accuracy            | 2400 ≤ RR ≤ 6000Ω,<br>VCC = 5.0V                                             | -28                 |     | +28                | %               |
| *    | VCO Phase Restart Error               |                                                                              |                     | 6   |                    | ns              |
|      | Decode Window Centering<br>Accuracy   |                                                                              |                     |     | See<br>Note        | ns              |
|      | Decode Window                         |                                                                              | <u>TORC</u> -4<br>2 |     |                    | ns              |
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015TORC                                                              |                     | TS1 |                    | ns              |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06TORC                                                               |                     | TS2 | -                  | ns              |
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075TORC                                                              |                     | TS3 |                    | ns              |
| TSA  | Decode Window Time<br>Shift Magnitude | $TSA = \frac{(0.25)TORC}{R+0.7}; (R in k\Omega)$                             |                     | TSA |                    | ns              |

Note: ±(0.015TORC+3)

\*Not directly testable - Design Characteristic

4

### **APPLICATION**

### LOOP FILTER

The element in the phase lock loop which controls the loop dynamics is known as the loop filter. Acquisition time, data margin, and data tracking can be optimized by the loop filter selection. One possible loop filter configuration is shown in Figure 10, where the function of C<sub>1</sub> is as an integrating element. The larger the capacitance of C<sub>1</sub>, the longer will be the lock time. If the capacitance is too small, the loop will tend to track high frequency jitter. The role of the resistor R is to reduce the phase shift induced by C<sub>1</sub>. This is necessary since the loop will oscillate at the frequency where the gain is unity. The capacitor C<sub>2</sub> will suppress high frequency transients when switching occurs. This capacitor will have a minimal effect of the loop response if it is small compared to C<sub>1</sub> (typically, C<sub>2</sub> = C<sub>1</sub>/10).

The loop filter transfer function is:

 $F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1\left(1 + sC_2R + \frac{C_2}{C_1}\right)}$ if  $C_2 << C_1$ then,

 $F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$ 

The phase lock loop can be described as:



where:

 $\frac{KVCO}{s} =$ oscillator transfer function [rad/s V]

N = ratio of reference input frequency to the VCO output frequency.



FIGURE 10: Loop Filter

Therefore, the closed loop transfer function is now:

$$T(s) = \frac{\emptyset \text{ out(s)}}{\emptyset \text{ in(s)}} = \frac{G(s)}{1 + G(s)H(s)} = \frac{KD \times KVCO\left(\frac{1 + sRC_1}{C_1}\right)}{s^2 + s(N \times KD \times KVCO \times R) + \frac{N \times KD \times KVCO}{C_1}}$$

now we can put the characteristic equation (denominator) in the form:

$$S^{2} + 2s\zeta\omega_{n} + \omega_{n}^{2}$$
  
 $\therefore \omega_{n}^{2} = \frac{NxKDxKVCO}{C1}$  and  $\zeta = \frac{NxKDxKVCOxR}{2\omega_{n}}$ 

which results in:

$$C_{1} = \frac{NxKDxKVCO}{\omega_{n}^{2}}$$

$$R = \frac{2\zeta\omega_{n}}{N \times KD \times KVCO} \text{ and } C_{2} = \frac{C_{1}}{10}$$

For a  $\zeta$  = 0.8, the relationship between  $\omega_{n}$  and lock time is:

$$\omega_n = \frac{4.5}{\text{lock time}}$$

Therefore, the loop filter components  $C_1$ ,  $C_2$ , and R can be evaluated for a required lock time and coding scheme (N) frequency relationship to the VCO frequency.

With MFM coding:

N = 1, for  $\emptyset$ in = reference oscillator N = 0.5, for  $\emptyset$ in = maximum data frequency N = 0.25 for  $\emptyset$ in = minimum data frequency



**FIGURE 11: Typical Application** 

Typical External Component Values for a 5 Mbit/s MFM Application:

| COMPONENT      | CONDITIONS              | VALUE | UNITS |
|----------------|-------------------------|-------|-------|
| X1             | Series resonant crystal | 10    | MHz   |
| RR             |                         | 5.62  | kΩ    |
| RT             |                         | 27.9  | kΩ    |
| RPC            |                         | 2     | kΩ    |
| CPC            |                         | 15    | pF    |
| Loop Filter    |                         |       |       |
| R              |                         | 2.8   | kΩ    |
| C <sub>1</sub> |                         | 1200  | pF    |
| C <sub>2</sub> |                         | 120   | pF    |

4-51

| PACKAGE   | E PIN | DE | SIG | <b>N</b> A | TIC       | DN       | s  |   |         | WG [    | 1  | 28 | þ | PCS     |
|-----------|-------|----|-----|------------|-----------|----------|----|---|---------|---------|----|----|---|---------|
| (TOP VIEV | v) ∘  | -  |     | 6          |           | ۲2<br>۲2 |    |   |         | VPA [   | 2  | 27 | þ | WD      |
|           |       | ΛÞ | Ň   | ő          | <u>av</u> | Ě        |    |   |         | EWC [   | 3  | 26 | þ | XTAL2   |
| <i>_</i>  | 4 3   | 2  | 1   | 28         | 27        | 26       |    |   |         | RD [    | 4  | 25 | þ | VPD     |
| RG [ 5    |       |    |     |            |           |          | 25 | ב | VPD     | RG [    | 5  | 24 | þ | XTAL1   |
| 1FS [ 6   |       |    |     |            |           |          | 24 |   | XTAL1   | 1FS [   | 6  | 23 | þ | DGND    |
| AGND      |       |    |     |            |           |          | 23 |   | DGND    | AGND [  | 7  | 22 | þ | RRC     |
| VCOIN [8  |       |    |     |            |           |          | 22 |   | RRC     | VCOIN [ | 8  | 21 | þ | NRZ     |
| PDOUT [ 9 |       |    |     |            |           |          | 21 |   | NRZ     | PDOUT [ | 9  | 20 | þ | N/C     |
| N/C [ 10  |       |    |     |            |           |          | 20 | ב | N/C     | N/C [   | 10 | 19 | þ | WAM/AMD |
| RS [ 11   |       |    |     |            |           |          | 19 |   | WAM/AMD | RS [    | 11 | 18 | þ | IREF    |
|           | 12 13 | 14 | 15  | 16         | 17        | 18       | ل  |   |         | N/C [   | 12 | 17 | þ | WSL     |
|           | ς μ   |    | 5   | D<br>D     | 5         | ц<br>Н   |    |   |         | RF [    | 13 | 16 | þ | WSD     |
|           | z "   | Ň  | Ň   | Ň          | Ň         | Ë        |    |   |         | WSO [   | 14 | 15 | þ | WS1     |

28-pin PLCC

#### **THERMAL CHARACTERISTICS:** Øja

| 28-pin PLCC | 65°C/W |
|-------------|--------|
| 28-pin PDIP | 55°C/W |

# ORDERING INFORMATION

| PART DESCRIPTION        | ORDER NO.      | PKG. MARK  |
|-------------------------|----------------|------------|
| SSI 32D534A 28-pin PLCC | SSI 32D534A-CH | 32D534A-CH |
| SSI 32D534A 28-pin PDIP | SSI 32D534A-CP | 32D534A-CP |

28-pin DIP

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

May, 1990

## DESCRIPTION

The SSI 32D535 Data Separator provides data recovery, data encoding, and write precompensation for storage systems which employ a 2, 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D535 has been optimized for operation at a single data rate between 7.5 to 10 Mbit/s operation utilizing a crystal reference oscillator. The VCO frequency setting elements are incorporated within the SSI 32D535 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D535 utilizes an advanced bipolar process technology which affords precise decode window control without requiring an accurate 1/4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital µP port and/ or two analog pins. This feature can facilitate defect mapping, automatic calibration, systematic error cancellation, window margin testing, and error recovery. The SSI 32D535 requires a single +5V power supply and is available in a 32-pin SOW, DIP & 28-pin PLCC package.

## **FEATURES**

- Data Synchronizer and 2, 7 RLL ENDEC
- Write Precompensation •
- 7.5 to 10 Mbit/s Programmed with a Single **External Resistor**
- **Optimized for Operation with the SSI 32C452A** and AIC 010 Controllers
- ESDI compatible
- . Programmable Decode Window Symmetry via a **µP Port and/or Analog Pins**
- Fast Acquisition Phase Locked Loop - Zero Phase Restart Technique
- Input Clock Circuitry Optimized for use with **Crystal Controlled Reference Oscillator**
- Hard/Soft Sector Operation
- ٠ +5V Operation
- 32-Pin DIP, SOW & 28-Pin PLCC



4

## PCS

4-53

for a static sensitive component.

## **PIN DESCRIPTIONS**

### **INPUT PINS**

| NAME      | TYPE         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | I            | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                |
| RG        |              | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull-up.                                                                   |
| WG        | l            | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-<br>up. If unused, tie pin low.                                                                                                                                                                                                                                                  |
| WSL       | <b>)</b>     | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WSO and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up. If unused, tie pin low.                                                                                                                        |
| WSD       | 1            | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional window symmetry shift. Pin WSD has an internal resistor pull-up.                                                                                                                                                                                                                        |
| WS0       | 1            | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window<br>shift of 1.5% TORC (Read Reference Clock Period) in the direction estab-<br>lished by WSD. Pin WS0 has an internal resistor pull-up. If unused, leave<br>open or tie high.                                                                                                                |
| WS1       | <b>I</b><br> | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference Clock Period) in the direction estab-<br>lished by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up. If unused, leave open or tie high.                                         |
| SOFT/HARD |              | SOFT/HARD SECTOR: Selects the address mark and the Preamble field<br>patterns. A high level (Soft Sector) selects a 3T Preamble Field pattern and<br>a non-violating 2, 7 address mark, N7V. A low level (Hard Sector) selects<br>a 4T Preamble Field pattern and disables the address mark circuitry. Pin<br>SOFT/HARD has an internal resistor pull-up. |
| WCLK      | -            | WRITE CLOCK: Write Clock input. Must be synchronous with the Write Data input on the NRZ Data Port. For small cable delays, WCLK may be connected directly to pin RRC (Read/Reference Clock).                                                                                                                                                             |
| EPD       |              | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                        |
| EWP       |              | ENABLE WRITE PRECOMPENSATION: A low level enables Write Pre-<br>compensation. Pin EWP has an internal resistor pull-up.                                                                                                                                                                                                                                   |

## PIN DESCRIPTIONS (Continued)

#### **OUTPUT PINS**

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD      | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                                                                                                                                                                               |
| RRC     | Ο    | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller. In the read mode, this clock is the VCO frequency divided by two (1/TORC) and in the write mode it is the crystal reference frequency divided by two (1/TORO). No short clock pulses are generated during a mode change                                                                                                                                                                 |
| AMD     | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low level output indicates that an address mark has been detected. In non-Read modes AMD is configured as a high impedance output.                                                                                                                                                                                                                                                                  |
| SDO     | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful detection of the 3T Preamble sync field. THE SDO pin is not a TTL level signal.                                                                                                                                                                                                                                                                                                               |
| VCO CLK | 0    | VCO CLK: An open emitter VCO clock test point. Two external resistors are required to utilize this output, they can be removed during normal operaton for reduced power dissipation.                                                                                                                                                                                                                                                                             |
| DRD     | 0    | DELAYED READ DATA: Test point. The positive edges of this open emitter output signal indicate the data bit position. The positive edges of the $\overline{DRD}$ and the VCO CLK signals can be used to estimate window centering. The time jitter of $\overline{DRD}$ 's positive edge is an indication of media bit shift. Two external resistors are required to perform this test, they can be removed during normal operation for reduced power dissipation. |

#### **BIDIRECTIONAL PINS**

| NRZ | I/O | NRZ DATA PORT: Read Data output when RG is high and Write Data input when WG is high. In the idle mode NRZ is in a high impedance state. |
|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------|
|     |     | when we is high. In the lote mode which is in a high impedance state.                                                                    |

### **ANALOG PINS**

| IREF            | -   | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay<br>are a function of the current sourced into pin IREF. The current is set by an<br>external resistor, RR, connected from IREF to VPA. |
|-----------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCS             | 1   | PRECOMP SET: Used to set the magnitude of the Write Precompensation time shift via an external capacitor, Cp to VPA and an external resistor, Rp to AGND.                                                  |
| XTAL1,<br>XTAL2 | I . | CRYSTAL OSCILLATOR CONNECTIONS: The frequency must be at twice the data rate.                                                                                                                              |
| PD OUT          | 0   | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                       |
| VCO IN          | I   | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                       |

## PIN DESCRIPTIONS (Continued)

### **OUTPUT PINS** (Continued)

| NAME   | ТҮРЕ        | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDS    | · · · · ] · | SYNC DETECT SET: Used to program the sync detect retriggerable one-<br>shot timing with an external R-C network. Connect the capacitor, Cd, to VPA<br>and the resistor, Rd, to AGND.                                                                                                                                      |
| RF, RS |             | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |

### POWER

| DGND, AGND |   | DIGITAL AND ANALOG GROUND |  |
|------------|---|---------------------------|--|
| VPA        |   | ANALOG +5V                |  |
| VPD        | I | DIGITAL +5V               |  |

### **OPERATION**

The SSI 32D535 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D535 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D535 converts NRZ data into the 2,7 RLL format described in Table 1, performs write precompensation, generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D535 have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D535 can operate with data rates ranging from 7.5 to 10 Mbit/s operation. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

where: DR = Data Rate in Mbit/s.

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate.

The SSI 32D535 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated.

The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the  $\overline{\text{RD}}$  input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mappings, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL, WSD, WSO, WS1) as described in Table 3. In applications not utilizing this feature, WSL must be connected to ground, while WSD, WS0, and WS1 must be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 TORC \left( 1 - \frac{680 + R}{1180 + R} \right)^{-1}$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

The VCO CLK and  $\overline{DRD}$  outputs can be used to estimate window centering and data bit shift. The rising edges of VCO CLK indicate the data detection window edges. The rising edge of  $\overline{DRD}$  indicates the data bit position relative to the decode window. Two external resistors are required during such testing. A pull-up resistor of 130 $\Omega$  should be connected to VPD, while a pull-down resistor of 200 $\Omega$  should be connected to DGND. The resistors can be removed during normal operation to reduce power dissipation.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  0.5 rads), the acquisition time is substantially reduced.

The SSI 32D535 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D535 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

#### a) **PREAMBLE SEARCH**:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the one-shot reset, and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

#### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the

Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

#### c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx16 Address Mark. If an Address Mark is detected prior to the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

#### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D535 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

### WRITE OPERATION

In the Write Mode the SSI 32D535 converts NRZ data from the controller into 2. 7 RLL formatted data for storage onto the disk. The SSI 32D535 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode, (SOFT/HARD = 1) the device generates a 3T Preamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2, 7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/ $\overline{HARD} = 0$ ) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D535 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. The WCLK input is a feature provided for operation in an ESDI application to compensate for large cable delays. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The SSI 32D535 recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TC, is determined by an external R-C network on the PCS pin given by:

 $\label{eq:tc} \begin{array}{l} TC \doteq 0.15 \ (Rp)(Cp + Cs) \\ \text{with } RP \geq 2.0 \ k\Omega, \ Cs = stray \ capacitance \end{array}$ 

When the ENABLE WRITE PRECOMP, EWP, input is low the SSI 32D535 performs write precompensation according to the algorithm outlined in Table 4.

### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG), transitions high and the NRZ input is held low, the SSI 32D535 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark, the SSI 32D535 automatically changes the '1' in the eleventh position (see note 3) of the 2, 7 RLL encoded sequence, to a '0'. This generates a pattern of seven zeros followed by two zeros. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx<sub>16</sub> Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D535 automatically generates the 4T (1000) Preamble Field at the WRITE DATA,  $\overline{WD}$ , output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11...' input which generates the 4T '1000...' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The 32D535 requires a minimum of 32 4T (1000) bit groups prior to the data field.

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11   | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

TABLE 1: 2, 7 RLL Code Set

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1. | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

**TABLE 2: Mode Control** 

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | 1   |

TABLE 3 : Decode Window Symmetry Control

| ENCODED 2, 7 RLL DATA PATTERN |       |       |                                 |       |       |       |       |  |  |
|-------------------------------|-------|-------|---------------------------------|-------|-------|-------|-------|--|--|
| BIT                           | BIT   | BIT   | BIT BIT BIT BIT BIT COMPENSATIO |       |       |       |       |  |  |
| n - 3                         | n - 2 | n - 1 | n                               | n + 1 | n + 2 | n + 3 | BIT n |  |  |
| 0                             | 0     | 0     | 1                               | 0     | 0     | 0     | none  |  |  |
| 1                             | 0     | 0     | 1                               | 0     | 0     | 1     | none  |  |  |
| 1                             | 0     | 0     | 1                               | 0     | 0     | 0     | early |  |  |
| 0                             | 0     | 0     | 1                               | 0     | 0     | 1     | late  |  |  |

| TABLE 4 : Write P | Precompensation | Algorithm |
|-------------------|-----------------|-----------|
|-------------------|-----------------|-----------|



FIGURE 1: Phase Detector Transfer Function







#### **FIGURE 3: Decode Window**



#### FIGURE 4: Soft Sector Mode Timing Diagram

4-63



FIGURE 5: Address Mark Detection and NRZ Output Waveform











#### FIGURE 8: Write Address Mark Generation

## **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may permanently damage the device.

| PARAMETER                          | RATINGS          | UNIT |
|------------------------------------|------------------|------|
| Storage Temperature                | -65 to +150      | ° C  |
| Ambient Operating Temperature, Ta  | 0 to +70         | °C   |
| Junction Operating Temperature, Tj | 0 to +130        | °C   |
| Supply Voltage, VCC                | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs    | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation          | 950              | mW   |

## DC ELECTRICAL CHARACTERISTICS - unless otherwise specified, 4.75V < VCC

< 5.25V, Ta = 0°C to 70°C, 7.5 MHz < 1/TORC < 10 MHz, 15 MHz < 1/TVCO < 20 MHz

| PARAMETER                       | CONDITIONS                              | MIN    | NOM      | МАХ   | UNIT |  |  |
|---------------------------------|-----------------------------------------|--------|----------|-------|------|--|--|
| TTL Inputs:                     |                                         |        |          |       |      |  |  |
| VIH, High Level Input Voltage   |                                         | 2.0    |          |       | V    |  |  |
| VIL, Low Level Input Voltage    |                                         |        |          | 0.8   | V    |  |  |
| IIH, High Level Input Current   | VIH = 2.7V                              |        |          | 20    | μA   |  |  |
| IIL, Low Level Input Current    | VIL = 0.4V                              | ****** |          | -0.36 | mA   |  |  |
| TTL Outputs:                    |                                         |        |          |       |      |  |  |
| VOH, High Level Output Voltage  | IOH = -400 μA                           | 2.4    |          |       | V    |  |  |
| VOL, Low Level Output Voltage   | IOL = 4 mA                              |        |          | 0.5   | V    |  |  |
| Test Point Outputs: DRD, VCO CL | K (See Figure 12)                       |        |          |       |      |  |  |
| VOH, High Level Ouput Voltage   | RL= $130\Omega$ to VPD,<br>200Ω to DGND |        | VPD-1.0  |       | v    |  |  |
| VOL, Low Level Output Voltage   | RL= 130Ω to VPD,<br>200Ω to DGND        |        | VPD-1.75 |       | v    |  |  |
| ICC, Power Supply Current       | All outputs open                        |        |          | 180   | mA   |  |  |

## **DYNAMIC CHARACTERISTICS AND TIMING**

### **READ MODE** (See Figure 9)

| TRD, Read Data Pulse Width |                          | 20 | TORC-40 | ns |
|----------------------------|--------------------------|----|---------|----|
| TFRD, Read Data Fall Time  | 2.0V to 0.8V, CL ≤ 15 pF |    | 15      | ns |
| TRRC, Read Clock Rise Time | 0.8V to 2.0V, CL ≤ 15 pF |    | 8       | ns |
| TFRC, Read Clock Fall Time | 2.0V to 0.8V, CL ≤ 15 pF |    | 5       | ns |

## READ MODE (Continued)

| PARAMETER                                                                      | CONDITIONS                                                       | MIN    | NOM | МАХ    | UNIT |
|--------------------------------------------------------------------------------|------------------------------------------------------------------|--------|-----|--------|------|
| TPNRZ, NRZ (out)<br>Propagation Delay                                          |                                                                  | -15    |     | 15     | ns   |
| TPAMD, AMD<br>Propagation Delay                                                |                                                                  | -15    |     | 15     | ns   |
| 1/4 Cell + Retriggerable<br>One-Shot Delay Stability                           | 4.5V < VCC < 5.5V                                                | -4     |     | +4     | %    |
| 1/4 Cell + Retriggerable<br>One-Shot Delay*                                    | TD = 6.14(RR +0.5)<br>+ 0.172Rd (Cd +Cs)**<br>RR = kΩ<br>Rd = kΩ |        |     |        |      |
|                                                                                | Cd = 68 pF to 100 pF                                             | 0.89TD |     | 1.11TD | ns   |
| * Excludes External Capacitor and Resistor Tolerances **Cs = Stray Capacitance |                                                                  |        |     |        |      |

### WRITE MODE (See Figure 10)

| PARAMETER                                  | CONDITIONS                                                                                                      | MIN               | МАХ          | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|--------------|------|
| TWD, Write Data Pulse Width                | CL ≤15 pF                                                                                                       | (TOWC/2)-12-1.4TC | (TOWC/2) +12 | ns   |
| TFWD, Write Data Fall Time                 | 2.0V to 0.8V, CL ≤ 15 pF                                                                                        |                   | 8            | ns   |
| TRWC Write Data<br>Clock Rise Time         | 0.8V to 2.0V                                                                                                    |                   | 10           | ns   |
| TFWC Write Data<br>Clock Fall Time         | 2.0V to 0.8V                                                                                                    |                   | 8            | ns   |
| TSNRZ, NRZ (in) Set Up Time                |                                                                                                                 | 20                |              | ns   |
| THNRZ, NRZ (in) Hold Time                  |                                                                                                                 | 7                 |              | ns   |
| TWDC Compensated Write<br>Data Pulse Width | CL ≤ 15 pF                                                                                                      | (TOWC/2)-2.4TC-12 |              | ns   |
| TE, TL Write Data<br>Compensation Accuracy | TC = 0.15(Rp)(Cp + Cs)<br>2 k $\Omega \le Rp \le 3$ k $\Omega$ ,<br>Cs = Stray Capacitance<br>Cp = 15pF to 36pF | 0.8TC             | 1.2TC        | ns   |

### DATA SYNCHRONIZATION

| PARAMETER                           | CONDITIONS                                              | MIN   | NOM | МАХ   | UNIT |
|-------------------------------------|---------------------------------------------------------|-------|-----|-------|------|
| TVCO VCO Center Frequency<br>Period | VCO IN = 2.7V<br>TO = 1.23E - 11(RR +500)<br>VCC = 5.0V | 0.8TO |     | 1.2TO | sec  |

| PARA  | METER                                 | CONDITIONS                                                         | MIN         | NOM | МАХ                  | UNIT    |  |  |
|-------|---------------------------------------|--------------------------------------------------------------------|-------------|-----|----------------------|---------|--|--|
| VCO F | requency<br>Dynamic Range             | 1.0V ≤ VCO IN ≤ VCC -0.6V<br>VCC = 5.0V                            | ±24         |     | ±40                  | %       |  |  |
| KVCO  | VCO Control Gain                      | $\omega \sigma = 2\pi / TO$<br>1.0V $\leq$ VCO IN $\leq$ VCC -0.6V | 0.14ωο      |     | 0.20ωο               | rad/s-V |  |  |
| KD    | Phase Detector Gain                   | KD = 0.309 / (RR + 500)<br>VCC = 5.0V                              | 0.83 KD     |     | 1.17 KD              | A/rad   |  |  |
| *     | KVCO x KD Product<br>Accuracy         |                                                                    | -28         |     | +28                  | %       |  |  |
| *     | VCO Phase Restart Error               |                                                                    |             | 6   |                      | ns      |  |  |
|       | Decode Window<br>Centering Accuracy   |                                                                    |             |     | ± (0.01<br>TORC + 2) | ns      |  |  |
|       | Decode Window                         |                                                                    | (TORC/2) -2 |     |                      | ns      |  |  |
| TS1   | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC                                                   |             | TS1 |                      | sec     |  |  |
| TS2   | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC                                                    |             | TS2 |                      | sec     |  |  |
| TS3   | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC                                                   |             | TS3 |                      | sec     |  |  |
| TSA   | Decode Window Time<br>Shift Magnitude | $TSA = 0.125 TORC \left(1 - \frac{680 + R}{1180 + R}\right)$       |             | TSA |                      | Sec     |  |  |
|       |                                       | with: R in ohms                                                    |             |     |                      |         |  |  |

DATA SYNCHRONIZATION (Cont.)

\* Not directly testable - Design Characteristics

## CONTROL CHARACTERISTICS (See Figure 11)

| TSWS, <u>WS0</u> , <u>WS1</u> , WSD<br>Set Up Time |  | ę | 50 |     | ns |
|----------------------------------------------------|--|---|----|-----|----|
| THWS, <u>WS0</u> , <u>WS1</u> , WSD<br>Hold Time   |  | - | 0  |     | ns |
| RG, WG, SOFT/HARD<br>Time Delay                    |  | 1 |    | 100 | ns |

### **REFERENCE CLOCK CHARACTERISTICS**

| TXPW, Crystal Input Pulse Width         | Min. Negative Pulse Width | 19.23 |  | ns |
|-----------------------------------------|---------------------------|-------|--|----|
| (Reference Oscillator<br>See Figure 10) | Min. Positive Pulse Width | 16    |  | ns |

4







FIGURE 10: Write Timing






FIGURE 12: Test Point Timing



FIGURE 13: Typical SSI 32D535 Application

SSI 32D535 Data Synchronizer/ 2, 7 RLL ENDEC with Write Precompensation

0590 - rev.

4

#### PACKAGE PIN DESIGNATIONS

(Top View)



#### **ORDERING INFORMATION**

| PART DESCRIPTION                       | ORDER NO.       | PKG. MARK   |
|----------------------------------------|-----------------|-------------|
| SSI 32D535 32-Pin Small Outline - Wide | SSI 32D535 - CW | 32D535 - CW |
| SSI 32D535 32-Pin Plastic DIP          | SSI 32D535 - CP | 32D535 - CP |
| SSI 32D535 28-Pin PLCC                 | SSI 32D535 - CH | 32D535 - CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

# SSI 32D5351

Sticon Systems <sup>®</sup> Data Synchronizer/2, 7 RLL ENDEC w/ Write Precompensation

# Preliminary Data

July, 1990

#### DESCRIPTION

The SSI 32D5351 Data Separator provides data recovery, data encoding, and write precompensation for storage systems which employ a 2. 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5351 has been optimized for operation at multiple data rates between 8 to 16 Mbit/s with multiple TTL clock schemes or the new 32D4660 Time Base Generator. The VCO frequency setting elements are incorporated within the SSI 32D5351 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5351 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/ 4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital µP port and/or two analog pins. This feature can facilitate defect mapping, automatic calibration, systematic error cancellation, window margin testing, and error recovery. The SSI 32D5351 requires a single +5V power supply and is available in 32-pin DIP and SOW packages.

#### FEATURES

- Data Synchronizer and 2, 7 RLL ENDEC
- Write Precompensation
- 8 16 Mbit/s Operation Programmed with a • Single External Resistor
- Input Reference Clock Circuitry Optimized for use with Constant Density Recording Applications
- **ESDI compatible (Hard Sector)**
- **Programmable Decode Window Symmetry** via a uP Port and/or Analog Pins
- **Fast Acquisition Phase Locked Loop** Zero Phase Restart Technique
- **Fully Integrated Data Separator** - No External Delay Lines or Active Devices Required
- **Crystal Controlled Reference Oscillator**
- Hard/Soft Sector Operation
- +5V Operation
- 32-Pin DIP, SOW, 28-Pin PLCC Packages



4

### **PIN DESCRIPTIONS**

#### INPUT PINS

| NAME      | TYPE                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | 1                            | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                |
| RG        | 1                            | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull-up.                                                                   |
| WG        | 1                            | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-up.                                                                                                                                                                                                                                                                              |
| WSL       |                              | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WS0 and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up. If unused, connect this pin to ground.                                                                                                         |
| WSD       | na a <b>l</b><br>Réplande la | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional window<br>symmetry shift. Pin WSD has an internal resistor pull-up. If unused, this pin can be<br>left open.                                                                                                                                                                            |
| WS0       |                              | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 1.5 % TORC (Read Reference Clock Period) in the direction established by WSD. Pin WS0 has an internal resistor pull-up. If unused, this pin can be left open.                                                                                                                       |
| WS1       |                              | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference Clock Period) in the direction established by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up. If unused, this pin can be left open.                                           |
| SOFT/HARD |                              | SOFT/HARD SECTOR: Selects the address mark and the Preamble field patterns.<br>A high level (Soft Sector) selects a 3T Preamble Field pattern and a non-violating 2,<br>7 address mark, N7V. A low level (Hard Sector) selects a 4T Preamble Field pattern<br>and disables the address mark circuitry. Pin SOFT/HARD has an internal resistor<br>pull-up. |
| WCLK      |                              | WRITE CLOCK: Write Clock input. Must be synchronous with the Write Data input<br>on the NRZ Data Port. For small cable delays, WCLK may be connected directly to<br>pin RRC (Read/Reference Clock).                                                                                                                                                       |
| EPD       | 1                            | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                        |
| EWP       | 1                            | ENABLE WRITE PRECOMPENSATION: A low level enables Write Precompensa-<br>tion. Pin EWP has an internal resistor pull-up.                                                                                                                                                                                                                                   |

#### **PIN DESCRIPTIONS (Cont.)**

#### **OUTPUT PINS**

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| WD      | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| RRC     | ο    | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller.<br>In the read mode, this clock is the VCO frequency divided by two (1/TORC) and<br>in the write mode it is the crystal reference frequency divided by two (1/TORO). No<br>short clock pulses are generated during a mode change.                                                                                                                                                       |  |  |
| AMD     | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low level output indicates that an address mark has been detected. In non-Read modes AMD is configured as a high impedance output.                                                                                                                                                                                                                                                                  |  |  |
| SDO     | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful detection of the 3T Preamble sync field. THE SD0 pin is not a TTL level signal.                                                                                                                                                                                                                                                                                                               |  |  |
| VCO CLK | 0    | VCO CLK: An open emitter VCO clock test point. Two-external resistors are required to utilize this output, they can be removed during normal operaton for reduced power dissipation.                                                                                                                                                                                                                                                                             |  |  |
| DRD     | 0    | DELAYED READ DATA: Test point. The positive edges of this open emitter output signal indicate the data bit position. The positive edges of the $\overline{DRD}$ and the VCO CLK signals can be used to estimate window centering. The time jitter of $\overline{DRD}$ 's positive edge is an indication of media bit shift. Two external resistors are required to perform this test, they can be removed during normal operation for reduced power dissipation. |  |  |

#### **BIDIRECTIONAL PINS**

| NRZ | 1/0 | NRZ DATA PORT: Read Data output when RG is high and Write Data input when |
|-----|-----|---------------------------------------------------------------------------|
|     |     | WG is high. In the idle mode NRZ is in a high impedance state.            |

#### ANALOG PINS

| IREF            | I | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay are<br>a function of the current sourced into pin IREF. The current is set by an external<br>resistor, RR, connected from IREF to VPA. |  |
|-----------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PCS             | 1 | PRECOMP SET: Used to set the magnitude of the Write Precompensation time<br>shift via an external capacitor, Cp to VPA and an external resistor, Rp to AGND.                                               |  |
| XTAL1,<br>XTAL2 | I | CRYSTAL OSCILLATOR CONNECTIONS: If a crystal oscillator is not desired, XTAL1 maybe driven by a TTL source* with XTAL2 open. The frequency must be at twice the data rate.                                 |  |
| PD OUT          | 0 | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                       |  |
| VCO IN          | 1 | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                       |  |

\* See Clock Characteristics

### PIN DESCRIPTIONS (Cont.)

#### ANALOG PINS (Cont.)

| NAME   | TYPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDS    | <b>I</b> | SYNC DETECT SET: Used to program the sync detect retriggerable one-shot timing with an external R-C network. Connect the capacitor, Cd, to VPA and the resistor, Rd, to AGND.                                                                                                                                             |
| RF, RS |          | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |

#### POWER

| DGND, AGND | 1 | DIGITAL AND ANALOG GROUND |
|------------|---|---------------------------|
| VPA        |   | ANALOG +5V                |
| VPD        | I | DIGITAL +5V               |

#### **OPERATION**

The SSI 32D5351 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D5351 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D5351 converts NRZ data into the 2,7 RLL format described in Table 1, performs write precompensation, generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D5351 have been optimized for use as a companion device to the SSI 32C452A or AIC 010 controllers.

The SSI 32D5351 can operate with data rates ranging from 8 to 16 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

where: DR = Data Rate in Mbit/s. 3 k < RR < 8 k $\Omega$ 

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5351 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

#### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mappings, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL, WSD, WS0, WS1) as described in Table 3. In applications not utilizing this feature, WSL should be connected to ground, while WSD, WS0, and WS1 can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 TORC \left( 1 - \frac{680 + R}{1180 + R} \right)$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

The VCO CLK and  $\overline{DRD}$  outputs can be used to estimate window centering and data bit shift. The rising edges of VCO CLK indicate the data detection window edges. The rising edge of  $\overline{DRD}$  indicates the data bit position relative to the decode window. Two external resistors are required during such testing. A pull-up resistor of 130 $\Omega$  should be connected to VPD, while a pull-down resistors can be removed during normal operation to reduce power dissipation.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  0.5 rads), the acquisition time is substantially reduced.

The SSI 32D5351 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D5351 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

#### a) PREAMBLE SEARCH:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/ 4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the one-shot reset, and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

#### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection

circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

#### c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx16 Address Mark. If an Address Mark is detected prior to the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

#### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D5351 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

#### WRITE OPERATION

In the Write Mode the SSI 32D5351 converts NBZ data from the controller into 2, 7 RLL formatted data for storage onto the disk. The SSI 32D5351 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode. (SOFT/HARD = 1) the device generates a 3TPreamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2, 7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/HARD = 0) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D5351 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. The WCLK input is a feature provided for operation in an ESDI application to compensate for large cable delays. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The SSI 32D5351 recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TPC, is determined by an external R-C network on the PCS pin given by:

 $\begin{array}{l} \mathsf{TPC} = 0.15 \ (\mathsf{Rp})(\mathsf{Cp}+\mathsf{Cs}) \\ \mathsf{Cp} = 15 \ \text{to} \ 36 \ \mathsf{pF} \\ \mathsf{Rp} = 1k \ \text{to} \ 3 \ \mathsf{k}\Omega \\ \mathsf{Cs} = \text{stray capacitance} \end{array}$ 

When the ENABLE WRITE PRECOMP, EWP, input is low the SSI 32D5351 performs write precompensation according to the algorithm outlined in Table 4.

#### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG), transitions high and the NRZ input is held low, the SSI 32D5351 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark, the SSI 32D5351 automatically changes the '1' in the eleventh position (see note 3) of the 2.7 RLL encoded sequence, to a '0'. This generates a pattern of seven zero's followed by two zero's. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx16 Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D5351 automatically generates the 4T (1000) Preamble Field at the WRITE DATA, WD, output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11...' input which generates the 4T '1000...' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The 32D5351 requires a minimum of 32 4T (1000) bit groups prior to the data field.

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11   | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

TABLE 1: 2, 7 RLL Code Set

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1  | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

**TABLE 2: Mode Control** 

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | 1   |

TABLE 3 : Decode Window Symmetry Control

| ENCODED 2, 7 RLL DATA PATTERN |       |       |     |       |       |       |              |
|-------------------------------|-------|-------|-----|-------|-------|-------|--------------|
| BIT                           | ВІТ   | BIT   | BIT | BIT   | BIT   | BIT   | COMPENSATION |
| n - 3                         | n - 2 | n - 1 | n   | n + 1 | n + 2 | n + 3 | BIT n        |
| 0                             | 0     | 0     | 1   | 0     | 0     | 0     | none         |
| 1                             | 0     | 0     | 1   | 0     | 0     | 1     | none         |
| 1                             | 0     | 0     | 1   | 0     | 0     | 0     | early        |
| 0                             | 0     | 0     | 1   | 0     | 0     | 1     | late         |

**TABLE 4 : Write Precompensatiom Algorithm** 



FIGURE 1: Phase Detector Transfer Funtion



#### FIGURE 2: Data Synchronization Waveform Diagram



#### FIGURE 3: Decode Window



#### FIGURE 4: Soft Sector Mode Timing Diagram

4-83



#### FIGURE 5: Address Mark Detection and NRZ Output Waveform

|                                     | 4 T (1000) PREAMBLE FIELD                                                                                | DATA FIELD |
|-------------------------------------|----------------------------------------------------------------------------------------------------------|------------|
| RG                                  |                                                                                                          |            |
| PLL REF <sup>2</sup> XTAL           |                                                                                                          |            |
| VCO RESTART <sup>2</sup>            |                                                                                                          |            |
| RRC SOURCE <sup>2</sup> VCO<br>XTAL |                                                                                                          |            |
| NRZ                                 | 1                                                                                                        | ××××××××   |
| INPUT COUNTER                       | 0 32                                                                                                     |            |
|                                     | Notes: 1) Dashed lines represent a high impedance output state<br>2) Representations of internal signals |            |
|                                     |                                                                                                          |            |
|                                     |                                                                                                          |            |

#### FIGURE 6: Hard Sector Mode Timing Diagram



#### FIGURE 7: Hard Sector Mode Decode Timing



#### FIGURE 8: Write Address Mark Generation

4

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                          | RATINGS          | UNIT |
|------------------------------------|------------------|------|
| Storage Temperature                | -65 to +150      | °C   |
| Ambient Operating Temperature, Ta  | 0 to +70         | ° C  |
| Junction Operating Temperature, Tj | 0 to +130        | °C   |
| Supply Voltage, VCC                | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs    | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation          | 950              | mW   |

**DC ELECTRICAL CHARACTERISTICS** - unless otherwise specified, 4.75V < VCC < 5.25V, Ta = 0°C to 70°C, 8 MHz < 1/TORC < 16 MHz, 16 MHz < 1/TVCO < 32 MHz

| PARAMETER                               | CONDITIONS                       | MIN | NOM      | MAX   | UNIT |
|-----------------------------------------|----------------------------------|-----|----------|-------|------|
| TTL Inputs:                             | · · · ·                          |     |          |       |      |
| VIH, High Level Input Voltage           |                                  | 2.0 |          |       | V    |
| VIHX, XTAL1 High Level<br>Input Voltage | External Reference Clock         | 2.4 |          |       | V    |
| VIL, Low Level Input Voltage            |                                  |     |          | 0.8   | v    |
| IIH, High Level Input Current           | VIH = 2.7V                       |     |          | 20    | μA   |
| IIL, Low Level Input Current            | VIL = 0.4V                       |     |          | -0.36 | mA   |
| TTL Outputs:                            | . <sup>5</sup>                   |     |          |       |      |
| VOH, High Level Output Voltage          | IOH = -400 μA                    | 2.4 |          |       | v    |
| VOL, Low Level Output Voltage           | IOL = 4 mA                       |     |          | 0.5   | v    |
| Test Point Outputs: DRD, VCO CL         | K (See Figure 12)                |     |          |       |      |
| VOH, High Level Ouput Voltage           | RL= 130Ω to VPD,<br>200Ω to DGND | :   | VPD-1.00 |       | v    |
| VOL, Low Level Output Voltage           | RL= 130Ω to VPD,<br>200Ω to DGND |     | VPD-1.75 |       | v    |
| ICC, Power Supply Current               | All outputs open                 |     |          | 180   | mA   |

#### DYNAMIC CHARACTERISTICS AND TIMING

READ MODE (See Figure 9)

| TRD, Read Data Pulse Width*           |                          | 20  |     | TORC-40 | ns |
|---------------------------------------|--------------------------|-----|-----|---------|----|
| TFRD, Read Data Fall Time*            | 2.0V to 0.8V, CL ≤ 15 pF |     |     | 15      | ns |
| TRRC, Read Clock Rise Time            | 0.8V to 2.0V, CL ≤ 15 pF |     | 1.5 | 8       | ns |
| TFRC, Read Clock Fall Time            | 2.0V to 0.8V, CL ≤ 15 pF |     |     | 5       | ns |
| TPNRZ, NRZ (out)<br>Propagation Delay |                          | -15 |     | 15      | ns |

\* Input requirements for pulse detector

#### READ MODE (Continued)

| PARAMETER                                            | CONDITIONS                                                                                             | MIN     | NOM | МАХ    | UNIT |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------|-----|--------|------|
| TPAMD, AMD<br>Propagation Delay                      |                                                                                                        | -15     |     | 15     | ns   |
| 1/4 Cell + Retriggerable<br>One-Shot Delay Stability | 4.75V < VCC < 5.25V                                                                                    | -4      |     | +4     | %    |
| 1/4 Cell + Retriggerable<br>One-Shot Delay*          | TD = 4.37 (RR +0.80)<br>+ 0.155 (Cd +Cs)**<br>RR = $k\Omega$<br>Rd = $k\Omega$<br>Cd = 68 pF to 100 pF | 0.89TD  |     | 1.11TD | ns   |
| *Excludes External Capacitor and                     | Resistor Tolerances, Tested Indi                                                                       | rectly. |     |        |      |

\*\* Cs = Stray Capacitance [minimized]

#### WRITE MODE (See Figure 10)

| PARAMETER                                   | CONDITIONS                                                                                            | MIN                       | MAX          | UNIT |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|--------------|------|
| TWD, Write Data Pulse Width                 | CL ≤ 15 pF                                                                                            | (TOWC/2)<br>-1.4 TPC - 12 | (TOWC/2) +12 | ns   |
| TFWD, Write Data Fall Time                  | 2.0V to 0.8V, CL $\leq$ 15 pF                                                                         |                           | 8            | ns   |
| TRWC, Write Data*<br>Clock Rise Time        | 0.8V to 2.0V                                                                                          |                           | 10           | ns   |
| TFWC Write Data*<br>Clock Fall Time         | 2.0V to 0.8V                                                                                          |                           | 8            | ns   |
| TSNRZ, NRZ (in) Set Up Time                 |                                                                                                       | 20                        |              | ns   |
| THNRZ, NRZ (in) Hold Time                   |                                                                                                       | 7                         |              | ns   |
| TWDC, Compensated Write<br>Data Pulse Width | CL ≤ 15 pF                                                                                            | (TOWC/2)<br>-2.4 TPC-12   |              | ns   |
| TE, TL, Write Data<br>Compensation Accuracy | TPC = $0.15(Rp)(Cp + Cs)$<br>Cp = 15 pF to 36 pF<br>Cs = Stray Capacitance<br>Rp = 1k to 3 k $\Omega$ | 0.8TPC                    | 1.2TPC       | ns   |

#### DATA SYNCHRONIZATION

| PARAMETER                           | CONDITIONS                                                                                                                 | MIN   | NOM | МАХ   | UNIT |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| TVCO VCO Center Frequency<br>Period | VCO IN = 2.7V<br>TO = 6.59 (RR + 0.53) + 8<br>VCC = 5.0V<br>3 kΩ ≤ RR ≤ 8 kΩ                                               | 0.8TO |     | 1.2TO | Sec  |
| VCO Frequency<br>Dynamic Range      | $\begin{array}{l} 1.0 \text{V} \leq \text{VCO IN} \leq \text{VCC -} 0.6 \text{V} \\ \text{VCC} = 5.0 \text{V} \end{array}$ | ±24   |     | ±40   | %    |

<sup>0790 - rev.</sup> \* Input requirements for write clock

| PARA | METER                                 | CONDITIONS                                                     | MIN         | NOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MAX                  | UNIT    |
|------|---------------------------------------|----------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|
| кусо | VCO Control Gain                      | $ω_0 = 2π / TO$<br>1.0V ≤ VCO IN ≤ VCC -0.6V                   | 0.14ωο      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.22ωο               | rad/s V |
| KD   | Phase Detector Gain                   | KD = 0.34 / (RR + 900)<br>VCC = 5.0V                           | 0.83KD      | 1.0 KD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.17 KD              | A/rad   |
|      | *KVCO x KD Product<br>Accuracy        |                                                                | -32         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | +32                  | %       |
|      | *VCO Phase Restart Error              |                                                                |             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      | ns      |
|      | Decode Window<br>Centering Accuracy   |                                                                |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ± (0.01<br>TORC + 2) | ns      |
|      | Decode Window Size                    |                                                                | (TORC/2) -2 | an an thairt an |                      | ns      |
| TS1  | Decode Window Time<br>Shift Magnitude |                                                                |             | 0.015<br>TORC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                      | ns      |
| TS2  | Decode Window Time<br>Shift Magnitude |                                                                |             | 0.06<br>TORC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      | ns      |
| TS3  | Decode Window Time<br>Shift Magnitude |                                                                |             | 0.075<br>TORC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                      | ns      |
| TSA  | Decode Window Time<br>Shift Magnitude | $TSA = 0.125 TORC \left( 1 - \frac{680 + R}{1180 + R} \right)$ |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      | ns      |
|      |                                       | with: R in ohms                                                |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      | -       |

#### DATA SYNCHRONIZATION (Continued)

#### CONTROL CHARACTERISTICS (See Figure 11)

| TSWS WS0, WS1, WSD<br>Set Up Time             | 50 |     | ns |
|-----------------------------------------------|----|-----|----|
| THWS WS0, WS1, WSD<br>Hold Time               | 0  |     | ns |
| RG, WG, SOFT/ <mark>HARD</mark><br>Time Delay |    | 100 | ns |

#### **REFERENCE CLOCK CHARACTERISTICS**

| TXPW, Reference Oscillator | Positive pulse width** | 12 |  | ns |
|----------------------------|------------------------|----|--|----|
|                            | Negative pulse width** | 12 |  | ns |

\*not directly testable - design characteristics

\*\*measured at 50% point

4



















FIGURE 13: Typical SSI 32D5351 Application

SSI 32D5351 Data Synchronizer/ 2, 7 RLL ENDEC with Write Precompensation

4

#### PACKAGE PIN DESIGNATIONS (TOP VIEW)

|        | - 1 |    | _  |   |           |
|--------|-----|----|----|---|-----------|
| EWP    | Ę   | 1  | 32 | þ | SOFT/HARD |
| WG     | q   | 2  | 31 | þ | PCS       |
| VPA    | þ   | 3  | 30 | þ | WD        |
| SDO    | þ   | 4  | 29 | þ | VPD       |
| RD     | þ   | 5  | 28 | þ | NC        |
| RG     | þ   | 6  | 27 | þ | XTAL2     |
| SDS    | q   | 7  | 26 | þ | XTAL1     |
| EPD    | Ę   | 8  | 25 | þ | DGND      |
| VCO IN | Ę   | 9  | 24 | þ | RRC       |
| PD OUT | þ   | 10 | 23 | þ | WCLK      |
| AGND   | q   | 11 | 22 | þ | NRZ       |
| RS     | þ   | 12 | 21 | þ | AMD       |
| RF     | q   | 13 | 20 | þ | WSL       |
| REF    | q   | 14 | 19 | þ | WSD       |
| WSO    | C   | 15 | 18 | þ | WS1       |
| DRD    | d   | 16 | 17 | þ | VCO CLK   |



NOTE: Does not include the following pins which are available on the 32-Pin Packages • SDO • EPD • SOFT/FARD (Internally pulled up high) So must be used in soft sector apolications only.

32-Lead SOW, DIP

#### **ORDERING INFORMATION**

| PART DESCRIPTION                        | ORDER NO.        | PKG. MARK    |
|-----------------------------------------|------------------|--------------|
| SSI 32D5351 32-Pin Small Outline - Wide | SSI 32D5351 - CW | 32D5351 - CW |
| SSI 32D5351 32-Pin Plastic - DIP        | SSI 32D5351 - CP | 32D5351 - CP |
| SSI 32D5351 28-Pin Plastic - Quad       | SSI 32D5351 - CH | 32D5351 - CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

# SSI 32D5362A

silicon systems\*

Data Synchronization/1, 7 RLL ENDEC with Write Precompensation

# **Preliminary Data**

July, 1990

#### **DESCRIPTION**

The SSI 32D5362A Data Synchronizer/1, 7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 1, 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5362A has been optimized for operation as a companion device to the SSI 32C452 and AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D5362A for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5362A utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/3 cell delay or external devices. The SSI 32D5362A requires a single +5V supply.

#### FEATURES

- Data Synchronizer and 1, 7 RLL ENDEC
- 10 to 20 Mbit/s operation

   Data Rate programmed with a single external resistor
- Optimized for operation with the SSI 32C452 and AIC 010 controllers.
- Fast acquisition phase lock loop

   Zero phase restart technique
- Fully integrated data separator

   No external delay lines or active devices required
- Programmable write precompensation
- Hard and soft sector operation
- Crystal controlled reference oscillator
- +5V operation
- 28-pin PLCC & 28-pin DIP packages
- Test outputs Allow drive margin testing with available test chip



#### **OPERATION**

The SSI 32D5362A is designed to perform data recovery and data encoding in rotating memory systems which utilize a 1,7 RLL encoding format. In the Read Mode the SSI32D5362A performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect, and Data Decoding. In the Write Mode, the SSI 32D5362A converts NRZ data into the 1,7 RLL format described in Table 1, performs Write Precompensation, generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D5362A have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D5362A can operate with data rates ranging from 10 to 20 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/3 cell delay. The value of this resistor is given by:

 $RR = \frac{92.6}{DR} - 2.3(k\Omega)$ 

where: DR = Data Rate in Mbit/s.

An internal crystal reference oscillator, operating at three times the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at three times the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5362A employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DYLD DATA pulse. In the Write and Idle modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error.

The READ GATE (RG), and WRITE GATE (WG) inputs control the device mode.

RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

#### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the falling edge of DRD enables the Phase Detector while the rising edge is phase compared to the rising edge of the VCO/2. As depicted in Figure 1, DRD is a 1/3 cell wide (TVCO) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO/2 clock. By utilizing a fully integrated symmetrical VCO running at three times the data rate, the decode window is insured to be accurate and centered symmetrically about the rising edges of DRD. The accuracy of the 1/3 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  1 rads), the acquisition time is substantially reduced.

#### SOFT SECTOR OPERATION

Disk Operation Lock Sequence in Read Mode Soft Sector Operation





#### ADDRESS MARK DETECT

In Soft Sector Read Operation the SSI 32D5362A must first detect an address mark to be able to initiate the rest of the read lock sequence. An address mark for the SSI 32D5362A consists of two (2) 7 "0" patterns followed by two 11 "0" patterns. To begin the read lock sequence the Address Mark Enable (AMENB) is asserted high by the controller. The SSI 32D536 Address Mark Detect (AMD) circuitry then initiates a search of the read data (RD) for an address mark. First the AMD looks for a set of 6 "0's" within the 7 "0" patterns. Having detected a 6 "0" the AMD then looks for a 9 "0" set within the 11 "0's." If AMD does not detect 9 "0's" within 5 RD bits after detecting 6 "0's" it will restart the Address Mark Detect sequence and look for 6 "0's." When the AMD has acquired a 6 "0," 9 "0" sequence the AMD transitions low disabling AMENB input. When AMENB is released, AMD will be released by the SSI 32D536.

#### PREAMBLE SEARCH

After the Address Mark (AM) has been detected a Read Gate (RG) can be asserted initiating the remainder of the read lock sequence. When RG is asserted an internal counter counts negative transitions of the incoming Read Data (RD) looking for (3) consecutive 3T preamble. Once the counter reaches count 3 (finds (3) consecutive 3T preamble) the internal read gate enables switching the phase detector from the reference oscillator to the delayed Read Data input (DRD); at the same time a zero phase (internal) restart signal restarts the VCO in phase with the read reference clock. This prepares the VCO to be synchronized to data when the bit sync circuitry is enabled after VCO lock is established.

#### **VCO LOCK & BIT SYNC ENABLE**

When the internal counter counts 16 more "3T" or a total of 19 negative transitions from RG enable, an internal VCO lock signal enables. The VCO lock signal activates the decoder bit synchronization circuitry to define the proper decode boundaries. Also, at count 19, the RRC source switches from the reference oscillator to VCO clock signal which is phase locked to DRD. The VCO is assumed locked at this point. A maximum of 2 RRC time periods may occur for the RRC transition, however, no short duration glitches will occur. After the bit sync circuitry sets the proper decode window (VCO in sync with RRC and RRC in sync with data) NRZ is enabled and data is toggled in to be decoded for the duration of the read gate.

#### HARD SECTOR OPERATION

Disk Operation Lock Sequence in Read Mode Hard Sector Operation

| 3X VCO BIT ID/ECC DATA |  |
|------------------------|--|

RG ENABLE

In hard sector operation a low AMENB disables the SSI 32D5362A's Address Mark Detection circuitry and AMD remains inactive. A hard sector read operation does not require an address mark search but starts with a preamble search as with soft sector and sequences identically. In all respects, with exception to the address mark search sequence, hard sector read operation is the same as soft sector read.

#### WRITE MODE

In the write mode the SSI 32D5362A converts NRZ data from the controller into 1,7 RLL formatted data for storage on the disk. The SSI 32D5362A can operate with a soft or hard sector hard drive.

In soft sector operation the device generates a "7, 7, 11, 11" Address Mark, and a preamble pattern.

In the hard sector operation the device generates a 3 x "3T" preamble pattern but no preceding Address Mark. Serial NRZ data is clocked into the SSI 32D5362A and latched on defined cell boundaries. The NRZ input data must be synchronous with the

rising edges of the WCLK input. The WCLK input is a feature provided for operation in an ESDI application to compensate for large cable delays. In SCSI or ST506 operation, WCLK is connected directly to the RRC output.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The SSI 32D5362A recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TPC, is determined by an external R C network on the WCS pin given by:

TPC = 0.053 (Rc) (Cc + Cs)

When the write precompensation control latch, WCL is low, the SSI 32D5362A performs write precompensation according to the algorithm outlined in Table 3.

#### SOFT SECTOR

In soft sector operation, when Read Gate (RG) transitions low, VCO source and RRC source switch from RD and VCO/3, respectively, to the reference crystal. At the same time the VCO (internal) lock goes inactive but the VCO is locked to the reference crystal. After a delay of 1 NRZ time period (min) from RG low, the Write Gate (WG) can be enabled while WDNRZ is maintained (NRZ write data) low. The Address Mark Enable (AMENB) is made active (high) a minimum of 1 NRZ time period later. The Address Mark (consisting of 7 "0's," 7 "0's," 11 "0's," 11 "0's") and the 3 x "3T" Preamble is then written by WDO. WDNRZ goes active at this point and after a delay of 5 NRZ time periods begins to toggle out WDO encoded data. Finally, at the end of the write cycle, 5 NRZ of blank encoded time passes to insure the encoder is flushed of data; WG then goes low.

#### HARD SECTOR

In hard sector operation, when read gate (RG) transitions low, VCO source and RRC switch references and VCO lock (internal) goes inactive as with soft sector but the AMENB (address mark enable) is low.

The SSI 32D5362A then sequences from RG disable to WG enable and WDNRZ active as in soft sector operation.



FIGURE 1: Data Synchronization Waveform



FIGURE 2: NRZ Data Word Comparision to 1, 7 Code Word Bit (See Table 1, for Decode Scheme)

| PREVIOUS<br>CODE WORD<br>LAST BIT |                   | DATA BITS<br>PRESENT NEXT |    | со | CODE BITS |    |    |    |
|-----------------------------------|-------------------|---------------------------|----|----|-----------|----|----|----|
| х                                 | 0                 | 1                         | 0  | 0  | x         | 1  | 0  | 1  |
| x                                 | 0                 | 1                         | 0  | 1  | х         | 0  | 1  | 0  |
| x                                 | 0                 | 1                         | 1  | 0  | 0         | 0  | 1  | 0  |
| x                                 | 0                 | 1                         | 1  | *  | *         | 1  | 0  | 0  |
| 1                                 | 0                 | 0                         | 0  | 0  | Х         | 0  | 0  | 1  |
| 1                                 | 0                 | 0                         | 0  | 1  | х         | 0  | 0  | 0  |
| 0                                 | 0                 | 0                         | 1  | 0  | х         | 0  | 0  | 1  |
| 0                                 | 0                 | 0                         | 1  | 1  | Х         | 0  | 0  | 0  |
| x                                 | 1                 | 0                         | 0  | 0  | Х         | 0  | 0  | 1  |
| х                                 | 1                 | 0                         | 0  | 1  | х         | 0  | 1  | 0  |
| х                                 | 1                 | 0                         | 1  | 0  | 0         | 0  | 1  | 0  |
| x                                 | 1                 | 0                         | 1  | *  | *         | 0  | 0  | 0  |
| Y2                                | Y3                | D1                        | D2 | D3 | D4        | Y1 | Y2 | Y3 |
| х                                 | X = Don't care    |                           |    |    |           |    |    |    |
| *                                 | * = Not all zeros |                           |    |    |           |    |    |    |

TABLE 1: 1,7 RLL Code Set

| WG                                                                                               | RG                                   | VCO REF | RRC    | DECCLK | ENCCLK | MODE |  |  |
|--------------------------------------------------------------------------------------------------|--------------------------------------|---------|--------|--------|--------|------|--|--|
| 0                                                                                                | 0                                    | XTAL/2  | XTAL/3 | XTAL/2 | XTAL/2 | IDLE |  |  |
| 0                                                                                                | ) 1 RD VCO/3 VCO/2 XTAL/2 READ       |         |        |        |        |      |  |  |
| 1                                                                                                | 0 XTAL/2 XTAL/3 XTAL/2 XTAL/2 WRIT   |         |        |        |        |      |  |  |
| 1                                                                                                | 1 XTAL/2 XTAL/3 XTAL/2 XTAL/2 ILLEGA |         |        |        |        |      |  |  |
| Note 1: Until the VCO locks to the new source, the VCO/2 entries will be XTAL/2.                 |                                      |         |        |        |        |      |  |  |
| <ol> <li>Until the VCO locks to the new source, the VCO/3 entries will<br/>be XTAL/3.</li> </ol> |                                      |         |        |        |        |      |  |  |

#### **TABLE 2: Clock Frequency**

TABLE 3: Write Precompensation Algorithm

| віт                                                                                                       | BIT            | BIT          | BIT | ВІТ | COMPENSATION |  |  |
|-----------------------------------------------------------------------------------------------------------|----------------|--------------|-----|-----|--------------|--|--|
| n-2                                                                                                       | n-1            | n            | n+1 | n+2 | BIT n        |  |  |
| 1                                                                                                         | 0              | 1            | 0   | 1   | NONE         |  |  |
| 0                                                                                                         | 0 0 1 0 0 NONE |              |     |     |              |  |  |
| 1                                                                                                         | 0              | 1            | 0   | 0   | EARLY        |  |  |
| 0                                                                                                         | 0              | 0 1 0 1 LATE |     |     |              |  |  |
| LATE: Bit n is time shifted (delayed) from its nominal time position towards the bit n+1 time position.   |                |              |     |     |              |  |  |
| EARLY: Bit n is time shifted (advanced) from its nominal time position towards the bit n-1 time position. |                |              |     |     |              |  |  |

| IABLE 4: Write Precompensation Magni | lude |
|--------------------------------------|------|
|--------------------------------------|------|

| WCI | WCO | MAGNITUDE.WP |
|-----|-----|--------------|
| 0   | 0   | 3            |
| 0   | 1   | 2            |
| 1   | 0   | 1            |
| 1   | 1   | 0            |

The nominal magnitude, (TPC = WP x 0.053 (Rc) (Cc+Cs), is externally set with an R-C network on pin WCS.

### **PIN DESCRIPTION**

#### **INPUT PINS**

| NAME     | TYPE | DESCRIPTION                                                                                                                                                                                                                                               |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD       | 1    | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                |
| RG       | l    | READ GATE: Selects the PLL reference input (REF), see Table 1. A change in state on RG initiates the PLL synchronization sequence.                                                                                                                        |
| WG       | . 1  | WRITE GATE: Enables the write mode, see Table 2.                                                                                                                                                                                                          |
| WCLK     | l    | WRITE CLOCK: Write Clock input. Must be synchronous with the NRZ Write Data input. For small cable delays, WCLK may be connected directly to pin RRC.                                                                                                     |
| EPD      |      | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector. This opens the PLL and the VCO will run at the frequency commanded by the voltage on pin VCO IN. Pin EPD has an internal resistor pull up.                                   |
| AMENB    | 1    | ADDRESS MARK ENABLE: Used to enable the address mark detection and address mark generation circuitry, active high.                                                                                                                                        |
| WCO, WC1 | 1    | WRITE PRECOMPENSATION CONTROL BITS: Pins $\overline{WC1}$ , and $\overline{WC0}$ control the magnitude of the write precompensation, see Table 4. Internal resistor pull ups are provided.                                                                |
| WCL      |      | WRITE PRECOMPENSATION CONTROL LATCH: Used to latch the write precompensation control bits $\overline{WC1}$ and $\overline{WC0}$ into the internal DAC. An active low level latches the input bits. Pin $\overline{WCL}$ has an internal resistor pull up. |
| WDNRZ    | I    | NRZ WRITE DATA INPUT PIN: This pin can be connected to the NRZ pin to form a bidirectional data port.                                                                                                                                                     |

#### **OUTPUT PINS**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                     |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | 0    | WRITE DATA: Encoded write data output, active low. The data is automatically resynchronized (independent of the delay between RRC and WCLK) to one edge of the XTAL 1 input clock.                                                                                              |
| RRC  | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller, see Table 2. During a mode change, no glitches are generated and no more than two lost clock pulses will occur. When RG goes high, RRC is synchronized to the NRZ Read Data after 19 read data pulses. |
| AMD  | 0    | ADDRESS MARK DETECT: Tristate output pin that is in its high impedance state when WG is high or AMENB is low. A latched low level output indicates that an address mark has been detected. A low level on pin AMENB resets pin AMD.                                             |

#### OUTPUT PINS (Continued)

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCO REF | 0    | VCO REFERENCE: An open emitter ECL output test point. The VCO reference input to the phase detector, the negative edges are phase locked to DLYD DATA. The positive edges of this open emitter output signal indicate the edges of the decode window. Two external resistors are required to perform this test, they should be removed during normal operation for reduced power dissipation.                                                                        |
| VCO CLK | 0    | VCO CLOCK: An open emitter ECL output test point. Two external resistors<br>are required to perform this test. They should be removed during normal<br>operation for reduced power dissipation.                                                                                                                                                                                                                                                                      |
| DRD     | 0    | DELAYED READ DATA: An open emitter ECL output test point. The positive edges of this open emitter output signal indicates the data bit position. The positive edges of the DRD and the VCO REF signals can be used to estimate window centering. The time jitter of DRD's positive edge is an indication of media bit shift. Two external resistors are required to perform this test. They should be removed during normal operation for reduced power dissipation. |
| NRZ     | 0    | NRZ READ DATA OUTPUT: Tristate output pin that is enabled when read gate is high. This pin can be connected to the WDNRZ pin to form a bidirectional data port.                                                                                                                                                                                                                                                                                                      |

#### ANALOG PINS

| NAME       | TYPE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IREF       | <b>1</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TIMING PROGRAM PIN: The VCO center frequency and the 1/3 cell delay<br>are a function of the current sourced into pin IREF.                                                                                                                                                                                                                                                                                                                                                                                                   |
| XTAL1, 2   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CRYSTAL OSCILLATOR CONNECTIONS: The pin frequency is at three times the data rate. If the crystal oscillator is used, an AC coupled parallel LC circuit must be connected from XTAL1 to ground. If the crystal oscillator is not desired, XTAL1 may be driven by a TTL source with XTAL2 open. The source duty cycle should be close to 50% as possible since its duty cycle will affect the RRC clock duty cycle when XTAL is its source. The additional RRC duty cycle error will be one third the source duty cycle error. |
| PD OUT     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PHASE DETECTOR OUTPUT: Drives the loop filter input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VCO IN     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VCO CONTROL INPUT: Driven by the loop filter output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WCS        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | WRITE PRECOMPENSATION SET: Pin for RC network to program write precompensation magnitude value.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DGND, AGND |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Digital and Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VPA1, VPA2 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Analog +5V Supplies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VPD        | la de la composición de la composi<br>Composición de la composición de la comp | Digital +5V Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may damage the device.

| PARAMETER                          | RATING            | UNIT |
|------------------------------------|-------------------|------|
| Storage Temperature                | -65 to + 150      | °C   |
| Junction Operating Temperature, Tj | 0 to +130         | °C   |
| Supply Voltage, VPA1, VPA2, VPD    | -0.5 to 7         | V    |
| Voltage Applied to Logic Inputs    | -0.5 to VPD + 0.5 | V    |
| Maximum Power Dissipation          | 1.1               | W    |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                               | RATING            | UNIT |
|-----------------------------------------|-------------------|------|
| Supply Voltage, VPA1 = VPA2 = VPD = VCC | 4.75 < VCC < 5.25 | V    |
| Ambient Operating Temperature, TA       | 0 < TA < +70      | °C   |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, 4.75V< VCC <5.25V, 10 MHz< 1/TORC <20 MHz, 30 MHz< 1/TVCO <60 MHz, TA = 0°C to 70°C

| PARAMETER |                              | CONDITIONS                           | MIN | NOM | MAX  | UNIT |
|-----------|------------------------------|--------------------------------------|-----|-----|------|------|
| VIH       | High Level Input<br>Voltage  |                                      | 2.0 |     |      | v    |
| VIL       | Low Level Input<br>Voltage   |                                      |     |     | 0.8  | v    |
| IIH       | High Level Input<br>Current  | VIH = 2.7V                           |     |     | 2.0  | μA   |
| HL        | Low Level Input<br>Current   | VIL = 0.4V                           |     |     | -1.5 | mA   |
| VOH       | High Level Output<br>Voltage | IOH = 400 μA                         | 2.4 |     |      | V    |
| VOL       | Low Level Output<br>Voltage  | IOL = 4 mA                           |     |     | 0.5  | V    |
| ICC       | Power Supply Current         | All outputs open,*<br>TA = 70 °C     |     |     | 240  | mA   |
| PWR       | Power Dissipation            | TA = 70 °C, test point*<br>pins open |     |     | 1.1  | W    |

\* WG, RG CANNOT both be high

#### ELECTRICAL CHARACTERISTICS (Continued)

| PARAMETER |                                                             | CONDITIONS                                             | MIN | NOM   | МАХ | UNIT |
|-----------|-------------------------------------------------------------|--------------------------------------------------------|-----|-------|-----|------|
| VOHT*     | Test Point<br>Output High Level<br>DRD, VCO CLK,<br>VCO REF | 262Ω to VPD<br>402Ω to GND<br>VPD = 5.0V<br>VOHT - VPD |     | -0.85 |     | V    |
| VOLT*     | Test Point<br>Output Low Level<br>DRD, VCO CLK,<br>VCO REF  | 262Ω to VPD<br>402Ω to GND<br>VPD = 5.0V<br>VOLT - VPD |     | -1.75 |     | V    |

\* Monitor points only - Not tested

#### DYNAMIC CHARACTERISTICS AND TIMING

#### **READ MODE** (See Figure 3)

| PARAMETER |                               | CONDITIONS                    | MIN          | NOM | MAX     | UNIT |
|-----------|-------------------------------|-------------------------------|--------------|-----|---------|------|
| TRD       | Read Data Pulse Width         |                               | 15           |     | TORC-20 | ns   |
| TFRD      | Read Data Fall Time           | 2.0V to 0.8V, CL ≤ 15 pF      |              |     | 15      | ns   |
| TRRC      | Read Clock Rise Time          | 0.8V to 2.0V, CL $\leq$ 15 pF | a a second   |     | 8       | ns   |
| TFRC      | Read Clock Fall Time          | 2.0V to 0.8V, CL ≤ 15 pF      |              |     | 5       | ns   |
| TPNRZ     | NRZ (out) Set Up/Hold<br>Time |                               | 0.31<br>TORC |     |         | ns   |
|           | 1/3 Cell Delay                | TD = 5.05E - 12(RR + 530)     | 0.8TD        |     | 1.2TD   | ns   |

WRITE MODE (See Figure 4)

| PARAMETER |                               | CONDITIONS               | MIN        | NOM | MAX        | UNIT |
|-----------|-------------------------------|--------------------------|------------|-----|------------|------|
| TWD       | Write Data Pulse Width        | CL ≤ 15 pF               | See Note 1 |     | See Note 2 | ns   |
| TFWD      | Write Data Fall Time          | 2.0V to 0.8V, CL ≤ 15 pF |            |     | 8          | ns   |
| TRWC**    | Write Data Clock<br>Rise Time | 0.8V to 2.0V             |            | . * | 10         | ns   |
| TFWC**    | Write Data Clock<br>Fall Time | 2.0V to 0.8V             |            |     | 8          | ns   |
| TSNRZ     | WDNRZ Set up Time             |                          | 5          |     |            | ns   |
| THNRZ     | WDNRZ Hold Time               |                          | 5          |     |            | ns   |

Note 1:  $\frac{2}{3}$  TOWC - 5 - 4.76TPCO - TPC

Note 2:  $\frac{2}{3}$ TOWC+10-4.76TPCO-TPC

\*\* INPUT requirement - Not tested

#### WRITE MODE (Continued)

| PARAMETER |                                                        | CONDITIONS                                                                        | MIN | NOM     | MAX | UNIT |
|-----------|--------------------------------------------------------|-----------------------------------------------------------------------------------|-----|---------|-----|------|
| TPC       | Precompensation<br>Time Shift<br>Magnitude<br>Accuracy | TPCO= $0.053$ (Cc+Cs) (Rc)<br>Rc=1k to 2k<br>Cs=stray capacity<br>WC0 = 1 WC1 = 1 |     |         |     | ns   |
|           |                                                        | $\overline{WC0} = 0 \overline{WC1} = 1$                                           |     | TPCO    |     | ns   |
|           |                                                        | $\overline{WC0} = 1 \overline{WC1} = 0$                                           |     | (2)TPCO |     | ns   |
|           |                                                        | $\overline{WC0} = 0 \overline{WC1} = 0$                                           |     | (3)TPCO |     | ns   |

#### DATA SYNCHRONIZATION

| PARAMETER                           |                                | CONDITIONS                                                                   | MIN        | NOM | MAX     | UNIT    |
|-------------------------------------|--------------------------------|------------------------------------------------------------------------------|------------|-----|---------|---------|
| TVCO                                | VCO Center<br>Frequency Period | VCO IN = 2.7V<br>TO = 3.6E -12(RR + 2300)<br>VCC = 5.0V<br>RR = 3.5k to 5.7k | 0.8 TO     |     | 1.2 TO  | ns      |
|                                     | VCO Frequency<br>Dynamic Range | 1V ≤ VCO IN ≤ VCC-0.6V<br>VCC = 5.0                                          | ±25        |     | ±45     | %       |
| KVCO                                | VCO Control Gain               | ωo = 2π/TO<br>1V ≤ VCO IN ≤ VCC 0.6V                                         | 0.14 ωο    |     | 0.26 ωο | rad/s-V |
| KD**                                | Phase Detector<br>Gain         | KD = 0.19/(RR + 530)<br>VCC = 5.0V, PLL REF = RD<br>3T ("100") pattern       | 0.83 KD    |     | 1.17 KD | A/rad   |
| *KVCO                               | *KD Product Accuracy           |                                                                              | -28        |     | -28     | %       |
| *VCO                                | Phase Restart Error            |                                                                              |            | 6   |         | ns      |
| Decode Window Centering<br>Accuracy |                                |                                                                              |            |     | ±2      | ns      |
| Decode Window                       |                                |                                                                              | 2TORC/3) - | 3   |         | ns      |

#### CONTROL CHARACTERISTICS (See Figure 5)

| PARAMETER |                         | CONDITIONS | MIN | NOM | MAX | UNIT |
|-----------|-------------------------|------------|-----|-----|-----|------|
| TSWS      | WC0, WC1<br>SET UP TIME |            | 50  |     |     | ns   |
| THWS      | WC0, WC1<br>HOLD TIME   |            | 0   |     |     | ns   |

\*Not directly testable - Design characteristic

\*\* Indirectly tested



FIGURE 3: Read Timing



FIGURE 4: Write Timing





0790 - rev.



SSI 32D5362A Data Synchronization/1, 7 RLL ENDEC with Write Precompensation

4


SSI 32D5362A Data Synchronization/1, 7

RLL

ENDEC

with Write Precompensation

FIGURE 7: Read Mode Locking Sequence (Soft and Hard Sector)

4-106

0790 - rev.



FIGURE 8: Multiple Address Mark Write

# SSI 32D5362A Data Synchronization/1, 7 RLL ENDEC with Write Precompensation



FIGURE 9: Write Data

0790 - rev.

4-108



## **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NUMBER | PACKAGE MARK    |
|------------------|-----------------|-----------------|
| SSI 32D5362A     |                 |                 |
| 28-Pin DIP       | SSI 32D5362A-CP | SSI 32D5362A-CP |
| 28-Pin PLCC      | SSI 32D5362A-CH | SSI 32D5362A-CH |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

Notes:

silicon systems\*

SSI 32D5371/5372

Data Synchronization/1, 7 RLL ENDEC with Write Precompensation

# **Advance Information**

July, 1990

## DESCRIPTION

The SSI 32D5371/5372 Data Synchronizer/1, 7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 1. 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5371/5372 has been optimized for operation as a companion device to the SSI 32C452 and AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D5371/5372 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5371/5372 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/3 cell delay or external devices. The SSI 32D5371/5372 requires a single +5V supply.

## FEATURES

- 32D5371 ECL RD Input Option
- 32D5372 TTL RD Input Option
- Data Synchronizer and 1, 7 RLL ENDEC
- 10 to 24 Mbit/s operation Data Rate programmed with a single external resistor
- Optimized for operation with the SSI 32C452 and AIC 010 controllers.
- Fast acquisition phase lock loop
   Zero phase restart technique
- Fully integrated data separator
   No external delay lines or active devices required
- Programmable write precompensation
- Hard and soft sector operation
- Crystal controlled reference oscillator
- +5V operation
  - 28-Pin PLCC & 28-Pin DIP packages
  - Test outputs Allow drive margin testing



#### 0790 - rev.

4

## OPERATION

The SSI 32D5371/5372 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 1,7 RLL encoding format. In the Read Mode the SSI 32D5371/5372 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect, and Data Decoding. In the Write Mode, the SSI 32D5371/5372 converts NRZ data into the 1,7 RLL format described in Table 1, performs Write Precompensation, generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI32D5371/5372 have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D5371/5372 can operate with data rates ranging from 10 to 24 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA2. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/3 cell delay. The value of this resistor is given by:

RR = 
$$\frac{92.6}{DR}$$
 - 1.7 (k $\Omega$ )

where: DR = Data Rate in Mbit/s.

An internal crystal reference oscillator, operating at three times the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at three times the Data Rate. If a crystal oscillator is not desired, then either an attenuated external TTL compatible reference or an AC coupled ECL source may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5371/5372 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DYLD DATA pulse. In the Write and Idle modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error.

The READ GATE (RG), and WRITE GATE (WG) inputs control the device mode.

RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

#### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the falling edge of DRD enables the Phase Detector while the rising edge is phase compared to the rising edge of the VCO/2. As depicted in Figure 1, DRD is a 1/3 cell wide (TVCO) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO/2 clock. By utilizing a fully integrated symmetrical VCO running at three times the data rate, the decode window is insured to be accurate and centered symmetrically about the rising edges of DRD. The accuracy of the 1/3 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  1 rads), the acquisition time is substantially reduced.

#### SOFT SECTOR OPERATION

Disk Operation Lock Sequence in Read Mode Soft Sector Operation





#### ADDRESS MARK DETECT

In Soft Sector Read Operation the SSI 32D5371/5372 must first detect an address mark to be able to initiate the rest of the read lock sequence. An address mark for the SSI 32D5371/5372 consists of two (2) 7 "0" patterns followed by two 11 "0" patterns. To begin the read lock sequence the Address Mark Enable (AMENB) is asserted high by the controller. The SSI32D5371/5372 Address Mark Detect (AMD) circuitry then initiates a search of the read data  $(\overline{RD})$  for an address mark. First the AMD looks for a set of 6 "0's" within the 7 "0" patterns. Having detected a 6 "0" the AMD then looks for a 9 "0" set within the 11 "0's". If AMD does not detect 9 "0's" within 5 RD bits after detecting 6 "0's" it will restart the Address Mark Detect sequence and look for 6 "0's." When the AMD has acquired a 6 "0." 9 "0" sequence the AMD transitions low. AMD will remain low for the duration of AMENB. When AMENB is released, AMD will be released by the SSI 32D5371/ 5372.

#### PREAMBLE SEARCH

After the Address Mark (AM) has been detected a Read Gate (RG) can be asserted initiating the remainder of the read lock sequence. When RG is asserted an internal counter counts transitions of the incoming Read Data, (positive transitions for RD ECL, negative transitions for RD TTL. Once the counter reaches count 3 (finds (3) consecutive 3T preamble) the internal read gate enables switching the phase detector from the reference oscillator to the delayed Read Data input (DRD); at the same time a zero phase (internal) restart signal restarts the VCO in phase with the DRD. This prepares the VCO to be synchronized to data when the bit sync circuitry is enabled after VCO lock is established.

#### VCO LOCK & BIT SYNC ENABLE

When the internal counter counts 16 more "3T" or a total of 19 read data transitions from RG enable, an internal VCO lock signal enables. The VCO lock signal activates the decoder bit synchronization circuitry to define the proper decode boundaries. Also, at count 19, the RRC source switches from the reference oscillator to the VCO clock signal which is phase locked to DRD. The VCO is assumed locked at this point. A maximum of 2 RRC time periods may occur for the RRC transition, however, no short duration glitches will occur. After the bit sync circuitry sets the proper decode window (VCO in sync with RRC and RRC in sync with data) NRZ is enabled and data is toggled in to be decoded for the duration of the read gate.

#### HARD SECTOR OPERATION

#### READ MODE



In hard sector operation a low AMENB disables the SSI 32D5371/5372's Address Mark Detection circuitry and AMD remains inactive. A hard sector read operation does not require an address mark search but starts with a preamble search as with soft sector and sequences identically. In all respects, with exception to the address mark search sequence, hard sector read operation is the same as soft sector read.

#### WRITE MODE

In the write mode the SSI 32D5371/5372 converts NRZ data from the controller into 1,7 RLL formatted data for storage on the disk. The SSI 32D5371/5372 can operate with a soft or hard sector hard drive.

In soft sector operation the device generates a "7, 7, 11, 11" Address Mark, and a preamble pattern.

In the hard sector operation the device generates a 19 x "3T" preamble pattern but no preceding Address Mark. Serial NRZ data is clocked into the SSI 32D5371/ 5372 and latched on defined cell boundaries. The NRZ

0790 - rev.

input data must be synchronous with the rising edges of the WCLK input. The WCLK input is a feature provided for operation in an ESDI application to compensate for large cable delays. In SCSI or ST506 operation, WCLK is connected directly to the RRC output.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The SSI 32D5371/5372 recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TPC, is determined by a combination of the RR value and of an external resistor on the PCS pin.

The SSI 32D5371/5372 performs write precompensation according to the algorithm outlined in Table 3.

#### SOFT SECTOR

In soft sector operation, when Read Gate (RG) transitions low, VCO source and RRC source switch from  $\overline{RD}$ and VCO/3, respectively, to the reference crystal. At the same time the VCO (internal) lock goes inactive but the VCO is locked to the reference crystal. After a delay of 1 NRZ time period (min) from RG low, the Write Gate (WG) can be enabled while WDNRZ is maintained (NRZ write data) low. The Address Mark Enable (AMENB) is made active (high) a minimum of 1 NRZ time period later. The Address Mark (consisting of 7 "0's," 7 "0's," 11 "0's, "11 "0's") and the 19 x "3T" Preamble is then written by WDO. WDNRZ goes active at this point and after a delay of 5 NRZ time periods begins to toggle out WDO encoded data. Finally, at the end of the write cycle, 5 NRZ of blank encoded time passes to insure the encoder is flushed of data; WG then goes low.

#### HARD SECTOR

In hard sector operation, when read gate (RG) transitions low, VCO source and RRC switch references and VCO lock (internal) goes inactive as with soft sector but the AMENB (address mark enable) is kept low.

The SSI 32D5371/5372 then sequences from RG disable to WG enable and WDNRZ active as in soft sector operation.



FIGURE 1: Data Synchronization Waveform



FIGURE 2: NRZ Data Word Comparision to 1, 7 Code Word Bit (See Table 1, for Decode Scheme)

| PRE<br>CODE<br>LAS | VIOUS<br>WORD<br>T BITS | PRE   | DAT/<br>SENT | A BITS<br>NE | хт | co | DE B | ITS |
|--------------------|-------------------------|-------|--------------|--------------|----|----|------|-----|
| Х                  | 0                       | 1     | 0            | 0            | Х  | 1  | 0    | 1   |
| Х                  | 0                       | 1     | 0            | 1            | Х  | 0  | 1    | 0   |
| х                  | 0                       | 1     | 1            | 0            | 0  | 0  | 1    | 0   |
| х                  | 0                       | 1     | 1            | *            | *  | 1  | 0    | 0   |
| 1                  | 0                       | 0     | 0            | 0            | х  | 0  | 0    | 1   |
| 1                  | 0                       | 0     | 0            | 1            | Х  | 0  | 0    | 0   |
| 0                  | 0                       | 0     | 1            | 0            | х  | 0  | 0    | 1   |
| 0                  | 0                       | 0     | 1            | 1            | х  | 0  | 0    | 0   |
| X                  | 1                       | 0     | 0            | 0            | х  | 0  | 0    | 1   |
| Х                  | 1                       | 0     | 0            | 1            | х  | 0  | 1    | 0   |
| х                  | 1                       | 0     | 1            | 0            | 0  | 0  | 1    | 0   |
| х                  | 1                       | 0     | 1            | *            | *  | 0  | 0    | 0   |
| Y2'                | Y3'                     | D1    | D2           | D3           | D4 | Y1 | Y2   | Y3  |
|                    | X = Don't               | care  |              |              |    |    |      |     |
|                    | * = Not all             | zeros |              |              |    |    |      |     |

#### TABLE 1: 1, 7 RLL Code Set

4-115

| WG                                                                               | RG                                                                                               | VCO REF | RRC    | DECCLK | ENCCLK | MODE  |  |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------|--------|--------|--------|-------|--|
| 0                                                                                | 0                                                                                                | XTAL/2  | XTAL/3 | XTAL/2 | XTAL/2 | IDLE  |  |
| 0                                                                                | 1                                                                                                | RD      | VCO/3  | VCO/2  | XTAL/2 | READ  |  |
| 1                                                                                | 0                                                                                                | XTAL/2  | XTAL/3 | XTAL/2 | XTAL/2 | WRITE |  |
| 1                                                                                | 1                                                                                                | XTAL/2  | XTAL/3 | XTAL/2 | XTAL/2 | IDLE  |  |
| Note 1: Until the VCO locks to the new source, the VCO/2 entries will be XTAL/2. |                                                                                                  |         |        |        |        |       |  |
| × .                                                                              | <ol> <li>Until the VCO locks to the new source, the VCO/3 entries will<br/>be XTAL/3.</li> </ol> |         |        |        |        |       |  |

#### TABLE 2: Clock Frequency

TABLE 3: Write Precompensation Algorithm

| BIT                                                                                                     | BIT       | BIT                    | BIT                   | BIT                  | COMPENSATION                                    |
|---------------------------------------------------------------------------------------------------------|-----------|------------------------|-----------------------|----------------------|-------------------------------------------------|
| n-2                                                                                                     | n-1       | n                      | n+1                   | n+2                  | BIT n                                           |
| 1                                                                                                       | 0         | 1                      | 0                     | 1                    | NONE                                            |
| 0                                                                                                       | 0         | 1                      | 0                     | 0                    | NONE                                            |
| 1                                                                                                       | 0         | 1                      | 0                     | 0                    | EARLY                                           |
| 0                                                                                                       | 0         | 1                      | 0                     | 1                    | LATE                                            |
| LATE: Bit n is time shifted (delayed) from its nominal time position towards the bit n+1 time position. |           |                        |                       |                      |                                                 |
| EARI                                                                                                    | LY: Bit i | n is time<br>e positio | e shifted<br>on towar | l (advan<br>ds the t | ced) from its nominal<br>bit n-1 time position. |

| TABLE 4: | Write | Precom | pensation | Magnitude |
|----------|-------|--------|-----------|-----------|
|----------|-------|--------|-----------|-----------|

| WCI         | WCO | MAGNITUDE (WP) |
|-------------|-----|----------------|
| 0           | 0   | 3              |
| 0           | 1   | 2              |
| 1           | 0   | 1              |
| 1           | 1   | 0              |
| <b>T</b> I. |     |                |

The nominal magnitude,

TPC = WP x TPC0 is externally set with resistors on pins WCS and IREF.

## **PIN DESCRIPTION**

#### **INPUT PINS**

| NAME                 | ТҮРЕ          | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
|----------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD (TTL)<br>RD (ECL) | <b>1</b><br>N | READ DATA: Encoded Read Data from the disk drive read channel. The TTL input version (5372) is an active low signal. The ECL input version (5371) is an active high signal.                                                                                                                                                    |
| RG                   | 1             | READ GATE: Selects the PLL reference input (REF), see Table 2. A change<br>in state on RG initiates the PLL synchronization sequence. Pin RG has an<br>internal resistor pullup.                                                                                                                                               |
| WG                   | l             | WRITE GATE: Enables the write mode, see Table 2. Pin WG has an internal resistor pullup.                                                                                                                                                                                                                                       |
| WCLK                 | 1             | WRITE CLOCK: Write Clock input. Must be synchronous with the NRZ Write Data input. For small cable delays, WCLK may be connected directly to pin RRC.                                                                                                                                                                          |
| EPD                  | l             | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and enables the test mode. This opens the PLL and the VCO will run at the frequency commanded by the voltage on pin VCO IN. In the test mode, functions normally driven by the VCO are switched to XTAL. Pin EPD has an internal resistor pull up. |
| AMENB                | I             | ADDRESS MARK ENABLE: Used to enable the address mark detection<br>and address mark generation circuitry, active high. Pin AMENB has an<br>internal resistor pullup.                                                                                                                                                            |
| WCO, WC1             | <b>1</b> /    | WRITE PRECOMPENSATION CONTROL BITS: Pins $\overline{WC1}$ , and $\overline{WC0}$ control the magnitude of the write precompensation, see Table 4. Internal resistor pull ups are provided. If unused, leave pins open or tie high.                                                                                             |
| WCL                  | l             | WRITE PRECOMPENSATION CONTROL LATCH: Used to latch the write precompensation control bits $\overline{WC1}$ and $\overline{WC0}$ into the internal DAC. An active low level latches the input bits. Pin $\overline{WCL}$ has an internal resistor pull up. If unused, leave pin open or tie high.                               |
| WDNRZ                | I             | NRZ WRITE DATA INPUT PIN: This pin can be connected to the NRZ pin to form a bidirectional data port.                                                                                                                                                                                                                          |

#### **OUTPUT PINS**

| WD0 | 0 | WRITE DATA: Encoded write data output, active low. The data is automatically resynchronized (independent of the delay between RRC and WCLK) to one edge of the XTAL1 input clock.                                                                                               |
|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RRC | 0 | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller, see Table 2. During a mode change, no glitches are generated and no more than two lost clock pulses will occur. When RG goes high, RRC is synchronized to the NRZ Read Data after 19 read data pulses. |
| AMD | 0 | ADDRESS MARK DETECT: Tristate output pin that is in its high impedance state when WG is high or AMENB is low. A latched low level output indicates that an address mark has been detected. A low level on pin AMENB resets pin AMD.                                             |

4

#### **OUTPUT PINS** (Continued)

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCO REF | 0    | VCO REFERENCE: An open emitter ECL output test point. The VCO reference input to the phase detector, the positive edges are phase locked to DLYD DATA. The negative edges of this open emitter output signal indicate the edges of the decode window. Two external resistors are required to perform this test, they should be removed during normal operation for reduced power dissipation.                                                                        |
| VCO CLK | 0    | VCO CLOCK: An open emitter ECL output test point. Two external resistors<br>are required to perform this test. They should be removed during normal<br>operation for reduced power dissipation.                                                                                                                                                                                                                                                                      |
| DRD     | 0    | DELAYED READ DATA: An open emitter ECL output test point. The positive edges of this open emitter output signal indicates the data bit position. The positive edges of the DRD and the VCO REF signals can be used to estimate window centering. The time jitter of DRD's positive edge is an indication of media bit shift. Two external resistors are required to perform this test. They should be removed during normal operation for reduced power dissipation. |
| NRZ     | 0    | NRZ READ DATA OUTPUT: Tristate output pin that is enabled when read gate is high. This pin can be connected to the WDNRZ pin to form a bidirectional data port.                                                                                                                                                                                                                                                                                                      |

#### **ANALOG PINS**

| IREF       |                   | TIMING PROGRAM PIN: The VCO center frequency and the 1/3 cell delay<br>are a function of the current sourced into pin IREF. The current is set by an<br>external resistor, RR, connected between pin IREF and VPA2.                                                                                                                                                                                                                                                                                                                                                                     |
|------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL1, 2   |                   | CRYSTAL OSCILLATOR CONNECTIONS: The pin frequency is at three times the data rate. If the crystal oscillator is used, an AC coupled parallel LC circuit must be connected from XTAL1 to ground. If the crystal oscillator is not desired, XTAL1 may be driven either by a direct coupled TTL source or by an AC coupled ECL source, with XTAL2 open. The source duty cycle should be as close to 50% as possible, since its duty cycle will affect the RRC clock duty cycle when XTAL is its source. The additional RRC duty cycle error will be one third the source duty cycle error. |
| PD OUT     | 0.                | PHASE DETECTOR OUTPUT: Drives the loop filter input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| VCO IN     |                   | VCO CONTROL INPUT: Driven by the loop filter output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| WCS        | l                 | WRITE PRECOMPENSATION SET: Pin for a resistor to program the write precompensation magnitude value. The resistor, RC, is connected between pin PCS and VPA2. If this pin is left open, write precompensation is disabled.                                                                                                                                                                                                                                                                                                                                                               |
| DGND, AGND |                   | Digital and Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| VPA1, VPA2 | segue <b>l</b> 'a | Analog +5V Supplies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VPD        |                   | Digital +5V Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may damage the device.

| PARAMETER                          | RATING            | UNIT |
|------------------------------------|-------------------|------|
| Storage Temperature                | -65 to + 150      | °C   |
| Junction Operating Temperature, Tj | +150              | °C   |
| Supply Voltage, VPA1, VPA2, VPD    | -0.5 to 7         | V    |
| Voltage Applied to Logic Inputs    | -0.5 to VPD + 0.5 | V    |
| Maximum Power Dissipation          | 0.9               | W    |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                               | RATING            | UNIT     |
|-----------------------------------------|-------------------|----------|
| Supply Voltage, VPA1 = VPA2 = VPD = VCC | 4.75 < VCC < 5.25 | V        |
| Junction Temperature, Tj                | 0 < Tj < 135      | °C       |
| Ambient Temperature, Ta                 | 0 < Ta < 70°      | <b>℃</b> |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, 4.75V< VCC <5.25V, 10 MHz< 1/TORC <24 MHz, 30 MHz< 1/TVCO <72 MHz, 0 °C< Tj <135 °C.

| PARAMETER |                              | CONDITIONS                                              | MIN | NOM | MAX   | UNIT |
|-----------|------------------------------|---------------------------------------------------------|-----|-----|-------|------|
| VIH       | High Level Input<br>Voltage  |                                                         | 2.0 |     |       | v    |
| VIL       | Low Level Input<br>Voltage   |                                                         |     |     | 0.8   | V    |
| IIH       | High Level Input<br>Current  | VIH = 2.7V                                              |     |     | 20    | μA   |
| IIL       | Low Level Input<br>Current   | VIL = 0.4V                                              |     |     | -0.36 | mA   |
| VOH       | High Level Output<br>Voltage | IOH = 400 μA                                            | 2.7 | 4   |       | V    |
| VOL       | Low Level Output<br>Voltage  | IOL = 4 mA                                              |     |     | 0.5   | V    |
| ICC       | Power Supply Current         | All outputs & test point pins open Tj = $135^{\circ}$ C |     |     | 160   | mA   |
| PWR       | Power Dissipation            | All outputs & test point<br>pins open Tj = 135°C        |     |     | 0.84  | w    |

4

## ELECTRICAL CHARACTERISTICS (Continued)

| PARAMETER |                                                             | CONDITIONS                                              | MIN | NOM   | MAX | UNIT |
|-----------|-------------------------------------------------------------|---------------------------------------------------------|-----|-------|-----|------|
| VOHT      | Test Point<br>Output High Level<br>DRD, VCO CLK,<br>VCO REF | 262Ω to VPD<br>402Ω to DGND<br>VPD = 5.0V<br>VOHT - VPD |     | -0.85 |     | V    |
| VOLT      | Test Point<br>Output Low Level<br>DRD, VCO CLK,<br>VCO REF  | 262Ω to VPD<br>402Ω to DGND<br>VPD = 5.0V<br>VOLT - VPD |     | -1.75 |     | V    |

## DYNAMIC CHARACTERISTICS AND TIMING

## READ MODE (See Figure 3)

| PARAMETER |                               | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MIN   | NOM                                     | MAX        | UNIT |
|-----------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------|------------|------|
| TRD       | Read Data Pulse Width         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12    | 1000 - 1000<br>1                        | 4/3TORC-20 | ns   |
| TFRD      | Read Data Fall Time           | 2.0V to 0.8V, CL ≤ 15 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |                                         | 9          | ns   |
| TRRC      | Read Clock Rise Time          | 0.8V to 2.0V, CL ≤ 15 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |                                         | 8          | ns   |
| TFRC      | Read Clock Fall Time          | 2.0V to 0.8V, CL ≤ 15 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |                                         | 5          | ns   |
| RRC       | Duty Cycle                    | 20 Mbit/s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 43    | 50                                      | 57         | %    |
| TPNRZ     | NRZ (out) Set Up/Hold<br>Time | 20 Mbit/s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 15.5  | ананан алан алан алан алан алан алан ал |            | ns   |
| TPAMD     | AMD Propogation Delay         | With the second s | 13    |                                         |            | ns   |
|           | 1/3 Cell Delay                | TD = 3.6E-12 (RR+1700)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.8TD |                                         | 1.2TD      | ns   |

WRITE MODE (See Figure 4)

| PARAMETER |                               | CONDITIONS                           | MIN     | NOM    | MAX     | UNIT |
|-----------|-------------------------------|--------------------------------------|---------|--------|---------|------|
| TWD       | Write Data Pulse Width        | C∟ ≤ 15 pF                           | 2TOWC/3 |        | 2TOWC/3 | ns   |
|           |                               |                                      | -TPC -5 |        | +1F0    |      |
| TFWD      | Write Data Fall Time          | 2.0V to 0.8V, $CL \le 15 \text{ pF}$ |         |        | 5       | ns   |
| TRWC      | Write Data Clock<br>Rise Time | 0.8V to 2.0V                         |         | -<br>- | 10      | ns   |
| TFWC      | Write Data Clock<br>Fall Time | 2.0V to 0.8V                         |         |        | 8       | ns   |
| TSNRZ     | WDNRZ Set up Time             |                                      | 5       |        |         | ns   |
| THNRZ     | WDNRZ Hold Time               |                                      | 5       |        |         | ns   |

WRITE MODE (Continued)

| PARAMETER |                                                        | CONDITIONS                                                                                                                                                                                                                                                                                                                                      | MIN | NOM   | MAX | UNIT |
|-----------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|
| TPC       | Precompensation<br>Time Shift<br>Magnitude<br>Accuracy | $\begin{array}{l} TPCO = 1.12T \times A \ / \ (B + 3A) \\ T = XTAL \ Period \\ A = 0.19 \ / \ (Rc + 0.51) + 5.8E-3 \\ B = 0.42 \ / \ (RR + 0.53) + 1.08E-2 \\ RC = & 0.19(1 - 2.7S) \\ \hline S[\frac{0.38}{RR + 0.53} + 0.025] - 0.006 \\ \hline S = TPCO/T; \ RR, \ RC \ in \ k\Omega \\ (Rc \ tied \ between \ PCS \ and \ +5V) \end{array}$ |     |       |     |      |
|           |                                                        | $\overline{WC0} = 1 \overline{WC1} = 1$                                                                                                                                                                                                                                                                                                         | 0   | 0     |     | ns   |
|           |                                                        | $\overline{WC0} = 0 \overline{WC1} = 1$                                                                                                                                                                                                                                                                                                         |     | TPCO  |     | ns   |
|           |                                                        | $\overline{WC0} = 1^{\circ} \overline{WC1} = 0$                                                                                                                                                                                                                                                                                                 |     | 2TPCO |     | ns   |
|           |                                                        | $\overline{WC0} = 0 \overline{WC1} = 0$                                                                                                                                                                                                                                                                                                         |     | 3TPCO |     | ns   |

#### DATA SYNCHRONIZATION

| PARAMETER |                                     | CONDITIONS                                                                                               | MIN             | МАХ    | UNIT    |
|-----------|-------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------|--------|---------|
| TVCO      | VCO Center<br>Frequency Period      | VCO IN = 2.7V<br>TO = 3.6E-12 (RR + 1700)<br>VCC = 5.0V<br>RR = (92.6/DR) -1.7(kΩ)                       | 0.8TO           | 1.2TO  | ns      |
| VCO       | Frequency<br>Dynamic Range          | 1V ≤ VCO IN ≤ VCC-0.6V<br>VCC = 5.0                                                                      | ±25             | ±45    | %       |
| KVCO      | VCO Control Gain                    |                                                                                                          | 0.14ωο          | 0.26ωο | rad/s-V |
| KD        | Phase Detector<br>Gain              | KD= 0.22/(RR+530) Read Mode<br>= 0.11/(RR+530) Non-Read Mode<br>VCC= 5V, PLL REF = RD 3T ('100') Pattern | 0.83KD          | 1.17KD | A/rad   |
| :         | KVCO x KD Product<br>Accuracy*      |                                                                                                          | -28             | -28    | %       |
|           | VCO Phase<br>Restart Error*         | Referred to RRC                                                                                          | -1              | 1      | rad     |
| - 1       | Decode Window<br>Centering Accuracy |                                                                                                          |                 | ±1.5   | ns      |
|           | Decode Window                       | · · ·                                                                                                    | (2TORC/3) - 1.5 |        | ns      |

\* Not Directly Testable; Design Characteristic

## CONTROL CHARACTERISTICS (See Figure 5)

| PARAMETER |                         | CONDITIONS | MIN | NOM | MAX | UNIT |
|-----------|-------------------------|------------|-----|-----|-----|------|
| TSWS      | WCO, WC1<br>SET UP TIME |            | 7   |     |     | ns   |
| THWS      | WC0, WC1<br>HOLD TIME   |            | 7   |     |     | ns   |

0790 - rev.

4-121



FIGURE 3: Read Timing







FIGURE 5: Control Timing



FIGURE 6: Address Mark Search

SSI 32D5371/5372 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation

4

RESTART





4-124

0790 - rev.

0790 - rev. WG 1 NRZ MIN 1 NRZ MIN 27 NRZ MAX WG (INTERNAL) TIMING BETWEEN AMENB & START OF WONRZ TIMING MUST MEET TIME REQUIREMENTS OF WRITE DATA. AMENB 4-125 WDO ստ Π ՍՍՍ UU UU WDNRZ AM ENC DATA AM ENC DATA AM ENC DATA AM ENC DATA FIGURE 8: Multiple Address Mark Write

SSI 32D5371/5372 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation



SSI 32D5371/5372

Data Synchronization/1, 7 RLL ENDEC

0790 - rev.

4-126

PACKAGE PIN DESIGNATIONS

(TOP VIEW)



Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

Notes:

silicon systems\*

# **Advance Information**

June, 1990

## DESCRIPTION

The SSI 32D5381 Data Synchronizer/2, 7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 2, 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5381 has been optimized for operation as a companion device to the SSI 32C452A and the AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D5381 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5381 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/ 4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital uP port and/or two analog pins. This feature can facilitate defect mapping, automatic calibration, systematic error cancellation, window margin testing and error recovery. The SSI 32D5381 requires a single +5V power supply and is available in 28-pin DIP and PLCC packages.

## FEATURES

- Data Synchronizer and 2, 7 RLL ENDEC
- Plug Compatible with SSI 32D5321
- 7.5 to 15 Mbit/s Operation Programmed with a Single External Resistor
- Optimized for Operation with the SSI 32C452A and AIC 010 Controllers
- Programmable Decode Window Symmetry via a µP Port and/or Analog Pins
- Fast Acquisition Phase Locked Loop
   Zero Phase Restart Technique
- Fully Integrated Data Separator
   No External Delay Lines or Active Devices Required
- Crystal Controlled Reference Oscillator
- Hard/Soft Sector Operation
- +5V Operation
- 28-Pin DIP and PLCC Packages



# 4

## OPERATION

The SSI 32D5381 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D5381 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D5381 converts NRZ data into the 2, 7 RLL format described in Table 1, it generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D5381 have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D5381 can operate with data rates ranging from 7.5 to 15 Mbit/s. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

$$RR = 40.67 - 0.5 (k\Omega)$$
  
DR

where: DR = Data Rate in Mbit/s.

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5381 employs a Dual-Mode Phase Detector, Harmonic in the Read Mode and non-harmonic in Write and Idle Modes. In the Read Mode the harmonic phase detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the non-harmonic phase detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG) inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

## **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the phase detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mapping, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is

provided via a  $\mu$ P port (WSL, WSD, WSO, WST) as described in Table 3. In applications not utilizing this feature, WSL should be connected to ground, while WSD, WSO, and WST can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows, respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 \text{ TORC} \left( 1 - \frac{680 + R}{1180 + R} \right)$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  0.5 rads), the acquisition time is substantially reduced.

The SSI 32D5381 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D5381 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

#### a) PREAMBLE SEARCH:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the one-shot reset, and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

#### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

#### c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx16 Address Mark. If an Address Mark is detected prior to the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

#### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D5381 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

## WRITE OPERATION

In the Write Mode the SSI 32D5381 converts NRZ data from the controller into 2, 7 RLL formatted data for storage onto the disk. The SSI 32D5381 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode, (SOFT/HARD = 1) the device generates a 3T Preamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2, 7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/HARD = 0) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D5381 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

#### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG), transitions high and the NRZ input is held low, the SSI 32D5381 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark, the SSI 32D5381 automatically changes the '1' in the eleventh position (see note 3) of the 2, 7 RLL encoded sequence, to a '0'. This generates a pattern of seven zero's followed by two zero's. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx16 Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D5381 automatically generates the 4T (1000) Preamble Field at the WRITE DATA, WD, output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11...' input which generates the 4T '1000...' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The 32D5381 requires a minimum of 32 4T (1000) bit groups prior to the data field.

## **PIN DESCRIPTIONS**

#### **INPUT PINS**

| NAME      | TYPE         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | I            | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                |
| RG        | <b>I</b><br> | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull-up.                                                                   |
| WG        | I            | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-<br>up.                                                                                                                                                                                                                                                                          |
| WSL       | 1            | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WSO and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up.                                                                                                                                                |
| WSD       | 1            | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional<br>window symmetry shift. Pin WSD has an internal resistor pull-up.                                                                                                                                                                                                                     |
| WSO       | 1            | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 1.5% TORC (Read Reference Clock Period) in the direction estab-<br>lished by WSD. Pin WSO has an internal resistor pull-up.                                                                                                                                                         |
| WS1       | 1            | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference Clock Period) in the direction estab-<br>lished by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up.                                                                            |
| SOFT/HARD | l            | SOFT/HARD SECTOR: Selects the address mark and the Preamble field<br>patterns. A high level (Soft Sector) selects a 3T Preamble Field pattern and<br>a non-violating 2, 7 address mark, N7V. A low level (Hard Sector) selects<br>a 4T Preamble Field pattern and disables the address mark circuitry. Pin<br>SOFT/HARD has an internal resistor pull-up. |
| WCLK      | I            | WRITE CLOCK: Write Clock input. Must be synchronous with the Write Data input on the NRZ Data Port. For small cable delays, WCLK may be connected directly to pin RRC (Read/Reference Clock).                                                                                                                                                             |
| EPD       | 1            | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                        |

#### **BIDIRECTIONAL PINS**

| NRZ | I/O | NRZ DATA PORT: Read Data output when RG is high and Write Data input |
|-----|-----|----------------------------------------------------------------------|
|     |     | when WG is high. In the idle mode NRZ is in a high impedance state.  |

4

## PIN DESCRIPTIONS (Continued)

## **OUTPUT PINS**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                |
| RRC  | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by the controller. In the read mode, this clock is the VCO frequency divided by two (1/TORC) and in the write mode it is the crystal reference frequency divided by two (1/TORO). No short clock pulses are generated during a mode change. |
| AMD  | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low level output indicates that an address mark has been detected. In non-Read modes AMD is configured as a high impedance output.                                                                                                   |
| SDO  | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful detection of the 3T Preamble sync field. The SDO pin is not a TTL level signal.                                                                                                                                                |

## ANALOG PINS

| IREF            |     | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay<br>are a function of the current source into pin IREF. The current is set by an<br>external resistor, RR, connected from IREF to VPA.                                                                                                                 |  |
|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| XTAL1,<br>XTAL2 | Ι   | CRYSTAL OSCILLATOR CONNECTIONS: If a crystal oscillator is not des<br>ired, XTAL1 maybe driven by a TTL source with XTAL2 open. The frequency<br>must be at twice the data rate.                                                                                                                                          |  |
| PD OUT          | 0   | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                                                                                                                                      |  |
| VCO IN          | l I | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                                                                                                                                      |  |
| SDS             | 1   | SYNC DETECT SET: Used to program the sync detect retriggerable one-<br>shot timing with an external R-C network. Connect the capacitor, Cd, to VPA<br>and the resistor, Rd, to AGND.                                                                                                                                      |  |
| RF, RS          |     | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |  |

#### POWER

| DGND, AGND |   | Digital and Analog Ground |  |
|------------|---|---------------------------|--|
| VPA        | ł | Analog +5V                |  |
| VPD        | I | Digital +5V               |  |

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11   | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

#### TABLE 1: 2, 7 RLL Code Set

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1  | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

## TABLE 2: Mode Control

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | • 0 | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | 1   |

**TABLE 3: Decode Window Symmetry Control** 



FIGURE 1: Phase Detector Transfer Function







#### FIGURE 3: Decode Window



#### FIGURE 4: Soft Sector Mode Timing Diagram



#### FIGURE 5: Address Mark Detection and NRZ Output Waveform

| -                                      |   | 41 (1000) PHEAN                                          | IOLE FIELD                                                                                                      |                                          | DATA MELU |   |
|----------------------------------------|---|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------|---|
| RG                                     |   | n ny kanang talapang kanang kanang kanang kang kang kang | te constation to the second | an a |           |   |
| L REF <sup>2</sup> XTAL -<br>DLYD DATA |   |                                                          |                                                                                                                 |                                          |           |   |
| VCO RESTART                            |   | ł                                                        |                                                                                                                 |                                          |           |   |
| SOURCE <sup>2</sup> VCO                |   |                                                          |                                                                                                                 |                                          | °.        |   |
| NRZ -                                  |   | · · ·                                                    |                                                                                                                 | $\sim$                                   | XXXXXX    | ≫ |
| INPUT COUNTER -                        |   |                                                          |                                                                                                                 |                                          |           |   |
|                                        | 0 |                                                          |                                                                                                                 | 32                                       |           |   |
|                                        |   |                                                          |                                                                                                                 |                                          |           |   |

#### FIGURE 6: Hard Sector Mode Timing Diagram



FIGURE 7: Hard Sector Mode Decode Timing



#### FIGURE 8: Write Address Mark Generation

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                         | RATINGS          | UNIT |
|-----------------------------------|------------------|------|
| Storage Temperature               | -65 to +150      | °C   |
| Ambient Operating Temperature, TA | 0 to +70         | °C   |
| Junction Operating Temperature    | 0 to +130        | °C   |
| Supply Voltage, VCC               | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs   | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation         | TBD              | mW   |

DC ELECTRICAL CHARACTERISTICS (Unless otherwise specified, 4.75V < VCC < 5.25V, TA = 0°C to 70°C, 7.5 MHz < 1/TORC < 15 MHz , 15 MHz < 1/TVCO < 30 MHz.)

| PARA | METER                     | CONDITIONS       | MIN            | NOM   | МАХ   | UNIT |
|------|---------------------------|------------------|----------------|-------|-------|------|
| VIH  | High Level Input Voltage  |                  | 2.0            |       |       | v    |
| VIL  | Low Level Input Voltage   |                  |                |       | 0.8   | V    |
| IIH  | High Level Input Current  | VIH = 2.7V       |                |       | 20    | μA   |
| IIL  | Low Level Input Current   | VIL = 0.4V       |                | 1. A. | -0.36 | mA   |
| VOH  | High Level Output Voltage | IOH = -400 μA    | 2.7            |       |       | v    |
| VOL  | Low Level Output Voltage  | IOL = 4 mA       | are a constant | -     | 0.5   | V    |
|      | Power Supply Current      | All outputs open |                |       | TBD   | mA   |

## DYNAMIC CHARACTERISTICS AND TIMING

READ MODE (See Figure 9)

| TRD Read Data Pulse Width                             |                                       | 20  | TORC-40 | ns |
|-------------------------------------------------------|---------------------------------------|-----|---------|----|
| TFRD Read Data Fall Time                              | 2.0V to 0.8V, CL ≤ 15 pF              |     | 15      | ns |
| TRRC Read Clock Rise Time                             | 0.8V to 2.0V, CL ≤ 15 pF              |     | 8       | ns |
| TFRC Read Clock Fall Time                             | 2.0V to 0.8V, CL ≤ 15 pF              |     | 5       | ns |
| TPNRZ, NRZ (out)<br>Propagation Delay                 |                                       | -15 | 15      | ns |
| TPAMD, AMD<br>Propagation Delay                       |                                       | -15 | 15      | ns |
| 1/4 Cell + Retriggerable<br>One-Shot Detect Stability | e talja o se o se klatera o regi<br>S | -4  | +4      | %  |

## READ MODE (Cont.)

| PARAMETER                                   | CONDITIONS                                                                                               | MIN     | МАХ     | UNIT |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------|---------|---------|------|
| 1/4 Cell + Retriggerable<br>One-Shot Delay* | TD = 5.85 (RR +1.4)<br>+ 0.157 Rd (Cd +11.5)<br>RR = $k\Omega$<br>Rd = $k\Omega$<br>Cd = 68 pF to 100 pF | 0.89 TD | 1.11 TD | ns   |
| * Excludes External Capacitor               | and Resistor Tolerances                                                                                  |         |         |      |

## WRITE MODE (See Figure 10)

| TWD   | Write Data Pulse Width                | CL ≤ 15 pF                    | (TORO/2) -12 | (TORO/2) +12 | ns |
|-------|---------------------------------------|-------------------------------|--------------|--------------|----|
| TFWD  | Write Data Fall Time                  | 2.0V to 0.8V, CL $\leq$ 15 pF | •            | 8            | ns |
| TOWC  | Write Data Clock<br>Repetition Period |                               | TORO -12     | TORO +12     | ns |
| TRWC  | Write Data<br>Clock Rise Time         | 0.8V to 2.0V                  |              | 10           | ns |
| TFWC  | Write Data<br>Clock Fall Time         | 2.0V to 0.8V                  |              | 8            | ns |
| TSNRZ | NRZ (in) Set Up Time                  | 9                             | 20           |              | ns |
| THNRZ | NRZ (in) Hold Time                    |                               | 7            |              | ns |

## **DATA SYNCHRONIZATION**

| PARA | METER                               | CONDITIONS                                                    | MIN         | NOM | MAX                  | UNIT    |
|------|-------------------------------------|---------------------------------------------------------------|-------------|-----|----------------------|---------|
| TVCO | VCO Center Frequency<br>Period      | VCO IN = 2.7V<br>TO = 1.17E - 11 (RR +1400)<br>VCC = 5.0V     | 0.8 TO      |     | 1.2 TO               | sec     |
|      | VCO Frequency<br>Dynamic Range      | 1.0V ≤ VCO IN ≤ VCC -0.6V<br>VCC = 5.0V                       | ±24         |     | ±40                  | %       |
| KVCO | VCO Control Gain                    | $\omega o = 2\pi / TO$<br>1.0V $\leq$ VCO IN $\leq$ VCC -0.6V | 0.14 ωο     |     | 0.20 ωο              | rad/s V |
| KD   | Phase Detector Gain                 | KD = 0.309 / (RR + 500)<br>VCC = 5.0V                         | 0.83 KD     |     | 1.17 KD              | A/rad   |
|      | KVCO x KD Product<br>Accuracy       |                                                               | -28         |     | +28                  | %       |
|      | Decode Window<br>Centering Accuracy |                                                               |             |     | ± (0.01<br>TORC + 2) | ns      |
|      | Decode Window                       |                                                               | (TORC/2) -2 |     |                      | ns      |

4
### DATA SYNCHRONIZATION (Continued)

| PARA | METER                                 | CONDITIONS                                                                     | MIN      | NOM     | МАХ      | UNIT |
|------|---------------------------------------|--------------------------------------------------------------------------------|----------|---------|----------|------|
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC                                                               |          | 1.0 TS1 |          | sec  |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC                                                                |          | 1.0 TS2 |          | Sec  |
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC                                                               |          | 1.0 TS3 |          | Sec  |
| TSA  | Decode Window Time<br>Shift Magnitude | $TSA= 0.125 TORC \left(1 - \frac{680 + R}{1180 + R}\right)$<br>with: R in ohms | 0.65 TSA |         | 1.35 TSA | Sec  |

## CONTROL CHARACTERISTICS (See Figure 11)

| TSWS, WS0, WS1, WSD<br>Set Up Time                       | 50 |     | ns |
|----------------------------------------------------------|----|-----|----|
| THWS, <del>WS0</del> , <del>WS1</del> , WSD<br>Hold Time | 0  |     | ns |
| RG, WG, SOFT/HARD<br>Time Delay                          |    | 100 | ns |



### FIGURE 9: Read Timing

## SSI 32D5381 Data Synchronizer/ 2, 7 RLL ENDEC

4



FIGURE 10: Write Timing





4-143

SSI 32D5381 Data Synchronizer/ 2, 7 RLL ENDEC



FIGURE 12: SSI 32D5381 Typical Application

0690 - rev.

## SSI 32D5381 Data Synchronizer/ 2, 7 RLL ENDEC

## PACKAGE PIN DESIGNATIONS

(TOP VIEW)





28-Pin DIP

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457



silicon systems\*

# **Advance Information**

July, 1990

4

## DESCRIPTION

The circuit is intended to be used as a data/clock recovery circuit for 1, 7 RLL code in hard disk drive systems with a +5V supply.

### FEATURES

- Data synchronizer and 1, 7 RLL ENDEC
- 9-bit bi-directional data bus interface
  - 8 data bits plus 1 parity bit
  - Parity generation during read operation
  - Parity checking during write operation
- Up to 48 Mbit/s operation
  - Data rate programmed with a single external resistor or current source
- Programmable Sync-Byte pattern detection

- Fast acquisition phase locked loop with zero
  phase restart technique
- Fully integrated data separator
  - No external delay lines or active devices required
- Programmable decode window symmetry control
  - Includes delayed read data and VCO clock monitor points
- Programmable write precompensation
- Hard and soft sector operation
- Uses standard 5V  $\pm$  5% supply
- 44-pin PLCC package



## OPERATION

### DATA/CLOCK RECOVERY CIRCUIT

The circuit is designed to perform data recovery and data encoding in rotating memory systems which utilize a 1, 7 RLL encoding format. In the read mode the circuit performs data synchronization, sync field search and detect, address mark detect, and data decoding. In the write mode, the circuit converts NRZ data into the 1, 7 RLL format described in Table 1, performs write precompensation, generates the preamble field and inserts address marks as requested.

This data rate is established by a single 1% external resistor, RR, connected from the IREF pin to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/3 cell delay. The value of this resistor is given by:

 $RR = (TBD/DR) - TBD k\Omega$ 

Where: DR = data rate in Mbit/s

Alternately, the IREF pin can be driven from the SSI 32D460 in a constant density recording application.

The circuit employs a dual mode phase detector; harmonic in the read mode and non-harmonic in the write and idle modes. In the read mode, the harmonic phase detector updates the PLL with each occurrence of a DLYD DATA pulse. In the write and idle modes, the non-harmonic phase detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the input reference frequency and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated.

The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. The READ GATE ( $\overline{RG}$ ) and WRITE GATE ( $\overline{WG}$ ) inputs control the mode of the data/clock recovery section of the chip.

 $\overline{\text{RG}}$  is an asynchronous input and may be initiated or terminated at any position on the disk.  $\overline{\text{WG}}$  is also an asynchronous input, but should not be terminated prior to the last output write data pulse.

#### **READ OPERATION**

The data synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read gate,  $\overline{RG}$ , initiates the PLL locking sequence and selects the PLL reference input; a low level (read mode) selects the  $\overline{RD}$  input and a high level selects the external reference clock.

In the read mode the falling edge of  $\overline{DRD}$  enables the phase detector while the rising edge is phase compared to the rising edge of VCO. As depicted in Figure 1,  $\overline{DRD}$  is a 1/3 cell wide (TVCO) pulse whose leading edge is defined by the leading edge of  $\overline{RD}$ . A decode window is developed from the VCO clock.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DRD pulse within the decode window. Decode window control is provided via the WS controls.

In the non-read modes, the PLL is locked to the external reference clock. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset.

#### ADDRESS MARK DETECT

In soft sector read operation the circuit must first detect an address mark to be able to initiate the rest of the read lock sequence. An address mark consists of two sets





of 7 "0" patterns followed by two sets of 11 "0" patterns. RRG To begin the read lock sequence the Address Mark occi Enable ( $\overline{AMENB}$ ) is asserted low by the controller. The address mark detect ( $\overline{AMD}$ ) circuit then initiates a search of the read data ( $\overline{RD}$ ) for an address mark. First the  $\overline{AMD}$  looks for a set of 6 "0"s within the 7 "0" patterns. Having detected a 6 "0" the  $\overline{AMD}$  then looks for a 9 "0" set within the 11 "0"s. If  $\overline{AMD}$  does not detect 9 "0"s within 5  $\overline{RD}$  bits after detecting 6 "0"s it will restart the address mark detect sequence and look for 6 "0"s. When the  $\overline{AMD}$  has acquired a 6 "0," 9 "0" sequence, the  $\overline{AMD}$  transitions low

#### PREAMBLE SEARCH

After the Address Mark (AM) has been detected, a Read Gate ( $\overline{RG}$ ) can be asserted low, initiating the remainder of the read lock sequence. When  $\overline{RG}$  is asserted, an internal counter counts negative transitions of the incoming read data ( $\overline{RD}$ ) looking for 3 consecutive 3T preambles. Once the counter reaches count 3 (finds 3 consecutive 3T preambles) the internal read gate enables, switching the phase detector from the external reference clock to the delayed read data input ( $\overline{DRD}$ ); at the same time a zero phase (internal) restart signal restarts the VCO in phase with the read reference clock. This prepares the VCO to be synchronized to data when the bit sync circuitry is enabled after VCO lock is established.

### VCO LOCK AND BIT SYNC ENABLE

When the internal counter counts 16 more "3T" or a total of 19 negative transitions from RG enable, an internal VCO lock signal enables. The VCO lock signal activates the decoder bit synchronization circuitry to define the proper decode boundaries. Also, at count 19, the RRC source switches from the external reference clock to VCO clock signal which is phase locked to DRD. The VCO is assumed locked at this point. A maximum of 2 RRC time periods may occur for the

RRC transition, however, no short duration glitches will occur. After the bit sync circuitry sets the proper decode window (VCO in sync with RRC and RRC in sync with the data) NRZ is enabled and data is toggled in to be decoded for the duration of the read gate.

#### BYTE SYNC AND NRZ OUT

As the data is decoded, it is compared to a Sync Byte that was loaded prior to the read operation. When a match is found, RCLK and NCLK are resynchronized to the correct byte boundary. NRZ data then appears at the byte output beginning with the sync byte. The SBD output is also set low at this time. It remains low until the end of the read operation. A parity bit (NRZP) is also generated for each output byte (even parity).

#### HARD SECTOR OPERATION

In hard sector operation AMD remains inactive. A hard sector read operation does not require an address mark search but starts with a preamble search as with soft sector and sequences identically. In all respects, with exception to the address mark search sequence, hard sector read operation is the same as soft sector read.

#### WRITE MODE

In the write mode the circuit converts NRZ data from the controller into 1, 7 RLL formatted data for storage on the disk. The circuit can operate with a soft or hard sector hard drive.

In soft sector operation the circuit generates a "7, 7, 11, 11" address mark and a preamble pattern. In hard sector operation the circuit generates a 19 x "3T" preamble pattern but no preceding address mark.

Serial NRZ data is clocked into the circuit and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the RRC.



FIGURE 2: Disk Operation Lock Sequence in Read Mode Hard Sector Operation

#### WRITE MODE (Continued)

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The circuit recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TPC, is determined by an external resistor on the WCS pin.

The circuit performs write precompensation according to the algorithm outlined in Table 3.

#### SOFT SECTOR

In soft sector operation, when read gate ( $\overline{RG}$ ) transitions high, VCO source and RRC source switch from  $\overline{RD}$  and VCO/3, respectively, to the external reference clock. At the same time the VCO (internal) lock goes inactive but the VCO is locked to the external reference clock. After delay of 1 NRZ time period (min) from  $\overline{RG}$  high, the write gate ( $\overline{WG}$ ) can be enabled low while NRZ is maintained (NRZ write data) low. The address mark enable ( $\overline{AMENB}$ ) is made active (low) a minimum of 1 NRZ time period later. The address mark (consisting of 7 "0"s, 7 "0"s, 11 "0"s, 11 "0"s) and the 19 x "3T" preamble is then written by WD. While the

preamble is being written, WCLK is clocking in an all "0" NRZ byte. The first non-zero NRZ byte input is assumed to be the sync byte. After a delay of 5 NRZ time periods, non-preamble data begins to toggle out WD. Finally, at the end of the write cycle, 2 bytes of blank NRZ time passes to insure the encoder is flushed of data; WG then goes high. WD stops toggling a maximum of 2 NRZ time periods after WG goes high.

As each NRZ byte is input for encoding, its parity is checked against the parity bit (NRZP). If a parity error is detected the PERR output flag is set high. It remains high until WG goes high.

#### HARD SECTOR

In hard sector operation, when read gate (RG) transitions high, VCO source and RRC switch references and VCO lock (internal) goes inactive as with soft sector but the AMENB (address mark enable) is kept high.

The circuit then sequences from  $\overrightarrow{RG}$  disable to  $\overrightarrow{WG}$  enable and NRZ active as in soft sector operation.



Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

silicon systems\*

SSI 32D4660 Time Base Generator

# **Advance Information**

June, 1990

### DESCRIPTION

The SSI 32D4660 Time Base Generator provides a programmable reference generator, channel filter control and data rate control for constant density recording applications. It is optimized to operate with the 32D53xx series data separators and contains a high performance programmable PLL for 1% reference frequency control. A 7-bit DAC is provided to program the IREF current which sets the data separator PLL operating center frequency. A 7-bit DAC is provided to program the 1FDET current which sets the timing for the data separator synch field detect. Two additional 7-bit DAC's are provided for programmable electronic filter (slimmer) control. Two latched TTL outputs are provided to control filter multiplexers. A serial microprocessor interface reduces pin count and provides convenient access to the internal program storage registers. The 32D4660 only requires a +5V supply and will be available in 24-pin DIP and SO packages.

### **FEATURES**

- For constant density recording applications
- Reference frequency control
- Channel filter control
- Internal DAC available to program data separator data rate
- Internal DAC available to program data separator sync field detect timing
- Up to 24 Mbit/s operation
- 1% frequency resolution
- No external active components required
- +5V only operation
- Low power mode
- 24-pin DIP and SOL package



•

CAUTION: Use handling procedures necessary for a static sensitive component.

## 4

## SSI 32D4660 Time Base Generator

## **PIN DESCRIPTIONS**

### **INPUT PINS**

| NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| SDATA | Serial Data. Data input for an 8-bit control shift register. The data packet is transmitted MSB (D7) first. The first four bits are the register address and the last four are its data bits. Registers larger than 4-bits must be loaded with two 8-bit data packets. These packets should be loaded sequentially in less than 10 $\mu$ s since the loading operation will cause output transients. With proper loop filter design, the output transients will recover within 1 ms. The data packet fields are given in Table 1. |  |  |  |  |  |
| SCLK  | Serial Data Clock. Negative edge triggered clock input for the serial data.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| SDEN  | Serial Data Enable. A high level input enables data loading. The data is latched when the input is low.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| PWRON | Power On. A high level input enables the chip. A low level puts the chip in a low power idle state.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| FOEN  | Frequency Output Enable. A high level input enables the FOUT output. A low level disables the output and minimizes the driven data separator jitter.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

## **OUTPUT PINS**

| FOUT  | Frequency Output. An ECL output with internal current source. The low voltage swing which minimizes data separator jitter must be AC coupled to the data separator XLT1 input. FOUT = $[(M + 1)/(N + 1)]$ FIN where M = M Register number and N must be set to approximately [(FIN) (256) / 72MHz] - 1                                                     |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC M | DAC Output. 7-bit DAC current sink output used to program timing current to the data separator sync field detect SDS pin. The current magnitude is controlled by the 7 MSB's of the M Register and is compensated to minimize the sensitivity to power supply and temperature variations. If this output isn't required, the pin must be connected to VCC. |
| DACI  | DAC Output. 7-bit DAC current source output used to program timing current for the data separator VCO center frequency. The current magnitude is controlled by the I Register and is compensated to minimize the sensitivity to power supply and temperature variations.                                                                                   |
| DAC F | DAC Output. 7-bit DAC voltage output used for electronic filter control. The output voltage is set by the voltage at VR3 and the F Register number.                                                                                                                                                                                                        |
| DAC S | DAC Output. Similar to DAC F except controlled by the S Register number.                                                                                                                                                                                                                                                                                   |
| FC0   | Filter Control 1. TTL output used to control an external filter multiplexer. $C0 = H$ sets FC0 = H.                                                                                                                                                                                                                                                        |
| FC1   | Filter Control 2. TTL output used to control an external filter multiplexer. $C1 = H$ sets FC1 = H.                                                                                                                                                                                                                                                        |

### OUTPUT PINS (Continued)

| NAME | DESCRIPTION                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCLK | Clock Output. Optional TTL output that may be used for a system clock. The output frequency is the same as the oscillator output frequency. For minimum FOUT jitter, parts with FCLK disabled should be used. FCLK remains active when PWR ON is low. |

#### ANALOG PINS

| XTL1, XTL2 | Crystal Oscillator Connections. The circuit is designed to be used with an 8 MHz to 20 MHz crystal. If a crystal is not desired, XTL1 may be driven by a TTL source with XTL2 left open. |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR1, VR2   | Current Setting Resistor Connections. An external resistor RR connected between VR1 and VR2 sets the DACM and DACI currents.                                                             |
| VR3        | Reference Voltage Input. An external 2.2V supply sets the reference for the DACF and DACS currents.                                                                                      |
| FLTR       | PLL Loop Filter Connection. Connection for loop filter components R1, C1 and C2.                                                                                                         |
| DGND, AGND | Digital and Analog Ground                                                                                                                                                                |
| VCA, VCB   | Analog +5V Supplies                                                                                                                                                                      |
| VCD        | Digital +5V Supply                                                                                                                                                                       |

### **TABLE 1: Data Packet Fields**

| ADDRESS BITS |    |    |    | USAGE          | DATA BITS |    |    |            |
|--------------|----|----|----|----------------|-----------|----|----|------------|
| D7           | D6 | D5 | D4 |                | D3        | D2 | D1 | D0         |
| 0            | 1  | 1  | 0  | I REGISTER     | x         | 16 | 15 | <b>i</b> 4 |
| 0            | 1  | 1  | 1  | I REGISTER     | 13        | 12 | 11 | 10         |
| 1            | 0  | 0  | 0  | F, C, REGISTER | C1        | F6 | F5 | F4         |
| 1            | 0  | 0  | 1  | F REGISTER     | F3        | F2 | F1 | F0         |
| · 1          | 0  | 1  | 0  | S, C, REGISTER | C0        | S6 | S5 | S4         |
| 1            | 0  | 1  | 1  | S REGISTER     | S3        | S2 | S1 | S0         |
| 1            | 1  | 0  | 0  | M REGISTER     | М7        | M6 | М5 | M4         |
| 1            | 1  | 0  | 1  | M REGISTER     | МЗ        | M2 | M1 | М0         |
| 1            | 1  | 1  | 0  | N REGISTER     | х         | N6 | N5 | N4         |
| 1            | 1  | 1  | 1  | N REGISTER     | N1        | N2 | N1 | N0         |

X = Don't care bit.

## **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may damage the device.

| PARAMETER                          | RATING      | UNITS |
|------------------------------------|-------------|-------|
| Storage Temperature                | -65 to +150 | °C    |
| Junction Operating Temperature, Tj | +150        | °C    |
| Supply Voltage, VCA, VCB, VCD      | -0.5 to 7   | V     |
| Voltage Applied to Logic Inputs    | -0.5 to 5.5 | V     |
| Maximum Power Dissipation          | 0.6         | mW    |

## **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                       | RATING                                       | UNITS |
|---------------------------------|----------------------------------------------|-------|
| Supply voltage, VCA = VCB = VCD | 4.65 <vcc<5.25< td=""><td>V</td></vcc<5.25<> | V     |
| Junction Temperature, Tj        | 0 <tj<135< td=""><td>°C</td></tj<135<>       | °C    |
| Ambient Temperature, Ta         | 0 <ta<70< td=""><td>°C</td></ta<70<>         | °C    |

## **ELECTRICAL CHARACTERISTICS**

Unless Otherwise Specified: 4.65V<VCC<5.25, 0°C<Ta<70°C

| PARAMETER |                           | CONDITIONS        | MIN   | NOM   | MAX            | UNIT |
|-----------|---------------------------|-------------------|-------|-------|----------------|------|
| VIH       | High Level Input Voltage  |                   | 2.0   |       |                | V    |
| VIL       | Low Level Input Voltage   |                   |       | <br>- | 0.8            | V    |
| IIH       | High Level Input Current  | VIH = 2.7V        |       |       | 20             | μA   |
| IIL       | Low Level Input Current   | VIL = 0.4V        |       |       | -1.5           | mA   |
| VOH       | High Level Output Voltage | IOH = -400 μA     | 2.6   |       |                | v    |
| VOL       | Low Level Output Voltage  | IOL = 2 mA        |       |       | 0.5            | V    |
| VOH       | FOUT ECL High Level       | VCD = 5V, VOH-VCD | -1.02 |       |                | v    |
| VOL       | FOUT ECL Low Level        | VCD = 5V, VOL-VCD |       | 1.    | -1.45          | v    |
| ICC       | Power Supply Current      | PWRON = 2.0V      |       | 77    | 103            | mA   |
|           |                           | PWRON = 0.8V      |       | 25    | an<br>Anglo an | mA   |
| 10        | FOUT Output Current       |                   |       | ±4    |                | mA   |
| vo        | FOUT Output Swing         |                   | 0.6   |       |                | V    |

SSI 32D4660 Time Base Generator

**INPUT/OUTPUT CHARACTERISTICS** 

| PARA | METER                          | CONDITIONS                                                                                    | MIN                         | NOM | МАХ                          | UNITS   |
|------|--------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------|-----|------------------------------|---------|
| FIN  | FIN Frequency                  |                                                                                               | 8                           |     | 20                           | MHz     |
| FO   | FOUT Frequency                 |                                                                                               |                             |     | 75                           | MHz     |
| JFO  | FOUT Jitter                    | TO = 1/FO; FCLK active                                                                        |                             |     | ±400                         | ps(pk)  |
| DFO  | FOUT Duty Cycle                | 50% Amplitude<br>FOUT = 72 MHz                                                                | 42                          |     | 58                           | %       |
| М    | M Divide Number                |                                                                                               | 80                          |     | 255                          |         |
| N    | N Divide Number                |                                                                                               | 25                          |     | 127                          |         |
| , F  | I Register Number              |                                                                                               | 50                          |     | 127                          |         |
| RR   | External Resistor              |                                                                                               | 4.50                        |     | 5.25                         | KΩ      |
| тусо | VCO Center Frequency<br>Period | 1V <fltr< -="" 0.5v<br="" vcc="">TO=(6.17 E-10)(RR/M)+2.4 ns<br/>VCC = 5V, RR = 4.75K</fltr<> | 0.77TO                      |     | 1.23TO                       | ns      |
|      | VCO Frequency Dynamic<br>Range | 1V < FLTR < VCC - 0.5V,<br>VCC = 5V                                                           | ±25                         |     | ±45                          | %       |
| кусо | VCO Control Gain               | $Wi = 2\pi(FO)$                                                                               | 0.14Wi                      |     | 0.26Wi                       | rad/s V |
| KD   | Phase Detector                 | KD = (4.16E – 3)/RR                                                                           | 0.83KD                      |     | 1.17KD                       | A/rad   |
| IOM  | DACM Current                   | IO = (1.641 E-2) M/RR<br>VCC = 5V, TA = 25°C,<br>RR = 4.75K                                   | 0.97IO<br>1LSB              |     | 1.03IO<br>+1LSB              | A       |
| 101  | DACI Current                   | IO = (7.41 E-2)I/RR<br>VCC = 5V, TA = 25℃,<br>RR = 4.75K                                      | 0.95IO<br>3/4LSB            |     | 1.05IO<br>+3/4LSB            | A       |
| VOF  | DACF Voltage                   | VOF = 0.98 F*VR3/127,<br>VCC = 5V                                                             | 0.97VOF<br>3/4LSB<br>+15 mV |     | 1.03VOF<br>+3/4LSB<br>+60 mV |         |
| VOS  | DACS Voltage                   | VOS = 0.98 S*VR3/127<br>VCC = 5V                                                              | 0.97VOS<br>3/4LSB<br>+15 mV |     | 1.03VOS<br>+3/4LSB<br>+60 mV | v       |
| VR3  | DAC Reference                  |                                                                                               | 2.0                         |     | 2.4                          | v       |
| IVR3 | VR3 Input Current              | VR3 = 2.4V                                                                                    |                             |     | 0.5                          | mA      |

## INPUT/OUTPUT CHARACTERISTICS (Continued)

| PARAME        | TER                      | CONDITIONS                        | MIN  | MAX  | UNITS |
|---------------|--------------------------|-----------------------------------|------|------|-------|
| VODH D        | ACM Output Voltage       |                                   | 0.5  | VCC  | V     |
| VODL D        | ACI Output Voltage       |                                   |      | 2    | V     |
| VOFL D        | ACF, DACS Output Voltage |                                   | 0.1  | 2.4  | V     |
| ROUT D/<br>Re | ACF, DACS Output         |                                   |      | 3.7  | kΩ    |
| SCLK Da       | ata Clock Period, TC     |                                   | 100  |      | ns    |
| TDD Da        | ata Set Up/Hold Time     |                                   | 25   |      | ns    |
| TDE Da        | ata Enable Delay Time    | Delay from data clock rising edge | – TC | TC/4 | ns    |



FIGURE 1: Serial Port Timing

4-156

SSI 32D4660 Time Base Generator

### PIN DIAGRAM (Top View)

GND T 1 24 h VR2 DACM 23 VR1 2 Π VCA 22 DACI 3 FOUT 4 21 h DACF FDEN 20 DACS 5 Π VCB [ 19 VR3 6 Π FLTR 7 18 FC1 Π VCD [ 17 FC0 8 h FCLK SDATA 9 16 Π DGND T 15 SCLK 10 Π XL1 [ 11 14 SDEN XL2 PWR ON 12 13

#### 24 Pin PDIP, SOL

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

## Notes:

silicon systems\*

## SSI 32D4661 Time Base Generator

# **Advance Information**

June, 1990

## DESCRIPTION

The SSI 32D4661 Time Base Generator provides a programmable reference generator, channel filter control and data rate control for constant density recording applications. It is optimized to operate with the 32D53xx series data separators and contains a high performance programmable PLL for 1% reference frequency control. A 7-bit DAC is provided to program the IREF current which sets the data separator PLL operating center frequency. A 7-bit DAC is provided to program the 1FDET current which sets the timing for the data separator synch field detect. Two additional 7-bit DACs are provided for programmable electronic filter (slimmer) control. Two latched TTL outputs are provided to control filter multiplexers. A serial microprocessor interface reduces pin count and provides convenient access to the internal program storage registers. The 32D4661 only requires a +5V supply and will be available in 24-pin DIP and SO packages.

### FEATURES

- Not plug compatible with SSI 32D4660
- For constant density recording applications
- Reference frequency control
- Channel filter control
- Internal DAC available to program data separator data rate
- Internal DAC available to program data separator sync field detect timing
- Up to 24 Mbit/s operation
- 1% frequency resolution
- No external active components required
- +5V only operation
- Low power mode
- 24-pin DIP and SOL package



CAUTION: Use handling procedures necessary for a static sensitive component.

## **PIN DESCRIPTIONS**

## **INPUT PINS**

| NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| SDATA | Serial Data. Data input for an 8-bit control shift register. The data packet is transmitted MSB (D7) first. The first four bits are the register address and the last four are its data bits. Registers larger than 4-bits must be loaded with two 8-bit data packets. These packets should be loaded sequentially in less than 10 $\mu$ s since the loading operation will cause output transients. With proper loop filter design, the output transients will recover within 1 ms. The data packet fields are given in Table 1. |  |  |  |  |
| SCLK  | Serial Data Clock. Negative edge triggered clock input for the serial data.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| SDEN  | Serial Data Enable. A high level input enables data loading. The data is latched when the input is low.                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| PWRON | Power On. A high level input enables the chip. A low level puts the chip in a low power idle state.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| FOEN  | Frequency Output Enable. A high level input enables the FOUT output. A low level disables the output and minimizes the driven data separator jitter.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

## **OUTPUT PINS**

| FOUT  | Frequency Output. An ECL output with internal current source. The low voltage swing which minimizes data separator jitter must be AC coupled to the data separator XTL1 input. FOUT = $[(M + 1)/(N + 1)]$ FIN where M = M Register number and N must be set to approximately [(FIN) (256) / 72 MHz] - 1                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC M | DAC Output. 7-bit DAC current sink output used to program timing current to the data separator sync field detect SDS pin. The current magnitude is controlled by the 7 MSB's of the M Register and is compensated to minimize the sensitivity to power supply and temperature variations. If this output isn't required, the pin must be connected to VCC. |
| DACI  | DAC Output. 7-bit DAC current source output used to program timing current for the data separator VCO center frequency. The current magnitude is controlled by the I Register and is compensated to minimize the sensitivity to power supply and temperature variations.                                                                                   |
| DAC F | DAC Output. 7-bit DAC current output used for electronic filter control. The output current is set by the voltage at VR3, and the F Register number and an external resistor Rx.                                                                                                                                                                           |
| DAC S | DAC Output. 7-bit DAC voltage output used for electronic filter control. The output voltage is set by the voltage at VR3 and the S Register number.                                                                                                                                                                                                        |
| FC0   | Filter Control 1. TTL output used to control an external filter multiplexer. $C0 = H$ sets FC0 = H.                                                                                                                                                                                                                                                        |

## **OUTPUT PINS** (Continued)

| NAME | DESCRIPTION                                                                                                                                                                                                                                           |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCLK | Clock Output. Optional TTL output that may be used for a system clock. The output frequency is the same as the oscillator output frequency. For minimum FOUT jitter, parts with FCLK disabled should be used. FCLK remains active when PWR ON is low. |

### ANALOG PINS

| XTL1, XTL2 | Crystal Oscillator Connections. The circuit is designed to be used with an 8 MHz to 20 MHz crystal. If a crystal is not desired, XTL1 may be driven by a TTL source with XTL2 left open. |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VR1, VR2   | Current Setting Resistor Connections. An external resistor RR connected between VR1 and VR2 sets the DACM and DACI currents.                                                             |
| VR3        | Reference Voltage Input. An external 2.2V supply sets the reference for the DACS voltage.                                                                                                |
| FLTR       | PLL Loop Filter Connection. Connection for loop filter components R1, C1 and C2.                                                                                                         |
| DGND, AGND | Digital and Analog Ground                                                                                                                                                                |
| VCA, VCB   | Analog +5V Supplies                                                                                                                                                                      |
| VCD        | Digital +5V Supply                                                                                                                                                                       |
| IR         | Reference Current Input. An external resistor Rx, connected from IR to VR3 reference voltage sets the reference current for the DACF current.                                            |

### **TABLE 1: Data Packet Fields**

|            | ADDRE              | SS BITS         |     | USAGE         | DATA BITS |    |    |    |
|------------|--------------------|-----------------|-----|---------------|-----------|----|----|----|
| D7         | D6                 | D5              | D4  |               | D3        | D2 | D1 | D0 |
| 0          | 1                  | 1               | 0   | I REGISTER    | ×         | 16 | 15 | 14 |
| 0          | 1                  | 1               | 1   | I REGISTER    | 13        | 12 | 11 | 10 |
| 1          | 0                  | 0               | 0   | S REGISTER    | X         | S6 | S5 | S4 |
| 1          | 0                  | 0               | - 1 | S REGISTER    | S3        | S2 | S1 | S0 |
| 1          | 0                  | 1               | 0   | F, C REGISTER | C0        | F6 | F5 | F4 |
| 1          | 0                  | 1               | 1   | F REGISTER    | F3        | F2 | F1 | F0 |
| : <b>1</b> | 1                  | 0               | 0   | M REGISTER    | М7        | M6 | M5 | M4 |
| 1          | 1                  | 0               | 1   | M REGISTER    | МЗ        | M2 | M1 | M0 |
| 1          | 1                  | 1               | 0   | N REGISTER    | x         | N6 | N5 | N4 |
| 1          | * 1 <sup>***</sup> | <sup>**</sup> 1 | 1   | N REGISTER    | N1        | N2 | N1 | N0 |

X = Don't care bit.

## **ABSOLUTE MAXIMUM RATINGS**

Operation above maximum ratings may damage the device.

| PARAMETER                          | RATING      | UNITS |
|------------------------------------|-------------|-------|
| Storage Temperature                | -65 to +150 | °C    |
| Junction Operating Temperature, Tj | +150        | °C    |
| Supply Voltage, VCA, VCB, VCD      | -0.5 to 7   | V     |
| Voltage Applied to Logic Inputs    | -0.5 to 5.5 | V     |
| Maximum Power Dissipation          | 540         | mW    |

## **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                       | RATING                                 | UNITS |
|---------------------------------|----------------------------------------|-------|
| Supply voltage, VCA = VCB = VCD | 4.65 to 5.25                           | V     |
| Junction Temperature, Tj        | 0 <tj<135< td=""><td>°C</td></tj<135<> | °C    |
| Ambient Temperature, Ta         | 0 <ta<70< td=""><td>°C</td></ta<70<>   | °C    |

## **ELECTRICAL CHARACTERISTICS**

Unless Otherwise Specified: Recommended operating conditions apply

| PARAMETER          |                           | CONDITIONS                                                                                                       | MIN   | NOM | MAX   | UNIT |
|--------------------|---------------------------|------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| VIH                | High Level Input Voltage  | and the second | 2.0   |     |       | V    |
| VIL                | Low Level Input Voltage   |                                                                                                                  |       |     | 0.8   | V    |
| IIH                | High Level Input Current  | VIH = 2.7V                                                                                                       |       |     | 20    | μA   |
| : IIL <sup>1</sup> | Low Level Input Current   | VIL = 0.4V                                                                                                       |       |     | -1.5  | mA   |
| VOH                | High Level Output Voltage | IOH = -400 μA                                                                                                    | 2.7   |     |       | V    |
| VOL                | Low Level Output Voltage  | IOL = 2 mA                                                                                                       | 5     |     | 0.5   | V    |
| VOH                | FOUT ECL High Level       | VCD = 5V, VOH-VCD                                                                                                | -1.02 | 1   |       | V    |
| VOL                | FOUT ECL Low Level        | VCD = 5V, VOL-VCD                                                                                                |       |     | -1.45 | V    |
| ICC                | Power Supply Current      | PWRON = 2.0V                                                                                                     |       | 77  | 103   | mA   |
|                    |                           | PWRON = 0.8V                                                                                                     |       | 25  |       | mA   |
| 10                 | FOUT Output Current       |                                                                                                                  |       | ±4  |       | mA   |
| vo                 | FOUT Output Swing         |                                                                                                                  | 0.6   |     |       | V    |

SSI 32D4661 Time Base Generator

### **INPUT/OUTPUT CHARACTERISTICS**

| PARA | METER                          | CONDITIONS                                                                                    | MIN                         | NOM | МАХ                          | UNITS   |
|------|--------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------|-----|------------------------------|---------|
| FIN  | FIN Frequency                  |                                                                                               | 8                           |     | 20                           | MHz     |
| FO   | FOUT Frequency                 |                                                                                               |                             |     | 75                           | MHz     |
| JFO  | FOUT Jitter                    | TO = 1/FO; FCLK active                                                                        |                             |     | ±400                         | ps(pk)  |
| DFO  | FOUT Duty Cycle                | 50% Amplitude<br>FOUT = 72 MHz                                                                | 42                          |     | 58                           | %       |
| м    | M Divide Number                |                                                                                               | 80                          |     | 255                          |         |
| N,F  | N,F Divide Number              |                                                                                               | 25                          |     | 127                          |         |
| I    | I Register Number              |                                                                                               | 50                          |     | 127                          |         |
| RR   | External Resistor              | · · · · · · · · · · · · · · · · · · ·                                                         | 4.50                        |     | 5.25                         | kΩ      |
| TVCO | VCO Center Frequency<br>Period | 1V <fltr< -="" 0.5v<br="" vcc="">TO=(6.17 E-10)(RR/M)+2.4 ns<br/>VCC = 5V, RR = 4.75K</fltr<> | 0.77TO                      |     | 1.23TO                       | ns      |
|      | VCO Frequency Dynamic<br>Range | 1V < FLTR < VCC - 0.5V,<br>VCC = 5V                                                           | ±25                         |     | ±45                          | %       |
| кусо | VCO Control Gain               | $Wi = 2\pi(FO)$                                                                               | 0.14Wi                      |     | 0.26Wi                       | rad/s V |
| KD   | Phase Detector                 | KD = (4.16 E-3)/RR                                                                            |                             | KD  |                              | A/rad   |
| IOM  | DACM Current                   | IO = (1.641 E-2) M/RR<br>VCC = 5V, TA = 25°C,<br>RR = 4.75K                                   | 0.97IO<br>1LSB              |     | 1.03IO<br>+1LSB              | A       |
| IOI  | DACI Current                   | IO = (7.41 E-2)I/RR<br>VCC = 5V, TA = 25°C,<br>RR = 4.75K                                     | 0.95IO<br>–3/4LSB           |     | 1.05IO<br>+3/4LSB            | A       |
| IOF  | DACF Current                   | IOF=0.98 F*VR3/127•Rx<br>VCC = 5V, Rx = 2.74K                                                 | 0.97IOF<br>3/4LSB           |     | 1.03IOF<br>+3/4LSB           | A       |
| VOS  | DACS Voltage                   | VOS = 0.98 S*VR3/127<br>VCC = 5V                                                              | 0.97VOS<br>3/4LSB<br>+15 mV |     | 1.03VOS<br>+3/4LSB<br>+80 mV | v       |
| VR3  | DAC Reference                  |                                                                                               | 2.0                         |     | 2.4                          | v       |
| IVR3 | VR3 Input Current              | VR3 = 2.2V                                                                                    |                             |     | 0.5                          | mA      |
| Rx   |                                |                                                                                               | 2.5                         |     | 3.0                          | kΩ      |

## INPUT/OUTPUT CHARACTERISTICS (Continued)

| PARA | METER                           | CONDITIONS                           | MIN  | MAX     | UNITS |
|------|---------------------------------|--------------------------------------|------|---------|-------|
| VODH | DACM Output Voltage             |                                      | 2.7  | VCC     | V     |
| VODL | DACI Output Voltage             |                                      |      | 2       | v     |
| VOFL | DACF, DACS Output Voltage       |                                      | 0.1  | 2.4     | v     |
| ROUT | DACF, DACS Output<br>Resistance |                                      |      | 3.7     | kΩ    |
| SCLK | Data Clock Period, TC           |                                      | 100  | · · · · | ns    |
| TDD  | Data Set Up/Hold Time           |                                      | 25   |         | ns    |
| TDE  | Data Enable Delay Time          | Delay from data clock<br>rising edge | – TC | TC/4    | ns    |



FIGURE 1: Serial Port Timing

SSI 32D4661 **Time Base** Generator

### **PIN DIAGRAM** (Top View)



24-Pin PDIP, SOL

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

## Notes:

silicon systems\*

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

#### **REFERENCE OSCILLATOR**

An internal reference oscillator generates the standby reference for the PLL. For the 32D5321/5322 and the 32D535/5351, a series resonant crystal of twice the data rate should be used between XTAL1 and XTAL2. For the 32D5362, the series resonant crystal should be selected at three times the data rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

If it is desired to operate a crystal at a non-fundamental or harmonic frequency, then the following network is suggested:



The typical input impedance looking into XTAL1 is approximately Rin =  $250\Omega$ . It is recommended to design the value of Qo at approximately 10 to 15. Therefore, a resonant frequency of Fo = 20 MHz would result in L  $\cong 0.16 \mu$ H and C  $\cong$  380 pF.

#### ATTENUATOR CIRCUIT

If a crystal oscillator is not desired, then an external TTL Compatiable reference may be applied to XTAL1 leaving XTAL2 open. It is required, however that the TTL signal be attenuated then A.C. coupled into XTAL1 using the following network:



The signal amplitude into XTAL1 should be attenuated to approximately 1.0 to 2.0 Vp-p; this will insure that the transients associated with TTL switching characteristics won't couple into the data synchronizer and degrade performance.

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

### LOOP FILTER

The performance of the data synchronizer is directly related to the selection of the loop filter. The loop filter characteristics should be optimized for:

#### (A) Fast Acquisition

The ability of the loop to quickly obtain lock when the input signal to the Phase Detector is switched between the reference oscillator (crystal) and the Read Data ( $\overline{RD}$ ). Fast acquisition implies a large loop bandwidth so that it can quickly respond to changes at the input.

#### (B) Data Margin

The ability of the loop to ignore bit shifts (jitter) and maintain a well centered window about the data pulse train. In general, it is not desirable to allow the loop to respond to a single shifted bit as this would cause the subsequent bit to be poorly centered within its window and possibly cause an error. This requirement implies a small loop bandwidth reducing the sensitivity to high frequency jitter.

### (C) Data Tracking

The ability to respond to instantaneous changes in phase and frequency of the data. This can be a result of such phenomena as disk rotational speed variations which cause changes in the characteristics of the incoming data stream. In general, this requirement is consistent with that of fast acquisition, however, this depends upon the application.

Although the loop performance characteristics place conflicting requirements on the loop bandwidth, the architecture of the Silicon Systems chip family significantly simplifies the design by minimizing the "step in phase" and "step in frequency" encountered when switching the Phase Detector input reference signal. A zero phase restart technique is employed to minimize the initial phase error while the standby reference oscillator keeps the VCO at the center frequency during non-read modes.

One approach in determining the initial loop filter selection is to consider the requirements imposed during acquisition. This includes both acquiring lock to the crystal reference in non-read modes, as well as locking to the preamble field prior to decoding data. The format of the sector will dictate which of these two criteria imposes the tightest restriction on acquisition.

The requirements for acquiring lock to the crystal oscillator are application specific and usually depend upon the length of the Write Splice gap. Therefore, the design approach employed in this analysis will be based upon the requirements during acquisition to the preamble field. The length (in time) of the preamble field is set by the data synchronizer's locking sequence. Knowing this length in time, and that our initial phase error is less than 0.5 radians, we can determine an acceptable loop bandwidth ( $\omega$ n) and damping factor ( $\zeta$ ). One possible loop filter configuration is as follows:



SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

The role of C1 is as an integrating element. The larger this capacitance, the longer the acquisition time; the smaller the capacitance, the greater the ability to track high frequency jitter. The resistor R reduces the phase shift induced by C1. The capacitor C2 will suppress high frequency transients and will have minimal effect on the loop response if it is small relative to C1 (typically C2 = C1/10)

The loop filter transfer function is:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1(1 + sC_2 R + C_2/C_1)}$$

If C2 << C1, then:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$$

The overall block diagram for the phaselock loop can be described as:



Where:

KD = Phase Detector gain [A/rad] F(s) = Loop filter impedance [V/A] KVCO/s = VCO control gain [rad/s V]

N = The ratio of the reference input frequency to the VCO output frequency

The closed loop transfer function is:

$$T(s) = \frac{\theta out(s)}{\theta in(s)} = \frac{G(s)}{1 + GH(s)} = \frac{KD \cdot KVCO[(1 + sRC_1)/C_1]}{s^2 + s[N \cdot KD \cdot KVCO \cdot R] + \frac{N \cdot KD \cdot KVCO}{C_1}}$$

by putting the characteristic equation (denominator) in the form of: s  $^2+2s\,\zeta\,\omega\,n+\omega n$ 

we can solve for  $\omega n$  and  $\zeta$  to get:

$$\omega n^{2} = \frac{N \cdot KD \cdot KVCO}{C1} \qquad \zeta = \frac{N \cdot KD \cdot KVCO \cdot R}{2\omega n}$$

Now we can solve for R, C1 and C2:

$$C1 = \frac{N \cdot KD \cdot KVCO}{\omega n} \qquad R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO} \qquad C_2 = \frac{C}{10}$$

where:  $\omega n = loop$  bandwidth and,  $\zeta = loop$  damping factor

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

Because of the nature of Run Length Limited (RLL) codes, the Phase Detector will only be enabled during a data pulse. This technique allows the VCO to run at a center frequency with period, TVCO, equal to one encoded data bit cell time.

Figure 1 represents the relationship between the VCO output when locked to various Phase Detector input signals.



### FIGURE 1: Relationship of VCO Output to Phase Detector Input

The average amplitude of the Phase Detector gain depends upon the Phase Detector input signal. When the PLL is locked to the reference oscillator, the Phase Detector is continuously enabled and the gain is at its maximum. When the PLL is tracking data and the input is an "8T" pattern, then the Phase Detector gain is at its minimum. The following indicates the value of "N" for various input conditions:

- N = 1.0 for  $\theta$  in = reference oscillator
- N = 0.33 for  $\theta in = 3T$  (100) preamble field (maximum data frequency)
- N = 0.25 for  $\theta$  in = 4T (1000) preamble field
- N = 0.125 for  $\theta$  in = 8T (minimum data frequency)

Throughout this analysis the PLL has been considered as a continuous time system. In actuality the characteristics of the Phase Detector result in a sampled data system. By utilizing an integrating loop filter to average and smooth the Phase Detector charge pump output pulses, this analogy should be reasonable.

Determining an acceptable amount of phase error after locking to the preamble field depends upon the system requirements. In addition, it may be necessary to consider the effects of frequency steps in applications where motor speed control tolerances are significant. Generally, an acceptable amount of error is defined to be that amount which when added to all other timing error contributors, results in the data being within its timing window by the required margin.

In general, it is desirable to have the loop damping factor " $\zeta$ " between 0.5 and 1.0 during acquisition. For a high gain, second-order loop this results in minimal noise bandwidth.

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

Figure 2 represents the phase error's response in time to a transient step in phase as a function of the loop bandwidth and damping factor. Figure 3 indicates the response of the VCO control voltage to compensate for this step in phase.









SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

### APPLICATION OF THE SSI 32D5321/5322

#### 10 Mbit/s Soft Sector Example

For a data rate of 10 Mbit/s the SSI 32D5321/5322 requires a series resonant crystal of twice the data rate or 20 MHz. In the Soft Sector mode the PLL locking sequence allows the VCO to be within a determined amount of error after 38 x '3T' (100) bit groups. At 10Mbit/s each data bit cell time, TVCO, is equal to 50 ns. This results in:

tmax = (38) (3) (50 ns) = 5.7 μs

Therefore, the PLL has  $5.7 \,\mu$ s to settle to within an acceptable amount of error before tracking and decoding data. Because the SSI 32D5321/22 employs a zero phase restart technique, the initial phase error is less than 8% TORC (0.5rad) or:

 $\theta e < (0.08)(100 \text{ ns})$ 

θe < 8 ns

In general, it is desirable to have the loop damping factor " $\zeta$ " between 0.5 and 1.0 during acquisition. For a high gain, second-order loop this results in minimal noise bandwidth. For this example we will let  $\zeta = 0.7$ .



#### SSI 32D5321/5322 BLOCK DIAGRAM

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

As shown in Figure 2, with  $\zeta = 0.7$ , our initial transient phase error will be at most 22% of its original value at  $\omega nt = 2.3$ , 7.5% at  $\omega nt = 4.0$ , etc. For this example we want the final phase error to be less than 1% of its original level. This results in a  $\omega nt$  between 5 and 6. To simplify the results, let  $\omega nt = 5.7$ .

Now,  $\omega_{nt} = 5.7$ and  $t_{max} = 5.7 \,\mu s$  $\therefore \omega_n \neq 1.0 \cdot 10^6 \text{ rad/s}$ with  $\zeta = 0.7$ 

Since we are evaluating the loop response during acquisition to the '3T' preamble, N = 0.33.

Now we have all the information required to calculate the loop filter component values.

For the SSI 32D5321: For the SSI 32D5322:  $RR = \frac{43.86}{10 \text{ Mbs}} - 1.2 = 3.186 \text{ k}\Omega$  $RR = \frac{40.67}{10 \text{ Mbs}} - 0.5 = 3.567 \text{ k}\Omega$  $\omega_n = 1.0 \cdot 10^6 \text{ rad/s}$  $\omega n = 1.0 \cdot 10^{6} \text{ rad/s}$  $\zeta = 0.7$  $\zeta = 0.7$ KD(tvp) = 0.309/(RR+500) = 8.38 • 10<sup>-5</sup> A/rad KD(typ) = 0.309/(RR+500) = 7.6 • 10<sup>-5</sup> A/rad  $KVCO(typ) = 0.17\omega = 0.17(2\pi)/T_0 = 2.14 \cdot 10^7$  $KVCO(typ) = 0.17\omega = 0.17(2\pi)/T_0 = 2.14 \cdot 10^7$ rad/s V rad/s V N = 0.33N = 0.33 $R = \frac{2\zeta \omega n}{N \cdot K D \cdot K V C \Omega} = 2608 \Omega$  $R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO} = 2.37 k\Omega$  $C_1 = \frac{N \cdot KD \cdot KVCO}{\omega n^2} = 537 \text{ pF}$  $C_1 = \frac{N \cdot KD \cdot KVCO}{\omega n^2} = 592 \text{ pF}$  $C_{2} = \frac{C_{1}}{10} = 54 \text{ pF}$  $C_2 = \frac{C_1}{10} = 59 \text{ pF}$ PD OUT O-PD OUT O--0 VCO IN 592 pF 537 pF \_\_\_\_ 59 pF 54 pF 2370Ω 2608Ω =

This loop filter configuration and its component values should be considered a starting point. The final value of ωn depends upon the system requirements and can certainly be optimized for a specific application. In the table below, we have listed some suggested external component values for several common data rates.

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

#### 32D5321

| DATA RATE<br>(Mbit/s) | DAMPING  |           | BANDWIDTH | EXTERNAL COMPONENT VALUES                 |        |        |        |       |                     |                     |
|-----------------------|----------|-----------|-----------|-------------------------------------------|--------|--------|--------|-------|---------------------|---------------------|
|                       | FACTOR,ζ | tmax (μs) | ωπτ       | $\omega n \left( \frac{rad}{sec} \right)$ | RR(KΩ) | Cd(pF) | Rd(KΩ) | R(KΩ) | C <sub>1 (pF)</sub> | C <sub>2 (pF)</sub> |
| 7.5                   | 0.7      | 7.5       | 5.0       | 6.67 x 10 <sup>5</sup>                    | 4.92   | 100    | 11.0   | 3.1   | 680                 | 68                  |
| 10.0                  | 0.7      | 5.7       | 5.7       | 1.0 x 10 <sup>6</sup>                     | 3.57   | 82     | 10.0   | 2.7   | 510                 | 51                  |

#### 32D5322

| DATA RATE | DAMPING  | LOCK TIME |     | BANDWIDTH                               | EXTERNAL COMPONENT VALUES |        |        |       |                     |                                |
|-----------|----------|-----------|-----|-----------------------------------------|---------------------------|--------|--------|-------|---------------------|--------------------------------|
| (Mbit/s)  | FACTOR,ζ | tmax (μs) | ωn  | $\omega n \left(\frac{rad}{sec}\right)$ | RR(KΩ)                    | Cd(pF) | Rd(KΩ) | R(KΩ) | с <sub>1 (рF)</sub> | <sup>C</sup> <sub>2 (pF)</sub> |
| 7.5       | 0.7      | 7.5       | 5.0 | 6.67 x 10 <sup>5</sup>                  | 4.64                      | 100    | 13.0   | 2.94  | 710                 | 71                             |
| 10.0      | 0.7      | 5.7       | 5.7 | 1.0 x 10 <sup>6</sup>                   | 3.19                      | 100    | 10.0   | 2.37  | 590                 | 59                             |
| 15.0      | 0.7      | 3.8       | 5.7 | 1.5 x 10 <sup>6</sup>                   | 1.72                      | 100    | 6.49   | 1.43  | 654                 | 65                             |

### LAYOUT CONSIDERATIONS

As with other high frequency analog devices the SSI 32D5321/22 requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended, along with supply bypassing to separate the SSI 32D5321/22, and associated circuitry, from other circuits on the PCB.



0790

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

#### APPLICATION OF THE SSI 32D535/5351

#### 10 Mbit/s Soft Sector Example:

For a data rate of 10 Mbit/s the SSI 32D535/5351 requires a series resonant crystal of twice the data rate or, 20 MHz. In the Soft Sector mode the PLL locking sequence allows the VCO to be within a determined amount of error after 38 x '3T' (100) bit groups. At 10 Mbit/s each data bit cell time, TVCO, is equal to 50 ns. This results in:

tmax = (38)(3)(50 ns) = 5.7 μs

Therefore, the PLL has  $5.7 \,\mu$ s to settle to within an acceptable amount of error before tracking and decoding data. Because the SSI 32D535 employs a zero phase restart technique, the initial phase error is less than 8% TORC (0.5rad) or:

 $\theta e < (0.08)(100 \text{ ns})$ 

θe < 8 ns



#### SSI 32D535/5351 BLOCK DIAGRAM

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

In general, it is desirable to have the loop damping factor " $\zeta$ " between 0.5 and 1.0 during acquisition. For a high gain, second-order loop this results in minimal noise bandwidth. For this example we will let  $\zeta = 0.7$ .

As shown in Figure 2, with  $\zeta = 0.7$ , our initial transient phase error will be at most 22% of its original value at  $\omega nt = 2.3$ , 7.5% at  $\omega nt = 4.0$ , etc. For this example we want the final phase error to be less than 1% of its original level. This results in a  $\omega nt$  between 5 and 6. To simplify the results, let  $\omega nt = 5.7$ .

This loop filter configuration and its component values should be considered a starting point. The final value of ωn depends upon the system requirements and can certainly be optimized for a specific application. In the table below, we have listed some suggested external component values for several common data rates.

I

Now, 
$$\begin{split} & \omega nt = 5.7 \\ \text{and} & t_{\text{max}} = 5.7 \ \mu\text{s} \\ & \therefore \ \omega n = 1.0 \cdot 10^6 \ \text{rad/s} \\ \text{with} & \zeta = 0.7 \end{split}$$

Since we are evaluating the loop response during acquisition to the '3T' preamble, N = 0.33.

Now we have all the information required to calculate the loop filter component values.

For the SSI 32D535:  
RR = 
$$\frac{40.67}{10MB} - 0.5 = 3.567 \text{ k}\Omega$$
  
 $\omega_n = 1.0 \cdot 10^6 \text{ rad/s}$   
 $\zeta = 0.7$   
KD(typ) = 0.309/(RR+500) =  $7.6 \cdot 10^5 \text{ A/rad}$   
KVCO(typ) =  $0.17\omega = 0.17(2\pi)/T0 = 2.14 \cdot 10^7 \text{ rad/s V}$   
N =  $0.33$   
 $R = \frac{2\zeta\omega_n}{N \cdot \text{KD} \cdot \text{KVCO}} = 2608\Omega$   
 $C_1 = \frac{N \cdot \text{KD} \cdot \text{KVCO}}{\omega n^2} = 537 \text{ pF}$   
 $C_2 = \frac{C_1}{10} = 54 \text{ pF}$   
PD OUT  $\bigcirc$   
 $537 \text{ pF} + \frac{1}{2}$   
 $2608\Omega \xrightarrow{I}_{I} = \frac{54 \text{ pF}}{I}$   
 $C_2 = \frac{C_1}{10} = 54 \text{ pF}$   
 $C_3 = \frac{54 \text{ pF}}{I}$   
 $C_1 = \frac{N \cdot \text{KD} \cdot \text{KVCO}}{\omega n^2} = 366 \text{ pF}$   
 $C_2 = \frac{C_1}{I} = 366 \text{ pF}$ 

4-176

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

This loop filter configuration and its component values should be considered a starting point. The final value of  $\omega$ n depends upon the system requirements and can certainly be optimized for a specific application. In the table below, we have listed some suggested external component values for several common data rates.

#### 32D535

| DATA RATE | DAMPING<br>FACTOR,ζ | LOCK TIME | ant | $\frac{\text{BANDWIDTH}}{\omega n \left(\frac{\text{rad}}{\text{sec}}\right)}$ | EXTERNAL COMPONENT VALUES |        |        |       |                     |                                |
|-----------|---------------------|-----------|-----|--------------------------------------------------------------------------------|---------------------------|--------|--------|-------|---------------------|--------------------------------|
| (Mbit/s)  |                     | tmax (μs) | ωπ  |                                                                                | RR(KΩ)                    | Cd(pF) | Rd(KΩ) | R(KΩ) | C <sub>1 (pF)</sub> | <sup>C</sup> <sub>2 (pF)</sub> |
| 7.5       | 0.7                 | 7.5       | 5.0 | 6.67 x 10 <sup>5</sup>                                                         | 4.92                      | 100    | 11.0   | 3.0   | 687                 | 69                             |
| 10.0      | 0.7                 | 5.7       | 5.7 | 1.0 x 10 <sup>6</sup>                                                          | 3.57                      | 82     | 10.0   | 2.7   | 510                 | 51                             |

#### 32D5351

| DATA RATE<br>(Mbit/s) | DAMPING<br>FACTOR,ζ | LOCK TIME  | ωnt | $\begin{array}{c} \text{BANDWIDTH} \\ \omega n \left( \frac{\text{rad}}{\text{sec}} \right) \end{array}$ | EXTERNAL COMPONENT VALUES |        |        |       |                     |                     |  |
|-----------------------|---------------------|------------|-----|----------------------------------------------------------------------------------------------------------|---------------------------|--------|--------|-------|---------------------|---------------------|--|
|                       |                     | t max (μs) |     |                                                                                                          | RR(KΩ)                    | Cd(pF) | Rd(KΩ) | R(KΩ) | C <sub>1 (pF)</sub> | с <sub>2 (рF)</sub> |  |
| 10.0                  | 0.7                 | 5.7        | 5.7 | 1.0 x 10 <sup>6</sup>                                                                                    | 5.85                      | 100    | 10.0   | 3.94  | 356                 | 36                  |  |
| 15.0                  | 0.7                 | 3.8        | 5.7 | 1.5 x 10 <sup>6</sup>                                                                                    | 3.32                      | 100    | 6.49   | 2.46  | 379                 | 38                  |  |

| EWP    | ď | 1  | 32 |   | SOFT/HARD |
|--------|---|----|----|---|-----------|
| WG     | d | 2  | 31 | 5 | PCS       |
| VPA    | d | 3  | 30 |   | WD        |
| SDO    | d | 4  | 29 |   | VPD       |
| RD     | d | 5  | 28 |   | N/C       |
| RG     | d | 6  | 27 |   | XTAL2     |
| SDS    | d | 7  | 26 |   | XTAL1     |
| EPD    | ď | 8  | 25 |   | DGND      |
| VCO IN | d | 9  | 24 |   | RRC       |
| PD OUT | d | 10 | 23 | ] | WCLK      |
| AGND   | d | 11 | 22 |   | NRZ       |
| RS     | d | 12 | 21 | ] | AMD       |
| RF     | d | 13 | 20 |   | WSL       |
| IREF   | d | 14 | 19 | ] | WSD       |
| WS0    | d | 15 | 18 | ] | WS1       |
| DRD    | þ | 16 | 17 | ] | VCO CLK   |



#### 32 LEAD SOW, DIP

#### 28 Pin PLCC

PCS FEWC

2 1

28 27 26

25 XTAL2

24 XTAL1

22 | RRC

21 WCLK

19 AMD

23

20 NRZ

DGND

NOTE: Does not include the following pins which are available on the 32-Pin packages

SD0

RG

SDS

VCO IN

5

6

П7

EPD

 SOFT/HARD (internally pulled up high) So must be used in soft sector applications only.


TYPICAL SSI 32D535/5351 APPLICATION

0790

# Data Synchronizer Family Application Notes

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

### **APPLICATION OF THE SSI 32D5362**

#### 15 Mbit/s Soft Sector Example

For a data rate of 15 Mbit/s the SSI 32D5362 requires a serial resonant crystal of three times the data rate or 45 MHz. In the Soft Sector mode the PLL locking sequence allows the VCO to be within a determined amount of error after 16 x '3T' (100) bit groups. At 15Mbit/s each data bit cell time, TVCO, is equal to 44.4 ns. This results in:

 $tmax = (16) (3) (44.4 \text{ ns}) = 2.1 \mu \text{s}$ 

Therefore, the PLL has 2.1  $\mu$ s to settle to within an acceptable amount of error before tracking and decoding data. Because the SSI 32D536 employs a zero phase restart technique, the initial phase error is less than 16% TORC (1.0rad) or:

Δθe < (0.16)(66.7 ns) Δθe < 10.7 ns

In general, it is desirable to have the loop damping factor " $\zeta$ " between 0.5 and 1.0 during acquisition. For a high gain, second-order loop this results in minimal noise bandwidth. For this example we will let  $\zeta = 0.7$ .



SSI 32D5362 BLOCK DIAGRAM

# Data Synchronizer Family Application Notes

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362

As shown in Figure 2, with  $\zeta = 0.7$ , our initial transient phase error will be at most 22% of its original value at  $\omega nt = 2.3$ , 7.5% at  $\omega nt = 4.0$ , etc. For this example we want the final phase error to be less than 15% of its original level. This results in a  $\omega nt$  between 3 and 4. To simplify the results, let  $\omega nt = 3.2$ . This results in a maximum final phase error of 1.6 ns.

Now,

 $\omega nt = 3.2$ and tmax = 2.1 µs  $\therefore \omega n = 1.5 \cdot 10^6 \text{ rad/s}$ with  $\zeta = 0.7$ 

Since we are evaluating the loop response during acquisition to the '3T' preamble, N = 0.33.

Now we have all the information to calculate the loop filter component values.

$$RR = 3873\Omega$$
  

$$\omega n = 1.5 \cdot 10^{6} \text{ rad/s}$$
  

$$\zeta = 0.7$$
  

$$KD(typ) = 0.57/(RR+530) = 1.3 \cdot 10^{-4} \text{ A/rad}$$
  

$$KVCO(typ) = \frac{0.20(2\pi)}{2T0} = 2.83 \times 10^{7}$$
  

$$N = 0.33$$

which results in:

$$R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO} = 1729 \Omega \qquad C_1 = \frac{N \cdot KD \cdot KVCO}{\omega n^2} = 540 pF \qquad C_2 = \frac{C_1}{10} = 54 pF$$
or,
PD OUT O
FINITIAN OF FINITIAN OF VCO IN
$$540 pF = \frac{1}{1729\Omega} = \frac{54 pF}{1729\Omega}$$

This loop filter configuration and its component values should be considered a starting point. The final value of ωn depends on the system requirements and can certainly be optimized for a specific application. In the following table we have listed some suggested external component values for two common data rates:

| DATA RATE | DAMPING   | LOCK TIME | ant | BANDWIDTH                                 | EXT    | ERNAL COM | PONENT VAL          | UES                 |
|-----------|-----------|-----------|-----|-------------------------------------------|--------|-----------|---------------------|---------------------|
| (Mbit/s)  | FACTOR, ζ | tmax (µs) | wn  | $\omega n \left( \frac{rau}{sec} \right)$ | RR(kΩ) | R(Ω)      | C <sub>1</sub> (pF) | C <sub>2</sub> (pF) |
| 10        | 0.7       | 3.2       | 3.2 | 1.0 x 10 <sup>6</sup>                     | 6.96   | 2957      | 470                 | 47                  |
| 15        | 0.7       | 2.1       | 3.2 | 1.5 x 10 <sup>6</sup>                     | 3.87   | 1729      | 540                 | 54                  |



SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362



FIGURE 5: Typical Application

4

0790

4-181

# Data Synchronizer Family Application Notes

SSI 32D5321/5322 SSI 32D535/5351 SSI 32D5362



#### LAYOUT CONSIDERATIONS

As with other high frequency devices the SSI 32D5362 requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended, along with supply bypassing to separate the SSI 32D5362 and associated circuitry, from other circuits on the PCB. It is also recommended that an inductor ( $0.3 \mu$ H) be placed in series with the analog supply which supports the VCO circuitry (VPA1, Pin 23). This additional filtering has been shown effective in eliminating VCO jitter, which can degrade window margin performance.

### TEST POINTS

The SSI 32D5362 provides three (3) test points which can be utilized to evaluate window margin characteristics.

- (a) DRD, delayed read data the positive edges represent the data bit position
- (b) VCO REF, the VCO reference which represents the input to the Phase Detector, synchronizer, and 1,7 decoder

(c) VCO CLK, the VCO clock output which represents the output of the VCO The following figure describes the relationship between the various test points:



**FIGURE 6: Test Point Relationships** 

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457



ALC: NO

# HDD HEAD POSITIONING



# SSI 32H101 Differential Amplifier

July, 1990

### DESCRIPTION

The SSI 32H101 is a two stage differential amplifier applicable for use as a preamplifier for the magnetic servo head circuit of Winchester technology disk drives.

silicon systems\*

### FEATURES

- Very narrow gain range
- 30 MHz bandwidth
- Electrically characterized at two power supply voltages: IBM Model 3340 compatible (8.3V) and standard OEM industry compatible (10V)
- Mechanically compatible with Model 3348 type head arm assembly
- SSI 32H1012 available to operate with a 12V power supply
- Packages include 8-pin DIP or SON

### **BLOCK DIAGRAM**



### PIN DIAGRAM



#### 8-Pin PDIP, SON

Note : Pin must be left open and not connected to any circuit etch.

CAUTION: Use handling procedures necessary for a static sensitive component.

# SSI 32H101 Differential Amplifier

# **ELECTRICAL CHARACTERISTICS**

TA = 25 °C, (Vcc-VEE) = 8.3 to 10V ±10% (12V ±10% for 101-2)

### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                        | RATING     | UNIT |
|----------------------------------|------------|------|
| Power Supply Voltage (Vcc - VEE) | 12         | V    |
| SSI 32H1012                      | 14         | V    |
| Differential Input Voltage       | ±1         | V    |
| Storage Temperature Range        | -65 to 150 | °C   |
| Operating Temperature Range      | 0 to 70    | °C   |

### **DC ELECTRICAL CHARACTERISTICS**

| PARAMETER                          | CONDITIONS                                     | MIN | NOM  | MAX  | UNITS |
|------------------------------------|------------------------------------------------|-----|------|------|-------|
| Gain (differential)                | Rp = 130Ω                                      | 77  | 93   | 110  |       |
| Bandwidth (3dB)                    | VIN = 2 mVpp                                   | 10  | 20   |      | MHz   |
| Input Resistance                   |                                                | 750 |      | 1200 | Ω     |
| Input Capacitance                  |                                                |     | 3    |      | pF    |
| Input Dynamic Range (Differential) | RL = 130Ω                                      | 3   |      |      | mVpp  |
| Power Supply Current               | (Vcc - VEE) = 9.15V                            |     | 26   | 35   | mA    |
|                                    | (Vcc - VEE) = 11V                              |     | 30   | 40   | mA    |
|                                    | (Vcc - VEE) = 13.2V (32H101A-2)                | a   | 35   | 45   | mA    |
| Output Offset (Differential)       | Rs = 0, R∟ = 130Ω                              |     |      | 600  | mV    |
| Equivalent Input Noise             | $Rs = 0$ , $RL = 130\Omega$ , $BW = 4 MHz$     |     | 8    | 14   | μV    |
| PSRR, Input Referred               | Rs = 0, f ≤ 5 MHz                              | 50  | 65   |      | dB    |
| Gain Sensitivity (Supply)          | $\Delta$ (Vcc - VEE) = ±10%, RL = 130 $\Omega$ |     | ±1.3 |      | %     |
| Gain Sensitivity (Temp.)           | TA = 25 °C to 70 °C, RL = $130\Omega$          |     | -0.2 |      | %/°C  |
| CMRR, Input Referred               | f ≤ 5 MHz                                      | 55  | 70   |      | dB    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                  | CONDITIONS   | MIN  | NOM  | MAX  | UNITS |
|----------------------------|--------------|------|------|------|-------|
| Supply Voltage (Vcc - VEE) |              | 7.45 | 8.3  | 9.15 | V     |
|                            |              | 9.0  | 10.0 | 11.0 | V     |
|                            | 32H1012 only | 10.8 | 12.0 | 13.2 | V     |
| Input Signal VIN           |              |      | 2    |      | mVpp  |
| Ambient Temp. Ta           |              | 0    |      | 70   | C     |

# SSI 32H101 Differential Amplifier

### **APPLICATIONS INFORMATION**

### **CONNECTION DIAGRAM**



#### **RECOMMENDED LOAD CONDITIONS**

- 1. Input must be AC coupled
- 2. Cc's are AC coupling capacitors
- RL's are DC bias and termination resistors (recommended 130Ω)
- 4. REQ represents equivalent load resistance
- 5. For gain calculations  $RP = \frac{RL \cdot REQ}{RL + REQ}$
- 6. Differential gain = 0.72 R<sub>P</sub> ( $\pm$  18%) (R<sub>P</sub> in  $\Omega$ )
- Ceramic capacitors (0.1 μF) are recommended for good power supply noise filtering

### **ORDERING INFORMATION**

| PART DESCRIPTION                   | ORDERING NUMBER | PACKAGE MARK |
|------------------------------------|-----------------|--------------|
| SSI 32H101 Differential Amplifier  |                 |              |
| 8-Pin PDIP                         | SSI 32H101-CP   | 32H101-CP    |
| 8-Pin SON                          | SSI 32H101-N    | H101         |
| SSI 32H1012 Differential Amplifier |                 |              |
| 8-Pin PDIP                         | SSI 32H1012-P   | 32H1012-P    |
| 8-Pin SON                          | SSI 32H1012-N   | H1012        |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

# Notes:

# SSI 32H116A Differential Amplifier

July, 1990

silicon systems\*

### **DESCRIPTION**

The SSI 32H116A is a high performance differential amplifier applicable for use as a preamplifier for the magnetic servo thin film head in Winchester disk drives.

# FEATURES

- Narrow gain range
- 50 MHz bandwidth
- IBM 3370/3380-compatible performance
- Operates on either IBM-compatible voltages (8.3V) or OEM-compatible (10V)
- Packages include 8-pin CERDIP, Plastic DIP or SON and custom 10-pin flatpack
- SSI 32H1162 available to operate with a 12V power supply





#### **PIN DIAGRAM**



8-Pin PDIP, SON

CAUTION: Use handling procedures necessary for a static sensitive component.

# SSI 32H116A Differential Amplifier

### **ELECTRICAL CHARACTERISTICS**

Tj = 15 °C to 125 °C, (VCC-VEE) = 7.9V to 10.5V (to 13.2V for 32H1162)

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                           | RATING               | UNIT |
|-------------------------------------|----------------------|------|
| Power Supply Voltage (VCC-VEE)      | 12                   | V    |
| SSI 32H1162                         | 14                   | V    |
| Differential Input Voltage          | ±1                   | V    |
| Storage Temperature Range           | -65 to 150           | °C   |
| Operating Ambient Temperature (TA)  | 15 to 60             | °C   |
| Operating Junction Temperature (TJ) | 15 to 125            | °C   |
| Output Voltage                      | VCC -2.0 to VCC +0.4 | V    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                | CONDITIONS       | MIN  | NOM  | МАХ  | UNIT |
|--------------------------|------------------|------|------|------|------|
| Supply Voltage (VCC-VEE) |                  | 7.45 | 8.3  | 9.15 | V    |
|                          |                  | 9.0  | 10.0 | 11.0 | V    |
|                          | SSI 32H1162 only | 10.8 | 12.0 | 13.2 | v    |
| Input Signal Vin         |                  |      | 1    |      | mVpp |
| Ambient Temp TA          |                  | +15  |      | +65  | °C   |

### DC ELECTRICAL CHARACTERISTICS

(Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                                      | CONDITIONS                            | MIN | NOM   | MAX  | UNIT   |
|------------------------------------------------|---------------------------------------|-----|-------|------|--------|
| Gain (Differential)                            | Vin = 1mVpp,<br>Ta = 25 °C, f = 1 MHz | 200 | 250   | 310  | mV/mV  |
| Bandwidth (3dB)                                | Vin = 1mVpp, CL = 15 pF               | 20  | 50    |      | MHz    |
| Gain Sensitivity (Supply)                      |                                       |     |       | 1.0  | %/V    |
| Gain Sensitivity (Temp.)                       | 15 °C < Ta < 55 °C                    |     | -0.16 |      | %/C    |
| Input Noise Voltage                            | Input Referred, Rs = 0                |     | 0.7   | 0.94 | nV/√Hz |
| Input Capacitance (Differential)               | Vin = 0, f = 5 MHz                    |     | 40    | 60   | pF     |
| Input Resistance (Differential)                |                                       |     | 200   |      | Ω      |
| Common Mode<br>Rejection Ratio Input Referred  | Vin = 100 mVpp, f = 1 MHz             | 60  | 70    |      | dB     |
| Power Supply<br>Rejection Ratio Input Referred | VEE + 100 mVpp, f = 1 MHz             | 46  | 52    |      | dB     |

### DC ELECTRICAL CHARACTERISTICS (Continued)

(Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                               | CONDITIONS                                                                              | MIN      | NOM      | MAX     | UNIT |
|-----------------------------------------|-----------------------------------------------------------------------------------------|----------|----------|---------|------|
| Input Dynamic<br>Range (Differential)   | AC input voltage where<br>gain falls to 90% of its small<br>signal gain value, f = 5MHz | ±0.75    |          |         | mV   |
| Output Offset<br>Voltage (Differential) | Vin = 0                                                                                 | -400     |          | +400    | mV   |
| Output Voltage (Common Mode)            | Inputs shorted together and<br>Outputs shorted together                                 | VCC-0.45 | VCC-0.6  | VCC-1.0 | v    |
| Single Ended Output Capacitance         |                                                                                         |          |          | 10      | pF   |
| Power Supply Current                    | VCC-VEE = 9.15V                                                                         |          | 28       | 40      | mA   |
|                                         | VCC-VEE = 11V                                                                           |          | 29       | 42      | mA   |
|                                         | VCC-VEE = 13.2V, 32H1162 only                                                           |          | 39       | 50      | mA   |
| Input DC Voltage                        | Common Mode                                                                             |          | VEE +2.6 |         | v    |
| Input Resistance                        | Common Mode                                                                             |          | 80       |         | Ω    |

# **APPLICATIONS INFORMATION**

### **CONNECTION DIAGRAM**



### **RECOMMENDED LOAD CONDITIONS**

- 1. Input is directly coupled to the head
- 2. Cc's are AC coupling capacitors
- 3. RL's are DC bias and termination resistors,  $100\Omega$  recommended
- 4. REQ. represents equivalent load resistance
- 5. Ceramic capacitors  $(0.1 \, \mu F)$  are recommended for good power supply noise filtering

# SSI 32H116A Differential Amplifier

### **PACKAGE PIN DESIGNATIONS**

(TOP VIEW)



IU-FIII Flatpack

NOTE : Pin must be left open and not connected to any circuit etch.

### **ORDERING INFORMATION**

| PART DESCRIPTION                   | ORDERING NUMBER | PACKAGE MARK |
|------------------------------------|-----------------|--------------|
| SSI 32H116A Differential Amplifier |                 |              |
| 10-Pin Flatpack                    | SSI 32H116A-CF  | H116A-F      |
| 8-Pin SON                          | SSI 32H116A-CN  | H116A        |
| 8-Pin PDIP                         | SSI 32H116A-CP  | 32H116A-CP   |
| SSI 32H1162A                       |                 |              |
| 10-Pin Flatpack                    | SSI 32H1162A-CF | H1162A-F     |
| 8-Pin SON                          | SSI 32H1162A-N  | H1162A       |
| 8-Pin PDIP                         | SSI 32H1162A-CP | 32H1162A-CP  |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

July, 1990

### DESCRIPTION

The SSI 32H523R Read/Write device is a bipolar monolithic integrated circuit designed for use with a two terminal thin film recording head. It provides a low noise read amplifier and write current control. In its servo application, the device will be used in write mode once then switched permanently to read mode. Data protection is provided in both write and read modes to guarantee servo data security. Power supply fault protection is effective in both write and read modes while head short circuit protection is provided in write mode. Further data security can be provided in read mode by removing the write current source voltage. It requires +5V and +12V power supplies and is available in a 14-pin SON surface mount package. Internal 1000 $\Omega$  damping resistors are provided.

# **FEATURES**

- High performance: ٠
  - Read mode gain = 250 V/V Input noise = 1.0 nV/ $\sqrt{Hz}$  max. Input capacitance = 45 pF max. Write current range = 10 mA to 40 mA Head voltage swing = 3.4 Vpp min. Write current rise time = 13 nsec
- Highest level of data security provided
- Power supply fault protection
- . Head to ground short circuit protection
- +5V, +12V power supplies



### **PIN DIAGRAM**



#### 14-PIN SON



### **CIRCUIT OPERATION**

The SSI 32H523R provides write drive or read amplification. Mode control is accomplished with pins WDM, Write Data Mode, and  $R/\overline{W}$ , as shown in Table 1. An internal resistor pullup on  $R/\overline{W}$  will force the device into a non-writing condition if the line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32H523R as a differential current switch. The WDM pin state determines whether write current transitions are controlled by a single-ended TTL input, WDI, or by differential (ECL-like) inputs, WDI and WDI. With WDM open, write current is toggled between the X and Y direction of the head on each high to low transition on pin WDI, Write Data Input. A preceding read operation initializes the Write Data Flip-Flop (WDFF) to pass write current in the X-direction of the head.

With WDM grounded the head current direction is controlled by differential inputs WDI and WDI. For (WDI - WDI) > 200mV the current is in the X-direction.

The magnitude of the write current (0-pk) given by:

$$W = \frac{VWC}{BWC}$$

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is programmed by an external resistor Rwc, connected from pin WC to ground. The actual head current lx, y is given by:

lx, y = 
$$\frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, andRd = damping resistance. Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. In addition a head to ground short circuit protection circuit will shut off the write driver and current to prevent excessive current and power dissipation. Triggering of this feature occurs when the DC voltage at either HDX or HDY is less than  $2.0V \pm 15\%$  in write mode

#### READ MODE

The read mode configures the SSI 32H523R as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY outputs are open collectors.

In read mode, the write data channel is powered down to reduce power consumption. Note that in write mode, the read amplifier is deactivated and will not pull any current from the load resistor.

For maximum data security in read mode VCC2 is left open or grounded. This eliminates the voltage source for write current.

#### TABLE 1: Mode Select

| WDM  | R/₩ | MODE                        |
|------|-----|-----------------------------|
| GND  | 0   | Write<br>Differential input |
| OPEN | 0   | Write<br>Single-ended input |
| x    | 1   | Read                        |

### **PIN DESCRIPTIONS**

| NAME     | TYPE | DESCRIPTION                                                                                                                                                            |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/₩      | 1    | Read/Write: a high level selects Read mode                                                                                                                             |
| WDI, WDI | 1    | Write Data In: toggles the direction of the head current                                                                                                               |
| HDX, HDY | I/O  | X, Y Head Connections: current in the X-direction flows into the X-port                                                                                                |
| RDX, RDY | 0    | X, Y Read Data: differential read data output                                                                                                                          |
| WC       | -    | Write Current: used to set the magnitude of the write current                                                                                                          |
| WDM      | I    | Write Data Mode: Ground this pin for direct differential input using both WDI and WDI, leave open to select TTL input using WDI and the internal Write Data Flip-Flop. |
| VCC1     | -    | +5V logic circuit supply                                                                                                                                               |
| VDD      | -    | +12V supply for read                                                                                                                                                   |
| VCC2     |      | +5V power supply for write current drivers (see note)                                                                                                                  |
| GND      | -    | Ground                                                                                                                                                                 |

Note: To ensure maximum data integrity in write-once servo applications, this pin should be left open or shorted to ground after writing servo information.

# **ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                           | SYMBOL  | VALUE             | UNITS |
|-------------------------------------|---------|-------------------|-------|
| DC Supply Voltage                   | VDD     | -0.3 to +14       | VDC   |
|                                     | VCC1, 2 | -0.3 to +7        | VDC   |
| Write Current                       | lw      | 60                | mA    |
| Digital Input Voltage               | Vin     | -0.3 to VCC1 +0.3 | VDC   |
| Head Port Voltage                   | VH      | -0.3 to VCC2 +0.3 | VDC   |
| RDX, RDY Output Current             | ю       | -10               | mA    |
| Storage Temperature                 | Tstg    | -65 to +150       | °C    |
| Package Temperature (20 sec Reflow) |         | 215               | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                      |                | SYMBOL | VALUE     | UNITS |
|--------------------------------|----------------|--------|-----------|-------|
| DC Supply Voltage              | Read Mode      | VDD    | 12 ± 10%  | VDC   |
|                                |                | VCC1   | 5 ± 10%   | VDC   |
|                                | Write Mode     | VDD    | 12 ± 5%   | VDC   |
|                                |                | VCC1   | 5 ± 5%    | VDC   |
|                                | and the second | VCC2   | 5 ± 5%    | VDC   |
| Output Pullup Resistors (to    | VCC1)          | RL     | 100       | Ω     |
| Ambient Temperature            | Read Mode      | TAR    | 0 - 70    | °C    |
|                                | Write Mode     | TAW    | 20 - 43   | °C    |
| Operating Junction Temperature |                | Tj     | 0 to +135 | °C    |

DC CHARACTERISTICS (Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                                                                                                                                                                                                                          |               | CONDITIONS                         | MIN                | NOM            | МАХ             | UNITS |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------|--------------------|----------------|-----------------|-------|
| VDD Supply Current                                                                                                                                                                                                                 |               | Read Mode                          |                    |                | 26              | mA    |
|                                                                                                                                                                                                                                    |               | Write Mode                         | - 1 <b>-</b> 1 - 1 | <b>-</b> 1, *  | 12              | mA    |
| VCC1 Supply Current                                                                                                                                                                                                                |               | Read Mode                          | -                  | -              | 35              | mA    |
|                                                                                                                                                                                                                                    |               | Write Mode                         | -                  | -              | 30              | mA    |
| VCC2 Supply Current                                                                                                                                                                                                                |               | Read Mode, see Note 1              |                    |                | 7               | mA    |
|                                                                                                                                                                                                                                    |               | Write Mode                         | -                  | -              | 19 + lw         | mA    |
| Power Dissipation (Tj =                                                                                                                                                                                                            | = +135°C)     | Read Mode, VCC2 = 0                | -                  |                | 500             | mW    |
| an an an Araba an Ar<br>Araba an Araba an Arab |               | Write Mode: Iw = 40mA              | -                  | 8 4 <b>-</b> 1 | 500             | mW    |
| Input Low Voltage (VIL)                                                                                                                                                                                                            |               | Includes WDI w/WDM = open          | -                  | -              | 0.8             | VDC   |
| Input High Voltage (VIH)                                                                                                                                                                                                           |               | Includes WDI w/WDM = open          | 2.0                | -              | -               | VDC   |
| Input Low Current (IIL)                                                                                                                                                                                                            |               | VIL = 0.8v                         | -0.4               | -              |                 | mA    |
| Input High Current (IHL                                                                                                                                                                                                            | )             | VIH = 2.0v                         | -                  |                | 100             | μA    |
| Input Voltage (WDI, W                                                                                                                                                                                                              | DI)           | WDM = GND                          | 3.0                |                | VCC1            | VDC   |
| Differential Input Voltag                                                                                                                                                                                                          | ge (WDI, WDI) | WDM = GND                          | 200                | -              | - <sup>21</sup> | mVDC  |
| VDD Fault Voltage                                                                                                                                                                                                                  |               |                                    | 8.5                | -              | 10.0            | VDC   |
| VCC1 Fault Voltage                                                                                                                                                                                                                 |               |                                    | 3.5                | - ,            | 4.1             | VDC   |
| Head Current<br>(HDX, HDY)                                                                                                                                                                                                         | Write Mode    | 0 ≤ VDD ≤ 8.5V<br>0 ≤ VCC1 ≤ 3.5V  | -200               | -              | +200            | μA    |
| an a                                                                                                                                                                                           | Write Mode    | VCC2 = open or ground              | -200               | -              | +200            | μA    |
|                                                                                                                                                                                                                                    | Read Mode     | 0 ≤ VCC1 ≤ 5.5V<br>0 ≤ VDD ≤ 13.2V | -200               | -              | +200            | μA    |

Note 1: If VCC2 is at ground or open this current is zero.

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 15mA,  $Lh = 1.5\mu H$ ,  $Rh = 30\Omega$  f(DATA) = 5MHz, and +20°C < Tj < + 135°C

| PARAMETER                       | CONDITIONS | MIN. | NOM       | МАХ  | UNITS |
|---------------------------------|------------|------|-----------|------|-------|
| WC Pin Voltage (Vwc)            |            | -    | 1.65 ± 5% | -    | v     |
| Differential Head Voltage Swing |            | 3.4  | -         | -    | Vpp   |
| Differential Output Capacitance |            | -    | -         | 25   | pF    |
| Differential Output Resistance  |            | 800  | 1000      | 1400 | Ω     |
| Write Current Range             |            | 10   | -         | 40   | mA    |

#### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply, CL (RDX, RDY) < 20pF

| PARAMETER                      |      | CONDITIONS                                                                            | MIN  | NOM   | MAX  | UNITS  |
|--------------------------------|------|---------------------------------------------------------------------------------------|------|-------|------|--------|
| Differential Voltage Gain      |      | Vin=1mVpp @1MHz, T <sub>A</sub> = 25°C                                                | 200  | 250   | 300  | V/V    |
| Gain Sensitivity               |      | 15°C < Ta < 55°C                                                                      | -    | -0.16 | -    | %/°C   |
| Bandwidth                      | -1dB | Zs <5Ω, Vin = 1mVpp @ 300kHz                                                          | 10   | 20    | -    | MHz    |
|                                | -3dB | Zs <5Ω, Vin = 1mVpp @ 300kHz                                                          | 20   | 45    | -    | MHz    |
| Input Noise Voltage            |      | BW=15MHz, Lh=0 μH, R =0Ω                                                              | -    | 0.7   | 1.0  | nV/√Hz |
| Differential Input Capacitance |      | Vin = 1mVpp, f = 5MHz                                                                 | -    | 40    | 45   | рF     |
| Differential Input Resistance  |      | Vin = 1mVpp, f = 5MHz                                                                 | 460  | 750   | 1.4K | Ω      |
| Dynamic Range                  |      | AC input voltage where gain falls<br>to 90% of its small signal gain<br>value, f=5MHz | ±2   | -     | -    | mV     |
| Common Mode Rejection Ratio    | c    | Vin = 0VDC+100mVpp @ 5MHz                                                             | 54   | -     | -    | dB     |
| Power Supply Rejection Ratio   |      | 100m Vpp @ 5MHz on VDD,<br>100m Vpp @ 5MHz on VCC1                                    | 54   | -     | -    | dB     |
| Output Offset Voltage          |      | Vin = 0V                                                                              | -600 | -     | +600 | mV     |
| Output Voltage (Common Mod     | e)   | Inputs shorted together, and outputs shorted together                                 | **   | -     | *    | VDC    |

\*VCC1 - 0.42 \*\*VCC1 - 1.0

#### SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 15mA, Lh = 0, Rh = 0, f(DATA) = 5MHz, and  $+20^{\circ}C < TA < +43^{\circ}C$ 

| PARAMETER                     | CONDITIONS                                                                                                       | MIN | МАХ        | UNITS |
|-------------------------------|------------------------------------------------------------------------------------------------------------------|-----|------------|-------|
| R/₩                           |                                                                                                                  |     | ,          |       |
| R/W to Write Mode             | Delay to 90% of write current                                                                                    | -   | 0.6        | μs    |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current                          | -   | 0.6        | μs    |
| Head Current                  | and the second | · . |            |       |
| Prop. Delay - TD1             | From 50 % points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                                                    | -   | 32         | ns    |
| Asymmetry                     | Input has 50 % duty cycle and<br>1ns rise/fall time, Lh=0μh, Rh=0Ω                                               | -   | - <b>1</b> | ns    |
| Rise/Fall Time                | 10% - 90% points, Lh=0µh, Rh=0 $\Omega$                                                                          | -   | 13         | ns    |



FIGURE 1: Write Mode Timing Diagram

PACKAGE PIN DESIGNATIONS

(TOP VIEW)





**FIGURE 2: Typical Application** 

FIGURE 3: 14-Pin SON

### **ORDERING INFORMATION**

| PART DESCRIPTON                 | ORDER NO.      | PKG. MARK  |
|---------------------------------|----------------|------------|
| SSI 32H523R Servo Read/Write IC | SSI 32H523R-CN | 32H523R-CN |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

5

# Notes:

silicon systems\*

SSI 32H566R Ferrite Single-Channel Servo Read/Write Device Preliminary Data

July, 1990

5

### DESCRIPTION

The SSI 32H566R Read/Write device is a bipolar monolithic integrated circuit designed for use with center-tapped ferrite recording heads. It provides a low noise read amplifier, write current control and data protection circuitry for a single channel. The SSI 32H566R provides internal 750 $\Omega$  damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode.

# FEATURES

- High performance:
  - Read mode gain = 150 V/V
  - Input noise =  $1.5 \text{nV}/\sqrt{\text{Hz}}$  max.
  - Input capacitance = 20 pF max.
  - Write current range = 10 mA to 40 mA
- Enhanced system write to read recovery time
- Power supply fault protection
- Designed for center-tapped ferrite heads
- Programmable write current source
- TTL compatible control signals
- +5V, +12V power supplies
- Socket compatible with the SSI 32H523R



### **BLOCK DIAGRAM**

### **PIN DIAGRAM**



CAUTION: Use handling procedures necessary for a static sensitive component.

### **CIRCUIT OPERATION**

The SSI 32H566R provides center-tapped ferrite head write drive or read amplification. Mode control is accomplished with pin R/W. Internal resistor pullups, provided on pin R/W, will force the device into a non-writing condition if a control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32H566R as a current switch. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI).

The magnitude of the write current (0-pk) is programmed by an external resistor RWC, connected from pin WC to ground and is given by:

where K is the Write Current Constant.

Note that actual head current Ix, y is given by:

$$lx, y = \frac{lw}{1 + Rh/Rd}$$

Where: Rh = Head resistance plus external wire resistance

Rd = Damping resistance

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing.

To reduce internal power dissipation, an optional external resistor, RCT, given by  $RCT \le 130\Omega \times 40$ /lw (lw in mA), is connected between pins VDD1 and VDD2. Otherwise connect pin VDD1 to VDD2.

To initialize the Write Data Flip Flop (WDFF) to pass current through the X-side of the head, pin WDI must be low when the previous read mode was commanded.

#### READ MODE

The read mode configures the SSI 32H566R as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY outputs are emitter followers. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent pulse detection circuitry.

| NAME     | TYPE    | DESCRIPTION                                                           |  |  |  |
|----------|---------|-----------------------------------------------------------------------|--|--|--|
| R/W      | · 1 · . | Read/Write - A high level selects Read Mode                           |  |  |  |
| WDI      | I       | WRITE DATA IN - Negative transition toggles direction of head current |  |  |  |
| HDX, HDY | I/O     | X,Y head connections                                                  |  |  |  |
| RDX, RDY | 0       | X, Y READ DATA - Differential read signal output                      |  |  |  |
| WC       | I       | WRITE CURRENT - Used to set the magnitude of the write current        |  |  |  |
| VCT      | 0       | VOLTAGE CENTER TAP - Voltage source for head center tap               |  |  |  |
| VCC      | -       | +5V                                                                   |  |  |  |
| VDD1     | -       | +12V                                                                  |  |  |  |
| VDD2     | -       | Positive power supply for the center-tap voltage source               |  |  |  |
| GND      | -       | GROUND                                                                |  |  |  |

#### **PIN DESCRIPTIONS**

### **ELECTRICAL CHARACTERISTICS**

#### **ABSOLUTE MAXIMUM RATINGS**

All voltages referenced to GND. Currents into device are positive. Maximum limits indicate when permanent device damage occurs. Continuous operation at these levels is not intended and should be limited to those conditions specified in the DC Operating Characteristics.

| PARAMETER |                                                        | RATING             | UNIT |
|-----------|--------------------------------------------------------|--------------------|------|
| VDD1      | DC Supply Voltage                                      | -0.3 to +14        | VDC  |
| VDD2      | DC Supply Voltage                                      | -0.3 to +14        | VDC  |
| VCC       | DC Supply Voltage                                      | -0.3 to +7         | VDC  |
| Vin       | Digital Input Voltage Range                            | -0.3 to VCC + 0.3  | VDC  |
| νн        | Head Port Voltage Range                                | -0.3 to VDD1 + 0.3 | VDC  |
| lw        | Write Current (0-pk)                                   | 60                 | mA   |
|           | RDX, RDY (lo) Output Current                           | -10                | mA   |
|           | VCT Output Current                                     | -60                | mA   |
| Tstg      | Storage Temperature Range                              | -65 to 150         | °C   |
|           | Lead Temperature PDIP,<br>Flat Pack (10 sec Soldering) | 260                | °C   |
|           | Package Temperature PLCC,<br>SO (20 sec Reflow)        | 215                | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARA    | METER                                                                                                  | CONDITIONS | MIN  | NOM  | МАХ  | UNIT |  |
|---------|--------------------------------------------------------------------------------------------------------|------------|------|------|------|------|--|
| VDD1    | DC Supply Voltage                                                                                      |            | 10.8 | 12.0 | 13.2 | VDC  |  |
| VCC     | DC Supply Voltage                                                                                      |            | 4.5  | 5.0  | 5.5  | VDC  |  |
| Lh      | Head Inductance                                                                                        |            |      |      | 15   | μH   |  |
| RCT*    | RCT Resistor                                                                                           | lw = 40 mA | 123  | 130  | 137  | Ω    |  |
| lw      | Write Current (0-pk)                                                                                   |            | 10   |      | 40   | mA   |  |
| Тј      | Junction Temperature<br>Range                                                                          |            | +25  |      | +135 | °C   |  |
| *For Iw | *For Iw = 40 mA. At other Iw levels refer to Applications Information that follows this specification. |            |      |      |      |      |  |

### DC CHARACTERISTICS (Recommended operating conditions apply unless otherwise specified.)

#### **POWER SUPPLY**

| PARAMETER                       | CONDITIONS                                         | MIN | NOM | МАХ   | UNIT |  |  |
|---------------------------------|----------------------------------------------------|-----|-----|-------|------|--|--|
| VCC Supply Current              |                                                    |     |     |       |      |  |  |
| Read                            | Read Mode                                          |     |     | 13    | mA   |  |  |
| Write                           | Write Mode                                         |     |     | 25    | mA   |  |  |
| VDD Supply Current (sum of VDD  | 1 and VDD2)                                        |     |     |       |      |  |  |
| Read                            | Read Mode                                          |     |     | 33    | mA   |  |  |
| Write                           | Write Mode                                         |     |     | 10+lw | mA   |  |  |
| Power Dissipation (Tj = +135°C) |                                                    |     |     |       |      |  |  |
| Read                            | Read Mode                                          |     |     | 500   | mW   |  |  |
| Write                           | Write Mode, $Iw = 40 \text{ mA}$ , RCT = $0\Omega$ |     |     | 700   | mW   |  |  |
|                                 | Write Mode, Iw = 40 mA, RCT = $130\Omega$          |     |     | 500   | mW   |  |  |

### DIGITAL I/O

| PARA | METER              | CONDITIONS | MIN  | NOM | МАХ | UNIT |
|------|--------------------|------------|------|-----|-----|------|
| VIL  | Input Low Voltage  |            |      |     | 0.8 | VDC  |
| VIH  | Input High Voltage |            | 2.0  |     |     | VDC  |
| IIL  | Input Low Current  | VIL = 0.8V | -0.4 |     |     | mA   |
| IIH  | Input High Current | VIH = 2.0V |      |     | 100 | μA   |

### WRITE MODE

| PARAMETER                      | CONDITIONS                                                     | MIN   | NOM  | МАХ   | UNIT  |
|--------------------------------|----------------------------------------------------------------|-------|------|-------|-------|
| VCT Center Tap Voltage         | Write Mode                                                     |       | 6.7  |       | VDC   |
| Head Current (per side)        | Write Mode,<br>$0 \le VCC \le 3.7V$ ,<br>$0 \le VDD1 \le 8.7V$ | -200  |      | 200   | μA    |
| Write Current Range            |                                                                | 10    |      | 40    | mA    |
| Write Current Constant "K"     |                                                                | 2.375 |      | 2.625 | V     |
| lwc to Head Current Gain       |                                                                |       | 0.99 |       | mA/mA |
| RDX, RDY Output Offset Voltage | Write/Idle Mode                                                | -20   |      | +20   | mV    |

#### WRITE MODE (Continued)

| PARAMETER                              | CONDITIONS                       | MIN  | NOM | МАХ | UNIT |
|----------------------------------------|----------------------------------|------|-----|-----|------|
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                  |      | 5.3 |     | VDC  |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode | -100 |     | 100 | μA   |

#### **READ MODE**

| PARAMETER                     | CONDITIONS                                                          | MIN  | NOM | МАХ  | UNIT |
|-------------------------------|---------------------------------------------------------------------|------|-----|------|------|
| VCT Center Tap Voltage        | Read Mode                                                           |      | 4.0 |      | VDC  |
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200  | μA   |
| Input Bias Current (per side) |                                                                     |      |     | 45   | μΑ   |
| Output Offset Voltage         | Read Mode                                                           | -615 |     | +615 | mV   |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5  | VDC  |

### DYNAMIC CHARACTERISTICS AND TIMING

 $(lw = 35 \text{ mA}, Lh = 10 \mu\text{H}, Rd = 750\Omega, f(WDI) = 5 \text{ MHz}, CL(RDX, RDY) \le 20 \text{ pF}$ . Recommended operating conditions apply unless otherwise specified.)

### WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNIT  |
|-----------------------------------|------------|-----|-----|-----|-------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk) |
| Differential Output Capacitance   |            |     |     | 15  | pF    |
| Differential Output<br>Resistance |            | 600 |     | 960 | Ω     |

### **READ MODE**

| PARAMETER                                    | CONDITIONS                                                  | MIN | NOM | МАХ | UNIT |
|----------------------------------------------|-------------------------------------------------------------|-----|-----|-----|------|
| Differential Voltage Gain, $R_L = 100\Omega$ | Vin = 1 mVpp @ 300 KHz<br>ZL(RDX), ZL(RDY) = 1 KΩ           | 125 |     | 175 | V/V  |
| Dynamic Range                                | AC Input Voltage, Vi, @ 300 KHz<br>Where Gain Falls by 10%. | 2   |     |     | mVpp |

### READ MODE (Continued)

| PARAMETER                        | CONDITIONS                               | MIN  | NOM | МАХ  | UNIT   |
|----------------------------------|------------------------------------------|------|-----|------|--------|
| Bandwidth (-3dB)                 | Zs  < 5Ω, Vin = 1 mVpp                   | 30   |     |      | MHz    |
| Input Noise Voltage              | BW = 15 MHz,<br>Lh = 0, Rh = 0           |      |     | 1.5  | nV/√Hz |
| Differential Input Capacitance   | f = 5 MHz                                |      |     | 20   | pF     |
| Differential Input<br>Resistance | f = 5 MHz                                | 500  |     | 1000 | Ω      |
| Common Mode Rejection Ratio      | Vcm = VCT + 100 mVpp<br>@ 5 MHz          | 50   | )   |      | dB     |
| Power Supply Rejection Ratio     | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC | 45   |     |      | dB     |
| Single Ended Output Resistance   | f = 5 MHz                                |      |     | 30   | Ω      |
| Output Current                   | AC Coupled Load,<br>RDX to RDY           | ±2.1 |     |      | mA     |

### SWITCHING CHARACTERISTICS

| PARAMETER                                   | CONDITIONS                                                                                      | MIN | NOM | МАХ | UNIT                 |  |
|---------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|----------------------|--|
| R/W                                         |                                                                                                 |     |     |     |                      |  |
| $R/\overline{W}$ To Write Mode              | Delay to 90% of<br>Write Current                                                                |     |     | 1.0 | μs                   |  |
| R/W to Read Mode                            | Delay to 90% of<br>100 mV 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs                   |  |
| Head Current (Lh = $0\mu$ H, Rh = $0\Omega$ | )                                                                                               |     |     |     | ter an an the second |  |
| Prop Delay - TD1                            | From 50% points, WDI to I(x-y)                                                                  |     |     | 25  | ns                   |  |
| Asymmetry                                   | WDI has 50% duty cycle and 1 ns Rise/Fall Time                                                  | ·   |     | 2   | ns                   |  |
| Rise/Fall Time                              | 10% - 90% points                                                                                |     |     | 20  | ns                   |  |

### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

#### TABLE 3: KEY PARAMETERS UNDER WORST CASE INPUT NOISE CONDITIONS

| PARAMETER                             | Tj=25°C | Tj=125°C | UNIT   |
|---------------------------------------|---------|----------|--------|
| Inputs Noise Voltage (max.)           | 1.1     | 1.5      | nV/√Hz |
| Differential Input Resistance (min.)  | 850     | 1000     | Ω      |
| Differential Input Capacitance (max.) | 11.6    | 10.8     | pF     |

#### TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS

| PARAMETER                             | Tj=25°C | Tj=125°C | UNIT   |
|---------------------------------------|---------|----------|--------|
| Inputs Noise Voltage (max.)           | 0.92    | 1.2      | nV/√Hz |
| Differential Input Resistance (min.)  | 500     | 620      | Ω      |
| Differential Input Capacitance (max.) | 10.1    | 10.3     | pF     |



### NOTES

- 1. An external resistor, RCT, given by; RCT ≤ 130 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Limit DC current from RDX and RDY to 100  $\mu$ A and load capacitance to 20 pF.
- 3. The power bypassing capacitor must be located close to the device with its ground returned directly to device ground, with as short a path as possible.
- 4. To reduce ringing due to stray capacitance this resistor should be located close to the device. Where this is not desirable a series resistor can be used to buffer a long WC line.

#### **FIGURE 2: Typical Application**

### PACKAGE PIN DESIGNATIONS

(TOP VIEW)





THERMAL CHARACTERISTICS: Øja = 130 °C/W

# **ORDERING INFORMATION**

| PART DESCRIPTION                                           | ORDER NO.     | PKG. MARK |  |  |  |  |
|------------------------------------------------------------|---------------|-----------|--|--|--|--|
| SSI 32H566R Servo Ferrite Single Channel Read/Write Device |               |           |  |  |  |  |
| 14-Pin SON                                                 | SSI 32H566R-N | 32H566R-N |  |  |  |  |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

Notes:

# SSI 32H569 Servo Motor Driver

July, 1990

DESCRIPTION

The SSI 32H569 Servo Motor Driver is a bipolar device intended for use in Winchester disk drive head positioning systems employing linear or rotary voice coil motors. When used in conjunction with a position controller, such as the SSI 32H568 Servo Controller, and a position reference, such as the SSI 32H567 Servo Demodulator, the device allows the construction of a high performance, dedicated surface head positioning system.

silicon systems ®

The SSI 32H569 serves as a transconductance amplifier by driving 4 MOSFETs in an H-bridge configuration, performs motor current sensing and limits motor current and velocity. In its linear tracking mode, class B operation is guaranteed by crossover protection circuitry, which ensures that only one MOSFET in each leg of the H-bridge is active. The MOSFET drivers are disabled when motor velocity or current exceed externally programmable limits. In addition, automatic head retraction and spindle braking may be initiated by a low voltage condition or upon external command.

### FEATURES

- Predriver for linear and rotary voice coil motors
- Interfaces directly to MOSFET H-Bridge motor driver
- Class B linear mode and constant velocity retract mode
- Precision differential amplifier for motor current sensing
- Motor current and velocity limiting circuitry
- Automatic head retract and spindle braking signal on power failure
- External digital enable
- Servo loop parameters programmed with external components
- Advanced bipolar IC requires under 240 mW from 12V supply
- Available in 20-pin DIP or SO packaging

(Continued)



**BLOCK DIAGRAM** 

### PIN DIAGRAM



CAUTION: Use handling procedures necessary for a static sensitive component.

5-27

# SSI 32H569 Servo Motor Driver

### **DESCRIPTION** (Continued)

The SSI 32H569 is implemented in an advanced bipolar process and dissipates less than 240 mW from a 12V supply. The IC is available in 20-pin DIP and 20-pin SO packaging.

### **FUNCTIONAL DESCRIPTION**

(Refer to block diagram and typical application Fig.2)

The SSI 32H569 has two modes of operation, linear and retract. The retract mode is activated by a power supply failure or when the control signal EN is false. Otherwise the device operates in linear mode.

During linear operation, an acceleration signal from the servo controller is applied through amplifier A1, whose three connections are all available externally. RC components may be used to provide loop compensation at this stage. The ERR signal drives two precision amplifiers, each with a gain of 8.5. The first of these amplifiers is inverting, and is formed from opamp A4, an on-chip resistor divider and an off-chip complementary MOSFET pair. The second is non-inverting, and is formed in a similar manner from opamp A5. Feedback from the MOSFET drains, on sense inputs SE1 and SE3, allows the amplifiers gains to be established precisely. The voice coil motor and a series current sense resistor are connected between SE1 and SE3.

Crossover protection circuitry between the outputs of A4 and A5, and the external MOSFETs, ensures class B operation by allowing only one MOSFET in each leg of the H-bridge to be in conduction. The crossover separation threshold, illustrated in Figure 5, is the maximum drive on any MOSFET gate when the motor voltage changes sign. The crossover circuitry can also disable all MOSFETS simultaneously (to limit motor current or velocity) or apply a constant voltage across the motor (to retract the heads at a constant velocity).

Motor current is sensed by a small resistor placed in series with the motor. The voltage drop across this resistor is amplified by a differential amplifier with a gain of 4 (A2 and associated resistors), whose inputs are SE1 and SE2. The resulting voltage, SOUT, is proportional to motor current, and hence acceleration. This signal is externally fed back to A1, so that the signal ERR represents the difference between the desired acceleration (from the servo controller) and the actual motor acceleration. If SOUT is integrated, using opamp A3 and an external RC network, the resulting signal, VEL, is proportional to the motor velocity.

Both SOUT and VEL are connected to window comparators, which are used to detect excessive motor current or velocity. The comparator outputs disable the MOSFET drivers until the motor comes within limits again. The VLIM pin may be used to program the voltage limits for the window comparators. The maximum voltage excursion allowed about VREF is (VREF-VLIM). An on-chip resistor divider sets a default value for VLIM and if VLIM is connected to ground, the windowing is effectively disabled.

The SSI 32H569 has low voltage monitor circuitry that will detect a loss of voltage on the VREF, VCC or LOWV pins. The power supply pin, VCC, should be connected to the disk drive's spindle motor so that its stored rotational energy may be used to hold up VCC briefly during a power failure. LOWV is used to detect a system power supply failure. When a low voltage condition is detected, the MOSFET drivers switch from linear operation to retract mode. In this mode a constant voltage is applied across the motor which will cause the heads to move at a constant speed. A mechanical stop must be provided for the heads when they reach a safe location. The current limiting circuitry will disable the MOSFET drivers when motor current increases due to loss of the velocity-induced back EMF. An open collector output, BRK, which is active while the device is in retract mode, is provided for spindle motor braking. An external RC delay may be used to defer braking until the heads are retracted. For proper operation of the SSI 32H569, a pullup resistor on BRK is required even if the BRK output is not used.

An example of an entire servo path implemented with the SSI 32H569 and its companion devices, the SSI 32H567 and 32H568, is shown in Figure 10.



### FIGURE 2: Typical Application

Servo Motor Driver SSI 32H569

5-29
### **PIN DESCRIPTION**

### POWER

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                          |
|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC  | 20  |      | POSITIVE SUPPLY - 12V power supply. Usually taken from spindle motor<br>supply. Spindle motor stored energy permits head retraction during power<br>failure. If VCC falls below 9V, a forced head retraction occurs. |
| LOWV | 19  | 1    | LOW VOLTAGE - System 12V supply. If this input falls below 9V, a forced head retraction occurs.                                                                                                                      |
| VREF | 4   | I    | REFERENCE VOLTAGE - 5.4V input. All analog signals are referenced to this voltage. If VREF falls below 4.3V, a forced head retraction occurs.                                                                        |
| GND  | 10  |      | GROUND                                                                                                                                                                                                               |

### CONTROL

| NAME | PIN        | TYPE | DESCRIPTION                                                                                                                                                                                                   |  |  |
|------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ERR  | 1          | 0    | POSITION ERROR- Loop compensation amplifier output. This signal is<br>amplified by the MOSFET drivers and applied to the motor by an externa<br>MOSFET H-bridge, as follows:                                  |  |  |
|      |            |      | SE3-SE1 = 17(ERR-VREF)                                                                                                                                                                                        |  |  |
| ERR- | 2          | I    | POSITION ERROR INVERTING INPUT - Inverting input to the loop compensation amplifier.                                                                                                                          |  |  |
| ERR+ | 3          | I    | POSITION ERROR NON-INVERTING INPUT - Non-inverting input to the loop compensation amplifier.                                                                                                                  |  |  |
| SOUT | 5          | 0    | MOTOR CURRENT SENSE OUTPUT - This output provides a voltage<br>proportional to the voltage drop across the external current sense resistor,<br>as follows:                                                    |  |  |
|      | the second |      | SOUT-VREF=4(SE2-SE1)                                                                                                                                                                                          |  |  |
| VEL- | 6          | 1    | VELOCITY INVERTING INPUT - Inverting input to the velocity integrating<br>amplifier. The non-inverting input is connected internally to VREF.                                                                 |  |  |
| VEL  | 7          | 0    | VELOCITY OUTPUT - Output of the velocity integration amplifier. This signal is internally applied to a window comparator whose output limits motor drive current when the voltage at VEL exceeds a set limit. |  |  |
| BRK  | 8          | 0    | BRAKE OUTPUT - Active high, open collector output which may be used<br>to enable an external spindle motor braking transistor upon power failure<br>or deassertion of EN.                                     |  |  |
| VLIM | 11         | I    | LIMITING VOLTAGE - The voltage at this pin sets motor current and velocity limits. Limiting occurs when:                                                                                                      |  |  |
|      |            |      | SOUT-VREF >VREF-VLIM<br>or  VEL-VREF >VREF-VLIM.                                                                                                                                                              |  |  |
|      |            |      | An internal resistor divider establishes a default value that may be externally adjusted.                                                                                                                     |  |  |

### CONTROL (Continued)

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                  |
|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE2  | 14  | I    | MOTOR CURRENT SENSE INPUT - Non-inverting input to the current<br>sense differential amplifier. It should be connected to one side of an<br>external current sensing resistor in series with the motor. The inverting<br>input of the differential amplifier is connected internally to SE1. |
| EN   | 18  | 1    | ENABLE - Active high TTL compatible input enables linear tracking mode.<br>A low level will initiate a forced head retract.                                                                                                                                                                  |

### FET DRIVE

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE3  | 9   | I    | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the<br>non-inverting MOSFET driver amplifier. It is connected to one side of the<br>motor. The gain to this point is:                                                                                                                 |
|      |     | 4    | SE3-VREF = 8.5(ERR-VREF)                                                                                                                                                                                                                                                                          |
| OUTC | 12  | 0    | P-FET DRIVE (NON-INVERTING) - Drive signal for a P channel MOSFET connected between one side of the motor and VCC. This MOSFET drain is connected to SE3.                                                                                                                                         |
| OUTD | 13  | 0    | N-FET DRIVE (NON-INVERTING) - Drive signal for an N channel MOSFET connected between one side of the motor and GND. This MOSFET drain is connected to SE3. Crossover protection circuitry ensures that the P and N channel devices driven by OUTC and OUTD are never enabled simultaneously.      |
| SE1  | 15  | 1    | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the<br>inverting MOSFET driver amplifier. It is connected to the current sensing<br>resistor which is in series with the motor. The gain to this point is:                                                                            |
|      |     |      | SE1-VREF = -8.5(ERR-VREF)                                                                                                                                                                                                                                                                         |
|      |     |      | This input is internally connected to the current sense differential amplifier inverting input.                                                                                                                                                                                                   |
| OUTB | 16  | 0    | N-FET DRIVE (INVERTING) - Drive signal for an N channel MOSFET connected between the current sense resistor and GND. This MOSFET drain is also connected to SE1.                                                                                                                                  |
| OUTA | 17  | 0    | P-FET DRIVE (INVERTING) - Drive signal for a P channel MOSFET connected between the current sense resistor and VCC. This MOSFET drain is also connected to SE1. Crossover protection circuitry ensures that the P and N channel devices driven by OUTC and OUTD are never enabled simultaneously. |

### **ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

(Maximum limits indicates where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER           | CONDITIONS      | MIN  | ТҮР      | МАХ | UNITS |
|---------------------|-----------------|------|----------|-----|-------|
| VCC                 |                 | 0    |          | 16  | v     |
| VREF                |                 | 0    |          | 10  | V     |
| SE1, SE2, SE3       |                 | -1.5 |          | 15  | V     |
| All other pins      |                 | 0    | at the s | 14  | V     |
| Storage temperature |                 | -45  | ter an   | 165 | °C    |
| Solder temperature  | 10 sec duration |      |          | 260 | °C    |

**RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| PARAMETER             | CONDITIONS   | MIN  | ТҮР | МАХ  | UNITS |
|-----------------------|--------------|------|-----|------|-------|
| VCC                   | Normal Mode  | 9    | 12  | 13.2 | v     |
|                       | Retract Mode | 3.5V |     | 14   | V     |
| VREF                  |              | 5    |     | 7    | V     |
| Operating temperature |              | 0    |     | 70   | °C    |

### **DC CHARACTERISTICS**

| ICC, VCC current   |  | 20 | mA |
|--------------------|--|----|----|
| IREF, VREF current |  | 2  | mA |

### A1, LOOP COMPENSATION AMPLIFIER

| Input bias current   |            |    | 500 | nA  |
|----------------------|------------|----|-----|-----|
| Input offset voltage |            |    | 3   | mV  |
| Voltage swing        | About VREF | 2  |     | V   |
| Common mode range    | About VREF | ±1 |     | V   |
| Load resistance      | To VREF    | 4  |     | KΩ  |
| Load capacitance     |            |    | 100 | pF  |
| Gain                 |            | 80 |     | dB  |
| Unity gain bandwidth |            | 1  |     | MHz |
| CMRR                 | f<20 kHz   | 60 |     | dB  |
| PSRR                 | f<20 kHz   | 60 |     | dB  |

### **A2, CURRENT SENSE AMPLIFIER**

| PARAMETER                  | CONDITIONS | MIN    | ТҮР | МАХ     | UNITS |
|----------------------------|------------|--------|-----|---------|-------|
| Input impedance            | SE1 to SE2 | 3.5    | 5   |         | KΩ    |
| Input offset voltage       |            |        |     | 2       | mV    |
| Output voltage swing       | 1          | VREF-4 |     | VCC-1.2 | V     |
| Common mode range          |            | 0      |     | VCC-0.2 | V     |
| Load Resistance            | To VREF    | 4      |     |         | KΩ    |
| Load Capacitance           |            |        |     | 100     | pF    |
| Output impedance           | f<40 KHz   |        |     | 20      | Ω     |
| Gain (SOUT-VREF)/(SE1-SE2) |            | 3.9    | 4   | 4.1     | V/V   |
| Unity gain bandwidth       |            | 1      |     |         | MHz   |
| CMRR                       | f<20 KHz   | 52     |     |         | dB    |
| PSRR                       | f<20 KHz   | 60     |     |         | dB    |

### A3, VELOCITY INTEGRATING AMPLIFIER

| PARAMETER                      | CONDITIONS                            | MIN    | ТҮР | МАХ     | UNITS |
|--------------------------------|---------------------------------------|--------|-----|---------|-------|
| Input bias current             |                                       |        |     | 250     | nA    |
| Input offset voltage           |                                       |        |     | 2       | mV    |
| Voltage swing                  |                                       | VREF-4 |     | VCC-1.2 | V     |
| Common mode range              |                                       | 4.5    |     | 6       | v     |
| Load resistance                | To VREF                               | 10     |     |         | KΩ    |
| Load capacitance               | · · · · · · · · · · · · · · · · · · · |        |     | 100     | рF    |
| RB, internal feedback resistor |                                       | 80     |     | 150     | KΩ    |

### WINDOW COMPARATORS AND LIMITING

| PARAMETER                                              | CONDITIONS        | MIN       | ТҮР | МАХ      | UNITS |
|--------------------------------------------------------|-------------------|-----------|-----|----------|-------|
| Window comparator threshold<br>(SOUT-VREF or VEL-VREF) |                   | VREF-VLIM |     |          | V     |
| Threshold hysteresis                                   |                   | 35        | 50  | 65       | %     |
| VLIM voltage                                           | No external parts | VREF-1.8  |     | VREF-2.2 | v     |
| VLIM input resistance                                  |                   | 50        |     |          | KΩ    |

### POWER SUPPLY MONITOR

| PARAMETER                                                  | CONDITIONS                | MIN | ТҮР | MAX | UNITS |
|------------------------------------------------------------|---------------------------|-----|-----|-----|-------|
| VCC fail threshold                                         |                           | 8.5 | 9   | 9.8 | v     |
| LOWV fail threshold                                        | ILowv  < 0.5 mA           | 8.5 | 9   | 9.8 | V     |
| VREF fail threshold                                        |                           | 3.9 | 4.3 | 4.8 | V     |
| Hysteresis (LOWV, VCC)                                     |                           |     | 250 | 2   | mV    |
| Hysteresis (VREF)                                          |                           |     | 110 |     | mV    |
| EN input low voltage                                       | IIL  < 0.5 mA             | 0.8 |     |     | V     |
| EN input high voltage                                      | IIH  < 40 uA              |     |     | 2   | V     |
| BRK voltage                                                | normal mode,  IOL  < 1 mA |     |     | 0.4 | V     |
| BRK leakage current                                        | retract mode              |     |     | 10  | μA    |
| BRK delay (from power fail or<br>EN false to BRK floating) |                           |     |     | 1   | ms    |

### **MOSFET DRIVERS**

| PARAMETER                                                  | CONDITIONS                                   | MIN                                 | ТҮР | МАХ   | UNITS         |
|------------------------------------------------------------|----------------------------------------------|-------------------------------------|-----|-------|---------------|
| SE3 Input impedance                                        | To VREF                                      | 10                                  | 25  |       | KΩ            |
| OUTA, OUTC<br>voltage swing  lo <1 mA                      |                                              | 0.7                                 |     | VCC-1 | V             |
| OUTB, OUTD<br>voltage swing  lo <1 mA                      |                                              | 1                                   |     | VCC-1 | V             |
| VTH,<br>Crossover separation threshold                     |                                              | $\frac{1}{N_{1}} = \frac{1}{N_{1}}$ |     | 2     | V             |
| Slew rate<br>(OUTA, OUTB, OUTC, OUTD)                      | CI<1000 pF                                   | 1.4                                 |     |       | V/µs          |
| Crossover time                                             | 300 mV step at ERR                           |                                     |     | 5     | μs            |
| Output impedance (OUTA,B,C,D)                              | a Ali an |                                     | 50  |       | KΩ            |
| Transconductance<br>I(OUTA,B,C,D)/(ERR-VREF)               |                                              |                                     | 8   |       | mA/V          |
| Gain (-(SE1-VREF)/(ERR-VREF)<br>or (SE3-VREF)/(ERR-VREF) ) |                                              | 8                                   | 8.5 | 9     | V/V           |
| Offset current                                             | $Rs = 0.2\Omega$ , $RF = RIN$ ,<br>VIN=VREF  |                                     |     | 20    | mA            |
| Retract motor voltage<br>(SE1-SE3)                         |                                              | 0.7                                 | 1   | 1.3   | v de <b>v</b> |

### **APPLICATIONS INFORMATION**

A typical SSI 32H569 application is shown in Figure 2. The selection criteria for the external components shown are discussed below. Figure 3 shows the equivalent circuit and equations for the DC motor used in the following derivations. While the nomenclature chosen is for a rotating motor, the results are equally applicable to linear motors.

### MOTOR CURRENT SENSE AND LIMITING

The series resistor which senses motor current, Rs, is chosen to be small compared to the resistance of the motor, Rm. A value of Rs =  $0.2\Omega$  is typical in disk drive applications. The window comparator threshold, programmed by VLIM, must be chosen to cause limiting when the motor current reaches its maximum permissible value. If iMAX is the maximum motor current in Amps, then this value may be chosen as follows:

$$VLIM = VREF - 4 \cdot R_s \cdot iMAX(V)$$

VLIM may be set with a resistor divider whose the venin resistance is substantially less than the output resistance of the VLIM pin (50 K $\Omega$ ). The window comparators have hysteresis (typically 50% of their threshold, VREF-VLIM) to prevent multiple triggerings of the driver disable signal.

### **VELOCITY LIMITING**

The values of Rv and Cv in the velocity integrator are chosen to produce a voltage excursion of VREF-VLIM, when the motor speed is at its maximum permissible value. Rv must be large enough to prevent overloading of opamp A2. The following equation ignores the effect of RB, the internal resistor between VEL and VELwhich prevents saturation of A3 due to offsets. For the motor in Figure 3, with maximum velocity  $\omega$ MAX (rad/s) these components may be chosen as follows:

$$R_V //R_F > 4 K\Omega$$
 (A2 output loading restriction)

$$C_{V} = \frac{4R_{s} \cdot J\theta \cdot \omega MAX}{(VREF - VLIM) \cdot R_{V} \cdot K_{m}} (F)$$

#### LOOP COMPENSATION

The transfer function of the SSI 32H569 in the application of Figure 2 is shown in figure 4(a). If the zero due to RL and CL in the loop compensation circuit is chosen to cancel the pole due to the motor inductance, Lm, then the transfer function can be simplified as shown in figure 4(b), under the assumption that this pole and the pole due to the motor mechanical response are widely separated. CL may then be chosen to set the desired open loop unity gain bandwidth.

$$C_{L} = \frac{68 \cdot R_{s}}{2 \cdot \pi \cdot R_{F} \cdot (R_{m} + R_{s}) \cdot BW}$$
 where BW is the  
unity gain open  
loop bandwidth  
$$R_{L} = \frac{L_{m}}{C_{L} \cdot (R_{m} + R_{s})}$$

The closed loop response of the servo driver and motor combination, using the component values and simplifying assumptions given above, is given by:

$$\frac{i_{m}}{V_{in}}(s) = -\frac{1}{R_{in}} \cdot \frac{R_{F}}{4 \cdot R_{s}} \cdot \frac{1}{(1 + \frac{s}{2 \cdot \pi \cdot BW})}$$

(This analysis neglects the pole due to the output impedance of the MOSFET drivers and the MOSFET gate capacitance, an effect that may be significant in some systems).

RF is chosen to be sufficiently large to avoid overloading A2 (RF // Rv > 4K $\Omega$ ). The input resistor, RiN, sets the conversion factor from servo controller output voltage to servo motor current. RiN is chosen such that the servo controller internal voltages are scaled conveniently. The resistor Ros is optional and cancels out the effect of the input bias current of A1.

$$R_{os} = R_{in} / / R_F$$

The external components Rb and Cb have no effect on the motor dynamics, but may be used to improve the stability of the MOSFET drivers. The load represented by the motor, ZM, is given by:

At frequencies above  $(Rs+Rm)/(2 \cdot \pi \cdot Lm)$  Hz, this load

$$ZM = (R_s + R_m) (1 + s \frac{L_m}{R_s + R_m}) (1 + \frac{K_m^2}{s \cdot J\theta \cdot (R_s + R_m)}) (\Omega)$$

becomes entirely inductive, which is undesireable. Ro and Co may be used to add some parallel resistive loading at these frequencies.

#### **H-BRIDGE MOSFETS**

The MOSFETs chosen for the H-bridge should have gate capacitances in the range of 500-1000 pF. The MOSFET input capacitance forms part of the compensation for the MOSFET drivers, so values below 500 pF may cause some driver instability. Excessive input capacitance will degrade the slew mode performance of the drivers.

When the motor voltage is changing polarity, the crossover protection circuits at outputs OUTA-OUTD ensure that the maximum MOSFET gate drive is less than 2V (the crossover separation threshold), as illustrated in Figure 5. The thresholds of the MOSFET devices chosen should be as large as possible to minimize conduction in this region. If the device thresholds are significantly less than the crossover separation threshold, the N and P channel devices in each leg of the H-bridge will conduct simultaneously, causing unnecessary power dissipation.

#### POWER FAILURE OPERATION

The power supply for the SSI 32H569, VCC, should be taken from the system 12V supply through a schottky diode (maximum 0.5V drop at If = 3A) and connected to the disk drive spindle motor. If the system power fails, the IC will continue to operate as the spindle motor becomes a generator. The SSI 32H569 will detect the power failure and cause a forced head retract, continuing to operate with VCC as low as 3.5V. The power fail mode will commence if either VCC or LOWV falls below 9V, or VREF falls below 4.3V, or EN is false. Hysteresis on the low voltage thresholds prevents the device from oscillating between operating modes when the power supply is marginal.

The BRK output, which is pulled low during normal operation, floats during a power failure. This allows an external transistor to be enabled for spindle motor braking. An external RC delay may be added to defer braking until head retraction is complete, since the spindle motor is required to generate the supply voltage during retraction.



#### FIGURE 3: Equivelant Circuit For Fixed Field DC Motor



FIGURE 4(A): Transfer Function Of SSI 32H569 In Typical Application With Fixed Field DC Motor



FIGURE 4(B): Simplified Transfer Function Of SSI 32H569 In DC Motor Application

5-37



FIGURE 4(B): Simplified Transfer Function Of SSI 32H569 In DC Motor Application









5-38



FIGURE 8: Typical Motor Driver Compensation



### FIGURE 9: Typical Motor Velocity Limit

5

P0.0 EN LOWV ( + 12V 80C51 INS820 VPD **X**1 2 16 MHz Vcc AD0-7 AD0-7 VPA Ť CBYP + 12V TO SPINDLE MOTOR хо RBIAS CBYP ALE ALE --₩ A15 cs RBIAS RD RD AGND WR WR SE3 INT FP1 SE2 INT H - BRIDGE MOTOR DRIVER POSITION LOOP FILTER SE1 Vcc GND R<sub>P1</sub> ₹ RESET QЗ OUTA R<sub>s</sub> ₹ R<sub>P2</sub> + 5V > Q1 VDD VOICE COIL MOTOR CP1 C<sub>BYP</sub> ± Q4 OUTB DGND i m FP2 Q2 RTH  $\nabla$ DGND THR  $\overline{\mathbf{V}}$ Ν VELOCITY VEL Vcc PREAMPLIFIER Q Q FP4 0.1 µ F OUTD SYNC Cv SYNC CP2 IN + 5-40 OUTC CLOCK FP3 VC0 IN SERVO READ HEAD CLD VEL -VELOCITY LOOP FILTER CAZ FV4 CAZ C1 CAGC Ry ≦ CAGC c<sub>VC0</sub> . c<sub>v1</sub> CPK Rv4 ₹ C2 CPK R<sub>V1</sub> C<sub>AD</sub> FV2 SOUT + 12V ) VPA CAD ٧W CBP ₩ BP1 R<sub>F.</sub> CBYP FV3 +5V Y CBP BP2 ₩--1+ Rv3 SSI 32H568 R<sub>L1</sub> C<sub>L1</sub> R<sub>V2</sub> ERR 差 я<sub>вяк</sub> AAA RL2 CL3 LF FV1 SSI 32H569 RIN тw ₩ TO SPINDLE MOTOR BRAKING TRANSISTOR EOUT cw ERR -BRK SSI 32H567 I CL2 Rw 套 LOOP COMPENSATION AGND ERR + RVCO VREF VREF VREF Ŵ S Ros SERVO SERVO CONTROLLER SERVO MOTOR DRIVER ≷ CBYP  $\forall$ 

FIGURE 10: Complete Example Of Servo Path Electronics Using The SSI 32H567/568/569 Chip Set

# SSI 32H569 Servo Motor Driver

0790 - rev.

### PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| ERR   | C | 1  | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | þ | vcc  |
|-------|---|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|
| ERR - | Ľ | 2  | 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   | LOWV |
| ERR + | Ľ | 3  | 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   | EN   |
| VREF  | Ľ | 4  | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | b | OUTA |
| SOUT  | E | 5  | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ם | OUTB |
| VEL - | Ę | 6  | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ם | SE1  |
| VEL   | C | 7  | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ם | SE2  |
| BRK   | C | 8  | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ם | OUTD |
| SE3   | ٢ | 9  | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | כ | OUTC |
| GND   | C | 10 | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | þ | VLIM |
|       |   |    | and the second sec |   |      |

20-Pin SO, DIP

### **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDER NO.     | PKG. MARK |
|--------------------------------|---------------|-----------|
| SSI 32H569, Servo Motor Driver |               |           |
| 20-Pin DIP                     | SSI 32H569-CP | 32H569-CP |
| 20-Pin SOL                     | SSI 32H569-CL | 32H569-CL |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457



silicon systems\*

# SSI 32H4630 Embedded Servo & Spindle Motor Controller

# **Advance Information**

### FEATURES

July, 1990

- Head Positioning
  - Embedded servo control with digital timing generator and ABCD burst sampling
  - Quadrature peak detection with sample/hold and normalized conversion
  - 60 kHz 8-bit A/D and D/A convertors
  - Write protection of embedded servo frame
  - H-Bridge predriver compatible with +5V designs
- Spindle Motor Control
  - Sensor-less motor commutation with precise speed control
  - Compatibility with Bipolar and Unipolar, Delta, and Star motors
  - Adjustable commutation delay for optimum motor operation
  - Microprocessor speed lock status
  - 3-Phase predriver compatible with +5V designs
- Internal registers addressed by Motorola or Intel μP interface
- Voltage fault protection, including R/W guarding, retract, and brake
- Low power, +5V only operation, including programmable power down modes
- Available in 100-pin QFP package
- Less than 300 mW power dissipation

### **GENERAL DESCRIPTION**

The SSI 32H4630 combines the head positioning and spindle motor control electronics along with voltage fault protection and a flexible microprocessor interface into a high performance, low power, CMOS integrated circuit. The spindle motor controller utilizes a sensor-less technique for motor commutation and provides precise motor speed regulation. The voice coil motor is controlled by an embedded servo system under microprocessor direction. The SSI 32H4630 motor predrivers are compatible with external bridge output structures and can be configured with high efficiency power FETs in order to maximize the power to the spindle and the voice coil motors. The 32H4630 requires only a +5 volt power supply, and is compatible with +5V motor power drivers. The 32H4630 is available in a 100-pin QFP package.

# SSI 32H4630 Embedded Servo & Spindle Motor Controller

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Advance Information**

### FEATURES

July, 1990

- Head Positioning
  - Embedded servo control with digital timing generator and ABCD burst sampling
  - Hybrid servo features with N/Q interface and track counter
  - Quadrature peak detection with sample/hold circuits
  - 250 kHz 8-bit A/D and D/A converters
  - Write protection of embedded servo frame
  - H-Bridge predriver compatible with +5V and +12V designs
- Spindle Motor Control
  - Sensor-less motor commutation with precise speed regulation
  - Compatibility with Bipolar and Unipolar, Delta, and Star motors
  - Adjustable commutation delay for optimum motor operation
  - Microprocessor speed lock status
  - 3-Phase predriver compatible with +5V and +12V designs
- Internal registers addressed by Motorola or Intel μP interface
- Voltage fault protection, including R/W guarding, retract, and brake
- Low power, +5V only operation, including programmable power down modes
- Available in 100-pin QFP package

### **GENERAL DESCRIPTION**

The SSI 32H4631 combines the head positioning and spindle motor control electronics along with voltage fault protection and a flexible microprocessor interface into a high performance, low power, CMOS integrated circuit. The spindle motor controller utilizes a sensor-less technique for motor commutation and provides precise motor speed regulation. The voice coil motor is controlled by a hybrid servo system that utilizes embedded servo control and an external dedicated servo demodulator like the SSI 32H6210, all under microprocessor direction. The SSI 32H4631 motor predrivers are compatible with external bridge output structures and can be configured with high efficiency power FETs in order to maximize the power to the spindle and the voice coil motors. The 32H4631 requires only a +5 volt power supply, but is compatible with both +5V and +12V motor power drivers. The 32H4631 is available in a 100-pin QFP package.



BLOCK DIAGRAM SSI 32H4631

0790 - rev

### **PIN DESCRIPTION**

This section describes the names of the pins, their symbols, their functions and their active states. The pins are grouped together into function for clarity.

### **POWER SUPPLIES**

| NAME                   | TYPE | DESCRIPTION                                                                 |
|------------------------|------|-----------------------------------------------------------------------------|
| VPA, B, C,<br>D, G     | -    | +5 volt supply                                                              |
| VNA, B, C,<br>D, D2, G | -    | Ground                                                                      |
| VREF                   | -    | Reference voltage which is used as the DC reference level for the device.   |
| VBEMF                  | -    | Head retract and motor brake predriver voltage source.                      |
| VBRIDGE                | -    | +5V or +12V motor drive supply.                                             |
| VBYP                   | -    | Power fault supply equals VBRIDGE less one diode voltage drop.              |
| IBR                    |      | Pin for connecting an external resistor to set bias current.                |
| VBIAS                  | -    | VBIAS is buffered internal VREF used for VLIM and motor speed setting bias. |
| PWRDN                  | 1    | Causes analog circuits and microprocessor interface to power down.          |

### **MICROPROCESSOR INTERFACE**

| AD7-AD0   | I/O                       | Address/Data bus - 8-bit bus which carries register address information and bidirectional data. These pins are in the high impedance state when the chip is not selected by $\overline{CS}$ and $\overline{RD}$ . |
|-----------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE; AS   | I                         | Address Latch Enable - Falling edge latches the register address from the AD7-<br>AD0 bus.                                                                                                                        |
| MWR; MR/W | I                         | For INTEL-type microprocessors, active low strobe latching data on AD7-AD0. For MOTOROLA-type microprocessors, read/write state line.                                                                             |
| MRD; DS   | 1                         | For INTEL type microprocessors, active low strobe gating read data out onto AD7-<br>AD0. For MOTOROLA-type microprocessors, provides a data strobe for data clocking.                                             |
| CS        | 1                         | Chip Select - Active low signal enabling the device to respond to microprocessor register access. Qualifies read and write control lines.                                                                         |
| BUSMODE   | $(\mathbf{u},\mathbf{h})$ | Selects Intel or Motorola µP interface type.                                                                                                                                                                      |
| ASE       | 1                         | Alternative chip select qualification.                                                                                                                                                                            |
| ĪNT       | 0                         | Interrupt providing an open drain output asserted by the device when an interrupt event enabled in the interrupt mask register occurs. Cleared when all pending interrupt sources are specifically serviced.      |

### **GENERAL SUPPORT PINS**

| NAME     | TYPE | DESCRIPTION                                                                                                                                                                                                        |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCRST    | -    | Capacitor and resistor for reset timing providing both power on SYSRST delay and rejection against glitches falsely triggering a power-down cycle.                                                                 |
| RESET    | 1    | Externally generated master reset which is merged internally with the power reset logic. When asserted active low, resets all internal registers to default values and results in the assertion of SYSRST.         |
| SYSRST   | 0    | Open drain active low output, generated by the internal reset and power sensing logic used to reset the microprocessor and other system chips. Asserted on active low RESET and on power up/down fault conditions. |
| SYSRST   | 0    | Active high version of SYSRST.                                                                                                                                                                                     |
| SYSCLK   | l    | System input clock from which the servo and spindle control timing is derived. The clock rate may range up to 10 MHz. An internal programmable prescaler divides SYSCLK to an internal 2 MHz.                      |
| PSB, PSV | I    | Supply fault comparator inputs to monitor supply voltage through an external resistive divider.                                                                                                                    |
| ADCIN    | Ι    | User available input to internal ADC. Addressable through MUX.                                                                                                                                                     |
| MUXOUT   | 0    | Output of internal analog MUX.                                                                                                                                                                                     |

### **EMBEDDED SERVO PINS**

| HOLD       | 0               | AGC Gain Hold - TTL compatible control signal active low during the embedded servo frame. This signal serves to hold the read path AGC at a fixed value so that the position burst field amplitudes may be detected.                                   |
|------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WGIN       | 1               | TTL active high write gate signal asserted by storage controller when writing data.                                                                                                                                                                    |
| WGOUT      | 0               | TTL active high write gate signal guarded by the 32H4631. During an embedded servo frame, WGOUT is unconditionally forced inactive low.                                                                                                                |
| EXTDET     | I               | External Detect - trigger for embedded servo timing controller.                                                                                                                                                                                        |
| SERIN      | 1               | Full wave rectified amplitude corresponding to the pulse amplitude read from the disk. Compatible with the SSI 32P4620.                                                                                                                                |
| SEREF      | 1               | Reference for SERIN compatible with SSI 32P4620.                                                                                                                                                                                                       |
| R/₩        | 0               | This signal is compatible with write amplifiers. It provides guarded accidental write prevention down to 3.6V. Inverse polarity of WGOUT.                                                                                                              |
| PES1, PES2 | 0               | Quadrature position error signals - output difference of selectable burst field pairs.<br>Useful for testing and evaluation. The same signal is normally digitized internally<br>and read by the microprocessor to implement the track following loop. |
| SAMPLEX    | l .<br>National | Peak detector enable signal, used when the external timing generator is pro-<br>grammed with the timing bit.                                                                                                                                           |
| ACQX       | L               | Peak detector acquisition control signal used when external timing generator is programmed with the timing bit.                                                                                                                                        |
| SUM1, SUM2 | 0               | SUM outputs corresponding to difference signals PES1 and PES2.                                                                                                                                                                                         |

### DEDICATED/HYBRID SERVO PINS

| NAME  | TYPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                   |
|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N     | 1        | Normal - Analog position signal from a dedicated servo demodulator. This input<br>along with Q is used to extract the position information from a dedicated servo<br>surface.                                                                                                                                                                 |
| Q     | <b>I</b> | Quadrature - Analog signal similar to N above but in quadrature with it.                                                                                                                                                                                                                                                                      |
| SYNC  | 1        | A synchronization signal used to sample and hold the N and Q signals. The falling edge of this clock causes the N and Q analog signals to be sampled. Leaving the pin disconnected provides compatibility with continuous N Q demodulators which do not provide a SYNC signal. One SYNC per servo frame with a maximum frame rate of 500 kHz. |
| TRKCK | 0        | Track crossing strobe useful when implementing an external track counting<br>scheme. For every track crossing (there are four for a full N period), an active going<br>strobe is asserted on this pin.                                                                                                                                        |
| NQREF | 1        | Reference for N and Q signals.                                                                                                                                                                                                                                                                                                                |
| VCO   | 1        | Clock from servo demodulator.                                                                                                                                                                                                                                                                                                                 |
| TCNT  | 0        | Terminal count resulting from the internal track crossing counter under flowing.<br>This is useful in generating an interrupt associated with reaching the end of the<br>seek slew and entry into the deceleration portion of the velocity profile.                                                                                           |
| PES0  | 0        | Dedicated position error signal which is the output of the position processor. This analog signal is useful for testing and evaluation. This signal is normally digitized internally and read by the microprocessor.                                                                                                                          |

### **H BRIDGE PREDRIVER INTERFACE**

| AOUTR        | 0 | Control voltage to external retract transistor.                                                                                                                |
|--------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VRETRACT     | Ι | Resistively controlled retract voltage.                                                                                                                        |
| ERRDAC       | 0 | Output of DAC used by the microprocessor to apply error commands to the head actuator transconductance amplifier.                                              |
| ERREF        | Ι | H-Bridge predriver reference voltage.                                                                                                                          |
| ERRM         | 1 | Error opamp inverting input.                                                                                                                                   |
| ERR          | 0 | Error opamp output.                                                                                                                                            |
| SWIN         | Ι | Programmable analog input error op-amp.                                                                                                                        |
| SOUT         | 0 | Motor current sense output. This output provides a voltage proportional to the voltage drop across the external current sense resistor.                        |
| SE1, SE3     | I | Motor voltage sense inputs providing feedback for linear class B predriver block.                                                                              |
| SE2          | I | Motor sense current input to internal opamp providing amplification of the current sense before summing with the DAC.                                          |
| AOUTA, AOUTC | 0 | PFET drive (inverting) - Drive signal for a P channel MOSFET connected between VDD and voice coil motor. Crossover circuitry prevents simultaneous conduction. |
| AOUTB, AOUTD | 0 | NFET drive (noninverting) - Drive signal for an N channel MOSFET connected between the current sense resistor and the voice coil motor.                        |
| VX           | 0 | Crossover protection voltage. It is used with an external resistor to define the crossover voltage.                                                            |

### MOTOR SPEED CONTROL PINS

| NAME         | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                           |
|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTINDX      | 1    | External index input used to provide a once-per-revolution indication of angular position and speed to the device, when selected via the INDEX_SEL bit.                                                                                                                                                                                                               |
| SENSE        | 1    | Coil current sense input. The input senses the coil current and limits the sense voltage to the specified threshold by limiting voltage on the lower predriver outputs.                                                                                                                                                                                               |
| SENSEREF     | I    | Kelvin reference for SENSE signal.                                                                                                                                                                                                                                                                                                                                    |
| OUTUPA, B, C | 0    | Upper predriver outputs. These three predrive outputs are used to activate external<br>PFET power transistors.                                                                                                                                                                                                                                                        |
| OUTA, B, C   | 0    | Lower predriver outputs. These three driver outputs drive external NFET power transistors to control the motor current sensed across resistor Re. An internal programmable amplifier provides programmable transconductance. When the motor is at speed, the drive voltages are adjusted as necessary to maintain the proper motor speed with a proper motor current. |
| BEMFA, B, C  | ł    | Back EMF sense voltage inputs which are connected directly to the three motor terminals.                                                                                                                                                                                                                                                                              |
| PROP         | 0    | Proportional channel output to be connected in series with an external proportional gain setting resistor and summed at the VIN pin.                                                                                                                                                                                                                                  |
| INTEGRAL     | 0    | Integral channel output to be connected in series with an external proportional gain<br>setting resistor and summed at the VIN pin.                                                                                                                                                                                                                                   |
| EXTRC        | -    | Timing RC network used to delay the actual motor commutation time from the back<br>EMF derived commutation time. This optional delay may be used to optimize motor<br>efficiency at the target speed.                                                                                                                                                                 |
| VIN          | I    | Input to the summing amplifier, connected through external resistors to the PROP and integral pins.                                                                                                                                                                                                                                                                   |
| CTSENSE      | 0    | Neutral or center tap connection used by the back EMF sense circuit. For a STAR configured motor, CTSENSE is connected directly to the center tap. For DELTA or Y configured motors, three external resistors forming a DELTA to Y transformation network generate a neutral which is then connected directly to CTSENSE.                                             |
| BRAKE        | 1    | Active low input causing dynamic braking of spindle motor.                                                                                                                                                                                                                                                                                                            |
| OUTCT        | 0    | Centertap predriver output, asserted when in unipolar mode.                                                                                                                                                                                                                                                                                                           |
| VLIM         | 1    | Programmable spindle motor limit current achieved by setting this voltage.                                                                                                                                                                                                                                                                                            |
| REVCLK       | 0    | Based on the number of motor poles, the frequency of REVCLK indicates actual motor<br>speed derived from back EMF events                                                                                                                                                                                                                                              |

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# SSI 32H6110 Differential Amplifier

# Preliminary Data

July, 1990

### **DESCRIPTION**

The SSI 32H6110 is a high performance, differential amplifier used as a preamplifier for the magnetic servo thin-film head in Winchester disk drives. The SSI 32H6110 is offered in an 8-pin Plastic DIP, SON, or custom 10-pin flatpack.

### FEATURES

- High gain (Av=300)
- Low noise, 0.85 nV/√Hz maximum
- Operates with a +5V power supply
- Packages include 8-pin Plastic DIP, SON or custom 10-pin flatpack

### BLOCK DIAGRAM



### **PIN DIAGRAM**



8-Pin PDIP, SON

CAUTION: Use handling procedures necessary for a static sensitive component.

# SSI 32H6110 Differential Amplifier

### **ELECTRICAL SPECIFICATIONS**

 $Tj = 15^{\circ}C$  to  $135^{\circ}C$ , Vcc = +5V

### ABSOLUTE MAXIMUM RATINGS - operating above maximum ratings may damage the device

| PARAMETER                          | RATING     | UNIT |
|------------------------------------|------------|------|
| Power Supply Voltage (VCC)         | 7          | V    |
| Differential Input Voltage         | ±1         | V    |
| Storage Temperature Range          | -65 to 150 | °C   |
| Operating Ambient Temperature, Ta  | 15 to 60   | °C   |
| Operating Junction Temperature, Tj | 10 to 130  | °C   |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                      | CONDITIONS | MIN  | NOM | MAX  | UNIT |
|--------------------------------|------------|------|-----|------|------|
| Supply Voltage (VCC)           |            | 4.75 | 5.0 | 5.25 | V    |
| Input Signal (Vin)             |            |      | 1   |      | mVpp |
| Ambient Temperature            |            | +15  |     | +65  | °C   |
| Operating Junction Temperature |            | +15  |     | +135 | °C   |

### DC ELECTRICAL CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                                        | CONDITIONS                                                                         | MIN | NOM | МАХ   | UNIT   |
|--------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|-------|--------|
| Gain (Differential) $R_L = 120\Omega$            | Vin = 1mVpp, $R_L = 120\Omega$<br>Ta = 25°C, f = 1 MHz                             | 225 | 300 | 375   | mV/mV  |
| RL = 100Ω                                        | Vin = 1mVpp, $R_L = 100\Omega$<br>Ta = 25°C, f = 1 MHz                             | 200 | 250 | 300   | mV/mV  |
| Bandwidth (3 dB)                                 | Vin = 1mVpp, CL = 15 pF<br>$R_L = 120\Omega$                                       | 10  | 20  |       | MHz    |
| Gain Sensitivity (Supply)                        | Ta = 25°C                                                                          |     |     | 3.0   | %/V    |
| Gain Sensitivity (Temp.)                         | 15°C < Ta < 55°C                                                                   |     |     | -0.16 | %/°C   |
| Input Noise Voltage                              | Input Referred, Rs = 0                                                             |     | 0.6 | 0.85  | nV/√Hz |
| Input Capacitance (Differential)                 | Vin = 1 mVpp, f = 5 MHz                                                            |     |     | 35    | pF     |
| Input Resistance (Differential)                  |                                                                                    |     | 200 |       | Ω      |
| Common Mode Rejection<br>Ratio (Input Referred)  | Vin = 100 mVpp, f = 1 MHz                                                          | 60  |     |       | dB     |
| Power Supply<br>Rejection Ratio (Input Referred) | Vin = 100 mVpp, f = 1 MHz                                                          | 46  |     |       | dB     |
| Input Dynamic<br>Range (Differential)            | AC input voltage where<br>gain falls to 90% of its small<br>signal value, f = 5MHz | 2   |     |       | mVpp   |

### DC ELECTRICAL CHARACTERISTICS, (Continued)

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                               | CONDITIONS                                     | MIN      | NOM      | MAX     | UNIT |
|-----------------------------------------|------------------------------------------------|----------|----------|---------|------|
| Output Offset<br>Voltage (Differential) | Vin = 0V                                       | -400     | ±50      | +400    | mV   |
| Output Voltage (Common Mode)            | Inputs shorted together and<br>Outputs shorted | VCC-0.56 | VCC-0.88 | VCC-1.2 | V    |
| Single Ended Output Capacitance         |                                                |          |          | 10      | pF   |
| Power Supply Current                    | VCC = 5V                                       |          | 23       | 34      | mA   |
| Input DC Voltage                        | Common Mode                                    |          | 2.1      |         | V    |

### **APPLICATIONS INFORMATION**



### FIGURE 1: Connection Diagram

### RECOMMENDED LOAD CONDITIONS

- 1. Input is directly coupled to the head.
- 2. Cc's are AC coupling capacitors.
- 3. RL's are DC bias and termination resistors, 120  $\Omega$  recommended.
- 4. REQ. represents equivalent load resistance.
- 5. Ceramic capacitors (0.1  $\mu$ F) are recommended for good power supply noise filtering.

# SSI 32H6110 Differential Amplifier

PACKAGE PIN DESIGNATIONS

(TOP VIEW)



NOTE : Pin must be left open and not connected to any circuit etch.

### **ORDERING INFORMATION**

| PART DESCRIPTION                   | ORDERING NUMBER | PACKAGE MARK |
|------------------------------------|-----------------|--------------|
| SSI 32H6110 Differential Amplifier |                 |              |
| 10-Pin Flatpack                    | SSI 32H6110-CF  | H6110-F      |
| 8-Pin SON                          | SSI 32H6110-CN  | H6110        |
| 8-Pin PDIP                         | SSI 32H6110-CP  | 32H6110-CP   |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# SSI 32H6210 Servo Demodulator

# **Advance Information**

July, 1990

### DESCRIPTION

The SSI 32H6210 Servo Demodulator is a bipolar device intended for use in Winchester disk drives with dedicated surface head positioning systems. It processes a di-bit quadrature pattern read from the servo surface by a preamplifier, such as the SSI 32H101 or SSI 32H116, and generates normal and quadrature (N and Q) position reference signals. These signals provide the servo controller with position error feedback. A complete position control system can be realized with the SSI 32H6210 and its companion devices, the SSI 32H6220 Servo Controller and SSI 32H6230 Servo Motor Driver.

The SSI 32H6210 incorporates an input amplifier with automatic gain control and offset cancellation, a phase locked loop and sync separator to recover timing information, and pulse area detectors to recover the position information. External components are used to set the operating characteristics of the SSI 32H6210, such as AGC response, VCO center frequency, PLL response and sync separator threshold. Its high performance analog/digital circuitry is capable of supporting servo frame rates of up to 400 kHz.

### FEATURES

- Servo signal demodulation for dedicated surface head positioning systems
- Supports industry standard di-bit quadrature servo pattern with frame rates up to 400 kHz
- N, Q outputs convey track crossing and position error information
- PLL for timing recovery and synchronization
- Adjustable sync separator threshold
- Auto-zeroing AGC input amplifier
- AGC reference level adjustment
- Precision bandgap voltage reference output
- AGCOUT gain controlled output signal
- Advanced bipolar process dissipates less than 900 mW (5V, 12V)
- Available in 28-pin PLCC, DIP, SO packages



### FUNCTIONAL DESCRIPTION

(Refer to block diagram, typical application, Fig.2, and complete data sheet available from Silicon Systems.)

The SSI 32H6210 processes servo position information which is read from a dedicated surface by a pre-amplifier. The servo information must conform to the 'di-bit quadrature' pattern which is illustrated in Figure 4. Servo frames, consisting of data and sync pulses followed by four information pulses (A, B, C, D) are prerecorded along each track of the servo surface. All the servo frames on an individual track are identical, but in the radial direction four different frame types are encountered, with every fourth track being identical. The N signal generated by the SSI 32H6210 is proportional to the difference in sizes of pulses A and B, while the Q signal is proportional to the difference between pulses C and D. When the read head is off track, the read signal is effectively a linear interpolation between the prerecorded information of two adjacent tracks, making it possible to sense the head displacement exactly.

The SSI 32H6210 has a differential input amplifier which incorporates offset voltage cancellation and automatic gain control. An external read preamplifier must provide a differential input signal of 23 to 400 mV peak to peak from the servo read head. This signal is applied to a pulse detector whose output is proportional to the peak amplitude of the input pulse.

An AGC circuit adjusts the input gain so that the maximum pulse detector output is 2V peak. The AGC circuit incorporates a peak detector which stores the maximum pulse area signal on the external capacitor CPK. This signal is compared to an internal amplitude reference and the input amplifier gain is adjusted until they are equal. The capacitor CAGC determines the response time of the gain control circuit. An offset cancellation circuit , whose response is set with the external capacitor CAZ, ensures that the average level at the differential amplifier output is zero.

An AGC adjust (AGCADJ) pin allows the user to adjust the AGC reference level. AGCADJ can be driven with a potentiometer or a D/A ( a simple Pulse Width Modulated signal is usually sufficient.) This pin is left open if no AGC adjustment is required.

All internal analog signals are referenced to a 5.4V bandgap reference voltage. This level is available at the VREF output, which is capable of supplying 10 mA to the rest of the servo path electronics.

In a standard servo frame, the data and sync pulses are more closely spaced than the information pulses (A-D). This allows the sync detect circuit to recover the SYNC pulses. A threshold, which is defined as percentage of the peak signal at the output of the AGC amplifier, is set externally with RTH. Pulses which exceed this threshold are defined as valid pulses (ie. potentially SYNC or DATA). As illustrated in Figure 6, at the end of the positive going half of a valid pulse, a window set by Rw and Cw is opened. If a second valid pulse occurs within this window, it is recognized as a SYNC pulse. This pulse becomes the input signal to a phase locked loop whose VCO clock frequency is 32 times the SYNC frequency (servo frame rate). The DATA output pin is low whenever a SYNC pulse is detected. The example illustrated in Figure 6 includes the case of a missing DATA pulse. The SYNC clock output, which marks the start of a new servo frame, is derived from the VCO output so that the clock continues to run when a data pulse is missing. Absolute positioning information such as track 0 and guardband flags may be encoded on the servo surface by the omission of data pulses.

To generate the servo pattern shown in the timing diagram, Figure 5, the DATA and SYNC pulses must be written to overlap as shown in Figure 7.

The phase detector compares the detected sync pulses with the SYNC output. A current pulse proportional to the phase error is applied to an external loop filter network connected to the LF pin, to generate the VCO control voltage. If improved power supply rejection is required, bypassing may be provided at pins BP1 and BP2. The VCO center frequency is determined by the external components Rvco and Cvco.

A lock detect circuit measures the phase difference between the detected sync pulses and the sync output. When this difference exceeds half of a VCO clock cycle, a pulse of discharge current is applied to CLD. Otherwise a pulse of charging current is applied to CLD.

A clamp circuit limits the swing of the CLD pin and also insures that a small amount of hysteresis is present. When the voltage on CLD falls below the upper clamp level by more than the "lock margin," the LOCK output transistor is turned on. Likewise, when the voltage on CLD rises above the lower clamp level by more than the "unlock margin," the LOCK output transistor is turned off.

### FUNCTIONAL DESCRIPTION (Continued)

Internal timing windows are generated from the recovered SYNC pulse and VCO clock. These windows, WA, WB, WC, and WD, in Figure 5, enable the four peak detectors to capture the A, B, C and D information pulses. The N and Q analog outputs are formed by differencing adjacent pulses. These outputs change during a servo frame and only become valid after the D pulse has been detected. N and Q should be sampled by the servo controller on the next falling edge of the SYNC output clock.

An example of an entire servo path implemented with the SSI 32H6210 and its companion devices, the

(Complete data sheet available from Silicon Systems.)



#### **FIGURE 2: Typical Application**

# SSI 32H6210 Servo Demodulator

### **PIN DESCRIPTION**

### POWER

| NAME | TYPE | DESCRIPTION                                                                         |
|------|------|-------------------------------------------------------------------------------------|
| VREF | 0    | REFERENCE VOLTAGE - 5.4V output. All analog signals are referenced to this voltage. |
| AGND | -    | ANALOG GROUND                                                                       |
| VPA  | -    | ANALOG SUPPLY - 12V power supply.                                                   |
| VCC  | . 1  | DIGITAL SUPPLY - 5V power supply.                                                   |
| DGND | -    | DIGITAL GROUND                                                                      |

INPUT AMPLIFIER

| NAME   | TYPE  | DESCRIPTION                                                                                                                                                               |
|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAZ    | -     | AUTOZERO CAPACITOR - A capacitor which sets the response of the<br>input amplifier offset cancellation circuit should be connected between<br>this pin and analog ground. |
| IN +   | I     | NON-INVERTING INPUT - AGC input amplifier connection. The non-<br>inverting output of the differential servo pre-amplifier should be AC<br>coupled to this pin.           |
| IN -   | 1     | INVERTING INPUT - AGC input amplifier connection. The inverting<br>output of the differential servo pre-amplifier should be AC coupled to this<br>pin.                    |
| СРК    | -<br> | PEAK HOLD CAPACITOR - A capacitor which is used by the peak<br>detector of the AGC circuitry must be connected between this pin and<br>analog ground.                     |
| CAGC   | -     | AGC CAPACITOR - A capacitor which sets the AGC attack and decay times must be connected between this pin and analog ground.                                               |
| AGCADJ | I     | AGC Adjust - This pin allows for AGC reference level adjustment. It is driven by a potentiometer or D/A. Normally this pin is left open.                                  |

### TIMING RECOVERY

| NAME    | ТҮРЕ | DESCRIPTION                                                                                                                                                       |
|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vco     | Ο    | VCO OUTPUT - TTL compatible digital clock which is 32 times the sync frequency (servo frame rate).                                                                |
| C2,C1   |      | VCO CAPACITOR - Connection points for a capacitor which sets the VCO center frequency in conjunction with an external resistor connected to RVCO.                 |
| BP1,BP2 |      | PLL BYPASS - Bypass capacitors may be connected between these<br>pins and analog ground to provide additional power supply rejection in<br>the phase locked loop. |

### TIMING RECOVERY (Continued)

| NAME | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                  |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LF   | -    | PHASE LOCKED LOOP FILTER - An external RC network which sets<br>the PLL loop characteristics must be connected between this pin and<br>analog ground.                                                        |
| RVCO | -    | VCO RESISTOR - Connection for a resistor which sets the VCO center frequency, in conjunction with the capacitor between pins C1 and C2. The resistor must be connected between this pin and the VREF output. |
| SYNC | 0    | SYNC OUTPUT - TTL compatible digital clock whose falling edge indicates the presence of valid analog signals on the N and Q outputs. There is one SYNC cycle per servo frame.                                |
| DATA | 0    | DATA OUTPUT - Active low TTL compatible digital output that indicates<br>the presence of a data pulse in the servo frame. This signal is updated<br>on the falling edge of the SYNC output.                  |
| TW   | -    | TIMING WINDOW - A resistor and capacitor must be connected in<br>parallel between this pin and analog ground to set a timing window<br>which is used in detecting SYNC pulses.                               |
| THR  | -    | PULSE THRESHOLD - A resistor which sets a threshold for SYNC and DATA pulse detection must be connected between this pin and VCC (digital 5V supply).                                                        |
| CLD  | -    | LOCK DETECT CAPACITOR - The value of this capacitor determines<br>how quickly the LOCK output responds.                                                                                                      |
| LOCK | 0    | LOCK OUTPUT - An open collector output that indicates the lock status<br>of the PLL.                                                                                                                         |

### **POSITION INFORMATION**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                         |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAD  | -    | AREA DETECTOR CAPACITOR - A capacitor, which forms an inte-<br>grator to sense the pulse area of the servo position signals, must be<br>connected between this point and analog ground.                             |
| N    | 0    | N OUTPUT - This sampled analog signal is the normal position reference output. N is referenced to VREF and is periodic in radial displacement, with a period of 4 tracks.                                           |
| Q    | 0    | Q OUTPUT - This sampled analog signal is the quadrature position reference output. Q is referenced to VREF and is periodic in radial displacement, with a period of 4 tracks. It is 90 degrees out of phase with N. |

### SSI 32H6210 Servo Demodulator



Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Preliminary Data**

July, 1990

### DESCRIPTION

The SSI 32H6220 Servo Controller is a CMOS device intended for use in Winchester disk drive head positioning systems. When used in conjunction with a position reference, such as the SSI 32H567 Servo Demodulator, and a motor driver, such as the SSI 32H569 or the SSI 32H6230 Servo Motor Driver, the device allows the construction of a high performance. dedicated surface, head positioning system which operates under microprocessor control.

The SSI 32H6220 generates position and track crossing information from standard normal and guadrature position signals, derived from a dedicated servo surface. In its seek mode the controller drives the actual head velocity towards a programmed target value, while in its track mode, it keeps the head centered on a track.

### **FEATURES**

- Servo control for Winchester disk drives with dedicated surface head positioning systems
- Accepts standard normal and quadrature position information
- ٠ 500 kHz maximum servo frame rate
- Microprocessor bus interface compatible with 16 MHz 8051
- Seek and track modes
- Separate position and velocity error outputs
- Programmable velocity profile and loop gains
- . Internal offset cancellation capability
- ٠ Track crossing output clock
- Low power CMOS design
- Available in a 44-pin PLCC package



5

0790 - rev.

### **DESCRIPTION** (Continued)

Internal status and control registers allow a microprocessor to select operating modes, monitor track information and establish velocity targets. Digital outputs are available to monitor track crossings and head position accuracy. The microprocessor bus interface is optimized for use with multiplexed address/data bus microprocessors such as Intel's 8051, operating at up to 16 MHz.

The SSI 32H6220 is a low power, CMOS device and is available in a 44-pin PLCC package.

### **FUNCTIONAL DESCRIPTION**

The SSI 32H6220 receives position information from a servo demodulator through the analog inputs N and Q, which are sampled on the falling edge of SYNC. FSYNC, the maximum SYNC frequency (which is the servo frame rate) is 500 kHz. The position processor compares the analog N signal with both Q and -Q, to generate the digital signals NQ and NQ. Since the N and Q signals have a period of four tracks, NQ and NQ provide additional information over which track the head is position ed. Figure 6 shows the behavior of various position signals as radial displacement changes.

The 32H6220 is compatible with both hardware and software track counting techniques. The software track counter interface is bits NQ, NQ, and TRKCS in the STATUS register. TRKCS can be programmed to pulse on each track crossing or on alternate track crossings. NQ and NQ provide information useful to "debounce" the TRKCS bit. Internal timing hysterisis prevents NQ, NQ, and TRKCS from changing on successive frames. The hardware interface is TRKCK, an output clock intended to drive a hardware counter such as is available in the Intel 8051 family. TRKCK is a single frame pulse that occurs whenever a track boundary is crossed. During seek mode, TRKCK has one full track of hysteresis is removed.

The SSI 32H6220 has two modes of operation, track and seek, which are selected under microprocessor control. In the track mode, the control loop drives the position error signal to zero. In the seek mode, the loop attempts to match the head velocity to a velocity target programmed through the microprocessor interface. In track mode, the head position error signal is summed with an 8-bit programmable offset signal which may be used to null out circuit offsets or to permit reading of offtrack data. This adjusted position error signal is available on pin FP1. A lowpass filter with a corner freguency above 0.1 • FSYNC provides a small amount of smoothing. A position loop filter may be constructed from external RC components and amplifier A1. Switch S1, controlled by the DUMP bit, is used to keep the feedback capacitor in the position loop filter discharged while the controller is in seek mode. The output of A1 is the position error signal (PE) which should be connected to the servo motor driver circuitry. The position error is also applied to a window comparator with programmable limits that provide a digital indication of whether the head is on track or not. In systems employing the SSI 32H569 or the SSI 32H6230, PE should be summed in to the ERR- pin through an input resistor.

In seek mode, the position error is differentiated by a switched capacitor differencer, to produce a velocity estimate. The differencer does not sample the position error immediately after the discontinuity that occurs when a track boundary is crossed. This prevents the discontinuity from disturbing the differentiator output. The velocity estimate is applied to a velocity loop filter consisting of external RC components and amplifier A3. A signal proportional to motor current may also be summed in at A3 to provide a better velocity estimate during rapid acceleration. A velocity error term is computed as the difference between the velocity target and the actual head velocity. The velocity target is generated by a DAC from the digital word stored in the TARGET register. The output of the velocity loop filter (pin FV4) is proportional to the actual head velocity and is scaled by a 4-bit programmable velocity gain before being subtracted from the velocity target. Also, a fill signal which is generated by multiplying the position error by a 4-bit programmable fill gain is subtracted from the velocity error. The fill signal compensates for the 8-bit quantization of the velocity target signal, which becomes a factor as the head velocity approaches zero. As the head nears the destination track at the end of a seek operation, the target velocity is zero, so if a fill term which is proportional to position error is subtracted from the velocity error term, the velocity loop will cause the head to come to rest at the center of the track. Without this additional fill signal, the velocity loop would not necessarily center the head in the destination track. The velocity error signal is buffered by A2

which drives the VE pin. The separate error outputs, PE and VE, allow for independent adjustment of the track and seek loop gains by specifying different values for RINP and RINV.

The actual velocity profile of the head is determined by the values written to the target velocity DAC. Typically, a new velocity target is written at each track crossing. An automatic update feature (enabled when UP-DATE=1) causes the next velocity target to be loaded from a holding register when a track crossing occurs, so that the microprocessor does not have to perform this time-critical operation.

The 32H6220 is capable of interactively nulling out offsets at FP1, PE, and VE. The basic technique is to

use the low offset ERR comparator (enable with the ERREN bit and visible on the SGN bit) to monitor the offset and then adjust an appropriate DAC value. Offset at FP1 is nulled with the NOS DAC, offset at PE is nulled with the TARGET DAC, and offset at VE is nulled with either NOS or TARGET.

The SSI 32H6220 has 8 registers, described in "Register Description," which are accessed through a microprocessor interface optimized for multiplexed address/data bus processors. A 3-bit register address is latched from the bus on the falling edge of ALE (address latch enable) and a bus cycle occurs if  $\overline{CS}$  (chip select) and either  $\overline{RD}$  (read strobe) or  $\overline{WR}$  (write strobe) are asserted. An open drain interrupt line ( $\overline{INT}$ ) may be used to cause a microprocessor interrupt when a track crossing occurs.



### FIGURE 2: SSI 32H6220 Typical Application

### PIN DESCRIPTION

### POWER

| NAME  | 44-pin<br>PLCC | ТҮРЕ | DESCRIPTION                                                                                                                                                      |
|-------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBIAS | 16             | 1    | BIAS INPUT - This input sets the internal opamp bias currents. A 20 k $\Omega$ 1% resistor should be connected between RBIAS and AGND.                           |
| VREF  | 17             | I    | REFERENCE VOLTAGE - 5.4V input which is used as the DC reference<br>level for all analog signals. (This level is available as an output from the<br>SSI 32H567). |
| AGND  | 19             |      | ANALOG GROUND                                                                                                                                                    |
| DGND  | 27             |      | DIGITAL GROUND                                                                                                                                                   |
| VDD   | 28             |      | DIGITAL 5V SUPPLY - 5 volt supply for the microprocessor interface<br>circuitry.                                                                                 |
| VPD   | 43             |      | DIGITAL 12V SUPPLY - 12 volt supply for the switched capacitor filter<br>clocks.                                                                                 |
| VPA   | 44             |      | ANALOG 12V SUPPLY - 12 volt supply for all analog circuitry.                                                                                                     |

### POSITION REFERENCE INTERFACE

|        | and the second se |   |                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q      | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 | QUADRATURE INPUT - Analog position signal from servo<br>demodulator.                                                                                                                                                                                                                                                                                                                                 |
| N      | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 | NORMAL INPUT - Analog position signal from servo demodulator (90 degrees or 1 track out of phase with Q signal).                                                                                                                                                                                                                                                                                     |
| SYNC   | 40                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   | SYNC INPUT - The falling edge of this clock causes the analog information on the N, Q inputs to be sampled. There is one SYNC pulse per servo frame and the maximum rate is 500 kHz. This signal is generated by the SSI 32H567. If it is not necessary to synchronize to N and Q samples, and FRFMT is set, SYNC should be grounded. In this case, FSYNC will be internally generated as FCLOCK/32. |
| CLOCK  | 41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   | CLOCK INPUT - This clock must be either 32 or 72 times the rate of the SYNC clock (selected by the FRFMT bit in STATUS register). It is usually supplied by the VCO output of the servo demodulator (e.g., SSI 32H567).                                                                                                                                                                              |
| TRKCK  | 33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | TRACK CROSSING CLOCK - This output drives external hardware track counters and is compatible with the counter function available in the Intel 8251 family of microcontrollers. It is normally low and pulses high one cycle per track.                                                                                                                                                               |
| TRKCKA | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | TRACK CROSSING A - This output is derived from TRKCK, it toggles<br>on the rising edges of TRKCK.                                                                                                                                                                                                                                                                                                    |
| TRKCKB | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | TRACK CROSSING B - This output is derived from TRKCK, it toggles<br>on the falling edges of TRKCK.                                                                                                                                                                                                                                                                                                   |

### MICROPROCESSOR INTERFACE

| CS          | 21             | I          | CHIP SELECT - Active low signal enables device to respond to microprocessor read or write.                                                                                                           |
|-------------|----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE         | 22             | • <b>1</b> | ADDRESS LATCH ENABLE - Falling edge latches register address<br>from pins AD0-AD2.                                                                                                                   |
| RD          | 23             | I          | READ STROBE - Active low signal causes the contents of the addressed register to be placed on the address/data bus (AD0–7) if $\overline{CS}$ is also active.                                        |
| WR          | 24             | Ι          | WRITE STROBE - Active low signal causes the data on the address/<br>data bus to be written to the addressed register if $\overline{CS}$ is also active.                                              |
| ĪNT         | 29             | 0          | INTERRUPT - This active low open drain output is asserted when a<br>track crossing is detected. It is released when the internal track crossing<br>status bit (TRKCS) is read by the microprocessor. |
| T/S         | 30             | 0          | TRACK/SEEK - This output reflects the state of the $T/\overline{S}$ bit in the STATUS register. It is high when the device is in track mode and low when it is in seek mode.                         |
| AD7<br>-AD0 | 31-32<br>34-39 | I/O        | ADDRESS/DATA BUS - 8-bit bus which carries register address<br>information and bi-directional data.                                                                                                  |
| RESET       | 42             | I          | RESET - This active low input is used to force all the internal registers to their reset condition.                                                                                                  |
| OFFTRK      | 26             | 0          | OFFTRACK - This open drain output is asserted whenever the head position is outside the window specified by NW. It is always asserted in seek mode.                                                  |

### CONTROL LOOP

| FV4         | 1 | 0 | VELOCITY FILTER OUTPUT - This is the output of amplifier A3 which<br>forms part of the velocity loop filter. This signal is internally amplified and<br>compared to the target velocity.                            |
|-------------|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FV2         | 4 | I | VELOCITY FILTER INPUT - Direct connection to the inverting input of<br>amplifier A3.                                                                                                                                |
| FV1         | 7 | 0 | ESTIMATED VELOCITY OUTPUT - Output of the position error differ-<br>entiating high pass filter.                                                                                                                     |
| VE          | 9 | 0 | VELOCITY ERROR - This signal should be summed in to the servo<br>motor driver circuitry. In systems using the SSI 32H569 or the SSI<br>32H6230 servo driver, VE is connected to the ERR- pin through a<br>resistor. |
| SW1,<br>SW2 | 2 | 3 | UNCOMMITTED SWITCH - This switch can be used to reset a notch<br>filter during seek mode. The switch is controlled by the SW bit in the<br>status word.                                                             |
| SK1,<br>SK2 | 5 | 6 | UNCOMMITTED SEEK SWITCH - This switch is on during seek operations.                                                                                                                                                 |
| NAME44-pin<br>PLCCTYPEDESCRIPTIONFP411OPOSITION FILTER CAPACITOR - The external position loop filter<br>feedback capacitor should be connected between this pin and PE.<br>When the DUMP bit in register WINDOW is set, an internal switch (S1)<br>shorts PE to FP4. This allows the external capacitor to be kept<br>discharged during seek mode.PE10OPOSITION ERROR OUTPUT - Output of position loop filter amplifier A1.FP212IPOSITION FILTER INPUT - Inverting input to opamp A1.FP113OPOSITION ERROR OUTPUT - Offset-corrected output of the position<br>processing circuitry, which is proportional to the radial displacement of<br>the head from the center of the current track.The actual transfer function from N, Q to FP1 is:<br>$H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2}$ where: T = 1/FSYNC<br>$z = e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.Unused pins on PLCC package: 8, 18 | CONTRO                                  | L LOOP (                                                                                         | Continued)           |                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| FP411OPOSITION FILTER CAPACITOR - The external position loop filter<br>feedback capacitor should be connected between this pin and PE.<br>When the DUMP bit in register WINDOW is set, an internal switch (S1)<br>shorts PE to FP4. This allows the external capacitor to be kept<br>discharged during seek mode.PE10OPOSITION ERROR OUTPUT - Output of position loop filter amplifier A1.FP212IPOSITION FILTER INPUT - Inverting input to opamp A1.FP113OPOSITION ERROR OUTPUT - Offset-corrected output of the position<br>processing circuitry, which is proportional to the radial displacement of<br>the head from the center of the current track.The actual transfer function from N, Q to FP1 is:<br>$H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2}$ where: T = 1/FSYNC<br>$z = e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.Unused pins on PLCC package: 8, 18                                  | NAME                                    | 44-pin<br>PLCC                                                                                   | TYPE                 | DESCRIPTION                                                                                                                                                                                                                                                                                     |  |  |  |  |
| PE10OPOSITION ERROR OUTPUT - Output of position loop filter amplifier A1.FP212IPOSITION FILTER INPUT - Inverting input to opamp A1.FP113OPOSITION ERROR OUTPUT - Offset-corrected output of the position<br>processing circuitry, which is proportional to the radial displacement of<br>the head from the center of the current track.The actual transfer function from N, Q to FP1 is: $H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2}$ where: T=1/FSYNC<br>$z=e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                          | FP4                                     | 11                                                                                               | 0                    | POSITION FILTER CAPACITOR - The external position loop filter feedback capacitor should be connected between this pin and PE. When the DUMP bit in register WINDOW is set, an internal switch (S1) shorts PE to FP4. This allows the external capacitor to be kept discharged during seek mode. |  |  |  |  |
| FP212IPOSITION FILTER INPUT - Inverting input to opamp A1.FP113OPOSITION ERROR OUTPUT - Offset-corrected output of the position<br>processing circuitry, which is proportional to the radial displacement of<br>the head from the center of the current track.The actual transfer function from N, Q to FP1 is:<br>$H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2}$ where: T=1/FSYNC<br>$z=e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                | PE                                      | 10                                                                                               | 0                    | POSITION ERROR OUTPUT - Output of position loop filter amplifier A1.                                                                                                                                                                                                                            |  |  |  |  |
| FP113OPOSITION ERROR OUTPUT - Offset-corrected output of the position<br>processing circuitry, which is proportional to the radial displacement of<br>the head from the center of the current track.The actual transfer function from N, Q to FP1 is:<br>$H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2}  \text{where: } T=1/FSYNC$<br>$z=e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | FP2                                     | 12                                                                                               | I                    | POSITION FILTER INPUT - Inverting input to opamp A1.                                                                                                                                                                                                                                            |  |  |  |  |
| The actual transfer function from N, Q to FP1 is:<br>$H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2}  \text{where: } T = 1/FSYNC$ $z = e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.<br>Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FP1                                     | 13                                                                                               | 0                    | POSITION ERROR OUTPUT - Offset-corrected output of the position<br>processing circuitry, which is proportional to the radial displacement of<br>the head from the center of the current track.                                                                                                  |  |  |  |  |
| $H(z) = \frac{3}{2z-1} \frac{\sin(\omega T/2)}{\omega T/2} \text{ where: } T = 1/FSYNC$ $z = e^{sT}$ This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.<br>Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The actua                               | l transfer f                                                                                     | unction f            | rom N, Q to FP1 is:                                                                                                                                                                                                                                                                             |  |  |  |  |
| z = e <sup>sT</sup><br>This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.<br>Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ан сайнал<br>Алтан алтан<br>Алтан алтан |                                                                                                  | $H(z) = \frac{1}{2}$ | $\frac{3}{12-1} \frac{\sin(\omega T/2)}{\omega T/2}$ where: T=1/FSYNC                                                                                                                                                                                                                           |  |  |  |  |
| This transfer function exhibits a high frequency roll off with a 3 dB point at f = 0.11 FSYNC.<br>Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         |                                                                                                  |                      | z=e <sup>sT</sup>                                                                                                                                                                                                                                                                               |  |  |  |  |
| Unused pins on PLCC package: 8, 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | This trans                              | This transfer function exhibits a high frequency roll off with a 3 dB point at $f = 0.11$ FSYNC. |                      |                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Unused pi                               | ns on PLC                                                                                        | C packa              | ige: 8, 18                                                                                                                                                                                                                                                                                      |  |  |  |  |

## **REGISTER DESCRIPTION**

The SSI 32H6220 has 8 internal registers which contain status, control and loop parameter information. A three bit register address is latched from inputs AD0-AD2 on the falling edge of ALE. The corresponding register is accessed if  $\overline{CS}$  is then asserted, with the direction of access being determined by  $\overline{RD}$  or  $\overline{WR}$ . The registers are summarized in Figure 3.

| REGISTER | ADDRESS | ACCESS         | D7                   | D6                 | D5                    | D4                    | D3                   | D2                | D1                                                 | DO     |  |
|----------|---------|----------------|----------------------|--------------------|-----------------------|-----------------------|----------------------|-------------------|----------------------------------------------------|--------|--|
| GAIN     | 0       | READ/<br>WRITE |                      | NF                 | G                     |                       | -                    | N                 | /G                                                 |        |  |
| TARGET   | 1       | READ/<br>WRITE |                      | TARGET VELOCITY    |                       |                       |                      |                   |                                                    |        |  |
| NEXT     | 2       | READ/<br>WRITE | NEXT TARGET VELOCITY |                    |                       |                       |                      |                   |                                                    |        |  |
| VELCON   | 3       | READ/<br>WRITE |                      | UNUSED             |                       | N                     | D                    | UPDATE            | ENA                                                | VELPOL |  |
| WINDOW   | 4       | READ/<br>WRITE | CAL                  | UNUSED             | DUMP                  | T/S                   | ERREN                |                   | NW                                                 |        |  |
| STATUS   | 5       | AS NOTED       | SGN<br>(READ ONLY)   | SW<br>(READ/WRITE) | CSMOD<br>(READ/WRITE) | FRFMT<br>(READ/WRITE) | ONTRK<br>(READ ONLY) | NQ<br>(READ ONLY) | NQ NQ TRKCS<br>(READ ONLY) (READ ONLY) (READ ONLY) |        |  |
| OFFSET   | 6       | READ/<br>WRITE | SOS                  |                    | NOS                   |                       |                      |                   |                                                    |        |  |
| RESET    | 7       | WRITE ONLY     |                      |                    |                       | RESET (A              | NY VALUE)            |                   |                                                    |        |  |

FIGURE 3: SSI 32H6220 Register Map

## **REGISTER DESCRIPTION (Continued)**

#### GAIN Address 0 Read/Write

GAIN SETTINGS - Used to set the velocity gain and fill gain. These settings are only significant in the seek mode.

| BIT                       | NAME                                                                                                                                                                                                   | DESCRIPTION                                                                                                         |  |  |  |  |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 3-0                       | NVG0-3                                                                                                                                                                                                 | VELOCITY GAIN - 4-bit quantity which sets the gain applied to the velocity signal at the output of opamp A3.        |  |  |  |  |  |
| 7-4                       | NFG0-3                                                                                                                                                                                                 | FILL GAIN - 4-bit quantity which sets the gain applied to the position error which is added to the velocity signal. |  |  |  |  |  |
| If NVG<br>output<br>VE-VI | If NVG and NFG are represented as integers ranging from 0 to 15, then for a zero velocity target, the VE output is given by:<br>$VE - VREF = \frac{NVG}{15}(FV4 - VREF) + \frac{NFG}{255}(FP1 - VREF)$ |                                                                                                                     |  |  |  |  |  |

## TARGET Address 1 Read/Write

CURRENT VELOCITY TARGET - This register selects the 8-bit velocity target which is subtracted from the actual velocity to yield velocity error in seek mode. The sign of the velocity target is determined by the VELPOL bit in register VELCON. If TARGET is represented as an integer from 0 to 255, then the voltage at the output of the velocity target DAC, VT, is given by:

$$VT = VREF \left(1 - \frac{TARGET}{340}\right), VELPOL = 0$$
$$VREF \left(1 + \frac{TARGET}{340}\right), VELPOL = 1$$

The SSI 32H6220 has an update feature which allows this register to be loaded automatically with the contents of the next target register when a track crossing occurs. The target register may also be written directly by the microprocessor to cause an immediate change in target velocity.

#### NEXT Address 2 Read/Write

NEXT TARGET VELOCITY - This register contains an 8-bit value that will be loaded automatically into the velocity target register when a track crossing occurs, if the UPDATE bit in VELCON is set. This register is unused if UPDATE is cleared.

# **REGISTER DESCRIPTION** (Continued)

| VELCO | N Address | s 3 Read/Write                                                                                                                                                                                                                                                                                                                                  |
|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                     |
| 0     | VELPOL    | VELOCITY TARGET POLARITY - If this bit is set, the velocity target will<br>be positive (with respect to VREF) and if it is reset, the velocity target will<br>be negative.                                                                                                                                                                      |
| 1     | ENA       | ENABLE VELOCITY TARGET DAC - If ENA is set, the velocity target<br>DAC will be enabled and if it is cleared the output of the DAC will be<br>clamped to VREF.                                                                                                                                                                                   |
| 2     | UPDATE    | UPDATE MODE SELECT - When this bit is set, the contents of the<br>NEXT register will be transferred to TARGET automatically when a track<br>crossing occurs. If it is cleared, new velocity targets must be written<br>directly to the TARGET register by the microprocessor.                                                                   |
| 3-4   | ND0-ND1   | DIFFERENTIATOR CHARACTERISTIC SELECT - These bits select the<br>characteristic of the differentiator high pass filter as follows:                                                                                                                                                                                                               |
|       |           |                                                                                                                                                                                                                                                                                                                                                 |
|       |           | Where T is the period of the SYNC clock input in seconds, s is the complex frequency variable in radians/second and ND is an integer from 0 to 3. For s< <w 500="" a="" acts="" be:<="" corner="" differentiator.="" filter="" for="" frequency="" h(s)="" high="" khz,="" like="" of="" pass="" rate="" sync="" th="" the="" w="" will=""></w> |
|       |           | ND1   ND0         W/2π (kHz)           00         39.8           01         62.5           10         85.3           11         108                                                                                                                                                                                                             |
|       |           | The actual transfer function from N, Q, to FV1 is:                                                                                                                                                                                                                                                                                              |
|       |           | $H(z) = \frac{7G(z-1)}{z[7(z-1)+(3.5+2ND)z]} \frac{\sin(\omega T/2)}{\omega T/2} \text{ where: } T = 1/\text{FSYNC}$                                                                                                                                                                                                                            |
|       |           | z = e<br>This transfer function is approximated throughout this data sheet with the<br>above domain approximation which is accurate to 0.5 db for f<.05 • FSYNC.                                                                                                                                                                                |
| 5-7   | unused    |                                                                                                                                                                                                                                                                                                                                                 |

## **REGISTER DESCRIPTION (Continued)**

### WINDOW Address 4 Read/Write

WINDOW CONTROL - This register is used to program the on-track window comparator and also contains several control bits.

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                                                                                                               |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-2 | NW0-NW2 | WINDOW SELECT BITS - This 3 bit word selects the window comparator threshold voltage. The on track indicator bit will be true as long as:                                                                                                                                                 |
|     |         | FP1 - VREF   < VREF[(1 + NW)/32]<br>where NW is an integer from 0 to 7.                                                                                                                                                                                                                   |
| 3   | ERREN   | ERROR ENABLE - When set, this bit enables the offset comparator and causes SGN to be its output. When reset, SGN is the lower side of the window comparator.                                                                                                                              |
| 4   | T/S     | TRACK/SEEK MODE SELECT - When this bit is set, track mode is selected<br>and when it is reset, seek mode is selected.                                                                                                                                                                     |
| 5   | DUMP    | POSITION LOOP FILTER DUMP CONTROL - When this bit is set, pins PE<br>and FP4 are switched together internally by S1. This causes the external<br>position loop filter feedback capacitor to be discharged.                                                                                |
| 6   | unused  |                                                                                                                                                                                                                                                                                           |
| 7   | CAL     | CALIBRATION MODE - When this bit is reset, the N and Q inputs are connected to the position processor and normal operation occurs. When CAL is set, the processor inputs are connected to VREF, causing the FP1 output to reflect the offset voltage errors in the position sensing path. |

STATUS Address 5 Read/Write access as noted

| STATU | STATUS REGISTER - Contains track status information and several control bits. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|-------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BIT   | NAME                                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 0     | TRKCS                                                                         | TRACK CROSSING INDICATOR - The function of TRKCS is determined by<br>the CSMOD bit in this register. When CSMOD is set, TRKCS will be set every<br>time NQ or NQ change state (i.e., on every track crossing). When CSMOD<br>is reset, TRKCS will be set every time NQ changes state (i.e., on alternate<br>track crossings). TRKCS is reset when STATUS is read by the microproces-<br>sor. The INT interrupt output is the inverse of TRKCS. (TRKCS is read only.) |  |  |  |  |  |
| 1     | NQ                                                                            | TRACK QUADRANT - This bit is set when:<br>N-VREF > VREF-Q<br>and reset otherwise. (N $\overline{Q}$ is read only)                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 2     | NQ                                                                            | TRACK QUADRANT - This bit is set when:<br>N-VREF > Q-VREF<br>and reset otherwise. (NQ is read only)                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |

# **REGISTER DESCRIPTION** (Continued)

| BIT | NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                     |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | ONTRK | ON TRACK INDICATOR - This bit is set when the voltage on pin FP1 is within the window selected by the WINDOW register. It is reset otherwise (ONTRK is read only).                                                                                                                                                                                                              |
| 4   | FRFMT | FRAME FORMAT - Used to indicate the relationship between CLOCK and SYNC. If this bit is set, the VCO clock rate must be 32 times the SYNC clock rate. If it is reset, the VCO clock rate must be 72 times the SYNC clock rate. (FRFMT is read/write).                                                                                                                           |
| 5   | CSMOD | CROSSING INDICATOR MODE - If this bit is reset, TRKCS will be set on alternate track crossings. If it is set, TRKCS will be set on every track crossing. (CSMOD is read/write).                                                                                                                                                                                                 |
| 6   | SW    | SWITCH - This bit controls the SW switch. This uncommitted switch can be used to initialize a notch filter in the servo loop. (SW is read/write).                                                                                                                                                                                                                               |
| 7   | SGN   | VOLTAGE SIGN - This bit indicates whether the head position is above or<br>below the lower edge of the track window. If used with the ONTRK bit, it<br>allows the microcontroller to divide a track into three regions and make more<br>informed decisions about overshoot and undershoot. When ERREN is set,<br>SGN is the output of the error comparator. (SGN is read only). |

#### OFFSET Address 6 Read/Write

OFFSET VOLTAGE REGISTER - The 8-bit value in this register drives the offset DAC which adds a correcting voltage to the position error signal.

| BIT      | NAME                 | DESCRIPTION                                  |
|----------|----------------------|----------------------------------------------|
| 0-6      | NOS0-NOS6            | OFFSET MAGNITUDE                             |
| 7        | SOS                  | OFFSET SIGN                                  |
| The offs | set correction volta | ge, VOS, is given by:                        |
|          |                      | VOS = - 0.89 ( <u>NOS</u> ) V , SOS=0<br>127 |
|          |                      | 0.89 ( <u>NOS</u> ) V,SOS=1<br>127           |

## RESET Address 7 Write only

RESET REGISTER - When any value is written to this register, all writeable register bits in the SSI 32H6220 are reset.

## **ELECTRICAL SPECIFICATIONS**

## ABSOLUTE MAXIMUM RATINGS

(Maximum limits indicate where permanent device damage occurs. Continous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER          | CONDITIONS      | MIN | ТҮР | МАХ      | UNITS |
|--------------------|-----------------|-----|-----|----------|-------|
| VPA                |                 | 0   |     | 14       | V     |
| Voltage on any pin |                 | 0   |     | VPA+0.1V | V     |
| Storage Temp.      |                 | -45 |     | 165      | °C    |
| Solder Temp.       | 10 sec duration |     |     | 260      | °C    |

# **RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| VPA, VPD                                      |            | 10.8 |      | 13.2 | V  |
|-----------------------------------------------|------------|------|------|------|----|
| VDD                                           |            | 4.5  |      | 5.5  | V  |
| VREF                                          |            | 5.1  | 5.4  | 5.7  | V  |
| Operating temp.                               |            | 0    |      | 70   | °C |
| RBIAS, bias resistor to AGND                  |            | 22.3 | 22.6 | 22.9 | kΩ |
| Resistive loading<br>(FP1, FV1, PE, FV4, VE)  | About VREF | 5    |      |      | kΩ |
| Capacitive loading<br>(FP1, FV1, PE, FV4, VE) |            |      |      | 40   | pF |

## **DC CHARACTERISTICS**

| IVP  | Total VPA and VPD current |  | 40 | mA |
|------|---------------------------|--|----|----|
| IDD  | VDD current               |  | 10 | mA |
| IREF | VREF current              |  | 3  | mA |

## DIGITAL I/O

| Digital Inputs                                      | · · · · · · · · · · · · · · · · · · · | •   |  |     |    |
|-----------------------------------------------------|---------------------------------------|-----|--|-----|----|
| VIH                                                 | IIH  < 10μA                           | 2   |  |     | V  |
| VIL (Except Reset)                                  | IIL  < 10μA                           |     |  | 0.7 | v  |
| VIL Reset Pin                                       | IIL  < 100μA                          |     |  | 0.7 | v  |
| <b>Digital Outputs</b> (AD0-AD7, $T/\overline{S}$ ) |                                       |     |  |     |    |
| VOH                                                 | IOH  < 40μA                           | 2.4 |  |     | V  |
| VOL                                                 | IOL  < 1.6mA                          |     |  | 0.4 | v  |
| Open Drain Digital Outputs (INT, OFFTRK)            |                                       |     |  |     |    |
| VOL                                                 | IOL  < 1.6mA                          |     |  | 0.4 | v  |
| Off leakage                                         | VOH = VPD                             |     |  | 10  | μA |

MICROPROCESSOR INTERFACE TIMING (see figure 4(a) and figure 4(b)). (Timing measurements for digital signals are measured at 1.3V, unless otherwise noted.)

| PARAMETER                                 | CONDITIONS | MIN | ТҮР | МАХ | UNITS |
|-------------------------------------------|------------|-----|-----|-----|-------|
| TLHLL ALE pulse width                     |            | 45  |     |     | ns    |
| TAVLL Address setup time                  |            | 8   |     |     | ns    |
| TLLAX Address hold time                   |            | 20  |     |     | ns    |
| TRLVD RD to data valid                    |            |     |     | 145 | ns    |
| TRHDX data hold time after RD             |            | 0   |     | 50  | ns    |
| TRLRH RD pulse width                      |            | 200 |     | 1   | ns    |
| TLLWL ALE to RD or WR                     |            | 25  |     |     | ns    |
| TRLCL RD or WR to CS low                  |            |     |     | 20  | ns    |
| TRHCH RD or WR to CS high                 |            | 10  |     |     | ns    |
| TWLWH WR pulse width                      |            | 100 |     |     | ns    |
| TQVWH data set up to $\overline{WR}$ high |            | 70  |     |     | ns    |
| TWHQX data hold after WR high             |            | 10  |     |     | ns    |

## ANALOG I/O

| PARAM                      | ETER                     | CONDITIONS | MIN | ТҮР   | МАХ            | UNITS |
|----------------------------|--------------------------|------------|-----|-------|----------------|-------|
| N, Q Inp                   | uts                      |            |     | · · · | 1. K.<br>1. K. |       |
| Input res                  | istance                  |            | 50  |       |                | kΩ    |
| input cap                  | pacitance                |            |     |       | 25             | pF    |
| Offset vo                  | oltage                   |            | -15 |       | 15             | mV    |
| N, Q Timing (see figure 5) |                          |            |     |       |                |       |
| fc                         | VCO input frequency      |            | 4   |       | 16             | MHz   |
| TSYH                       | SYNC hold time           |            | 0   |       |                | ns    |
| TSYS                       | SYNC setup time          |            | 34  |       |                | ns    |
| Nc                         | VCO/SYNC                 | FRFMT=1    | 32  |       | 32             |       |
|                            | frequency ratio          | FRFMT=0    | 72  |       | 72             |       |
| TADS                       | N or Q analog setup time |            | 400 |       |                | ns    |
| TADH                       | N or Q analog hold time  |            | 180 |       |                | ns    |











FIGURE 5: Analog Timing

ANALOG I/O (Continued)

| PARAMETER                                  | CONDITIONS        | MIN  | ТҮР  | MAX  | UNITS |
|--------------------------------------------|-------------------|------|------|------|-------|
| FP2, FV2 Inputs                            |                   |      |      |      |       |
| Input resistance                           | About VREF        | 100  |      |      | kΩ    |
| Input capacitance                          |                   |      |      | 20   | pF    |
| Offset voltage                             |                   | -15  |      | 15   | mV    |
| Analog Outputs                             |                   |      |      | •    |       |
| Output impedance                           | Vo-VREF  < 3V     |      |      | 20   | Ω     |
| Output swing (FP1, FV1)                    | About VREF        | 4    |      |      | v     |
| Output swing (PE, FV4)                     | About VREF        | 3.5  |      |      | V     |
| Output swing (VE)                          | About VREF        | 3.7  |      |      | V     |
| Gain (FP1 from N or Q)                     |                   | 9.35 | 9.55 | 9.75 | dB    |
| Gain (Amplifier A1, A3)                    | Open loop DC gain | 60   |      |      | dB    |
| Gain (Amplifier A2)                        |                   |      | 0    |      | dB    |
| Unity gain bandwidth<br>(Amplifier A1, A3) | Open loop         | 1    |      |      | MHz   |
| Unity gain bandwidth<br>(Amplifier A2)     | Open loop         |      | .5   |      | MHz   |

## WINDOW COMPARATOR

| PARAMETER                    | CONDITIONS      | MIN | ТҮР | мах | UNITS |
|------------------------------|-----------------|-----|-----|-----|-------|
| Threshold step size accuracy | Nominal=VREF/32 | -30 |     | 30  | %     |

# FILL GAIN

| PARAMETER      | CONDITIONS | MIN | ТҮР | МАХ | UNITS |
|----------------|------------|-----|-----|-----|-------|
| Maximum gain   | NFG=15     | 57  | 58  | 60  | mV/V  |
| Gain step size |            | 3   | 4   | 5   | mV/V  |

## ANALOG SWITCHES

| PARAMETER | CONDITIONS | MIN | ТҮР | МАХ  | UNITS |
|-----------|------------|-----|-----|------|-------|
| S1        | PE ≤ VREF  |     |     | 200  | Ω     |
| SW        | SW2 ≤ VREF |     |     | 200  | Ω     |
| SK        | SK1 ≤ VREF |     |     | 200  | Ω     |
| S2        | FP1 ≤ VREF |     |     | 1500 | Ω     |

## **VELOCITY GAIN**

| PARAMETER      | CONDITIONS | MIN | түр | мах  | UNITS |
|----------------|------------|-----|-----|------|-------|
| Maximum gain   | NVG=15     | .97 | 1   | 1.03 | V/V   |
| Gain step size |            | 48  | 67  | 82   | mV/V  |

## TARGET VELOCITY DAC

| PARAMETER                              | CONDITIONS | MIN  | ТҮР  | мах  | UNITS |
|----------------------------------------|------------|------|------|------|-------|
| Full scale - VREF                      | VELPOL=1   | 72   | 75   | 78   | %VREF |
|                                        | VELPOL=0   | -72  | -75  | -78  | %VREF |
| Step size                              |            | 0.16 | 0.29 | 0.50 | %VREF |
| Offset Match<br>(VELPOL=1)- (VELPOL=0) | TARGET=0   | 0    |      | 35   | mV    |

## OFFSET CORRECTION DAC

| PARAMETER         | CONDITIONS     | MIN  | түр  | мах  | UNITS |
|-------------------|----------------|------|------|------|-------|
| Full scale - VREF | NOS=127, SOS=1 | 15   | 16   | 18   | %VREF |
|                   | NOS=127, SOS=0 | 15   | 16   | 18   | %VREF |
| Step size         |                | 0.08 | 0.13 | 0.18 | %VREF |

## DIFFERENTIATOR

| PARAMETER                   | CONDITIONS        | MIN  | ТҮР  | МАХ  | UNITS |  |
|-----------------------------|-------------------|------|------|------|-------|--|
| High pass gain (N,Q TO FV1) | FIN/FSYNC = 0.02, |      |      |      |       |  |
|                             | ND = 0            | 5.45 | 5.85 | 6.25 | db    |  |
|                             | ND = 1            | 1.7  | 2.1  | 2.5  | db    |  |
|                             | ND = 2            | 9    | 5    | 1    | db    |  |
|                             | ND = 3            | -2.9 | -2.5 | -2.1 | db    |  |

## **APPLICATIONS INFORMATION**

In the examples shown in Figures 7a & 7b, the SSI 32H6220 is used with its companion devices, the SSI 32H567 and SSI 32H569 or SSI 32H6230, as well as a microprocessor and some external components, to implement a complete head positioning system.

#### **Position Reference**

The position feedback signal for the servo loop is generated by a servo demodulator from information prerecorded on the disk drive's servo surface. The SSI 32H567 provides quadrature position signals (N and Q), recovered clocks (SYNC and VCO) and an analog reference level (VREF) for the rest of the system. The SSI 32H567 translates the radial displacement of the servo read head to a voltage with a gain of 2 volts/track. The SSI 32H6220 has a front end

gain of 3, so the gain from actual position error to the voltage at pin FP1 (the input to the position loop filter) is 6 volts/track.

In order to produce the position error signal illustrated in figure 6, the position processor in the SSI 32H6220 selects either N, Q or an inverted signal, based on the value of the digital signals NQ and  $N\overline{Q}$ . The resulting error signal is zero (equal to VREF) when the head is perfectly centered on a track. The error signal has a maximum absolute value in the vicinity of a track boundary (i.e., when the head is displaced one half track from a track center) and has a polarity that indicates the direction of the position error.



#### FIGURE 6: Position Signal Waveforms

0790 - rev.



FIGURE 7(a): Complete Example of Servo Path Electronics Using SSI 32H567/6220/569 Chip Set

SSI 32H6220 Servo Controller

5

5-77

P0.0 LOWV (+ 12V EN 80C51 INS820 X1 VPD <+ 12V 16 MHz Vcc AD0-7 AD0-7 VPA Ť CBYP хо + 12V TO CBYP RBIAS ALE ALE SPINDLE MOTOR -₩-A15 cs RBIAS AGND RD RD WR WR A SE3 INT INT FP1 SE2 H - BRIDGE SE1 Vcc GND R<sub>P1</sub> ≦ MOTOR DRIVER RESET Q3 R<sub>s</sub> OUTA VDD Q1 + 5V VOICE COIL MOTOR 우리부 Q4 OUTB DGND FP2 Q2 <sup>i</sup>m ₩ R<sub>TH</sub>  $\nabla$ POSITION LOOP FILTER **≦** R<sub>P3</sub> DGND THR  $\overline{4}$ Ν N v<sub>cc</sub> R<sub>P4</sub> PREAMPLIFIER FP4 Q Q 0.1 μ F OUTD SYNC SYNC C<sub>P2</sub> IN OUTC VELOCITY CLOCK VC0 PE LOOP FILTER SERVO 0.1 µ F CLD CAZ FV4 CAZ RINP C1 CAGC CAGC C VCO CPK **R**<sub>V4</sub> CLAMP C2 CPK R<sub>V1</sub> CAD + 12V) VPA FV2 SOUT CAD CBP i ≤ R<sub>V3</sub> +5V У ВВВК CBYP BP1 S RF CBP FV1 BP2 RLI ERR c<sub>L1</sub> SK1 R<sub>INV2</sub> R<sub>INV1</sub> RL2 CL3 SSI 32H6220 LF Rχ SSI 32H6230 -₩-TW -₩ SK2 ₩ cw VE TO SPINDLE MOTOR SSI 32H567 CL2 ERR -BRK Rw BRAKING TRANSISTOR LOOP COMPENSATION AGND ERR + RVCO VREF VREF VREF  $\overline{\mathbf{b}}$ Se Ros SERVO SERVO ≩ SERVO MOTOR DRIVER CONTROLLER DEMODULATOR CBYP  $\nabla$ 

FIGURE 7(b): Complete Example of Servo Path Electronics Using SSI 32H567/6220/6230 Chip Set

0790 - rev.

. \*

SSI 32H6220 Servo Controller

## Servo Motor and Driver

For the purposes of illustration, the following simple model for the servo motor in Figure 7 is assumed.

$$i_m = \frac{J\theta}{K_m} \cdot \frac{d\omega}{dt}$$
  $e = K_e \cdot \omega$ 

Definition of terms:

- im Armature current (A)
- ω Motor speed (rad/s)
- J0 Rotor moment of inertia (kg m<sup>2</sup>)
- Km Torque constant (Nm/A)
- e Motor back EMF (V)
- Lm Winding inductance (H)
- Rm Winding resistance (Ohm)
- Ke Motor voltage constant (V/rad/s)
- Numerically, Ke and Km are equal.

Under the assumption that the electrical and mechanical poles of the motor above are widely separated (Rm/ Lm >>  $J^{0} \cdot \text{Rm/Km}^{2}$ ), the servo driver loop compensation components, RL2 and CL3, may be chosen to cancel the effect of Lm, as follows:

$$C_{L3} = \frac{68 R_{S}}{2 \pi R_{F} (R_{m} + R_{S}) BW}, R_{L2} = \frac{L_{m}}{C_{L3} (R_{m} + R_{S})}$$

where BW is the desired servo driver open loop bandwidth (Hz). This results in the following relationship between motor current (im) and error voltage at the servo controller output (EOUT).

$$\frac{i_m}{EOUT}(s) = \frac{-R_F}{4R_{in}R_s\left(1+\frac{s}{2\pi BW}\right)}$$

Where Rin is either Rinp or Rinv depending whether you're in seek or track modes.

This simple first order approximation of the servo motor behaviour neglects effects such as resonance due to the motor inductance, Lm, or the pole due to servo driver transconductance. However, it is sufficient to illustrate the design goals for the velocity and position loop filters that are required with the SSI 32H6220. A more detailed description of the SSI 32H569 may be found in the SSI 32H569 data sheet.

#### TRACK MODE

#### Loop Compensation

Track mode is engaged when the head has reached its destination and the current position must be maintained. The control objective is to drive the position error signal at FP1 to zero and minimize excursions of the head due to noise and other perturbations of the system. The transfer function of the complete servo loop in track mode is shown in figure 8(a), using the servo motor model derived above. The gain G1 is the combined effect of the SSI 32H567 and the front end gain of the SSI 32H6220, and has a nominal value of 6 volts/track. The gain G2 is a property of the head transport system, and has units of tracks/radian for rotary servo motors and tracks/meter for linear motors. (The nomenclature chosen for the motor model is that of rotary motors but the results are applicable to linear motors as well, if appropriate units are substituted). To ensure that the control loop has negative feedback, positive motor current (as indicated in Figure 7) must result in negative motor acceleration. This inversion is accomplished in the prerecorded servo pattern and is accounted for in the transfer function by showing G2 to be negative.

Since the servo driver/motor combination has a double pole at the origin and an additional real pole at frequency BW (which is selectable with external components in the SSI 32H569), the position loop filter is essential to ensure a stable system. The effect of the position filter used in this example is to provide lag-lead compensation. Systems of this type are usually designed by trial and error, but a further simplification of the transfer function may be made to obtain an initial solution. If the pole at BW is ignored, RP4 is removed and RP2 made large (RP2 is necessary to provide a DC path for leakage current at pin FP2) then the system illustrated in figure 8(b) is obtained. The compensation has been reduced to lead compensation only. If the following quantities are defined:

$$Gtot = \left(\frac{G_1G_2C_{P1}}{C_{P2}}\right) \left(\frac{R_F}{4R_{in}R_S}\right) \left(\frac{K_m}{J\theta}\right) (S^{-2})$$

PM = Desired closed loop phase margin (degrees)

FB = Desired open loop unity gain bandwidth (rad/s)

then appropriate values for the time constants of the

lead compensation circuit (T1, T2) may be chosen using the following relationships, assuming  $1/T_2 << FB << 1/T_1$ :

 $FB = Gtot \cdot T_2 (rad/s)$ 

PM = 90 - arctan (FB • T1) (degrees)

The values for T1 and T2 thus chosen form a starting point for the selection of appropriate values for the more complex lag-lead compensator required by the real system.

## **Position Loop Filter Initialization**

Switch S1, which is controlled by the DUMP bit in the WINDOW register, may be used to short out the external feedback capacitor CP2, discharging it. S1 is usually closed during a seek operation, so that when

the system is switched to track mode, no sudden transients occur due to charge stored on CP2. Disturbances to the position signal when the system is switching to track mode can greatly extend the disk drive's access time, since the system response is much slower in this mode.

#### On Track Window

The on track window comparator may be used to monitor the positioning accuracy of the head. The position error voltage at pin FP1 is compared to a signal selected by the bits NW0-2 in the WINDOW register. The ONTRK bit in register STATUS is set if the position error is within the specified limits and cleared if it is outside the limits (in either the positive or the negative direction). The programmable excursion limits (ex-



FIGURE 8(a): System Transfer Function in Track Mode



## FIGURE 8(b): Simplified Track Mode Transfer Function

pressed as a percentage of a track) range from 2.8% to 22.5% in 8 equal steps. By monitoring the ONTRK bit, the microprocessor can determine when the head has settled sufficiently for read and write operations to commence. The ONTRK bit may also be used to decide when it is appropriate to switch from seek to track mode at the end of a period of deceleration.

#### SEEK MODE

#### **Velocity Profile**

The velocity profile that results in the shortest seek time, subject to motor current and head velocity limitations, is as follows:

- Maximum acceleration (maximum motor current) until the half-way point or maximum velocity is reached.
- Constant velocity motion until it is time to commence deceleration (if maximum velocity was reached).
- Maximum deceleration until head comes to rest over the destination track. The decceleration period is of approximately the same duration as the acceleration period.

The microprocessor computes a velocity profile according to the rules above, based on the current head location and destination track. During the final approach to the destination track, updates to the velocity DAC become more infrequent since the track crossing rate is approaching zero. The fill signal which is derived from the position error can be used to provide a smooth target velocity profile between track crossing updates. Figure 9 shows a set of typical waveforms as the head approaches the destination track. The fill gain is adjusted at each track crossing so that the fill signal interpolates smoothly between target DAC settings. In the destination track, where the target DAC output is zero, the fill signal is especially important, since it becomes zero only when the head is centered on the track. The velocity control loop thus causes the head to come to rest at the center of the destination track.

#### Loop Compensation

The transfer function for the controller electronics of figure 7 is shown in figure 10(a). This transfer function may be simplified as shown in figure 10(b), under the following conditions:

$$\omega^{2} >> \frac{\left(\operatorname{GG}_{1}\operatorname{G}_{2}\right)\left(\operatorname{K}_{m}\operatorname{R}_{v_{1}}\right)}{\operatorname{J}_{\theta}\operatorname{R}_{v_{3}}}$$

. .

$$R_{V4}C_{V1} = \frac{GG_{1}G_{2}}{(GG_{1}G_{2})(K_{m}R_{V1})}$$

The value of  $\omega$ , the corner frequency of the internal position differentiator, is dependent on the sync rate, but the above condition is generally satisfied by most systems. The condition on RV4 and CV1 sets the position of the zero due to the external components in the velocity loop filter, whose function is described below. The resulting system has two real poles, one of which is at the origin, and is thus unconditionally stable.

The position of the SSI 32H6220 internal differentiator pole is selectable under microprocessor control. It is desireable to select as low a frequency as is consistent with the required seek performance. This pole prevents the differentiator from amplifying high frequency noise. In order to provide feedback of a velocity signal for frequencies above the differentiator pole, the external velocity loop filter is configured to act as an integrator which integrates the motor current sense output of the SSI 32H569, or the SSI 32H6230, SOUT. Since SOUT is proportional to motor acceleration, this integration produces a signal proportional to velocity. Thus, at low frequencies the velocity feedback is generated by differentiating the position error signal and at high frequencies, the velocity term results from integrating motor current. It is more accurate to estimate velocity from a direct observation of head position, but at higher frequencies it is necessary to provide increased noise immunity. The system described above balances these two considerations.

#### OFFSET CANCELLATION

The 32H6220 is capable of cancelling position offset, velocity offset, and motor current offset. The following procedures may be used to null out these effects.

## A. Position offset

This procedure removes any offset introduced by the position processing circuitry in the SSI 32H6220.

- 1. Set T/S. (Enter track mode.)
- 2. Set CAL and DUMP. (This switches the N and Q inputs to VREF and shorts out CP2).
- 3. Set ERREN. (This activates the ERR comparator and connects its output to SGN.)
- Adjust NOS and SOS until a 1LSB change causes SGN to change state. The final values should be stored and used whenever track mode is used.
- 5. Clear CAL, DUMP, ERREN to resume normal track mode operation.

#### **B. Velocity offset**

This procedure removes any offset generated in the velocity path of the SSI 32H6220.

- 1. Clear T/S. (Enter seek mode).
- 2. Set CAL, ERREN, and ENA.
- 3. Adjust TARGET and VELPOL until 1LSB change causes SGN to change state. This value of TARGET should be stored for use in future seeks as the velocity offset.
- 4. Clear CAL and ERREN to resume normal seek mode.

Finer offset adjustment can be made by using the OFFSET register, however the calculation must be done for each value of NFG that is planned to be used.

#### C. Motor Current Offset

Motor current offset (caused, for instance, by cable bias and windage on the head as well as voltage offset in the motor driver) results in an ontrack voltage at PE that is not zero. In some drives, the time from when DUMP is turned off to when the final value of PE is achieved adds appreciably to the loop settling time. The PE voltage can be minimized (and therefore, the settling time) as follows.

- 1. Enter track mode and wait for the head position to settle. Make sure CAL is reset.
- 2. Set ERREN.
- Adjust TARGET until PE is zero (evidenced by SGN toggling equally between 1 and 0. Program target with this value whenever a seek to this area of the disk is performed.

Since this technique compensates for cable bias, care must be taken to interpret the results. Cable bias will be position dependent and can also depend on the previous head positions.



## FIGURE 9: Typical Waveforms During Final Deceleration Mode



FIGURE 10(a): Transfer Function of SSI 32H6220 in Seek Mode



FIGURE 10(b): Simplified Transfer Function of SSI 32H6220 in Seek Mode

$$\omega^{2} >> \frac{\left(GG_{1}G_{2}\right)\left(K_{m}R_{v1}\right)}{J\theta R_{v3}}$$

$$J\theta \omega R_{v3}$$

$$\mathbf{R}_{V4} \mathbf{C}_{V1} = \frac{\mathbf{G} \mathbf{G}_{1} \mathbf{G}_{2}}{\left(\mathbf{G} \mathbf{G}_{1} \mathbf{G}_{2}\right) \left(\mathbf{K}_{m} \mathbf{R}_{V1}\right)}$$



FIGURE 11: Bode Plot of Simplified Track Mode Transfer Function

FIGURE 12: Bode Plot of Simplified Seek Mode Transfer Function

## **PACKAGE PIN DESIGNATIONS**

(TOP VIEW)

CAUTION: Use handling procedures necessary for a static sensitive component.



#### 44-Pin PLCC

## **ORDERING INFORMATION**

| PART DESCRIPTION              | ORDER NO.      | PKG. MARK  |
|-------------------------------|----------------|------------|
| SSI 32H6220, Servo Controller |                |            |
| 44-Pin PLCC                   | SSI 32H6220-CH | 32H6220-CH |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Preliminary Data**

July, 1990

## **DESCRIPTION**

The SSI 32H6230 Servo Motor Driver is a bipolar device intended for use in Winchester disk drive head positioning systems employing linear or rotary voice coil motors. When used in conjunction with a position controller, such as the SSI 32H568 or the SSI 32H6220 Servo Controllers, and a position reference, such as the SSI 32H567 Servo Demodulator, the device allows the construction of a high performance, dedicated surface head positioning system.

The SSI 32H6230 serves as a transconductance amplifier by driving 4 MOSFETs in an H-bridge configuration, performs motor current sensing and limits motor current. In its linear tracking mode, class B operation is guaranteed by crossover protection circuitry, which ensures that only one MOSFET in each leg of the Hbridge is active. The MOSFET drivers are disabled when motor velocity or current exceed externally programmable limits. In addition, automatic head retraction and spindle braking may be initiated by a low voltage condition or upon external command.

(Continued)

- FEATURES
- Predriver for linear and rotary voice coil motors
- Interfaces directly to MOSFET H-Bridge motor driver
- Class B linear mode and constant velocity retract mode
- FET disable function
- Precision differential amplifier for motor current sensing
- Clamp for motor current limiting
- Automatic head retract and spindle braking signal on power failure
- External digital enable
- Servo loop parameters programmed with external components
- Advanced bipolar IC requires under 240 mW from 12V supply
- Available in 20-pin DIP or SO packaging



**BLOCK DIAGRAM** 

## **PIN DIAGRAM**

| ERR     | Ц | 1  | 20 | þ  | vcc  |
|---------|---|----|----|----|------|
| ERR -   | Ц | 2  | 19 | þ  | LOWV |
| ERR +   | C | 3  | 18 | þ  | EN   |
| VREF    | ۵ | 4  | 17 | þ  | OUTA |
| SOUT    | Ľ | 5  | 16 | þ. | OUTB |
| CLAMP   | ۵ | 6  | 15 | þ  | SE1  |
| DISABLE | C | 7  | 14 | þ  | SE2  |
| BRK     | Ľ | 8  | 13 | þ  | OUTD |
| SE3     |   | 9  | 12 | þ  | OUTC |
| GND     | С | 10 | 11 | þ  | VLIM |
|         |   |    |    |    |      |

## **DESCRIPTION** (Continued)

The SSI 32H6230 is implemented in an advanced bipolar process and dissipates less than 240 mW from a 12V supply. The IC is available in 20-pin DIP and 20-pin SO packaging.

## **FUNCTIONAL DESCRIPTION**

(Refer to block diagram and typical application Fig.2)

The SSI 32H6230 has two modes of operation, linear and retract. The retract mode is activated by a power supply failure or when the control signal EN is false. Otherwise the device operates in linear mode.

During linear operation, an acceleration signal from the servo controller is applied through amplifier A1, whose three connections are all available externally. RC components may be used to provide loop compensation at this stage. The ERR signal drives two precision amplifiers, each with a gain of 8.5. The first of these amplifiers is inverting, and is formed from opamp A4, an on-chip resistor divider and an off-chip complementary MOSFET pair. The second is non-inverting, and is formed in a similar manner from opamp A5. Feedback from the MOSFET drains, on sense inputs SE1 and SE3, allows the amplifiers gains to be established precisely. The voice coil motor and a series current sense resistor are connected between SE1 and SE3.

Crossover protection circuitry between the outputs of A4 and A5, and the external MOSFETs, ensures class B operation by allowing only one MOSFET in each leg of the H-bridge to be in conduction. The crossover separation threshold, illustrated in Figure 5, is the maximum drive on any MOSFET gate when the motor voltage changes sign. The crossover circuitry can also disable all MOSFETS simultaneously (to limit motor current or velocity) or apply a constant voltage across the motor (to retract the heads at a constant velocity).

Motor current is sensed by a small resistor placed in series with the motor. The voltage drop across this resistor is amplified by a differential amplifier with a gain of 4 (A2 and associated resistors), whose inputs are SE1 and SE2. The resulting voltage, SOUT, is proportional to motor current, and hence acceleration. This signal is externally fed back to A1, so that the signal ERR represents the difference between the desired acceleration (from the servo controller) and the actual motor acceleration. An adjustable voltage clamp is provided to prevent over current to the motor. It accomplishes the current limiting by clamping the voltage excursion at the input of A1. The voltage clamp values are programmed by VREF and VLIM. VLIM is the lower clamp value and the upper clamp limit is 2 • VREF - VLIM.

Disable function will cause all 4 bridge FETs to turn off. Note that this function does not override the retract function.

The SSI 32H6230 has low voltage monitor circuitry that will detect a loss of voltage on the VREF, VCC or LOWV pins. The power supply pin, VCC, should be connected to the disk drive's spindle motor so that its stored rotational energy may be used to hold up VCC briefly during a power failure. LOWV is used to detect a system power supply failure. When a low voltage condition is detected, the MOSFET drivers switch from linear operation to retract mode. In this mode a constant voltage is applied across the motor which will cause the heads to move at a constant speed. A mechanical stop must be provided for the heads when they reach a safe location. The current limiting circuitry will disable the MOSFET drivers when motor current increases due to loss of the velocity-induced back EMF. An open collector output, BRK, which is active while the device is in retract mode, is provided for spindle motor braking. An external RC delay may be used to defer braking until the heads are retracted.

Two examples of an entire servo path implemented with the SSI 32H6230 and its companion devices, the SSI 32H567, 32H568, and the SSI 32H567, 32H6220 are shown in Figures 7 and 8.

0790 - rev.





SSI 32H6230 Servo Motor Driver

5

5-89

# **PIN DESCRIPTION**

## POWER

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                          |
|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC  | 20  |      | POSITIVE SUPPLY - 12V power supply. Usually taken from spindle motor<br>supply. Spindle motor stored energy permits head retraction during power<br>failure. If VCC falls below 9V, a forced head retraction occurs. |
| LOWV | 19  | 1    | LOW VOLTAGE - System 12V supply. If this input falls below 9V, a forced head retraction occurs.                                                                                                                      |
| VREF | 4   | 1    | REFERENCE VOLTAGE - 5.4V input. All analog signals are referenced to this voltage. If VREF falls below 4.3V, a forced head retraction occurs.                                                                        |
| GND  | 10  |      | GROUND                                                                                                                                                                                                               |

## CONTROL

| NAME    | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                  |
|---------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ERR     | 1   | 0    | POSITION ERROR- Loop compensation amplifier output. This signal is<br>amplified by the MOSFET drivers and applied to the motor by an external<br>MOSFET H-bridge, as follows: SE3-SE1 = 17(ERR-VREF)                                                                                         |
| ERR-    | 2   | 1    | POSITION ERROR INVERTING INPUT - Inverting input to the loop compensation amplifier.                                                                                                                                                                                                         |
| ERR+    | 3   | 1    | POSITION ERROR NON-INVERTING INPUT - Non-inverting input to the<br>loop compensation amplifier.                                                                                                                                                                                              |
| SOUT    | 5   | 0    | MOTOR CURRENT SENSE OUTPUT - This output provides a voltage<br>proportional to the voltage drop across the external current sense resistor,<br>as follows: SOUT-VREF=4(SE2-SE1)                                                                                                              |
| DISABLE | 7   | I    | DISABLE INPUT – Active High TTL input will cause all 4 bridge FETs to turn off. DISABLE does not override the retract function.                                                                                                                                                              |
| CLAMP   | 6   | I    | CLAMP – A clamp pin to limit the input error voltage. The voltage swing at this pin is limited to VREF +- (VREF - VLIM).                                                                                                                                                                     |
| BRK     | 8   | 0    | BRAKE OUTPUT – Active high, open collector output which may be used<br>to enable an external spindle motor braking transistor upon power failure<br>or deassertion of EN.                                                                                                                    |
| VLIM    | 11  | I    | VOLTAGE LIMIT – The voltage at this pin sets the upper and lower clamp<br>voltage limits in conjunction with the voltage at VREF.<br>Upper Clamp Limit = 2 • VREF - VLIM<br>Lower Clamp Limit = VLIM.                                                                                        |
| SE2     | 14  |      | MOTOR CURRENT SENSE INPUT - Non-inverting input to the current<br>sense differential amplifier. It should be connected to one side of an<br>external current sensing resistor in series with the motor. The inverting<br>input of the differential amplifier is connected internally to SE1. |
| EN      | 18  | 1 .  | ENABLE - Active high TTL compatible input enables linear tracking mode.<br>A low level will initiate a forced head retract.                                                                                                                                                                  |

## FET DRIVE

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE3  | 9   | I    | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the<br>non-inverting MOSFET driver amplifier. It is connected to one side of the<br>motor. The gain to this point is:                                                                                                                 |
|      |     |      | SE3-VREF = 8.5(ERR-VREF)                                                                                                                                                                                                                                                                          |
| OUTC | 12  | 0    | P-FET DRIVE (NON-INVERTING) - Drive signal for a P channel MOSFET connected between one side of the motor and VCC. This MOSFET drain is connected to SE3.                                                                                                                                         |
| OUTD | 13  | 0    | N-FET DRIVE (NON-INVERTING) - Drive signal for an N channel MOSFET connected between one side of the motor and GND. This MOSFET drain is connected to SE3. Crossover protection circuitry ensures that the P and N channel devices driven by OUTC and OUTD are never enabled simultaneously.      |
| SE1  | 15  | I    | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the inverting MOSFET driver amplifier. It is connected to the current sensing resistor which is in series with the motor. The gain to this point is:                                                                                  |
|      |     |      | SE1-VREF = -8.5(ERR-VREF)                                                                                                                                                                                                                                                                         |
|      |     |      | This input is internally connected to the current sense differential amplifier inverting input.                                                                                                                                                                                                   |
| OUTB | 16  | 0    | N-FET DRIVE (INVERTING) - Drive signal for an N channel MOSFET connected between the current sense resistor and GND. This MOSFET drain is also connected to SE1.                                                                                                                                  |
| OUTA | 17  | 0    | P-FET DRIVE (INVERTING) - Drive signal for a P channel MOSFET connected between the current sense resistor and VCC. This MOSFET drain is also connected to SE1. Crossover protection circuitry ensures that the P and N channel devices driven by OUTC and OUTD are never enabled simultaneously. |

## **ELECTRICAL SPECIFICATIONS**

## **ABSOLUTE MAXIMUM RATINGS**

(Maximum limits indicates where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER            | CONDITIONS      | MIN  | ТҮР | МАХ      | UNITS |
|----------------------|-----------------|------|-----|----------|-------|
| VCC                  |                 | 0    |     | 16       | v     |
| VREF                 |                 | 0    |     | 10       | V     |
| SE1, SE2, SE3, OUT D |                 | -1.5 |     | 15       | v     |
| All other pins       |                 | 3    |     | VCC + .3 | V     |
| Storage temperature  |                 | -45  |     | 165      | °C    |
| Solder temperature   | 10 sec duration |      |     | 260      | °C    |

**RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| PARAMETER             | CONDITIONS                    | MIN  | ТҮР | MAX  | UNITS |
|-----------------------|-------------------------------|------|-----|------|-------|
| VCC                   | Normal Mode                   | 9    | 12  | 13.2 | V     |
|                       | Retract Mode                  | 3.5V |     | 14   | V     |
| VREF                  | an an an Arran Arran an Arran | 5    |     | 7    | V     |
| Operating temperature |                               | 0    |     | 70   | °C    |

## **DC CHARACTERISTICS**

| ICC, VCC current   |  | 20 | mA |
|--------------------|--|----|----|
| IREF, VREF current |  | 2  | mA |

## A1, LOOP COMPENSATION AMPLIFIER

| Input bias current   |                  |    |                                          | 500 | nA  |
|----------------------|------------------|----|------------------------------------------|-----|-----|
| Input offset voltage |                  |    |                                          | 3   | mV  |
| Voltage swing        | About VREF       | 2  |                                          |     | V   |
| Common mode range    | About VREF       | ±1 |                                          |     | V   |
| Load resistance      | To VREF          | 4  |                                          |     | kΩ  |
| Load capacitance     |                  |    | •                                        | 100 | pF  |
| Gain                 |                  | 80 |                                          |     | dB  |
| Unity gain bandwidth |                  | 1  |                                          |     | MHz |
| CMRR                 | <i>f</i> <20 kHz | 60 |                                          |     | dB  |
| PSRR                 | <i>f</i> <20 kHz | 60 | n an |     | dB  |

## A2, CURRENT SENSE AMPLIFIER

| PARAMETER                  | CONDITIONS                             | MIN    | ТҮР | МАХ     | UNITS |
|----------------------------|----------------------------------------|--------|-----|---------|-------|
| Input impedance            | SE1 to SE2                             | 3.5    | 5   |         | kΩ    |
| Input offset voltage       |                                        |        |     | 2       | mV    |
| Output voltage swing       |                                        | VREF-4 |     | VCC-1.2 | V     |
| Common mode range          | ······································ | 0      |     | VCC-0.2 | V     |
| Load Resistance            | To VREF                                | 4      |     |         | kΩ    |
| Load Capacitance           |                                        |        |     | 100     | pF    |
| Output impedance           | <i>f</i> < 40 kHz                      |        |     | 20      | Ω     |
| Gain (SOUT-VREF)/(SE1-SE2) |                                        | 3.9    | 4   | 4.1     | V/V   |
| Unity gain bandwidth       |                                        | 1      |     |         | MHz   |
| CMRR                       | <i>f</i> < 20 kHz                      | 52     |     |         | dB    |
| PSRR                       | <i>f</i> < 20 kHz                      | 60     |     |         | dB    |

## **VOLTAGE CLAMP**

| PARAMETER                              | CONDITIONS                   | MIN | түр                | МАХ | UNITS |
|----------------------------------------|------------------------------|-----|--------------------|-----|-------|
| CLAMP bias current                     | CLAMP = VREF                 |     |                    | 0.1 | μA    |
| Upper CLAMP limit<br>(VREF + 1/3 VREF) | ICLAMP = 10 μA<br>VLIM open  | -   | $\frac{4}{3}$ VREF | 4 C | V     |
| Lower CLAMP limit<br>(VREF - 1/3 VREF) | ICLAMP = -10 μA<br>VLIM open |     | 2 VREF             |     | V     |
| CLAMP accuracy                         | ICLAMP   = 10 μA             | -3  |                    | 3   | %     |
| CLAMP Impedance                        | 1.0 mA>   ICLAMP   >10 μA    |     |                    | 20  | Ω     |
| VLIM Voltage                           |                              | . : | <u>2 VREF</u><br>3 |     | V     |
| VLIM Accuracy                          |                              | -1  |                    | +1  | %     |

## POWER SUPPLY MONITOR

| PARAMETER              | CONDITIONS      | MIN | ТҮР | МАХ | UNITS |
|------------------------|-----------------|-----|-----|-----|-------|
| VCC fail threshold     |                 | 8.5 | 9   | 9.8 | v     |
| LOWV fail threshold    | ILowv  < 0.5 mA | 8.5 | 9   | 9.8 | V     |
| VREF fail threshold    |                 | 3.9 | 4.3 | 4.8 | V     |
| Hysteresis (LOWV, VCC) |                 |     | 250 |     | mV    |
| Hysteresis (VREF)      |                 |     | 110 |     | mV    |
| EN input low voltage   | IIL  < 0.5 mA   | 0.8 |     |     | V     |

5

#### 0790 - rev.

# POWER SUPPLY MONITOR (Continued)

| PARAMETER                                               | CONDITIONS                | MIN | ТҮР | МАХ | UNITS |
|---------------------------------------------------------|---------------------------|-----|-----|-----|-------|
| EN input high voltage                                   | IIH  < 40 uA              |     |     | 2   | V     |
| BRK voltage                                             | normal mode,  IOL  < 1 mA |     |     | 0.4 | V     |
| BRK leakage current                                     | retract mode              |     |     | 10  | μA    |
| BRK delay (from power fail or EN false to BRK floating) |                           |     |     | 1   | ms    |

# **MOSFET DRIVERS**

| PARAMETER                                                  | CONDITIONS                                  | MIN | ΤΥΡ | МАХ   | UNITS |
|------------------------------------------------------------|---------------------------------------------|-----|-----|-------|-------|
| SE3 Input impedance                                        | To VREF                                     | 10  | 25  |       | kΩ    |
| OUTA, OUTC<br>voltage swing  lo <1 mA                      |                                             | 0.7 |     | VCC-1 | v     |
| OUTB, OUTD<br>voltage swing  lo <1 mA                      |                                             | 1   |     | VCC-1 | V     |
| VTH,<br>Crossover separation threshold                     |                                             | -   |     | 2     | V     |
| Slew rate<br>(OUTA, OUTB, OUTC, OUTD)                      | Cl<1000 pF                                  | 1.4 |     |       | V/µs  |
| Crossover time                                             | 300 mV step at ERR                          |     |     | 5     | μs    |
| Output impedance (OUTA,B,C,D)                              |                                             |     | 50  |       | kΩ    |
| Transconductance<br>I(OUTA,B,C,D)/(ERR-VREF)               |                                             |     | 8   |       | mA/V  |
| Gain (-(SE1-VREF)/(ERR-VREF)<br>or (SE3-VREF)/(ERR-VREF) ) |                                             | 8   | 8.5 | 9     | V/V   |
| Offset current                                             | $Rs = 0.2\Omega$ , $RF = RIN$ ,<br>VIN=VREF |     |     | 20    | mA    |
| Retract motor voltage<br>(SE1-SE3)                         |                                             | 0.7 | 1   | 1.3   | V     |

## **APPLICATIONS INFORMATION**

A typical SSI 32H6230 application is shown in Figure 2. The selection criteria for the external components shown are discussed below. Figure 3 shows the equivalent circuit and equations for the DC motor used in the following derivations. While the nomenclature chosen is for a rotating motor, the results are equally applicable to linear motors.

## MOTOR CURRENT SENSE AND LIMITING

The series resistor which senses motor current, Rs, is chosen to be small compared to the resistance of the motor, Rm. A value of Rs =  $0.2\Omega$  is typical in disk drive applications.

VLIM, RIN1, and RIN2 must be chosen to keep the motor current below Imax. The voltage clamp values programmed by VREF and VLIM must be chosen to cause limiting when the motor current reaches its maximum permissible current in amps, this value may be chosen as follows:

$$||\max| = \frac{CLAMP}{RIN2} \cdot \frac{RF}{4 \cdot Rs}$$

Where the upper clamp limit is 2 • VREF - VLIM and the lower clamp limit is VLIM. If VLIM is left open, a value of 0.667 • VREF will appear. The upper clamp limit is then 1.33 • VREF and the lower clamp limit is 0.667 • VREF. The values of RIN1, RIN2 must be chosen to satisfy the maximum swing of Vin before limiting occurs,

$$Vin(max) = CLAMP\left(1 + \frac{RIN1}{RIN2}\right) - \frac{RIN1}{RIN2}(VREF) + VREF$$

and they should also satisfy the maximum current VCLAMP can source or sink

#### LOOP COMPENSATION

The transfer function of the SSI 32H6230 in the application of Figure 2 is shown in Figure 4(a). If the zero due to RL and CL in the loop compensation circuit is chosen to cancel the pole due to the motor inductance, Lm, then the transfer function can be simplified as shown in Figure 4(b), under the assumption that this pole and the pole due to the motor mechanical response are widely separated.  $C_L$  may then be chosen to set the desired open loop unity gain bandwidth.

$$C_{L} = \frac{68 \cdot R_{s}}{2 \cdot \pi \cdot R_{F} \cdot (R_{m} + R_{s}) \cdot BW}$$
 where BW is the  
unity gain open  
loop bandwidth  
$$R_{L} = \frac{L_{m}}{C_{L} \cdot (R_{m} + R_{s})}$$

The closed loop response of the servo driver and motor combination, using the component values and simplifying assumptions given above, is given by:

$$\frac{i_m}{V_{in}}(s) = -\frac{1}{R_{in}} \cdot \frac{R_F}{4 \cdot R_s} \cdot \frac{1}{(1 + \frac{s}{2 \cdot s - s})}$$

Where: Rin = RIN1 + RIN2

(This analysis neglects the pole due to the output impedance of the MOSFET drivers and the MOSFET gate capacitance, an effect that may be significant in some systems.)

RF is chosen to be sufficiently large to avoid overloading A2 (RF > 4 k $\Omega$ ). The input resistor, RIN, sets the conversion factor from servo controller output voltage to servo motor current. RIN is chosen such that the servo controller internal voltages are scaled conveniently. The resistor Ros is optional and cancels out the effect of the input bias current of A1.

$$R_{os} = R_{in} / / R_F$$

The external components Rb and Cb have no effect on the motor dynamics, but may be used to improve the stability of the MOSFET drivers. The load represented by the motor, ZM, is given by:

$$ZM = (R_s + R_m) (1 + s \frac{L_m}{R_s + R_m}) (1 + \frac{K_m^2}{s \cdot J\theta \cdot (R_s + R_m)}) (\Omega)$$

At frequencies above  $(Rs+Rm)/(2\pi \cdot Lm)$  Hz, this load becomes entirely inductive, which is undesireable. Ro and Co may be used to add some parallel resistive loading at these frequencies.

#### **H-BRIDGE MOSFETS**

The MOSFETs chosen for the H-bridge should have gate capacitances in the range of 500-1000 pF. The MOSFET input capacitance forms part of the compensation for the MOSFET drivers, so values below 500 pF may cause some driver instability. Excessive input capacitance will degrade the slew mode performance of the drivers.

When the motor voltage is changing polarity, the crossover protection circuits at outputs OUTA-OUTD ensure that the maximum MOSFET gate drive is less than 2V (the crossover separation threshold), as illustrated in Figure 5. The thresholds of the MOSFET devices chosen should be as large as possible to minimize conduction in this region. If the device thresholds are significantly less than the crossover separation threshold, the N and P channel devices in each leg of the H-bridge will conduct simultaneously, causing unnecessary power dissipation.

#### **POWER FAILURE OPERATION**

The power supply for the SSI 32H6230, VCC, should be taken from the system 12V supply through a schottky diode (maximum 0.5V drop at If = 3A) and connected to the disk drive spindle motor. If the system power fails, the IC will continue to operate as the spindle motor becomes a generator. The SSI 32H6230 will detect the power failure and cause a forced head retract, continuing to operate with VCC as low as 3.5V. The power fail mode will commence if either VCC or LOWV falls below 9V, or VREF falls below 4.3V, or EN is false. Hysteresis on the low voltage thresholds prevents the device from oscillating between operating modes when the power supply is marginal.

The BRK output, which is pulled low during normal operation, floats during a power failure. This allows an external transistor to be enabled for spindle motor braking. An external RC delay may be added to defer braking until head retraction is complete, since the spindle motor is required to generate the supply voltage during retraction.



#### FIGURE 3: Equivalent Circuit for Fixed Field DC Motor



FIGURE 4(A): Transfer Function of SSI 32H6230 in Typical Application with Fixed Field DC Motor



#### FIGURE 4(B): Simplified Transfer Function of SSI 32H6230 in DC Motor Application



FIGURE 5: Simplified Transfer Function of SSI 32H6230 in DC Motor Application



## FIGURE 6: Typical Motor Driver Compensation





FIGURE 7: Complete Example of Servo Path Electronics Using the SSI 32H567/568/6230 Chip Set

Servo Motor Driver SSI 32H6230



FIGURE 8: Complete Example of Servo Path Electronics Using the SSI 32H567/6220/6230 Chip Set

0790 - rev.

CAUTION: Use handling procedures necessary for a static sensitive component.

## PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| ERR     | þ | 1  | 20 | þ | vcc  |
|---------|---|----|----|---|------|
| ERR -   | ٢ | 2  | 19 | þ | LOWV |
| ERR +   |   | 3  | 18 | þ | EN   |
| VREF    | Ľ | 4  | 17 | þ | OUTA |
| SOUT    | Ц | 5  | 16 | þ | OUTB |
| CLAMP   | Ц | 6  | 15 | þ | SE1  |
| DISABLE | Ц | 7  | 14 | þ | SE2  |
| BRK     | C | 8  | 13 | þ | OUTD |
| SE3     | ۵ | 9  | 12 | þ | OUTC |
| GND     | d | 10 | 11 | þ | VLIM |

20-Pin SO, DIP

## **ORDERING INFORMATION**

| PART DESCRIPTION                | ORDER NO.      | PKG. MARK  |
|---------------------------------|----------------|------------|
| SSI 32H6230, Servo Motor Driver |                |            |
| 20-Pin DIP                      | SSI 32H6230-CP | 32H6230-CP |
| 20-Pin SOL                      | SSI 32H6230-CL | 32H6230-CL |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457


silicon systems\*

# SSI 32H6240 Servo Motor Driver

# **Advance Information**

July, 1990

#### DESCRIPTION

The SSI 32H6240 Servo Motor Driver is a bipolar device intended for use in Winchester disk drive head positioning systems employing linear or rotary voice coil motors. When used in conjunction with a position controller, such as the SSI 32H568 or the SSI 32H6220 Servo Controllers, and a position reference, such as the SSI 32H567 Servo Demodulator, the device allows the construction of a high performance, dedicated surface head positioning system.

The SSI 32H6240 serves as a transconductance amplifier by driving 4 bipolar power transistors in an H– bridge configuration and performs motor current sensing by using an on-chip differential amplifier. In its linear tracking mode, class B operation is guaranteed by crossover protection circuitry, which ensures that only one transistor in each leg of the H-bridge is active. Automatic head retraction and spindle braking may be initiated by a low voltage condition or upon external command.

The SSI 32H6240 is implemented in an advanced bipolar process and dissipates less than (240 mW) from a 12V supply. The SSI 32H6240 is available in a 28-pin PLCC.

#### FEATURES

- Predriver for linear and rotary voice coil motors
- Interfaces directly to Bipolar H-Bridge motor driver
- Class B linear mode and constant velocity retract mode
- Power transistor disable function
- Precision differential amplifier for motor current sensing
- On-chip precision power fail detect
- Automatic head retract and spindle braking signal on power failure
- External digital enable
- Servo loop parameters programmed with external components
- Advanced bipolar IC requires under (240 mW) from 12V supply
- Available in 28-pin PLCC packaging
- +5V, +12V operation



5

# SSI 32H6240 Servo Motor Driver

#### FUNCTIONAL DESCRIPTION

(Refer to block diagram and typical application Fig.2)

There are three modes of operation of the SSI 32H6240: Disable, Retract, and Linear. The circuit mode is controlled by the DISABLE, RETRACT, PS1, and PS2 pins.

DISABLE mode turns off the output drivers. OUTA and OUTC are pulled to VCC through internal 1.5 k $\Omega$  resistors. OUTB and OUTD are pulled to GND through internal 1.5 k $\Omega$  resistors. Disable mode does not override Retract mode.

RETRACT mode turns off OUTB and OUTC. OUTD is turned on. OUTA is turned on in a special manner to force 1V at SE1. Retract mode does override Disable mode.

POWER FAIL mode occurs when either PS1 or PS2 fall below 1.3V. Power fail overrides Retract and Disable inputs and forces the chip into RETRACT mode.

When the RETRACT pin is pulled low the SSI 32H6240 will go into retract mode. The BRK pin will go high. When the DISABLE pin is pulled high it will cause all 4 bridge power transistors to turn off. PFAIL and BRK will remain low if PS1, PS2, and RETRACT pins do not change.

During linear mode operation an acceleration signal from the servo controller is applied through amplifier A1. Amplifier A1's three connections are available for connection to external loop compensation components. The ERR signal drives two precision amplifiers, each with a gain of 8.5. The first of these amplifiers is inverting, and is formed from opamp A4, an on-chip resistor divider, and an off-chip complementary Bipolar Power Transistor pair. The second amplifier is noninverting and is formed in a similar manner from opamp A5. Feedback from external transistor's collectors on sense inputs SE1 and SE3 allows the amplifier's gains to be precisely set. The voice coil motor and a series current sense resistor are connected between SE1 and SE3. The output of the amplifiers will provide the base current for the external H-Bridge Bipolar Power Transistors. The chip is designed to work with external transistors with a minimum Beta of 40 and minimum fr of 40 MHz. The base bias resistors for the external bridge transistors are internal to the IC.

Cross over protection circuitry between the outputs of A4 and A5 and the external power transistors ensure Class B operation by allowing only one transistor in each leg of the H-bridge to be in conduction. The crossover circuitry can also disable all Power Transistors simultaneously (to limit motor current or velocity) or apply a constant voltage across the motor (to retract the heads at a constant velocity.)

Motor current is sensed by a small resistor placed in series with the motor. The voltage drop across this resistor is amplified by a differential amplifier with a gain of 4 (A2 and associated resistors), whose inputs are SE1 and SE2. The resulting output voltage, SOUT, is proportional to motor current, and hence acceleration. This signal is externally fed back to A1 so that the signal ERR represents the difference between the desired acceleration (from the servo controller) and the actual motor acceleration. The total output offset current (Vin = Vref, Rsense =  $0.5 \Omega$ ) is less than 5.5 mA.

The SSI 32H6240 has low voltage monitor circuitry that will detect a decrease in the voltage at PS1 and PS2 pins. The +5V and +12V power supplies are divided down by external resistors and then compared to an internal 1.25V ±5% reference. The power supply pin, VCC, should be connected to the disk drive's spindle motor so that its stored rotational energy may be used to hold up VCC briefly during a power failure. When a low voltage condition is detected on either the PS1 or PS2 pins the BIPOLAR drivers switch from linear operation to retract mode. In this mode a constant voltage is applied across the motor which will cause the heads to move at a constant speed. A mechanical stop must be provided for the heads when they reach a safe location. External current limiting circuitry is required for both the linear and retract modes of operation. An open collector output, PFAIL, which is low in the linear mode, will go high to indicate a power failure. This signal is gated with the RETRACT input signal to force the chip into the Retract mode during power failure and to signal a BRK spindle. A BRK spindle is signaled by forcing a High level on the BRK open collector output which is normally low in the Linear mode. The BRK pin is provided for spindle motor braking. An external RC delay may be used to defer braking until the heads are retracted.



#### FIGURE 2: SSI 32H6240 Typical Application

SSI 32H6240 Servo Motor Driver

# SSI 32H6240 Servo Motor Driver

#### **PIN DESCRIPTION**

#### POWER

| NAME | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                             |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vcc  | -    | POSITIVE SUPPLY - Usually taken from spindle motor supply. Spindle motor stored energy permits head retraction during power failure. If either a "Power Failure" or a "Retract" is asserted a forced head retraction occurs. Usually supplied through a power Schottky diode from Spindle Motor Supply. |
| +5V  | I    | 5-volt power supply                                                                                                                                                                                                                                                                                     |
| VREF | 1    | REFERENCE VOLTAGE - 5.0V input. All analog signals are referenced to this input.                                                                                                                                                                                                                        |
| GND  | -    | GROUND                                                                                                                                                                                                                                                                                                  |

#### CONTROL

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                       |
|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ERR     | 0    | POSITION ERROR- Loop compensation amplifier output. This signal is amplified by the BIPOLAR drivers and applied to the motor by an external BIPOLAR H-bridge, as follows: SE3-SE1 = 17 (ERR-VREF) |
| ERR-    |      | POSITION ERROR INVERTING INPUT - Inverting input to the loop compensation amplifier.                                                                                                              |
| ERR+    |      | POSITION ERROR NON-INVERTING INPUT - Non-inverting input to the loop compensation amplifier.                                                                                                      |
| SOUT    | 0    | MOTOR CURRENT SENSE OUTPUT - This output provides a voltage proportional to the voltage drop across the external current sense resistor, as follows: SOUT-VREF=4 (SE2-SE1)                        |
| BRK     | 0    | BRAKE OUTPUT - Active high, open collector output which may be used to enable an external spindle motor braking transistor upon power failure. External resistor may be tied to $+5$ or $+12V$ .  |
| DISABLE | 1    | DISABLE DRIVERS INPUT – Logic level input. An input high level will cause all 4 bridge BIPOLAR Power Devices to turn off. DISABLE does not override retract.                                      |
| RETRACT |      | RETRACT INPUT – Logic level low will assert a forced head retraction. RETRACT will override DISABLE. RETRACT will continue to work at VCC=3.5V.                                                   |
| PS1     | I    | POWER SENSE 1 – 12V sense input to power fail comparator.                                                                                                                                         |
| PS2     | I    | POWER SENSE 2 – 5V sense input to power fail comparator.                                                                                                                                          |
| PFAIL   | 0    | POWER FAIL – Power fail indicator open collector output. Floats if either supply goes below threshold.                                                                                            |
| 1.3V    | 0    | INTERNAL REFERENCE MONITOR - Used for testing purposes only.                                                                                                                                      |
| A-COMP  | 0    | AMPLIFIER A COMPENSATION - Compensation capacitor pin                                                                                                                                             |
| B-COMP  | 0    | AMPLIFIER B COMPENSATION - Compensation capacitor pin                                                                                                                                             |
| C-COMP  | 0    | AMPLIFIER C COMPENSATION - Compensation capacitor pin                                                                                                                                             |
| D-COMP  | 0    | AMPLIFER D COMPENSATION - Compensation capacitor pin                                                                                                                                              |

#### **CONTROL (Continued)**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                         |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE2  | I    | MOTOR CURRENT SENSE INPUT - Non-inverting input to the current sense differential amplifier. It should be connected to one side of an external current sensing resistor in series with the motor. The inverting input of the differential amplifier is connected internally to SE1. |

#### **BIPOLAR DRIVE**

| SE3  | I | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the non-inverting BIPOLAR driver amplifier. It is connected to one side of the motor. The gain to this point is: SE3-VREF = 8.5 (ERR-VREF)                                                                                          |
|------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE1  |   | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the inverting BIPOLAR driver amplifier. It is connected to the current sensing resistor which is in series with the motor. The gain to this point is:<br>SE1 - VREF = -8.5 (ERR-VREF)                                               |
| OUTA | 0 | PNP DRIVE (INVERTING) - Drive signal for a PNP power transistor connected between the current sense resistor and VCC. The PNP collector is also connected to SE1. Crossover protection circuitry ensures that the PNP and NPN devices driven by OUTA and OUTB are never simultaneously enabled. |
| OUTB |   | NPN DRIVE (INVERTING) - Drive signal for an NPN power transistor connected between the current sense resistor and GND. This NPN collector is also connected to SE1.                                                                                                                             |
| OUTC | 0 | PNP DRIVE (NON-INVERTING) - Drive signal for a PNP power transistor connected between one side of the motor and VCC. This PNP collector is connected to SE3. Crossover protection circuitry ensures that the PNP and NPN devices driven by OUTC and OUTD are never simultaneously enabled.      |
| OUTD | 0 | NPN DRIVE (NON-INVERTING) - Drive signal for an NPN power transistor connected between one side of the motor and GND. This NPN collector is connected to SE3. Crossover protection circuitry ensures that the PNP and NPN devices driven by OUTC and OUTD are never simultaneously enabled.     |

#### **ELECTRICAL SPECIFICATIONS**

#### ABSOLUTE MAXIMUM RATINGS

(Maximum limits indicates where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER           | CONDITIONS      | MIN  | ТҮР | МАХ      | UNITS |
|---------------------|-----------------|------|-----|----------|-------|
| VCC                 |                 | 0    |     | 16       | v     |
| VREF                |                 | 0    |     | 10       | V     |
| +5V                 |                 | 0    |     | 7        | V     |
| SE1, SE2, SE3       |                 | -1.5 |     | 15       | V     |
| DISABLE, RETRACT    |                 | 3    |     | +5V + .3 | V     |
| All other pins      |                 | 3    |     | VCC + .3 | V     |
| Storage temperature |                 | -45  |     | 165      | °C    |
| Solder temperature  | 10 sec duration |      |     | 260      | °C    |

**RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| VCC                   | Normal Mode  | 9    | 12 | 13.2 | V  |
|-----------------------|--------------|------|----|------|----|
|                       | Retract Mode | 3.5V |    | 13.2 | V  |
| +5V                   |              | 4.5  | 5  | 5.5  | V  |
| VREF                  |              | 4.5  | 5  | 5.5  | V  |
| Operating temperature |              | 0    |    | 70   | °C |

#### **DC CHARACTERISTICS**

| ICC, VCC current   |                                          | 13  | 20 | mA |
|--------------------|------------------------------------------|-----|----|----|
| I5V, +5V Current   |                                          | 0.6 | 1  | mA |
| IREF, VREF current | en e | 300 |    | μA |

#### A1, LOOP COMPENSATION AMPLIFIER

| Input bias current   |            |    |    | 500 | nA  |
|----------------------|------------|----|----|-----|-----|
| Input offset voltage |            |    |    | 3   | mV  |
| Voltage swing        | About VREF |    | 2  |     | V   |
| Common mode range    | About VREF | ±1 |    |     | V   |
| Load resistance      | To VREF    | 4  |    |     | kΩ  |
| Gain                 |            |    | 80 |     | dB  |
| Unity gain bandwidth |            |    | 1  |     | MHz |
| CMRR                 | f<20 kHz   |    | 60 |     | dB  |
| PSRR                 | f<20 kHz   |    | 60 |     | dB  |

#### A2, CURRENT SENSE AMPLIFIER

| PARAMETER                  | CONDITIONS                            | MIN    | ТҮР | МАХ     | UNITS |
|----------------------------|---------------------------------------|--------|-----|---------|-------|
| Input impedance            | SE1 to SE2                            | 7.0    | 10  |         | kΩ    |
| Input offset voltage       | SE1 = SE2 = VREF                      |        |     | 2       | mV    |
| Output voltage swing       | · · · · · · · · · · · · · · · · · · · | VREF-4 |     | VCC-1.2 | v     |
| Common mode range          |                                       | 0      |     | VCC-0.2 | V     |
| Load Resistance            | To VREF                               | 4      |     |         | kΩ    |
| Output impedance           | f<40 kHz                              |        |     | 20      | Ω     |
| Gain (SOUT-VREF)/(SE1-SE2) |                                       | 1.95   | 2   | 2.05    | V/V   |
| Unity gain bandwidth       |                                       |        | 1   |         | MHz   |
| CMRR                       | f<20 kHz                              |        | 52  |         | dB    |
| PSRR                       | f<20 kHz                              |        | 60  |         | dB    |

#### POWER SUPPLY MONITOR

| 1.3V pin voltage            | 1.3V pin open          | 1.18   | 1.25 | 1.31 | v  |
|-----------------------------|------------------------|--------|------|------|----|
| PS1 threshold               |                        |        | 1.25 |      | V  |
| PS2 threshold               |                        |        | 1.25 |      | V  |
| PS1, PS2 Hysteresis         |                        | 10 - C | 20   |      | mV |
| PS1, PS2 Input Bias Current | PS1, PS2 = 1.3V        |        | 1    |      | μA |
| PFAIL VOL                   | Linear mode IOC = 1mA  |        |      | 0.4  | V  |
| BRK VOL                     | Linear mode IOC = 1mA  |        |      | 0.4  | V  |
| PFAIL IOH                   | Retract mode VOH = 12V |        |      | 10   | μA |
| BRK IOH                     | Retract mode VOH = 12V |        |      | 10   | μA |
| DISABLE IIL                 | VIL = 0.8V             |        | 2    | 20   | μA |
| RETRACT IIL                 | VIL = 0.8V             |        | 2    | 10   | μA |
| DISABLE IIH                 | VIH = 2.4              |        | 1    | 10   | μA |
| RETRACT IIH                 | VIH = 2.4              |        | 1    | 10   | μA |
| DISABLE and RETRACT         |                        |        | 1.4  |      | V  |
| Threshold Voltage           |                        |        |      |      |    |

# SSI 32H6240 Servo Motor Driver

#### **BIPOLAR DRIVERS**

| PARAMETER                                                  | CONDITIONS                                                   | MIN       | түр      | МАХ      | UNITS    |
|------------------------------------------------------------|--------------------------------------------------------------|-----------|----------|----------|----------|
| SE3 Input Impedance                                        | To VREF                                                      | 10        | 25       |          | kΩ       |
| A Comp, C Comp Voltage Swing                               | w/ External Trans.                                           | VCC - 1.4 |          | VCC7     | V        |
| B comp, D Comp Voltage Swing                               | w/ External Trans.                                           | 0.7       |          | 1.4      | V        |
| Output Impedance<br>A, B, C, D Comp                        | Output Off, No External Trans.                               |           | 75       |          | kΩ       |
| Transconductance<br>I (A, B, C, D Comp)/(ERR-VREF)         |                                                              |           | 6        |          | mA/V     |
| Gain<br>-(SE1-VREF)/(ERR-VREF) or<br>(SE3-VREF)/(ERR-VREF) | Includes External Trans.                                     | 8         | 8.5      | 9        | V/V      |
| Offset Current<br>(A2 Vos)                                 | $Rs = 0.5\Omega Rf = Rin$<br>Vin = Vref                      |           | 3.5      |          | mA       |
| Retract Motor Voltage<br>(SE1-SE3)                         |                                                              | 0.7       | 1.3      | 1.7      | V        |
| Out B, Out D<br>Source Current                             | Vout = 0.8V                                                  | 20        | • .      |          | mA       |
| Out B, Out D<br>Current Limit                              | Vcc = 10.8V, Out B, D = 0.8V<br>Vcc = 12.0V, Out B, D = 0.8V | 20<br>23  | 25<br>27 | 30<br>33 | mA<br>mA |
| Out A, Out C<br>Sink Current                               | Vout = 11.2V                                                 | 20        |          |          | mA       |
| B and D Output<br>NPN Output Transistor Beta               | lc = 20mA Vce = 10V                                          |           | 20       |          | V/V      |
| A and C Output<br>PNP Output Transistor Beta               | lc = 20mA Vce = 10V                                          |           | 10       |          | V/V      |





FIGURE 3: Complete Example of Servo Path Electronics using the SSI 32H567/6220/6240 Chip Set

# SSI 32H6240 Servo Motor Driver

5

# SSI 32H6240 Servo Motor Driver

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)

CAUTION: Use handling procedures necessary for a static sensitive component.



#### 28-Pin PLCC

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

# Servo Applications Note

silicon systems\*

July, 1989

#### SERVO DESIGN EXAMPLE

The application of the SSI 32H568/32H6220 dedicated servo controller, SSI 32H569/32H6230 H-bridge predriver, and SSI 32H567 servo demodulator chips require both discrete component determination and microprocessor programmed register values. This section provides as a design example, a systematic method of determining both the discrete components and programmable values required in implementing a fully functional track and seek head positioning servo. This example makes use of an available Silicon Systems' program named SERVO CALC which runs on the PC/ XT or PC/AT compatible personal computer. The program provides an interactive enviroment for entering target specifications, systematically proceeding through the design, and automating the calculation of components and programmable values. The program provides various tools for system performance review such as velocity profile plots, open and closed loop Bode plots, step response plot, mechanical resonances and notch filter effects.

#### SPECIFY SEEK PERFORMANCE REQUIREMENTS

Specifying the average seek time, total number of tracks for a full length seek, and profile characteristics will provide the basis for determining a precise head velocity profile. Profile characteristics specify the relationship between acceleration and deceleration under different conditions. The ratio of deceleration time plus settling time all divided by the acceleration time provides the profile characteristic "R." The number of tracks traveled in "triangular mode" divided by the total number of tracks for a full length seek provides the profile characteristic "BETA." These two profile characteristic mode acteristics may be used along with a modified square root law to determine a velocity profile which will result in satisfying the specified average seek time.

As an example, specify as design goals:

Linear actuator 1400 TPI for a G2 of 55,860 Tracks/Meter 1000 total cylinders Average access time of 15 ms 30 gram actuator mass R = 1.2 and BETA = 0.4



#### FIGURE 1: Track Seek Profile

# Servo Applications Note

#### **REVIEW VELOCITY PROFILES**

The deceleration profile may be reviewed and adjusted by modifying the square root law which relates profile head velocity to the number of tracks left to travel. Step-wise increasing the exponent of tracks to go from 1/2 (square root starting point) will "soften" the deceleration approach curve. As the curve softens, the settling time available decreases. The "R" value may be adjusted to match a suitable deceleration curve with the required settling time.

From the profile chosen, the following parameters may be determined for our example design:

Head acceleration of 6,175,115 tracks/sec<sup>2</sup>

Peak head velocity of 49,699.5 tracks/sec

200 deceleration tracks required

8.05 ms of acceleration, 12.08 ms coasting, and 9.66ms decelerating full seek

Full seek time 29.8 ms

Both the average and full length seek profiles are shown in Figure 1.

#### SPECIFY MOTOR AND LOAD PARAMETERS

The motor and load parameters must be estimated and specified so that the power required to meet the velocity profile chosen may be computed and compared against design goals. G1 is preamplifier gain and is not dependent upon motor or load parameters. G1 is fixed at 6 VOLTS/TRACK when using the SSI 32H567. The motor resistance will introduce both a power loss and a voltage drop which must be considered. The two motor systems, namely linear and rotary, require different units of specification.

#### Linear Motor Specifications

G2 transport constant in Tracks/Meter

J mass in KG (kilograms)

Km motor constant in N/A (newton/amps)

#### **Rotary Motor Specifications**

G2 transport constant in Tracks/Rad J inertia in KG m<sup>2</sup> (kilograms meter squared) Km motor constant in (N • m/A) Optionally, Km may be computed from the head velocity profile based on a specified maximum motor current IPEAK. The two specifications of IPEAK and Km are interrelated.

For our example,

IPEAK is 1 Amp and Km is calculated  $Rm = 3.8\Omega$ 

Rs = 0.2Ω

#### **REVIEW MOTOR VOLTAGE, POWER AND Km**

From the motor and load specifications, the required peak current needed to satisfy the chosen head velocity profile may be calculated. Using the transport constant G2, the back EMF of the motor may be calculated at peak head velocity and added to the the voltage drop across the motor resistance Rm and sense resistor Rs. The total voltage required by the motor may be compared to the available driver voltage. Peak motor power may be computed and compared to design goals. If Km was calculated from a specification of IPEAK, the resulting value of Km may be compared against that actually attainable in the motor design. Adjustment of Km and IPEAK may be made to both satisfy the average seek time specification and general design goals.

For this example:

Km was calculated to be 3.316 N/A

Peak drive voltage required is 6.95V including the voltage across Rs

Peak coil input power is 6.75 Watt

Coil dissipation 3.8 Watt

#### SPECIFY POWER AMPLIFIER COMPONENTS

The power amplifier is shared by both the track following and seek servo control loops. The determination of DC gain for the power amplifier for seek will also determine some components shared with the track following servo. Referring to the example schematic of the SSI 32H567/6220/6230, RS, RF and the sum resistance of RINV1 and RINV2 (RINV) may be determined. Choosing RF to be an initial nominal value such as 10,000 $\Omega$  and choosing RS as some small resistance such as 0.2 $\Omega$  provides good starting points. The DC power amplifier gain for the seek servo is calculated from the peak current required to satisfy the peak velocity of the velocity profile and the full scale target DAC output voltage. A motor current limit may be implemented when using the SSI 32H6230 by connecting the CLAMP pin to ERR- through the RINV1 and RINV2 network as shown on the schematic. The limit voltage is programmable by setting the voltage at the 6230 VLIM pin. It is necessary to choose the limit current higher with tolerance margin above that current required to meet the maximum head velocity from the velocity profile.

In the example,

RINV total should be 5062.5 $\Omega$ RF is specified as 10,000 $\Omega$ 

# CHOOSE DIFFERENTIATOR AND VELOCITY LOOP GAINS

The differentiator within the SSI 32H568 or 32H6220 provides a programmable corner frequency determined by servo frame rate and the two bit register ND. Having determined the maximum head velocity from the velocity profile and knowing the transport constant and servo frame rate, the maximum output voltage from the differentiator may be calculated.

The output of the differentiator is amplified by the velocity amplifier A3 and the programmable gain stage set by NVG. The velocity loop gain from the output of the differentiator to the feed back summing junction of the target DAC must be set so that the peak differentiator output voltage will result in zero VE voltage (relative to VREF) when the target DAC is at its full range of 255. Choosing a nominal NVG setting of 10 and selecting an ND which does not exceed the amplitude limit of the differentiator itself, will result in the calculation of the necessary gain in A3. The seek velocity feedback may be fine tuned by adjusting the gain of NVG as indicated in drive self-calibration.

For the example, the programmable registers are:

NVG is 10 decimal

ND will be 2 for a frame rate of 250 kHz

Gain of A3 will be 1.96 so that (RV4/RV3) = 1.96; If RV4 = 19.6K, then RV3 = 10K

RV1 and CV1 will not be used in this example

#### **GENERATE TARGET PROFILES**

The seek servo velocity loop is closed within the SSI 32H568 or 32H6220. The implementation of the velocity profile is commanded by the supporting microprocessor. The microprocessor commands target velocities by writing to the target DAC. The necessary DAC values may be derived from the velocity profile. The acceleration DAC value is determined from the peak head velocity in the velocity profile. The microprocessor writes the acceleration target velocity to the target DAC and monitors track crossings determining when to begin deceleration. Once the head has moved past the deceleration corner, the microprocessor will write the deceleration target velocities to the target DAC usually track by track thereby following the head velocity down to the transition point into track following. The number of table entries making up the deceleration table can be found from the profile data discussed in the earlier section, Review Velocity Profiles.

A fill table may be generated corresponding to the target velocity table. The fill table is usually only a few entries long. The fill table values are computed from the position error voltage available at FP1 and the step in target DAC voltage for the last few deceleration velocity targets. The fill value programs the gain of the fill amplifier which subtracts from the velocity error a portion of the position error signal. This subtraction of position error from the velocity error has the effect of smoothing the velocity error voltage at VE when the head is moving slowly and tends to insure that the head will move towards the center of the target track prior to switching on track following.

The 20 element fill value table resulting for the example is shown below in Table 1. "t" is the target track.

| Target Track Lineup |         |  |  |  |
|---------------------|---------|--|--|--|
| t-0: 12             | t-10: 2 |  |  |  |
| t-1:5               | t-11: 1 |  |  |  |
| t-2: 4              | t-12: 2 |  |  |  |
| t-3: 3              | t-13: 1 |  |  |  |
| t-4: 3              | t-14: 2 |  |  |  |
| t-5: 3              | t-15: 1 |  |  |  |
| t-6: 3              | t-16: 1 |  |  |  |
| t-7: 2              | t-17: 1 |  |  |  |
| t-8: 2              | t-18: 2 |  |  |  |
| t-9: 2              | t-19: 1 |  |  |  |

TABLE 1

| 199 |      |      |      |      |       |       |       |       |       |
|-----|------|------|------|------|-------|-------|-------|-------|-------|
| t-0 | t-20 | t-40 | t-60 | t-80 | t-100 | t-120 | t-140 | t-160 | t-180 |
| 0   | 81   | 114  | 140  | 161  | 180   | 198   | 213   | 229   | 243   |
| 18  | 83   | 115  | 141  | 162  | 181   | 198   | 214   | 229   | 243   |
| 25  | 85   | 117  | 142  | 163  | 182   | 199   | 215   | 230   | 244   |
| 31  | 86   | 118  | 143  | 164  | 183   | 200   | 216   | 231   | 245   |
| 36  | 88   | 120  | 144  | 165  | 184   | 201   | 217   | 232   | 245   |
| 40  | 90   | 121  | 145  | 166  | 185   | 202   | 218   | 232   | 246   |
| 44  | 92   | 122  | 146  | 167  | 186   | 202   | 219   | 233   | 247   |
| 48  | 94   | 124  | 148  | 168  | 187   | 203   | 219   | 234   | 247   |
| 51  | 95   | 125  | 149  | 169  | 187   | 204   | 220   | 234   | 248   |
| 54  | 97   | 126  | 150  | 170  | 188   | 205   | 221   | 235   | 249   |
| 57  | 99   | 127  | 151  | 171  | 189   | 206   | 222   | 236   | 249   |
| 60  | 100  | 129  | 152  | 172  | 190   | 206   | 222   | 236   | 250   |
| 62  | 102  | 130  | 153  | 173  | 191   | 207   | 223   | 237   | 250   |
| 65  | 104  | 131  | 154  | 174  | 192   | 208   | 224   | 238   | 251   |
| 67  | 105  | 132  | 155  | 175  | 193   | 209   | 224   | 239   | 252   |
| 70  | 107  | 134  | 156  | 176  | 193   | 209   | 225   | 239   | 252   |
| 72  | 108  | 135  | 157  | 177  | 194   | 210   | 226   | 240   | 253   |
| 74  | 110  | 136  | 158  | 178  | 195   | 211   | 227   | 241   | 254   |
| 76  | 111  | 137  | 159  | 178  | 196   | 212   | 227   | 241   | 254   |
| 79  | 113  | 138  | 160  | 179  | 197   | 213   | 228   | 242   | 255   |

The velocity target DAC values for the example are listed below in Table 2, ordered as the number of tracks remaining to go, ie: "t-n":

#### **TABLE 2**

#### POWER AMPLIFIER COMPENSATION

Components RL2 and CL3 set the bandwidth of the power amplifier. Specifying motor inductance Lm and power amplifier bandwidth BW while having determined RF, Rm, and Rs from seek requirements provides the means for calculating CL3 and RL2.

For the example,

Power amplifier bandwidth is specified as 10 kHz

Lm is specified as 1 mH

CL3 is calculated to be 0.005 µF

RL2 is calcuated to be 47 k $\Omega$ 

#### TRACK FOLLOWING GAIN

Both the track following and seek loops share many of the power amplifier gain setting components. Having determined RINV, RF and Rs from velocity profile requirements, the track following power amplifier gain KP is determined entirely by RINP. The track following power amplifer gain KP is interactively set with the position loop filter gain KF. An initial KP may be chosen as 1 AMP/VOLT and the value of KF may be adjusted as needed to stabilize the track following loop. The value of RINP may be computed from RF, Rs, and KP.

In the example,

Specify KP = 1 Amp/Volt Calculate RINP =  $12.5 \text{ k}\Omega$ 

#### **POSITION LOOP FILTER**

The implemented filter will take the form of a LAG-LEAD-LEAD-LAG in ascending frequency breakpoints. Due to the double integration in the motor-load mechanics going from acceleration to position, there is an initial 180 degree position phase lag which must be compensated to prevent instability and oscillation. Phase lag introduced by a pole will add additional phase lag exceeding 180 degrees while phase lead introduced by a zero will reduce phase lag. The objective of the position loop filter is to ensure that there

### Servo Applications Note



FIGURE 2: Position Loop Filter Bode Plot

is phase margin at the system unity gain crossover frequency while at the same time providing stiffness and long term tracking error cancelation.

The initial position loop filter gain KF may be estimated through a specification for DC stiffness. Specifying a stiffness in units of force per track and knowing G1, Km, and KP will provide a way to solve for KF.

DC stiffness per track is calcuated as:

STIFFNESS = G1 KF KP Km

Specifying 100 N/TRACK stiffness, KF is determined in the example to be 5.

The lowest frequency LAG time constant is referred to as bT2 and is the product CP2(RP3+RP4). This low frequency LAG serves effectively as an integrator with limited DC gain intended to minimize long term tracking error and allowing an increased DC gain improving stiffness which otherwise would not be possible due to mechanical higher frequency resonances. Time constant bT2 generally should be made as large as practically possible. Choosing a value for CP2 such as .47  $\mu$ F and a pole frequency between 0.1 and 1 HZ will provide a good starting point. The track following servo is stabilized by providing phase margin at the unity gain crossover frequency. Phase margin is obtained through the use of the two LEAD networks. The first lead breakpoint compensates for the integrator phase lag and the second lead breakpoint provides the required phase margin. Time constant T2 made up of RP3 and CP2 provides the phase lead needed to bring the phase back towards 180 degrees of phase lag. Lead time constant aT1 provides additional phase lead by reducing the phase lag less than 180 degrees at the unity gain crossover frequency. Choosing the time constant aT1 such that its break point frequency is equal to the unity gain crossover bandwidth for the system will provide approximately 45 degrees of phase margin. Time constant T2 needs to be chosen to be at least five times aT1 thereby minimizing the interactive effects of the two leads together. T2 should not be chosen so low in frequency as to cancel out the effects of the integrator lag and the low frequency gain enhancement.

Finally, the high frequency pole T1 determined by RP1 and CP1 provides a high frequency gain limit. The breakpoint frequency associated with the time constant T1 should be placed several times higher than the breakpoint frequency set by aT1. Mechanical resonances may require further adjustment of the T1 breakpoint frequency. Some systems may require additional

#### **POSITION LOOP FILTER** (Continued)

notch filters to minimize high frequency mechanical effects.

Having chosen the break point frequencies, the position filter components may all be computed having specified CP2 and KF.

For the example, the break points were initially specified as:

bT2 frequency = 0.6 Hz

T2 frequency = 60 Hz

aT1 frequency = 600 Hz (target system unity gain bandwidth)

T1 frequency = 2000 Hz

#### TRACK FOLLOWING SYSTEM RESPONSE REVIEW

Bode plots of the open loop response for the LAG-LEAD-LEAD-LAG position loop filter are useful in evaluating the break point frequencies chosen. More useful is the system open loop Bode plot which provides the necessary information needed to properly adjust KF to meet the desired system unity gain bandwidth. Adjusting KF will move the overall response vertically such that unity gain occurs at the desired system bandwidth frequency. The amount of vertical movement indicates how KF should change relative to its intial current value. The phase margin peak may be adjusted horizontally by changing the time constants aT1 and T2. Moving the peak phase lead to correspond to the unity gain frequency is desireable. The system unity bandwidth indicates the stability of the servo system by the amount of phase margin at the unity gain crossover point. Figure 2 shows the open loop position filter Bode plot. Notice the peaking of phase near the target system unity bandwidth frequency of 600 Hz. Figure 3 shows the overall open loop system Bode plot.

After review and adjustment, the final components were standardized as:

RP1 = 8,250Ω RP2 = 91 kΩ RP3 = 13 kΩ RP4 = 680 kΩ CP1 = 0.0075 μF CP2 = 0.47 μF

Which resulted in actual break points of:

bT2 frequency = 0.49 Hz T2 frequency = 26 Hz aT1 frequency = 213 Hz T1 frequency = 2572 Hz

And KF = 7.47 for a DC stiffness of 148 N/Track. The resulting phase margin is 51.60 degrees at 630 Hz. The gain margin is 25.2 dB at 4800 Hz.

The closed loop system step response may be obtained and examined to evaluate the overshoot and settling time. The integrator time constant bT2 will tend to control the settling time or "tail." The time constants aT1 and T2 effect the amount of ringing and overshoot. Figure 4 shows the response of the system to a position step.

For the example,

Overshoot is 30% First zero crossing at 0.4 ms Settling within 2 ms

# **Servo Applications Note**



FIGURE 3: Overall Position Open Loop Bode Plot



#### FIGURE 4: Position Closed Loop Step Response

5-119

0789

# **Servo Applications Note**

#### SERVO CALC SOFTWARE

#### HEAD POSITIONING APPLICATIONS TOOL

#### DESCRIPTION

This software is an aid to disk drive head position servo design using SSI 32H568, 32H6220, 32H569, 32H6230 servo controller and servo motor driver chips. It uses block diagram algebra and transfer function analytical techniques to arrive at first order approximations for the servo design values and parameters. This software offers visual representations of block diagrams, transfer functions, schematics, as well as Bode, seek profile and step response plots. It includes design aids for the design of velocity profiles and tables for evaluation of gain and characteristics settings. It uses simple menus to choose the design screens for power amplifier and position loop filter design and design modules for seek profile/loop parameters and their components. It also has a user definable polynomial transfer function for Bode plot and step response evaluations. The effects of parameter and component changes are specially flagged and quickly displayed.

#### SERVO CALC PROGRAM FEATURES

- Mathematical modeling
- Polynomial transfer functions displayed/described
- Block diagrams displayed
- Individual design screens displaying design progress
- Stability analysis
- Bode and step response plots
- Mechanical resonance and notch filter effects
- Motor current and power dissipation analysis
- Velocity profile and fill table generation
- Develops design for power amplifier components
  Tabulates and displays design choices in velocity
- loop
- User-controllable plot and print settings

# MINIMUM SYSTEM REQUIREMENTS TO RUN SERVO.CALC

An IBM PC/XT/AT or compatible computer with at least 512 Kb of RAM, EGA or EGA-compatible video adapter and monitor, one 5 1/4 inch floppy disk drive. A dot matrix printer for plots and screen printings is optional. A math co-processor and a hard disk is recommended but not required.

For your copy of the SERVO CALC software and other helpful servo tools, please contact your local representative or Silicon Systems, Inc. at (714) 731-7110 ext. 3575.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

# Section

# HDD SPINDLE MOTOR CONTROL

×.



silicon systems\*

July, 1990

#### DESCRIPTION

The SSI 32M590-Series consisting of SSI 32M5901 and SSI 32M5902 are motor controller ICs designed to provide all timing and control functions necessary to start, drive and brake a two-phase, four-pole, brushless DC spindle motor. The IC requires two external power transistors (such as Darlington power transistors), three external resistors, and an external frequency reference. The motor HALL sensor is directly driven and decoded by the device. The controller is optimized for a 3600 rpm disc drive motor using a 2 MHz clock. Motor protection features include stuck rotor shutdown, coil over-current detection and control, and supply fault detection. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

#### **FEATURES**

- Available in 8-pin DIP (SSI 32M5901), 14-pin DIP (SSI 32M5902) or 16-pin SOL (SSI 32M5902)
- CMOS with single +12 volt power supply
- All motor START, DRIVE and STOP timing and control
- Includes HALL-Effect sensor drive and input pins
- Highly Accurate speed regulation of ±0.035%
- On-chip digital filtering requires no external compensation or adjustments
- Provides protection against stuck rotor, coil over-current, and supply fault
- Regenerative braking with shutdown



6

6-1

#### **CIRCUIT OPERATION**

The device incorporates both analog and digital circuit techniques to utilize the advantages of each. The analog portion of the loop uses switched capacitor filter technology to eliminate external components. The control loop uses a Pulse Amplitude Modulation (PAM) control scheme to avoid the switching transients and torque ripple inherent in Pulse Width Modulation (PWM) schemes.

A binary counter is preset once per motor revolution by an index signal generated by the HALL position sensor. On the next index pulse, the remaining least significant bits are loaded into the proportional D/A and accumulated by a saturation accumulator. The most significant bits are loaded into the integral D/A. The size of the accumulator and the bit locations determine the major scaling (within a factor of two) for the gain and zero location of the filter. To prevent overflow in the proportional D/A the counter is decoded to detect overflow, and the proportional D/A is saturated as needed. The overflow also generates a boost signal used in the summer. The range of the accumulator is larger than the linear range of the proportional channel to help filter small load disturbances that tend to saturate the proportional channel. The entire counter is also used to provide a time-out feature to protect the motor and external circuitry.

| NAME       | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREF       | ing <b>i</b> the | Frequency Reference Input. A TTL compatible input used by the device to set<br>and maintain the desired motor speed and operate circuit blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| HALLOUT    | 0                | Provides a regulated bias voltage for the HALL effect sensor inside the motor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| HALLIN     | 1                | HALL Sensor Input. The TTL open-collector type output of the motor's Hall switch feeds this input which has a resistor pullup to the HALLOUT bias voltage. Refer to Figure 1 for input timing.                                                                                                                                                                                                                                                                                                                                                                                          |
| OUTA, OUTB | 0                | Driver Outputs. These two driver outputs drive the external power transistors, such as TIP120 NPN Darlington power transistors as shown in the typical application. The power transistors control the motor current through the current setting resistor Re. The motor current is V (sense)/Re. During normal operation, the drive voltages are adjusted as necessary to maintain the proper motor speed and drive current. Regenerative braking is accomplished with self biasing of the power transistors thru resistors Rb with power shutdown. Refer to Figure 1 for output timing. |
| SENSE      | l                | Coil Current Sense Line. Senses the coil current and limits the sense voltage to the threshold by limiting the drive to the external power transistors.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| N/C        | -                | No Connection, 14-pin package only. These pins must remain unconnected and floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| START      | 1                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### **PIN DESCRIPTION**

#### **PROTECTION FEATURES**

#### LOW VOLTAGE DETECTION

If the supply drops below the detect threshold the device will turn off all of the external power transistors to prevent damage to the motor and the power devices.

#### STUCK ROTOR SHUTDOWN

If the delay from power onset to a positive Index transition or the time interval between successive Index transitions is greater than the prescribed time,

#### **ELECTRICAL CHARACTERISTICS**

ABSOLUTE MAXIMUM RATINGS

the device interprets this delay as a stuck rotor and reduces the motor current to zero until such time as one positive HALLIN transition is detected or until power is removed and reapplied.

#### MOTOR COIL OVER-CURRENT

Refer to SENSE input description. Sense voltage is generated by current through Re shown in the typical application. The SENSE input threshold limits the maximum coil current.

| PARAMETER                                 | RATING           | UNIT |
|-------------------------------------------|------------------|------|
| Positive Supply Voltage, VDD              | 14               | V    |
| Storage Temperature                       | -65 to +125      | °C   |
| Ambient Operating Temperature             | 0 to 70          | °C   |
| HALLIN, FREF, and<br>SENSE Input Voltages | -0.3 to VDD +0.3 | v    |
| HALLOUT Current                           | 10               | mA   |
| Lead Temperature (soldering, 10 sec.)     | 260              | °C   |
| Power Dissipation                         | 400              | mW   |

#### **RECOMMENDED OPERATING CONDITIONS**

Unless otherwise specified,  $10.8V \le V12 \le 13.2V$ ;  $0 \ ^\circ C \le Ta \le 70 \ ^\circ C$ ; FREF = 2.00 MHz; Re =  $0.4\Omega \pm 10\%$  (2 watt); Rb = 4.7 k $\Omega \pm 10\%$  (1/4 watt);  $0.8 \le Darlington \ Vbe \le 1.8$ 

Motor Parameters: (1 to 3 platters)

| KT | Torque constant | = 0.015 Nt-m/amp ±10%        |        |            |
|----|-----------------|------------------------------|--------|------------|
| J  | Inertia         | = 0.000489 Nt-m/s/s ±33%     | where: | Motor Free |
| KD | Damping factor  | = 0.0000318 Nt-m/rad/s ± 33% |        | Motor C    |

re:  $\frac{\text{Motor Frequency}(s)}{\text{Motor Current}(s)} = \frac{\text{KT}}{\text{J} \times s + \text{KD}}$ 

#### **DC ELECTRICAL CHARACTERISTICS**

| PARAMETERS                   | CONDITIONS   | MIN      | NOM | MAX | UNIT |  |  |
|------------------------------|--------------|----------|-----|-----|------|--|--|
| POWER SUPPLY CURRENT         |              |          | i., |     |      |  |  |
| ICC (Includes Drive Outputs) |              | (17 typ) |     | 30  | mA   |  |  |
| FREF AND START INPUTS        |              |          |     |     |      |  |  |
| Input Low Voltage            | lil = 500 μA |          | -   | 0.8 | V    |  |  |
| Input High Voltage           | lih = 100 μA | 2.0      |     |     | V.   |  |  |

| PARAMETERS                                | CONDITIONS                            | MIN   | NOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | МАХ   | UNIT  |  |
|-------------------------------------------|---------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--|
| HALL SENSOR INTERFACE                     | · · · · · · · · · · · · · · · · · · · |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |  |
| HALLOUT Bias voltage                      | l = 5 mA                              | 5.0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6.8   | V     |  |
| HALLOUT Pullup Resistance                 | To HALLOUT Pin                        | 5     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20    | kΩ    |  |
| Input Low Voltage                         |                                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.0   | V     |  |
| Input High Voltage                        |                                       | 4.0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | V     |  |
| DRIVER OUTPUTS                            | · · · · · · · · · · · · · · · · · · · |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |  |
| Sink Capability                           | VOUTA or VOUTB = 0.5 Volts            | 5.0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | mA    |  |
| Source Capability                         | VOUTA or VOUTB = 3.0 Volts            | -5.0  | i de la composición de la comp |       | mA    |  |
| Capacity Load Drive Capability            |                                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50.0  | pF    |  |
| SENSE INPUT                               |                                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | ·<br> |  |
| Threshold Voltage                         |                                       | 0.9   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.1   | v     |  |
| Input Current                             |                                       | -100  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100   | μA    |  |
| Input Capacitance                         |                                       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25.0  | pF    |  |
| STUCK ROTOR DETECTION                     | · · · ·                               |       | 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |       |  |
| Shutdown Time                             | Power On To Driver                    | 0.815 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0.935 | sec   |  |
| LOW VOLTAGE DETECTION                     | 8                                     |       | ۰.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |       |  |
| Detect Threshold                          |                                       | 6.0   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9.0   | v     |  |
| CONTROL LOOP - DESCRIPTION                | 1*                                    |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |  |
| Divider Ratio                             | FREF/Avg. Motor Frequency             | 16664 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 16672 |       |  |
| Index to Index Jitter                     | Total Jitter                          |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8.0   | μs    |  |
| Loop Gain H (2 X $\pi$ X f)               | <i>f</i> = 2 Hz                       |       | 0 Typical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ×     | dB    |  |
| Loop Zero                                 | Kp/Ki                                 | 0.97  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.03  | Hz    |  |
| CONTROL LOOP Vs SUPPLY VA                 | RIATION                               |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |  |
| Kp(V12=13.2V)<br>Kp(V12=10.8V)            |                                       | 0.96  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.04  |       |  |
| <u>Ki(V12 = 13.2V)</u><br>Ki(V12 = 10.8V) |                                       | 0.96  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.04  |       |  |
| START/STOP VELOCITY PROFIL                | .ES                                   |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |  |
| Power on Delay to FHALL                   | 1 Platter                             | 7.0   | 5 - 1 - 2011 - 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11.0  | sec   |  |
| Greater than FREF/16668                   | 2 Platters                            | 9.0   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13.0  | sec   |  |
|                                           | 3 Platters                            | 11.0  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15.0  | Sec   |  |
| Speed Overshoot                           | 1 Platter                             | 0.5   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0   | %     |  |
| FHALL - (FREF/16668)                      | 2 Platters                            | 0.5   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0   | %     |  |
| (FREF/16668)                              | 3 Platters                            | 0.5   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0   | %     |  |

#### DC ELECTRICAL CHARACTERISTICS (Continued)

6

#### START/STOP VELOCITY PROFILES (Continued)

| PARAMETERS                                                                                                           | CONDITIONS | MIN  | NOM | МАХ  | UNIT |  |  |
|----------------------------------------------------------------------------------------------------------------------|------------|------|-----|------|------|--|--|
| Setting Time: Motor                                                                                                  | 1 Platter  | 9.0  |     | 13.0 | sec  |  |  |
| Frequency Settles to 0.05%                                                                                           | 2 Platters | 11.0 |     | 15.0 | sec  |  |  |
|                                                                                                                      | 3 Platters | 13.0 |     | 17.0 | sec  |  |  |
| Stop Time (Regenerative):                                                                                            | 1 Platter  | 7.0  |     | 13.0 | sec  |  |  |
| Motor Frequency Slows to                                                                                             | 2 Platters | 8.0  |     | 15.0 | sec  |  |  |
| 30% after Power is Removed                                                                                           | 3 Platters | 9.0  |     | 17.0 | sec  |  |  |
| Stop Time (Active):                                                                                                  |            | 4.0  |     |      | sec  |  |  |
| *The continuous Time Transfer Function of the on-chip control can be modeled as follows:                             |            |      |     |      |      |  |  |
| $H(s) = \frac{Vc(s)}{F(s)} = Ki \times \frac{(1+s/(2x\pi x (Kp/Ki)))}{s}  Ki = Integral gain Kp = Proportional gain$ |            |      |     |      |      |  |  |







#### **FIGURE 2: Typical Application**

6-5

#### **PACKAGE PIN DESIGNATIONS**

(TOP VIEW)



#### **ORDERING INFORMATION**

| PART DESCRIPTION  | ORDERING NUMBER | PACKAGE MARK |
|-------------------|-----------------|--------------|
| SSI 32M590-Series |                 |              |
| 8-Pin PDIP        | SSI 32M5901-CP  | 32M5901-CP   |
| 14-Pin PDIP       | SSI 32M5902-CP  | 32M5902-CP   |
| 16-Pin SOL        | SSI 32M5902-CL  | 32M5902-CL   |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

#### DESCRIPTION

The SSI 32M591 is a motor controller IC designed to provide all timing and control functions necessary to start, drive and brake a three-phase brushless DC spindle motor. The IC requires three external power transistors (such as Darlington power transistors), one external power resistor, and an external frequency reference. The three motor HALL sensors are directly driven and decoded by the device. The controller is optimized for a 3600 rpm disk drive motor using a 2 MHz clock. Motor protection features include stuck rotor shutdown, supply and clock fault detection, all of which are indicated by a FAULT signal, and coil overcurrent detection and control. A LOCK signal is provided to indicate that the motor is at speed. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

#### FEATURES

- CMOS with TTL/LSTTL compatible control func-• tions
- Single +12 volt power supply •
- All motor START, DRIVE, and STOP timing and • control
- Includes HALL-Effect sensor drive and input pins •
- Highly accurate speed regulation of ±0.05 %
- On-chip digital filtering requires no external compensation of adjustments
- Provides protection against stuck rotor, motor coil over-current, supply fault, or clock fault
- At speed indication provided

6

July, 1990



0790 - rev.

6-7

#### **CIRCUIT OPERATIONS**

The device incorporates both analog and digital circuit techniques to utilize the advantages of each. The analog portion of the loop uses switched capacitor filter technology to eliminate external components. The control loop uses a Pulse Amplitude Modulation (PAM) control scheme to avoid the switching transients and torque ripple inherent in Pulse Width Modulation (PWM) schemes.

#### **PIN DESCRIPTION**

| SYMBOL                    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD                       | I   | +12V Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| VSS                       | 1   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| FREF                      | 1   | FREQUENCY REFERENCE INPUT: A TTL compatible input used by the device to set<br>and maintain the desired motor speed and operate circuit blocks. This input level must<br>not exceed VDD at any time.                                                                                                                                                                                                                                                                   |
| HALLOUT                   | 0   | HALL SENSOR BIAS OUTPUT: Provides a regulated bias voltage for the Hall effect sensors, inside the motor.                                                                                                                                                                                                                                                                                                                                                              |
| HALL1,<br>HALL2,<br>HALL3 | 1   | HALL SENSOR INPUTS: The TTL open-collector type outputs of the motor's Hall switches feed these inputs which have a resistor pullup to the HALLOUT bias voltage. The HALL1 input is used to index the control loop counter. Refer to figure 1 for input timing.                                                                                                                                                                                                        |
| OUTA,<br>OUTB,<br>OUTC    | 0   | DRIVER OUTPUTS: These three driver outputs drive the external power transistors, such as TIP120 NPN Darlington power transistors shown in the typical application. The power transistors control the motor current through the current setting resistor Re. The motor current is V(sense)/Re. During normal operation, the driver output voltages are adjusted as necessary to maintain the proper motor speed and drive current. Refer to figure 1 for output timing. |
| SENSE                     | I   | COIL CURRENT SENSE INPUT: Senses the coil current and limits the sense voltage to the threshold by limiting the drive to the external power transistors.                                                                                                                                                                                                                                                                                                               |
| LOCK                      | 0   | AT SPEED INDICATOR OUTPUT: An open drain LSTTL compatible output that indicates with an active low that the period of the motor is within the controller's linear range. Because of the accuracy of the loop, the LOCK pin is a good "at speed" indicator.                                                                                                                                                                                                             |
| FAULT                     | 0   | FAULT INDICATOR OUTPUT: Goes high when the motor is determined to be stalled, VDD is low, or FREF clock is too slow.                                                                                                                                                                                                                                                                                                                                                   |
| N/C                       | -   | NO CONNECTION: These pins must be left unconnected and floating.                                                                                                                                                                                                                                                                                                                                                                                                       |
| START                     | J   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### **FUNCTIONAL DESCRIPTIONS**

A binary counter is preset once per motor revolution by an index signal developed from the HALL1 input. On the next index pulse, the remaining least significant bits are loaded into the proportional D/A and accumulated by a saturating accumulator. The most significant bits are loaded into the integral D/A. The size of the accumulator and the bit locations determine the major scaling (within a factor of two) for the gain and zero location of the filter. To prevent overflow in the proportional D/A, the counter is decoded to detect overflow and the proportional D/A is saturated as needed. The overflow also generates a boost signal used in the summer. The range of the accumulator is larger than the linear range of the proportional channel to help filter small load disturbances that tend to saturate the proportional channel. The entire counter is also used to provide a time-out feature to protect the motor and external circuitry.

#### **PROTECTION FEATURES**

#### Low Voltage Detection

If the supply drops below the detect threshold, the device will turn off all of the external power transistors to prevent damage to the motor and the power devices. The FAULT pin goes high in this condition.

#### **Stalled Rotor Shutdown**

If the delay from power onset to a positive index transition or the time interval between successive index transitions is greater than the prescribed time, the device interprets this delay as a stalled rotor and reduces the motor current to zero until such time as one positive index transition is detected or until power is removed and reapplied. The FAULT output goes high when the motor is determined to be stalled.

#### **Motor Coll Over-Current**

Refer to SENSE input description. The voltage generated by motor coil current through Re is sensed as shown in the typical application. The sense input threshold limits the maximum coil current.

#### **FREF Clock Fault**

If the FREF frequency drops below the specified minimum frequency, the driver will shut down and the FAULT pin will go high.



#### FIGURE 1: HALL Switch/Driver Timing Relationship

#### **ELECTRICAL CHARACTERSTICS**

#### **ABSOLUTE MAXIMUM RATINGS**

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.

| PARAMETER                             | RATING           | UNIT                      |
|---------------------------------------|------------------|---------------------------|
| Positive Supply Voltage, VDD          | 14               | V                         |
| Storage Temperature                   | -65 to + 125     | °C                        |
| Pin Voltage (except FAULT and LOCK)   | -0.3 to VDD +0.3 | V                         |
| FAULT and LOCK Pin Voltage            | -0.3 to VDD +5.0 | $\mathbf{V} = \mathbf{V}$ |
| HALLOUT Current                       | 20               | mA                        |
| Lead Temperature (soldering, 10 sec.) | 260              | °C                        |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                 | CONDITIONS                                       | MIN    | NOM     | МАХ          | UNITS   |
|---------------------------|--------------------------------------------------|--------|---------|--------------|---------|
| DC Supply Voltage, VDD    |                                                  | 10.8   | 12.0    | 13.2         | V       |
| Input Clock, FREF         |                                                  | 1.9998 | 2       | 2.0002       | MHz     |
| Ambient Temperature, Ta   |                                                  | 0      |         | 70           | °C      |
| Emitter Resistor, Re      |                                                  | 0.392  | 0.4     | 0.408        | Ω       |
| Power Darlington Vbe      |                                                  | 0.8    |         | 1.8          | V       |
| Motor Parameters (1)      | Motor Frequency (s)_KT                           |        | i terri | and a second |         |
|                           | Motor Current (s) Js + KD                        |        |         |              |         |
| KT, Torque Constant Range | (0.15 Nt-m/A nom)                                | -10    |         | +10          | %       |
| J, Inertia Range          | (489x10 <sup>-6</sup> Nt-m-sec <sup>2</sup> nom) | -33    |         | +33          | %       |
| KD, Damping Factor Range  | (31.8x10 <sup>-6</sup> Nt-m/rad/s nom)           | -33    |         | +33          | %       |
| Winding resistance (2)    |                                                  |        | 2.0     |              | Ω       |
| Winding inductance        |                                                  |        | 2.0     |              | mH      |
| Back EMF (2)              |                                                  |        | 0.0159  |              | rad/s V |

#### Notes:

(1) The motor parameters given are for a typical motor. The device will work for a range of motors near this nominal motor.

(2) The motor must have a back EMF less than 10 volts peak (measured from center tap to drive transistor collector/drain) at speed to insure linear operation of drive transistors and a coil resistance small enough to insure adequate start current.

#### DC ELECTRICAL CHARACTERISTICS.

Unless otherwise specified,  $10.8V \le VDD \le 13.2V$ :  $0^{\circ}C \le Ta \le 70^{\circ}C$ ; FREF = 2.000 MHz; Re =  $0.4\Omega$ ; Motor Configuration is 4-pole 3-phase center-tap "Y."

| PARAMETER                           | CONDITIONS                                                                            | MIN  | NOM  | МАХ  | UNITS |
|-------------------------------------|---------------------------------------------------------------------------------------|------|------|------|-------|
| Power Supply Current                |                                                                                       |      |      |      |       |
| ICC                                 | Clock Active<br>1(HALLOUT) = 15 mA<br>1 Driver loaded to = 5 mA<br>2 Drivers unloaded | -    |      | 30   | mA    |
| Power Dissipation                   |                                                                                       |      |      | 400  | mW    |
| Fault Detection                     |                                                                                       |      |      |      |       |
| Low Voltage Detect<br>Threshold     |                                                                                       | 6.8  |      | 9.0  | V     |
| Input Logic Signals - 'FREF' and    | 'START' Inputs                                                                        |      |      |      |       |
| Vil, Input Low Voltage              |                                                                                       |      |      | 0.08 | V     |
| lil, Input Low Current              | Vin = 0                                                                               | -500 |      |      | μA    |
| Vih, Input High Voltage             |                                                                                       | 2.0  |      |      | V     |
| liH, Input High Current             | Vin = 5                                                                               |      |      | 100  | μA    |
| Output Logic Signals - 'LOCK' and   | nd 'FAULT' Pins                                                                       |      |      |      |       |
| Vol                                 | lsink = 2mA                                                                           |      |      | 0.4  | V     |
| loh                                 | Vout = VDD                                                                            |      |      | 10   | μΑ    |
| HALL Sensor Interface               |                                                                                       |      |      |      |       |
| HALLOUT Bias Voltage                | I = 0 to -15 mA                                                                       | 5.0  |      | 6.8  | V     |
| HALL1,2,3 Pullup Resistance         | To HALLOUT pin                                                                        | 5    |      | 20   | kΩ    |
| Input Low Voltage                   |                                                                                       |      |      | 1.0  | V     |
| Input High Voltage                  | · · · · · · · · · · · · · · · · · · ·                                                 | 4.0  |      |      | V     |
| Driver Outputs                      |                                                                                       |      |      |      |       |
| Sink Capability                     | Vol = 0.5V                                                                            | 1.0  |      |      | mA    |
| Source Capability                   | Voh = 3.0V                                                                            | 5.0  |      |      | mA    |
| Capacitive Load Drive<br>Capability |                                                                                       |      | 50.0 |      | pF    |
| Sense Input And Over-Current C      | ontrol                                                                                |      |      |      |       |
| Threshold Voltage                   |                                                                                       | 0.9  |      | 1.1  | V     |
| Input Current                       |                                                                                       | -100 |      | 100  | μA    |

#### **AC ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $10.8V \le VDD \le 13.2V$ ;  $0^{\circ}C \le Ta \le 70^{\circ}C$ ; FREF = 2.000 MHz; Re=0.4 $\Omega$ .

| PARAMETER                                   | CONDITIONS                         | MIN       | NOM    | MAX   | UNITS |  |
|---------------------------------------------|------------------------------------|-----------|--------|-------|-------|--|
| Fault Detection                             |                                    |           |        |       |       |  |
| Stalled Rotor Shutdown Time                 | Power On to driver                 | 0.850     |        | 0.900 | sec   |  |
| Low FREF Shutdown<br>Threshold              |                                    |           |        | 100   | Hz    |  |
| Lock Indication                             |                                    |           |        |       |       |  |
| Lock Range                                  | Motor Speed                        | 3585      |        | 3615  | Hz    |  |
| Control Loop Parameters*                    |                                    |           |        |       |       |  |
| Divider Ratio                               | FREF/Fmotor                        |           | 33,336 |       |       |  |
| Instantaneous Speed Error                   | Referenced to 60Hz                 | -0.035    | 0.01   | 0.015 | %     |  |
| Index to Index Jitter<br>(16/FREF)          | Total jitter                       |           |        | 8     | μs    |  |
| Loop Bandwidth                              | Nominal motor<br>Re = $0.40\Omega$ |           | 2      |       | Hz    |  |
| Loop Zero                                   | Ki/Kp                              |           | 1.0    |       | Hz    |  |
| Maximum Running Current                     | Re = 0.40Ω                         | 1.50      |        |       | Amps  |  |
| Minimum Running Current                     | Re = 0.40Ω                         | 2         |        | 0     | Amps  |  |
| Start Current                               | Re = 0.40Ω                         | 2.25      |        | 2.75  | Amps  |  |
| Input Logic Signals-'FREF' and 'START' Pins |                                    |           |        |       |       |  |
| Input Capacitance                           |                                    |           |        | 25    | pF    |  |
| Hall Sensor Interface                       |                                    |           |        |       |       |  |
| Input Capacitance                           |                                    |           |        | 25    | pF    |  |
| Sense Input and Over-current Control        |                                    |           |        |       |       |  |
| Input Capacitance                           |                                    | · · · · · | -      | 25    | pF    |  |
| *Control Loop Notes:                        |                                    |           |        |       |       |  |

Running current limits refer to capabilities during speed correction.

The motor control loop consists of counters, logic, and digital-to-analog converters that provide loop time constants. The continuous time transfer function of the on chip control can be modeled as follows:

$$H(s) = \frac{Vc(s)}{Fm(s)} = \frac{Ki}{s} + Kp$$

Vc(s) is the voltage applied to the external setting resistor Re by the modulator. By adjusting the value of Re the gain the motor sees can be adjusted, as can the starting current.

6



**Typical Application Diagram** 

6-13



16-Pin DIP

9 HALL3

vss 🛛 8

#### **ORDERING INFORMATION**

| PART DESCRIPTION              | ORDER NO.     | PKG. MARK |
|-------------------------------|---------------|-----------|
| SSI 32M591 16-Pin Plastic DIP | SSI 32M591-CP | 32M591-CP |
| SSI 32M591 16-Pin SOL         | SSI 32M591-CL | 32M591-CL |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# SSI 32M593A Three-Phase Delta Motor Speed Controller

July, 1990

6

#### DESCRIPTION

The SSI 32M593A is a motor speed control IC designed to provide all timing and control functions necessary to start, drive, and brake a 3-phase, 4 or 8 pole brushless DC spindle motor. External Darlington power transistors or external power FETs may be used by the SSI 32M593A to drive the spindle motor.

The motor Hall sensors are directly driven and decoded by the device. The controller is optimized for a 3600 rpm motor using a 2 MHz clock. Motor protection features include jammed platter shutdown, supply and clock fault detection, all of which are indicated by a FAULT signal, and coil over-current detection and control. A LOCK signal is provided to indicate that the motor is at speed. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

The SSI 32M593A requires a +12V power supply, and is available in 20-pin DIP or SO packages.

#### FEATURES

- 3-phase bipolar or unipolar operation
- 4 or 8-pole operation
- 3600 rpm speed control using a 2 MHz clock
- Highly accurate speed regulation of ±0.037%
- At speed indication provided
- Active braking function
- Output pre-driver for center tap or non-center tap windings
- Drives complementary Darlington power transistors or complementary power FETs
- Power supply fault protection
- Motor over-current protection
- Multiple retry on jammed spindle
- Single +12 volt power supply



#### **PIN DIAGRAM**



<sup>20-</sup>PIN DIP or SOL

CAUTION: Use handling procedures necessary for a static sensitive component.
#### **FUNCTIONAL DESCRIPTION**

The SSI 32M593A uses a mix of analog and digital techniques to accomplish speed control. The control signal is generated by analog conversion of a digital speed error term developed by examining the contents of a count-down counter once per motor revolution. The sign and magnitude of the remainder controls the amplitude of a correction signal applied to the motor. Commutation timing, developed from motor generated HALL signals, applies the correction in the proper phase sequence.

The device uses a Pulse Amplitude Modulation (PAM) scheme rather than Pulse Width Modulation (PWM) to avoid the switching transients and torque ripple inherent in PWM.

In operation, the SSI 32M593A is installed in a closed loop control system that maintains the speed of a 3-Phase Brushless DC motor. By monitoring the HALL signal outputs of the motor, a control voltage is developed using both digital and analog techniques. The analog portion of the control loop uses switched capacitor techniques to eliminate the need for any external passive components required for loop compensation. An operation description of the circuit follows.

#### CONTROL LOOP

Referring to the block diagram, the major sections of the control loop are a 19-stage Counter, Integral and Proportional channels, D/A's and a Summer.

The speed error is determined by examining the contents of the counter once per revolution. The counter is preset once per revolution by an INDEX signal developed from the HALL1 input, at the same time any remainder resulting from a 500 kHz count-down rate is loaded into a latch.

The lower LSB's of the latch, except for the LSB, are used to drive the Proportional D/A while the entire contents of the latch are accumulated to control the Integral Channel. The MSB's of the accumulator drive the Integral D/A.

If the contents of the counter indicate that the speed is outside the linear regulation range ( $\pm 0.037\%$ ), this is decoded as a "FAST" or "SLOW" condition. Under these conditions the Proportional D/A output is driven to either end of its range, as appropriate. Under a slow condition, a fixed reference voltage is supplied to the output drives.

The Summer then outputs a control voltage (VC) consisting of a bias voltage plus or minus the sum of the two D/A outputs.

The Integral and Proportional channels perform several functions related to the operation of the control loop. One function is to control loop stability by maintaining the loop zero at 1 Hz. In operation this translates to the Integral channel responding to major bias point changes while the Proportional channel takes care of minor perturbations to the loop.

#### COMMUTATION

The summer output is channeled to the appropriate OUTA, B, C output according to the timing shown in Figure 1. To reduce switching transients, the outputs are slew rate controlled during each transition.

OUTUPA, B, C outputs cycle between approximately VDD in the OFF state and GND in the ON state also according to Figure 1. Again, rise and fall times are controlled during transitions.

#### MOTOR COIL OVER-CURRENT

Refer to SENSE input description. Sense voltage is generated by current through Re shown in the typical application. The SENSE input threshold limits the maximum coil current.



#### FIGURE 1: Commutation Timing Diagram

6-17

6

#### FUNCTIONAL DESCRIPTION (Continued)

#### FAULT CONDITIONS

Four conditions cause an active high on the FAULT output pin, also disabling all drivers except as noted :

- (1) Low power supply VDD < Vlvdt
- (2) No FREF clock FREF < Fmin
- (3) Stalled motor. If the delay from power onset to a positive HALL index transition or the time interval between successive HALL index transitions is greater than the specified time, the device interprets this delay as a stalled motor, reduces the motor current to zero and performs three retry cycles. If the motor continues to be stalled after three retries, then motor current is reduced to zero until such time as one positive

HALL index transition is detected, the START pin is toggled, or power or FREF is removed and re-applied. After the fourth try, FAULT goes high. (See Figure 2.)

(4) Reverse shutdown speed. During active braking (START=0) the HALL sensor's phasing is changed to apply a reverse torque to the motor until the motor speed drops below the reverse shutdown speed at which time the drivers turn off to deny power to the motor and FAULT goes high. If UENABLE is high (non-center tapped motor) the device will perform passive braking after the motor speed drops below the reverse shutdown speed by enabling the lower drivers, OUTX, to dissipate any remaining coil energy. The upper drivers OUTUPX are off. (See Figure 3.)



FIGURE 2: Jammed Platter Sequence



## FIGURE 3: Active Braking Sequence

## **PIN DESCRIPTION**

| NAME         | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                       |
|--------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD          | 1    | +12V Power Supply                                                                                                                                                                                                                                                                                                                                 |
| GND          | I    | Ground                                                                                                                                                                                                                                                                                                                                            |
| FREF         | I    | The reference clock input used to set motor speed and operate circuit blocks.                                                                                                                                                                                                                                                                     |
| START        | 1    | A high level on this pin enables the motor. The START input must be low<br>during power-up and should conform to Ts set-up time. Active braking is<br>enabled by applying a logic "zero". During active braking the commutation<br>is changed to apply a reverse torque to the motor until the motor velocity<br>drops below 281 rpm.             |
| MODE         | I    | Mode Control. When tied high (to VDD) selects 8-pole operation where HALL1 signal is divided by four to generate an index signal. When left open, 4-pole operation is selected and HALL1 is divided by two.                                                                                                                                       |
| UENABLE      | I    | Tying UENABLE to GND forces all upper outputs to their off state and disables passive braking. UENABLE must be tied to GND for unipolar center-tapped motors. Tied high or floating, UENABLE = 1 and drives bipolar motors.                                                                                                                       |
| FAULT        | 0    | FAULT goes active high indicating low VDD, no FREF, a stalled motor, or motor velocity below the reverse shutdown speed.                                                                                                                                                                                                                          |
| LOCK         | 0    | LOCK goes active low when the motor frequency is within a specified lock range.                                                                                                                                                                                                                                                                   |
| FMOTOR       | 0    | FMOTOR frequency indicates the motor speed, nominally 3600 rpm. FMOTOR is derived from HALL1.                                                                                                                                                                                                                                                     |
| SENSE        | 1    | Coil Current Sense Input. Senses the coil current and limits the sense voltage to the specified threshold by limiting the voltage from the lower drivers. (OUTX)                                                                                                                                                                                  |
| HALLOUT      | 0    | Hall Sensor Bias Output. Provides a regulated bias voltage for the hall effect sensors.                                                                                                                                                                                                                                                           |
| HALL1, 2, 3  | I    | Hall Sensor inputs that determine commutation. The TTL open-collector type motor outputs drive these inputs, which have internal resistor pullups referenced to the HALLOUT bias voltage.                                                                                                                                                         |
| OUTUPA, B, C | 0    | Upper motor CMOS level outputs that drive either Darlingtons or PFETs.                                                                                                                                                                                                                                                                            |
| OUTA, B, C   | 0    | Lower Driver Outputs. These three driver outputs drive external Bipolar<br>or NFET power transistors to control the motor current through the current<br>setting resistor Re. The motor current is V(sense)/Re. During normal<br>operation, the drive voltages are adjusted as necessary to maintain the<br>proper motor speed and drive current. |

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                                                              | RATING           | UNIT |  |  |  |
|--------------------------------------------------------------------------------------------------------|------------------|------|--|--|--|
| VDD Supply Voltage                                                                                     | -0.5 to +14      | V    |  |  |  |
| Storage Temperature                                                                                    | -65 to +150      | °C   |  |  |  |
| Lead Temperature, PDIP (10 sec. soldering)                                                             | 260              | °C   |  |  |  |
| Package Temperature, SO (20 sec. reflow)                                                               | 215              | °C   |  |  |  |
| Input, Output pins                                                                                     | -0.3 to VDD +0.3 | V    |  |  |  |
| Inputs and outputs are protected from static charge using built-in ESD and Latchup protection devices. |                  |      |  |  |  |

ELECTRICAL CHARACTERISTICS (Unless otherwise specified Vlvdt <Vdd<13.2V.)

| PARAMETER                        | CONDITIONS                      | MIN   | NOM | MAX   | UNIT |
|----------------------------------|---------------------------------|-------|-----|-------|------|
| VDD supply voltage               |                                 | 10.8  | 12  | 13.2  | v    |
| IDD supply current               | includes output driver current  | -     | 20  | 38    | mA   |
| PDD power dissipation            | loutA or B, or C = -10 mA       | -     | 240 | 375   | mW   |
|                                  | loutupA, or B, or C = 10 mA     |       |     | [     |      |
|                                  | IHALLOUT = -10 mA               |       |     |       |      |
| FREF clock frequency             |                                 | 1.998 | 2   | 2.002 | MHz  |
| TA ambient temperature           |                                 | 0     | -   | 70    | °C   |
| TTL Inputs START, FREF, UEN      | IABLE                           |       |     | -     |      |
| Vil input low voltage            | lil ≤500 μA                     | -     | -   | 0.8   | V    |
| Vih input high voltage           | lih ≤100 μA                     | 2.0   | -   | -     | v    |
| START set-up time (Ts)           | FREF active to START ↑          | 100   |     |       | μs   |
| MODE Input                       |                                 |       |     |       |      |
| Vil input low voltage            |                                 | -     | -   | 0.5   | V    |
| Vih input high voltage           | lih ≤500 μA                     | VDD5  | -   | -     | V    |
| HALLX Input                      |                                 |       |     |       |      |
| Vil input low voltage            |                                 | -     | -   | 0.8   | V    |
| Vih input high voltage           | External pullup current ≤1.7 mA | 3.0   | -   | -     | V    |
| Input Pullup-Pulldown Resistance |                                 |       |     |       |      |
| Internal pullup resistance       | START, FREF, UENABLE            | 40    | -   | -     | kΩ   |
| Internal pullup resistance       | HALLX inputs                    | 5     | -   | 20    | kΩ   |
| Internal pulldown resistance     | MODE input                      | 40    | -   | -     | kΩ   |
| Input capacitance                | All inputs                      | -     | -   | 25    | pF   |

#### ELECTRICAL CHARACTERISTICS (Continued)

| PARAMET                 | ER                    | CONDITIONS                                | MIN      | NOM          | MAX                                                                                                            | UNIT   |
|-------------------------|-----------------------|-------------------------------------------|----------|--------------|----------------------------------------------------------------------------------------------------------------|--------|
| SENSE In                | out                   |                                           |          |              | 1                                                                                                              |        |
| SENSE voltage threshold |                       | if exceeded, driver voltage<br>is limited | 0.9      | 1.0          | 1.1                                                                                                            | V      |
| Input curre             | nt                    |                                           | -100     | -            | +100                                                                                                           | μA     |
| Open Drai               | n Outputs LOCK, Fl    | MOTOR, FAULT                              |          |              |                                                                                                                |        |
| Vol output              | low voltage           | IOL = 2 mA                                | -        | -            | 0.5                                                                                                            | V      |
| Typical ext             | ernal pullup resistor |                                           | -        | 10           | -                                                                                                              | kΩ     |
| FAULT Inc               | lication              |                                           |          | the standard | 4. G                                                                                                           |        |
| Vivdt, low              | voltage               |                                           | 7.0      | n se present | 9.5                                                                                                            | V      |
| Fmin, loss              | of FREF               |                                           | -        | , <b>-</b>   | 100                                                                                                            | Hz     |
| Stuck moto              | or, start pulses      | drivers on, drivers off                   | -        | 0.90         | -                                                                                                              | sec    |
| Number of               | start pulses          | station of the April of parts             | - * *    | 4            | 10 <b>-</b> 28                                                                                                 |        |
| Reverse shutdown speed  |                       | START = 0                                 | -        | 281          | a a secondaria de la composición de la | rpm    |
| LOCK Indication         |                       |                                           |          |              |                                                                                                                |        |
| Lock range              |                       | Measure at FMOTOR, FREF =                 | 3594     | 3600         | 3607                                                                                                           | rpm    |
| Speed error             |                       | 2 MHz, 10.8 < VDD < 13.2                  | 037      |              | +.037                                                                                                          | %      |
| HALL Sen                | sor Interface         |                                           |          |              |                                                                                                                |        |
| HALLOUT                 | bias voltage          | 10.8 < VDD < 13.2,<br>Iload = -5 mA       | 5.0      |              | 6.8                                                                                                            | V      |
|                         |                       | 10.8 < VDD < 13.2,<br>Iload = -10 mA      | 5.0      |              |                                                                                                                | V      |
| Driver Out              | puts (FHALLX ≥ 100    | Hz, Vivdt < VDD ≤ 13.2, CL ≤ 500 p        | F unless | otherwise    | specified.                                                                                                     | )      |
| Slew rate               |                       | All driver outputs                        | 150      |              | 500                                                                                                            | V/msec |
| OUTX                    | Voh                   | lload = -5.0 mA                           | 3.75     | -            | -                                                                                                              | V      |
|                         | Voh                   | lload = -100 μA,<br>10.8 ≤ VDD ≤ 13.2     | 8.0      | -            | -                                                                                                              | V      |
|                         | Vol off state         | lload = 3.4mA,<br>5.0 ≤ VDD ≤ 13.2        | -        | -            | 0.5                                                                                                            | V      |
| OUTUPX                  | Vol                   | lload = 10 mA                             | - 19     | -            | 3.0                                                                                                            | V      |
|                         | Voh off state         | lload = -5 mA                             | VDD-0.5  |              | -                                                                                                              | V      |
|                         | Voh off state         | Iload = -2 mA,<br>$5.0 \le VDD \le VIvdt$ | VDD-0.5  | -            | aet di T                                                                                                       | V      |

## **APPLICATION INFORMATION**

| PARAMETER RECOMMENDED |                                     | MIN  | NOM | МАХ  | UNIT |
|-----------------------|-------------------------------------|------|-----|------|------|
| Power Transistors     |                                     |      |     |      |      |
| Re, Emitter Resistor  |                                     | .392 | .4  | .408 | Ω    |
| Power Darlington Vbe  | Typical device: TIP 125,<br>TIP 120 | 0.8  | -   | 1.8  | V    |
| Power FET Vth         | Typical device: IRFT 001            | 2    | -   | 6    | v    |
| Power FET Rds (on)    |                                     | -    | -   | 0.4  | Ω    |
| Power FET BVds        |                                     | 30   | -   | -    | V    |

#### **Motor Parameters**

The SSI 32M593A MSC is optimized for use with a 5 1/4" three-platter Winchester motor. The device will work for a range of motors near this nominal motor. Attempts to use a significantly different motor may require careful choice of a sense resistor for good spin-up and regulation.

| KT, Torque Constant Range                      | (0.015 Nt-m/A nom.)                                 | -10 | - | +10 | % |
|------------------------------------------------|-----------------------------------------------------|-----|---|-----|---|
| J, Inertia Range                               | (489 x 10 <sup>-6</sup> Nt-m-sec <sup>2</sup> nom.) | -33 | - | +33 | % |
| KD, Damping Factor Range                       | (31.8 x 10 <sup>-6</sup> Nt-m/rad/sec nom.)         | -33 | - | +33 | % |
| Note: Motor Frequency (s)<br>Motor Current (s) | $=\frac{KT}{Js+KD}$                                 |     |   |     |   |

#### **Control Loop Parameters**

The motor control loop consists of counter, logic, and digital-to-analog converters that provide loop time constants. The continuous time transfer function of the on-chip control can be modeled as follows:

| <sub>ы(с) –</sub> Vc(s) – Кі, кр            | Where: | Ki = Integral Channel Gain     |
|---------------------------------------------|--------|--------------------------------|
| $F(s) = \frac{1}{Fm(s)} = \frac{1}{S} + Kp$ |        | Kp = Proportional Channel Gain |

Vc(s) is the voltage applied to the external sense resistor (Re) by the modulator. By adjusting the value of Re, the gain the motor sees can be adjusted as can the starting current.

| Loop Bandwidth                | Nominal motor, Re= $0.40\Omega$ |       | 2     |       | Hz      |
|-------------------------------|---------------------------------|-------|-------|-------|---------|
| Loop Zero                     | Ki/Kp                           |       | 1.0   |       | Hz      |
| Kp, Proportional Channel Gain |                                 | 0.198 | 0.213 | 0.227 | V/rad/s |
| Ki, Integral Channel Gain     |                                 | 1.23  | 1.33  | 1.42  | V/rad   |
| Start current                 | Re = 0.40Ω                      |       | 2.5   |       | Amps    |
| Running current               | Re = 0.40Ω                      | 2     | 1.5   |       | Amps    |



Typical Three-Phase, 4-Pole, Bipolar, Non-Center Tapped Motor Using A Power FET Module



Typical Three-Phase, 8-Pole, Unipolar, Center Tapped Motor Using A Power Darlington. UENABLE Must be Tied to GND.

## PACKAGE PIN DESIGNATIONS

(TOP VIEW)



20-Pin DIP or SOL

## **ORDERING INFORMATION**

| PART DESCRIPTION             | ORDER NO.      | PKG. MARK  |
|------------------------------|----------------|------------|
| SSI 32M593A Three-Phase SOL  | SSI 32M593A-CL | 32M593A-CL |
| SSI 32M593A Three-Phase PDIP | SSI 32M593A-CP | 32M593A-CP |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

silicon systems\*

SSI 32M594 Three-Phase Delta Motor Speed Controller Preliminary Data

July, 1990

## DESCRIPTION

The SSI 32M594 is a motor speed control IC designed to provide all timing and control functions necessary to start, drive, and brake a 3-phase, 4 or 8 pole brushless DC spindle motor. External Darlington power transistors or external power FETs may be used by the SSI 32M594 to drive the spindle motor.

The motor Hall sensors are directly driven and decoded by the device. The controller is optimized for a 3600 rpm motor using a 2 MHz clock. Motor protection features include jammed platter shutdown, supply and clock fault detection, all of which are indicated by a FAULT signal, and coil over-current detection and control. A LOCK signal is provided to indicate that the motor is at speed. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

The SSI 32M594 requires a +12V power supply, and is available in 20-pin DIP or SO packages.

## FEATURES

- Supports wide range of DC brushless 3-phase motors, including 3 1/2" motors
- 4 or 8-pole operation
- 3600 rpm speed control using a 2 MHz clock
- Highly accurate speed regulation of ±0.037%
- Provides for gain scaling of the motor current voltage
- On-chip digital filter
- At speed indication provided
- Active braking function
- Output pre-driver for center tap or non-center tap windings
- Drives complementary Darlington power transistors or complementary power FETs
- Power supply fault protection
- Motor over-current protection
- Multiple retry on jammed spindle
- Single +12 volt power supply



## **FUNCTIONAL DESCRIPTION**

The SSI 32M594 uses a mix of analog and digital techniques to accomplish speed control. The control signal is generated by analog conversion of a digital speed error term developed by examining the contents of a count-down counter once per motor revolution. The sign and magnitude of the remainder controls the amplitude of a correction signal applied to the motor. Commutation timing, developed from motor generated HALL signals, applies the correction in the proper phase sequence.

The device uses a Pulse Amplitude Modulation (PAM) scheme rather than Pulse Width Modulation (PWM) to avoid the switching transients and torque ripple inherent in PWM.

The SSI 32M594 generates a motor current voltage which is related to the motor speed error. This is implemented on the IC by digital/analog techniques, converting a motor frequency error derived from a reference clock and digital counter into a voltage using switched capacitor D/A's. The voltage Vc translates into a motor current across Re regulating motor speed.

In operation, the SSI 32M594 is installed in a closed loop control system that maintains the speed of a 3– Phase Brushless DC motor. By monitoring the HALL signal outputs of the motor, a control voltage is developed using both digital and analog techniques. The analog portion of the control loop uses switched capacitor techniques to eliminate the need for any external passive components required for loop compensation. An operation description of the circuit follows.

#### CONTROL LOOP

Referring to the block diagram, the major sections of the control loop are a 19-stage Counter, Integral and Proportional channels, D/A's and a Summer.

The speed error is determined by examining the contents of the counter once per revolution. The counter is preset once per revolution by an INDEX signal developed from the HALL1 input, at the same time any remainder resulting from a 500 KHz count-down rate is loaded into a latch. The lower LSB's of the latch, except for the LSB, are used to drive the Proportional D/A while the entire contents of the latch are accumulated to control the Integral Channel. The MSB's of the accumulator drive the Integral D/A.

If the contents of the counter indicate that the speed is outside the linear regulation range ( $\pm 0.037\%$ ), this is decoded as a "FAST" or "SLOW" condition. Under these conditions the Proportional D/A output is driven to either end of its range, as appropriate. Under a slow condition, a fixed reference voltage is supplied to the output drives resulting in a start current of Vref/Re.

When LOCK is low, the control voltage, VDAC, from the summer is used to generate the motor running current. VDAC is a summation of integral channel voltage which cancels out offsets in the loop and motor losses, and a proportional channel voltage which tracks speed variations from the counter. The two channel voltages are then summed and weighted. The control voltage applied is externally scaleable by resistors R1 and R2 at DACOUT and DACIN (see Typical Application diagram) to fit a wide range of motors including those used in 3 1/2" drives. Note that Re affects start current while R1 and R2 affect running current as Irunning = VDACIN/Re.

The Integral and Proportional channels perform several functions related to the operation of the control loop. One function is to control loop stability by maintaining the loop zero at 1 Hz. In operation this translates to the Integral channel responding to major bias point changes while the Proportional channel takes care of minor perturbations to the loop.

#### COMMUTATION

The summer output is channeled to the appropriate OUTA, B, C output according to the timing shown in Figure 1. To reduce switching transients, the outputs are slew rate controlled during each transition.

OUTUPA, B, C outputs cycle between approximately VDD in the OFF state and GND in the ON state also according to Figure 1. Again, rise and fall times are controlled during transitions.



FIGURE 1: Commutation Timing Diagram

6-29

6

#### FUNCTIONAL DESCRIPTION (Continued)

#### MOTOR COIL OVER-CURRENT

Refer to SENSE input description. Sense voltage is generated by current through Re shown in the typical application. The SENSE input threshold limits the maximum coil current.

#### FAULT CONDITIONS

Four conditions cause an active high on the FAULT output pin, also disabling all drivers except as noted :

- (1) Low power supply VDD < Vlvdt
- (2) No FREF clock FREF < Fmin
- (3) Stalled motor. If the delay from power onset to a positive HALL index transition or the time

interval between successive HALL index transitions is greater than the specified time, the device interprets this delay as a stalled motor, reduces the motor current to zero and performs three retry cycles. If the motor continues to be stalled after three retries, then motor current is reduced to zero until such time as one positive HALL index transition is detected, the START pin is toggled, or power or FREF is removed and re-applied. After the fourth try, FAULT goes high. (See Figure 2)

(4) Reverse shutdown speed. During active braking (START = 0) the HALL sensor's phasing is changed to apply a reverse torque to the motor until the motor speed drops below the reverse shutdown speed at which time the drivers turn off to deny power to the motor and FAULT goes high. (See Figure 3)



#### FIGURE 2: Jammed Platter Sequence



#### FIGURE 3: Active Braking Sequence

## **PIN DESCRIPTION**

| NAME         | TYPE     | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD          | I        | +12V Power Supply                                                                                                                                                                                                                                                                                                         |
| GND          | I        | Ground                                                                                                                                                                                                                                                                                                                    |
| FREF         | I        | The reference clock input used to set motor speed and operate circuit blocks.                                                                                                                                                                                                                                             |
| START        | 1        | A high level on this pin enables the motor. The START input must be low during power-up and should conform to Ts set-up time. Active braking is enabled by applying a logic "zero". During active braking the commutation is changed to apply a reverse torque to the motor until the motor velocity drops below 281 rpm. |
| MODE         | <b>1</b> | Mode Control. When tied high (to VDD) selects 8-pole operation where HALL1 signal is divided by four to generate an index signal. When left open, 4-pole operation is selected and HALL1 is divided by two.                                                                                                               |
| FAULT        | 0        | FAULT goes active high indicating low VDD, no FREF, a stalled motor, or motor velocity below the reverse shutdown speed.                                                                                                                                                                                                  |
| LOCK         | 0        | LOCK, open drain active low, goes active low when the motor frequency is within a specified lock range.                                                                                                                                                                                                                   |
| SENSE        | 1        | Coil Current Sense Input. Senses the coil current and limits the sense voltage to the specified threshold by limiting the voltage from the lower drivers. (OUTX)                                                                                                                                                          |
| HALLOUT      | 0        | Hall Sensor Bias Output. Provides a regulated bias voltage for the hall effect sensors.                                                                                                                                                                                                                                   |
| HALL1, 2, 3  | 1        | Hall Sensor inputs that determine commutation. The TTL open-collector type motor outputs drive these inputs, which have internal resistor pullups referenced to the HALLOUT bias voltage.                                                                                                                                 |
| OUTUPA, B, C | 0        | Upper motor CMOS level outputs that drive either Darlingtons or PFETs.                                                                                                                                                                                                                                                    |
| OUTA, B, C   | 0        | Lower Driver Outputs. These three driver outputs drive external Bipolar<br>or NFET power transistors to control the motor current through the current<br>setting resistor Re. During normal operation, the drive voltages are adjusted<br>as necessary to maintain the proper motor speed and drive current.              |
| DACIN        | I        | Reference voltage for motor current.                                                                                                                                                                                                                                                                                      |
| DACOUT       | 0        | Summer Output (VDAC). The summation of integral and proportional channel voltages.                                                                                                                                                                                                                                        |

## **ABSOLUTE MAXIMUM RATINGS**

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics.

| PARAMETER                                                                                              | RATING           | UNIT |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|------------------|------|--|--|--|--|
| VDD Supply Voltage                                                                                     | -0.5 to +14V     | V    |  |  |  |  |
| Storage Temperature                                                                                    | -65 to +150      | °C   |  |  |  |  |
| Lead Temperature, PDIP (10 sec. soldering)                                                             | 260              | °C   |  |  |  |  |
| Package Temperature, SO (20 sec. reflow)                                                               | 215              | °C   |  |  |  |  |
| Input, Output pins                                                                                     | -0.3 to VDD +0.3 | V    |  |  |  |  |
| Inputs and outputs are protected from static charge using built-in ESD and Latchup protection devices. |                  |      |  |  |  |  |

#### ELECTRICAL CHARACTERISTICS (Unless otherwise specified VIvdt <VDD<13.2V.)

| PARAMETER                                                                                                      | CONDITIONS                      | MIN             | NOM | МАХ   | UNIT |
|----------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------|-----|-------|------|
| VDD supply voltage                                                                                             |                                 | 10,8            | 12  | 13.2  | V    |
| IDD supply current                                                                                             | includes output driver current  | -               | 20  | 38    | mA   |
| PDD power dissipation                                                                                          | loutA or B, or C = -10 mA       |                 | 240 | 375   | mW   |
| a second and the second se | loutupA, or B, or C = 10 mA     |                 |     |       |      |
|                                                                                                                | IHALLOUT = -10 mA               |                 |     | :     |      |
| FREF clock frequency                                                                                           |                                 | 1.998           | 2   | 2.002 | MHz  |
| TA ambient temperature                                                                                         |                                 | 0               | -   | 70    | °C   |
| TTL Inputs START, FREF                                                                                         |                                 |                 |     |       |      |
| VIL Input Low Voltage                                                                                          | IIL ≤500 μA                     | - <sup>20</sup> | -   | 0.8   | V    |
| VIH Input High Voltage                                                                                         | IIH ≤100 μA                     | 2.0             |     | -     | V    |
| START Set-up time (Ts)                                                                                         | FREF active to START ↑          | 100             |     | · · · | μs   |
| MODE Input                                                                                                     |                                 |                 |     |       |      |
| VIL Input Low Voltage                                                                                          |                                 | -               | -   | 0.5   | V    |
| VIH Input High Voltage                                                                                         | IIH ≤500 μA                     | VDD5            |     |       | V    |
| HALLX Input                                                                                                    |                                 |                 |     |       |      |
| VIL Input Low Voltage                                                                                          |                                 |                 | -   | 1.0   | V    |
| VIH Input High Voltage                                                                                         | External pullup current ≤1.7 mA | 3.0             | -   | -     | V    |
| Input Pullup-Pulldown Resistance                                                                               |                                 |                 |     |       |      |
| Internal pullup resistance                                                                                     | START, FREF                     | 40              | -   | -     | KΩ   |
| Internal pullup resistance                                                                                     | HALLX inputs                    | 5               | -   | 20    | KΩ   |
| Internal pulldown resistance                                                                                   | MODE input                      | 40              | -   | -     | KΩ   |
| Input capacitance                                                                                              | All inputs                      | -               | -   | 25    | pF   |

| PARAMET                 | ſER                    | CONDITIONS                                   | MIN       | NOM       | MAX       | UNIT   |
|-------------------------|------------------------|----------------------------------------------|-----------|-----------|-----------|--------|
| SENSE In                | Dut                    | L                                            |           |           | L         | 1      |
| SENSE voltage threshold |                        | if exceeded, driver voltage is limited       | 0.9       | 1.0       | 1.1       | v      |
| Input curre             | ent                    |                                              | -100      | -         | +100      | μA     |
| Open Dra                | in Outputs LOCK, F     | AULT                                         |           |           |           | -      |
| VOL Outpu               | ut Low Voltage         | IOL = 2 mA                                   | -         | -         | 0.5       | v      |
| Typical ext             | ternal pullup resistor |                                              | -         | 10        | -         | ΚΩ     |
| FAULT Inc               | dication               |                                              |           |           |           |        |
| Vlvdt, low              | voltage                |                                              | 7.0       | -         | 9.5       | V      |
| Fmin, loss              | of FREF                |                                              |           | -         | 100       | Hz     |
| Stuck moto              | or, start pulses       | drivers on, drivers off                      | -         | 0.90      | -         | sec    |
| Number of               | start pulses           |                                              | - "       | 4         | -         |        |
| Reverse s               | hutdown speed          | START = 0                                    | -         | 281       | -         | rpm    |
| LOCK Indication         |                        |                                              |           |           |           |        |
| Lock range              |                        | FREF = 2 MHz                                 | 3594      | 3600      | 3607      | rpm    |
| Speed error             |                        | 10.8 < VDD < 13.2                            | -0.037    |           | +0.037    | %      |
| HALL Sen                | sor Interface          |                                              |           |           |           |        |
| HALLOUT                 | bias voltage           | 10.8 < VDD < 13.2,<br>Iload = -5 mA          | 5.0       |           | 6.8       | V      |
|                         |                        | 10.8 < VDD < 13.2,<br>Iload = -10 mA         | 5.0       |           |           | v      |
| Driver Out              | tputs (FHALLX ≥ 100    | Hz, Vlvdt < VDD $\leq$ 13.2, CL $\leq$ 500 j | oF unless | otherwise | specified | .)     |
| Slew rate               |                        | All driver outputs                           | 150       | -         | 500       | V/msec |
| OUTX                    | VOH                    | lload = -7.5 mA                              | 3.75      | -         | -         | V      |
| VOH                     |                        | lload = -100 μA,<br>10.8 ≤ VDD ≤ 13.2        | 8.0       | -         |           | V      |
| VOL off state           |                        | lload = 3.4mA,<br>$5.0 \le VDD \le 13.2$     | -         | -         | 0.5       | V      |
| OUTUPX                  | VOL                    | lload = 10 mA                                | -         | -         | 3.0       | V      |
|                         | VOH off state          | lload = -5 mA                                | VDD-0.5   | -         | -         | V      |
|                         | VOH off state          | Iload = -2 mA,<br>$5.0 \le VDD \le Vivdt$    | VDD-0.5   | -         | -         | V      |

ELECTRICAL CHARACTERISTICS (Continued)

## **APPLICATION INFORMATION**

| PARAMETER            | RECOMMENDED                         | MIN | NOM | МАХ | UNIT |
|----------------------|-------------------------------------|-----|-----|-----|------|
| Power Transistors    |                                     |     |     |     |      |
| Power Darlington Vbe | Typical device: TIP 125,<br>TIP 120 | 0.8 | -   | 1.8 | V    |
| Power FET Vth        | Typical device: IRFT 001            | 2   | -   | 6   | V    |
| Power FET Rds (on)   |                                     | -   | -   | 0.4 | Ω    |
| Power FET BVds       |                                     | 30  | -   | -   | V    |

#### R1, R2

| R1/(R1 + R2) | 0.02 | 0.2 | 1.0 |    |
|--------------|------|-----|-----|----|
| R1 + R2      | 20   | 50  | 200 | KΩ |

I running =  $\frac{R1}{R1 + R2} \times \frac{VDAC}{Re}$ 

Where VDAC = Kp \*  $\Delta f$  + Ki \*  $\int \Delta f$  \*  $\Delta t$ 

Kp = Proportional constant = .213 V/rad/sec

Ki = Integral constant = 1.33 V/rad

 $\Delta f$  = Frequency error

#### Motor Parameters

The SSI 32M594 MSC is optimized for use with a wide range of Winchester motors including 3 1/2" motors. Torque Constant Range (KT) of 0.01 to 0.02 Nt - m/A and an Inertia Range (J) from 0.5 to  $6.5 \times 10^{-4}$  Nt - m - sec<sup>2</sup>. The choice of R1, R2 and Re will be affected by motor parameters, so some care in their selection is recommended.

#### **Control Loop Parameters**

The motor control loop consists of counter, logic, and digital-to-analog converters that provide loop time constants. The continuous time transfer function of the on-chip control can be modeled as follows:

$$H(s) = \frac{Vc(s)}{Fm(s)} = \frac{Ki}{s} + Kp$$

Vc(s) is the voltage applied to the external sense resistor (Re) by the modulator. By adjusting the value of Re, the gain the motor sees can be adjusted as can the starting current.

#### Control Loop Parameters (Continued)

| PARAMETER                     | RECOMMENDED                     | MIN   | NOM   | МАХ   | UNIT    |
|-------------------------------|---------------------------------|-------|-------|-------|---------|
| Loop Bandwidth                | Nominal motor, Re = $0.4\Omega$ |       | 2     |       | Hz      |
| Loop Zero                     | Кі/Кр                           |       | 1.0   |       | Hz      |
| Kp, Proportional Channel Gain |                                 | 0.198 | 0.213 | 0.227 | V/rad/s |
| Ki, Integral Channel Gain     |                                 | 1.23  | 1.33  | 1.42  | V/rad   |
| Start current                 |                                 | 1.0   | 2.0   | 3.0   | Amps    |
| Running current               |                                 | 0.1   | 0.2   | 0.3   | Amps    |



#### Typical Three-Phase, 4-Pole, Bipolar, Non-Center Tapped Motor using a Power FET Module



Typical Three-Phase, 8-Pole, Unipolar, Center Tapped Motor using a Power Darlington. UENABLE must be tied to GND.

## PACKAGE PIN DESIGNATIONS

(TOP VIEW)

CAUTION: Use handling procedures necessary for a static sensitive component.



20-Pin PDIP or SOL

## **ORDERING INFORMATION**

| PART DESCRIPTION                                    | ORDERING NUMBER | PACKAGE MARK |  |  |  |  |
|-----------------------------------------------------|-----------------|--------------|--|--|--|--|
| SSI 32M594 Three-Phase Delta Motor Speed Controller |                 |              |  |  |  |  |
| 20-Pin SOL                                          | SSI 32M594-CL   | 32M594-CL    |  |  |  |  |
| 20-PIN PDIP                                         | SSI 32M594-CP   | 32M594-CP    |  |  |  |  |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

Notes: 6-38

silicon systems\*

# SSI 32M595 Hall Sensor-Less Motor Speed Controller Advance Information

July, 1990

## DESCRIPTION

The SSI 32M595 is a motor speed control IC designed to provide all timing and control functions necessary to start, drive and brake a 3-phase, 4, 8 or 12 pole brushless DC spindle motor. External Darlington power transistors or external power FETs may be used by the SSI 32M595 to drive the spindle motor.

The SSI 32M595 implements a back EMF sensing circuit which determines when to advance the commutation state of the motor. No external sensors are required when using the 32M595. The drive controlling microprocessor initially starts the motor enabling motor current by asserting the ENABLE pin. The microprocessor then generates a stream of START pulses which initially advances the motor and examines the COMCLK pin for back EMF induced self-commutation. Once the motor has advanced with sufficient speed (usually within one revolution) for the back EMF sense logic to detect motion, the microprocessor work is done. The 32M595 will spin the motor up and regulates the speed all without microprocessor involvement.

Along with the back EMF sensing and commutation is a precise speed regulation control loop which regulates the motor speed. Speed regulation is accomplished with a hardware control loop. The control signal is generated by analog conversion of a digital speed error term developed by examining the contents of a count-down counter once per motor revolution. The Integral and Proportional channels have individual external gain setting resistors which provide flexible adjustment of the control loop compensation. The Proportional and Integral channels are then summed forming an analog control variable. In operation this translates to the Integral channel responding to major bias point change while the proportional channel takes care of minor perturbations to the loop.

The 32M595 provides both braking on command and power supply fault braking. The ENABLE pin when asserted TRUE enables motor current to flow and proper operation of the back EMF commutation and speed regulation circuits. When ENABLE is FALSE, the 32M595 predrivers are configured for dynamic braking. During dynamic braking, the upper power drivers are turned off while the lower power drivers are turned on thereby shorting the motor windings. The BRAKEMODE pin determines the brake response when a power fault is detected. If BRAKEMODE is strapped to ground, dynamic braking will be initiated immediately on power fault. Connecting BRAKEMODE through an RC network can provide a delayed dynamic brake. While the BRAKEMODE voltage remains above a threshold, the power drivers will be turned off enabling free spin. Once below the BRAKEMODE threshold, dynamic braking will occur.

### FEATURES

- Sensor-less motor commutation
- 3-phase, 4, 8 or 12 pole bipolar motor operation
- Compatible with 5 and 12 volt, DELTA/Y/ STAR motors
- 3600 rpm precise speed control using 2 MHz clock
- External two resistor loop compensation
- Drives complementary Darlington power transistors or complementary power FETs
- At speed and power supply fault indicators
- Dynamic braking on power fault or on command
- Motor current limiting
- Single +5V power supply

# SSI 32M595 Hall Sensor-Less Motor Speed Controller

# **PIN DESCRIPTION**

| NAME       | TYPE          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                |
|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD        | 1             | +5V Power Supply                                                                                                                                                                                                                                                                                                                                                           |
| GND        | I             | Ground                                                                                                                                                                                                                                                                                                                                                                     |
| FREF       | 1             | Frequency Reference Input. A TTL compatible input used by the device to set and maintain the desired spindle speed. A 2 MHz clock should be applied to this input.                                                                                                                                                                                                         |
| INDEX      | 1             | External index signal indicating revolution speed of motor. If the SOURCE pin is high, this INDEX signal will be used as feed back of motor speed.                                                                                                                                                                                                                         |
| SENSE      | - 1<br>-<br>- | Coil Current Sense Input. The input senses the coil current and limits the sense voltage to the specified threshold by limiting the voltage on the lower predriver outputs.                                                                                                                                                                                                |
| OUTUPA,B,C | 0             | Upper predriver outputs. These three predriver outputs are used to activate external PFET power transistors.                                                                                                                                                                                                                                                               |
| OUTA,B,C   | 0             | Lower predriver outputs. These three predriver outputs drive external Bipolar or NFET power transistors to control the motor current sensed across resistor Re. The motor current is equal to the voltage at SENSE divided by Re. When the motor is at speed, the drive voltages are adjusted as necessary to maintain the proper motor speed with a proper motor current. |
| BEMF A,B,C | 1             | Back EMF sense voltage inputs which are connected directly (for a 5 volt motor) or through external resistors (for a 12 volt motor) to the three motor terminals.                                                                                                                                                                                                          |
| 8-POLE     | . 1           | Sets internal divider to 24 corresponding to an 8-pole motor when logically high. Sets divider to 12 when logically low for a 4 pole motor.                                                                                                                                                                                                                                |
| FAULT      | 0             | Open drain output active low asserted when VDD is below the power supply fault threshold.                                                                                                                                                                                                                                                                                  |
| PROP       | 0             | Proportional channel output to be connected in series with an external proportional gain setting resistor and summed at the IN pin.                                                                                                                                                                                                                                        |
| INTEG      | 0             | Integral channel output to be connected in series with an external proportional gain setting resistor and summed at the IN pin.                                                                                                                                                                                                                                            |
| SOURCE     | I             | Selects source which indicates revolution rate of the motor. If logically high, INDEX is used as motor speed feed back. If logically low, the internally derived back EMF is used as motor speed feedback.                                                                                                                                                                 |
| RC         | 1             | Timing RC network used to delay the actual motor commutation time from the back EMF derived commutation time. This optional delay may be used to optimize motor efficiency at the target speed. This pin may be left disconnected.                                                                                                                                         |
| COMCLK     | 0             | Back EMF commutation sense clock divided by 2. Each change in level corresponds to an advancement in back EMF sensed commutation state. This signal is used during initial startup by the microprocessor to sense the advancement and initial spin up of the motor.                                                                                                        |
| OUT        | 0             | Summing amplifier output pin intended to be connected in series with an external gain setting resistor to the IN pin.                                                                                                                                                                                                                                                      |

# SSI 32M595 Hall Sensor-Less Motor Speed Contorller

## **PIN DESCRIPTION** (continued)

| NAME      | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN        | I    | Input to the summing amplifier, connected through external resistors to the PROP, INTEG, and OUT pins.                                                                                                                                                                                                                                                                                                                              |
| СТ        | I    | Neutral or center tap connection used by the back EMF sense circuit. For a STAR configured motor, CT is connected directly to the center tap (through a resistor for a 12 volt STAR motor). For DELTA or Y configured motors, three external resistors forming a DELTA to Y transformation network generate a neutral which is then connected directly to CT (through a resistor for a 12 volt motor).                              |
| BRAKEMODE |      | Mode control determining how the SSI 32M595 will respond to a power down fault.<br>An internal threshold is compared to the voltage on the BRAKEMODE pin. When the<br>BRAKEMODE voltage is above the threshold and a fault is active, the motor will free<br>spin. When the voltage on BRAKEMODE drops below the threshold, dynamic<br>braking will be implemented. This pin may be strapped to ground or tied to an RC<br>network. |
| LOCK      | 0    | Open drain output active low when the motor speed is within the specified range.                                                                                                                                                                                                                                                                                                                                                    |
| ENABLE    | 1    | Power enable. When ENABLE is low, the motor predriver is configured for dynamic braking, the internal FREF clock is gated off, and the component enters a low power state. When ENABLE is high, the FREF clock is enabled, the commutation and speed control circuits are enabled, and motor current will flow corresponding to the commutation state in effect.                                                                    |
| START     | Ι    | Start clock generated by the supporting microprocessor when initially starting the motor. Each low to high transition advances the commutation state by one. While START is active high, back EMF commutation clocks are ignored. START may be applied regardless of the state of ENABLE since the commutation state counter is not powered down.                                                                                   |

Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

# Notes:



# HDD CONTROLLER/ INTERFACE



# SSI 32B451 SCSI Controller

silicon systems\*

July, 1990

## DESCRIPTION

The SSI 32B451 SCSI bus interface device is designed to adapt a peripheral controller (target) system to a small computer system interface (SCSI) bus.

As a target adapter, the SSI 32B451 contains circuitry to complement the logic of the SSI 32C453 Dual Port Buffer Controller for SCSI arbitration; SCSI REQ/ACK handshake; and parity generation and checking. In its role as a target SCSI adapter, the circuitry on the device maximizes SCSI bus performance in all phases and ensures conformance with the SCSI specification.

The SSI 32B451 includes high current drivers and Schmitt trigger receivers which allow for direct connection to the SCSI bus for the single ended interfacing option. The SSI 32B451 is intended for use in designs based around the SSI 32C452 storage controller and the SSI 32C453 Dual Port Buffer Controller.

## FEATURES

- Supports asynchronous data transfer up to 1.5 Mbytes/sec
- Supports target role in SCSI applications
- Includes high current drivers and Schmitt trigger receivers for direct connection to the SCSI bus
- Full hardware compliance to ANSI X3T9.2 Rev. 17B specification as a target peripheral adapter
- Contains circuitry to support SCSI arbitration, (re)selection and parity features
- Complements the SSI 32C453 Buffer controller
- Plug compatible with AIC 500L
- Available in 44 pin PLCC
- Single +5V supply



## **FUNCTIONAL DESCRIPTION**

The purpose of the SSI 32B451 is to fulfill a support role within a hardware design. The device contains four circuit functions which interact within the overall design. The partial schematic in Figure 10 illustrates this interaction. This section describes each of the functional circuits.

## DATA TRANSFER INTERFACE

The data transfer interface logic coordinates the transfer of data between the data transfer logic and the SCSI bus. Standard two-wire DMA handshaking is supported by the BREQ and BACK signals. This section is organized to connect directly with the SSI 32C453, Dual Port Buffer Controller, but is easily connected to any other data transfer control device. Before DMA controlled information transfer can begin, a valid connection must exist to the SCSI bus with BSY active and no phase error. The direction of information flow is controlled by the I/O In signal from the storage controller or a latch.

The device complements the buffer controller handshake timing by latching the SCSI data before transferring into the controller buffer. This speeds the data transfer across the bus by reducing the REQ/ACK timing restraints for the SCSI bus transfers.

In the target-in state (read operation), the data is being transferred from the peripheral controller to the initiator or the host. The buffer controller device controls when the buffer is accessed to pass on to the device. Once valid data is present on D0-D7 of the buffer data, LO is asserted, latching data into the device. The buffer controller then asserts BREQ, indicating to the device that valid data is in the internal latch ready to be transferred over the SCSI bus. The device then places data on the SCSI bus and then asserts REQ. The data setup time required by SCSI specification is dictated primarily by the buffer controller. The host (initiator) asserts ACK indicating acceptance of the SCSI data transfer cycle. The device asserts BACK to the buffer controller logic indicating completion of that cycle. Refer to Read Operation timing diagram (Figure 4) for an illustration of this handshake.

In the target-out state (write operation), the data is being transferred from the initiator to the buffer upon the control of the buffer controller. The buffer controller asserts BREQ requesting transfer of a byte of data from the initiator. The device, in turn, asserts REQ and the initiator responds by driving the SCSI data bus and asserting ACK which latches data into the device. BACK is asserted by the device indicating that the byte is latched inside the device and is available to be transferred to the buffer RAM. The buffer controller then asserts BIE to enable output of the data to the RAM. When the buffer controller has completed transferring the data it negates BIE and BREQ indicating to the device that the cycle is complete. Refer to Write Operation timing diagram (Figure 3) for an illustration of this handshake.

#### ARBITRATION

The purpose of this block is to complement the logic in the SSI 32C453, buffer controller device, for SCSI bus arbitration during selection of the target controller or reselection of the initiator phases. The device simply passes along the SEL and BSY signals as SEL IN and BSY IN, respectively. It also monitors the control line BSYOUT received from the buffer controller chip for a minimum of three clock periods and a maximum of four clock periods (Bus-Free Delay) after which time it outputs BSY.

Once the device has performed these functions it leaves the actual arbitration activity to the local microcontroller and the buffer controller. Refer to the SSI 32C453 specification for details of this activity.

The SCSI signals  $\overline{SEL}$ , SELOUT,  $\overline{BSY}$  and BSYOUT received from the buffer controller are internally inverted and become SELIN,  $\overline{SEL}$ , BSYIN and  $\overline{BSY}$ , respectively. The actual monitoring of these lines for SCSI timing specification is accomplished by the buffer controller. The actual arbitration activity for the SCSI bus is performed by the buffer controller device and the local microcontroller. Refer to the SSI 32C453 specification for the timing of this activity.

#### **PARITY GENERATION**

Parity functions as 'Odd' parity only. For incoming data, the SSI 32B451 checks parity or computes and passes the computed bit to the buffer RAM depending upon the condition of PAR/RST line. For outgoing data, the device always computes parity on the data and presents to the SCSI bus.

# SSI 32B451 SCSI Controller

For the incoming SCSI data, the device generates parity internally and compares it against the parity bit received if the PAR/RST line is high. The result of this comparison is latched at the PAR/ERR output signal. An error is indicated by a high signal at this output. To clear the error condition, the PAR/RST line must be driven to a low level.

Alternatively, if PAR/RST is held low, the device computes parity on incoming SCSI data and presents this parity bit at the PAR/ERR output. This value can be stored in the buffer RAM for parity checking at a later time.

For outgoing data, parity is always generated and presented for the SCSI bus on the  $\overline{\text{DBP}}$  line by the device.

NOTE: Parity, as a function of SCSI, is optional. However, the SSI32B451 ignores this and works parity continuously. The surrounding design has responsibility of either monitoring parity or ignoring it.

#### SCSI INTERFACE

Drivers and receivers are provided internally to the SSI 32B451 for direct connection to the SCSI bus. The only components necessary outside of the chip are the pullup and pull-down resistors for the interface and receivers for SCSI Attention and Reset signals. The data and parity signals received from the SCSI bus are passed along to the Data Transfer Interface and parity circuits described above. The data and parity bits to be sent over to the SCSI bus are buffered by this circuit.

## PIN DESCRIPTION

This section describes the names of pins, their symbols, their functions and their active states. The signals are grouped in four categories according to their interface to other components on the board. The four categories area:

- \* SCSI Bus Interface
- \* Buffer Controller/Buffer RAM Interface
- \* Storage Controller Interface
- \* Others

#### SCSI BUS INTERFACE

The following group of signals interface directly to the SCSI bus. All output and bi-directional lines have 48 mA sinking current capability. All input buffers are Schmitt trigger inputs and all outputs have high current open drain buffers to allow direct connection to the SCSI bus.

| NAME    | PIN #          | TYPE | I/O | DESCRIPTION                                                                                                                                                             |
|---------|----------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DB0-DB7 | 13-17<br>19-21 | SCSI | 1/0 | Data Bus. Buffered data bus signals interface directly to SCSI bus.                                                                                                     |
| DBP     | 10             | SCSI | I/O | Data Bus Parity. Parity bit for the SCSI data bus signals. It is always generated when data is transferred on the SCSI bus. It can be ignored on reception. Active low. |
| ACK     | 7              | SCSI | I   | Acknowledge. This signal is an input from the initiator in response to the SSI 32B451's REQ, and indicates valid data on the SCSI bus. Active low.                      |
| SEL     | 23             | SCSI | I/O | Select. Active low signal used by an initiator (the host) to select a target or by a target to reselect an initiator.                                                   |

| NAME | PIN # | TYPE | I/O | DESCRIPTION                                                                                                                               |
|------|-------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| BSY  | 25    | SCSI | I/O | Busy. Active low. An "OR-tied" signal that indicates the bus is being used.                                                               |
| MSG  | 11    | SCSI | 0   | Message. Open drain SCSI signal. Signal driven by the device to indicate that the SCSI communication is in the message phase. Active low. |
| Ċ/D  | 27    | SCSI | 0   | Command/Data. Open drain SCSI signal driven by the device that indicates control or data information is on the data bus.                  |
| REQ  | 22    | SCSI | 0   | Request. Active low true signal driven to request data byte transfers. Also, used to "Acknowledge" at completion of trans-<br>fer.        |
| Ī/O  | 26    | SCSI | 0   | Input/Output. SCSI signal that controls the direction of data movement on the SCSI bus with respect to the initiator.                     |

#### SCSI BUS INTERFACE (Continued)

#### **BUFFER CONTROLLER/BUFFER RAM INTERFACE**

The following group of signals are associated with buffer data and control. All signals except the buffer data signals interface to the SSI 32C453, Dual Port Buffer Controller.

| NAME | PIN # | TYPE | I/O | DESCRIPTION                                                                                                                                                                               |
|------|-------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BREQ | 35    | TTL  | I   | Buffer Request. When asserted, this signal indicates that the peripheral buffer controller is requesting to transfer a byte of data. Active high input.                                   |
| BACK | 6     | TTL  | 0   | Buffer Acknowledge. When asserted this signal indicates acceptance of data transfer. Active high output.                                                                                  |
| LO   | 38    | TTL  |     | Latch Out. Latches data into the device to be presented to the SCSI bus. Active high.                                                                                                     |
| BIE  | 39    | TTL  | 1   | Bus In Enable. Active low. A strobe from the data transfer control logic which indicates it is transferring data from the SCSI bus to the local buffer.                                   |
| BOE  | 5     | TTL  |     | Bus Out Enable. Active low. A strobe from the data transfer control logic which indicates it is transferring data from the local buffer to the SCSI bus.                                  |
| ET   | 8     | TTL  |     | Target Enable. Active low. A signal connected to the SSI 32C453. When this signal is active it provides microcode and hardware control to enable all drivers except Busy on the SCSI bus. |

#### BUFFER CONTROLLER/BUFFER RAM INTERFACE (Continued)

| NAME    | PIN #        | TYPE | I/O   | DESCRIPTION                                                                                                                                       |
|---------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| SEL IN  | 29           | TTL  | 0     | Select In. Active high. Used to pass the select line from the SCSI bus to the buffer controller.                                                  |
| SEL OUT | 28           | TTL  | · [ · | Select Out. Active high. Used as an input from the buffer controller to indicate when to drive the select line on the SCSI bus.                   |
| BSY IN  | 31           | TTL  | 0     | Busy In. Active high. Used to pass busy from the SCSI bus to<br>the buffer controller. Indicates other devices are actively<br>accessing the bus. |
| BSY OUT | 32           | TTL  | l     | Busy Out. Active high. Used as an input from the buffer controller to indicate when to drive the busy line on the SCSI bus.                       |
| D0-D7   | 2-4<br>40-44 | TTL. | I/O   | Buffer Data. These lines connect to buffer RAM data pins.                                                                                         |

## STORAGE CONTROLLER INTERFACE

The following group of pins interface with the SSI 32C452, Storage Controller. These lines may also be connected to an output port of a microcontroller or a latch.

| NAME   | PIN # | TYPE | I/O | DESCRIPTION                                                                                              |
|--------|-------|------|-----|----------------------------------------------------------------------------------------------------------|
| MSG IN | 9     | TTL  | I   | Message In. Active high signal from the storage controller drives the SCSI MSG signal low.               |
| I/O IN | 33    | TTL  | 1   | I/O In. A high signal from the storage controller drives the SCSI $\overline{\rm I}/{\rm O}$ signal low. |
| C/D IN | 30    | TTL  | I   | C/D In. A high signal from the storage controller drives the SCSI $\overline{C}/D$ signal low.           |

#### OTHERS

The following group of lines are the miscellaneous signals.

| NAME    | PIN # | TYPE | I/O | DESCRIPTION                                                                                                                                                                                                                                     |
|---------|-------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK     | 34    | TTL  | 1   | Clock. Used for clock input between 2.5 MHz and 5 MHz. This signal is used internally during the arbitration phase only.                                                                                                                        |
| PAR/ERR | 37    | TTL  | 0   | Parity/Error. Logic 1 indicates a parity error detected on the SCSI bus when PAR/RST is held high. When the PAR/RST line is held low, parity will be passed to the controller buffer by using the PAR/ERR line as the parity bit for each byte. |

## OTHERS (Continued)

| NAME    | PIN #         | TYPE | I/O | DESCRIPTION                                                                                                                                                                                                                                          |
|---------|---------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAR/RST | 36            | TTL  |     | Parity/Reset. When held high, the device checks SCSI bus<br>parity error by setting logic 1 (high) on the PAR/ERR pin. When<br>held low, parity is passed through the device to the controller<br>buffer with the PAR/ERR line being the parity bit. |
| GND     | 12, 18,<br>24 |      |     | Ground. Device system ground.                                                                                                                                                                                                                        |
| vcc     | 1             |      |     | Power Supply. +5V input for power to the device.                                                                                                                                                                                                     |

## **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

(Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics.)

| PARAMETER                                   | RATING      | UNIT |  |
|---------------------------------------------|-------------|------|--|
| VCC with respect to VSS (GND)               | +7          | ν    |  |
| Max. voltage on any pin with respect to VSS | -0.5 to +7  | V    |  |
| Operating temperature                       | 0 to 70     | °C   |  |
| Storage temperature                         | -55 to +125 | °C   |  |

## DC OPERATING CHARACTERISTICS

 $(Ta = 0 \text{ to } 70^{\circ}C, VCC = +5V \pm 5\%, VSS = 0V)$ 

| PARAMETER |                                                                                                          | CONDITION         | MIN | МАХ | UNITS |
|-----------|----------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|
| IIL       | Input Leakage<br>(BREQ, LO, BOE, BIE, ET<br>SELOUT, BSYOUT, CDIN,<br>I/OIN, MSGIN, PAR/RST,<br>CLK, ACK) | 0 < Vin < VCC     | -10 | +10 | Aμ    |
| IOL       | SCSI Output Leakage<br>(SEL, BSY, DB0-DB7,<br>DBP, MSG, C/D, I/O)                                        | 0.5 < Vout < VCC  | -50 | +50 | μA    |
| IOL       | D0-D7                                                                                                    | 0.45 < Vout < VCC | -10 | +10 | μA    |
| VIL       | Input Low Voltage                                                                                        |                   | 0   | 0.8 | V     |

SSI 32B451 SCSI Controller

DC OPERATING CHARACTERISTICS (Continued)

| PARAMETER |                                          | CONDITION     | MIN | МАХ | UNITS |
|-----------|------------------------------------------|---------------|-----|-----|-------|
| VIH       | Input High Voltage                       |               | 2.0 |     | v     |
| VOH       | Output High Voltage                      | IOH = -400 μA | 2.4 |     | v     |
| VOL       | SCSI Output Low Voltage                  | IOL = 48 mA   |     | 0.5 | v     |
| VOL       | All others                               | IOL = 2 mA    |     | 0.4 | v     |
| 1         | Power Dissipation                        |               |     | 500 | mW    |
| Vhsy      | Hysteresis Voltage<br>(all SCSI signals) |               | 200 |     | mV    |
| lccs      | Standby Current                          | Ta = 70°C     |     | 600 | μA    |
| lcc       | Supply Current                           | Ta = 70°C     |     | 30  | mA    |
| Cin       | Input Capacitance                        |               |     | 15  | pF    |

## **AC CHARACTERISTICS**

The following sections list the timing characteristics necessary for the proper operation of the device. Unless otherwise specified, all timing parameters pertain to input clock frequency (2.5 MHz min. to 5.0 MHz max.).

Note: AC timing is measured at Voh = 2.0V, Vol = 0.8V, Cin = 50 pF. Timing characteristics are valid over the entire operating temperature, 0 to  $70^{\circ}$ C, and voltage range, 4.75 to 5.25 volts.

#### CLOCK AND PARITY TIMING (See Figures 1 & 2)

| SYMBOL  | PARAMETER                   | MIN | МАХ | UNITS |
|---------|-----------------------------|-----|-----|-------|
| TICLK/2 | Input Clock Half-Cycle      | 100 | 200 | ns    |
| TICLK   | Input Clock Width           | 200 | 400 | ns    |
| DPV     | Data Valid to Parity Detect |     | 100 | ns    |



FIGURE 1: Input Clock Timing



#### FIGURE 2: SCSI Bus Parity Timing
## WRITE OPERATION TIMING (See Figure 3)

| SYMBOL | PARAMETER                                     | MIN | МАХ | UNITS |
|--------|-----------------------------------------------|-----|-----|-------|
| TREQ   | BREQ ↑ to REQ ↓                               |     | 21  | ns    |
| TARQ   | ACK ↓ to REQ ↑                                |     | 55  | ns    |
| ТАСК   | ACK ↓ to BACK ↑                               |     | 50  | ns    |
| TBREQ  | BREQ $\downarrow$ to BACK $\downarrow$        |     | 25  | ns    |
| TDH    | BIE ↑ to Data Invalid                         |     | 40  | ns    |
| TDV    | SCSI Data Valid to $\overline{ACK}\downarrow$ | 55  |     | ns    |
| TPER   | BREQ $\downarrow$ to Parity Error Valid       |     | 45  | ns    |



#### FIGURE 3: Write Operation Timing

7

### **READ OPERATION TIMING** (See Figure 4)

| SYMBOL | PARAMETER                                         | MIN | MAX | UNITS |
|--------|---------------------------------------------------|-----|-----|-------|
| TBDS   | Buffer Data Valid to LO $\downarrow$              | 0   |     | ns    |
| TBDH   | LO $\downarrow$ to Buffer Data Invalid            | 25  |     | ns    |
| TDBQ   | Buffer Data Valid to BREQ ↑                       | 90  |     | ns    |
| TRQ    | SCSI Bus Data Valid to $\overline{REQ}\downarrow$ | 55  |     | ns    |
| TARQ   | ACK ↓ to REQ ↑                                    |     | 55  | ns    |
| TACK   | ACK ↓ to BACK ↑                                   |     | 55  | ns    |
| TARQ   | ACK ↑ to REQ ↓                                    |     | 55  | ns    |
| TBREQ  | BREQ ↓ to BACK ↓                                  |     | 25  | ns    |
| TOE    | BOE to SCSI Data Valid                            |     | 35  | ns    |



# FIGURE 4: Read Operation Timing

ARBITRATION AND CONTROL SIGNAL TIMING (See Figures 5 & 6)

| SYMBOL | PARAMETER                                                                             | MIN       | МАХ            | UNITS |
|--------|---------------------------------------------------------------------------------------|-----------|----------------|-------|
| TSELO  | SELOUT $\uparrow$ or $\downarrow$ to $\overline{\text{SEL}} \downarrow$ or $\uparrow$ |           | 35             | ns    |
| ТВОТ   | BSYOUT $\uparrow$ or $\downarrow$ to $\overline{BSY} \downarrow$ or $\uparrow$        | 3 x TICLK | 4 x TICLK + 40 | ns    |
| TCNT   | MSGIN, I/OIN, CDIN to MSG, I/O, C/D                                                   |           | 35             | ns    |



FIGURE 5: Arbitration Signals Timing



FIGURE 6: SCSI Control Signal Timing

## **APPLICATION NOTES**

The SSI 32B451 supports the SSI 32C453 and the local microprocessor in performing all the SCSI target controller functions. For successful SCSI bus operation, the target controller must follow all the requirements of the SCSI protocol defined by ANSI specification X3T9.2 Rev. 17B. An overview of a typical SCSI signal sequence is shown in Figure 7.

Before any SCSI operations can begin, the local microprocessor polls the BSY line through the SSI 32C453 (BSYIN signal). When this signal is asserted, the microprocessor checks the arbitration I.D. asserted by the initiator.

Following the Arbitration phase, the SCSI bus enters the Selection phase. SSI 32B451 assists the Arbitration and Selection phases by passing the two control signals, BSY and SEL, and the SCSI I.D. to the SSI 32C453 and the local buffer, respectively. Other phases following Arbitration and Selection are command, data in, data out, status, message in and message out. Table 1 shows the various phases and their sources.

Table 2 shows the various control signal status during different SCSI phases. Being a target device, the SSI 32B451 drives these control lines out on the SCSI bus.

The SSI 32B451 requires local microprocessor supervision for successful operation over the SCSI bus. Firmware support for the local microprocessor consists of various routines. Flow charts for these routines are shown in Figures 8 and 9.

#### SCSI SPECIFIC INFORMATION

This information from the ANSI Standard for the Small Systems Computer Interface is provided to assist in implementing a SCSI based controller with the SSI 32B451.

|                |        | · · · ·   | SIGNALS               |           |           |
|----------------|--------|-----------|-----------------------|-----------|-----------|
| BUS PHASE      | BSY    | SEL       | Ĉ/D, Ī/O,<br>MSG, REQ | ACK/ATN   | DB7-DB0   |
| Bus Free       | None   | None      | None                  | None      | None      |
| Arbitration    | All    | Winner    | None                  | None      | SCSI ID   |
| Selection      | I& T   | Initiator | None                  | Initiator | Initiator |
| Reselection    | 1& T   | Target    | Target                | Initiator | Target    |
| Command        | Target | None      | Target                | Initiator | Initiator |
| Data In Target | Target | None      | Target                | Initiator | Target    |
| Data Out       | Target | None      | Target                | Initiator | Initiator |
| Status Target  | Target | None      | Target                | Initiator | Target    |
| Message In     | Target | None      | Target                | Initiator | Target    |
| Message        | Target | None      | Target                | Initiator | Initiator |

#### **TABLE 1: Bus Phase Signal Sources**

#### **DEFINITIONS FOR TABLE 1**

- All: The signal is driven by all SCSI devices which are actively arbitrating.
- SCSI ID: The SCSI ID is a unique data bit (DB) for each of the SCSI devices in the system and is driven onto the SCSI bus by each device that is actively arbitrating. The other seven data bits shall not be driven by the SCSI device. The parity bit may be asserted or undrivenduring arbitration but can't be driven false.
- I & T: This signal is driven by the initiator, target or both as specified in the selection or reselection phase.
- Initiator: If this signal is driven it can be driven only by the active initiator.
- None: The signal is released meaning it is not driven by any SCSI device.
- Winner: The signal shall be driven by the one SCSI device that wins arbitration.
- Target: If the signal is driven it can be driven only by the active target.

|                                         | SIGNALS |     |                   |                       |  |
|-----------------------------------------|---------|-----|-------------------|-----------------------|--|
| MSG                                     | ¯C∕D,   | Ī/O | PHASE NAME        | DIRECTION OF TRANSFER |  |
| 1                                       | 1       | 1   | Data Out          | Initiator to Target   |  |
| .1                                      | 1       | 0   | Data In           | Initiator from Target |  |
|                                         | 0       | 1   | Command           | Initiator to Target   |  |
| 1                                       | 0       | 0   | Status            | Initiator from Target |  |
| 0                                       | 1       | 1   | #                 |                       |  |
| 0                                       | 1       | 0   | ₩. 51<br><b>#</b> |                       |  |
| 0                                       | 0       | 1   | Message Out       | Initiator to Target   |  |
| 0                                       | 0       | 0   | Message In        | Initiator from Target |  |
| # = Reserved for future standardization |         |     |                   |                       |  |

#### **TABLE 2: Signal Status, Information Transfer Phases**



FIGURE 7: SCSI Signal Sequence Example



7-13



#### FIGURE 8: Flow Charts for Various SSI 32B451 Routines

7-14





FIGURE 10: Partial Schematic for SCSI Implementation with Arbitration Support Using SSi Devices



### **ORDERING INFORMATION**

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |
|------------------------|---------------|-----------|
| SSI 32B451 44-pin PLCC | SSI 32B451-CH | 32B451-CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

silicon systems\*

# **Advance Information**

July, 1990

7

# FEATURES

- PC AT/XT Bus Interface
  - Single Chip PC AT/XT Controller
  - Supports ST506/412, ST412HP, ESDI, and SMD disk interfaces
  - Direct bus interface logic with on-chip 24 mA drivers
  - Logic for daisy chaining 2 embedded controller drives on a PC AT
  - Supports 15 Mbit/s concurrent disk transfer on a 12 MHz PC AT without wait states
- Buffer Manager
  - Supports Buffer Memory throughput to 6 MB/s
  - Direct Buffer Memory addressing up to 64 kB static RAM
  - Dual port circular buffer control

- Storage Controller
  - NRZ Data rate up to 15 Mbit/s
  - Selectable 16-bit CRC or 56-bit ECC polynomial with fast hardware correction circuitry
  - Support sector level defect management
  - Support 1:1 interleaved operation
- Microprocessor Interface
  - Supports both Intel 8051, and Motorola 68HC11 family of microprocessors
  - Interrupt or polled microprocessor interface
- Others
  - Low power CMOS technology
  - Plug and Play compatible with Cirrus CL-SH 260 chip
  - Available in 84-pin PLCC or 100-pin QFP



# DESCRIPTION

The SSI 32C260 is a CMOS VLSI device which integrates the major portion of the hardware needed to build a PC AT/XT driven hard disk controller. The 32C260 is capable of supporting interleaved data transfer rate up to 15 Mbit/s. This chip represents a major reduction in part count when used with the SSI 32D5322 Data Separator, 32P541 Pulse Detector, the SSI 32R4610 Read/Write device, and the SSI 32H4631 Servo and Motor Speed Controller device, implementing a powerful and cost efficient 5-chip set intelligent drive solution. It also has the flexibility to be used as a stand-alone combo controller. The SSI 32C260 includes a dual port Buffer Manager, a storage controller and a extensive hardware support, including 24 mA drivers, for the PC AT/XT and other compatible interfaces.

The SSI 32C260 performs all the controller functions for the peripheral device, such as serialization/ deserialization, ECC generation and checking on the data stream, and CRC generation and checking on the header of the data stream.

# **PIN DESCRIPTION**

| NAME    | TYPE                   | DESCRIPTION           |  |
|---------|------------------------|-----------------------|--|
| GENERAL |                        |                       |  |
| +5V     |                        | POWER SUPPLY pin, VCC |  |
| BGND    |                        | BUFFER BUS GROUND     |  |
| LGND    | - <b>X</b> - 1 - 1 - 1 | LOGIC GROUND          |  |
| HGND    |                        | HOST GROUND           |  |

#### HOST INTERFACE

| A0:2    | 1 | HOST ADDRESS LINES. These pins are used to address the internal registers by the AT bus.                                                                                                                      |
|---------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A9/HCS1 | ľ | HOST ADDRESS LINE 9/ HOST CHIP SELECT 1. A9, this pin is used in conjunction with the A0:2 address lines to address the internal task file registers. HCS1 is an active low pin, used to qualify Host access. |
| HCS0    | 1 | HOST CHIP SELECT 0. Active low, this pin selects access to the control, status and data registers.                                                                                                            |
| IOCS16  | 0 | I/O SELECT 16. An open drain output that indicates that a 16-bit sector buffer transfer is active.                                                                                                            |
| HINT    | 0 | HOST INTERRUPT. Asserted to indicate to the Host that the controller needs attention.                                                                                                                         |
| IOCHRDY | 0 | I/O CHANNEL READY. Active low, this signal is asserted whenever that internal host FIFO is not ready to transfer data.                                                                                        |
| DREQ    | 0 | DMA REQUEST. This pin is programmed to function as the PC/AT bus signal in the PC/<br>AT DMA mode.                                                                                                            |
| DACK    | 1 | DMA ACKNOWLEDGE. Active low, in the PC/AT DMA mode this pin is programmed to be the PC/AT channel signal - DACK.                                                                                              |
| IOR     | 1 | INPUT READ SELECT. Active low, this pin is asserted by the Host during a Host read operation.                                                                                                                 |
| IOW     | I | INPUT WRITE SELECT. Active low, asserted by the HOST during a HOST write operation.                                                                                                                           |

# NAME TYPE DESCRIPTION

# HOST INTERFACE (Continued)

| HRESET   | 1   | HOST RESET. This signal resets all commands in progress when active, and initializes the control/status registers.              |
|----------|-----|---------------------------------------------------------------------------------------------------------------------------------|
| HDB 15:0 | I/O | HOST DATA BUS. Active high bi-directional pins. These bits are used for data transfers between the Host and the Buffer Manager. |

#### DISK INTERFACE

| INDEX                  | 1   | INDEX. Input for index pulse received from the drive                                                                                                                                                                                                                                                   |
|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPUT/<br>OUTPUT       | I/O | INPUT/OUTPUT. A general purpose control and status pin. It can be either an input or an output. At power-on, this pin is an input.                                                                                                                                                                     |
| WAM/<br>AMD/<br>SECTOR | I/O | WRITE ADDRESS MARK/ADDRESS MARK DETECT/SECTOR. This pin becomes an active low address mark detect if the read gate is on, or write address mark if write gate in on. It operates in hard or soft sector modes. The default is soft sector. In hard sector mode this is the input for the sector pulse. |
| RG                     | 0   | READ GATE. During NRZ data read, this pin is asserted. Active high.                                                                                                                                                                                                                                    |
| WG                     | 0   | WRITE GATE. During NRZ data write, this pin is asserted. Active high.                                                                                                                                                                                                                                  |
| RD/REF/<br>CLK         | I   | READ/REFERENCE CLOCK. This pin is used in conjunction with the NRZ pin to clock<br>data in and out of the SSI 32C260 device.                                                                                                                                                                           |
| NRZ                    | I/O | NRZ. This pin is used in conjunction with the RG and WG when reading and writing from and to the disk.                                                                                                                                                                                                 |

## MICROPROCESSOR INTERFACE

| RST   | 1        | RESET. Active low input, when pulled low, the internal registers of the SSI 32C260 are held at reset.     |
|-------|----------|-----------------------------------------------------------------------------------------------------------|
| ALE   | I        | ADDRESS LATCH ENABLE. This control signal latches the address on the address/data lines.                  |
| CS    | I        | CHIP SELECT. Active high signal, when asserted, the internal registers of the SSI 32C260 can be accessed. |
| WR    | <b>1</b> | WRITE. Active low input, when active the data is written to the internal registers.                       |
| RD    | Ι        | READ. Active low input, when active the data is read from the internal registers.                         |
| ĪNT   | 0        | INTERRUPT. An open drain output, when active, the microprocessor is requesting controller service.        |
| AD7:0 | I/O      | ADDRESS/DATA BUS. 8-bit bus for both microprocessor register address and data.                            |

## BUFFER MANAGER INTERFACE

| BA0:15 | 0   | BUFFER MANAGER ADDRESS LINES. Active high, for direct connection to a static RAM.                                                                                                                                 |
|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BD0:7  | I/O | BUFFER MANAGER DATA BUS. 7 through 0. Active high, buffer data bus that connects directly to the buffer RAM.                                                                                                      |
| MOE    | 0   | MEMORY OUTPUT ENABLE. Active low select for the buffer RAM.                                                                                                                                                       |
| WE     | 0   | WRITE ENABLE. Active low, write enable for the buffer RAM.                                                                                                                                                        |
| BCLK   | I   | SYSTEM CLOCK. This signal is used to synchronize the buffer RAM access, including the generation of memory address bits, write enable $\overline{\text{WE}}$ , and memory output enable $\overline{\text{MOE}}$ . |

# **ABSOLUTE MAXIMUM RATINGS**

Maximum limits indicate where a permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics

| PARAMETER                 | RATING          | UNITS |
|---------------------------|-----------------|-------|
| Power Supply Voltage, VCC | 7               | V     |
| Ambient Temperature       | 0 to 70         | °C    |
| Storage Temperature       | -65 to 150      | 0° C  |
| Power Dissipation         | 750             | mW    |
| Input, Output pins        | -0.5 to VCC+0.5 | V     |

# **ELECTRICAL CHARACTERISTICS**

| PARAMETER                   | CONDITION                                                                                                        | MIN  | NOM | MAX     | UNITS |
|-----------------------------|------------------------------------------------------------------------------------------------------------------|------|-----|---------|-------|
| VCC Power Supply Voltage    |                                                                                                                  | 4.75 |     | 5.25    | V     |
| VIL Input Low Voltage       |                                                                                                                  | -0.5 |     | 0.8     | V     |
| VIH Input High Voltage      | and the second | 2.0  |     | VCC+0.5 | V     |
| VOL Output Low Voltage      | All pins except PC interface,<br>IOL = 2 mA                                                                      | :    |     | 0.4     |       |
| VOL Output Low Voltage      | PC interface pins, IOL = 24 mA                                                                                   |      |     | 0.5     | V     |
| VOH Output High Voltage     | IOH = -400 μA                                                                                                    |      |     | 2.4     | V     |
| ICC Supply Current          | and the second |      |     | 50      | mA    |
| ICCS Supply Current Standby | All Inputs at GND or VCC                                                                                         | 250  |     |         | μA    |
| IL Input Leakage Current    | 0 < VIN < VCC                                                                                                    | -10  |     | 10      | μA    |
| CIN Input Capacitance       |                                                                                                                  |      |     | 10      | pF    |
| COUT Output Capacitance     |                                                                                                                  |      |     | 10      | pF    |



7-21



Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# **Preliminary Data**

July, 1990

## DESCRIPTION

The SSI 32C452 Storage Controller is a CMOS device that provides the basis for an intelligent Winchester disk drive controller capable of non-interleaved data transfers at rates up to 20 Mbit/s. When combined with a microprocessor, memory and a buffer management device such as the SSI 32C453, the SSI 32C452 implements a powerful and cost-efficient peripheral controller solution. It also has the flexibility to be used in SCSI systems.

The SSI 32C452 includes a control sequencer with a writeable control store, and configuration/status registers which can be programmed to support standard and custom interface protocols for storage controllers. Access to the control store and registers is accomplished through the microprocessor interface which is optimized for 8 bit, multiplexed address/data bus processors such as the 8085. It also has the flexibility to interface with most standard 8-bit microprocessors. This organization allows the controller firmware to be stored in an EPROM or the host and down-loaded to the SSI 32C452, and means wide flexibility of the control functions performed by the device.

## FEATURES

- Supports ST506/412, ST412HP, SA100, SMD, ESDI and custom interfaces
- Operates with 16 MHz microprocessors
- Internal RAM-based control sequencer
- Internal user programmable ECC to 32 bits
- Non-interleaved data transfer to 20 Mbit/s
- Hard or soft sector formats
- Programmable sector lengths up to a full track
- High performance, low power CMOS device
- Plug and software compatible with AIC-010F Storage Controller
- Single 5 volt supply
- Available in 44-pin PLCC or 40-pin DIP package



CAUTION: Use handling procedures necessary for a static sensitive components

# **DESCRIPTION** (Continued)

The SSI 32C452 performs all the controller functions for the peripheral device, such as serialization/deserialization, ECC generation and checking on the data stream. It also handles overhead information such as address marks, gaps and sector ID fields. If an ECC error is detected during a read, the syndrome is saved so that defects can be corrected. The ECC polynomial and register length can be programmed or bypassed entirely so that external ECC hardware can be used.

## FUNCTIONAL DESCRIPTION

The major functional elements and data paths of the SSI 32C452 are shown in the block diagram.

The SSI 32C452 performs the functions to interface a serial data storage device such as a Winchester disk drive, to a parallel bus interface for data processing on a byte wide basis. The functions necessary to accurately make this conversion are serialization/deserialization, error detection and correction, and data path control. The SSI 32C452 also has general purpose interface lines to further facilitate control of the data storage device or parallel interface. An eight byte stack allows data to be saved and reviewed by the microprocessor for error handling purposes. The internal sequencer performs most of the operations in conjunction with the control and status registers. The sequencer program is contained in internal sequencer RAM, which is easily (re)programmed providing almost infinite flexibility in communcations protocols and control features. A microprocessor effects both initialization and control of the SSI 32C452 by writing to and reading from the internal registers, sequencer RAM, stack and general purpose I/O circuitry. The microprocessor interface block of the SSI 32C452 provides the communication and control for the SSI 32C452 to the microprocessor.

The **buffer interface** includes a bidirectional data bus that exchanges data bytes between an external buffer memory and the serializer/deserializer. It generates two clocks, CLKA and CLKB which control all accesses to the buffer memory. All buffer memory cycles must be synchronous with CLKA, which is derived from the RD/ REFCLK input during data transfers and from SYSCLK otherwise. The internal register CLKCON contains control bits which define the relationship between these source clocks and CLKA. The CLKB signal is asserted whenever a new data byte must be transferred (ie. when the serializer/deserializer is full during a read operation or empty during a write operation). The direction of the transfer is determined from the state of the read gate (RG) and write gate (WG) lines. A CLKB cycle is used to force the buffer control device (eg. an SSI 32C453) to reserve the next buffer memory access for the SSI 32C452, since peripheral transfers take precedence over the asynchronous host transfers. In order to allow host transfers to keep up with peripheral transfers, the CLKA rate selected should be at least twice the word transfer rate of the peripheral.

The **microprocessor interface** decodes microprocessor read and write requests and provides access to the appropriate register or internal memory location. Since both data and address information are carried on the multiplexed bus lines AD0-AD7, address information is latched from the bus on the falling edge of the microprocessor signal ALE (address latch enable). When CS is asserted along with either RD or WR, the register whose address was previously latched is selected. The addresses and names of all the accessible registers are shown in the Register Address Map, Figure 1. The microprocessor should not read or write the sequencer RAM while the sequencer is running, since there is no circuitry to resolve conflicting accesses and incorrect sequencer operation will result.

The status and control registers make status information available to the microprocessor and allow the device to be configured for a wide variety of peripheral control applications. The microprocessor can monitor the status of transfers in progress and control the ECC register operation, the ECC polynomial, the clock generation hardware and the sequencer program execution. The microprocessor also has access to the sequencer's microprogram RAM so that it loads the microcode for all controller operations.

The **serializer/deserializer** circuit interfaces the parallel buffer memory bus to the serial NRZ data stream of the peripheral device. Byte synchronism is maintained with a bit ring, which is an 8 bit recirculating shift register clocked by the peripheral bit clock. During a sector write, the bit ring is initialized explicitly with a sequencer instruction. The bit ring continues to operate until the end of the field (ECC written or read) and causes CLKB to be asserted once for each data byte to be transferred. During write operations, the sequencer may cause address marks and sync patterns to be loaded into the serializer instead of data bytes. These special patterns are contained in a sequencer instruction and are transferred to the serializer over an internal byte wide data path. During read operations, bytes of overhead information may be routed to the stack or sequencer for comparison against target values. This process is controlled by the control field (SEQCONF) in each sequencer instruction.

The eight byte recirculating **stack** may be used to capture read data for later examination by the microprocessor. Data is pushed onto the stack under sequencer control. The control bit STACKEN in the sequencer instruction field SEQCONF directly controls the stack. If more than 8 bytes are written to the stack, only the last 8 will be saved. When a data byte is read from the top of the stack by the microprocessor via the STACK register, the data is recirculated to the bottom of the stack, allowing the stack contents to be examined more than once without the use of temporary storage in the microprocessor or buffer.

Serial peripheral data is passed through a variable

length shift register with programmable exclusive OR feedback that performs ECC generation and checking. The feedback taps for the desired ECC polynomial are selected in the four registers POLY0 - POLY24 and the polynomial length is determined by the LEN bits in ECCCON. In addition, the ECC register may be operated either under sequencer or microprocessor control. During read operations, the contents of the ECC register are compared to the actual ECC field read from the peripheral. If there is a mismatch, the error syndrome is available for error correction. The ECC polynomial may be reversed to allow hardware computation of the error location, relieving the microprocessor of the burden of this lengthy calculation. During writes to the peripheral, the computed ECC word can be appended to each data or address field. The sequencer data type field (SEQDATF) indicates when ECC bytes are to be written or checked during a peripheral transfer.

The **sequencer** controls the time critical operations of the SSI 32C452. It executes programs stored in the 28 word by 32 bit sequencer RAM, and can be pro-



#### FIGURE 1: Register Address Map

## FUNCTIONAL DESCRIPTION (continued)

grammed to support hard and soft sectored read, write, search and verify operations for a wide variety of Winchester disk drives and other peripherals. The sequencer RAM is loaded by writing to the sequencer instruction registers as outlined in the Sequencer Instructions section of this data sheet. Each instruction is comprised of four bytes. Each of the four bytes represents a function of the sequencer operation. They are address field, control field, data type field, and data field. The organization of these fields is shown in the Register Bit Map. Figure 2. The Sequencer Registers provide control from and status to the microprocessor and sequencer. They contain branch, next and start addresses, and sequencer status information. The SEQUENCER STATUS register provides informaton on the sequencer state such as whether an ECC error occurred, a compare equal or low occurred, if the branch condition or address mark is active, or whether the sequencer is halted.

The general purpose I/O section has four general purpose I/O lines GPIO0 - GPIO3, and the INPUT pin which are accessible through the internal general purpose input/output registers. They are available for user defined functions such as Winchester disk or host interface control. The functionality of the GPIO0 -GPIO3 pins is programmed in the GPIOCON and GPIODAT registers. They can act as I/O's asserted or read through the GPIODAT register, or they can be programmed to decode microprocessor access to addresses 6EH and 6FH eliminating the need for external decode. The INPUT signal can be programmed in the SEQADRF RAM (registers) to affect sequencer operation and the state of the pin read from the GPIODAT register. The other general purpose line, OUTPUT is controlled directly by the sequencer to synchronize it with external circuitry. The OUT bit of the GPIODAT register reflects the state of the output pin.

### **PIN DESCRIPTION**

#### GENERAL

| NAME   | DIP   | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                        |
|--------|-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC    | 40    | 1    |      | POWER SUPPLY +5 volts                                                                                                                                                                              |
| GND    | 20-21 | 22   |      | GROUND                                                                                                                                                                                             |
| RST    | 12    | 13   | l    | RESET - Active low signal halts the sequencer, sets output pins RG, WG, WAM and NRZ low, forces the GPIO pins into a high impedance state and resets a number of the registers as described below. |
| SYSCLK | 13    | 14   | 1    | SYSTEM CLOCK - Clock input in the range of 1.5 MHz to 16 MHz                                                                                                                                       |

#### MICROPROCESSOR INTERFACE

| ALE | 1  | 2  | I | ADDRESS LATCH ENABLE - Falling edge latches reg-<br>ister address from AD0-7 pins.         |
|-----|----|----|---|--------------------------------------------------------------------------------------------|
| CS  | 29 | 33 | I | CHIP SELECT- Active high signal enables device to respond to microprocessor read or write. |

# **PIN DESCRIPTION** (continued)

| NAME    | DIP   | PLCC  | TYPE | DESCRIPTION                                                                                                                                           |
|---------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR      | 30    | 34    | 1    | WRITE STROBE - Active low signal causes the data on the address/data bus to be written to the addressed register if CS is also active.                |
| RD      | 31    | 35    | 1    | READ STROBE - Active low signal causes the contents<br>of the addressed register to be placed on the address/<br>data bus if CS is also active.       |
| AD0-AD7 | 39-32 | 43-36 | I/O  | ADDRESS/DATA BUS - 8 bit bus which carries register<br>address information and bi-directional data. These pins<br>are high impedance when not in use. |

## GENERAL PURPOSE I/O

| GPIO0-3 | 4-7 | 5-8 | I/O | GENERAL PURPOSE I/O LINES - These lines can be<br>programmed as an inputs or outputs which are accessed<br>though the GPIODAT register. They may also be pro-<br>grammed to serve as active low outputs which decode<br>microprocessor accesses to the following locations: |  |  |  |
|---------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|         |     |     |     | I/O pinAlternate output decodeGPI00Write to 6EHGPI01Read from 6EHGPI02Write to 6FHGPI03Read from 6FH                                                                                                                                                                        |  |  |  |
| INPUT   | 8   | 9   | 1   | INPUT PIN - This dedicated input line may be read through the GPIODAT register or tested directly by the control sequencer.                                                                                                                                                 |  |  |  |
| OUTPUT  | 9   | 10  | 0   | OUTPUT PIN - Dedicated output line which is derived<br>directly from the control sequencer instruction field.                                                                                                                                                               |  |  |  |

## DISK DRIVE INTERFACE

| and the second |    | and the second |   |                                                                                                                                                                    |
|------------------------------------------------------------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INDEX                                                                                                            | 10 | 11                                                                                                               | 1 | INDEX PULSE - Active high disk drive index pulse input,<br>must be at least one byte time long.                                                                    |
| SECTOR                                                                                                           | 11 | 12                                                                                                               | l | SECTOR PULSE - Active high sector pulse input from<br>disk drives that are hard sectored, must be at least one<br>byte time long.                                  |
| RG                                                                                                               | 14 | 15                                                                                                               | 0 | READ GATE - Active high output from control sequencer<br>enables external phase-locked loop (PLL) to synchro-<br>nize to read data stream from the storage device. |

# PIN DESCRIPTION (continued)

## DISK DRIVE INTERFACE (continued)

| NAME      | DIP | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      |
|-----------|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WG        | 15  | 16   | 0    | WRITE GATE - Active high output from control se-<br>quencer indicates valid write data to the storage device.                                                                                                                                                                                                                                                    |
| RD/REFCLK | 26  | 30   | 1    | READ/REFERENCE CLOCK - This input must be ex-<br>ternally multiplexed to provide the PLL clock when read<br>gate is active and the write oscillator clock at all other<br>times. This pin must always be driven with a clock signal,<br>even when RST is active.                                                                                                 |
| NRZ       | 27  | 31   | I/O  | NRZ DATA - This bi-directional pin provides write data<br>when WG is active, and must be driven with read data<br>when RG is active. Data must be in the NRZ format.                                                                                                                                                                                             |
| WAM/AMD   | 28  | 32   | I/O  | WRITE ADDRESS MARK/ADDRESS MARK DETECT -<br>This bi-directional pin is used to write and detect address<br>marks. When WG is active, a low level output of one bit<br>time on this pin indicates that an address mark must be<br>written. When RG is active, the peripheral must provide<br>an active low input to indicate the detection of an address<br>mark. |

#### **BUFFER INTERFACE**

| CLKA          | 2              | 3              | Ο                                               | CLOCK A - Clock signal which initiates host or controller<br>accesses to the buffer memory on its falling edge. When<br>either RG or WG is active, this output is derived from RD/<br>REFCLK. At all other times it is derived from SYSCLK.<br>The clock source is divided by 2 or 4 as programmed in<br>the CLKCON register. |  |  |  |  |  |
|---------------|----------------|----------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CLKB          | 3              | 4              | 0                                               | CLOCK B - This clock is used to reserve $\overline{CLKA}$ cycles for<br>SSI 32C452 data transfers. An active low pulse spanning<br>a falling edge of $\overline{CLKA}$ indicates that the next falling edge<br>on $\overline{CLKA}$ will be used by the SSI 32C452 to access the<br>buffer memory.                            |  |  |  |  |  |
| D0-D7         | 16-19<br>22-25 | 18-21<br>25-28 | 1/0                                             | BUFFER DATA BUS - Bi-directional data bus that carries<br>data to and from the buffer memory. Bus cycles are<br>controlled by CLKA and CLKB. Direction of the transfer<br>is determined by RG and WG. Note: refer to pin diagram<br>for exact ordering of the pins.                                                           |  |  |  |  |  |
| No connects o | n PLCC         | package: 17, 2 | No connects on PLCC package: 17, 23, 24, 29, 44 |                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |

| REGISTER | ADDRESS | D7       | D6        | D5       | D4         | D3          | D2      | D1       | D0      | READ/<br>WRITE |
|----------|---------|----------|-----------|----------|------------|-------------|---------|----------|---------|----------------|
| TEST0    | 49H     |          |           | SEQU     | ENCER NEX  | T ADDRESS   | FIELD   |          |         | R              |
| TEST1    | 4AH     |          |           | SE       | QUENCER C  | ONTROL FIE  | LD      |          |         | R              |
| TEST2    | 4BH     | ·····    |           | SEQUE    | NCER COUN  | T/DATA TYPE | E FIELD |          |         | R              |
| TEST3    | 4CH     |          |           |          | SEQUENCER  | DATA FIELD  | )       |          |         | R              |
| DLR      | 4DH     |          |           |          | DATA LATCI | REGISTER    |         |          |         | R              |
| BUFACC   | 70H     |          |           |          | BUFFER ME  | MORY BYTE   |         |          |         | R/W            |
| ECCCON   | 71H     | LEN1     | LEN0      | RESET    | SECTBR     | CLRECC      | FEEDINH | ECCSHIFT | ECCIN   | R/W            |
| ECC16    | 72H     | ECC23    | ECC22     | ECC21    | ECC20      | ECC19       | ECC18   | ECC17    | ECC0/16 | R              |
| ECC24    | 73H     | ECC31    | ECC30     | ECC29    | ECC28      | ECC27       | ECC26   | ECC25    | ECC24   | R              |
| POLY0    | 74H     | F7       | F6        | F5       | F4         | F3          | F2      | F1       | F0      | R/W            |
| POLY8    | 75H     | F15      | F14       | F13      | F12        | F11         | F10     | F9       | F8      | R/W            |
| POLY16   | 76H     | F23      | F22       | F21      | F20        | F19         | F18     | F17      | F16     | R/W            |
| POLY24   | 77H     | UNUSED   | F30       | F29      | F28        | F27         | F26     | F25      | F24     | R/W            |
| SEQBR    | 78H     | UNUSED   |           |          | BRADR4     | BRADR3      | BRADR2  | BRADR1   | BRADR0  | w              |
| SEQNA    | 78H     | 1        | EST POINT | S        | NADR4      | NADR3       | NADR2   | NADR1    | NADR0   | R              |
| SEQADDR  | 79H     |          | UNUSED    |          | STADR4     | STADR3      | STADR2  | STADR1   | STADR0  | · w            |
| SEQSTAT  | 79H     | AMACTIVE | DATATRANS | BRACTIVE | STOPPED    | UNUSED      | ECCERR  | COMPLO   | COMPEQ  | R              |
| OPCON    | 7AH     | CARRYINH | UNUSED    | TRANSINH | SEARCHOP   | SYNDET      | NRZDAT  | SECTORP  | INDEXP  | R/W            |
| WAMCON   | 7BH     |          |           |          | AM7        | - AMO       |         |          |         | R/W            |
| AMDCON   | 7CH     |          |           |          | AMD7 -     | AMD0        |         |          |         | R/W            |
| GPIOCON  | 7DH     | RGFSEL   | WGFSEL    | RGESEL   | WGESEL     | GPDIR3      | GPDIR2  | GPDIR1   | GPDIR0  | R/W            |
| GPIODAT  | 7EH     | UNU      | SED       | OUT      | INP        | GP3         | GP2     | GP1      | GP0     | R/W            |
| CLKCON   | 7FH     | CLKF2    | CLKF1     | UNUSED   | CLKFO      | CLKINH      | SYN2    | SYN1     | SYN0    | w              |
| STACK    | 7FH     |          |           |          | TOP OF     | F STACK     |         |          |         | R              |
| SEQADDRF | 80H     | BRCON2   | BRCON1    | BRCON0   | NEXT4      | NEXT3       | NEXT2   | NEXT1    | NEXT0   | R/W            |
|          | 9BH 2   | 7        |           |          |            |             |         |          | 5       |                |
| SEQCONF  | AOH     | SETWG    | SETRG     | RESWG    | STACKEN    | NRZINH      | OUTPIN  | COMPEN   | DATEN   | R/W            |
|          | BBH     | ~        |           |          |            |             |         |          |         |                |
| SEQTYPF  | СОН     | CNT7/    | CNT6/     | CNT5/    | CNT4       | CNT3        | CNT2    | CNT1     | CNTO    | R/W            |
|          | DBH     | - DI YP2 | DIYPI     | DIYPO    |            | 5           |         |          | 5       |                |
| SEQDATE  |         |          |           |          | DATA       | FIELD       |         | •+       |         | R/W            |
|          | 2       | 7        |           |          |            |             |         |          | 5       | <u> </u>       |

# FIGURE 2: Register Bit Map

7

# **REGISTER DESCRIPTION**

The microprocessor which controls the system has access to all the SSI 32C452 registers and sequencer RAM through its external memory address space. The SSI 32C452 and its companion device, the SSI 32C453 Dual Port Buffer Controller, are designed to occupy a single 256 byte page. The 8 bit page address is latched from pins AD0-AD7 on a falling edge of ALE and remains valid until the next ALE falling edge.

The external registers described at the end of this section are not implemented in either the SSI 32C452 or SSI 32C453, and are assumed to be implemented in external hardware. These external registers are not required for use with the SSI 32C452, but are included as applications information.

#### ECC REGISTERS

The core of the ECC circuit is a 32 bit shift register whose effective length may be programmed to be 16, 24 or 32 bits. This is accomplished in hardware by directing the input data to stage 16, 8 or 0 of the ECC shift registers, ECC16 and ECC24, while its output is always bit 31, which is bit ECC31 of register ECC24.

The ECC polynomial to be implemented is programmed by the user into the ECC feedback registers, POLY0, POLY8, POLY16 and POLY24. Each bit in these registers enables or disables exlusive OR feedback to the output of the corresponding shift register stage. The feedback signal is the exclusive OR of the serial data stream with the output of shift register stage 31. An override bit in ECCCON forces normal shift register operation, regardless of the settings of the feedback control bits.

When WG or RG are active, the ECC shift register input is the serial read or write data and the shift clock is RD/ REFCLK. When an ECC word is being written, feedback is disabled and the shift register output is substituted for the data stream. At other times the microprocessor may set the ECCIN bit explicitly and cause a single shift register clocking to occur. For further information on implementing an ECC polynomial see the Applications Information Section at the end of this data sheet.

| ECC | ECC CONTROL WORD |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BIT | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 0   | ECCIN            | ECC SERIAL INPUT - When both RG and WG are inactive, this bit becomes the input bit for the ECC shift register. The RD/REFCLK must always be active for correct operation of the device.                                                                                                                                                |  |  |  |  |  |
| 1   | ECCSHIFT         | ECC SHIFT CONTROL - When both RG and WG are inactive, a single shift of the ECC register will occur when this bit is set. It is automatically cleared again when the shift is complete.                                                                                                                                                 |  |  |  |  |  |
| 2   | FEEDINH          | ECC FEEDBACK INHIBIT - When this bit is set all feedback is inhibited and the ECC register functions as a simple shift register of the selected length.                                                                                                                                                                                 |  |  |  |  |  |
| 3   | CLRECC           | CLEAR ECC - If this bit is set when either RG or WG are active, the ECC syndrome will be cleared at the end of the read/write operation. If both are inactive, the syndrome will be cleared immediately.                                                                                                                                |  |  |  |  |  |
| 4   | SECTBR           | ENABLE SECTOR BRANCH - If the sequencer "branch on index or sector" instruction is executed and SECTBR is set, the sequencer will recognize the branch condition as true if either the INDEX or the SECTOR pin is active. If SECTBR is cleared, then the sequencer will only recognize the branch condition if the INDEX pin is active. |  |  |  |  |  |

ECCCON 71H Read/Write

# ECC REGISTERS (continued)

| BIT  | NAME                                   | DESCRIPTION                                                                                                                                                                             |  |  |  |  |  |
|------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 5    | RESET                                  | CHIP RESET - When this bit is set, the SSI 32C452 will be held in its reset state. This bit is set when $\overrightarrow{\text{RST}}$ is true.                                          |  |  |  |  |  |
| 6-7  | LEN0-LEN1                              | ECC REGISTER LENGTH - These two bits select the ECC register length as follows:   LEN1 LEN0   0 0 16 bit register   0 1 24 bit register   1 0 illegal combination   1 1 32 bit register |  |  |  |  |  |
| Rese | Reset State: ECCCON= 20H (ie. RESET=1) |                                                                                                                                                                                         |  |  |  |  |  |

# ECC16 72H Read only

| ECC  | ECC DATA             |                                                                                                                                                                                                                                                                                   |  |
|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT  | NAME                 | DESCRIPTION                                                                                                                                                                                                                                                                       |  |
| 0    | ECC0/16              | ECC REGISTER LEADING BITS - This bit reflects the OR of all the ECC register bits from the input stage through bit 16. For 16 bit operation, this is bit 16. For 24 bit operation this is bit $8 + bit 9 + + bit 16$ . For 32 bit operation, this is bit $0 + bit 1 + + bit 16$ . |  |
| 1-7  | ECC17-ECC23          | ECC REGISTER BITS - These bits reflect the output of ECC shift register stages 17 to 23.                                                                                                                                                                                          |  |
| Rese | Reset State: Unknown |                                                                                                                                                                                                                                                                                   |  |

## ECC24 73H Read only

| ECC DATA             |             |                                                                                          |  |  |
|----------------------|-------------|------------------------------------------------------------------------------------------|--|--|
| віт                  | NAME        | DESCRIPTION                                                                              |  |  |
| 0-7                  | ECC24-ECC31 | ECC REGISTER BITS - These bits reflect the output of ECC shift register stages 24 to 31. |  |  |
| Reset State: Unknown |             |                                                                                          |  |  |

# **ECC REGISTERS** (continued)

| POLY           | 70                     | 74H | Read/Write                                                                                                                              |                                                                                                                                                                                                               |
|----------------|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECC POLYNOMIAL |                        | AL  |                                                                                                                                         |                                                                                                                                                                                                               |
| BIT            | NAME                   |     | DESCRIPTION                                                                                                                             |                                                                                                                                                                                                               |
| 0-7            | F0-F7                  |     | ECC POLYNOMIAL FEEDBAC<br>feedback of both the shift register<br>of shift register stages 0 to 7. Th<br>bit in ECCCON. For ECC register | K - These bits enable or disable exclusive OR<br>er output (bit 31) and the serial input to the output<br>uses settings may be overriden by the FEEDINH<br>er lengths of 16 or 24 bits, F0-F7 are irrelevant. |
| Rese           | Reset State: POLY0=00H |     |                                                                                                                                         |                                                                                                                                                                                                               |

#### POLY8 75H **Read/Write**

| ECC                    | ECC POLYNOMIAL |                                                                                                                                                                             |                 |  |
|------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| BIT                    | NAME           | DESCRIPTION                                                                                                                                                                 |                 |  |
| 0-7                    | F8-F15         | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive feedback to the output of shift register stages 8 to 15. For register lengths of 16 F8-F15 are irrelevant. | e OR<br>3 bits, |  |
| Reset State: POLV8-00H |                |                                                                                                                                                                             |                 |  |

Reset State: POLY8=00H

#### POLY16 76H **Read/Write**

| ECC  | POLYNOMIAL        |                                                                                                         |                                 |
|------|-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|
| BIT  | NAME              | DESCRIPTION                                                                                             |                                 |
| 0-7  | F16-F23           | ECC POLYNOMIAL FEEDBACK - These bits enable<br>feedback to the output of shift register stages 16 to 23 | e or disable exclusive OR<br>3. |
| Rese | t State: POLY16=0 | 20Н                                                                                                     |                                 |

#### POLY24 77H **Read/Write**

| ECC                     | ECC POLYNOMIAL |                                                                                                                               |  |  |
|-------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT                     | NAME           | DESCRIPTION                                                                                                                   |  |  |
| 0-6                     | F24-F30        | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 24 to 30. |  |  |
| 7 unused                |                |                                                                                                                               |  |  |
| Reset State: POLY24=00H |                |                                                                                                                               |  |  |

ł

#### SEQUENCER STATUS AND CONTROL REGISTERS

The sequencer controls all the time-critical interactions with the peripheral storage device being controlled by the SSI 32C452. The instructions directly control disk drive interface lines, provide data for writing or comparison, determine the number of bytes handled and control the sequence of instruction execution. It is programmed by the user for maximum capability and variability. There are 28 instructions which are 32 bits wide. They are divided in to 4 byte wide fields. These fields are sequencer address, control, data type and data fields. These may be further divided into subfields as described in detail below. Examples are shown in the Applications Information section at the end of this data sheet.

The next address field of the sequencer instruction contains address and branching information. Each instruction is executed for the duration of the number of byte times specified in its count field. The specified

Write only

Read only

78H

78H

SEQBR

SEQNA

count is loaded into a down counter which clocks every 8 bit times. When the counter underflows execution of that instruction is terminated. A carry inhibit feature allows the counter to wrap around to a full count for fields which are more than 256 bytes long. Execution is passed to the instruction at the specified next address, unless a branch condition is specified in the instruction (e.g., ECC error or successful data comparison). In that case, execution passes to the address specified in the SEQBR register. Sequencer operation may also be conditionally stopped. The sequencer will always stop if execution passes to address 1FH, which is outside of the 28 word instruction control store.

The control field of the sequencer instruction is used to specify the state of RG and WG, to move data to the stack and to select data transfer or data comparison operations. The count field sets the duration of each instruction in byte times and is also used to select the type of data written, such as address marks or ECC bytes.

| SEQ                  | SEQUENCER BRANCH ADDRESS |                                                                                                                                                                                                                                    |  |  |
|----------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT                  | NAME                     | DESCRIPTION                                                                                                                                                                                                                        |  |  |
| 0-4                  | BRADR0<br>- BRADR4       | BRANCH ADDRESS BITS - When a sequencer instruction with a branch condition is finished (i.e., the specified number of byte times have elapsed) and the specified condition did occur, execution will resume at this 5 bit address. |  |  |
| 5-7                  | 5-7 unused               |                                                                                                                                                                                                                                    |  |  |
| Reset State: Unknown |                          |                                                                                                                                                                                                                                    |  |  |

| SEQUENCER NEXT ADDRESS |                          |                                                                                                                                                                                                                                  |  |
|------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT                    | NAME                     | DESCRIPTION                                                                                                                                                                                                                      |  |
| 0-4                    | NADR0<br>- NADR4         | NEXT ADDRESS BITS- This reflects the 5 bit next address field of the sequencer instruction currently being executed. After the specified byte count, execution will proceed at this address provided no branch conditions occur. |  |
| 5-7                    | 5-7 Internal test points |                                                                                                                                                                                                                                  |  |
| Reset State: Unknown   |                          |                                                                                                                                                                                                                                  |  |

## SEQUENCER STATUS AND CONTROL REGISTERS (continued)

## SEQADDR 79H Write only

| SEQUENCER START ADDRESS |                    |                                                                                                                                                                                                                                                               |  |  |  |
|-------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT                     | NAME               | DESCRIPTION                                                                                                                                                                                                                                                   |  |  |  |
| 0-4                     | STADR0<br>- STADR4 | SEQUENCER START ADDRESS BITS - If the sequencer is currently halted, writing this register with an address in the range 00H to 1BH will cause sequencer execution to commence at that address. If this register is written with 1FH, the sequencer will halt. |  |  |  |
| 5-7                     | 5-7 unused         |                                                                                                                                                                                                                                                               |  |  |  |
| Reset State: 00H        |                    |                                                                                                                                                                                                                                                               |  |  |  |

# SEQSTAT 79H Read only

| SEQ              | SEQUENCER STATUS |                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT              | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 0                | COMPEQ           | COMPARE EQUAL - When a sequencer instruction enables the comparison<br>operation, this bit reflects the result of all the byte comparisons performed (i.e., if<br>it is set then all bytes compared so far have been equal.) If RG is enabled, the<br>comparisons occur between the instruction's data field and the data bytes being<br>read (or buffer memory if the SEARCHOP bit in OPCON is true as well). |  |  |
| 1                | COMPLO           | COMPARE LOW - Similar to COMPEQ, except that it indicates that in all<br>comparisons the data field was smaller than the compared byte.                                                                                                                                                                                                                                                                        |  |  |
| 2                | ECCERR           | ECC ERROR - This bit is set during RG active, upon reading the last ECC bit, if there was an error in the data read. The error syndrome will be stored in the ECC registers.                                                                                                                                                                                                                                   |  |  |
| 3                | not used         |                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 4                | STOPPED          | SEQUENCER STOPPED - This bit is set when the sequencer is stopped and its instruction address is 1FH.                                                                                                                                                                                                                                                                                                          |  |  |
| 5                | BRACTIVE         | BRANCH ACTIVE - This is set when the branch condition specified in the current instruction has been satisfied. This means that the next address used will be taken from the SEQBR register. This bit is reset when the microprocessor reads this register.                                                                                                                                                     |  |  |
| 6                | DATATRANS        | DATA TRANSFER - This bit is set when the current sequencer instruction is causing data to be transferred between the buffer memory and the peripheral device. This distinguishes the activity from a search or verification operation.                                                                                                                                                                         |  |  |
| 7                | AMACTIVE         | ADDRESS MARK ACTIVE - This bit is set when the controller reads or writes an<br>address mark or sync byte. It is reset after the ECC bytes are read or written, or<br>when the sequencer is halted.                                                                                                                                                                                                            |  |  |
| Reset State: 00H |                  |                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

#### SEQUENCER INSTRUCTION REGISTERS

The 4 fields of 8 bits comprising a single sequencer instruction are detailed below. They are presented as arrays of 28 bytes each, corresponding to the 28 instructions at sequencer addresses 0 to 1BH.

| SEQADRF(n) | 80H-9BH | Read/Write |
|------------|---------|------------|
|------------|---------|------------|

| SEQUENCER ADDRESS FIELD ARRAY |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |  |  |
|-------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|
| BIT                           | NAME                                                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |  |  |
| 0-4                           | NEXT0-NEXT4                                                   | NEXT ADDRESS FIELD - This 5 bit field specifies the address of the next instruction to be executed when the current instruction has continued for the specified number of bytes.                                                                                                                                                                                                                                                                                                                                                          |                                                        |  |  |
| 5-7                           | BRCON0<br>-BRCON2                                             | BRANCH CONTROL FIELD - This 3 bit field specifies the branch condition<br>for the current instruction. When a branch condition is satisfied, execution of the<br>current instruction is not curtailed. It continues to execute for the full byte count<br>specifed, and then the sequencer proceeds with execution of the address specified<br>in SEQBR. The branch condition used depends on the state of RG and data type<br>field (see SEQTYPF). If RG is true and ECC bytes are being read, the following<br>branch conditions apply: |                                                        |  |  |
|                               |                                                               | BRCON2/1/0=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 000 No branch                                          |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 001 Stop on ECC error                                  |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 010 Stop on comparison error                           |  |  |
| λ.                            |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 011 Stop on ECC or comparison error                    |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100 Branch on good ECC and comparison                  |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 101 Branch on ECC error                                |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 110 Branch on comparison error                         |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 111 Branch on ECC or comparison error                  |  |  |
|                               |                                                               | Otherwise, the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | pranch conditions are:                                 |  |  |
|                               |                                                               | BRCON2/1/0=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 000 No branch                                          |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 001 Stop if INPUT pin active                           |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 010 Stop if INDEX or SECTOR pin active (see SECTBR bit |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | of register ECCCON).                                   |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 011 Stop if comparison error                           |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100 Branch on carry (from byte counter).               |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 101 Branch on ECC error                                |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 110 Branch if INDEX or SECTOR pin active (see SECTBR   |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | bit of register ECCCON).                               |  |  |
|                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 111 Branch on comparison error                         |  |  |
| Reset                         | Reset State: The contents of the sequencer RAM are unchanged. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |  |  |

## SEQUENCER INSTRUCTION REGISTERS (continued)

## SEQCONF(n) A0H-BBH Read/Write

| SEQUENCER CONTROL FIELD ARRAY                                 |         |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|---------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT                                                           | NAME    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 0                                                             | DATEN   | DATA TRANSFER ENABLE - When this bit is set, the SSI 32C452 will generate CLKB requests to transfer data bytes to or from buffer memory, depending on whether WG or RG is active.                                                                                                                                                                                                                       |  |  |
| 1                                                             | COMPEN  | COMPARE ENABLE - When this bit is set and RG is active, read data bytes from<br>the peripheral will be compared with the instruction data field (SEARCHOP reset<br>in the OPCON register) or the buffer memory data (SEARCHOP set). The results<br>of the comparisons are OR'ed together for the duration of the instruction and can<br>be used for a branch condition or tested by the microprocessor. |  |  |
| 2                                                             | OUTPIN  | OUPUT PIN CONTROL - This bit appears on the OUTPUT pin and may be used to synchronize external circuitry to the sequencer.                                                                                                                                                                                                                                                                              |  |  |
| 3                                                             | NRZINH  | NRZ DATA INHIBIT - When RG is active and this bit is set, the NRZ data input will be ignored. This is useful while external data recovery circuits start up.                                                                                                                                                                                                                                            |  |  |
| 4                                                             | STACKEN | STACK WRITE ENABLE - While this bit is set, bytes of NRZ data are pushed onto the recirculating stack.                                                                                                                                                                                                                                                                                                  |  |  |
| 5                                                             | RESWG   | RESET WRITE GATE - This bit causes the WG line to go inactive 4 bit times after the current instruction is finished (byte counter reaches 0).                                                                                                                                                                                                                                                           |  |  |
| 6                                                             | SETRG   | SET READ GATE - Provided WG is inactive, this bit sets RG, which will remain active until the ECC information is read or the sequencer is halted.                                                                                                                                                                                                                                                       |  |  |
| 7                                                             | SETWG   | SET WRITE GATE - When this bit is set and an instruction executed, the WG line will be activated after a delay of 4 bit times. WG will remain active until cleared by the RESWG bit or the sequencer is halted. WG will not be activated if RG is already active.                                                                                                                                       |  |  |
| Reset State: The contents of the sequencer RAM are unchanged. |         |                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

## SEQTYPF(n) C0H-DBH Read/Write

| SEQUENCER DATA TYPE FIELD ARRAY |           |                                                                                                                                                                                                                                                                                                                                                                                            |  |
|---------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT                             | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0-4                             | CNT0-CNT4 | COUNT FIELD - The current sequencer instruction is executed for the number of byte times specified by the count field. If the DATEN bit is set, the count is specified as an 8 bit quantity (CNT0-CNT7). If DATEN is reset, the count is specified as a 5 bit quantity (CNT0-CNT4), and the upper three bits of this instruction field are interpreted as data type bits, described below. |  |

#### SEQUENCER INSTRUCTION REGISTERS (continued)

| BIT                                                                                                                                                                                                                                                                                                               | NAME                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                 |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5                                                                                                                                                                                                                                                                                                                 | CNT5/DTYP0          | COUNT BIT 5 OR DATA TYPE 0 - When this bit is interpreted as a data type bit, it is used to initialize the bit ring with a single 1. This will occur at the next $\overline{CLKA}$ cycle. This starts $\overline{CLKB}$ so that write data bytes will be fetched from buffer memory. The bit ring will be cleared after the ECC is written. |  |
| 6                                                                                                                                                                                                                                                                                                                 | CNT6/DTYP1          | COUNT BIT 6 OR DATA TYPE BIT 1 - When this bit is interpreted as a data type bit, it indicates that ECC information is being read or written.                                                                                                                                                                                               |  |
| 7                                                                                                                                                                                                                                                                                                                 | CNT7/DTYP2          | COUNT BIT 7 OR DATA TYPE BIT 2 - When this bit is being interpreted as a data type bit it indicates that an address mark is being written.                                                                                                                                                                                                  |  |
| Note: When DATEN is reset, and CNT5/DTYP0, CNT6/DTYP1 and CNT7/DTYP2 are being interpreted as data type select bits, the upper 3 bits of the byte counter are forced to 0 regardless of the settings of the data type bits. When all 3 data type bits are 0, the data field is interpreted as normal binary data. |                     |                                                                                                                                                                                                                                                                                                                                             |  |
| Rese                                                                                                                                                                                                                                                                                                              | t State: The conten | ts of the sequencer RAM are unchanged                                                                                                                                                                                                                                                                                                       |  |

#### SEQDATF E0H-FBH Read/Write

| SEQUENCER DATA FIELD ARRAY                                    |           |                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                                                           | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
| 0-7                                                           | DAT0-DAT7 | DATA FIELD - When RG is active, the byte in this field is used for comparison operations. If WG is active, DATATRANS is set and TRANSINH (Transfer Inhibit bit in OPCON register) is set, the write data will come from this field. This allows the sequencer to generate the necessary overhead bytes while writing a sector. |
| Reset State: The contents of the sequencer RAM are unchanged. |           |                                                                                                                                                                                                                                                                                                                                |

#### **DISK DRIVE INTERFACE REGISTERS**

The disk drive interface registers provide control and status for the interface of the SSI 32C452 to the disk drive (peripheral device), and for data transfer to the buffer or host.

| OPC | ON 7A        | Read/Write                                                                                                                                                                                                                                                           |
|-----|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPE | RATION CONTR | DL WORD                                                                                                                                                                                                                                                              |
| BIT | NAME         | DESCRIPTION                                                                                                                                                                                                                                                          |
| 0   | INDEXP       | INDEX PULSE DETECTED - This bit is set when an index pulse is encountered<br>and reset each time the register is read. The bit will be reset even if the INDEX pin<br>is true during the access.                                                                     |
| 1   | SECTORP      | SECTOR PULSE DETECTED - This bit is set when a sector pulse is encountered<br>and cleared each time the register is read. The bit will be cleared even if the<br>SECTOR pin is true during the read access. This bit is only used with hard-sectored<br>disk drives. |
|     |              |                                                                                                                                                                                                                                                                      |

## DISK DRIVE INTERFACE REGISTERS (continued)

| BIT  | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                        |  |
|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2    | NRZDAT           | NRZ DATA IN - This bit is set when a rising edge is detected on the NRZ pin and RG is active. It is reset when the register is read.                                                                                                                                                                                                                                               |  |
| 3    | SYNDET           | SERIAL DATA SYNCHRONIZATION DETECT - Indicates that the bit ring is synchronized on byte boundaries, following detection of an address mark.                                                                                                                                                                                                                                       |  |
| 4    | SEARCHOP         | SEARCH OPERATION - Setting this bit will cause comparisons to occur between the contents of the buffer memory and the read data bytes from the peripheral. If SEARCHOP is reset, then read data bytes will be compared to the sequencer instruction data field.                                                                                                                    |  |
| 5    | TRANSINH         | DATA TRANSFER INHIBIT - If WG is active and this bit is set, then the write data will come from the sequencer instruction data field instead of the buffer memory. If RG is active and this bit is set, then the read data bytes are used for comparisons only and are not written to buffer memory. Setting this bit will suppress CLKB so that no buffer memory transfers occur. |  |
| 6    | Unused           |                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 7    | CARRYINH         | SEQUENCER COUNTER CARRY INHIBIT - When this bit is set, the sequencer will not detect a carry (underflow) in its byte counter. This bit is reset when a carry occurs.                                                                                                                                                                                                              |  |
| Rese | t State: Unknown |                                                                                                                                                                                                                                                                                                                                                                                    |  |

WAMCON 7BH Read/Write

| WRIT | WRITE ADDRESS MARK CONTROL |                                                                                                                                                                                                                                                                                              |  |  |  |
|------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT  | NAME                       | DESCRIPTION                                                                                                                                                                                                                                                                                  |  |  |  |
| 0-7  | AM0-AM7                    | ADDRESS MARK BITS - When WG is active and the sequencer instruction specifies that an address mark is to be written (DATATRANS is reset, DTYP2 is set) the bits AM0-AM7 will be shifted out on the WAM/AMD pin. The pattern is delayed by two bit times to compensate for the encoder delay. |  |  |  |
| Rese | t State: Unknown           |                                                                                                                                                                                                                                                                                              |  |  |  |

# AMDCON 7CH Read/Write

| ADD  | RESS MARK DETE   | CT CONTROL                                                                                                                             |                                                                                                                |                                                                    |
|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| BIT  | NAME             | DESCRIPTION                                                                                                                            |                                                                                                                |                                                                    |
| 0-7  | AMD0-AMD7        | ADDRESS MARK DETECT CON<br>active, the NRZ data stream is co<br>synchronization is established wh<br>the comparison is determined in t | TROL - When RG and the $\overline{V}$ ompared to the contents o en a match occurs. The nul he CLKCON register. | VAM/AMD input are<br>f this register. Byte<br>mber of bits used in |
| Rese | t State: Unknown |                                                                                                                                        |                                                                                                                |                                                                    |

#### DISK DRIVE INTERFACE REGISTERS (continued)

CLKCON 7FH Write only CLOCK CONTROL BIT NAME DESCRIPTION 0-2 SYN0-SYN2 SYNC COMPARE CONTROL - These 3 bits determine which bits in register AMDCON are used when looking for the sync byte, as follows: SYN2/1/0 =000 Bit 7 used 001 Bits 7.6 used 010 Bits 7,6,5 used 011 Bits 7,6,5,4 used 100 Bits 7.6.5.4.3 used 101 Bits 7.6.5.4.3.2 used 110 Bits 7,6,5,4,3,2,1 used 111 All bits used CLKINH CLOCK INHIBIT - When this bit is set, CLKA and CLKB are forced to a high im-3 pedance state. 4 CLKF0 CLOCK FREQUENCY SELECT - This bit sets the relationship between CLKA and RD/REFCLK when data transfers are in progress. When it is set, CLKA will be 1/4 the RD/REFCLK frequency and when it is reset, CLKA will be 1/2 the RD/ **REFCLK** frequency. 5 Unused 6-7 CLKF1-CLKF2 CLOCK FREQUENCY SELECT - These bits determine the relationship between the frequency of CLKA and SYSCLK when no data transfers are in progress, as follows: CLKF2/CLKF1= 00 1/4 frequency 01 1/2 frequency 10 same frequency 11 illegal combination Reset State: Unknown

# STACK 7FH Read only

#### TOP OF STACK

This register provides the microprocessor read access to the top of the 8 byte stack. Each read operation causes the stack data to recirculate, with the top of the stack moving to the bottom. When the sequencer writes data to the stack, the byte on the bottom of the stack is lost.

0790 - rev.

#### **GENERAL PURPOSE INPUT/OUTPUT REGISTERS**

### GPIOCON 7DH Read/Write

| GEN  | GENERAL PURPOSE I/O CONTROL |                                                                                                                                                                  |  |  |
|------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT  | NAME                        | DESCRIPTION                                                                                                                                                      |  |  |
| 0-3  | GPDIR0<br>-GPDIR3           | GENERAL PURPOSE I/O LINE DIRECTION- These bits program the<br>direction of lines GPIO0 to GPIO3. The direction bits are set for outputs and reset<br>for inputs. |  |  |
| 4    | W6ESEL                      | W6E SELECT - If this bit is set along with GPDIR0, the GPIO0 pin becomes an active low output signal decoding a microprocessor write to location 6EH.            |  |  |
| 5    | R6ESEL                      | R6E SELECT - If this bit is set along with GPDIR1, the GPIO1 pin becomes an active low output signal decoding a microprocessor read from location 6EH.           |  |  |
| 6    | W6FSEL                      | W6F SELECT - If this bit is set along with GPDIR2, the GPIO2 pin becomes an active low output signal decoding a microprocessor write to location 6FH.            |  |  |
| 7    | R6FSEL                      | R6F SELECT - If this bit is set along with GPDIR3, the GPIO3 pin becomes an active low output signal decoding a microprocessor read from location 6FH.           |  |  |
| Rese | t State: Unknown            |                                                                                                                                                                  |  |  |

### GPIODAT 7EH Read/Write

| GENERAL PURPOSE I/O DATA |                 |                                                                                                                                                                            |  |
|--------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT                      | NAME            | DESCRIPTION                                                                                                                                                                |  |
| 0-3                      | GP0-GP3         | GENERAL PURPOSE I/O PIN STATUS - These bits represent the state or output data for the GPIO0 to GPIO3 pins, depending on the direction programmed in the GPIOCON register. |  |
| 4                        | INPUT           | INPUT PIN STATUS - This bit reflects the data on the INPUT pin.                                                                                                            |  |
| 5                        | OUT             | OUTPUT PIN STATUS - This bit reflects the data on the OUTPUT pin. The OUTPUT pin is actually written to by the sequencer.                                                  |  |
| 6-7                      | Unused          |                                                                                                                                                                            |  |
| Note:                    | The GPIOCON reg | gister must be initialized before GPIODAT is accessed.                                                                                                                     |  |
| Reset State: Unknown     |                 |                                                                                                                                                                            |  |

#### MICROPROCESSOR INTERFACE REGISTERS

DLR 4DH Read only

DATA LATCH REGISTER

When a microprocessor read from location 70H is detected, the data on the buffer memory bus (D0-D7) is latched by the SSI 32C452 into the DATA LATCH REGISTER. When the microprocessor accesses DLR this data is placed on the address/data bus (AD0-AD7).

#### SPECIAL ADDRESS DECODES 50H-51H Read/Write

Special decodes

Microprocessor accesses to these locations will cause the address/data bus (AD0-AD7) and the buffer data bus (D0-D7) to be bridged together internally (see external register description).

BUFACC 70H Read/Write

#### BUFFER ACCESS

Microprocessor accesses to this location cause the address/data bus (AD0-AD7) and the buffer data bus (D0-D7) to be bridged together internally. If a read cycle is performed, the data present will be latched into register DLR as well.

#### **TEST REGISTERS**

These registers may not be accessed while the sequencer is running.

| TEST0         | 49H            | Read only                                     |  |
|---------------|----------------|-----------------------------------------------|--|
| TEST REGIS    | STER 0         |                                               |  |
| Access to the | e Next Address | s field of the current sequencer instruction. |  |
|               |                |                                               |  |

TEST1 4AH Read only

TEST REGISTER 1

Access to the Control field of the current sequencer instruction.

#### TEST2 4BH Read only

**TEST REGISTER 2** 

Access to the Count/Data Type field of the current sequencer instruction.

## TEST3 4CH Read only

#### **TEST REGISTER 3**

Access to the Data field of the current sequencer instruction.

#### EXTERNAL REGISTERS (for reference only)

#### HOSTL 50H Read/Write

#### HOST BUS (LOWER BYTE)

External hardware may be used to connect the lower byte of the host bus to the buffer memory when this address is accessed.

#### HOSTH 51H Read/Write

#### HOST BUS (UPPER BYTE)

External hardware may be used to connect the upper byte of the host bus to the buffer memory when this address is accessed.

#### GPREG0 6EH Read/Write

#### GENERAL PURPOSE REGISTER 0

Systems which need extra I/O on the microprocessor data bus may take advantage of the strobes available on pins GPIO0 (write) and GPIO1 (read) to add an expansion port at this address.

#### GPREG1 6FH Read/Write

#### GENERAL PURPOSE REGISTER 1

Systems which need extra I/O on the microprocessor data bus may take advantage of the strobes available on pins GPIO2 (write) and GPIO3 (read) to add an expansion port at this address.

# **ELECTRICAL SPECIFICATIONS**

## ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                 | RATING                | UNIT |
|-------------------------------------------|-----------------------|------|
| Ambient Temperature Under Bias            | 0 to 70               | °C   |
| Storage Temperature                       | -65 to 150            | °C   |
| Voltage On Any Pin With Respect To Ground | GND -0.5 or VCC + 0.5 | v    |
| Power Supply Voltage                      | 7.0                   | V    |
| Max Current Injection                     | 25                    | mA   |

NOTE: Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                   | CONDITIONS | MIN  | NOM | МАХ  | UNIT |
|-----------------------------|------------|------|-----|------|------|
| VCC Supply Voltage          |            | 4.75 |     | 5.25 | v    |
| TA Operating Free Air Temp. |            | 0    |     | 70   | °C   |
| Input Low Voltage           |            | 0    |     | 0.4  | v    |
| Input High Voltage          |            | 2.4  |     | VCC  | V    |

## **D. C. CHARACTERISTICS**

TA = 0°C to 70°C, VCC = 5V  $\pm$  5%, unless otherwise specified.

| PARA  | METER                  | CONDITIONS               | MIN                                        | NOM | MAX      | UNIT |
|-------|------------------------|--------------------------|--------------------------------------------|-----|----------|------|
| VIL   | Input Low Voltage      |                          | -0.5                                       |     | 0.8      | V    |
| VIH   | Input High Voltage     |                          | 2.0                                        |     | VCC + .5 | v    |
| VOL   | Output Low Voltage     | IOL = 4 mA for RG and WG |                                            |     | 0.45     | v    |
|       |                        | IOL = 2 mA all others    |                                            |     |          |      |
| VOH   | Output High Voltage    | IOH = 400 mA             |                                            |     | 2.4      | v    |
| ICCS  | Supply Current Standby | Inputs at GND or VCC     |                                            |     | 25       | mA   |
| ICC   | Supply Current         |                          |                                            |     | 85       | mA   |
| Power | Dissipation            |                          | and an |     | 500      | mW   |
## D. C. CHARACTERISTICS (continued)

| PARAMETER |                    | CONDITIONS         | MIN | NOM | МАХ | UNIT |
|-----------|--------------------|--------------------|-----|-----|-----|------|
| IL        | Input Leakage      | 0V < Vin < VCC     | -10 |     | 10  | μA   |
| IOL       | Output Leakage     | 0.45V < Vout < VCC | -10 |     | 10  | μΑ   |
| Cin       | Input Capacitance  |                    |     |     | 10  | pF   |
| Cout      | Output Capacitance |                    |     |     | 10  | pF   |

# **A. C. TIMING CHARACTERISTICS**

TA = 0°C to 70°C, VCC =  $5v \pm 5\%$ , unless otherwise specified. Load conditions for all pins - 30pF. Timing measurements are made at 50% of rising or falling edge. Note:  $\downarrow$  indicates falling edge;  $\uparrow$  indicates rising edge.

## MICROPROCESSOR INTERFACE TIMING (See Figure 3)

| PARA | METER                                                                       | CONDITIONS         | MIN | NOM | МАХ | UNIT |
|------|-----------------------------------------------------------------------------|--------------------|-----|-----|-----|------|
| s    | SYSCLK Period                                                               |                    | 50  |     |     | ns   |
| S/2  | SYSCLK Assert to De-assert                                                  |                    | 18  |     |     | ns   |
| S/2  | SYSCLK Rise and fall                                                        | Sr = Sf, S = 60 ns |     |     | 5   | ns   |
| Та   | ALE Width                                                                   |                    | 45  |     |     | ns   |
| Taw  | ALE ↓ to WR ↓                                                               |                    | 25  |     |     | ns   |
| Tar  | ALE ↓ to RD ↓                                                               |                    | 25  |     |     | ns   |
| Tw   | WR Width                                                                    |                    | 200 |     |     | ns   |
| Tr   | RD Width                                                                    |                    | 200 |     |     | ns   |
| As   | AD0 - AD7 in Valid to ALE $\downarrow$                                      |                    | 7.5 |     |     | ns   |
| Ah   | ALE↓ to AD0 - AD7 in Invalid                                                |                    | 20  |     |     | ns   |
| Cs   | CS ↑ to ALE ↓                                                               |                    | 7.5 |     |     | ns   |
| Ch   | $\overline{RD}$ $\uparrow$ or $\overline{WR}$ $\uparrow$ to CS $\downarrow$ |                    | 0   |     |     | ns   |
| Wds  | AD0 - AD7 in Valid to $\overline{\text{WR}}$ 1                              |                    | 70  |     |     | ns   |
| Wdh  | WR ↑ to AD0 - AD7 in Invalid                                                |                    | 10  |     |     | ns   |
| Tda  | $\overline{RD} \downarrow$ to AD0 - AD7 out Valid                           |                    |     |     | 145 | ns   |
| Tdh  | RD ↑ to AD0 - AD7 out Invalid                                               |                    |     |     | 50  | ns   |





7-45

# A. C. TIMING CHARACTERISTICS (continued)

# PERIPHERAL DEVICE INTERFACE TIMING (See Figure 4)

| PARA | METER                                    | CONDITIONS  | MIN | NOM | МАХ | UNIT |
|------|------------------------------------------|-------------|-----|-----|-----|------|
| Т    | RD/REFCLK Period                         |             | 50  |     |     | ns   |
| T/2  | RD/REFCLK Assert to De-assert            |             | 18  |     |     | ns   |
| Tr   | RD/REFCLK Rise Time                      | T = 62.5 ns |     |     | 5   | ns   |
| Tf   | RD/REFCLK Fall Time                      | T = 62.5 ns |     |     | 5   | ns   |
| Ds   | NRZ in Valid to RD/REFCLK ↑              | Set-up time | 10  |     |     | ns   |
| Dh   | RD/REFCLK ↑ to NRZ in Invalid            | Hold time   | 7   |     |     | ns   |
| As   | AMD ↓ to RD/REFCLK ↑                     | Set-up time | 10  |     |     | ns   |
| Dv   | RD/REFCLK ↑ to NRZ out                   |             | 10  |     | 40  | ns   |
| Wv   | RD/REFCLK $\uparrow$ to WAM $\downarrow$ |             | 10  |     | 40  | ns   |
| Wvr  | RD/REFCLK ↑ to WAM ↑                     |             | 10  |     | 40  | ns   |

# BUFFER INTERFACE TIMING (See Figure 5)

| PARA | METER                                                  | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------|--------------------------------------------------------|------------|-----|-----|-----|------|
| Т    | CLKA Period                                            |            | 100 |     |     | ns   |
| T/2  | CLKA Assert to De-assert                               |            | 40  |     |     | ns   |
| Tba  | CLKB↓ to CLKA↓                                         |            | 40  |     |     | ns   |
| Tab  | CLKA ↓ to CLKB ↑                                       |            | 40  |     |     | ns   |
| Dov  | CLKA ↑ to D0 - D7 out Valid                            |            | 0   |     | 50  | ns   |
| Doh  | CLKA ↑ to D0 - D7 out Invalid                          |            | 0   |     | 50  | ns   |
| Dis  | D0 - D7 in Valid to $\overline{\text{CLKA}}\downarrow$ |            | 25  |     |     | ns   |
| Dih  | $\overline{CLKA} \downarrow$ to D0 - D7 in Invalid     |            | 10  |     |     | ns   |



FIGURE 4: Peripheral Device Interface Timing



## FIGURE 5: Buffer Interface Timing

# A. C. TIMING CHARACTERISTICS (continued)

# EXTERNAL REGISTER TIMING (See Figure 6)

| PARA | METER                                                   | CONDITIONS                        | MIN | NOM | МАХ | UNIT |
|------|---------------------------------------------------------|-----------------------------------|-----|-----|-----|------|
| Tda  | D0 - D7 in Valid to<br>AD0 - AD7 out Valid              |                                   |     |     | 55  | ns   |
| Tra  | $\overline{\text{RD}}\downarrow$ to AD0 -AD7 out Valid  | D0-D7 <u>setup</u><br>before RD ↓ |     |     | 85  | ns   |
| Trh  | RD ↑ to AD0 - AD7 out Invalid                           |                                   |     |     | 50  | ns   |
| Tad  | AD0 - AD7 in Valid<br>to D0 - D7 out Valid              |                                   |     |     | 59  | ns   |
| Twd  | $\overline{\mathrm{WR}}\downarrow$ to D0 - D7 out Valid | AD0-AD7 setup<br>before WR ↓      |     |     | 60  | ns   |
| Twh  | WR ↑ to D0 - D7 out Invalid                             |                                   | 45  |     |     | ns   |

# ADDRESS DECODE 6E AND 6F TIMING (See Figure 7)

| PARA | METER                                                               | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------|---------------------------------------------------------------------|------------|-----|-----|-----|------|
| Tdf  | $\overline{RD}$ or $\overline{WR}\downarrow$ to Strobe $\downarrow$ |            |     |     | 40  | ns   |
| Tdr  | RD or WR ↑ to Strobe ↑                                              |            |     | N.  | 40  | ns   |



FIGURE 6: External Register Timing



FIGURE 7: Address Decode 6E and 6F Timing

## **APPLICATIONS INFORMATION**

#### SEQUENCER PROGRAMMING EXAMPLES

This section describes how specific controller functions are implemented with the SSI 32C452. Sequencer programming examples for the specific case of an ST-506 Winchester disk drive are given. For convenience, all the code samples start at sequencer address 00H. In an actual implementation, the sequencer intructions would be distributed throughout the sequencer RAM, with common portions reused, so that the code for all operations would be resident simultaneously. All example values are hex quantities.

#### SECTOR ID

There are two types of Sector ID operation. In the first, the Sector ID field is read and saved by the controller for examination by the microprocessor. The 8 byte internal stack is used for this type of operation and read data is pushed to the stack under the control of the sequencer. In the second, the sector ID field is compared to a desired value in preparation for some other operation, such as sector read or sector write. In this case, the ID field parameters are compared to the data field of the controller instructions. A sequencer branch instruction is used to test for a positive field ID comparison and no ECC error before the rest of the operation proceeds. The microprocessor must program the SEQBR register with the address of the code for the following operation.

The controller establishes byte synchronism by searching for an address mark after RG is asserted. The data pattern of the address mark is specified in the AMDCON register and the number of bits actually used in the pattern is selected by the bits SYN2/1/0.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |                | ; | ST-506 Sector Identification example. Assumes AMDCON=A1H, SYN2/1/<br>0=7    |
|----|----------------|---|-----------------------------------------------------------------------------|
| 00 | 60 00 00 00    | ; | Loop here until Index Pulse (SEQBR=01H)                                     |
| 01 | 02 40 00 00    | ; | Turn on RG                                                                  |
| 02 | 03 02 80 A1    | ; | Look for address mark ( A1H in ST-506 format)COMPEN=1DTYP2=1                |
|    |                |   | (Address Mark - Data Separator will detect deliberate coding violations and |
|    |                |   | assert WAM/AMD pin).                                                        |
| 03 | 04 02 00 FE    | ; | Look for 2nd byte of address mark (FEH - written as normal data - no coding |
|    |                |   | violations) COMPEN=1                                                        |
| 05 | 06 12 00 NCYL  | ; | Compare cylinder number (NCYL) and save too.COMPEN=1, STACKEN=1             |
| 06 | 07 12 00 NHEAD | ; | Compare head number (NHEAD) and save too.COMPEN=1, STACKEN=1                |
| 07 | 08 12 00 NSECT | ; | Compare sector number (NSECT) and save too.COMPEN=1, STACKEN=1              |
| 08 | 89 10 41 00    | ; | Check ID field ECC and save ECC bytes.Branch to read or write operation     |
|    |                |   | if positive comparison on field ID and if ECC was good (SECTBR indicates    |
|    |                |   | condition for desired sector operation).DTYP1=1 (ECC byte),                 |
|    |                |   | STACKEN=1COUNT=1                                                            |
| 0A |                | ; | Here if sector ID did not match target. Actual ID field and ECC bytes are   |
|    |                |   | available on the stack for microprocessor check.                            |

### SECTOR READ

Once the sector ID field has been verified, the data field may be read. Detection of the address mark for the data portion of the sector proceeds as for ID field address mark, and causes the serializer/deserializer to be correctly synchronized with the incoming data bytes. At the end of a sector read, the microprocessor may check the ECC result to determine if a reread or error correction computation is required.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |             | ; ST-506 Sector Read example assumes that sector ID field verification has<br>been performed. |
|----|-------------|-----------------------------------------------------------------------------------------------|
| 00 | 01 40 00 00 | ; Turn on RG                                                                                  |
| 01 | 02 02 A0 A1 | ; Look for data field Address Mark (A1H)COMPEN=1DTYP2=1 (AM byte),                            |
|    |             | DTYP0=1, enable CLKB when synchronization occurs.                                             |
| 02 | E3 02 00 F8 | ; Check second byte of AM. Must be F8H for ST-506 data field. Branch if AM                    |
|    |             | bytes bad.COMPEN=1                                                                            |
| 03 | 04 01 FF 00 | ; Transfer 256 data bytes DATEN=1COUNT=FFH                                                    |
| 04 | A5 00 41 00 | ; Read ECC bytes, branch on error DTYP1=1 (ECC)COUNT=1                                        |
| 05 |             | ; Here if read was error free.                                                                |

#### SECTOR WRITE

Sector writes proceed in a similar fashion to reads. Once the sector ID field has been verified, the sequencer writes a short gap (the 'write splice') and then the sector data, followed by ECC bytes and another gap.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |    |    |    |    | ; | ST-506 Sector Write exampleAssumes that sector ID field verification has been performed.                 |
|----|----|----|----|----|---|----------------------------------------------------------------------------------------------------------|
| 00 | 01 | 00 | 02 | 00 | ; | Skip 3 bytes                                                                                             |
| 01 | 02 | 80 | 0C | 00 | ; | Turn on WG and write 13 bytes of 00HCOUNT=0CHSETWG=1                                                     |
| 02 | 03 | 00 | A0 | A1 | ; | Write first data AM byte (A1H)DTYP2=1 (AM), DTYP0=1 (Start CLKB*)                                        |
| 03 | 04 | 00 | 00 | F8 | , | Write second data AM byte (F8H)DTYP2=0 since this byte is written as normal data (no coding violations). |
| 04 | 05 | 01 | FF | 00 | ; | Write 256 data bytes DATEN=1 (transfer enabled, data comes from buffer memory)COUNT=FFH                  |
| 05 | 06 | 00 | 41 | 00 | ; | Write 2 ECC bytes COUNT=1DTYP1=1 (ECC)                                                                   |
| 06 | 07 | 00 | 02 | 00 | ; | Write three bytes of 00HCOUNT=2                                                                          |
| 07 | 08 | 20 | 00 | 00 | ; | Turn WG off RESWG=1                                                                                      |
| 08 |    |    |    |    | ; | Here when sector write is finished                                                                       |

#### **OPERATIONAL INFORMATION**

Sector formatting is similar to sector writing, except that the sector ID field is written in addition to the data field. The data field is also written with a fixed value instead of data transferred from buffer memory. Examples of sequencer code to write specific data are given under sector write. When an entire track is to be written, the microprocessor may update ID field information in the sequencer RAM to reflect the next sector while the sequencer is writing the current data field. This allows an entire track to be formatted in one continuous write operation. Formatting begins after the sequencer detects an index pulse.

A data search operation can be implemented by a simple modification to the sequencer programming for sector read operations. When the COMPEN bit of the sequencer control field is enabled, incoming data will be compared to buffer data instead of being stored. This allows the sector to be searched for specific data. (The SEARCHOP bit in the OPCON register must also be set for searches).

Data verification can be performed during a sector read if the TRANSINH bit (data transfer inhibit) of OPCON is enabled, because no data will be written to the buffer. However, ECC checking will continue so that at the end of the sector, the ECC result can be verified.

The controller can support **extended sector sizes** of greater than 256 bytes. One simple way to achieve larger sector sizes is to use several sequencer data transfer instructions in a row. The size of the data block that results will be the sum of the counts for each transfer instruction. Large sectors may also be implemented with a single sequencer instruction by using

the CARRYINH bit in OPCON. Sequencer instructions terminate when the carry caused by an underflow of the byte counter is detected. When CARRYINH is set, this carry will not be recognized, so the counter (which is initially loaded with the value specified in each instruction's count field) will wrap around to a full count (FFH). The CARRYINH bit is cleared by an underflow, so that if it is not set again by the microprocessor, the sequencer instruction will terminate after an additional 256 bytes. This permits the sector length to be extended in multiples of 256 bytes.

**Multi-sector reads and writes** are accomplished in a similar manner to full track formatting. The sequencer is programmed as for a single sector operation. However, when the microprocessor detects that the DATA-TRANS bit in the SEQSTAT register is set (implying that a data transfer is in progress), it alters the ID field information in the sequencer's instruction RAM. When the data transfer for a particular sector is completed, the sequencer is looped back to the same sector ID routine. It will then start a new sector operation using the ID information just loaded by the microprocessor. This type of operation may proceed for an entire track.

## ECC IMPLEMENTATION

The ECC hardware may be used for error correction as well as checksum generation. An algorithm for locating and correcting read errors is described below. The algorithm assumes the use of a 32 bit ECC polynomial capable of correcting a single burst of up to 8 bit errors. Longer bursts or multiple bursts may be incorrectable.

- If an ECC error is detected (ECCERR is set in SEQSTAT) and error correction is needed (ie. multiple reads from the same sector have failed) the error syndrome must be read from the ECC shift register and reloaded in bit-reversed order, as follows:
  - 1.1 Set FEEDINH in ECCCON
  - 1.2 Read and save top 8 bits of shift register from ECC24
  - 1.3 Set ECCSHIFT in ECCCON 8 times
  - 1.4 Repeat 1.2 and 1.3 until all 4 bytes of the syndrome are RAM
  - 1.5 Copy each syndrome bit, starting with the least significant, to ECCIN and set ECCSHIFT after each copy. After 32 such operations the ECC shift register will contain the bit reversed polynomial.
- 2. The reverse ECC generator polynomial must be written to the ECC generator.

2.1 Configure the bit-reversed polynomial in the 4 feedback registers, POLY0, POLY8, POLY16 and POLY24. This step is not equivalent to bit reversing the feedback register contents, since the coefficients for x<sup>0</sup> and x<sup>32</sup> are fixed in hardware. The reverse polynomial is generated by subtracting the exponents from 32. The following is a numerical example to illustrate the programming of forward and reverse polynomials for the 32 bit computer-generated code:

forward:  $x^0+x^4+x^6+x^{13}+x^{15}+x^{22}+x^{26}+x^{30}+x^{32}$ ; reverse:  $x^{32}+x^{26}+x^{26}+x^{19}+x^{17}+x^{10}+x^6+x^2+x^0$ :

|        | Forward | Reverse |
|--------|---------|---------|
| POLY0  | 28H     | 22H     |
| POLY8  | 50H     | 02H     |
| POLY16 | 20H     | 05H     |
| POLY24 | 22H     | 0AH     |

- 2.2 Reset FEEDINH and ECCIN in the ECCCON register.
- The ECC shift register is operated until either the number of shifts exceeds the number of bits in the read block or the 24 least significant bits of the ECC register are zero.
  - 3.1 Compute block length in bits, including ECC and overhead bits.
  - 3.2 Initialize a shift counter to zero.
  - 3.3 Set ECCSHIFT to shift the ECC registers by one, and increment the shift counter.
  - 3.4 If the shift counter exceeds the block length, stop the computation as this means the errors are uncorrectable. Otherwise, if register ECC16 is non-zero, repeat step 3.3.
- 4. At this point, ECC24 contains the bit-reversed error pattern and the shift counter indicates its displacement from the end of the block. The pattern must be mirrored and aligned to byte boundaries so that the errors in the buffer storage may be corrected.
  - 4.1 Subtract 7 from the shift counter, to compensate for a hardware offset internal to the SSI 32C452.
  - 4.2 Subtract 32 from the shift counter. (This is the number of the ECC bits). If the result is less than zero then no further action is required, since the errors occurred in the ECC portion of the block.
  - 4.3 Read the contents of ECC24 into RAM and bitreverse this 8 bit quantity.

- 4.4 Form a 16 bit word with the reversed error pattern as its lower byte and zero as its upper byte.
- 4.5 If the lowest three bits of the shift counter are non-zero, left shift the 16 bit word and decrement the shift counter.
- 4.6 Repeat 4.5 until the shift counter's three least significant bits are zero.
- 4.7 Divide the shift counter by 8, to convert bits into bytes.
- 5. The position and nature of the errors are now known, so they may be corrected as follows:
  - 5.1 Exclusive OR the lower byte of the error word with the data byte whose offset from the end of the data block is given by the value of the shift counter.

5.2 Exclusive OR the upper byte of the error word with the data byte whose offset from the end of the data block is one more than the value of the shift counter.

The above procedure will correct a single burst of errors, provided that the degree of the error is within the capability of the chosen code. The code whose polynomial is illustrated above is capable of correcting a single burst of up to 8 error bits.

Since the error correction process is time consuming and ties up the ECC hardware, blocks with errors should be re-read to ensure that the errors observed are in fact hard errors.



### FIGURE 8: Partial Schematic for SCSI Implementation with Arbitration Support using Silicon Systems Microperipheral Devices



40-pin DIP

44-pin PLCC

## **ORDERING INFORMATION**

| PART DESCRIPTIO               | ORDER NO.   | PKG. MARK     |           |
|-------------------------------|-------------|---------------|-----------|
| SSI 32C452 Storage Controller | 40 Pin DIP  | SSI 32C452-CP | 32C452-CP |
|                               | 44 Pin PLCC | SSI 32C452-CH | 32C452-CH |

Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

silicon systems\*

#### July, 1990

## DESCRIPTION

The SSI 32C453 Dual Port Buffer Controller is a CMOS device that allows low speed RAM to be configured as a dual port circular FIFO buffer. It generates all the buffer memory addressing required and manages two ports: Port A, a synchronous peripheral device interface and Port B, an asynchronous host interface. The SSI 32C453 has arbitration logic to support the SCSI protocol, host DMA transfers and uninterruptible peripheral block transfers.

On-chip counters generate the addresses needed to access the external RAM. In extended addressing mode, 16 bits of address are multiplexed onto 8 lines and the necessary strobes are provided. Direct addressing mode may be used for 10 bit addresses (DIP package) or 14 bit addresses (PLCC package) without multiplexing.

The SSI 32C453 is intended for use in intelligent controllers and includes a set of configuration/status registers which are accessed through the microprocessor interface. It is optimized for 8 bit, multiplexed (Continued)

# FEATURES

- Dual port circular FIFO buffer controller
- SCSI bus arbitration control
- DMA handshake control
- Multiplexed mode buffer addressing up to 64 Kbytes
- Direct mode buffer addressing up to 1 Kbyte (DIP) or 16 Kbytes (PLCC)
- High speed CMOS device has 16 MHz microprocessor interface
- Compatible with SSI 32C452 Storage Controller
- Plug and software compatible with AIC-300 buffer controller
- Single 5V supply
- Available in 44-pin PLCC or 40-pin DIP package



## **DESCRIPTION** (Continued)

address/data bus processors such as the 8085 or 8051, and will also interface easily to most 8 bit microprocessors. The registers allow the designer to select buffer RAM sizes, manipulate the internal address pointers and sense impending overruns of the buffer.

The SSI 32C453 provides a cost-effective buffer memory and SCSI port control solution, and when used in conjunction with an 8 bit microprocessor and a peripheral controller device, such as the SSI 32C452, it forms the basis for an intelligent, high performance Winchester disk drive control system.

## FUNCTIONAL DESCRIPTION

The major functional elements and data paths of the SSI 32C453 are shown in the block diagram. Data transfers are requested through two ports, Port A and Port B. The direction of and number of bytes to be transferred are determined by the setting of the status and control register. All buffer memory transfers are synchronous with the CLK signal.

The **Port A interface** communicates with the peripheral device controller. The AREQ signal is monitored by the SSI 32C453 and when asserted begins the Port A data transfer. The SSI 32C453 then generates the necessary address and control signal to coordinate data transfer between buffer and peripheral device.

The **Port B interface** communicates with the host bus. It supports a two wire request/acknowledge protocol for transferring data asynchronously, and generates the necessary strobes, LO and BOE, for controlling and external latch and three-state drivers for host bus access.

Since peripheral data transfers occur synchronously and in blocks, Port A requests are alway honored over Port B requests. If the speed of the data transfer from the peripheral device allows, the SSI 32C453 has the capability to alternate Port A and Port B data transfers so that time is not lost waiting on the peripheral device.

The **buffer interface** generates buffer memory read and write cycles during data transfers and presents either the Port A or Port B address to the memory. Its memory address lines can be operated in one of two user selectable modes, supporting buffer sizes from 256 bytes to 64 Kbytes. In direct addressing mode, the buffer address is available on either 10 lines (A0-A9) or 14 lines (A0-A13), depending on the chosen buffer size. If larger buffer sizes are required, extended addressing mode supports up to 16 address lines multiplexed onto pins A0-A7. Two external 8 bit three-state latches must be provided to hold the upper 8 bits of the Port A and Port B addresses. The buffer interface provides the signals SDP and SHP for clocking the latches, and DOE and HOE for enabling the latch outputs at the appropriate times.

The address generator contains two 16 bit pointers, the read address pointer (RAP) and the write address pointer (WAP), which indicate where in the external buffer RAM data is to be read or written. During data transfers, these pointers are automatically incremented as the RAM is accessed. The pointers wrap around to 0 when the programmed buffer size is exceeded. To prevent host overruns of the buffer (caused by one of the pointers overtaking the other), the address generator includes a 16 bit stop pointer (SP). The microprocessor loads SP with the last address in buffer memory to be accessed during a host DMA transfer. When the port B address (RAP during an upload to the host or WAP during a download to the peripheral) reaches the value in SP, the DMA transfer is automatically suspended.

The SSI 32C453 includes the necessary logic to request a **SCSI arbitration** phase. When the microprocessor enables the SCSI logic, it will wait for a 'bus free' condition and then request arbitration. The microprocessor must generate the device address and determine whether the arbitration was favorable or not. Two output pins  $\overline{EI}$  and  $\overline{ET}$ , are provided to allow the SSI 32C453 to be identified as either a target or an initiator.

The **microprocessor interface** decodes microprocessor read and write requests and provides access to the appropriate status or control register location. Since both data and address information are carried on the bus lines AD0-AD7, the microprocessor signal ALE (address latch enable) is used to indicate the presence of a valid address on the bus.

The **status and control registers** contain operational status for, and control information from, the microprocessor. They include data transfer and port status and information such as transfer complete or current address. The control registers configure the SSI 32C453 with parameters such as buffer size, read and write pointers and stop pointer.

# **PIN DESCRIPTION**

# GENERAL

| NAME | DIP   | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                            |
|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vcc  | 40    | 1    |      | POWER SUPPLY +5 volts                                                                                                                                                                                                  |
| GND  | 20-21 | 22   |      | GROUND                                                                                                                                                                                                                 |
| RST  | 13    | 14   | 1    | RESET - Active low signal sets reset bit in RESCON and resets all other registers.                                                                                                                                     |
| CLK  | 15    | 16   | I    | MASTER CLOCK - All buffer memory transfers occur on a falling edge of $\overline{CLK}$ . There should be at least two $\overline{CLK}$ cycles per byte transferred to allow the host and peripheral to remain in step. |

## MICROPROCESSOR INTERFACE

| CS      | 1              | 2              | I   | CHIP SELECT- Active high signal enables device to respond to microprocessor read or write.                                                    |
|---------|----------------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| ALE     | 12             | 13             | I   | ADDRESS LATCH ENABLE - Falling edge latches register address from AD0-AD7 pins.                                                               |
| RD      | 16             | 18             | I   | READ STROBE - Active low signal causes the contents of the<br>addressed register to be placed on the address/databus if CS is also<br>active. |
| WR      | 17             | 19             | 1   | WRITE STROBE - Active low signal causes the data on the address/<br>data bus to be written to the addressed register if CS is also active.    |
| AD0-AD7 | 18-19<br>21-26 | 20-21<br>23-28 | 1/0 | ADDRESS/DATABUS - 8 bit bus which carries register address in-<br>formation and bi-directional data.                                          |

# **BUFFER MEMORY INTERFACE**

| A0-A7  | 2-9 | 3-10      | 0 | BUFFER ADDRESS BITS - In direct addressing mode, these are<br>buffer address bits 0 to 7. In extended addressing mode, these lines<br>are multiplexed between low and high order address bytes.                                                                                                 |
|--------|-----|-----------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A8/SHP | 10  | <b>11</b> | 0 | A8/PORT B (HOST) ADDRESS STROBE - In direct addressing mode, this pin is buffer address bit 8. In extended addressing mode, this pin is an address strobe whose rising edge is used to clock the contents of pins A0-7 into an external latch, for the upper address byte for Port B transfers. |

# **PIN DESCRIPTION** (Continued)

# BUFFER MEMORY INTERFACE (Continued)

| NAME    | DIP | PLCC  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                          |
|---------|-----|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A9/SDP  | 11  | 12    | 0    | A9/PORT A (DEVICE) ADDRESS STROBE - In direct addressing<br>mode, this pin is buffer address bit 9. In extended addressing<br>mode, this pin is an address strobe whose rising edge is used to clock<br>the contents of pins A0-7 into an external latch, containing the upper<br>address byte for Port A transfers. |
| A10-11  |     | 17,29 | 0    | Buffer address bits - They are valid in both addressing modes. (PLCC version only)                                                                                                                                                                                                                                   |
| A12/HOE |     | 30    | Ο    | A12/PORT B (HOST) ADDRESS ENABLE - In direct addressing<br>mode this pin is buffer address bit 12. In extended addressing mode<br>this pin is an active low signal used to enable an external three-state<br>latch which holds the upper address byte for Port B transfers. (PLCC<br>version only)                   |
| A13/DOE |     | 31    | 0    | A13/PORT A (DEVICE) ADDRESS ENABLE - In direct addressing<br>mode this pin is buffer address bit 13. In extended addressing mode<br>this pin is an active low signal used to enable an external three-state<br>latch which holds the upper address byte for Port A transfers. (PLCC<br>version only)                 |
| MS      | 27  | 32    | 0    | MEMORY SELECT - This active low output is used to enable the buffer RAM for read or write access.                                                                                                                                                                                                                    |
| WE      | 28  | 33    | 0    | WRITE ENABLE - This active low output enables a write to the buffer RAM, in conjunction with $\overline{MS}$ . If $\overline{MS}$ is active while $\overline{WE}$ is inactive, the buffer access will be a read operation.                                                                                           |

## PORT A INTERFACE

| AREQ                                                                                                            | 14         | 15         |        | PORT A REQUEST - This active low input is sampled on each falling           |
|-----------------------------------------------------------------------------------------------------------------|------------|------------|--------|-----------------------------------------------------------------------------|
| e a service de la composición de la com | al na sain |            | dan di | edge of CLK. If it is low, a Port A transfer will occur on the next falling |
|                                                                                                                 |            | the second |        | edge of CLK.                                                                |

## PORT B INTERFACE

| BIE | 35 | 40 | 0 | PORT B INPUT ENABLE - Active low signal used to enable output of<br>an external three-state driver which presents host bus data to the                      |
|-----|----|----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |    |    |   | or as a result of a Port B DMA transfer request (BREQ). Microprocessor control<br>sor control of this line permits direct host to microprocessor transfers. |

# **PIN DESCRIPTION** (Continued)

# PORT B INTERFACE (Continued)

| NAME | DIP | PLCC | TYPE                              | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |
|------|-----|------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOE  | 36  | 41   | 0                                 | PORT B OUTPUT ENABLE - Active low signal used to enable output<br>of an external three-state driver which holds buffer RAM output and<br>presents it to the host data bus. This line is asserted either under<br>microprocessor control or as a result of a Port B DMA transfer request<br>(BREQ). Microprocessor control of this line permits direct micropro-<br>cessor to host transfers. |
| LO   | 37  | 42   | 0                                 | PORT B OUTPUT LATCH - Active high signal controls an external<br>latch which holds buffer RAM output during Port B read operations.                                                                                                                                                                                                                                                          |
| BACK | 38  | 43   | l<br>The second second<br>Records | PORT B ACKNOWLEDGE - Active high input signal from the host<br>indicates that a Port B transfer request has been accepted and that the<br>host bus is available.                                                                                                                                                                                                                             |
| BREQ | 39  | 44   | 0                                 | PORT B REQUEST - Active high output that requests the host to accept a Port B data transfer.                                                                                                                                                                                                                                                                                                 |

## SCSI BUS ARBITRATION

| BSYOUT | 29 | 34 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BUSY OUT - Active high output that is set either by the microproces-<br>sor or the arbitration logic and indicates that the SSI 32C453 is<br>requesting control of the SCSI bus. |
|--------|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BSYIN  | 30 | 35 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BUSY IN - Active high input which indicates that another device has control of the bus.                                                                                          |
| SELOUT | 31 | 36 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SELECT OUT - Active high output under microprocessor control which is asserted when bus access is granted to the peripheral controller.                                          |
| SELIN  | 32 | 37 | no na serie de la composición | SELECT IN - Active high input which indicates that another device has been granted access to the bus.                                                                            |
| ET     | 33 | 38 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ENABLE TARGET MODE - Active low output which allows the<br>microprocessor to identify the peripheral controller as a SCSI Target<br>device.                                      |
| ĒI     | 34 | 39 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ENABLE INITIATOR MODE - Active low output which allows the microprocessor to identify the peripheral controller as a SCSI Initiator device.                                      |

## **REGISTER DESCRIPTION**

The microprocessor which controls the system has access to all the SSI 32C453 registers through its external memory address space. The SSI 32C453 and its companion device, the SSI 32C452 storage controller, are designed to occupy a single 256 byte page. The 8 bit page address is latched into the SSI 32C453 from pins AD0-AD7 on a falling edge of ALE and remains valid until the next ALE falling edge.

The external registers are described at the end of this section. They are not implemented in either the SSI 32C453 or SSI 32C452, and are assumed to be implemented in external hardware. They are included as an applications suggestion for a 'standard' peripheral controller design.

| REGISTER | ADDRESS | D7             | D6        | D5      | D4         | D3          | D2           | D1            | Do      | ACCESS |
|----------|---------|----------------|-----------|---------|------------|-------------|--------------|---------------|---------|--------|
| IFCON    | 52H     | BSYOUT         | SELOUT    | BSYIN   | SELIN      | BOE         | BIE          | unused        | ARB     | R/W    |
| DMACON   | 53H     | TARGET         | INIT      | DMADONE | ROP/WOP    | RDLATCH     | WRLATCH      | BACK          | unused  | R/W    |
| BUFSIZE  | 54H     |                |           |         | BUFFE      | R SIZE      |              |               |         | R/W    |
| AMODCON  | 55H     |                |           |         | rese       | rved        |              | e a la concel | AMOD    | w      |
| RESCON   | 59H     | 10             |           |         | unu        | ised        |              |               | RESET   | w      |
| RAPL     | 5AH     |                |           | RE      | AD ADDRES  | S POINTER ( | 0-7)         |               |         | R/W    |
| RAPH     | 5BH     |                |           | RE/     | AD ADDRESS | POINTER (8  | F1 <b>5)</b> |               |         | R/W    |
| WAPL     | 5CH     |                |           | WR      | ITE ADDRES | S POINTER ( | (0-7)        |               |         | R/W    |
| WAPH     | 5DH     | Sec. Sec. 1999 | 1999 - A. | WRI     | TE ADDRES  | S POINTER ( | B-15)        |               |         | R/W    |
| SPL      | 5EH     |                |           |         | STOP POI   | NTER (0-7)  |              |               |         | R/W    |
| SPH      | 5FH     |                |           |         | STOP POIN  | ITER (8-15) |              |               | <u></u> | R/W    |
|          |         |                |           |         |            |             |              | · · ·         |         |        |

### SSI 32C453 REGISTER BIT MAP

#### **INTERNAL REGISTER DESCRIPTION**

### IFCON 52H READ/WRITE

| INTEF | INTERFACE CONTROL WORD - Controls and monitors host bus interface and SCSI bus arbitration. |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BIT   | NAME                                                                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 0     | ARB                                                                                         | ARBITRATION - This bit controls the SCSI bus arbitration and returns its status. When it is set, the SSI 32C453 will look for a 'bus free' condition (both SELIN and BSYIN false) and then assert BSYOUT and BOE, so that the device address may be sent to the host. When ARB is reset, the arbitration activity ceases. When the ARB bit is read it indicates that a SCSI arbitration phase has been recognized if it is set, or not if it is reset. |  |  |  |  |
| 1     |                                                                                             | unused                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 2     | BIE                                                                                         | BUS INPUT ENABLE - While this bit is set, the $\overline{\text{BIE}}$ output pin will be asserted if the microprocessor reads locations 50H or 51H (see external registers), enabling an external driver to pass host data to the buffer memory. (Note that the $\overline{\text{BIE}}$ pin may also be asserted automatically during DMA operations).                                                                                                 |  |  |  |  |
| 3     | BOE                                                                                         | BUS OUTPUT ENABLE - While this bit is set, the BOE output pin will be asserted if the microprocessor writes locations 50H or 51H (see external registers), enabling an external three-state latch to drive buffer data onto the host data bus. (Note that the BOE pin may also be asserted automatically during DMA operations).                                                                                                                       |  |  |  |  |
| 4     | SELIN                                                                                       | SELECT IN - This bit reflects the status of the SELIN pin and is read only.                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 5     | BSYIN                                                                                       | BUSY IN - This bit reflects the status of the BSYIN pin and is read only.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 6     | SELOUT                                                                                      | SELECT OUT - This bit directly controls the SELOUT pin.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 7     | BSYOUT                                                                                      | BUSY OUT - This bit directly controls the BSYOUT pin.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Reset | State: IFCON:                                                                               | = 00H                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

#### INTERNAL REGISTER DESCRIPTION (Continued)

### DMACON 53H READ/WRITE

| DMA   | DMA CONTROL WORD - Used to initiate and control DMA transfers . |                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT   | NAME                                                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 0     | -<br>-                                                          | unused                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 1     | BACK                                                            | PORT B ACKNOWLEDGE - This read only bit reflects the status of the BACK pin, which is set when the host acknowledges a Port B DMA transfer request from the SSI 32C453.                                                                                                                                                                  |  |  |  |
| 2     | WRLATCH                                                         | WRITE LATCH - When this bit is set, a host bus to buffer RAM DMA transfer will be initiated. The transfer continues until the address pointer in WAPL/WAPH is equal to the stop value in SPL/SPH. The ROP/WOP bit in this register must be cleared. Until WRLATCH is reset, transfers will resume each time the stop pointer is changed. |  |  |  |
| 3     | RDLATCH                                                         | READ LATCH - When this bit is set, a buffer RAM to host bus DMA transfer will be initiated. The transfer continues until the address pointer in RAPL/RAPH is equal to the stop value in SPL/SPH. The ROP/WOP bit in this register must be set. Until RDLATCH is reset, transfers will resume each time the stop pointer is changed.      |  |  |  |
| 4     | ROP/WOP                                                         | READ/WRITE OPERATION SELECT - This bit determines the direction of DMA to<br>buffer transfer.                                                                                                                                                                                                                                            |  |  |  |
| 5     | DMADONE                                                         | DMA DONE - This read only bit is set when a DMA transfer is completed (read or write address pointer reaches stop pointer value) and both BREQ and BACK are inactive. It is cleared when the stop pointer is updated.                                                                                                                    |  |  |  |
| 6     | INIT                                                            | ENABLE INITIATOR MODE - The value written to this bit is inverted and presented on the $\overline{\text{EI}}$ output pin.                                                                                                                                                                                                                |  |  |  |
| 7     | TARGET                                                          | ENABLE TARGET MODE - The value written to this bit is inverted and presented on the $\overline{\text{ET}}$ output pin.                                                                                                                                                                                                                   |  |  |  |
| Reset | State: DMACC                                                    | DN=00H                                                                                                                                                                                                                                                                                                                                   |  |  |  |

### BUFSIZE 54 READ/WRITE

BUFFER SIZE CONTROL - Used to select buffer size ranging from 256 bytes to 64K bytes. This register contains an 8 bit unsigned value which sets the buffer size as follows:

### Buffer Size = 256.(BUFSIZE+1) bytes

In conjunction with the AMODCON register, this allows buffer sizes from 256 bytes to 64K bytes to be selected in 256 byte increments.

Reset State: BUFSIZE=00H

#### INTERNAL REGISTER DESCRIPTION (Continued)

## AMODCON 55H WRITE ONLY

ADDRESS MODE CONTROL - Used in direct addressing mode (non-multiplexed address lines) to select the number of active address lines (10 or 14).

| BIT | NAME | DESCRIPTION                                                                                                                                                                                                  |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | AMOD | ADDRESSING MODE - In direct addressing mode, this bit determines the number of address lines supported. If AMOD=1, then 14 lines are supported (A0-A13), and if cleared then 10 lines are supported (A0-A9). |
| 1-7 | -    | reserved                                                                                                                                                                                                     |

The AMOD bit and the value chosen for buffer size (BUFSIZE) together determine the addressing mode used, as follows:

|                                          |      |                                                                                                                                            |                                | Maximum     |  |  |  |  |
|------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|--|--|--|--|
|                                          | AMOD | BUFSIZE                                                                                                                                    | Addressing Mode                | Buffer Size |  |  |  |  |
|                                          | 0    | 0-3                                                                                                                                        | Direct                         | 1 Kb        |  |  |  |  |
|                                          |      |                                                                                                                                            | (10 lines)                     |             |  |  |  |  |
|                                          | 0    | 4-255                                                                                                                                      | Extended                       | 64 Kb       |  |  |  |  |
|                                          |      |                                                                                                                                            | (16 lines multiplexed)         |             |  |  |  |  |
|                                          | 1    | 0-63                                                                                                                                       | Direct                         | 16 Kb       |  |  |  |  |
|                                          |      |                                                                                                                                            | (14 lines - PLCC version only) |             |  |  |  |  |
|                                          | 1    | 64-255                                                                                                                                     | Extended                       | 64 Kb       |  |  |  |  |
| e en |      | se la serie de la serie<br>Reference de la serie de la | (16 lines multiplexed)         |             |  |  |  |  |
| Reset State: AMODCON=00H                 |      |                                                                                                                                            |                                |             |  |  |  |  |

#### **RESCON 59H WRITE ONLY**

| RESE  | RESET CONTROL - Used to return all device registers to a known condition. |                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| віт   | NAME                                                                      | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 0     | RESET                                                                     | RESET CONTROL - When this bit is set, all the registers are forced to their reset state.<br>It must be cleared by the microprocessor. It is set either by the microprocessor or by<br>hardware, when RST is asserted. When not set, a write to it will reset WAP, RAP and<br>SP. |  |  |  |  |  |
| 1-7   | 1-7 - unused                                                              |                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Reset | State: RESC                                                               | CON=01H                                                                                                                                                                                                                                                                          |  |  |  |  |  |

#### INTERNAL REGISTER DESCRIPTION (Continued)

#### RAPL 5AH READ/WRITE

READ ADDRESS POINTER (LOW BYTE) - Lower 8 bits of address where next data byte will be read from buffer memory during DMA operations. When ROP/WOP is set, peripheral data will be read from the buffer RAM at this address and transferred to the host data bus, following a Port B DMA request (BREQ). When ROP/WOP is reset, host data will be read from the buffer RAM at this address and transferred to the peripheral, following Port A transfer requests (AREQ).

### RAPH 5BH READ/WRITE

READ ADDRESS POINTER (HIGH BYTE) - Upper 8 bits of address where next data byte will be read from buffer memory.

#### WAPL 5CH READ/WRITE

WRITE ADDRESS POINTER (LOW BYTE) - Lower 8 bits of address where next data byte will be written to buffer memory. When ROP/WOP is set, peripheral data will be written to the buffer RAM at this address, following a Port A transfer request (AREQ). When ROP/WOP is reset, host data will be written to the buffer RAM at this address, following a Port B DMA transfer request (BREQ).

#### WAPH 5DH READ/WRITE

WRITE ADDRESS POINTER (HIGH BYTE) - Upper 8 bits of address where next data byte will be written to buffer memory.

## SPL 5EH READ/WRITE

STOP ADDRESS POINTER (LOW BYTE) - During DMA the stop pointer is compared to RAP, for a peripheral to host transfer (ROP/WOP is set), or WAP, for a host to peripheral transfer (ROP/WOP is reset). Whenever the two pointers are equal, DMA is halted. DMA only resumes when the stop pointer is changed. SPL contains the lower byte of the 16 bit address.

SPH 5FH READ/WRITE

STOP ADDRESS POINTER (HIGH BYTE) - Upper 8 bits of the stop pointer.

#### **EXTERNAL REGISTERS**

#### HOSTL 50H Read/Write

Special decode - Microprocessor reads from this location will cause the BIE signal to be asserted if the BIE bit in INTCON is set. The BIE signal causes an external three-state driver to present host data to the buffer RAM. Microprocessor writes to this location will cause LO and BOE to be asserted in succession, if the BOE bit in INTCON is set. This allows buffer data to be latched and driven onto the host data bus.

#### HOSTH 51H Read/Write

Special decode - Same function as for external register HOSTL (50H). In systems with 16 bit hosts, external hardware may be used to distinguish between accesses to locations 50H and 51H, allowing separate access to the lower and upper bytes of the host bus.

#### BUFACC 70H Read/Write

BUFFER ACCESS - Microprocessor accesses to this location cause  $\overline{\text{MS}}$  to be asserted. If the access is a write operation,  $\overline{\text{WE}}$  will be asserted as well. This is intended to allow the microprocessor access to the currently addressed buffer RAM location, without altering the pointer value.

# **ELECTRICAL SPECIFICATIONS**

## ABSOLUTE MAXIMUM RATINGS

|                                           | in the second | and the second |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| PARAMETER                                 | RATING                                                                                                          | UNIT                                                                                                             |
| Ambient Temperature Under Bias            | 0 to 70                                                                                                         | ٥C                                                                                                               |
| Storage Temperature                       | -65 to 150                                                                                                      | °C                                                                                                               |
| Voltage on any Pin with respect to Ground | -0.5 to 7                                                                                                       | V                                                                                                                |
| Power Dissipation                         | 0.475                                                                                                           | W                                                                                                                |
| Maximum Current Injection                 | ±20                                                                                                             | mA                                                                                                               |

Note: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **RECOMMENDED OPERATING CONDITIONS**

| PARAMETERS                         | CONDITIONS | MIN  | NOM | MAX  | UNIT |
|------------------------------------|------------|------|-----|------|------|
| VCC, Supply Voltage                |            | 4.75 |     | 5.25 | v    |
| TA, Operating Free Air Temperature |            | 0    |     | 70   | °C   |
| Input Low Voltage                  |            | 0    |     | 0.4  | v    |
| Input High Voltage                 |            | 2.4  |     | VCC  | v    |

## D.C. CHARACTERISTICS (TA = 0°C to 70° C, VCC = recommended range unless otherwise specified.)

| PARAMETERS |                     | CONDITIONS                                                                     | MIN  | NOM | MAX     | UNIT |
|------------|---------------------|--------------------------------------------------------------------------------|------|-----|---------|------|
| VIL        | Input Low Voltage   |                                                                                | -0.5 |     | 0.8     | V    |
| VIH        | Input High Voltage  |                                                                                | 2.0  |     | VCC+0.5 | v    |
| VOL        | Output Low Voltage  | IOL = 2 mA                                                                     |      |     | 0.4     | v    |
| VOH        | Output High Voltage | IOH = 400 μA                                                                   | 2.4  |     | 4, 2    | v    |
| ICC        | Supply Current      |                                                                                |      |     | 85      | mA   |
| IL         | Input Leakage       | 0V <vin<vcc< td=""><td>-10</td><td></td><td>10</td><td>μA</td></vin<vcc<>      | -10  |     | 10      | μA   |
| IOL        | Output Leakage      | 0.45V <vout<vcc< td=""><td>-10</td><td></td><td>10</td><td>μA</td></vout<vcc<> | -10  |     | 10      | μA   |
| CIN        | Input Capacitance   |                                                                                |      |     | 10      | pF   |
| COUT       | Output Capacitance  |                                                                                |      |     | 10      | pF   |

## **A. C. TIMING CHARACTERISTICS**

TA = 0°C to 70°C, VCC = recommended range unless otherwise specified. Load condition for all pins - 30 pF. Timing measurements are valid at 50% of rising or falling edge. NOTE:  $\downarrow$  indicates falling edge.  $\uparrow$  indicates rising edge.

| PARAMETERS |                                                                                                                                            | CONDITIONS       | MIN | NOM | МАХ | UNIT |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| T/2        | CLK half cycle                                                                                                                             |                  | 100 |     |     | ns   |
| Bs         | $\overline{AREQ} \downarrow$ to $\overline{CLK} \downarrow$ setup time                                                                     |                  | 30  |     |     | ns   |
| Bh         | $\overline{CLK}\downarrow$ to $\overline{AREQ}\uparrow$ hold time                                                                          |                  | 30  |     |     | ns   |
| Av         | $\frac{\overline{CLK} \downarrow \text{to Address stable}}{\operatorname{And HOE} / \overline{DOE} \downarrow}$                            |                  |     |     | 100 | ns   |
| ۳Mv        | CLK ↑ to MS ↓                                                                                                                              |                  |     |     | 40  | ns   |
| Mh         | $\overline{CLK} \downarrow to \overline{MS} \uparrow$                                                                                      |                  | 15  |     | 90  | ns   |
| Wv         | CLK ↑ to WE ↓                                                                                                                              | ,                |     |     | 40  | ns   |
| Wh         | CLK ↓ to WE ↑                                                                                                                              |                  |     |     | 36  | ns   |
| Ah         | $\frac{\overline{CLK} \downarrow \text{to Address stable and}}{\overline{HOE} / \overline{DOE} \uparrow \text{ hold time}}$                | Reading from RAM | 15  |     | 90  | ns   |
| Dwe        | $\frac{\text{WE} \uparrow}{\text{HOE}} \text{ to Address stable and} \\ \frac{\text{HOE}}{\text{HOE}} \uparrow \frac{1}{\text{hold time}}$ | Writing to RAM   | 10  |     | 60  | ns   |
| Sv         | CLK ↑ to SHP / SDP ↑                                                                                                                       |                  |     |     | 40  | ns   |
| Sh         | $\overline{CLK}\downarrow$ to SHP / SDP $\downarrow$                                                                                       |                  |     |     | 40  | ns   |
| Auh        | Address, HOE / DOE<br>stable to SHP/SDP ↑                                                                                                  |                  |     |     | 40  | ns   |

#### **PERIPHERAL DEVICE TO BUFFER INTERFACE TIMING** (see Figure 1)

NOTE: In the multiplexed addressing mode, the higher order byte of the address and the control signals are provided for the external latch(es) when RAPH and WAPH are initialized by the microprocessor. When transferring data, the counter will overflow to indicate a need to update the external latch(es). The SSI 32C453 will then provide the correct address and control signals to update the external latches. When this occurs a Port B cycle is stolen to update the latch. The Port A and Port B cycles then occur normally.

7



# FIGURE 1: Peripheral Device to Buffer Interface Timing

# BUFFER TO HOST INTERFACE TIMING (see Figure 2)

| PARAMETERS |                                                          | CONDITIONS | MIN | NOM | MAX | UNIT |
|------------|----------------------------------------------------------|------------|-----|-----|-----|------|
| Av         | $\overline{\text{CLK}}\downarrow$ to A0-A13 stable       |            |     |     | 100 | ns   |
| Dla        | LO $\downarrow$ to A0-A13 hold                           |            | 10  |     | 60  | ns   |
| Μv         | CLK ↑ to MS ↓                                            |            |     |     | 40  | ns   |
| Dlm        | LO $\downarrow$ to $\overline{MS}$ $\uparrow$            |            | 10  | 1   | 60  | ns   |
| Lv         | CLK ↑ to LO ↑                                            |            |     |     | 40  | ns   |
| Lh         | $\overline{\text{CLK}}\downarrow$ to LO $\downarrow$     |            |     |     | 36  | ns   |
| Βv         | $\overline{CLK}\downarrow$ to $\overline{BOE}\downarrow$ |            |     |     | 40  | ns   |
| Ba         | CLK ↑ to BREQ ↑                                          |            |     |     | 40  | ns   |
| Br         | BOE ↓ to BREQ ↑                                          |            | 70  |     |     | ns   |
| Ac         | BACK ↑ to CLK ↑ set up                                   |            | 40  |     |     | ns   |
| Ar         | BACK ↑ to BREQ ↓                                         |            |     |     | 40  | ns   |
| Acc        | BACK↓ to CLK↓                                            |            | 10  |     |     | ns   |



## FIGURE 2: Buffer to Host Interface Timing

7

HOOT TO DUELED INTEREADE THUNG IN

| PARAMETERS                                                                  |                          | CONDITIONS                                | MIN    | NOM  | MAX | UNIT |
|-----------------------------------------------------------------------------|--------------------------|-------------------------------------------|--------|------|-----|------|
| Bi                                                                          | CLK ↑ to BIE ↓           | An | 2<br>2 |      | 40  | ns   |
| Dwg                                                                         | WE ↑ to BREQ ↓           |                                           | 10     |      | 60  | ns   |
| Bs                                                                          | BACK ↑ to CLK ↑          |                                           | 40     |      | ·   | ns   |
| Av                                                                          | CLK ↓ to A0-A13 stable   |                                           |        |      | 100 | ns   |
| Dwa                                                                         | WE 1 to A0-A13 hold time |                                           | 10     |      | 60  | ns   |
| Mv                                                                          | CLK ↑ to MS ↓            |                                           |        | ·    | 40  | ns   |
| Mh                                                                          | CLK ↓ to MS ↑            |                                           |        |      | 40  | ns   |
| Wv                                                                          | CLK ↑ to WE ↓            |                                           |        |      | 40  | ns   |
| Wh                                                                          | CLK ↓ to WE ↑            |                                           |        |      | 36  | ns   |
| Ab                                                                          | BACK↓ to BREQ ↑          |                                           |        |      | 60  | ns   |
| Dwi                                                                         | WE↑ to BIE↑              |                                           | 10     | 1124 | 60  | ns   |
| , <b>Militaria and Anna Anna</b><br>Anna Anna Anna Anna Anna Anna Anna Anna |                          |                                           |        |      |     | -    |

- Element 0)



## FIGURE 3: Host to Buffer Interface

7

| PARAMETERS |                                                    | CONDITIONS                               | MIN | NOM | МАХ | UNIT |
|------------|----------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| Та         | ALE width                                          |                                          | 45  |     |     | ns   |
| Taw        | ALE $\downarrow$ to $\overline{WR} \downarrow$     |                                          | 25  |     |     | ns   |
| Tar        | ALE ↓ to RD ↓                                      |                                          | 25  |     |     | ns   |
| Tw         | WR width                                           |                                          | 200 |     |     | ns   |
| Tr         | RD width                                           |                                          | 200 |     |     | ns   |
| As         | AD0-AD7 set-up time                                | an a | 7.5 |     |     | ns   |
| Ah         | AD0-AD7 hold time                                  |                                          | 20  |     |     | ns   |
| Cs         | CS set-up time                                     |                                          | 7.5 |     |     | ns   |
| Ch         | CS hold time                                       |                                          | 0   |     |     | ns   |
| Wds        | Write data set-up time                             |                                          | 70  | 1   |     | ns   |
| Wdh        | Write data hold time                               |                                          | 10  |     |     | ns   |
| Rts        | $\overline{\text{RD}}\downarrow$ to AD0-AD7 active |                                          | 0   |     |     | ns   |
| Rda        | $\overline{\text{RD}}\downarrow$ to AD0-AD7 valid  |                                          |     |     | 145 | ns   |
| Rdh        | AD0-AD7 hold from RD ↑                             |                                          |     |     | 50  | ns   |

MICROPROCESSOR INTERFACE TIMING (see Figure 4)



#### FIGURE 4: Microprocessor Interface

# **REGISTER 70 TIMING** (see Figure 5)

| PARAMETERS                                                                                                   | CONDITIONS | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| Mcl $\overrightarrow{WR} \downarrow$ or $\overrightarrow{RD} \downarrow$ to $\overrightarrow{MS} \downarrow$ |            | 0   |     | 40  | ns   |
| Mch $\overline{WR} \uparrow \text{ or } \overline{RD} \uparrow \text{ to } \overline{MS} \uparrow$           |            | 0   |     | 40  | ns   |
| WwI $\overline{WR} \downarrow$ to $\overline{WE} \downarrow$                                                 | т.<br>Р    | 0   |     | 40  | ns   |
| Wwh WR ↑ to WE ↑                                                                                             |            | 0   |     | 40  | ns   |



FIGURE 5: Register 70 Timing

## SCSI ARBITRATION

The internal SSI 32C453 SCSI arbitration logic is shown in Figure 6. When the ARB bit in register IFCON is set, the SSI 32C453 is enabled to recognize SCSI "bus free" condition. When both the BSYIN and SELIN signals have been inactive for three CLK cycles this condition is held in a set/reset latch. After a further four CLK cycles, with BSYIN and SELIN remaining inactive ARB will be read as true. This indicates that a SCSI bus arbitration phase is underway. The ARB bit will be cleared if SELIN is active and the microprocessor asserts SELOUT, by setting the SELOUT bit in the IFCON register indicating that the arbitration was successful and the selection phase has begun. Figure 7 shows an overview of the SSI 32C453 SCSI interface timing for system considerations. An example of interfacing these signals to the SCSI bus is shown in Figure 12.



#### FIGURE 6: SSI 32C453 SCSI Arbitration Logic



### FIGURE 7: SSI 32C453 SCSI Arbitration Logic Timing

7-73

## **APPLICATIONS INFORMATION**

### EXTERNAL HARDWARE

As described previously, the SSI 32C453 provides a number of strobe outputs to control external interface hardware. Three different addressing configurations are illustrated in figures 8 to 11. Because of pin limitations, the DIP version of the SSI 32C453 does not provide either HOE or DOE. These signals may be recreated with an external D flip-flop as shown in Figure 11. In extended addressing mode, the external Port A and Port B address latches must be initialized with explicit writes to the RAPH and WAPH registers, since only internal registers are initialized upon reset. To avoid interfering with data transfers, these registers should only be accessed when both ports are inactive. The ROP/WOP bit must be set correctly before these registers are written to in extended addressing mode, since this control bit can change which pointer is associated with which port. An example of interfacing the SSI 32C453 to the SCSI bus is shown in Figure 12.

A rule of thumb to use when selecting RAM for the buffer is:

Buffer cycle time =  $\frac{8 \text{ bits/byte}}{3 \text{ bit rate}}$ 

#### SINGLE BLOCK READ

The following steps must be taken to effect the transfer of a single block of data from the peripheral to the host:

- 1. Initialize SSI 32C453 using RESET bit, and select desired buffer size and addressing mode.
- 2. Select read operation by setting ROP/WOP.
- 3. Clear RAPH, WAPH explicitly when in extended addressing mode.
- 4. Instruct peripheral controller to commence peripheral read.
- Wait for end of block. (Will be detected by controller or by observing value of WAP, which increments automatically).
- 6. Load stop pointer (SP) with the value (WAP-1), since WAP points to the location after the last entry in the FIFO buffer.
- 7. Set the RDLATCH bit so that the DMA request/ acknowledge cycles commence.
- 8. Wait for DMADONE to be set. (Occurs when RAP=SP).

#### SINGLE BLOCK WRITE

The following steps must be taken to effect the transfer of a single block of data from the host to the peripheral:

- 1. Initialize SSI 32C453 using RESET bit, and select desired buffer size and addressing mode. (This will clear ROP/WOP.)
- 2. Clear RAPH, WAPH explicitly when in extended addressing mode.
- 3. Set SP to be equal to the length of the data block to be transferred.
- 4. Set the WRLATCH bit so that the DMA request/ acknowledge cycles commence.
- 5. Wait for DMADONE to be set. (Occurs when WAP=SP).
- 6. Instruct peripheral controller to commence peripheral read.
- 7. Wait for end of block. (Will be detected by controller or by observing value of RAP, which increments automatically).

## MUTLIPLE BLOCK READ

The initial steps in a multiple block read are similar to those of a single block read. However, once the DMA transfer of the first block to the host is underway, the next peripheral block read can occur, provided that the buffer is sufficiently large to accomodate the next block of data. (The microprocessor can either check the value of RAP, or maintain its own count of the number of blocks currently stored in the buffer, in order to prevent buffer overruns caused by the peripheral.) When the next peripheral block transfer has been initiated, the microprocessor waits for DMADONE to be set. When the host is ready for a new DMA transfer, the value of SP may be changed and a new transfer started (provided there is sufficient data in the buffer to prevent an overrun).

#### MULTIPLE BLOCK WRITE

As in the case of multiple block reads, the microprocessor starts by causing a single block of host data to be transferred to the buffer memory. Thereafter, host and peripheral transfers may be initiated simultaneously, provided the microprocessor ensures that a buffer overrun does not occur.









7

7-75



FIGURE 10: Extended Addressing Mode Example



#### FIGURE 11: Extended Mode Address Strobes for DIP Package







FIGURE 13: Partial Schematic for SCSI Implementation with Arbitration Support using Silicon Systems microperipheral devices

0790 - rev.

7

### PACKAGE PIN DESIGNATIONS

(Top View)



## **ORDERING INFORMATION**

| PART DESCRIPTION                       | ORDER NO.     | PKG. MARK                              |
|----------------------------------------|---------------|----------------------------------------|
| SSI 32C453 Dual Port Buffer Controller |               | anda<br>Marine Marine (Marine (Marine) |
| 40 Pin DIP                             | SSI 32C453-CP | SSI 32C453-CP                          |
| 44-Pin PLCC                            | SSI 32C453-CH | SSI 32C453-CH                          |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

silicon systems\*

# SSI 32C4650 PC AT/XT Combo Controller

# **Advance Information**

July, 1990

7

- FEATURES
- PC AT/XT Bus Interface
  - Single Chip PC AT/XT Controller
  - Supports ST506/412, ST412HP, ESDI, and SMD disk interfaces
  - Direct bus interface logic with on-chip 24 mA drivers
  - Logic for daisy chaining 2 embedded controller drives on a PC AT
  - Supports 24 Mbit/s concurrent disk transfer on a 12 MHz PC AT without wait states
- Buffer Manager
  - Supports Buffer Memory throughput to 6 MB/s
  - Direct Buffer Memory addressing up to 64 kB static RAM
  - Dual port circular buffer control

- Storage Controller
  - NRZ Data rate up to 24 Mbit/s
  - Selectable 16-bit CRC or 56-bit ECC polynomial with fast hardware correction circultry
  - Support sector level defect management
  - Support 1:1 interleaved operation
  - Microprocessor Interface
    - Supports both Intel 8051, and Motorola 68HC11 family of microprocessors
    - Interrupt or polled microprocessor interface
- Others
  - Low power CMOS technology
  - Plug and Play compatible with Cirrus CL-SH 260 chip
  - Available in 84-pin PLCC or 100-pin QFP



0790
### DESCRIPTION

The SSI 32C4650 is a CMOS VLSI device which integrates the major portion of the hardware needed to build a PC AT/XT driven hard disk controller. The 32C4650 is capable of supporting interleaved data transfer rate up to 24 Mbit/s. This chip represents a major reduction in part count when used with the SSI 32P4620 Pulse Detector and Data Separator Combo, the SSI 32R4610 Read/Write device, and the SSI 32H4631 Servo and Motor Speed Controller device, implementing a powerful and cost efficient 4-chip set intelligent drive solution. It also has the flexibility to be used as a stand-alone combo controller.

The SSI 32C4650 includes a dual port Buffer Manager, a storage controller and a extensive hardware support, including 24 mA drivers, for the PC AT/XT and other compatible interfaces.

The SSI 32C4650 performs all the controller functions for the peripheral device, such as serialization/ deserialization, ECC generation and checking on the data stream, and CRC generation and checking on the header of the data stream.

# **PIN DESCRIPTION**

| NAME    | TYPE  | DESCRIPTION           |                                                                                                                  |
|---------|-------|-----------------------|------------------------------------------------------------------------------------------------------------------|
| GENERAL |       |                       |                                                                                                                  |
| +5V     |       | POWER SUPPLY pin, VCC |                                                                                                                  |
| BGND    |       | BUFFER BUS GROUND     |                                                                                                                  |
| LGND    | 1.000 | LOGIC GROUND          | and the second secon  |
| HGND    |       | HOST GROUND           | and the second |

#### HOST INTERFACE

| A0:2    |   | HOST ADDRESS LINES. These pins are used to address the internal registers by the AT bus.                                                                                                                      |
|---------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A9/HCS1 | ł | HOST ADDRESS LINE 9/ HOST CHIP SELECT 1. A9, this pin is used in conjunction with the A0:2 address lines to address the internal task file registers. HCS1 is an active low pin, used to qualify Host access. |
| HCS0    | - | HOST CHIP SELECT 0. Active low, this pin selects access to the control, status and data registers.                                                                                                            |
| IOCS16  | 0 | I/O SELECT 16. An open drain output that indicates that a 16-bit sector buffer transfer is active.                                                                                                            |
| HINT    | 0 | HOST INTERRUPT. Asserted to indicate to the Host that the controller needs attention.                                                                                                                         |
| IOCHRDY | 0 | I/O CHANNEL READY. Active low, this signal is asserted whenever that internal host FIFO is not ready to transfer data.                                                                                        |
| DREQ    | 0 | DMA REQUEST. This pin is programmed to function as the PC/AT bus signal in the PC/<br>AT DMA mode.                                                                                                            |
| DACK    | 1 | DMA ACKNOWLEDGE. Active low, in the PC/AT DMA mode this pin is programmed to<br>be the PC/AT channel signal - DACK.                                                                                           |
| IOR     | I | INPUT READ SELECT. Active low, this pin is asserted by the Host during a Host read operation.                                                                                                                 |
| ĪOŴ     | 1 | INPUTWRITESELECT. Active low, asserted by the HOST during a HOST write operation.                                                                                                                             |

| NAME     | TYPE  | DESCRIPTION                                                                                                                     |
|----------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| HOST INT | ERFAC | E (Continued)                                                                                                                   |
| HRESET   | 1     | HOST RESET. This signal resets all commands in progress when active, and initializes the control/status registers.              |
| HDB 15:0 | I/O   | HOST DATA BUS. Active high bi-directional pins. These bits are used for data transfers between the Host and the Buffer Manager. |

### DISK INTERFACE

| INDEX                  | 1   | INDEX. Input for index pulse received from the drive                                                                                                                                                                                                                                                   |
|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INPUT/<br>OUTPUT       | I/O | INPUT/OUTPUT. A general purpose control and status pin. It can be either an input or an output. At power-on, this pin is an input                                                                                                                                                                      |
| WAM/<br>AMD/<br>SECTOR | 1/0 | WRITE ADDRESS MARK/ADDRESS MARK DETECT/SECTOR. This pin becomes an active low address mark detect if the read gate is on, or write address mark if write gate is on. It operates in hard or soft sector modes. The default is soft sector. In hard sector mode this is the input for the sector pulse. |
| RG                     | 0   | READ GATE. During NRZ data read, this pin is asserted. Active high.                                                                                                                                                                                                                                    |
| WG                     | 0   | WRITE GATE. During NRZ data write, this pin is asserted. Active high.                                                                                                                                                                                                                                  |
| RD/REF/<br>CLK         |     | READ/REFERENCE CLOCK. This pin is used in conjunction with the NRZ pin to clock data in and out of the SSI 32C4650 device.                                                                                                                                                                             |
| NRZ                    | 1/0 | NRZ. This pin is used in conjunction with the RG and WG when reading and writing from and to the disk.                                                                                                                                                                                                 |

### MICROPROCESSOR INTERFACE

| RST   | .1     | RESET. Active low input, when pulled low, the internal registers of the SSI 32C4650 are held at reset.     |
|-------|--------|------------------------------------------------------------------------------------------------------------|
| ALE   | l<br>r | ADDRESS LATCH ENABLE. This control signal latches the address on the address/data lines.                   |
| CS    | 1      | CHIP SELECT. Active high signal, when asserted, the internal registers of the SSI 32C4650 can be accessed. |
| WR    | 1      | WRITE. Active low input, when active the data is written to the internal registers.                        |
| RD    | I      | READ. Active low input, when active the data is read from the internal registers.                          |
| ÎNT   | 0      | INTERRUPT. An open drain output, when active, the microprocessor is requesting controller service.         |
| AD7:0 | I/O    | ADDRESS/DATA BUS. 8-bit bus for both microprocessor register address and data.                             |

### **BUFFER MANAGER INTERFACE**

| BA0:15 | 0   | BUFFER MANAGER ADDRESS LINES. Active high, for direct connection to a static RAM.                                                                                                                   |
|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BD0:7  | 1/0 | BUFFER MANAGER DATA BUS. 7 through 0. Active high, buffer data bus that connects directly to the buffer RAM.                                                                                        |
| MOE    | 0   | MEMORY OUTPUT ENABLE. Active low select for the buffer RAM.                                                                                                                                         |
| WE     | 0   | WRITE ENABLE. Active low, write enable for the buffer RAM.                                                                                                                                          |
| BCLK   | 1   | SYSTEM CLOCK. This signal is used to synchronize the buffer RAM access, including the generation of memory address bits, write enable $\overline{WE}$ , and memory output enable $\overline{MOE}$ . |

# **ABSOLUTE MAXIMUM RATINGS**

Maximum limits indicate where a permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics

| PARAMETER                 | RATING          | UNITS |
|---------------------------|-----------------|-------|
| Power Supply Voltage, VCC | 7               | V     |
| Ambient Temperature       | 0 to 70         | °C    |
| Storage Temperature       | -65 to 150      | °C    |
| Power Dissipation         | 750             | mW    |
| Input, Output pins        | -0.5 to VCC+0.5 | V     |

# **ELECTRICAL CHARACTERISTICS**

| PARAMETER                   | CONDITION                                   | MIN       | NOM                                    | MAX     | UNITS |
|-----------------------------|---------------------------------------------|-----------|----------------------------------------|---------|-------|
| VCC Power Supply Voltage    |                                             | 4.75      |                                        | 5.25    | V     |
| ICC Supply Current          |                                             |           |                                        | 50      | mA    |
| ICCS Supply Current Standby | All Inputs at GND or VCC                    |           |                                        | 250     | μA    |
| VIL Input Low Voltage       |                                             | -0.5      | 4 1 1<br>4 1 1                         | 0.8     | V     |
| VIH Input High Voltage      |                                             | 2.0       |                                        | VCC+0.5 | v     |
| VOL Output Low Voltage      | All pins except PC interface,<br>IOL = 2 mA |           |                                        | 0.4     |       |
| VOL Output Low Voltage      | PC interface pins, IOL = 24 mA              |           |                                        | 0.5     | V     |
| VOH Output High Voltage     | IOH = -400 μA                               |           |                                        | 2.4     | v     |
| IL Input Leakage Current    | 0 < VIN < VCC                               | -10       |                                        | 10      | μA    |
| CIN Input Capacitance       |                                             | 1997 - A. |                                        | 10      | pF    |
| COUT Output Capacitance     |                                             |           | en an Britania.<br>An Anna an Britania | 10      | pF    |



FIGURE 1: System Block Diagram using the SSI 32C4650 PC AT/XT Combo Controller



Advance Information: Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design.

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457



# FLOPPY DISK DRIVE CIRCUITS



silicon systems\*

July, 1990

### DESCRIPTION

The SSI 34D441 floppy disk data synchronizer/write precompensator performs read-data synchronization and write data precompensation of MFM encoded data for high performance floppy disk drive systems. The SSI34D441 is optimized for use with the NEC $\mu$ PD765A/ $\mu$ PD7265 controller family.

The SSI 34D441 contains an analog phase-lock-loop for read data synchronization, a crystal controlled reference oscillator, write precompensation circuitry, and a delay function for the DRQ signal. It employs silicon gate CMOS technology for low power consumption. The SSI 34D441 requires a +5V power supply and is available in 28-pin PDIP and 28-pin PLCC packages.

### FEATURES

- Ideal for operation with NECµPD765A/µPD7265
- Fast acquisition analog PLL for precise read data synchronization
- No adjustments or trims needed to external components
- Programmable data rate, up to 1 Mbit/s
- Internal crystal controlled oscillator
- Selectable write precompensation intervals
- Programmable write clock
- DRQ (Data DMA Request) delay function
- Low power CMOS, +5V operation
- 28-pin PDIP and 28-pin PLCC



8-1

ION: Use handling procedures necessary for a static sensitive component.

### FUNCTIONAL DESCRIPTION

#### **CRYSTAL OSCILLATOR**

The crystal controlled oscillator uses a 16.000 MHz crystal cut for fundamental series mode resonance. Its frequency is divided down and used throughout the 34D441. The device requires only one pin for the crystal input; the other crystal pin is connected to digital ground. An external source (TTL level) can also be used to drive the chip via this pin, if desired.

#### RATE-SELECT

The rate-select section generates the various writedata frequencies (WCLK), and one of the two alternative clock rates (CLK), as shown in Table 1. In addition, this section provides a time base for the read-data circuitry. The CLK and WCLK signals have their rising edges synchronized. The WCLK signal has a pulse width of 250 ns.

| _ |    | <b></b>        |       |        |
|---|----|----------------|-------|--------|
|   | -  | CI DCV         | CDCAL | ENCIEC |
|   |    |                | FREUE |        |
|   | •• | <b>U</b> LUUI( |       |        |
|   |    |                |       |        |

| R2 | R1 | WCLK    | DATA<br>RATE | SCLK | CLK   |
|----|----|---------|--------------|------|-------|
| 1  | 0  | 250 kHz | 125 kHz      | 1    | 8 MHz |
| 0  | 0  | 500 kHz | 250 kHz      | 0    | 4 MHz |
| 0  | 1  | 1 MHz   | 500 kHz      |      |       |
| 1  | 1  | 2 MHz   | 1 MHz        |      |       |

#### DRQ DELAY

This circuit is used to delay the leading edge of the DRQ signal, which is generated by the NEC 765 before it is sent to the DMA controller. The output pulse appearing at DRQD has its leading edge delayed by six to eight CLK pulses. The DRQ pulse is at least nine CLK pulses wide. The falling edge of the input clears the DRQD pulse.

#### DATA SEPARATOR

This circuit consists of several blocks, which include the one-shot, VCO, IREF, and the read-path circuitry. Read-data synchronization is accomplished with a fast acquisition phase-lock-loop (PLL). The input data from the disk drive, RDTA, is phase locked with the VCO. The synchronized read data and the VCO (divided by two) are available for external data extraction at the RDD and RDW pins, respectively.

Changing the state of VCOSYNC causes the VCO to be stopped and restarted in phase with the PLL reference, which can be either the internal crystal oscillator or the RDTA input data. Restarting the VCO in phase with the input prevents the PLL from locking to harmonics and insures short lock times. (See Figure 1.)

The one-shot is used to shape the input read data. The IREF block provides reference currents to both the VCO and the One-Shot circuits. Current for the current source block is set by an external resistor connected to the IREF pin. The rate pins R1 and R2 are used to select between various frequencies. The Read-Path circuitry includes the phase detector, charge pump, data synchronizer and control logic circuitry.

The data synchronizer separates the data and clock pulses using windows derived from the VCO output. Using a VCO running at twice the expected input data frequency allows accurate centering of these windows about the expected bit positions. The phase detector controls the charge pump which causes current pulses to flow in or out of the phase-lock-loop filter. The amount of current to be sourced or sunk by the charge pump is controlled by an external resistor connected to the PDGAIN pin. This feature can be used to change the phase detector gain, KPD, which is given by:

#### IPDGAIN/ $2\pi$ [A/rad]

The output read data pulse, RDD, is at least 62.5 ns wide.

#### WRITE PATH

The WDD output is a re-synchronized version of the input MFM write data (WDA) which has been time shifted, if needed, to reduce interbit interference. The amount of precompensation, as well as the direction of the pulse shifting, is controlled by the external signals PC1, PC2, PS0 and PS1. Table 2 describes the precompensated write data (WDD) is capable of sinking 24 mA. The write path circuitry is also used to multiplex the output of the one-shot to the WDD pin for test purposes.

8

#### **TABLE 2: PRECOMPENSATION DESCRIPTION**

| PC2 | PC1 | PRECOMPENSATION<br>INTERNAL | PS0 | PS1 | SHIFT              |
|-----|-----|-----------------------------|-----|-----|--------------------|
| 0   | 0   | ±62.5 ns                    | 0   | 1   | Normal (no shift)  |
| 1   | 0   | ±125 ns                     | 0   | 1   | Late (delay)       |
| 0   | 1   | ±187.5 ns                   | 1   | 0   | Early (advance)    |
| 1   | 1   | ±250 ns                     | 1   | 1   | Invalid (no Shift) |



#### FIGURE 1: PLL Locking Sequence

# **PIN DESCRIPTIONS**

| NAME     | PIN NO. | DESCRIP                                                                                                                                     | TION                           |                                                                                                                |                              |                                |        |
|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------|--------|
| R1, R2   | 3, 4    | Used to s<br>output pul                                                                                                                     | et the follow<br>se width, and | ring conditions: write data clock rate (WCLK), one-shot d the (VCO) voltage - controlled oscillator frequency. |                              |                                |        |
|          |         | R2                                                                                                                                          | R1                             | DATA<br>RATE                                                                                                   | NOMINAL<br>WCLK              | VCO FREQ                       |        |
|          |         | 1                                                                                                                                           | 0                              | 125 kHz                                                                                                        | 250 kHz                      | 250 kHz                        |        |
|          | н       | 0                                                                                                                                           | 0                              | 250 kHz                                                                                                        | 500 kHz                      | 500 kHz                        |        |
|          |         | 0.0                                                                                                                                         | 1                              | 500 kHz                                                                                                        | 1 MHz                        | 1 MHz                          |        |
|          |         | 1                                                                                                                                           | 1                              | 1 MHz                                                                                                          | 2 MHz                        | 2 MHz                          |        |
| SCLK     | 5       | This pin se                                                                                                                                 | ets the clock                  | frequency CLK                                                                                                  |                              |                                |        |
|          |         | SCLK                                                                                                                                        | CLK                            |                                                                                                                |                              |                                |        |
|          |         | 0                                                                                                                                           | 0 4 MHz                        |                                                                                                                |                              |                                |        |
|          |         | 1                                                                                                                                           | 8 MHz                          |                                                                                                                |                              |                                |        |
| PC2, PC1 | 6, 7    | Used to se                                                                                                                                  | et the amoun                   | ount of write-data precompensation.                                                                            |                              |                                |        |
|          |         | PC1                                                                                                                                         | PC2                            | PRECOMPENSATION<br>INTERVAL (ns)                                                                               |                              |                                |        |
|          |         | 0                                                                                                                                           | 0                              | ±62                                                                                                            | 2.5                          |                                |        |
|          |         | 0                                                                                                                                           | 1                              | ±125                                                                                                           |                              |                                |        |
|          |         | 1                                                                                                                                           | 0                              | ±18                                                                                                            | 7.5                          |                                |        |
|          | 1.1     | 1                                                                                                                                           | 1                              | ±2                                                                                                             | 50                           |                                |        |
| DRQ      | 8       | Accepts D                                                                                                                                   | RQ signal fro                  | om NEC 765 cor                                                                                                 | ntroller to delay i          | t.                             |        |
| TEST     | 10      | Should be outputs the                                                                                                                       | a logic high<br>e one-shot p   | for normal opera<br>ulse.                                                                                      | tion. When TES               | $\overline{ST}$ is low, the WE | )D pin |
| RDTA     | 11      | Accepts th                                                                                                                                  | e MFM enco                     | oded read data p                                                                                               | ulses from the re            | ead amplifier circ             | uits.  |
| VCOSYNC  | 18      | Selects the reference input to the PLL. Selects a reference frequency equal to WCLK when low, and the incoming read data (RDTA), when high. |                                |                                                                                                                |                              |                                |        |
| WDA      | 25      | Accepts w<br>precompe                                                                                                                       | vrite data fro                 | om the controlle<br>e being sent to t                                                                          | er. This data i<br>he drive. | s resynchronize                | d and  |

# PIN DESCRIPTIONS (Continued)

| NAME     | PIN NO. | DESCRIP                                                                                                                                                                                                                                                    | TION                                                                                                      |                                                                                 |                                                                                                             |  |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| PS0, PS1 | 26, 27  | Pins to det<br>or delay th                                                                                                                                                                                                                                 | ermine when                                                                                               | her to precompensate<br>lge of pulses.                                          | write data pulses, and to advance                                                                           |  |
| s."      |         | PS0                                                                                                                                                                                                                                                        | PS1                                                                                                       | SHIFT                                                                           |                                                                                                             |  |
|          |         | 0                                                                                                                                                                                                                                                          | 1                                                                                                         | Normal (no shift)                                                               |                                                                                                             |  |
|          |         | 0                                                                                                                                                                                                                                                          | 1                                                                                                         | Late (delay)                                                                    |                                                                                                             |  |
|          |         | 1                                                                                                                                                                                                                                                          |                                                                                                           | Early (advance)                                                                 |                                                                                                             |  |
|          |         | 1                                                                                                                                                                                                                                                          | 1                                                                                                         | Invalid (no shift)                                                              |                                                                                                             |  |
| WE       | 28      | When high<br>(WDD) is                                                                                                                                                                                                                                      | n, causes dat<br>low.                                                                                     | a to be output at the WI                                                        | DD pin. When WE is low, write data                                                                          |  |
| VPD      | 2       | +5V Digita                                                                                                                                                                                                                                                 | I supply                                                                                                  |                                                                                 |                                                                                                             |  |
| VND      | 24      | Digital gro                                                                                                                                                                                                                                                | und for chip                                                                                              |                                                                                 |                                                                                                             |  |
| VPA      | 12      | +5V analo                                                                                                                                                                                                                                                  | g supply (iso                                                                                             | plated +5V source hav                                                           | ving very little noise).                                                                                    |  |
| VNA      | 13      | Analog gro                                                                                                                                                                                                                                                 | ound                                                                                                      |                                                                                 |                                                                                                             |  |
| DRQD     | 9       | Output for the input s                                                                                                                                                                                                                                     | Output for the delayed DRQ signal from the NEC 765. Only the leading edge of the input signal is delayed. |                                                                                 |                                                                                                             |  |
| RDW      | 19      | This is a so<br>window to<br>clock trans                                                                                                                                                                                                                   | quare wave o<br>be used by th<br>sitions. RDV                                                             | output generated by th<br>NEC 765 controller t<br>V has the same freque         | e VCO which provides a read data<br>o separate the read-data and read-<br>ency as the nominal data rate.    |  |
| RDD      | 20      | This signa<br>disk that c<br>each RDD                                                                                                                                                                                                                      | l consists of<br>ould indicate<br>pulse will ap                                                           | pulses that indicate flue<br>e either clock or data<br>apear in the center of w | ux reversals present on the floppy<br>information. The leading edge of<br>vindow defined by the RDW signal. |  |
| WCLK     | 21      | This signa the NEC 7                                                                                                                                                                                                                                       | l is the write<br>65 controlle                                                                            | clock for the controller<br>r, are related to WCLk                              | device. All write signals output by<br>K.                                                                   |  |
| CLK      | 22      | This signa<br>signal has                                                                                                                                                                                                                                   | l is used by tl<br>a 50% duty                                                                             | ne NEC 765 controller cycle and the rate is s                                   | and associated devices. The CLK set by SCLK.                                                                |  |
| WDD      | 23      | This open-drain output provides re-synchronized and precompensated write data in accordance with settings on PC1,PC2, and PS0, PS1 pins. The leading edge of WDD shall be used to define data. When TEST is low, this pin will output the one-shot pulses. |                                                                                                           |                                                                                 |                                                                                                             |  |
| XTAL     | 1       | Single inpu<br>digital grou<br>ible logic le                                                                                                                                                                                                               | ut pin for the<br>und. Option<br>evels and a                                                              | 16 MHz crystal oscilla<br>of providing an externa<br>40% to 60% duty cycle      | ator. Other side of crystal to go to<br>al 16MHz signal with TTL compat-<br>e.                              |  |
| IREF     | 14      | Used to se<br>Desired cu<br>between th                                                                                                                                                                                                                     | t the internal<br>rrent shall be<br>ne analog 5                                                           | reference current ger<br>e derived from a 1% tol<br>volt supply and this pi     | herated for the one-shot and VCO. erance $57.6  k\Omega$ resistor connected n.                              |  |

# PIN DESCRIPTIONS (Continued)

| NAME   | PIN NO. | DESCRIP                                              | TION                                                                                                                                                                                                                                          |                                                                                                                                                                                                          |  |  |  |  |  |
|--------|---------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| LPFOUT | 15      | Control vo<br>Control vo                             | Control voltage input of the VCO, and also for the connection of loop-filter output.<br>Control voltage shall range approximately from 0.7 to 4.5 volts.                                                                                      |                                                                                                                                                                                                          |  |  |  |  |  |
| LPFIN  | 16      | Output pin<br>voltage pu<br>LPFOUT,<br>ground.       | Dutput pin for the current pulses from charge pump that the were converted from roltage pulses generated by phase detector. This pin is typically connected to .PFOUT, and an RC low pass loop filter network connected to the analog ground. |                                                                                                                                                                                                          |  |  |  |  |  |
| PDGAIN | 17      | Used to se<br>ohm resist<br>provide a<br>their corre | et the current<br>or connected<br>100 μA curre<br>sponding cu                                                                                                                                                                                 | level to be sunk or sourced by the charge-pump. A 39K<br>d between this pin and the digital 5 volt supply VPD, shall<br>nt to the charge-pump. Some other resistor values and<br>rrents are given below: |  |  |  |  |  |
|        |         | RPDGAIN                                              | IPDGAIN                                                                                                                                                                                                                                       |                                                                                                                                                                                                          |  |  |  |  |  |
|        |         | 15K                                                  | 225 μA                                                                                                                                                                                                                                        |                                                                                                                                                                                                          |  |  |  |  |  |
|        |         | 22K                                                  | 160 μA                                                                                                                                                                                                                                        |                                                                                                                                                                                                          |  |  |  |  |  |
|        |         | 30K                                                  | 120 µA                                                                                                                                                                                                                                        |                                                                                                                                                                                                          |  |  |  |  |  |
|        |         | 46K                                                  | 80 µA                                                                                                                                                                                                                                         |                                                                                                                                                                                                          |  |  |  |  |  |

# **ELECTRICAL CHARACTERISTICS**

### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                         | RATING       | UNIT |
|-----------------------------------|--------------|------|
| Storage Temperature               | -40 to +120  | °C   |
| Ambient Operating Temperature, TA | 0 to +70     | °C   |
| Supply Voltages, VPD, VPA         | -0.5 to +7.0 | VDC  |
| Voltage Applied to Logic inputs   | -0.5 to +7.0 | VDC  |
| Voltage Supplied to Logic Outputs | -0.5 to +5.5 | VDC  |
| Maximum Power Dissipation         | 750          | mW   |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                                                         | CONDITIONS                         | MIN  | NOM | MAX  | UNIT |
|-------------------------------------------------------------------|------------------------------------|------|-----|------|------|
| Ambient Temperature, TA                                           |                                    | 0    |     | 70   | °C   |
| Power Supply Voltage, VPD, VPA                                    |                                    | 4.75 | 5   | 5.25 | VDC  |
| High Level Input Voltage, VIH                                     | Power supply = 4.75V               | 2.0  |     | -    | v    |
| Input Current High, IIH                                           | Power supply =4.75V<br>VIH = 2.4V  |      |     | 20   | μA   |
| Low Level Input Voltage, VIL                                      | Power supply = 4.75V               |      |     | 0.8  | V    |
| Input Current Low, IIH                                            | Power supply = 5.25V<br>VIL = 0.4V |      |     | -20  | μA   |
| High Level Output Voltage, VOH                                    | Power supply = 4.75V<br>IOH=4 mA   | 2.4  |     |      | V    |
| Low Level Output Voltage<br>All others, VOL                       | Power supply = 4.75V<br>IOL = 8 mA |      |     | 0.4  | V    |
| Short Circuit Output Current<br>WDD only IOS (to positive supply) | Power supply = 5.25V               | 20   |     | 150  | mA   |

**DC CHARACTERISTICS** (Unless otherwise specified, power supplies = 4.75V to 5.25V, TA = 0 to 70°C, RIREF = 57.6 k $\Omega \pm$  1%, RPDGAIN = 39 k $\Omega \pm$  5%, XTAL = 16 MHz crystal in series resonance.)

| PARAMETER                                                   | CONDITIONS                               | MIN | NOM | MAX | UNIT |
|-------------------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| Supply Current Analog, IVPA                                 | Power supply = 5.25V<br>51 MHz data rate |     |     | 10  | mA   |
| Supply Current Digital, IVPD                                | Power supply = 5.25V<br>1 MHz data rate  |     |     | 6   | mA   |
| Short Circuit Output Current<br>(to ground) All others, IOS | Power supply = 5.25V                     | 30  |     | 100 | mA   |

# DYNAMIC CHARACTERISTICS AND TIMING (Load Capacitance = 50 pF)

#### DATA DETECTION CHARACTERISTICS (See Figure 2)

| PARAMETER              | CONDITIONS     | MIN | NOM | MAX | UNIT |
|------------------------|----------------|-----|-----|-----|------|
| TRDDW RDTA pulse width |                | 25  |     |     | ns   |
| TRDWP RDW period       | R1 = 0, R2 = 1 |     | 8   |     | μs   |
|                        | R1 = 0, R2 = 0 |     | 4   |     | μs   |
|                        | R1 = 1, R2 = 0 |     | 2   |     | μs   |
|                        | R1 = 1, R2 = 1 |     | 1   |     | μs   |

### DATA DETECTION CHARACTERISTICS (Continued)

| PARAME | TER                                                             | CONDITIONS              | MIN   | NOM        | МАХ   | UNIT |
|--------|-----------------------------------------------------------------|-------------------------|-------|------------|-------|------|
| TRDWW  | RDW pulse width high or low                                     | Same R1, R2<br>as above |       | TRDWP<br>2 |       | μs   |
| TRDW   | RDD pulse width                                                 |                         | 62.5  |            | 187.5 | ns   |
| TRDDD  | Propagation Delay from RDW tran-<br>sition to RDD positive edge | Same R1, R2<br>as above | 0.025 | TRDWP<br>4 |       | μs   |

# DRQ CHARACTERISTICS (See Figure 2)

| TDLY  | DLY Propagation delay from DRQ pos-<br>itive edge to DRQD positive edge | SCLK = 1 | 0.75 | 1.0 | μs |
|-------|-------------------------------------------------------------------------|----------|------|-----|----|
|       |                                                                         | SCLK = 0 | 1.50 | 2.0 | μs |
| TDRLL | Propagation delay from DRQ neg-<br>ative edge to DRQD negative edge     |          |      | 50  | ns |

#### **CRYSTAL CHARACTERISTICS**

| TXTALP    | Crystal oscillator |  | 62.5 |     | ns |
|-----------|--------------------|--|------|-----|----|
| No. 1997. | frequency period   |  |      | 2 C |    |



### FIGURE 2: Timing Diagram

PHASE-LOCK-LOOP CHARACTERISTICS

| PARAMETER                                                               | CONDITIONS                                         | MIN | NOM                  | МАХ  | UNIT    |
|-------------------------------------------------------------------------|----------------------------------------------------|-----|----------------------|------|---------|
| VCO frequency range                                                     | Nominal frequency<br>set by R1, R2,<br>see Table 1 | ±20 |                      | ±40  | %       |
| KVCO VCO gain                                                           | R2=1, R1=0                                         |     | 0.5x10 <sup>6</sup>  |      | rad/s/V |
|                                                                         | R2=0, R1=0                                         |     | 0.96x10 <sup>6</sup> |      | rad/s/V |
|                                                                         | R2=0, R1=1                                         |     | 1.75x10 <sup>6</sup> |      | rad/s/V |
|                                                                         | R2=1, R1=1                                         |     | 2.98x10 <sup>6</sup> |      | rad/s/V |
| KPD phase detector gain                                                 | RPDGAIN = $39k\Omega \pm 1\%$                      |     | 15.9                 |      | μA/rad  |
| VCO phase reset error                                                   |                                                    |     |                      | ±0.2 | rad     |
| Number of RDW periods delay from RDTA to RDD                            |                                                    |     | 0.5                  |      |         |
| Number of RDW periods VCO may be<br>disabled during reference switching |                                                    |     |                      | 3    |         |

# **REFERENCE CLOCK** (See Figure 3)

| PARAM | ETER                        | CONDITIONS | MIN | NOM  | МАХ | UNIT |
|-------|-----------------------------|------------|-----|------|-----|------|
| тс    | CLK period                  | SCLK = 1   |     | 125  |     | ns   |
|       |                             | SCLK = 0   |     | 250  |     | ns   |
| тсо   | CLK pulse width low or high |            |     | TC/2 |     | ns   |
| TCR   | CLK rise time               |            |     |      | 15  | ns   |
| TCF   | CLK fall time               |            |     |      | 15  | ns   |

### WRITE PRECOMPENSATION SWITCHING CHARACTERISTICS (See Figure 3)

| PARAMETER |                  | CONDITIONS                 | MIN | NOM | МАХ | UNIT |
|-----------|------------------|----------------------------|-----|-----|-----|------|
| TCY       | WCLK period      | R1 = 0, R2 = 1             |     | 4   |     | μs   |
|           |                  | R1 = 0, R2 = 0             |     | 2   |     | μs   |
|           |                  | R1 = 1, R2 = 0             |     | 1   |     | μs   |
|           |                  | R1 = 1, R2 = 1             |     | 0.5 |     | μs   |
| то        | WCLK pulse width | All combinations of R1, R2 |     | 250 |     | ns   |
| TR        | WCLK rise time   |                            |     |     | 15  | ns   |
| TF        | WCLK fall time   |                            | -   |     | 15  | ns   |

8

| PARA | METER                                                                  | CONDITIONS | MIN  | NOM | ΜΔΥ | UNIT |
|------|------------------------------------------------------------------------|------------|------|-----|-----|------|
| TCWE | Propagation delay from<br>WCLK positive edge to<br>WE positive edge    |            | 10   |     | 100 | ns   |
| ТСР  | Propagation delay from<br>WCLK positive edge to<br>PS0, PS1 transition |            | 10   |     | 100 | ns   |
| TCD  | Propagation delay from<br>WCLK positive edge to<br>WDA negative edge   |            | 10   |     | 100 | ns   |
| TWDD | WDD pusle width                                                        |            | 62.5 |     |     | ns   |

#### WRITE PRECOMPENSATION SWITCHING CHARACTERISTICS (Continued)



Note 3: Write data waveforms do not show WDD precompensation by exact amounts specified. Note 4: WCLK and CLK have their rising edges synchronized.

o i. Woeld and oeld have their honing bages synchronized.

**FIGURE 3: Switching Characteristics** 

#### APPLICATION

#### LOOP FILTER

The element in the phase lock loop which controls the loop dynamics is known as the loop filter. Acquisition time, data margin, and data tracking can be optimized by the loop filter selection. One possible loop filter configuration is shown in Figure 4, where the function of C<sub>1</sub> is as an integrating element. The larger the capacitance of C<sub>1</sub>, the longer will be the lock time. If the capacitance is too small, the loop will tend to track high frequency jitter. The role of the resistor R is to reduce the phase shift induced by C<sub>1</sub>. This is necessary since the loop will oscillate at the frequency where the gain is unity. The capacitor C<sub>2</sub> will suppress high frequency it transients when switching occurs. This capacitor will have a minimal effect of the loop response if it is small compared to C<sub>1</sub> (typically, C<sub>2</sub> = C<sub>1</sub>/19).

The loop filter transfer function is:

 $F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1 \left(1 + sC_2R + \frac{C_2}{C_1}\right)}$ if  $C_2 < C_1$ then,

 $F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$ 

The phase lock loop can be described as:



where,

KD = phase detector gain[A/rad]F(s) = Filter impedance[V/A] $\underline{KVCO} =$  oscillator transfer function[rad/s V]

N = ratio of reference input frequency vs. VCO output frequency.



FIGURE 4: Loop Filter

Therefore, the closed loop transfer function is now:

$$T(s) = \frac{\emptyset \text{ out(s)}}{\emptyset \text{ in(s)}} = \frac{G(s)}{1 + G(s)H(s)} = \frac{KD \times KVCO\left(\frac{1 + sRC_1}{C_1}\right)}{s^2 + s(N \times KD \times KVCO \times R) + \frac{N \times KD \times KVCO}{C_1}}$$

now we can put the characteristic equation (denominator) in the form:

$$s^2 + 2s\zeta \omega_n + \omega_n^2$$

$$\frac{\omega_{n^2} = \frac{N \times KD \times KVCO}{C_1} \text{ and } \zeta = \frac{N \times KD \times KVCO \times R}{2\omega_n}$$

which results in:

$$C_1 = \frac{N \times KD \times KVCO}{\omega_{n^2}}$$

$$R = \frac{2\zeta\omega_n}{N \times KD \times KVCO} \text{ and } C_2 = \frac{C_1}{19}$$

For a  $\zeta = 0.8$ , the relationship between  $\omega_n$  and lock time is:

$$\omega_n = \frac{4.5}{\text{lock time}}$$

Therefore, the loop filter components  $C_1$ ,  $C_2$ , and R can be evaluated for a required lock time and coding scheme (N) frequency relationship to the VCO frequency.

#### LOOP FILTER (Continued)

For data rates of 250 Kbits/s, the bit cell is 4  $\mu s$  long. A lock time of 3 bytes translates into:

lock time =  $3 \times 8 \times 4 = 96 \ \mu s$ Therefore:

$$\omega_n = \frac{4.5}{96 \, \text{us}} = 47 \, \text{Krad/s}$$

$$C_1 = \frac{15.9 \times 10^{\circ} \times 0.96 \times 10^{\circ}}{2 \times (47 \times 10^3)^2} = 3500 \, \text{pF}$$

$$R = \frac{2 \times 0.8}{47 \times 10^3 \times 3.5 \times 10^9} = 9.8 \text{ K}\Omega$$

$$C_2 = \frac{C_1}{19} = 184 \, \text{pF}$$

Table 3 lists suggested loop filter component values for various data rates. These values represent only a starting point for the design of the filter and they may be changed to meet the performance requirements of the system.

#### TABLE 3:

| DATA<br>RATE | LOCK<br>TIME | LOOP<br>FILTER                                                |
|--------------|--------------|---------------------------------------------------------------|
| 125 kHz      | 192 µs       | R = 10 kΩ, C <sub>1</sub> = 6800 pF<br>C2 = 360 pF            |
| 250 kHz      | 96 µs        | R = 10 kΩ, C, = 3300 pF<br>C <sub>2</sub> = 180 pF            |
| 500 kHz      | 46 µs        | R = 11 kΩ, C <sub>1</sub> = 1500 pF<br>C <sub>2</sub> = 82 pF |
| 1 MHz        | 24 µs        | R = 13 kΩ, C <sub>1</sub> = 680 pF<br>C <sub>2</sub> = 39 pF  |



#### FIGURE 5: Application Diagram

#### (Top View) SS ۴ 26 28 27 SCLK 25 🗍 WDA 24 🗍 VND PC2 PC1 23 1 wdd DRQ 22 I CLK l R DROD 19 21 WCLK TEST [ 20 | RDD 10 19 T RDW RDTA 11 12 13 16 14 15 17 18 -----LPFIN /PA AN 臣 PFOUT PDGAIN (COSYNC

**PACKAGE PIN DESIGNATIONS** 

| XTAL   | 1  | 28 | Dw∈       |
|--------|----|----|-----------|
| VPD [  | 2  | 27 | ] PS1     |
| R2 [   | 3  | 26 | ] PS0     |
| R1 [   | 4  | 25 | WDA       |
| SCLK [ | 5  | 24 |           |
| PC2 [  | 6  | 23 | ] WDD     |
| PC1 [  | 7  | 22 | ] сік     |
| DRQ [  | 8  | 21 | ] WCLK    |
| DROD [ | 9  | 20 | RDD       |
| TEST [ | 10 | 19 | ] RDW     |
| RDTA [ | 11 | 18 | D VCOSYNC |
|        | 12 | 17 | ] PDGAIN  |
|        | 13 | 16 | LPFIN     |
|        | 14 | 15 | LPFOUT    |
| •      |    |    |           |

600-mil 28-pin DIP

### 28-lead PLCC PLCC pinouts are the same as the 28-pin DIP

#### THERMAL CHARACTERISTICS: 0ja

| 28-lead PLCC | 55°C/W |
|--------------|--------|
| 28-pin PDIP  | 65°C/W |

# **ORDERING INFORMATION**

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |
|------------------------|---------------|-----------|
| SSI 34D441 28-pin PDIP | SSI 34D441-CP | 34D441-CP |
| SSI 34D441 28-pin PLCC | SSI 34D441-CH | 34D441-CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to vorify that the data sheet is current before placing orders.

#### Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457



silicon systems\*

July, 1990

### DESCRIPTION

The SSI 34P570 is an integrated circuit which performs the functions of generating write signals, amplifying and processing read signals required for a doublesided floppy disk drive. The write data circuitry includes switching differential current drivers and the erase head drive with programmable delay and hold times. The read data circuitry includes low noise amplifiers for each channel as well as a programmable gain stage and necessary equalization and filtering capability using external passive components. All logic inputs and outputs are TTL compatible and all timing is externally programmable for maximum design flexibility. The circuit operates on +12 volt and +5 volt power supplies and is available in 28-pin plastic DIP and PLCC packages.

# FEATURES

- Single-chip read/write amplifier and read data processing function
- Compatible with 8", 5 1/4" and 3 1/2" drives
- Internal write and erase current sources, externally set
- Control signals are TTL compatible
- Schmitt trigger inputs for higher noise immunity on bussed control signals
- TTL selectable write current boost
- Operates on +12 volt and +5 volt power supplies
- High gain, low noise, low peak shift (0.3% typical) read processing circuits



### FUNCTIONAL DESCRIPTION

#### WRITE MODE CIRCUITRY

In Write Mode (R/W low), the circuit provides controlled write and erase currents to either of two magnetic heads. The write-erase circuitry consists of two differential write current drivers, a center tap voltage reference, two erase current switches and control circuits for head selection and erase timing.

Write current is toggled between opposing sides of the head on each negative transition of the write data input (WDI) and is set externally by a single resistor, Rw connected between the Rw terminal and ground. Since driver output impedance is large, proper damping resistors must be provided across each head. A signal at the CB terminal provides write current boost.

Erase current is also set externally through resistors REc connected in series with each erase coil. Erase can be activated by, but delayed from, selection of the write mode, and is held active after mode deselection. The turn-on delay is determined by the charging of CE through RED, while the hold time is determined by the discharge of CE through the series combination of RED and REH(see connection diagram). The RECE node may be driven directly by a logic gate, with external resistors per Figure 4, if the erase period is to be controlled separately from the write mode selection. For applications where no delays are required, CE is omitted.

The Center Tap Voltage Reference supplies both write and erase currents. A power turn-on protection circuit prevents undesired writing or erasure by holding the voltage reference off until the supply voltages are within their operating ranges.

#### **READ MODE CIRCUITRY**

In the Read Mode (R/W high), the circuit performs the functions of amplifying and detecting the selected head output pulses which correspond to magnetic transitions in the media. The read circuitry consists of two differential preamplifiers, a summing amplifier, a postamplifier, an active differentiator, a zero-crossing detector, a time domain filter, and an output one-shot.

The selected preamplifier drives the summing amplifier whose outputs are AC coupled to the postamplifier through an external filter network. The postamplifier adjusts signal amplitudes prior to application of signals to the active differentiator. Postamplifier gain is set as required by connecting a resistor across the gain terminals, G1 and G2. If desired, an additional frequency/phase compensation network may also be connected across these gain terminals.

The differentiator, driven by the postamplifier, provides zero-crossing output voltages in response to input signal peaks. Differentiator response characteristics are set by an external capacitor or more complex series network connected between the D1 and D2 terminals.

The zero-crossing detector provides a unipolar output for each positive or negative zero-crossing of the differentiator output. To enhance signal peak detection the time domain filter inhibits the detection of zerocrossings if they are not sufficiently separated in time. The filter period is set by an external RC network connected to the TD pin.

The time domain filter drives the output one-shot which generates uniform output data pulses. The pulse width is set by an external RC network connected to the PW pin. The output one-shot is inhibited while in the write mode.

**ELECTRICAL CHARACTERISTIC** Unless otherwise specified, 4.75 V  $\leq$ Vcc  $\leq$ 5.25 V; 11.4 V  $\leq$ VDD $\leq$ 12.6; 0°C $\leq$ Ta $\leq$ 70°C; Rw = 430  $\Omega$ ; ReD = 62 k $\Omega$ ; CE = 0.012  $\mu$ F; ReH = 62 k $\Omega$ ; Rec = 220  $\Omega$ 

ABSOLUTE MAXIMUM RATINGS (Operating above absolute maximum ratings may damage the device.)

| PARAMETER                             | RATING          | UNIT |
|---------------------------------------|-----------------|------|
| 5 V Supply Voltage, Vcc               | 7               | V    |
| 12 V Supply Voltage, Vod              | 14              | v    |
| Storage Temperature                   | 65 to +130      | °C   |
| Junction Operating Temperature        | 130             | °C   |
| Logic Input Voltage                   | -0.5 V to 7.0 V | dc   |
| Lead Temperature (Soldering, 10 sec.) | 260             | °C   |
| Power Dissipation                     | 800             | mW   |

#### **POWER SUPPLY CURRENTS**

| PARAMETER                 | CONDITIONS                                       | N | ΛIN | NOM                                                                                                                                                                                                                                                                                                                                                   | MAX | UNIT |
|---------------------------|--------------------------------------------------|---|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|
| Icc - 5 V Supply Current  | Read Mode                                        |   | 1   | a start                                                                                                                                                                                                                                                                                                                                               | 35  | mA   |
|                           | Write Mode                                       |   |     | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 -<br>1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 -<br>1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - | 38  | mA   |
| IDD - 12 V Supply Current | Read Mode                                        |   |     |                                                                                                                                                                                                                                                                                                                                                       | 26  | mA   |
|                           | Write Mode (excluding<br>Write & Erase currents) |   | 2   |                                                                                                                                                                                                                                                                                                                                                       | 24  | mA   |

#### LOGIC SIGNALS - READ/WRITE (R/W), CURRENT BOOST (CB)

| PARAMETER               | CONDITIONS                                                                                                                                                                                                                        | MIN          | NOM                                                                                                                                                                                                                                            | МАХ  | UNIT |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| Input Low Voltage (VIL) | a de la companya de<br>La companya de la comp | 1993 - N. H. |                                                                                                                                                                                                                                                | 0.8  | v    |
| Input Low Current (IIL) | VIL = 0.4 V                                                                                                                                                                                                                       |              | 1968 - 1<br>1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 -<br>1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - 1970 - | -0.4 | mA   |
| Input High Voltage (Vн) |                                                                                                                                                                                                                                   | 2.0          |                                                                                                                                                                                                                                                |      | V    |
| Input High Current (Ін) | VIH = 2.4 V                                                                                                                                                                                                                       |              |                                                                                                                                                                                                                                                | 20   | μA   |

### LOGIC SIGNALS - WRITE DATA INPUT (WDI), HEAD SELECT (HSO/HSI)

| PARAMETER                                   | CONDITIONS | MIN | NOM                                                   | МАХ     | UNIT |
|---------------------------------------------|------------|-----|-------------------------------------------------------|---------|------|
| Threshold Voltage, VT +<br>Positive - going |            | 1.4 | an an an airte an | 1.9     | V    |
| Threshold Voltage, VT -<br>Negative - going |            | 0.6 |                                                       | 1.1     | V    |
| Hysteresis, VT + to VT-                     |            | 0.4 | 5                                                     | · · · · | V    |
| Input High Current, IIH                     | VIH = 2.4V |     |                                                       | 20      | μA   |
| Input Low Current, IIL                      | VIL = 0.4V |     |                                                       | -0.4    | mA   |

### CENTER TAP VOLTAGE REFERENCE

| PARAMETER              | CONDITIONS               | MIN      | NOM                                                    | МАХ       | UNIT |
|------------------------|--------------------------|----------|--------------------------------------------------------|-----------|------|
| Output Voltage (Vcr)   | Iwc + IE = 3 mA to 60 mA | VDD -1.5 | a Africa<br>Article Article<br>Article Article Article | VDD5      | V N  |
| Vcc Turn-Off Threshold | (See Note 1)             | 4.0      |                                                        | the state | V    |
| VDD Turn-Off Threshold | (See Note 1)             | 9.6      |                                                        |           | V    |
| Vct Disabled Voltage   |                          |          |                                                        | 1.0       | V    |

NOTE1: Voltage below which center tap voltage reference is disabled.

### ERASE OUTPUTS (E1,E0)

| PARAMETER                    | CONDITIONS        | MIN | NOM | МАХ | UNIT |
|------------------------------|-------------------|-----|-----|-----|------|
| Unselected Head Leakage      | VE0, VE1 = 12.6 V |     | 1   | 100 | μA   |
| Output on Voltage (VE1, VE0) | IE = 50 mA        |     |     | 0.5 | V    |

#### WRITE CURRENT

| PARAMETER                       | CONDITIONS                                 | MIN      | NOM | МАХ      | UNIT |
|---------------------------------|--------------------------------------------|----------|-----|----------|------|
| Unselected Head Leakage         | Ve1, Ve0 = 12.6 V                          |          |     | 25       | μA   |
| Write Current Range             | Rw = 820 Ω to 180 Ω                        | 3        |     | 10       | mA   |
| Current Reference Accuracy      | lwc = 2.3/Rw<br>Vcв(current boost) = 0.5 V | -5       |     | +5       | %    |
| Write Current Unbalance         | lwc = 3 mA to 10 mA                        |          |     | 1.0      | %    |
| Differential Head Voltage Swing | ∆ lwc≤ 5%                                  | 12.8     |     |          | Vpk  |
| Current Boost                   | Vcb = 2.4 V                                | 1.25 lwc |     | 1.35 lwc |      |

#### ERASE TIMING

| PARAMETER                                                           | CONDITIONS                                                                            | MIN | NOM | МАХ | UNIT |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| Erase Delay Range                                                   | Red = 39 k $\Omega$ to 82 k $\Omega$<br>Ce= 0.0015 $\mu$ F to 0.043 $\mu$ F           | 0.1 |     | 1.0 | msec |
| Erase Delay Accuracy<br>$\frac{\Delta T_{ED}}{T_{ED}} \times 100\%$ | Ted = 0.69 Red Ce<br>Red = 39 kΩ to 82 kΩ;<br>Ce = 0.0015 μF to 0.043 μF              | -15 |     | +15 | %    |
| Erase Hold Range                                                    | ReH + ReD =78 kΩ to164 kΩ;<br>Ce = 0.0015 μF to 0.043 μF                              | 0.2 |     | 2.0 | msec |
| Erase Hold Accuracy<br>$\frac{\Delta T EH}{T EH} x 100\%$           | Тен= 0.69 (Reн + Red) Cε<br>Reн + Red = 78 kΩ to 164 kΩ;<br>Ce= 0.0015 μF to 0.043 μF | -15 |     | +15 | %    |

**ELECTRICAL CHARACTERISTICS** (Unless otherwise specified: VIN (Preamplifier) = 10 mVpp sine wave, dc coupled to center tap. (See Figure 1.) Summing Amplifier Load =  $2 k\Omega$  line-line, ac coupled. VIN (Postamplifier) = 0.2 Vpp sine wave, ac coupled; RG = open; Data Pulse Load =  $1 k\Omega$  to Vcc; CD = 240 pF; CTD = 100 pF; RTD = 7.5 k $\Omega$ ; CPW = 47 pF; RPW= 7.5 k $\Omega$ .)

#### READ MODE

#### **PREAMPLIFIER - SUMMING AMPLIFIER**

| PARAMETER                                      | CONDITIONS                                                                                 | MIN | NOM | MAX  | UNIT |
|------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| Differential Voltage Gain                      | Freq. = 250 kHz                                                                            | 85  |     | 115  | V/V  |
| Bandwidth (-3 dB)                              |                                                                                            | 3   |     |      | MHz  |
| Gain Flatness                                  | Freq. = dc to 1.5 MHz                                                                      |     |     | ±1.0 | dB   |
| Differential Input Impedance                   | Freq. = 250 kHz                                                                            | 20  |     |      | kΩ   |
| Max Differential Output<br>Voltage Swing       | Vın = 250 kHz sine wave, THD ≤ 5%                                                          | 2.5 |     |      | Vpp  |
| Small Signal Differential<br>Output Resistance | lo ≤ 1.0 mApp                                                                              |     |     | 75   | Ω    |
| Common Mode Rejection Ratio                    | Vเง = 300 mVpp<br>@ 500 kHz Inputs Shorted                                                 | 50  |     |      | dB   |
| Power Supply Rejection Ratio                   | $\Delta$ VDD = 300 mVpp @500 kHz<br>Inputs shorted to Vct.                                 | 50  |     |      | dB   |
| Channel Isolation                              | Unselected Channel Vin<br>100 mVpp @ 500 kHz<br>Selected channel input<br>connected to Vcт | 40  |     |      | dB   |

#### PREAMPLIFIER - SUMMING AMPLIFIER (cont'd.)

| PARAMETER               | CONDITIONS                                           | MIN | NOM | MAX | UNIT  |
|-------------------------|------------------------------------------------------|-----|-----|-----|-------|
| Equivalent Input Noise  | Power BW = 10 kHz to 1 MHz<br>Inputs shorted to VCT. |     |     | 10  | μVrms |
| Center Tap Voltage, Vct |                                                      |     | 1.5 |     | V     |

### **POSTAMPLIFIER - ACTIVE DIFFERENTIATOR**

| PARAMETER                                                     | CONDITIONS                                                                                                                                                                                                                                                     | MIN      | NOM        | МАХ          | UNIT       |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|--------------|------------|
| Ao, Differential Voltage Gain<br>+ IN, -IN to D1, D2          | Freq. = 250 kHz<br>(See Figure 2)                                                                                                                                                                                                                              | 8.5      |            | 11.5         | V/V        |
| Bandwidth (-3 dB)<br>+ IN< -IN to D1, D2                      | $C_D = 0.1 \ \mu F$ , $R_D = 2.5 \ k_\Omega$                                                                                                                                                                                                                   | 3        |            |              | MHz        |
| Gain Flatness<br>+ IN, -IN to D1, D2                          | Freq. = dc to 1.5 MHz CD = 0.1 $\mu$ F, RD = 2.5 k $\Omega$                                                                                                                                                                                                    |          |            | ±1.0         | dB         |
| Max Differential Output<br>Voltage Swing                      | VIN = 250 kHz sine wave,<br>ac coupled. ≤ 5% THD in<br>voltage across CD.<br>(See Figure 2)                                                                                                                                                                    | 5.0      |            |              | Vpp        |
| Max Differential Input Voltage                                | $V_{IN}$ = 250 kHz sine wave,<br>ac coupled. $\leq$ 5% THD in<br>voltage across CD.<br>Rg = 1.5 kΩ                                                                                                                                                             | 2.5      |            |              | 2.5<br>Vpp |
| Differential Input Impedance                                  |                                                                                                                                                                                                                                                                | 10       |            |              | kΩ         |
| Gain Control Accuracy<br>$\frac{\Delta A_{R}}{A_{R}} x 100\%$ | $AR = AoRg/(8 \times 10^3 + Rg)$<br>Rg = 2 kΩ                                                                                                                                                                                                                  | -25      |            | +25          | %          |
| Threshold Differential<br>Input Voltage. (See Note 2)         | Min differential input voltage<br>at post amp that results in a<br>change of state at RDP<br>VIN = 250 kHz square wave,<br>CD = 0.1 $\mu$ F, RD = 500 $\Omega$ , TR,<br>TF ≤0.2 µsec No overshoot;<br>Data Pulse from each VIN .<br>transition. (See Figure 3) |          |            | 3.7          | mVpp       |
| Peak Differentiator Network<br>Current                        |                                                                                                                                                                                                                                                                | 1.0      |            |              | mA         |
| NOTE 2: Threshold Differential                                | Input Voltage can be related to peak                                                                                                                                                                                                                           | shift by | the follow | vina formula | a:         |

Peak Shift = 
$$\frac{3.7 \text{ mv}}{\pi \text{Vin}} \times 100\%$$

where Vin = peak to peak input voltage at post amplifier. Note that this formula demonstrates an inverse relationship between the input amplitude and the Peak Shift.

#### TIME DOMAIN FILTER

| PARAMETER                                                   | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                 | MIN | NOM | МАХ  | UNIT |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Delay Accuracy<br><u>ΔT TD</u><br>x 100%<br>T <sub>TD</sub> | $\begin{array}{l} TTD = 0.58 \mbox{ RTD x (CTD +} \\ 10^{\cdot11}) +50 \mbox{ nsec, } RTD = 5 \mbox{ k}\Omega, \\ to 10 \mbox{ k}\Omega \mbox{ CTD } \geq 56 \mbox{ pF.} \\ VIN = 50 \mbox{ mVpp } @ 250 \mbox{ kHz} \\ square wave, \mbox{ Tr, } TF \ \leq 20 \\ nsec, \mbox{ ac oupled. Delay} \\ measured \mbox{ from 50\% input} \\ amplitude \ to1.5 \ V \ Data \\ Pulse \end{array}$ | -15 |     | +15  | %    |
| Delay Range                                                 | TTD = 0.58 RTD x (CTD +<br>10 <sup>-11</sup> ) + 50 nsec, RTD = 5 kΩ<br>to 10 kΩ, CTD = 56 pF to<br>240 pF                                                                                                                                                                                                                                                                                 | 240 |     | 2370 | ns   |

### DATA PULSE

| PARAMETER                                               | CONDITIONS                                                                                                                                  | MIN | NOM | МАХ  | UNIT |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Width Accuracy<br>$\frac{\Delta T_{PW}}{T_{PW}}$ x 100% | TPw = 0.58 RPw x (CPw +8<br>x 10 <sup>-12</sup> ) + 20 nsec.<br>RPw = 5 kΩ to 10 kΩ<br>CPw = ≥36 pF<br>width measured at 1.5V<br>amplitudes | -20 |     | +20  | %    |
| Active Level Output Voltage                             | Іон= 400 μА                                                                                                                                 | 2.7 |     |      | V    |
| Inactive Level Output Leakage                           | lol =4 mA                                                                                                                                   |     |     | 0.5  | V    |
| Pulse Width                                             | TPW = 0.58 RPW x (CPW +8<br>x10-12) + 20 nsec.<br>RPW = 5 kΩ to 10 kΩ<br>CPW = 36 pF to 200 pF                                              | 145 |     | 1225 | ns   |

#### **TEST SCHEMATICS**



#### FIGURE 1: Preamplifier Characteristics



FIGURE 2: Postamplifier Differential Output Voltage Swing and Voltage Gain FIGURE 3: Postamplifier Threshold Differential Input Voltage



FIGURE 4 : External Erase Control Connections



### **ORDERING INFORMATION**

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |
|------------------------|---------------|-----------|
| SSI 34P570 28-Pin DIP  | SSI 34P570-CP | 34P570-CP |
| SSI 34P570 28-Pin PLCC | SSI 34P570-CH | 34P570-CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

silicon systems\*

# DESCRIPTION

The SSI 34R575 device is a bipolar monolithic integrated circuit used in floppy disk systems for head control and write, erase, and read select functions. The device has either two or four discrete read, write, and erase channels. Channel select inputs are TTL compatible. The SSI 34R575 device requires +5 V and +12 V power supplies and is available in 18-pin (2-channel version) or 24-pin (4-channel version) dual inline packages.

# FEATURES

- Operates on +5 V, +12 V power supplies
- Two or four channel capability
- TTL compatible control inputs
- Read/Write functions on one-chip
- Internal center tap voltage source
- Supports all disk sizes
- Applicable to tape systems



#### **PIN DIAGRAM**

July, 1990



CAUTION: Use handling procedures necessary for a static sensitive component.

8-25

# **FUNCTIONAL DESCRIPTION**

The SSI 34R575 functions as a write and erase driver or as a read amplifier for the selected head. Two TTL compatible inputs are decoded to select the desired read/write and erase heads. Head select logic is indicated in Table 1. Both the erase gate ( $\overline{EG}$ ) and write gate ( $\overline{WG}$ ) lines have internal pull up resistors to prevent an accidental write or erase condition.

#### MODE SELECTION

The read or write mode is determined by the write gate  $(\overline{WG})$  line. The input is open collector TTL compatible. With the input low, the circuit is in the write mode. With the input high (open), the circuit is in the read mode. In the read mode, or with the +5 V supply off, the circuit will not pass write current.

#### ERASE

The erase operation is controlled by an open collector TTL compatible input. With erase gate (EG) input high

# **PIN DESCRIPTION**

(open) or the +5 V supply off, the circuit will not pass erase current. With EG low, the selected open collector erase output will be low and current will be pulled through the erase heads.

#### READ MODE

With the  $\overline{\text{WG}}$  line high, the read mode is enabled. In the read mode the circuit functions as a differential amplifier. The state of the head select input determines which amplifier is active. When the mode or head is switched, the read output will have a voltage level shift. External reactive elements must be allowed to recover before proper reading can commence. A current diverting circuit prevents any possible write current from appearing on a head line.

#### WRITE MODE

With the WG line low, externally generated write current is mirrored to the selected head and is switched between head windings by the state of the write data (WD) signal.

| NAME               | TYPE | DESCRIPTION                                                   |
|--------------------|------|---------------------------------------------------------------|
| Vcc                |      | +5 V                                                          |
| VDD                |      | +12 V                                                         |
| H0X-H3X<br>H0Y-H3X |      | X, Y head connections                                         |
| DX, DY             |      | X, Y Read Data: Differential read signal out                  |
| WG                 |      | Write gate: sets write mode of operation                      |
| WC                 |      | Write current: current mirror used to drive floppy disk heads |
| WD                 |      | Write data line                                               |
| EG                 |      | Erase gate: allows erasure by selected head                   |
| E0-E3              |      | Erase head driver connections                                 |
| HS0-HS1            |      | Head select inputs                                            |
| GND                |      | Ground                                                        |
| VCT                |      | Center Tap Voltage Source                                     |

### TABLE 1: HEAD SELECT LOGIC

| 4 - CHANNELS |     |      |  |  |
|--------------|-----|------|--|--|
| HS1          | HS0 | HEAD |  |  |
| 0            | 0   | 0    |  |  |
| 0            | 1   | 1    |  |  |
| 1            | 0   | 2    |  |  |
| 1            | 1   | 3    |  |  |

| 2 - CHANNELS |      |  |  |
|--------------|------|--|--|
| HS1          | HEAD |  |  |
| 0            | 0    |  |  |
| 1            | 1    |  |  |

# **ELECTRICAL CHARACTERISTICS**

### **ABSOLUTE MAXIMUM RATINGS**

(Operating above absolute maximum ratings may damage the device.)

| PARAMETER                 |                      | RATING                        | UNIT |
|---------------------------|----------------------|-------------------------------|------|
| DC Supply Voltage:        | Vcc                  | 6.0                           | V    |
|                           | Vdd                  | 14.0                          | V    |
| Write Current             |                      | 10                            | mA   |
| Head Port Voltage         |                      | 18.0                          | V    |
| Digital Input Voltages:   | DX, DY, HS0, HS1, WD | -0.3 to + 10                  | V    |
|                           | EG, WG               | -0.3 to V <sub>cc</sub> + 0.3 | V    |
| DX, DY Output Current     |                      | -5                            | mA   |
| VCT Output Current        |                      | -10                           | mA   |
| Storage Temperature Range |                      | -65 to + 150                  | °C   |
| Junction Temperature      |                      | 125                           | °C   |
| Lead Temperature (Sold    | ering, 10 sec.)      | 260                           | °C   |

# RECOMMENDED OPERATING CONDITIONS (0°C<Ta<50°C, 4.7 V<Vcc<5.3 V, 11 V<VDC<13 V)

| PARAMETER          | CONDITIONS | MIN   | NOM | МАХ | UNIT |
|--------------------|------------|-------|-----|-----|------|
| Vcc Supply Current |            |       |     |     |      |
| Read mode          | Vcc MAX    |       |     | 15  | mA   |
| Write mode         | Vcc MAX    |       |     | 35  | mA   |
| VDD Supply Current |            | · .   |     |     |      |
| Read mode          | VDD MAX    |       |     | 25  | mA   |
| Write mode         | VDD MAX    |       |     | 15  | mA   |
| Write Current      |            | - 1 e | 5.5 |     | mA   |

### ERASE OUTPUT

| PARAMETER         | CONDITIONS | MIN | NOM | МАХ | UNIT |
|-------------------|------------|-----|-----|-----|------|
| Erase On Voltage  | IE = 80 mA | 0.7 |     | 1.3 | VDC  |
| Erase Off Leakage |            |     |     | 100 | μA   |

LOGIC SIGNALS

| PARAMETER                                  | CONDITIONS      | MIN  | NOM | МАХ  | UNIT |  |
|--------------------------------------------|-----------------|------|-----|------|------|--|
| Head Select (HS0, HS1) and Write Data (WD) |                 |      |     |      |      |  |
| Low Level Voltage                          |                 | -0.3 |     | 0.8  | VDC  |  |
| High Level Voltage                         |                 | 2.0  |     | 6.0  | VDC  |  |
| Low Level Current                          | VIN = 0 volts   | -1.6 |     |      | mA   |  |
| High Level Current                         | VIN = 2.7 volts |      |     | 40   | μA   |  |
| WRITE GATE (WG) and ERASE GATE (EG)        |                 |      |     |      |      |  |
| Low Level Voltage                          |                 | -0.3 |     | 0.81 | VDC  |  |
| High Level Input Current                   |                 | -300 |     |      | μA   |  |
| Low Level Current                          | VIN = 0 volts   | -2.0 |     |      | mA   |  |

### READ MODE

| PARAMETER                                | CONDITIONS                                | MIN | NOM | МАХ | UNIT   |
|------------------------------------------|-------------------------------------------|-----|-----|-----|--------|
| Differential Gain                        | f = 100 kHz, Vin = 5 mV Rms<br>RL = 10 kΩ | 80  | 100 | 120 | v/v    |
| Bandwidth                                | Vin = 5 m W Rms<br>RL = 10 K CL = 15pF    | 9   |     |     | MHz    |
| Input Voltage Range for 95%<br>Linearity | f = 100 kHz, RL = 10 K                    | 25  |     |     | mVpp   |
| Differential Input Resistance            | f = 1 MHz                                 | 100 |     |     | kΩ     |
| Differential Input Capacitance           | f = 1 MHz                                 |     |     | 10  | pF     |
| Input Bias Current                       |                                           |     |     | 25  | μA     |
| Input Offset Voltage                     |                                           |     |     | 12  | mV     |
| Output Voltage, Common Mode              |                                           |     | 8   |     | VDC    |
| Output Resistance                        |                                           |     |     | 35  | Ω      |
| Output Current Sink                      |                                           | 2   |     |     | mA     |
| Output Current Source                    |                                           | 3   |     |     | mA     |
| Common Mode Rejection Ratio              | f = 1 MHz (input referred)                | 50  |     |     | dB     |
| Power Supply Rejection Ratio             | f = 1 MHz (input referred)                | 50  |     |     | dB     |
| Channel Separation                       | f = 1 MHz (input referred)                | 50  |     |     | dB     |
| Input Noise                              | BW = 100 Hz to 1 MHz,<br>Z Source = 0     |     | 7   |     | μV RMS |

### WRITE MODE

| PARAMETER                   | CONDITIONS                  | MIN  | NOM  | МАХ  | UNIT |
|-----------------------------|-----------------------------|------|------|------|------|
| Write Current Gain          | IW = 5.5 mA                 | .97  |      | 1.05 | A/A  |
| Write Current Voltage Level | IW = 5.5 mA                 | 1.2  |      | 2.1  | VDC  |
| Differential Head Voltage   | IW = 5.5 mA                 | 12.5 |      |      | VDC  |
| Unselected Head Current     | IW = 5.5 mA<br>DC Condition |      |      | 0.1  | mA   |
| Write Current Unbalance     | IW = 5.5 mA                 |      |      | 1    | %    |
| Write Current Time Symmetry | IW = 5.5 mA                 |      | 3    | ±10  | ns   |
| Read Amplifier Output Level |                             |      | 10.5 |      | VDC  |
| Center Tap Voltage          | (Read and Write Modes)      |      | 8.5  |      | VDC  |

8
# SSI 34R575 2 or 4-Channel Floppy Disk Read/Write Device

#### SWITCHING CHARACTERISTICS

| PARAMETER                               | CONDITIONS                    | MIN | NOM | МАХ | UNIT |
|-----------------------------------------|-------------------------------|-----|-----|-----|------|
| Write and Erase<br>Gate Switching Delay | Delay to 90% of Write Current |     |     | 1   | µsec |
| Head Select Switching Delay             |                               |     |     | 1   | μsec |
| Head Current Switching Delay            | T1 in Fig. 1                  | -   | 10  |     | nsec |
| Head Current Switching Time             | IW = 5.5 mA Shorted Head      |     | 10  | 30  | nsec |
| Write to Read Recovery Time             |                               |     |     | 2   | μsec |



## FIGURE 1: Head Current Switching Delay

# SSI 34R575 2 or 4-Channel Floppy Disk Read/Write Device



(TOP VIEW)





18-Pin DIP

#### **ORDERING INFORMATION**

| PART DESCRIPTION      | ORDER NO.      | PKG. MARK  |
|-----------------------|----------------|------------|
| SSI 34R575 24-Pin DIP | SSI 34R575-4CP | 34R575-4CP |
| SSI 34R575 18-Pin DIP | SSI 34R575-2CP | 34R575-2CP |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457

8-31

Notes:



July, 1990

8

#### DESCRIPTION

The SSI 34B580 device is a bipolar integrated circuit that serves as an input/output port expander for an 8084 type microprocessor based floppy disk drive system. The device consolidates functions normally performed by a variety of LSTTL, SSI, AND MSI devices. The combination of an SSI 34P570 (read. write, and erase device), an 8048 type microprocessor, and the SSI 34B580 provides the majority of electronics required for a SA400 type floppy disk drive system. including host interface bus driver and receiver. In addition to its port expansion function, the SSI 34B580 processes system data and provides both pulse width and delay control (adjustable by external elements) for the INDEX SENSOR input. The device requires a single +5 V power supply and is available in a 28-pin package.

BLOCK DIAGRAM

#### FEATURES

- Reduces package count in flexible disk drive systems
- Replaces bus interface and combinational logic devices between the SSI 34P570, on board microprocessor and mechanical interfaces
- Surface mount available for further real estate reduction
- Provides drive capability for mechanical and system interfaces



## PIN DIAGRAM

#### **FUNCTIONAL DESCRIPTION**

#### PORTS

The SSI 34B580 has two 4-bit input ports, Port A and Port B. Port A receives data from the host interface bus for conveyance to the drive's read/write circuitry and to the microprocessor. Three sensors report the status of the drive to the 34B580 via Port B. Common to both ports is a drive select ( $\overline{DS}$ ) signal from the host interface bus. This allows the host to address separate disk drives. There is also a 4-bit bidirectional port on the SSI 34B580. This is port 2 and it can be used by the microprocessor to write to or read from the SSI 34B580.

#### **READ MODE**

Ports A and B can be read by a microprocessor via Port 2. This allows the microprocessor to obtain data from the host interface bus and the status sensors. The PROG signal from the microprocessor provides the timing for the operation. First an OP code and a port address must be placed on Port 2 (see Table 1), then latched in on the falling edge of PROG. When the OP code and addresses have been decoded, the desired input port is selected and output on Port 2. The operation is terminated by the rising edge PROG, which returns Port 2 to the input mode.

#### WRITE MODE

In the write mode the microprocessor passes system parameters to the SSI 34B580 for logic processing and outputting. Table 2 shows how each bit of Port 2 affects the SSI 34B580. A logic one on the zero bit of Port 2 will reset the index latch. P21, qualified by the  $\overline{DS}$  signal, sends a "this drive ready" signal from the microprocessor the the host interface bus. Similarly P22 is  $\overline{DS}$  qualified and sent to the host as a signal that the head is positioned over track 0. P23 is used in the logic that sends a R/W signal to the drive's read/write circuitry. The write mode occurs when the proper OP code and address is placed on Port 2 and latched in on the falling edge of PROG (see Table 2). The microprocessor writes in the data on PROG's rising edge.

#### **INDEX PULSE**

An optical sensor connected to the INDEX SENSOR pin detects the diskette's index marker. The state of the index sensor is latched into the SSI 34B580 and is available to be read by the microprocessor on P22. The latch may be reset by writing a one to P20 from the microprocessor. The pulse received from the sensor also drives the host interface signal INDEX, the width and delay of which can be controlled by external R/C circuits. The time constant attached to the R/C D pin determines the delay from the INDEX SENSOR input to the INDEX signal on the host interface bus. The equation for the delay is Td = 0.59Rd x Cd (seconds). The width of the INDEX signal is determined by the circuit attached to the R/C W pin and the equation Tw = 0.59Rw x Cw (seconds).

#### INTERRUPT

The INTR signal is asserted every time a step command is issued to the drive on the host interface bus. Thus when INTR is tied to the interrupt pin of 8048 type microprocessor, an interrupt service routine will be executed on each step command. This routine typically obtains information on the direction the heads should move and the status of the track 0 sensor to use for generating the stepper motor control signals. The interrupt signal is cleared (set high) by first placing the the proper OP code and address on Port 2 (seeTable 2). This is latched in on the falling edge of PROG, then on its rising edge logic ones on P20 and P21 will be latched in to set INTR back to a high state. Note that an indeterminate operation will result from holding the INDEX SENSOR latch reset (holding P20 high).

#### T1 PIN

This signal changes state with the STEP command of the host interface bus when the drive is selected. It drives the T1 pin on an 8048 type microprocessor which is an input to a counter. The 8048 can use this count and the DIR signal read from Port 2 of the SSI 34B580 to monitor the head position and issue a CB (current boost) command to the SSI 34P570 when a specific track is reached.

| INPUT 1           | O PORT2      |     | READ FROM PORT 2         |              |                   | 4-BIT         |
|-------------------|--------------|-----|--------------------------|--------------|-------------------|---------------|
| OP<br>Code<br>P22 | Addr.<br>P20 | P23 | P22                      | P21          | P20               | Input<br>Port |
| 0                 | 0            | DS  | Index<br>Sensor<br>Latch | WR<br>Sensor | Track 0<br>Sensor | В             |
| 0                 | 1            | DS  | WGATEIN                  | MOTORON      | DIR               | A             |

#### **TABLE 1: Read Mode**

| INPUT T                                           | O PORT2      | DATA PROCESSED FROM PORT 2 |          |          |             |                         |
|---------------------------------------------------|--------------|----------------------------|----------|----------|-------------|-------------------------|
| OP<br>Code<br>P22                                 | Addr.<br>P20 | WGATE                      | TRACK0   | READY    | INTR        | Index<br>Latch<br>Reset |
| 1                                                 | 0            | Z                          | (P22•DS) | (P21•DS) |             | P20                     |
| 1                                                 | 1            |                            |          |          | See<br>Text |                         |
| Where Z = (P23 • WR PROT SENSOR) + (DS • WGATEIN) |              |                            |          |          |             |                         |

**TABLE 2: Write Mode** 



#### FIGURE 1: Timing Diagram

8

## **PIN DESCRIPTIONS**

| NAME                          | TYPE    | DESCRIPTION                                                                                                                         |
|-------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| P20 - P23                     | I/O     | 4-bit bidirectional port, referred to as Port 2.                                                                                    |
| WGATE IN                      |         | This input command to write is asserted by the host interface bus.                                                                  |
| MOTOR ON                      | 1       | This input command to turn on the spindle motor comes from the host interface bus.                                                  |
| DIR                           |         | Input from the host interface bus selecting the direction in which the stepper motor should move the head.                          |
| DS                            | 1       | Drive Select                                                                                                                        |
| INDEX SENSOR                  |         | Input from the photodiode that indicates the index marker in the diskette.                                                          |
| WR PROT SENSOR                | 1       | Input from the photodiode that indicates if the diskette is write protected.                                                        |
| TRACK 0 SENSOR                | 1       | Input from the photodiode that detects when the head is positioned over track 0.                                                    |
| STEP                          |         | Input from the host interface bus indicating that the head should be moved.                                                         |
| T1                            | 0       | This pin changes state when a STEP command is received from the host interface bus.                                                 |
| RD DATA IN and<br>RD DATA OUT | I/O     | Read data path                                                                                                                      |
| WGATE                         | 0       | Output to the disk drive's read/write circuitry.                                                                                    |
| INDEX                         | 0       | Output to the host interface bus indicating index sensor status.                                                                    |
| TRACK 0                       | 0       | Output to the host interface bus indicating track 0 sensor status.                                                                  |
| READY                         | 0       | Output to the host interface bus indicating track 0 sensor status.                                                                  |
| WR PROT                       | 0       | Output to the host interface bus indicating write protect sensor status.                                                            |
| PROG                          | l I a a | Input from the 8048 microprocessor for I/O control of the SSI 34B580.                                                               |
| INTR                          | 0       | Output to the interrupt pin of the 8048 microprocessor.                                                                             |
| R/C D and R/C W               |         | The external resistor and capacitor networks tied to these pins determine the delay and width of the output pulse to the INDEX pin. |
| Vcc                           |         | +5 V supply                                                                                                                         |
| GND                           |         | Ground                                                                                                                              |

## ABSOLUTE MAXIMUM RATINGS (All voltages referred to GND)

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                           | RATING       | UNIT |
|-------------------------------------|--------------|------|
| DC Supply                           | + 7          | VDC  |
| Voltage Range (any pin to GND)      | -0.4 to + 7  | VDC  |
| Power Dissipation                   | 700          | mW   |
| Storage Temperature                 | -40 to + 125 | °C   |
| Lead Temperature (10 sec soldering) | 260          | °C   |

#### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise specified,  $4.75 \le Vcc \le 5.25 \text{ VDC}$ ;  $0^{\circ}C < Ta < 70^{\circ}C$ )

| PARAMETER                                                                  | CONDITIONS                     | MIN | NOM | МАХ   | UNIT |  |
|----------------------------------------------------------------------------|--------------------------------|-----|-----|-------|------|--|
| Totem pole outputs (P20 - P23                                              | , INTR, T1)                    |     |     |       |      |  |
| Output High Voltage                                                        | IOH = -400 A                   | 2.5 |     |       | V    |  |
| Output Low Voltage                                                         | IOL = 2 mA                     |     |     | 0.5   | V    |  |
| Open collector outputs (RD DATA OUT, INDEX, WGATE, TRACKO, READY, WR PROT) |                                |     |     |       |      |  |
| Output High Current                                                        | VOH = 5.25 V                   |     |     | 250   | μA   |  |
| Output Low Voltage                                                         | IOL = 48 mA                    |     |     | 0.5 V | v    |  |
| Inputs (P20 - P23, PROG, RD DATA IN)                                       |                                |     |     |       |      |  |
| Input High Voltage                                                         |                                | 2.0 |     |       | V    |  |
| Input Low Voltage                                                          |                                |     |     | 0.8   | v    |  |
| Input Low Current                                                          | VIL = 0.5 V                    |     |     | -0.8  | mA   |  |
| Input High Current                                                         | VIH = 2.4 V                    |     |     | 40    | μA   |  |
| Input Current                                                              | Vin = 7.0 V                    |     |     | 0.1   | mA   |  |
| Schmitt - Trigger Inputs (WGA                                              | TE IN, MOTOR ON, DIR, DS, STEP | 5)  |     |       |      |  |
| Threshold Voltage                                                          | Positive Going, Vcc = 5.0 V    | 1.3 |     | 2.0   | V    |  |
|                                                                            | Negative Going, Vcc = 5.0 V    | 0.6 |     | 1.1   | V    |  |
| Hysteresis                                                                 | Vcc = 5.0 V                    | 0.4 |     |       | V    |  |
| Input High Current                                                         | VIH = 2.4 V                    |     |     | 40    | μA   |  |
| Input Low Current                                                          | VIL = 0.5 V                    |     |     | -0.4  | mA   |  |
| Input Current                                                              | VIN = 7.0 V                    |     |     | 0.1   | mA   |  |

#### High Impedance Inputs with Hysteresis (WR PROT SENSOR, TRACK 0 SENSOR, INDEX SENSOR)

| PARAMETER          | CONDITION                                                                                                      | MIN | NOM | ΜΑΧ   | UNIT |
|--------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-------|------|
| Input High Voltage | line and the second |     |     | 2.0   | V    |
| Input Low Voltage  |                                                                                                                | 0.8 |     |       | V    |
| Hysteresis         |                                                                                                                | 0.2 | - ' |       | V    |
| Input Current      | Vin = 0 to Vcc                                                                                                 |     |     | -0.25 | mA   |

**TIMING CHARACTERISTICS** (Unless otherwise specified;  $Ta = 25^{\circ}C$ ;  $4.75V \le Vcc \le 5.25V$ ; CL = 15 pf.)

| PARAMETER                        | CONDITION                                                       | MIN                                      | NOM | МАХ   | UNIT |
|----------------------------------|-----------------------------------------------------------------|------------------------------------------|-----|-------|------|
| Propagation Delay Time           | RD DATA IN to RD DATA OUT                                       |                                          |     | 35    | ns   |
|                                  | DS to WGATE, TRACK 0 READY<br>WR PROT, RD DATA, INDEX           |                                          |     | 80    | ns   |
|                                  | PROG to INTR, WGATE, TRACK 0<br>(Rising edge) READY, WR PROT    | r.                                       |     | 100   | ns   |
|                                  | WR PROT to WGATE,<br>WR PROT SENSOR                             |                                          |     | 250   | ns   |
|                                  | WGATE IN to WGATE                                               |                                          |     | 80    | ns   |
|                                  | STEP to T1, P20                                                 |                                          |     | 80    | ns   |
|                                  | TRACK 0 SENSOR<br>WR PROT SENSOR to Port 2<br>INDEX SENSOR      | an a |     | 250   | ns   |
|                                  | MOTOR ON<br>WGATE IN to Port 2<br>DS                            |                                          |     | 80    | ns   |
| Data Setup Time                  | DIR to STEP                                                     | 50                                       |     |       | ns   |
| Data Hold Time                   | DIR to STEP                                                     | 0                                        |     |       | ns   |
| Delay Accuracy<br>(Pin 13)       | Td = 0.59 Rd x Cd<br>Rp = 3.9 K to 10 K<br>Cp = 75 pF to 300 pF | 0.8TD                                    |     | 1.2TD | Sec  |
| Pulse Width Accuracy<br>(Pin 14) | Tw = 0.59 Rw x Cw<br>Rw = 3.9 K to 10 K<br>Cw = 75 pF to 300 pF | 0.8Tw                                    |     | 1.2Tw | Sec  |

| SYMBOL | DESCRIPTION           | MIN  | NOM | ΜΑΧ | UNIT |
|--------|-----------------------|------|-----|-----|------|
| TSA    | Addr. setup time      | 100  |     |     | ns   |
| THA    | Addr. hold time       | 80   |     |     | ns   |
| TSD    | Data-in setup time    | 100  |     |     | ns   |
| THD    | Data-in hold time     | 80   |     |     | ns   |
| TACC   | Data-out access time  |      |     | 700 | ns   |
| TDR    | Data-out release time |      |     | 200 | ns   |
| TPW    | PROG pulse width      | 1500 |     |     | ns   |





#### **FIGURE 2: Typical Application**

8





## **ORDERING INFORMATION**

| PART DESCRIPTION          | ORDER NO.     | PKG. MARK |
|---------------------------|---------------|-----------|
| SSI 34B580<br>28-Pin DIP  | SSI 34B580-CP | 34B580-CP |
| SSI 34B580<br>28-Pin PLCC | SSI 34B580-CH | 34B580-CH |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX: (714) 731-5457



# TAPE DRIVE CIRCUITS



silicon systems\*

July, 1990

#### DESCRIPTION

Silicon Systems' SSI 35P550 combines magnetic tape head read signal amplification and processing onto a single integrated circuit. The device accepts up to 4 center-tapped magnetic read heads connected directly to the head inputs; head center tap voltage is provided by an on-chip reference. The device architecture permits system design flexibility by providing the external connections between the Preamplifier/Multiplexer, Postamplifier, Signal Level Detector, and Data Detector; this allows the implementation of many suitable filtering combinations. Low noise amplifiers are used throughout the device. The SSI 35P550 operates on +5 and +12 Volt supplies and has TTL compatible control signals.

## FEATURES

- 4-Channel Multiplexer with differential-Input
  Preamplifiers
- Postamplifier has component-adjustable and programmable gain
- On-chip Signal Level Detector with programmable threshold and adjustable delay
- Data Detection Circuit includes spurious signal rejection (adjustable time domain filter) and provides an adjustable uniform Data Pulse output
- Available in 40-pin DIP or 44-pin PLCC plastic packages



9-1

CAUTION: Use handling procedures necessary for a static sensitive component.

#### FUNCTIONAL DESCRIPTION

#### 4-CHANNEL PREAMPLIFIER AND MULTIPLEXER

The device contains four low level differential-input Preamplifiers. The differential output of a single Preamplifier is selectively connected to the Preamplifier output terminals by means of two logical CHANNEL SELECT signals, S0 and S1. The selected Preamplifier number is the binary value of the logical SELECT signals for active high voltage levels.

The Preamplifier inputs are intended for connection to center-tapped magnetic read heads. An appropriate Preamplifier input bias voltage level is obtained by connecting the head center taps to the circuit C.T. VOLT terminal.

The C.T. VOLT terminal is the output of a voltage reference which has a value to center the Preamplifier inputs within their operating range.

#### POSTAMPLIFIER

The Postamplifier is a differential-input, differentialoutput circuit which has two means of gain adjustment. A continuously-variable gain adjustment is obtained by use of an external resistor or potentiometer. Discrete values of gain setting are additionally obtained by applying combinations of logical signal levels to the three GAIN SELECT terminals, G0, G1, and G2.

The Postamplifier receives the output signals of the Preamplifier after frequency selection by an external filter network. The input characteristics of the Postamplifier are such that the inputs may have DC coupling to the Preamplifier output, or may be AC coupled with proper bias of 3V nom.

A suitable coupling capacitor must be connected between the GAIN1, GAIN2 terminals independent of the use of a gain setting resistor.

#### SIGNAL LEVEL DETECT CIRCUITS

The Signal Level Detect circuits consist of detector circuits which compare the amplitude of the signal envelope of the Postamplifier output with a selectable threshold and provide a logical output level which indicates the presence of Postamplifier signal greater than the threshold. AC coupling is required between the Postamplifier output and the Signal Level Detect circuits input. The Signal Level Detect input has internal bias connections so that no external bias network is required.

The threshold to which the Postamplifier signals are compared is selected by means of two THRESHOLD SELECT logical inputs T0 and T1. The result of the comparison is delayed from appearing at the circuit SIGNAL DETECT output terminal by means of a delay circuit which is adjustable by means of external components. The delay associated with signal detection is set by combinations of capacitor CDS and resistor RDS1. The delay associated with signal loss is set by combinations of CDS and resistors RDS1 plus RDS2.

#### DATA DETECTION CIRCUITS

The Data Detection circuits are AC coupled to the Postamplifier outputs through an (optional) external filter network and provide logical output pulse signals in response to positive and negative input signal amplitude peaks. This function is performed by differentiating input signals to obtain zero-crossing voltages at points of inflection and detecting these crossings to provide output signals.

To enhance the signal peak detection, spurious inflection points which occur in pairs between true signal peaks are suppressed by means of the Time Domain Filter. The filter inhibits the propagation of detected zero-crossings if they are not sufficiently separated in time. This time period is set by external capacitor CTD and resistor RTD.

Uniform DATA PULSE output signals are provided by the One-Shot Multivibrator which is triggered by outputs of the Time Domain Filter. The time duration of the DATA PULSE signals is set by external capacitor CDP and RDP.

DC paths through the external filter network to the Signal Level Detect circuits inputs are required to properly bias the Data Detection circuits. The resistance of each path is not critical and may be as large as 10 k $\Omega$ .

## **PIN DESCRIPTION**

| NAME          | 40-PIN | 44-PIN | DESCRIPTION                                      |
|---------------|--------|--------|--------------------------------------------------|
| IN0 -         | 1      | 1      | Channel 0 (-) input                              |
| IN0 +         | 2      | 2      | Channel 0 (+) input                              |
| IN1 -         | 3      | 3      | Channel 1 (-) input                              |
| IN1 +         | 4      | 4      | Channel 1 (+) input                              |
| IN2 -         | 5      | 5      | Channel 2 (-) input                              |
| N/C           |        | 6      | No internal connection                           |
| IN2 +         | 6      | 7      | Channel 2 (+) input                              |
| IN3 -         | 7      | 8      | Channel 3 (-) input                              |
| IN3 +         | 8      | 9      | (+) input                                        |
| CT VOLT       | 9      | 10     | Center tap voltage                               |
| VCC2          | 10     | 11     | + 12 Volt supply connection                      |
| AGND          | 11     | 12     | Analog signal ground                             |
| DEL IN        | 12     | 13     | Input to delay comparator                        |
| SIGNAL DETECT | 13     | 14     | Output of delay comparator                       |
| DPN           | 14     | 15     | External RC for output pulse width               |
| TDF           | 15     | 16     | External RC for time-domain delay                |
| N/C           |        | 17     | No internal connection                           |
| DATA PULSE    | 16     | 18     | Output of time-domain filter                     |
| DGND          | 17     | 19     | Ground                                           |
| VCC1          | 18     | 20     | +5 Volt supply                                   |
| ТО            | 19     | 21     | Threshold select signal (1 of 2)                 |
| T1            | 20     | 22     | Threshold select signal (1 of 2)                 |
| CAP1          | 21     | 23     | External differentiating capacitor<br>connection |
| CAP2          | 22     | 24     |                                                  |
| DIF -         | 23     | 25     | Inputs to active differentiator                  |
| DIF +         | 24     | 26     |                                                  |
| LEV OUT       | 25     | 27     | Output to level detector                         |
| N/C           |        | 28     | No internal connection                           |
| LEV -         | 26     | 29     | Inputs to level detector                         |
| LEV +         | 27     | 30     |                                                  |
| G0            | 28     | 31     | Postamp gain select (1 of 3)                     |

| NAME     | 40-PIN | 44-PIN | DESCRIPTION                                           |
|----------|--------|--------|-------------------------------------------------------|
| PSTOUT - | 29     | 32     | Outputs of Postamplifier                              |
| PSTOUT + | 30     | 33     |                                                       |
| G1       | 31     | 34     | Postamp gain select (1 of 3)                          |
| GAIN 1   | 32     | 35     | External Postamplifier gain<br>adjusting RC terminals |
| GAIN 2   | 33     | 36     |                                                       |
| PSTIN +  | 34     | 37     | Inputs to Postamplifier                               |
| PSTIN -  | 35     | 38     |                                                       |
| N/C      |        | 39     | No internal connection                                |
| G2       | 36     | 40     | Postamp gain select (1 of 3)                          |
| PREOUT + | 37     | 41     | (+) Output of Preamplifier                            |
| PREOUT - | 38     | 42     | (-) Output of Preamplifier                            |
| S0       | 39     | 43     | Input channel select (1 of 2)                         |
| S1       | 40     | 44     | Input channel select (1 of 2)                         |

## PIN DESCRIPTION (Continued)

## **ELECTRICAL CHARACTERISTICS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                            | RATING            | UNIT |
|--------------------------------------|-------------------|------|
| Storage Temperature                  | -65 to +150       | °C   |
| Junction Operating Temperature       | 0 to 130          | °C   |
| Supply Voltage, VCC1                 | -0.5 to +6.0      | VDC  |
| Supply Voltage, VCC2                 | -0.5 to +14.0     | VDC  |
| Voltage Applied to Logic Inputs      | -0.5 to VCC1 +0.5 | VDC  |
| Voltage Applied to OFF Logic Outputs | -0.5 to VCC1 +0.5 | VDC  |
| Current Into ON Logic Outputs        | 5.0               | mA   |
| Lead Temperature (soldering, 10 sec) | +260              | O°   |

#### DC CHARACTERISTICS

(Unless otherwise specified, VCC1 = 4.75V to 5.25V, VCC2 = 11.4V to 12.6V, Ta = 0 to 70 °C.)

| CHARACTERISTICS                                                   | CONDITIONS     | MIN | NOM | МАХ  | UNITS |
|-------------------------------------------------------------------|----------------|-----|-----|------|-------|
| Input Current<br>Logical Inputs HIGH                              | Vih = VCC1     |     |     | 100  | μA    |
| Input Current<br>Logical Inputs LOW                               | Vil = 0V       |     |     | -400 | μA    |
| Output Voltage<br>Delay Comparator OFF                            | loh = -400 μA  | 2.4 |     |      | V     |
| Output Voltage<br>Delay Comparator ON                             | lol = 2.0 mA   |     |     | 0.5  | V     |
| Data Pulse Inactive<br>Level Output Voltage                       | loh = -400 μA  | 2.4 |     |      | V     |
| Data Pulse Active<br>Level Output Voltage                         | lol = 2.0 mA   |     |     | 0.5  | v     |
| VCC1 Power Supply Current                                         | No Head Inputs |     |     | 30   | mA    |
| VCC2 Power Supply Current                                         | No Head Inputs |     |     | 62   | mA    |
| NOTE: Characteristic applies to Inputs S0, S1, G0, G1, G2, T0, T1 |                |     |     |      |       |

#### PREAMPLIFIER AND MULTIPLEXER CHARACTERISTICS

Output Load = 2 kΩ line-line, Channel Select Signals (S0,S1): VON = 2V Min., VOFF = 0.8V Max.

| CHARACTERISTICS              | CONDITIONS                                                                            | MIN  | NOM | МАХ | UNITS |
|------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|-------|
| Differential Voltage Gain    | Vin = 4 mVpp @ 100 kHz<br>ref. to CT VOLT                                             | 80   |     | 120 | V/V   |
| Gain Flatness                | Vin = 4 mVpp DC to 0.5 MHz<br>ref. to CT VOLT                                         | ±0.5 |     |     | dB    |
| Bandwidth, -1 dB             | Vin = 4 mVpp                                                                          | 1.5  |     |     | MHz   |
| Bandwidth, -3 dB             | Vin = 4 mVpp                                                                          | 3.0  |     |     | MHz   |
| Differential Input Impedance | Vin = 4 mVpp @ 100 kHz<br>ref to CT VOLT                                              | 10   |     |     | kΩ    |
| Common-Mode Rejection Ratio  | Vin = 300 mVpp @ 500 kHz<br>Inputs shorted to CT VOLT                                 | 50   |     |     | dB    |
| Power Supply Rejection Ratio | $\Delta$ VCC = 300 mVpp @ 500<br>kHz Inputs shorted to CT VOLT                        | 50   |     |     | dB    |
| Channel Isolation            | Unselected Vin = 100 mVpp<br>@ 2 MHz. Selected Channel<br>inputs connected to CT VOLT | 60   |     |     | dB    |

| CHARACTERISTICS                          | CONDITIONS                                             | MIN  | NOM | МАХ  | UNITS |
|------------------------------------------|--------------------------------------------------------|------|-----|------|-------|
| Total Harmonic Distortion                | Vin = 0.5 to 6.0 mV<br>pp @ 500 kHz                    |      |     | 2    | %     |
| Equivalent Input Noise                   | Power BW = 10 kHz to 1MHz<br>Inputs shorted to CT VOLT |      |     | 10   | μVrms |
| Small Signal<br>Single-Ended Output Res. | io = 1 mApp @ 100 kHz                                  |      |     | 35   | Ω     |
| Maximum Diff. Output Voltage             | Freq = 100 kHz THD < 5%                                | 3    |     |      | Vpp   |
| Output Offset Voltage                    | Inputs shorted to CT VOLT<br>Volt Load = Open Circuit  |      |     | ±1.0 | V     |
| Common-Mode Output Voltage               | Inputs shorted to CT VOLT<br>Volt Load = Open Circuit  | 2.68 |     | 3.5  | V     |
| Center Tap Voltage, CT VOLT              |                                                        |      | 3.0 |      | v     |

#### PREAMPLIFIER AND MULTIPLEXER CHARACTERISTICS (Continued)

#### DATA DETECTION CIRCUIT CHARACTERISTICS

Vin = 1.0Vpp diff. square wave, Tr, Tf < 20 ns, dc-coupled (for biasing). RD = 2.5 k $\Omega$ ; CD = 0.1  $\mu$ F; RTD = 7.8 k $\Omega$ ; CTD = 200 pF; RDP = 3.9 k $\Omega$ ; CDP = 100 pF. Data Pulse load = 2.5 k $\Omega$  to VCC1 plus 20 pF or less to PWR GND.

| CHARACTERISTICS                                        | CONDITIONS                                                                                                                                                                                                                                                                      | MIN    | NOM | МАХ     | UNITS |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|---------|-------|
| Differentiator Maximum<br>Differential Input Voltage   | Vin = 100 kHz sine wave,<br>dc-coupled. < 5% THD in<br>voltage across CD.<br>CD = 620 pF RD = 0                                                                                                                                                                                 | 5.0    |     |         | Vpp   |
| Differentiator Input Impedance                         | Vin = 4Vpp diff., 100 kHz<br>sine wave. CD = 620 pF<br>RD = 0                                                                                                                                                                                                                   | 10     |     |         | kΩ    |
| Differentiator Threshold<br>Differential Input Voltage | Vin = 100 kHz square wave,<br>Tr, Tf , 0.4 μs, no overshoot.<br>Data Pulse from each<br>Vin transition.                                                                                                                                                                         |        |     | 300     | mVpp  |
| Data Pulse Width Accuracy                              | $\label{eq:TDP} \begin{array}{l} \text{TDP} = .59 \text{ RDP X CDP},\\ \text{RDP} = .85 \text{ TDP } 3.9  \text{k}\Omega \text{ to10 } \text{k}\Omega,\\ \text{CDP} = 75 \text{ pF to } 300 \text{ pF}. \text{ Width}\\ \text{measured at } 1.5 \text{V amplitude} \end{array}$ | .85TDP |     | 1.15TDP | Sec   |

#### DATA DETECTION CIRCUIT CHARACTERISTICS

| CHARACTERISTICS                                                                                                                   | CONDITIONS                                                                                                                                                                              | MIN    | NOM | МАХ     | UNITS |
|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|---------|-------|
| Time Domain Filter<br>Delay Accuracy                                                                                              | TTD = 0.59 RTD X CTD<br>+ 50 ns, RTD = $3.9 \text{ k}\Omega$<br>to 10 k $\Omega$ , CTD = 100 pF<br>to 750 pF Delay measured<br>from 50% input amplitude to<br>1.5V Data Pulse amplitude | .85TTD |     | 1.15TTD | Sec   |
| Data Pulse Width<br>Drift from + 25 °C value                                                                                      | Width measure from 1.5V amplitude                                                                                                                                                       |        |     | ±5.0    | %     |
| Time Domain Filter<br>Delay Drift<br>from +25 °C value                                                                            | Delay measured from 50%<br>Input amplitude to 1.5V<br>Data Pulse amplitude                                                                                                              |        |     | ±5.0    | %     |
| Note: Differentiating network impedance should be chosen such that 1 mA peak current flows at maximum signal level and frequency. |                                                                                                                                                                                         |        |     |         |       |

#### SIGNAL LEVEL DETECT CIRCUITS CHARACTERISTICS

Level Comparator Inputs connected in parallel with Differentiator Inputs. Vin (Level Comp) = 100 kHz sine wave, ac-coupled. RDS1 = 5 k $\Omega$ ; RDS2, CDS = open

| CHARACTERISTICS                                                   | CONDITIONS                                                                                      | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Level Comparator Input<br>Thresholds, Single-Ended,<br>Each Input | T0 VT0 = 0.8V VT1 = 0.8V<br>Vo pulse value < 0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT | 30  |     | 70  | mV pk |
|                                                                   | T1 VT0 = 2.0V VT1 = 0.8V<br>Vo pulse Value <0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT  | 97  |     | 153 | mV pk |
|                                                                   | T2 VT0 = 0.8V VT1 = 2.0V<br>Vo pulse value <0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT  | 138 |     | 202 | mV pk |
|                                                                   | T3 VT0 = 2.0V VT1 = 2.0V<br>Vo pulse value <0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT  | 210 |     | 290 | mV pk |
| Level Comparator Diff.<br>Input Resistance                        | Vin = 5 Vpp @ 100 kHz                                                                           | 5   |     |     | kΩ    |
| Level Comparator Off<br>Output Leakage                            | Vo = VCC1                                                                                       |     |     | 25  | μA    |

| CHARACTERISTICS                             | CONDITIONS                                                  | MIN     | NOM | MAX     | UNITS |
|---------------------------------------------|-------------------------------------------------------------|---------|-----|---------|-------|
| Level Comparator ON<br>Output Voltage       | VT0 = 0.8V VT1 = 0.8V<br>Vin = ±140 mV diff. dc lo = 2.0 mA |         |     | 0.25    |       |
| Delay Comparator Upper<br>Threshold Voltage | Vo > 2.4V                                                   | .65VCC1 |     | .75VCC1 | V     |
| Delay Comparator Lower<br>Threshold Voltage | Vo < 0.5V                                                   | .25VCC1 |     | .35VCC1 | V     |
| Delay Comparator<br>Input Current           | 0V < Vin < VCC1                                             |         |     | 25      | μΑ    |

#### SIGNAL LEVEL DETECT CIRCUITS CHARACTERISTICS (Continued)

#### **POSTAMPLIFIER CHARACTERISTICS**

Output Load =  $2.5 k\Omega + 0.1 \mu$ F line-line, Vin = 100 mVpp, 100 kHz sine wave, dc-coupled (to provide proper biasing). CG =  $0.1 \mu$ F, RG = 0.

| CHARACTERISTICS                            | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                               | MIN                                                                                                                       | МАХ                                                                                                         | UNITS                                                    |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Differential Voltage<br>Gain               | A0 VG0 = $0.8V$ VG1 = $0.8V$ VG2 = $0.8V$<br>A1 VG0 = $2.0V$ VG1 = $0.8V$ VG2 = $0.8V$<br>A2 VG0 = $0.8V$ VG1 = $2.0V$ VG2 = $0.8V$<br>A3 VG0 = $2.0V$ VG1 = $2.0V$ VG2 = $0.8V$<br>A4 VG0 = $0.8V$ VG1 = $0.8V$ VG2 = $2.0V$<br>A5 VG0 = $2.0V$ VG1 = $0.8V$ VG2 = $2.0V$<br>A6 VG0 = $0.8V$ VG1 = $2.0V$ VG2 = $2.0V$<br>A7 VG0 = $2.0V$ VG1 = $2.0V$ VG2 = $2.0V$<br>ARG VG0 = $2.0V$ VG1 = $2.0V$<br>VG2 = $2.0V$ Ween BG = $2.5$ KQ | A7 - 14.75<br>A7 - 12.75<br>A7 - 10.75<br>A7 - 8.75<br>A7 - 6.75<br>A7 - 6.75<br>A7 - 4.75<br>A7 - 2.75<br>32<br>A7 - 7.5 | A7 - 13.25<br>A7 - 11.25<br>A7 - 9.25<br>A7 - 7.25<br>A7 - 5.25<br>A7 - 3.25<br>A7 - 1.25<br>36<br>A7 - 4.5 | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| Differential Input<br>Impedance            | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V                                                                                                                                                                                                                                                                                                                                                                                                         | 10                                                                                                                        |                                                                                                             | kΩ                                                       |
| Bandwidth, 1dB                             | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V                                                                                                                                                                                                                                                                                                                                                                                                         | 1.5                                                                                                                       |                                                                                                             | MHz                                                      |
| Bandwidth, 3dB                             | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V                                                                                                                                                                                                                                                                                                                                                                                                         | 3.0                                                                                                                       | -                                                                                                           | MHz                                                      |
| Maximum Diff.<br>Output Voltage            | VG0 = 0.8V VG1 - 0.8V VG2 = 0.8V<br>VIN = 100 kHz sine wave THD < 5%                                                                                                                                                                                                                                                                                                                                                                     | 5                                                                                                                         |                                                                                                             | Vpp                                                      |
| Small Signal<br>Single-Ended<br>Output Res | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V<br>VIN = 0V Io = 1 mApp, 100 kHz                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                           | 35                                                                                                          | Ω                                                        |
| Input Bias Offset<br>Voltage Range         | VG0 = 0.8V VG1 = 0.8V VG2 = 0.8V<br>THD < 2.0%                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                           | ±1.0                                                                                                        | V                                                        |
| Input Bias<br>Common-Mode<br>Voltage Range | VG0 = 0.8V VG1 = 0.8V VG2 = 0.8V<br>THD < 2.0%                                                                                                                                                                                                                                                                                                                                                                                           | 2.68                                                                                                                      | 3.5                                                                                                         | V                                                        |



#### **ORDERING INFORMATION**

| PART DESCRIPTION | ORDER NO.     | PKG. MARK |
|------------------|---------------|-----------|
| SSI 35P550       |               |           |
| 44-Pin PLCC      | SSI 35P550-CH | 35P550-CH |
| 40-Pin DIP       | SSI 35P550-CP | 35P550-CP |

No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680, (714) 731-7110, FAX (714) 731-5457

Notes:

# Section

# CUSTOM/SEMICUSTOM CAPABILITIES

10



silicon systems \*

# Custom/Semicustom Capabilities

# SILICON SYSTEMS LEADS THE WAY DEVELOPING MIXED-SIGNAL CUSTOM/SEMICUSTOM PRODUCTS

Silicon Systems is committed to leadership in the development of high-performance, application-specific, custom/semicustom Mixed-Signal Integrated Circuits (MSICs™).

Silicon Systems offers innovative designs for digital, analog, and mixed analog/digital ICs; a versatile range of CMOS and bipolar processes; quick-turn design methodologies supported by advanced and integrated design automation tools; specialized manufacturing facilities; comprehensive test, quality assurance, and prototype assembly programs; and nearly 20 years of IC design experience. Silicon Systems' efforts pay off by dramatically reducing the time (and cost) it takes to deliver the most optimized custom/semicustom ICs available.

Whether a customer's application falls in Silicon Systems' specialty areas of communications, storage products, automotive, or other areas, Silicon Systems' technical capabilities turn designs around faster and minimize a product's time to market for the competitive advantage.



10

## BROAD RANGE OF ANALOG AND DIGITAL DESIGN EXPERIENCE

With a broad base of experience, systems knowledge, and applications expertise, Silicon Systems' designers provide creative IC solutions in both CMOS and bipolar process technologies for analog, digital, and mixedsignal applications. In bipolar, Silicon Systems' design expertise focuses on applications requiring high-speed ECL logic combined with high-performance analog circuitry. Bipolar products range from low-noise amps to very sophisticated data separators that employ patented phase locked loops.

In CMOS, Silicon Systems has designed digital products ranging from FIFOs to complex hard-disk drive controllers. Combined analog/digital products range from crosspoint switches to complete, one-chip 2400 bit/s modems.

| Technique                 | Application                                                                                                                                                                                                                                          | Silicon Systems Designed Examples                                                                                                                                                                                                                                         |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CMOS Signal Processing    | For analog continuous time and<br>sampled data (switched-capacitor<br>implementation) and Digital Signal<br>Processing (DSP) applications. Low-<br>power capability also allows inclusion<br>of ROMs, RAMs, and other analog/<br>digital subsystems. | <ul> <li>73K224 complete single-chip 2400 bit/s modem</li> <li>C301 single-chip telephone headset amplifier</li> <li>14.4 kbit modem</li> <li>Direct-broadcast satellite descrambler</li> <li>Motor controllers</li> <li>Hi-resolution analog data acquisition</li> </ul> |
| Bipolar Signal Processing | For high-performance, low noise,<br>wideband signal acquisition and<br>processing applications. Offers TTL<br>and/or ECL logic interfaces with high<br>current drive.                                                                                | <ul> <li>Sub 1 nV/sHz HDD R/W amplifiers</li> <li>AGC, pulse detection amplifiers</li> <li>High-speed data separators</li> <li>Wideband transceivers</li> <li>PLLs (Phase Locked Loops)</li> <li>Optical signal processing</li> </ul>                                     |
| Digital CMOS              | ForASIC controllers, sequencers and<br>data path applications with on-board<br>ROM, RAM, and PLA sub-systems.<br>Offers standard TTL and/or CMOS<br>logic interfaces.                                                                                | <ul> <li>Hard disk drive controllers</li> <li>SCSI interface controllers</li> <li>UARTs</li> <li>Protocol controllers</li> <li>Digital signal processors</li> </ul>                                                                                                       |
| Digital Bipolar           | High-speed logic and interface<br>circuitry. Offers standard logic or<br>custom interfaces.                                                                                                                                                          | <ul><li>Encoders and decoders</li><li>High-speed digital transceivers</li></ul>                                                                                                                                                                                           |

# FULL ANALOG AND DIGITAL INTEGRATION ON THE SAME CHIP

Silicon Systems leads its competition in the design of complete systems on a chip which combine complex analog and digital functions. The total system solution approach allows designers to satisfy their application, cost, and performance objectives.

## Custom mixed-signal Bipolar low-noise read/write IC



Standard Bipolar mixedsignal, high-performance data separator



Standard product singlechip 2400 bit/s modem with switched capacitor filters and RISC DSP



# "DESIGN-FOR-TESTABILITY" AND TEST SUPPORT

Silicon Systems employs design-for-testability methodologies, such as built-in test modes that allow direct testing of internal subsystems. Silicon Systems uses highly specialized equipment, test programs and test procedures for combined analog/digital designs to ensure delivery of high-quality product. To determine product reliability under extreme conditions, products are tested in-house by a wide variety of advanced analog or digital testers including:

- LTX (TS88/DX90) testers
- Trillium Micromaster Plus
- Teradyne A520

These testers are supported by:

- Automatic handlers (Trigon PLCC, Symtek & Tesec SOIC, and MCT DIP and Delta QFP)
- Burn-in sockets, temperature chambers, Aehr burn-in ovens, and Highly Accelerated Stress Test (HAST)

# Custom/Semicustom Capabilities

## **CMOS PROCESS TECHNOLOGIES**

Silicon Systems' mixed signal CMOS processes are used to implement low-power, highly integrated systems solutions.

The two main processes used for new designs are CH (for 12V applications) and CG (for 5V applications). These processes are summarized in the table below. Other production process technologies (such as metal gate) are not utilized for new designs.



CH CMOS PROCESS TRANSISTOR

| Process | Туре                                        | Application<br>Voltage | BVDSS | Drawn<br>Gate<br>Length | Interc<br>Poly 1 | onnect F<br> Metal 1 | itches<br>Metal 2 | Features                                                                                                                                                                                      |
|---------|---------------------------------------------|------------------------|-------|-------------------------|------------------|----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СН      | Si-Gate, single metal,<br>dual poly, P Well | 12V                    | 18 V  | 3.6µ                    | 5.8μ             | 6.4μ                 | n/a               | <ul> <li>DDD S/D structure</li> <li>Poly-poly capacitors</li> <li>Low-voltage coefficient</li> <li>High Ω /□poly resistors</li> <li>Epi substrate option</li> <li>Buried Well-ring</li> </ul> |
| CG      | Si-Gate, dual metal,<br>dual poly, P Well   | 5V                     | 7V    | 1.5µ                    | 3.0μ             | 4.5µ                 | 6.0μ              | <ul> <li>DDD S/D structure</li> <li>Poly-poly capacitors</li> <li>Shrinkable to 1.2μ</li> </ul>                                                                                               |

#### **CMOS PROCESS CHART**

The CH process is used for applications requiring a higher (12V) voltage operation. This higher voltage operation is achieved through the use of a DDD (double diffused drain) source/drain structure. This increases the S/D junction grading and thus increases the breakdown voltage and lowers the associated junction capacitance. The CH process also provides low-voltage coefficient, precision poly-poly capacitors. These high quality capacitors support high performance switched-capacitor filtering and data conversion (A/D and D/A) circuits. "Digital" CMOS processes which have been modified to provide poly-diffusion capacitors do not support high performance analog applications such as those possible with poly-poly capacitors. Poly-poly capacitors have much lower voltage coefficients and do not have a large parasitic bottom place capacitor.

Another important feature for analog applications is found on the Silicon Systems CH process, high  $\Omega/\Box$  poly resistors. These resistors have a low voltage coefficient which is very important for low distortion, continuous time

filters such as in anti-aliasing applications. Typical CMOS processes provide only high value well resistors, which are unacceptable in these applications.

To improve the reliability of your system, Silicon Systems has incorporated a well ring into the CH process. This improves the well tie-down and increases the latchup immunity. In applications with harsh 'environments' (inductive motor drivers, automotive applications...) an epi substrate option is utilized for CH to increase latchup immunity to well over 200 mA.

The CG process is designed to support 5V mixed-signal systems. As the feature size  $(1.5\mu)$  is significantly reduced over the CH process, much higher levels of system integration are possible. In addition to the much higher level of digital complexity possible, high performance analog circuitry is supported. Just as with the CH process, excellent poly-poly capacitors are available. The CG process is shrinkable to  $1.2\mu$ . Both the CH and CG process are proven production processes, thus minimizing your unknowns and risks.

# Custom/Semicustom Capabilities

## **BIPOLAR PROCESS TECHNOLOGIES**

Silicon Systems uses its bipolar processes to implement high performance mixed-signal integrated circuits.

The two bipolar processes utilized for new designs are BK (12V) and BN (5V). These processes are summarized in the table below. Other production bipolar processes are not used for new designs.



Advanced polysilicon emitter structure for high-performance

Up-junction isolation

Base plug for reduced

Collector plug for reduced collector resistance

lateral PNPs, higher NPN BV<sub>CEO</sub> Buried layer for reduced collector resistance and lower junction capacitance

#### BK BIPOLAR PROCESS NPN TRANSISTOR

| Process | Туре              | BV <sub>CEO</sub> | NPN Ft | Emitter<br>Size | M1<br>Pitch | M2<br>Pitch | Features                                                                                                                                                                                            |
|---------|-------------------|-------------------|--------|-----------------|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ВК      | Junction-isolated | 12V               | 2 GHz  | 2.5µ            | 9.0μ        | 14.0μ       | <ul> <li>Polysilicon emitters</li> <li>A1 Schottky diodes</li> <li>Nitride capacitors</li> <li>Ion implanted resistors</li> <li>Up/down junction isolation</li> <li>Collector/base plugs</li> </ul> |
| BN      | Oxide-isolated    | 6V                | 8 GHz  | 2.0µ            | 4.5μ        | 8.0μ        | <ul> <li>High performance NPNs</li> <li>PtSi Schotty diodes</li> <li>Nitride capacitors</li> <li>Ion implanted resistors</li> <li>Sidewall oxide isolation</li> <li>Collector/base plugs</li> </ul> |

#### **BIPOLAR PROCESS CHART**

The BK process is an analog/digital process technology used for applications requiring a higher voltage (12V) operation. Higher voltage operation is achieved through the use of lighter-doped epi, which also improves the performance (current gain and speed) of the lateral PNP transistors. Deep N+ and P+ enhancement layers are provided to reduce the collector series resistance and base resistance, respectively. Up-junction isolation is used to allow a significant reduction in device area as compared to conventional junction isolation methods. Metal-Poly capacitors with a nitride dielectric are provided in BK.

The BN process is a sidewall oxide-isolated bipolar process targeted at applications using 5V power supply. The use of oxide isolation greatly reduces the sidewall

parasitic capacitances and allows the fabrication of very small transistors. A minimum size BN transistor consumes 1/5th the area of a minimum size BK transistor. The NPN transistors are available in walled and nonwalled configurations with the additional option of recessed collectors to further reduce the base-collector capacitance. Excellent PtSi Schottky diodes are provided as well as nitride/oxide capacitors, dual layer metal, and 100-200 MHz lateral and substrate PNP transistors. The high performance NPN transistors can be used to make sub-nanosecond ECL and CML logic gates as well as high-precision, high-speed analog circuitry. The fine metal pitches and small device sizes produce very dense circuit designs. The intrinsic speed and packing density of this process allow the designer to implement high performance analog/digital systems.

## **MIXED-SIGNAL ARRAYS**

The Mixed-Signal Array (MSA) series has been designed for those applications requiring both analog and digital circuits on a single chip.

Silicon Systems' Mixed-Signal Array program is a hardware and software system for automating integrated circuit design. The arrays are developed with Silicon Systems' Integrated Design Methodology (IDM™), a semicustom design technique for designing high density, high performance mixed-signal (analog and digital) arrays in both Bipolar and CMOS devices.

#### General Description

The MSA Series is a family of semiconductor arrays designed for efficient implementation of mixed analog/ digital circuits. The series consists of seven base arrays ranging in complexity from 24 to 1608 digital gates, 8 to 40 analog cells, and 28 to 66 I/O pads.

Silicon Systems' Mixed-Signal Arrays are prefabricated integrated circuits consisting of tiles surrounded by a periphery of input/output tiles capable of a wide range of system interfaces. The Mixed-Signal Arrays employ a tile architecture which provides a systems designer with an open array of tiles containing unconnected active and passive semiconductor components. The components and tiles are interconnected to build specific electronic functions in combined analog and digital technology through the use of single tiles or tile/component combinations. In Silicon Systems' integrated CAD/CAE environment, the designer has the option of using the predefined macros provided in the library, or he can use these macros as models for creating macros specific to his own needs. The designer also has the option of storing newly generated or modified macros in a library and reusing them in other designs at a later time.

#### ADVANTAGES OF MIXED-SIGNAL ARRAYS

The benefits of using arrays are:

- An array can be designed from concept to prototypes in ten to fifteen weeks.
- Manufacturing time is greatly reduced due to the prefabrication of base arrays.
- Arrays are economic. System size and cost are reduced. Power consumption is reduced but performance is generally enhanced.
- Arrays can be reconfigured to fit your unique design requirements.

#### FEATURES

- CMOS and Bipolar families
- Combines high performance analog and digital circuits on a single chip
- System speeds up to 2 GHz (bipolar)
- Twelve versatile arrays for a variety of applications
- High voltage capability
- ESD protection at each I/O pad
- Full CAE support on Mentor Graphics workstations
- Analog and digital macro library

| MIXED-SIGNAL<br>ARRAY | TECHNOLOGY  | EQUIVALENT<br>GATES | EQUIVALENT<br>OP AMPS | BONDING<br>PADS |
|-----------------------|-------------|---------------------|-----------------------|-----------------|
| 6701                  | CMOS        | 1608                | 40                    | 66              |
| 6702                  | CMOS        | 280                 | 12                    | 36              |
| 6703                  | CMOS        | 604                 | 12                    | 42              |
| 6704                  | CMOS        | 604                 | 12                    | 44              |
| 6901                  | Bipolar     | 96                  | 24                    | 48              |
| 6902                  | Bipolar     | 0                   | 8                     | 28              |
| 6903                  | Bipolar     | 24                  | 26                    | 52              |
| 6951                  |             | 144                 | 52                    | 64              |
| 6952                  | High        | 24                  | 16                    | 40              |
| 6953                  | Performance | 72                  | 34                    | 56              |
| 6954                  | Bipolar     | 144                 | 16                    | 56              |
| 6955                  |             | 288                 | 22                    | 72              |

#### Silicon Systems Mixed-Signal Array Series

## INTEGRATED DESIGN METHODOLOGY—THE IDM™ ADVANTAGE

Silicon Systems has spent almost 10 years developing its Integrated Design Methodology (IDM<sup>™</sup>). IDM<sup>™</sup> consists of an interlocking set of design methods supported by a single Computer-Aided Engineering (CAE) and Computer-Aided Design (CAD) system. As IDM™ supports analog and digital designs in any of Silicon Systems' CMOS and bipolar technologies, it offers the tremendous advantage of flexibility.

## COMPARE FULL-CUSTOM TO SEMICUSTOM DESIGN

IDM<sup>™</sup> is based on two major design approaches: fullcustom and semicustom.

Full-custom design is a "handcrafted" approach used to produce the most compact, high-performance design possible. Two approaches for full-custom physical design are possible: either composite or symbolic. In composite design, every process mask layer is drawn down to the process minimums. This yields the densest, highest-performance designs but is the most time-consuming approach. Symbolic design utilizes correct-by-construction, stick-like, process symbols, such as resistors, capacitors, and wires. Symbolic design is significantly more productive than composite and supports a higher level of circuit verification for greater design accuracy.

Semicustom design is an "automated" approach used to produce the most timely and cost-efficient designs possible. Two approaches are possible: either automatically placed-and-routed library components, including standard cells, or prefabricated array components.

Silicon Systems' analog and digital standard cells are pre-characterized, library-maintained circuits that are automatically placed and routed to generate a layout. The automatic place-and-route software also utilizes macro cell assemblers to route full-custom circuitry. The standard cell approach requires minimal layout effort, leading to lower development cost and a higher first article success rate.

Silicon Systems' mixed-signal arrays are bipolar and CMOS families of integrated circuits which are ninety percent prefabricated. The base arrays utilize a three-tile type core structure each of which is targeted for a specific design application, i.e., analog, digital, and reference. The three tile types forming the array core are separated by interconnect "highways" capable of handling both analog and digital signal busses. The core, in turn, is enclosed by a periphery of predefined I/O functions.

Array customization is achieved by the definition and interconnection of metal and poly-Si or double metal layers. Silicon Systems mixed-signal arrays provide a systems designer with fast prototype cycle times, lower integration costs, and the ability to migrate to either standard cell or custom integration with a minimum perturbation in design production.

# CHOOSE THE OPTIMUM DESIGN APPROACH BASED ON TRADE-OFFS

Each IDM™ design approach offers unique cost, time, and performance trade-offs.

|                               | Full - C            | ustom              | Semicustom           |                       |  |
|-------------------------------|---------------------|--------------------|----------------------|-----------------------|--|
|                               | Composite<br>Design | Symbolic<br>Design | Cell-Based<br>Design | Array-based<br>Design |  |
| Design Parameters             |                     |                    |                      |                       |  |
| Cost (non-recurring expense)  | 1.0                 | 0.5 - 0.8          | 0.4 - 0.7            | 0.2 - 0.4             |  |
| Time (schedule)               | 1.0                 | 0.5 - 0.7          | 0.4 - 0.6            | 0.2 - 0.4             |  |
| Production Parameters         |                     |                    |                      |                       |  |
| Piece Price (production cost) | 1.0                 | 1.2 - 1.4          | 1.5 - 2.0            | 2.0 - 2.5             |  |
| Die Size (silicon area)       | 1.0                 | 1.1 - 1.2          | 1.3 - 1.6            | 1.6 - 2.0             |  |

## **CUSTOM / SEMICUSTOM TRADE-OFFS**

Note: All comparisons are normalized to a composite-level design.

# MIX FULL-CUSTOM AND SEMICUSTOM DESIGN ON A SINGLE CHIP

Due to the interlocking nature of Silicon Systems' design approaches, full-custom and semicustom design can be mixed on the electrical and/or physical design of any given IC.



# CONVERT SEMICUSTOM DESIGN INTO FULL-CUSTOM DESIGN

With its unique integrated design automation system, Silicon Systems can easily convert a semicustom design into full-custom circuitry. This capability allows Silicon Systems' customers to reduce production costs by converting an area-inefficient semicustom design into a high-performance full-custom design.

# SOPHISTICATED DESIGN AUTOMATION TOOLS

The Pegasys<sup>™</sup> design automation system, with proprietary and Silicon Systems-enhanced vendor software, addresses both the electrical and physical phases of design.



# ELECTRICAL DESIGN

Electrical design is done on Mentor Graphics/Apollo engineering workstations with Silicon Systems-enhanced software that provides schematic capture, simulation, synthesis, and documentation tools. This software is supported by libraries of pre-designed cells and components. Due to our integrated CAE environment, there is no distinction between any schematic capture, simulation, or synthesis capabilities for full- or semicustom design approaches.

# ANALOG & DIGITAL SIMULATION

Simulation ensures that we meet the customer's performance specification before converting the design into silicon. Circuit simulation, an important key to Silicon Systems' design methodology, allows us to accurately simulate the performance numbers of our technologies. For circuit simulation, we use Meta-Software's HSPICE<sup>™</sup> with a proprietary analog CMOS model that accurately predicts output impedance and other analog parameters over a wide range of operating conditions and device sizes. The HSPICE environment includes a fully hierarchical netlister, a preprocessor called PHSPICE, and a Meta-Software graphic plotter called HSPLOT<sup>™</sup>. For the analog simulation of switched capacitors, we use Columbia University's SWITCAP<sup>™</sup>.

For digital simulation, we use a proprietary version of SimuCad's SILOS<sup>TM</sup> that performs gate and switch-level, zero-delay, functional logic and fault simulation. To analyze delays with a timing-based logic simulation, we use a combination of TSIM<sup>TM</sup> (developed on Meta-Software's Circuit Path Finder<sup>TM</sup>) and SILOS.

## **DEVICE MODELING AND CHARACTERIZATION LABORATORY**

Highly-accurate circuit simulation models and parameters are developed in Silicon Systems' state-of-the-art Device Modeling and Characterization (DMC) laboratory. With capabilities including precision AC measurement, RS1 statistical analysis, and worst-case modeling, the DMC lab provides complete device model data for our processes.

# PHYSICAL DESIGN

Silicon Systems is in the process of converting its physical design system from a proprietary VAX-based system (ALICE) to an enhanced Mentor Graphics/Apollo-based system (ICgraph™). Both systems support a full range of capabilities, including graphical editing, design rule checking (DRC), circuit trace, and pattern generation (PG) in an integrated environment.

With the ALICE system, Silicon Systems pioneered a correct-by-construction device-level design methodology which has proven highly effective in the production of mixed analog/digital chips. Silicon Systems will embody this methodology within the Mentor Graphics-based system.

## AUTOMATIC PLACE AND ROUTE SOFTWARE

Silicon Systems' cell-based automatic place-and-route capability, which is based on Cadence's TANCELL<sup>™</sup> software, performs physical design far more rapidly than can be done by hand. Extensive proprietary software, developed to complement TANCELL, supports hierarchical routing, parameter passing, library creation and maintenance, and CMOS switched-capacitor analog macro generation directly from full-custom design. A random-logic digital macro assembler is in development. This flexible place-and-route environment supports floor planning, automatic chip construction, and the mix and match of custom cells, standard cells, and compiled cells—all of which are used to reduce design development time.

# AUTOMATIC CIRCUIT TRACE AND VERIFICATION SOFTWARE

Using a proprietary circuit-trace program called ANITA<sup>™</sup>, we compare the completed IC layout database automatically to the Mentor schematic database to ensure that the layout implementation matches the schematic design exactly. When this trace program is applied to CMOS and bipolar mixed analog/digital designs, it performs a more detailed trace than is available through commercial layout-versus-schematic (LVS) packages. ANITA allows Silicon Systems to dramatically reduce design errors and minimize the time to product introduction.

## **DESIGN AUTOMATION BENEFITS**

The proprietary Pegasys<sup>™</sup> Design Automation system gives Silicon Systems the flexibility to create increasingly complex ASIC designs for our customers while dramatically reducing design schedules, costs, and errors.

# MANUFACTURING SUPPORTS CMOS AND BIPOLAR TECHNOLOGIES

Silicon Systems continually invests in quality and capacity improvements to ensure that the company's wafer fabrication, test, and assembly capabilities meet the latest manufacturing requirements.

Two manufacturing facilities offer specialized capabilities depending on fabrication needs. Both facilities offer high resolution stepper photolithography technology, positive resist, dry plasma etch systems, high current implantation and automatic sputtering.

Fab 1 in Tustin employs bipolar processes including the high-speed BN process. Four-inch wafers are produced, targeted primarily toward the storage products marketplace. Fab 2 in Santa Cruz runs both bipolar and CMOS processes on both four- and six-inch wafers targeted primarily toward the communications and automotive products sector. The newest of the two manufacturing facilities, Fab 2, offers 5x stepper technology, robotics, and a migration towards sub-micron capability.



## COMPUTER-AIDED MANUFACTURING WITH PROMIS TM FOR RAPID DELIVERY OF RELIABLE ICs



Committed to Computer-Aided Manufacturing (CAM), Silicon Systems has invested in extensive computer resources. To handle the vast amounts of data required for manufacturing, monitoring, and statistical process control, Silicon Systems uses the Process and Management Information System (PROMIS<sup>™</sup>). The PROMIS system:

- manages inventory information,
- tracks wafers in process,
- monitors the clean room environment
- performs statistical process control.

PROMIS<sup>™</sup> provides computer-controlled (i.e., paperless) facilities, which reduces sources of contamination in the wafer fab clean rooms. Silicon Systems' wafer fab is a class "50" environment with class "10" work surfaces. Cleanliness is maintained through the service chase approach, which channels a minimum of 5 air exchanges per minute. PROMIS allows Silicon Systems to deliver reliable ICs rapidly, thus allowing customers to introduce products to the marketplace on schedule and within budget.
## SILICON SYSTEMS WORKS WITH CUSTOMERS TO CREATE THE BEST IC SOLUTION

Silicon Systems has five IC design centers located in Tustin, Grass Valley, and Santa Clara, California as well as Tokyo and Singapore. Any of these design centers can accept a functional specification and complete the entire design task using either a full-custom or a cell-based approach.



Or, a customer can complete most of the design, using array technology, and take advantage of Silicon Systems' expertise for physical layout.



10





# QUALITY ASSURANCE AND RELIABILITY

11



silicon systems ®

# Reliability and Quality Assurance

## **SECTION 1**

## 1.1 INTRODUCTION

Silicon Systems is committed to the goal of customer satisfaction through the on-time delivery of defect free products that meet the customer's expectations and requirements. This statement serves as the corporate quality policy and reflects key elements that are instrumental in attaining true customer satisfaction. This section outlines Silicon Systems' ongoing activities for the control and continual improvement of quality in every aspect of our organization.

Silicon Systems is diligently working to maintain and improve its position as a world-class provider of mixed-signal integrated circuits (MSICs™). Our Corporate Quality Mission describes that commitment: "Achieve Total Customer Satisfaction Through Quality Excellence and Exceed the Goal of 1 ppm by Continuous Improvement."

We realize and practice the concept that quality must be designed and built into our products. In addition, Silicon Systems utilizes rigid inspections and data analysis to evaluate the acceptability and variation existing in incoming materials and performs stringent outgoing quality verification. The manufacturing process flow is encompassed by an effective system of test/inspection checks and in-line monitors which focus on the control and reduction of process variation. These gates and monitors ensure precise adherence to prescribed standards and procedures.

Silicon Systems also incorporates the use of statistical process control techniques into company operations. The control and reduction of the process variation by the use of statistical problem solving techniques, analytical controls and other quantitative methods ensures that Silicon Systems' products maintain the highest levels of quality and reliability. Our Reliability and Quality Assurance organization is committed to working closely with the customer to provide assistance and a continually improving level of product quality.

## 1.2 RELIABILITY AND QUALITY ASSURANCE

It is the objective of the Reliability and Quality Assurance organization to ensure that proactive quality systems are in place to ensure that Silicon Systems' products will meet or exceed customer requirements and expectations. In addition, the Reliability and Quality Assurance organization works to facilitate the timely implementation of solutions and monitors the effectiveness of corrective actions. These organizational strategies support the continuing enhancement of quality consciousness throughout Silicon Systems, a necessary element in supporting our objective of world-class quality.

To facilitate the close coordination required of the Reliability and Quality function, a combined Reliability and Quality Assurance organization has been established. The R&QA organization structure is pictured in Figure 1. For maximum effectiveness, this organization is headed by a Senior Vice President reporting directly to the President/CEO.

## SECTION 2: QUALITY ASSURANCE

## 2.1 QUALITY OBJECTIVES

While all Silicon Systems employees have direct responsibility for quality in their functions, Quality Assurance has the ultimate responsibility for the reliable performance of our products. This is accomplished through the administration of formal systems which assure Silicon Systems' management, as well as our customers, that products will meet the requirements of customer purchase orders and all other specifications related to design, raw material and thorough completion of the finished product.

Quality Assurance supports and directs the formal qualification of suppliers, material, processes, and products, and the administration of quality systems and production monitors to assure that our products meet Silicon Systems quality standards. Quality Assurance also provides the liaison between



# Reliability and Quality Assurance

Silicon Systems and the customer for all product quality related concerns.

It is the practice of Silicon Systems to have the corporate quality and reliability objectives encompass all of its activities. This starts with a strong commitment of support from the corporate level and continues with exceptional customer support long after the product has been shipped.

Silicon Systems emphasizes the belief that quality must be built into all of its products by ensuring that all employees are educated in the quality philosophy of the company. Some of the features built into Silicon Systems Quality Culture include:

- 1. Structured training programs directed at Wafer Fabrication, Test, and Process Control personnel.
- 2. Stringent in-process inspection, gates, and monitors.
- 3. Rigorous evaluation of designs, materials, and processing procedures.
- 4. Stringent electrical testing (100% and QA AQL/Sample testing).
- 5. Ongoing reliability monitors and process verifications.
- 6. Real-time use of statistical process control methodology.
- 7. Corporate level audits of manufacturing, subcontractors, and suppliers.
- 8. Timely corrective action system.
- 9. Control of non-conforming material.

These focused quality methods result in products which deliver superior performance and reliability in the field.

#### 2.2.1 INCOMING INSPECTIONS

Incoming inspection plays a key role in Silicon Systems' quality efforts. Small variations in incoming material can traverse the entire production cycle before being detected much later in the process. By paying strict attention to the monitoring of materials at the earliest possible stage, variation can be reduced, resulting in a stable uniform process.

#### 2.2.2 IN-PROCESS INSPECTIONS

Silicon Systems has established key inspection monitors in such strategic areas as Wafer Fabrication, Wafer Probe, Assembly, and Final Test. These quality monitoring tests are performed in addition to the intermediate and final inspections found in the manufacturing process.

Quality control monitors have been integrated throughout the manufacturing flow, so that data may be collected and analyzed to verify the results of intermediary manufacturing steps. This data is used to document quality trends or long term improvements in the quality of specific operations.

A generic description of the product flow and QC inspection points is shown in Figure 2.

## 2.3 DESIGN FOR QUALITY

Since the foundation of a reliable product is in the design process, the Reliability and Quality Assurance organization utilizes comprehensive reviews of design stages prior to the product's transition to production status. These review stages assure a predictable and effective development cycle. Other important design-related functions include ensuring that process specification revisions are translated into updated design parameters and the translation of manufacturing process capability into design guidelines. This is accomplished through the identification and monitoring of critical process and device parameters. These elements, included in Silicon Systems design for quality effort, support the development of robust design rules which are as insensitive as possible to manufacturing variation. The result is a product that delivers predictable and reliable long term performance.



#### 2.4 PPM REDUCTION PROGRAM

The primary purpose of a PPM reduction program is to provide a formalized feedback system in which data from nonconforming products can be used to improve product consistency and reliability. The action portion of this program is accomplished in three stages:

- 1. Identification of defects by failure mode.
- 2. Identification of defect causes and initiation of corrective action.
- 3. Measurement of results and setting of improved goals.

The data summarized from the established PPM program is compiled as a ratio of units rejected/tested. This ratio is then expressed in terms of defective parts per million (PPM). Founded on a statistically valid database of PPM data and an established five-year strategic plan identifying PPM improvement goals, Silicon Systems has progressively achieved excellent quality standards and will continue to improve on PPM standards as set by the industry.

### 2.5. COMPUTER AIDED MANUFACTURING CONTROL

Computer Aided Manufacturing (CAM) is used throughout Silicon Systems for the identification, control, collection and dissemination of timely data for logistics control. Silicon Systems also uses this type of computerized system for statistical process control and manufacturing monitoring. PROMIS, the Process Management and Information System, displays approved/controlled recipes, processes, and procedures; tracks work-in-process; reports accurate inventory information; allows continuous recording of facilities data; contains statistical analysis capabilities; and much more. PROMIS allows for a paperless facility, which assists in minimizing contamination of clean room areas.

The PROMIS system has been configured to meet the specific requirements of Silicon Systems.

#### **SECTION 3: RELIABILITY**

#### 3.1 RELIABILITY PROGRAM

Silicon Systems has defined various programs that will characterize product reliability levels on a continuous basis. These programs can be categorically described by:

- 1. Qualifications
- 2. Production Monitors
- 3. Evaluations
- 4. Failure Analysis
- 5. Data collection and presentation for improvement projects

#### 3.2 QUALIFICATIONS

The application of this program ensures that all new product designs, processes, and packaging configurations meet the absolute maximum ratings of design and the worst case criteria for end use. A large database generated by means of accelerated stress testing results in a high degree of confidence in determining final use performance.

## 3.3 PRODUCTION MONITORS

This program has been established to randomly select a statistically significant sample of production products for subjection to maximum stress test levels in order to evaluate the useful life of the product in a field use environment.

Table 1 lists reliability methods that are in use at Silicon Systems. This analysis of production monitor at Silicon Systems provides valuable information on possible design/ process changes which assure continued improved reliability.

### 3.4 EVALUATIONS

The evaluation program at Silicon Systems is an ongoing effort that will continue defining standards which address the reliability assessment of the circuit design, process parameters, and package of a new product. This program continuously analyzes updated performance characteristics of product as they undergo improvement projects at Silicon Systems.

## 3.5 FAILURE ANALYSIS

The failure analysis function is an integral part of the Reliability department at Silicon Systems. Silicon Systems has assembled a high technical and sophisticated failure analysis laboratory and staff. This laboratory provides visual analysis, electrical reject mode analysis, and both destructive and nondestructive data to aid the engineers in developing corrective action for improvement. These test analyses may include metallurgic, optical, chemical, electrical, and SEM with X-ray dispersive analysis as needed.

These conclusive in-house testing and analysis techniques allow Silicon Systems to monitor all aspects of product manufacturing to ensure that the product of highest quality is shipped to our customers.

## 3.6 DATA COLLECTION AND PRESENTATION FOR IMPROVEMENT PROJECTS

Data collected from each element of the Reliability program is summarized for scope and impact and distributed among all engineering disciplines in the company. This data facilitates improvement and provides our customers an opportunity to review the performance of our product.

# Reliability and Quality Assurance

| CONDITIONS                | PURPOSE OF EVALUATION                                                                                                                                                                                                                                                                                                                                             |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 85°C/85° %RH              | Resistance to high humidity with bias                                                                                                                                                                                                                                                                                                                             |
| Mil 883C, Method 1005     | Resistance to electrical and thermal stress                                                                                                                                                                                                                                                                                                                       |
| SSi Method                | Evaluates package integrity                                                                                                                                                                                                                                                                                                                                       |
| 121°C/15PSI               | Resistance to high humidity                                                                                                                                                                                                                                                                                                                                       |
| Mil 883C, Method 1010     | Resistance to thermal excursion (air)                                                                                                                                                                                                                                                                                                                             |
| Mil 883C, Method 1011     | Resistance to thermal excursion (liquid)                                                                                                                                                                                                                                                                                                                          |
| Mil 883C, Method 1009     | Resistance to corrosive environment                                                                                                                                                                                                                                                                                                                               |
| Mil 883C, Method 2001     | Resistance to constant acceleration                                                                                                                                                                                                                                                                                                                               |
| Mil 883C, Method 2002     | Resistance to mechanical shocks                                                                                                                                                                                                                                                                                                                                   |
| Mil 883C, Method 2003     | Evaluates solderability of leads                                                                                                                                                                                                                                                                                                                                  |
| Mil 883C, Method 2004     | Evaluates lead integrity before board assembly                                                                                                                                                                                                                                                                                                                    |
| Mil 883C, Method 2007     | Resistance to vibration                                                                                                                                                                                                                                                                                                                                           |
| SSi Method                | Evaluates thermal dissipation                                                                                                                                                                                                                                                                                                                                     |
| Method 3015               | Evaluates ESD susceptability                                                                                                                                                                                                                                                                                                                                      |
| SSi Method                | Evaluates latch-up susceptibility                                                                                                                                                                                                                                                                                                                                 |
| Mil Std 883C, Method 1014 | Evaluates hermeticity of sealed packages                                                                                                                                                                                                                                                                                                                          |
|                           | CONDITIONS<br>85°C/85° % RH<br>Mil 883C, Method 1005<br>SSi Method<br>121°C/15PSI<br>Mil 883C, Method 1010<br>Mil 883C, Method 1011<br>Mil 883C, Method 1009<br>Mil 883C, Method 2001<br>Mil 883C, Method 2002<br>Mil 883C, Method 2003<br>Mil 883C, Method 2004<br>Mil 883C, Method 2007<br>SSi Method<br>Method 3015<br>SSi Method<br>Mil Std 883C, Method 1014 |

TABLE 1: Reliability Stress Tests

## 3.7 RELIABILITY METHODS

The Reliability Program utilizes a number of stress tests that are presently being used to define performance levels of our products. Many of these stress tests are per MIL-STD-883C as shown in Table 3.

## 3.8 RELIABILITY PREDICTION METHODOLOGY

At Silicon Systems, the Arrhenius model is used to relate a failure rate at an accelerated temperature test condition to a normal use temperature condition.

The model basically states FR = A exp(-Ea/KT)

Where:

FR = Failure rate

A = Constant

Ea= Activation Energy (eV)

K = Boltzmann's constant 8.62 x 10<sup>-5</sup> eV/ degree K

T = Absolute temperature (degree K)

## SECTION 4: ELECTROSTATIC DISCHARGE PROGRAM

## 4.1 ESD PREVENTION

Silicon Systems recognizes that procedures for the protection of Electrostatic Discharge (ESD) sensitive devices from damage by electrical transients and static electricity are vital. ESD safe procedures are incorporated throughout all operations which come in contact with these devices. Continuous improvement in the ESD protection levels is being accomplished through the incorporation of increasingly robust protection devices during the circuit design process.

Silicon Systems' quality activity incorporates several protection measures for the control of ESD. Some of the preventive measures include handling of parts at static safe-guarded workstations, the wearing of wrist straps during all handling operation, the use of conductive lab coats in all test areas and areas which handle parts and the packaging of components in conductive or anti-static containers.



# PACKAGING/ORDERING INFORMATION

# Silicon Systems Packaging Index Ordering Information

| DUAL-IN-LINE PACKAGE (DIP)                      | PINS                      | PAGE NO. |
|-------------------------------------------------|---------------------------|----------|
| Plastic                                         | 8, 14, 16 & 18            | 12-7     |
|                                                 | 20, 22, 24 & 24S          | 12-8     |
|                                                 | 28, 32 & 40               | 12-9     |
| Ceramic                                         | 8, 14, 16 & 18            | 12-10    |
|                                                 | 22, 24 & 28               | 12-11    |
| SURFACE MOUNTED DEVICES (SMD)                   |                           |          |
| PLCC (Quad)                                     | 28, 32 & 44               | 12-12    |
|                                                 | 52 & 68                   | 12-13    |
| Quad (Fine Pitch)                               | 52 & 100                  | 12-14    |
| Small Outline (SOIC)                            | 8, 14 & 16 SON*           | 12-15    |
|                                                 | 16, 18, 20, 24 & 28 SOL** | 12-16    |
|                                                 | 34 & 36 SOL**             | 12-17    |
|                                                 | 32 SOW***                 | 12-17    |
|                                                 | 36 SOM****                | 12-17    |
|                                                 | 44 SOM****                | 12-18    |
| Flatpack                                        | 10, 24, 28 & 32           | 12-18    |
| *SON is a 150 mil width package.                |                           |          |
| **SOL is a 300 mil width package.               |                           |          |
| ***SOW is a 400 mil width package.              |                           |          |
| ****SOM is a 300 mil width package, fine pitch. |                           |          |

# Silicon Systems Packaging Matrix Ordering Information

| Package Type  | 8 | 10 | 14 | 16 | 18 | 20 | 22 | 24 | 28 | 32 | 34 | 36 | 40 | 44 | 52 | 68 | 100 |
|---------------|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|
| Plastic DIP   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |
| 300 mil       | x |    | X  | X  | X  | X  |    | s  |    |    |    |    |    |    |    |    |     |
| 400 mil       |   |    |    |    |    |    | X  |    |    |    |    |    |    |    |    |    |     |
| 600 mil       |   |    |    |    |    |    |    | X  | X  | x  |    |    | X  |    |    |    |     |
| Cerdip        |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |
| 300 mil       | X |    | X  | X  | X  | X  |    |    |    |    |    |    |    |    |    |    |     |
| 400 mil       |   |    |    |    |    |    | X  |    |    |    |    |    |    |    |    |    |     |
| 600 mil       |   |    |    |    |    |    |    | X  | х  |    |    |    | X  |    |    |    |     |
| Side Braze    |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |
| 300 mil       | x |    | X  | X  | x  | X  |    | s  |    |    |    |    |    |    |    |    |     |
| 400 mil       |   |    |    |    |    |    | X  |    |    |    |    |    |    |    |    |    |     |
| 600 mil       |   |    |    |    |    |    |    | X  | X  |    |    |    | X  |    |    |    |     |
| Small Outline |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |     |
| 150 mil       | x |    | X  | X  |    |    |    |    |    |    |    |    |    |    |    |    |     |
| 300 mil       |   |    |    | X  |    | X  |    | X  | x  |    | X  | X  |    | X  |    |    |     |
| 400 mil       |   |    |    |    |    |    |    |    |    | X  |    |    |    |    |    |    |     |
| Flatpack      |   | X  | X  |    |    |    |    | X  | X  | X  |    |    |    |    |    |    |     |
| Chip Carrier  |   |    |    | X  |    | X  |    |    | X  |    |    |    |    |    |    |    |     |
| Plastic Quad  |   |    |    |    |    |    |    |    | X  | X  |    |    |    | X  | X  | X  |     |
| Ceramic Quad  |   |    |    |    |    |    |    |    | X  |    |    |    |    | X  |    | X  |     |
| QFP           |   |    |    |    |    |    |    |    |    |    |    |    |    |    | X  |    | X   |

|                   | PACKAGE TYPE |        |      |           |      |  |  |
|-------------------|--------------|--------|------|-----------|------|--|--|
| DEVICE TYPE       | P S*         | D      | н    | NLWM      | QFP  |  |  |
|                   |              |        |      |           | Quad |  |  |
|                   | Plactic      | Cordin | PLCC | Small     | Fine |  |  |
| SSI 228451        | ridstic      | Cerdip | 14   | Outline   |      |  |  |
| SSI 32D451        |              |        | 84   |           | 100  |  |  |
| SSI 320200        | 40           |        | 4    |           | 100  |  |  |
| SSI 320452        | 40           |        | 44   |           |      |  |  |
| SSI 320435        | 40           |        | 94   |           | 100  |  |  |
| SSI 3204030       | 20           |        | 29   |           | 100  |  |  |
| SSI 32D5321       | 20           |        | 20   |           |      |  |  |
| SSI 32D5322       | 20           |        | 20   |           |      |  |  |
| SSI 32D534A       | 20           |        | 20   | 2014/ 001 |      |  |  |
| SSI 32D535        | 32           |        |      | 32VV, 28L |      |  |  |
| SSI 32D5351       | 32           |        | 00   | 32VV, 28L |      |  |  |
| SSI 32D5362       | 28           |        | 28   | 3200      |      |  |  |
| SSI 32D5371/5372  | 28           |        | 28   | 3200      |      |  |  |
| SSI 32D5381       | 28           |        | 28   |           |      |  |  |
| SSI 32D539        |              |        | 44   |           |      |  |  |
| SSI 32D4660/4661  | 24           |        |      | 24        |      |  |  |
| SSI 33F8011       | 16           |        |      | 16N, 16L  |      |  |  |
| SSI 32F8020       | 16           |        |      | 16N, 16L  |      |  |  |
| SSI 32H101/1012   | 8            |        |      | 8N        |      |  |  |
| SSI 32H116A/1162A | 8            | 10     |      | 8N        |      |  |  |
| SSI 32H523R       |              |        |      | 14N       |      |  |  |
| SSI 32H566R       |              | - A    |      | 14N       |      |  |  |
| SSI 32H567        | 28           |        | 28   |           |      |  |  |
| SSI 32H568        | 32           |        | 44   |           |      |  |  |
| SSI 32H569        | 20           |        |      | 20L       |      |  |  |
| SSI 32H4631       |              |        |      |           | 100  |  |  |
| SSI 32H6110       | 8            | 10     |      | 8N        |      |  |  |
| SSI 32H6210       | 28           |        | 28   | 28L       |      |  |  |
| SSI 32H6220       |              |        | 44   |           |      |  |  |
| SSI 32H6230       | 20           |        |      | 20L       |      |  |  |
| SSI 6240          |              |        | 28   |           |      |  |  |
| *Narrow           |              |        |      |           |      |  |  |

|                     | PACKAGE TYPE |        |                                       |       |      |  |  |
|---------------------|--------------|--------|---------------------------------------|-------|------|--|--|
| DEVICE TYPE         | P S*         | D      | Н                                     | NLWM  | QFP  |  |  |
|                     |              |        |                                       |       | Quad |  |  |
|                     | Plastic      | Cerdin | PLCC                                  | Small | Fine |  |  |
| SSI 32M5901         | 8            | Ocrup  | 1200                                  |       |      |  |  |
| SSI 32M5902         | 14           |        |                                       | 16    |      |  |  |
| SSI 32M591          | 16           |        | · · · · · · · · · · · · · · · · · · · | 16L   |      |  |  |
| SSI 32M593A         | 20           |        |                                       | 20L   |      |  |  |
| SSI 32M594          | 20           | 2      | · · ·                                 | 20L   |      |  |  |
| SSI 32M595          |              |        | 28                                    | 28L   |      |  |  |
| SSI 32P4620/4621    | 68           |        |                                       |       | 100  |  |  |
| SSI 32P540          | 28           |        | 28                                    |       |      |  |  |
| SSI 32P541          | 24           |        | 28                                    | 24L   |      |  |  |
| SSI 32P541A         | 24           |        | 28                                    | 24L   |      |  |  |
| SSI 32P541B         | 24           |        | 28                                    | 24L   |      |  |  |
| SSI 32P549          | 24           |        | 28                                    | 24L   |      |  |  |
| SSI 32P544          |              |        | 44                                    |       |      |  |  |
| SSI 32P546          |              | 11 A   |                                       | 32W   |      |  |  |
| SSI 32P547          |              |        | 52                                    |       |      |  |  |
| SSI 32P548          |              |        | 68                                    |       | 52   |  |  |
| SSI 32P3000         |              |        |                                       | 36M   |      |  |  |
| SSI 32P4620         |              |        | 68                                    |       | 100  |  |  |
| SSI 32R117/117R-2   | 18           |        |                                       |       |      |  |  |
| SSI 32R117/117R-4   | 22           | 24     |                                       | 24L   |      |  |  |
| SSI 32R117/117R-6   | 28           | 28     | 28                                    | 28L   |      |  |  |
| SSI 32R117A/117AR-2 | 18           |        |                                       |       |      |  |  |
| SSI 32R117A/117AR-4 | 22           | 24     |                                       | 24L   |      |  |  |
| SSI 32R117A/117AR-6 | 28           | 28     | 28                                    | 28L   |      |  |  |
| SSI 32R501/501R-4   |              |        |                                       | 24L   |      |  |  |
| SSI 32R501/501R-6   | 28           | 28     | 28                                    | 28L   |      |  |  |
| SSI 32R501/501R-8   | 40           | 32     | 44                                    | 32W   |      |  |  |
| SSI 32R502R-6       |              |        | 28                                    | 28L   |      |  |  |
| SSI 32R502R-7       |              |        | 28                                    |       |      |  |  |
| SSI 32R502R-8       |              |        |                                       | 32W   |      |  |  |
| *Narrow             |              |        |                                       |       |      |  |  |

12

|                       | PACKAGE TYPE |                                                                                                                                                                                                                                     |       |               |                                                                                                                 |  |  |  |
|-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| DEVICE TYPE           | P S*         | D                                                                                                                                                                                                                                   | Н     | NLWM          | QFP                                                                                                             |  |  |  |
|                       |              |                                                                                                                                                                                                                                     | 2.    |               | Quad                                                                                                            |  |  |  |
|                       | District     | <b>O</b> a sullar                                                                                                                                                                                                                   | DI OO | Small         | Fine                                                                                                            |  |  |  |
|                       | Plastic      | Cerdip                                                                                                                                                                                                                              | PLCC  | Outline       | Pitch                                                                                                           |  |  |  |
| SSI 32R510A/510AR-2   | 18           |                                                                                                                                                                                                                                     |       | 20L           |                                                                                                                 |  |  |  |
| SSI 32R510A/510AR-4   | 22           | 24                                                                                                                                                                                                                                  |       | 24L           |                                                                                                                 |  |  |  |
| SSI 32R510A/510AR-6   | 28           | 28                                                                                                                                                                                                                                  | 28    | 28L           |                                                                                                                 |  |  |  |
| SSI 32R511/511R-4     |              |                                                                                                                                                                                                                                     |       | 24L           | an<br>An an Anna an Anna Anna Anna Anna<br>An                                                                   |  |  |  |
| SSI 32R511/511R-6     |              |                                                                                                                                                                                                                                     | 28    | 28L           |                                                                                                                 |  |  |  |
| SSI 32R511/511R-8     | 40           | 32                                                                                                                                                                                                                                  | 44    | 32W           |                                                                                                                 |  |  |  |
| SSI 32R511M/511RM-6   |              |                                                                                                                                                                                                                                     |       | 28L           |                                                                                                                 |  |  |  |
| SSI 32R511M/511RM-8   |              |                                                                                                                                                                                                                                     |       | 32W           |                                                                                                                 |  |  |  |
| SSI 32R5111/5111R-4   |              |                                                                                                                                                                                                                                     |       | 24L           |                                                                                                                 |  |  |  |
| SSI 32R5111/5111R-6   |              |                                                                                                                                                                                                                                     | 28    | 28L           |                                                                                                                 |  |  |  |
| SSI 32R5111/5111R-8   |              | 32                                                                                                                                                                                                                                  | 44    | 32W, 34L      |                                                                                                                 |  |  |  |
| SSI 32R5111M/5111RM-6 |              |                                                                                                                                                                                                                                     |       | 28L           | a de la composición d |  |  |  |
| SSI 32R5111M/5111RM-8 |              |                                                                                                                                                                                                                                     |       | 32W, 34L      |                                                                                                                 |  |  |  |
| SSI 32R512/512R-8     |              |                                                                                                                                                                                                                                     | -     | 32W           |                                                                                                                 |  |  |  |
| SSI 32R512/512R-9     |              |                                                                                                                                                                                                                                     |       | 34L           |                                                                                                                 |  |  |  |
| SSI 32R512M/512RM-8   |              |                                                                                                                                                                                                                                     |       | 32W           |                                                                                                                 |  |  |  |
| SSI 32R512M/512RM-9   |              |                                                                                                                                                                                                                                     |       | 34L           |                                                                                                                 |  |  |  |
| SSI 32R5121/5121R     |              |                                                                                                                                                                                                                                     | 44    | 44L           |                                                                                                                 |  |  |  |
| SSI 32R514/514R-2     |              |                                                                                                                                                                                                                                     |       | 18L - 18L     |                                                                                                                 |  |  |  |
| SSI 32R514/514R-4     |              | -                                                                                                                                                                                                                                   |       | 24L           |                                                                                                                 |  |  |  |
| SSI 32R514/514R-6     |              |                                                                                                                                                                                                                                     | 28    | 28L           |                                                                                                                 |  |  |  |
| SSI 32R515R-9         |              |                                                                                                                                                                                                                                     |       | 34L           |                                                                                                                 |  |  |  |
| SSI 32R515R-10        |              |                                                                                                                                                                                                                                     | 44    | 36L           |                                                                                                                 |  |  |  |
| SSI 32R515RM-9        |              |                                                                                                                                                                                                                                     |       | 34L           |                                                                                                                 |  |  |  |
| SSI 32R515RM-10       |              |                                                                                                                                                                                                                                     |       | 36M           |                                                                                                                 |  |  |  |
| SSI 32R516/516R-4     |              |                                                                                                                                                                                                                                     |       | 24L           |                                                                                                                 |  |  |  |
| SSI 32R516/516R-6     |              |                                                                                                                                                                                                                                     | 28    | 28L           |                                                                                                                 |  |  |  |
| SSI 32R516/516R-8     |              |                                                                                                                                                                                                                                     |       | 28L, 32W, 34L |                                                                                                                 |  |  |  |
| SSI 32R516M/516RM-6   |              |                                                                                                                                                                                                                                     |       | 28L           |                                                                                                                 |  |  |  |
| SSI 32R516M/516RM-8   |              |                                                                                                                                                                                                                                     | 44    | 32W, 34L      |                                                                                                                 |  |  |  |
| *Narrow               |              | a de la composición d<br>Participada de la composición de la comp |       |               |                                                                                                                 |  |  |  |

|                    |                                        | PACKAGE TYPE                          |      |          |                                       |  |  |  |  |
|--------------------|----------------------------------------|---------------------------------------|------|----------|---------------------------------------|--|--|--|--|
| DEVICE TYPE        | P S*                                   | D                                     | н    | NLWM     | QFP                                   |  |  |  |  |
|                    |                                        |                                       |      |          | Quad                                  |  |  |  |  |
|                    | Plastic                                | Cardin                                | PLCC | Small    | Fine                                  |  |  |  |  |
| SSI 3285161        | T lastic                               | Octup                                 |      | 36M      | 1 1011                                |  |  |  |  |
| SSI 32R521/521R    |                                        | 28                                    | 28   | 281      | <u> </u>                              |  |  |  |  |
| SSI 32R521/32 III  | ······································ | 20                                    | 20   | 281      |                                       |  |  |  |  |
| SSI 32B522/522B-4  |                                        | 24                                    |      | 202      |                                       |  |  |  |  |
| SSI 328522/5228-6  |                                        |                                       | 28   | 281      |                                       |  |  |  |  |
| SSI 32R524B/524BM  |                                        |                                       |      | 32W 34I  | · · · · · · · · · · · · · · · · · · · |  |  |  |  |
| SSI 3285258        |                                        | 24                                    |      | 241      |                                       |  |  |  |  |
| SSI 3285268        |                                        | 24                                    |      | 241      | · · · · · · · · · · · · · · · · · · · |  |  |  |  |
| SSI 32B527B-8      |                                        |                                       |      | 32W      |                                       |  |  |  |  |
| SSI 32R527RM-9     |                                        |                                       |      | 34L      |                                       |  |  |  |  |
| SSI 32R528/528R-8  |                                        |                                       |      | 32W      |                                       |  |  |  |  |
| SSI 32R528/528R-9  |                                        |                                       |      | 34L      |                                       |  |  |  |  |
| SSI 32R529-8       |                                        |                                       |      | 32W      |                                       |  |  |  |  |
| SSI 32R529-9       |                                        | · · · · · · · · · · · · · · · · · · · |      | 34L      |                                       |  |  |  |  |
| SSI 32R1200-2      |                                        |                                       |      | 16L      |                                       |  |  |  |  |
| SSI 32R1200-4      |                                        |                                       |      | 20L      | ·                                     |  |  |  |  |
| SSI 32R2010R-8     |                                        |                                       |      | 36M      |                                       |  |  |  |  |
| SSI 32R2010R-10    |                                        |                                       |      | 44M      |                                       |  |  |  |  |
| SSI 32R4610/4611-2 |                                        |                                       |      | 16L      |                                       |  |  |  |  |
| SSI 32R4610/4611-4 |                                        |                                       |      | 20L, 24L |                                       |  |  |  |  |
| SSI 34B580         | 28                                     |                                       | 28   |          |                                       |  |  |  |  |
| SSI 32D441         | 28                                     |                                       | 28   |          |                                       |  |  |  |  |
| SSI 34P570         | 28                                     |                                       | 28   |          |                                       |  |  |  |  |
| SSI 34R575-2       | 18                                     |                                       |      |          |                                       |  |  |  |  |
| SSI 34R575-4       | 24                                     |                                       |      |          |                                       |  |  |  |  |
| SSI 35P550         | 40                                     | · · · · · · · · · · · · · · · · · · · | 44   |          |                                       |  |  |  |  |
| *Narrow            |                                        |                                       |      |          |                                       |  |  |  |  |

12



Silicon Systems Standard Product Marketing Number Definition

12-6

# **Package Information**



12-7

# Package Information (Plastic DIP)



# **Package Information**



# Package Information (Cerdip)





14-Pin Cerdip



12-10

# **Package Information**



# Package Information PLCC (Quad)



12-12

# **Package Information**







## 68-Pin Quad PLCC

# Package Information Quad (Fine Pitch)



# Package Information (SON)



## Package Information (SOL)







12-16

## Package Information (SOL/SOM/SOW)





Package Information (Flatpack)



24-Leads

Flatpack 10, 28, 32-Leads

| Pkg.<br>Type | Lead<br>Cnt. | A     | В                   | с                   | D           | E                   | F                   | L                   | Q                   | w                   |
|--------------|--------------|-------|---------------------|---------------------|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| F            | 10           | .900  | <u>.015</u><br>.019 | <u>.045</u><br>.055 | .090<br>max | .200<br>typ         | <u>.004</u><br>.007 | <u>.250</u><br>.260 | .074<br>typ         | <u>.250</u><br>.260 |
| F            | 24           | .900  | <u>.015</u><br>.019 | .050<br>typ         | .087<br>max | .567<br>typ         | <u>.004</u><br>.007 | <u>.391</u><br>.405 | .075<br>typ         | <u>.264</u><br>.276 |
| F            | 28           | 1.150 | <u>.015</u><br>.019 | <u>.045</u><br>.055 | .092<br>max | <u>.645</u><br>.655 | <u>.004</u><br>.007 | <u>.712</u><br>.728 | <u>.085</u><br>.078 | <u>.492</u><br>.508 |
| F            | 32           | 1.150 | <u>.015</u><br>.019 | <u>.045</u><br>.055 | .092<br>max | <u>.745</u><br>.755 | <u>.004</u><br>.007 | <u>.812</u><br>.828 | <u>.085</u><br>.078 | <u>.492</u><br>.508 |



# SALES OFFICES/ DISTRIBUTORS

## North American **Regional Offices & Sales Representatives**

## FAST

HEADQUARTERS Wayne Taylor, Manager Silicon Systems, Inc. 53 Stiles Road Salem, NH 03079 Ph: (603) 898-1444 FAX: (603) 898-9538

ALABAMA Technology Marketing Assoc. (TMA) Huntsville Ph: (205) 883-7893 FAX: (205) 882-6162

CONNECTICUT NRG. Ltd.

Fairfield Ph: (203) 384-1112 FAX: (203) 335-2127

#### **FLORIDA**

Technology Marketing Assoc. (TMA) Orlando Ph: (407) 857-3760 FAX: (407) 857-6412

Deerfield Beach Ph: (305) 427-1090 FAX: (305) 427-1626

Largo Ph: (813) 541-1591 FAX: (813) 545-8617

GEORGIA Technology Marketing Assoc. (TMA) Atlanta Ph: (404) 446-3565 FAX: (404) 446-0569

MARYLAND **Burgin-Kreh Associates** Baltimore Ph: (301) 265-8500 FAX: (301) 265-8536

MASSACHUSETTS Mill-Bern Associates Woburn Ph: (617) 932-3311 FAX: (617) 932-0511

**NEW JERSEY Technical Marketing Group** West Caldwell Ph: (201) 226-3300 FAX: (201) 226-9518

**NEW YORK** Electra Sales Rochester Ph: (716) 427-7860 FAX: (716) 427-0614

East Syracuse Ph: (315) 463-1248 FAX: (315) 463-1717

**Technical Marketing Group** Melville Ph: (516) 351-8833 FAX: (516) 351-8667

#### NO. CAROLINA

Refer calls to TMA Atlanta, Georgia PENNSYLVANIA **Omni Sales** Erdenheim Ph: (215) 233-4600

MINNESOTA

Minneapolis

MISSOURI

Bridgeton

Cincinnati

OHIO

Dublin

Solon

TFXAS

Austin

Richardson

Houston

WISCONSIN

B C Electronics

Ph: (314) 739-6683

Makin Associates

Ph: (513) 871-2424

FAX: (513) 871-2524

Ph: (614) 793-9545

FAX: (614) 793-0256

Ph: (216) 248-7370

OM Associates. Inc.

Ph: (512) 794-9971

FAX: (512) 794-9987

Ph: (214) 690-6746

FAX: (214) 690-8721

Ph: (713) 789-4426

FAX: (713) 789-4825

Phase II Marketing

Rolling Meadows, IL

Ph: (414) 771-9986

FAX: (414) 771-9935

SOUTHWEST

**HEADQUARTERS** 

Silicon Systems, Inc.

Carson, CA 90745

ARIZONA

FAX: (213) 532-4571

Mel Marchbanks, Manager

Ph: (213) 532-1524, 3499

454 Carson Plaza Drive, Suite 209

FAX: (216) 248-7372

FAX: (314) 344-3180

OHMS Technology, Inc.

Ph: (612) 932-2920

FAX: (612) 932-2918

FAX: (215) 233-4702 VIRGINIA **Burgin-Kreh Associates** 

Lvnchbura Ph: (804) 239-2626 FAX: (804) 239-1333

#### CENTRAL

**HEADQUARTERS** Mike Traviolia, Manager Silicon Systems, Inc. 340 W. Butterfield Rd., Suite 4B Eimhurst, IL 60126 Ph: (708) 832-3111 FAX: (708) 832-3172

Administrative Office: Silicon Systems, Inc. 2201 N. Central Exp., Suite 132 Richardson, TX 75080 Ph: (214) 669-3381 FAX: (214) 669-3495

Automotive Sales Office: Detroit (F.A.E.) Ph: (313) 462-2133 FAX: (313) 462-2405

ILLINOIS Phase II Marketing **Rolling Meadows** Ph: (708) 806-1330 FAX: (708) 806-1349

INDIANA **STB Associates** Indianapolis Ph: (317) 844-9227 FAX: (317) 844-1904

IOWA Cahill, Schmitz & Howe Cedar Rapids Ph: (319) 377-8219 FAX: (319) 377-0958

KANSAS **B.C. Electronics** Kansas City Ph: (913) 342-1211 FAX: (913) 342-0207

KENTUCKY Technology Marketing Corp. (TMC) Louisville Ph: (502) 893-1377 FAX: (502) 896-6679

MICHIGAN A.P. Associates Brighton Ph: (313) 229-6550 FAX: (313) 229-9356 Western High Tech Marketing, Inc. Scottsdale Ph: (602) 860-2702 FAX: (602) 860-2712

CALIFORNIA Hadden Associates San Diego

Ph: (619) 565-9444 FAX: (619) 565-1802

SC Cubed Thousand Oaks Ph: (805) 496-7307 FAX: (805) 495-3601

Tustin Ph: (714) 731-9206 FAX: (714) 731-7801

#### COLORADO

Lange Sales Littleton Ph: (303) 795-3600 FAX: (303) 795-0373

NEW MEXICO

Western High Tech Marketing, Inc. Albuquerque Ph: (505) 884-2256 FAX: (505) 884-2258

#### UTAH

Lange Sales Salt Lake City Ph: (801) 487-0843 FAX: (801) 484-5408

## NORTHWEST

**HEADQUARTERS** Jon Tammel, Manager Silicon Systems, Inc. 2840 San Thomas Exp., Suite 140A Santa Clara, CA 95051 Ph: (408) 980-9771 FAX: (408) 748-9488 TLX: 171-200

#### CALIFORNIA

Magna Sales Santa Clara Ph: (408) 727-8753 FAX: (408) 727-8573

#### OREGON

Western Technical Sales Beaverton Ph: (503) 644-8860 FAX: (503) 644-8200

#### WASHINGTON

FAX: (206) 641-5829

Ph: (509) 922-7600

**BRITISH COLUMBIA** Enerlec Richmond Ph: (604) 273-0882

## ONTARIO

Har-Tech Downsview Ph: (416) 665-7773 FAX: (416) 665-7290

Nepean Ph: (613) 726-9410 FAX: (613) 726-8834

OUEBEC Har-Tech **Pointe Claire** Ph: (514) 694-6110 FAX: (514) 694-8501

Western Technical Sales Bellevue Ph: (206) 641-3900

Spokane FAX: (509) 922-7603

CANADA

FAX: (604) 273-0884

## International **Distributors & Sales Representatives**

#### THAILAND

Dynamar Computer Products Bangkok Ph: (662) 278-3690 (662) 278-5722 FAX: (662) 271-3815

#### SOUTH AMERICA

ARGENTINA Yel S.R.L. **Buenos Aires** Ph: (54) 1-46-211 FAX: (54) 1-45-2551 TLX: 390-18605

Hitech TLX: 391-11-53288 HTHB BR

CHILE Victronics. Ltd. Santiago Centro Ph: (56-2) 2237698 (56-2) 330237 FAX: (56-2) 334432

MEXICO Panamtek Guadalaiara, Jalisco Ph: (52) 36-303029 FAX: (52) 36-30-3115

## EUROPE

**HEADQUARTERS** 

R. Sharman, District Sales Mgr. Silicon Systems, Int'l Woodpeckers, The Common West Chiltington West Sussex RH20 2PL, UK Ph: (44) 79-881-2331 FAX: (44) 79-881-2117 TLX: 878411 SILSYS G

**AUSTRIA** Allmos GmbH Wien Ph: (43) 1-627-1953 FAX: (43) 1-627-102112

**BELGIUM** Alcom Electronics BVBA Wilrijk Ph: (32) 3-828-3880 FAX: (32) 3-830-5186

DENMARK C-88 Kokkedal Ph: (45) 4224-4888 FAX: (45) 4224-4889

ENGLAND Pronto Electronic Systems, Ltd. Ilford, Essex Ph: (44) 81-554-6222 FAX: (44) 81-518-3222 TLX: 895-4213 PRONTO G

FINLAND Komdel Ov Espoo Ph: (358) 0-885011 FAX: (358) 0-885-327 TLX: 121926 KOMDL SF

FRANCE

Datadis, S.A. Massy Cedex Ph: (33) 1-69-20-41-41 FAX: (33) 1-69-20-49-00 TLX: 603167 F

GERMANY

Atlantik Elektronik GmbH Martinsried Ph: (49) 89-857-0000 FAX: (49) 89-857-3702 TWX: 5 215 111 ALEC D

#### GREECE

Peter Caritato & Associates, Ltd. Athens Ph: (30) 1-902-0115 FAX: (30) 1-901-7024 TLX: 216-723 CARI GR

#### ISRAEL

Rapac Tel Aviv Ph: (972) 3-477115 FAX: (972) 3-493272 TLX: 342173 RAPAC IL ITAL Y Cefra S.p.A. Milano

Ph: (39) 223-5264 FAX (39) 2236-0249 TLX: 314543 CEFRA I THE NETHERLANDS Alcom Electronics BV

2908 LJ Capelle A/D IJSSEL Ph: (31) 10-451-9533 FAX: (31) 10-458-6482 TLX: 26160 ALCOM NL

#### NORWAY Hans H. Schive Asker

Ph: (47) 2-900900 FAX: (47) 2-904484 **TLX: 19124 SKIVE N** 

PORTUGAL Diode Lichon Ph: (351) 1-571390 FAX: (351) 1-534987

SO, AFRICA South Continental Devices Pinegowrie Ph: (27) 11-789-2400 FAX: (27) 11-886-2929 TLX: 4-24849 SA

#### SDAIN

Diode Madrid Ph: (34) 1-555-3686 FAX: (34) 1-556-7159 TLX: 42148 DIODE E

#### SWEDEN

Bexab Technology AB Täby Ph: (46) 8-732-8980 FAX: (46) 8-732-7058 TLX: 136888 BEXTE S

#### SWITZERLAND

Ellyptic AG Zurich Ph: (41) 1-493-1000 FAX: (41) 1-492-2255 TWX: 822-542 ELYP CH

#### YUGOSLAVIA Ellyptic AG

Maribor Ph: (38) 62-24561 MALAYSIA **Dynamar Computer Products** Penang

FAR EAST

**HEADOUARTERS** 

Singapore 1440

AUSTRALIA

Victoria

Ph: (65) 380-9157

R & D Electronics

TI X 790-33288

HONG KONG

Malhar Corp.

Bangalore

CET, Ltd.

Wanchai

INDIA

Ph: (61) 3-808-8911

FAX: (61) 3-808-9168

Ph: (852) 520-0922

FAX: (852) 865-0639

Ph: (812) 56-4998

FAX: (812) 57-5009

U.S.A. Headquarters

Ph: (215) 527-5020

FAX: (215) 525-7805

Ph: (81) 3-369-1105

TLX: 781-26733

Hanaro Corporation

Ph: (82) 2-558-1144

FAX: (82) 2-558-0157

FAX: (81) 3-363-8486

Rosemont, PA

JAPAN

Internix

Tokyo

KOREA

Seoul

FAX: (65) 281-3423

K. S. Ong, District Sales Mgr.

Silicon Systems, Singapore

3015A UBI Road 1 #03-01

Ph: (60) 4-637292 FAX: (60) 4-637319 TLX: MA40750 DYNAMA

Petaling Jaya Ph: (60) 3-7767199 FAX: (60) 3-7767201

SINGAPORE

**Dynamar Computer Products** Ph: (65) 281-3388 FAX: (65) 281-3308 TLX: RS26283 DYNAMA

#### TAIWAN New Dynamar International

Taipei Ph: (886) 2-777-5670 thru 5674 FAX: (886) 2-777-5867 TLX: 785-11064 DYNAMAR

BRAZIL

Sao Paulo Ph: (55) 11-531-9355 FAX: (55) 11-240-2650

TLX: 340168 VICTOR CK

## North American Authorized Distributor Offices

All locations are "Hall-Mark Electronics" except as noted.

ALABAMA Huntsville Ph: (205) 837-8700

ARIZONA Phoenix Ph: (602) 437-1200

Aved, Inc. Phoenix Ph: (602) 951-9788

CALIFORNIA Citrus Heights Ph: (916) 722-8600

Aved, Inc. San Diego Ph: (619) 792-0257

San Diego Ph: (619) 268-1201

San Jose Ph: (408) 432-4000

Torrance Ph: (213) 217-8400

Aved, Inc. Tustin Ph: (714) 259-8258

Tustin Ph: (714) 669-4100

COLORADO Englewood Ph: (303) 790-1662

CONNECTICUT Wallingford Ph: (203) 271-2844 FLORIDA Clearwater Ph: (813) 530-4543

Orlando Ph: (305) 855-4020

Pompano Beach Ph: (305) 971-9280

GEORGIA Norcross Ph: (404) 447-8000

ILLINOIS Wooddale Ph: (312) 860-3800

INDIANA Indianapolis Ph: (317) 291-5350

**KANSAS** Lenexa Ph: (913) 888-4747

MARYLAND Columbia Ph: (301) 988-9800

MASSACHUSETTS Billerica Ph: (617) 935-9777

MICHIGAN Detroit Ph: (313) 462-1205

MINNESOTA Bloomington Ph: (612) 941-2600

MISSOURI St. Louis Ph: (314) 291-5350 NEW JERSEY Mt. Laurel Ph: (609) 235-1900

Fairfield Ph: (201) 575-4415

NEW YORK Ronkonkoma Ph: (516) 737-0600

Rochester Ph: (716) 244-9290

NORTH CAROLINA Raleigh Ph: (919) 872-0712

OHIO Solon Ph: (216) 349-5632

Worthington Ph: (614) 888-3313

**OKLAHOMA** Tulsa Ph: (918) 665-3200

TEXAS Austin Ph: (512) 258-8848

Dallas Ph: (214) 553-4300

Houston Ph: (713) 781-6100

UTAH Murray Ph: (801) 268-3779

WISCONSIN New Berlin Ph: (414) 797-7844

#### CANADA

ONTARIO Har-Tech Electronics Downsview Ph: (416) 665-7773

BRITISH COLUMBIA Enerlec Surrey Ph: (604) 888-1667

**STORAGE PRODUCTS** For information or assistance, please return this card to SILICON SYSTEMS.

| Name:                                                                  | Title:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                        |
|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| Company:                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |
| Address:                                                               | Mail Sto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | p:                                     |
| City:                                                                  | State:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Zip:                                   |
| My phone number is:                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ext.:                                  |
| Our company manufactures:                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |
|                                                                        | Please describe prod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | uct(s)                                 |
| I've purchased/specified Silicon Sy                                    | stems products before:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ase describe product(s)                |
| ☐ I've got some questions. Please ha                                   | ave a sales representative contac                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ct me:                                 |
| $\square$ I need price and delivery for the SS                         | GI pro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | oduct.                                 |
| I'd like to talk to you about getting a call me about my requirements. | a sample for evaluation. Please h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nave a sales representative<br>out     |
| Please add me to your mailing list                                     | to receive new product informatio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | n.                                     |
| For information or assistan                                            | CRAGE PRODUCTS<br>ice, please return this card to S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ILICON SYSTEMS.                        |
| Company:                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |
| Address:                                                               | Mail Sto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |
| Citv:                                                                  | State:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Zip:                                   |
| My phone number is:                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ext.:                                  |
| Our company manufactures:                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |
|                                                                        | Please describe prod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | uct(s)                                 |
| I've purchased/specified Silicon Sy                                    | stems products before:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ······································ |
|                                                                        | Pie                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ease describe product(s)               |
| immediately on or abo                                                  | ave a sales representative contaction of the second contaction of the s |                                        |
| _ I need price and delivery for the SS                                 | SI pro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | oduct.                                 |
| I'd like to talk to you about getting a call me about my requirements. | a sample for evaluation. Please h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nave a sales representative<br>out     |
| Please add me to your mailing list t                                   | to receive new product informatio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | in.                                    |
|                                                                        | silicon systems                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |



POSTAGE WILL BE PAID BY ADDRESSEE

SILICON SYSTEMS, INC. 14351 MYFORD ROAD P.O. BOX 2020 TUSTIN, CA 92681-9969





POSTAGE WILL BE PAID BY ADDRESSEE

SILICON SYSTEMS, INC. 14351 MYFORD ROAD P.O. BOX 2020 TUSTIN, CA 92681-9969 NO POSTAGE NECESSARY IF MA!LED IN THE UNITED STATES

NO POSTAGE NECESSARY IF MAILED IN THE UNITED STATES



Silicon Systems, Inc. 14351 Myford Road, Tustin, CA 92680 Ph (714) 731-7110, Fax (714) 669-8814