# **MICROPERIPHERAL PRODUCTS** INTEGRATED CIRCUITS

silicon systems\*

# 1 9 8 9 D A T A B O O K





# Silicon Systems, Inc.

Silicon Systems, Inc. specializes in the marketing, design, and manufacturing of Application Specific Integrated Circuits (ASICs). It offers a sophisticated line of custom and standard ICs primarily aimed at the microperipheral, communications and industrial marketplace.

The Company was founded in 1972 and is headquartered in Tustin, California, 30 miles south of Los Angeles. At first it offered only design services, but in the mid-70s began to subcontract the manufacturing of finished products. In 1981, through initial public funding (SLCN/NASDAQ), the Company launched its own wafer manufacturing capability, which was completed and put into production in 1982. A fully integrated assembly and test operation in Singapore was implemented in 1985. In August, 1988, Silicon Systems announced the acquisition of its second wafer fabrication facility and opened its fourth design center in Santa Cruz, California.

Present industry projections show the worldwide semiconductor market growing to \$40 billion in 1990, a compound annual growth rate of more than 15 percent. Within that marketplace, the ASIC segment is expected to grow in excess of 30 percent annually; whereas general purpose products growth rates are forecasted at 13 percent. Silicon Systems has positioned its capabilities to participate in the communications, computer and industrial ASIC market segments. The Company achieved an \$81.7 million sales level in 1987 and is expected to reach \$110-120 million in 1988. In recognition of its first \$100 million year, the Company announced in August, 1988, its listing on the New York Stock Exchange (SIL/NYSE).

Silicon Systems possesses all the capabilities necessary to design, produce, market and deliver ASICs to its growing worldwide customer base. This includes its wafer fabs in Tustin and Santa Cruz, California; assembly and test facilities in Singapore; and Design Engineering capabilities in Tustin, Santa Cruz and Grass Valley, California, as well as Singapore.

©1988 Silicon Systems, Inc.

# Table of Contents

|                                    | INDEX                  |               |
|------------------------------------|------------------------|---------------|
| Section HDD READ/<br>AMPLI         | MRITE<br>FIERS         | 1             |
| Section HDD F                      | OTION                  | 2             |
| Section HDD<br>RECC                | DATA<br>Very           | 3             |
| Section HDD<br>POSITIO             | HEAD<br>ONING          | 4             |
| Section HDD SP<br>MOTOR CON        | INDLE<br>ITROL         | 5             |
| Section HDD CONTRO                 | ILLER/<br>REACE        | 6             |
| Section FLOPP<br>DRIVE CIR         | Y DISK<br>CUITS        | 7             |
| Section TAPE<br>CIR                | DRIVE<br>CUITS         | 8             |
| Section CUSTOM/SEMICU<br>CAPABI    | <b>ISTOM</b><br>LITIES | 9             |
| Section QUALITY ASSUF<br>AND RELIA | RANCE<br>BILITY        | 10            |
| Section PACKAGING/ORD<br>INFORM    | ERING<br>ATION         | <u>کې الم</u> |
| Section SALES OF DISTRIBUTE        | FICES/<br>JTORS        | 12            |

# **Product Index**

# Customer Reply Card Page # Table of Contents I Product Index II Numerical Index IV Product Selector Guide V

#### Section 1. HDD READ/WRITE AMPLIFIERS

|     | 32R104C, 104CL, 104CM, 104CLM, 32R108, 108M, 122, 4-Channel Read/Write Device | 1-1   |
|-----|-------------------------------------------------------------------------------|-------|
|     | 32R114, 4-Channel Thin Film Read/Write Device                                 | 1-9   |
|     | 32R115, 2, 4, 5-Channel Read/Write Device                                     | 1-17  |
|     | 32R117/117R, 2, 4, 6-Channel Read/Write Device                                | 1-25  |
|     | 32R117A/117AR, 2, 4, 6-Channel Read/Write Device                              | 1-35  |
|     | 32R188, 4-Channel Read/Write Device                                           | 1-45  |
|     | 32R501/501R, 4, 6, 8-Channel Read/Write Device                                | 1-55  |
|     | 32R510A/510AR, 2, 4, 6-Channel Read/Write Device                              | 1-67  |
|     | 32R511/511R, 4, 6, 8-Channel Ferrite Read/Write Device                        | 1-77  |
| New | 32R512/512R, 8, 9-Channel Thin Film Read/Write Device                         | 1-89  |
| New | 32R514/514R, 2, 4, 6-Channel Read/Write Device                                | 1-99  |
| New | 32R515/515R, 9, 10-Channel Ferrite Read/Write Device                          | 1-111 |
|     | 32R520/520R, 4-Channel Thin Film Read/Write Device                            | 1-121 |
|     | 32R521/521R, 6-Channel Thin Film Read/Write Device                            | 1-129 |
| Nøw | 32R522/522R, 4, 6-Channel Thin Film Read/Write Device                         | 1-137 |
| New | 32R524R, 8-Channel Thin Film Read/Write Device                                | 1-145 |
| New | 32R525R, 4-Channel Thin Film Read/Write Device                                | 1-153 |
|     |                                                                               |       |

#### Section 2. HDD PULSE DETECTION

|     | 32P540, Read Data Processor                       |  |
|-----|---------------------------------------------------|--|
|     | 32P541, Read Data Processor                       |  |
| New | 32P544, Read Data Processor and Servo Demodulator |  |
| New | 32P546, Read Data Processor with Pulse Slimming   |  |

#### Section 3. HDD DATA RECOVERY

|     | 32D531, Data Separator/Write Precompensation                   |      |
|-----|----------------------------------------------------------------|------|
|     | 32D5321, Data Synchronizer/2, 7 RLL ENDEC                      | 3-13 |
|     | 32D534, Data Synchronizer/MFM ENDEC                            | 3-41 |
| New | 32D535, Data Synchronizer/2, 7 RLL ENDEC/Write Precompensation | 3-57 |
| Nøw | 32D536, Data Separator/1, 7 RLL Encoding                       |      |

#### Section 4. HDD HEAD POSITIONING

| 32H101A, Differential Amplifier      | 4-1                                                                                                                                                                                                                                    |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32H116, Differential Amplifier       | 4-5                                                                                                                                                                                                                                    |
| 32H523R, Servo Read/Write, Thin Film |                                                                                                                                                                                                                                        |
| 32H566R, Servo Read/Write, Ferrite   |                                                                                                                                                                                                                                        |
| 32H567. Servo Demodulator            |                                                                                                                                                                                                                                        |
| 32H568. Servo Controller             | 4-43                                                                                                                                                                                                                                   |
| 32H569, Servo Motor Driver           |                                                                                                                                                                                                                                        |
|                                      | 32H101A, Differential Amplifier<br>32H116, Differential Amplifier<br>32H523R, Servo Read/Write, Thin Film<br>32H566R, Servo Read/Write, Ferrite<br>32H567, Servo Demodulator<br>32H568, Servo Controller<br>32H569, Servo Motor Driver |

# Product Index (Continued)

#### Section 5. HDD SPINDLE MOTOR CONTROL

|     | 32M590-Series, Two-Phase 5-1/4" Winchester Motor Speed Controller  | 5-1  |
|-----|--------------------------------------------------------------------|------|
|     | 32M591, Three-Phase 5-1/4" Winchester Motor Speed Controller       | 5-7  |
|     | 32M593, Three-Phase Delta 5-1/4" Winchester Motor Speed Controller | 5-15 |
| New | 32M594, Three-Phase Delta Motor Speed Controller                   | 5-27 |

#### Section 6. HDD CONTROLLER/INTERFACE

|     | 32B450A. SCSI Controller                    | 6-1   |
|-----|---------------------------------------------|-------|
| New | 32B451, SCSI Controller                     | 6-37  |
|     | 32C452, Storage Controller                  | 6-53  |
| New | 32C452A, Storage Controller                 | 6-85  |
|     | 32C453, Dual-Port Buffer Controller         | 6-121 |
|     | 32B545, Winchester Disk Drive Support Logic | 6-145 |

#### Section 7. FLOPPY DISK DRIVE CIRCUITS

| 34D441, Data Synchronizer & Write Precompensator Device | 7-1  |
|---------------------------------------------------------|------|
| 34P570, 2-Channel Floppy Disk Read/Write Device         | 7-15 |
| 34R575, 2, 4-Channel Floppy Disk Read/Write Device      | 7-25 |
| 34B580, Port Expander Floppy Disk Drive                 | 7-33 |

#### Section 8. TAPE DRIVE CIRCUITS

| 35P55       | 0, 4-Channel Magnetic Tape Read Device | 8-1 |
|-------------|----------------------------------------|-----|
| Section 9.  | CUSTOM/SEMICUSTOM CAPABILITIES         | 9-0 |
| Section 10. | QUALITY ASSURANCE AND RELIABILITY      |     |

#### Section 11. PACKAGING/ORDERING INFORMATION

|        | Packaging Index                                                      |      |
|--------|----------------------------------------------------------------------|------|
|        | Packaging Matrix                                                     |      |
|        | Package Types                                                        |      |
|        | Marketing Number Definition                                          |      |
|        | Plastic DIP 8 and 14 Pins                                            |      |
|        | Plastic DIP 16 and 18 Pins                                           |      |
| New    | Plastic DIP 20, 22 and 24S Pins                                      | 11-7 |
|        | Plastic DIP 24 and 28 Pins                                           | 11-8 |
|        | Plastic DIP 32 and 40 Pins                                           |      |
|        | Cerdip 8 and 16 Pins                                                 |      |
|        | Cerdip 18 and 22 Pins                                                |      |
|        | Cerdip 24 and 28 Pins                                                |      |
|        | Surface Mounted Device (PLCC) 28 and 44 Leads                        |      |
|        | Surface Mounted Device (PLCC) 52 and 68 Leads                        |      |
|        | SON 8, 14 and 16 Leads                                               |      |
|        | SOL 16 and 18 Leads                                                  |      |
|        | SOL 20 and 24 Leads                                                  |      |
| Naw    | SOL 28 and 34 Leads                                                  |      |
| 00000  | SOW 32 Leads                                                         |      |
|        | Flat Package Dimensional Diagrams and Chart, 10, 24, 28 and 32 Leads |      |
| Sectio | n 12. SALES OFFICES/DISTRIBUTORS                                     |      |

# **Numerical Index**

SSi Device Numbers

SSi Device Numbers

32B450A 6-1 32B451 6-37 32D534 3-41 32H566B 4-17 32M590, 5901, 5902 ......5-1 32P540......2-1 32P541......2-15 

| 32P546               | 2-45  |
|----------------------|-------|
| 32R104C, CL, CM, CLM | 1-1   |
| 32R108, 108M         | 1-1   |
| 32R114               | 1-9   |
| 32R115               | 1-17  |
| 32R117/117R          | 1-25  |
| 32R117A/117AR        | 1-35  |
| 32R122               | 1-1   |
| 32R188               | 1-45  |
| 32R501/501R          | 1-55  |
| 32R510A/510AR        | 1-67  |
| 32R511/511R          | 1-77  |
| 32R512/512R          | 1-89  |
| 32R514/514R          | 1-99  |
| 32R515/515R          | 1-111 |
| 32R520/520R          | 1-121 |
| 32R521/521R          | 1-129 |
| 32R522/522R          | 1-137 |
| 32R524R              | 1-145 |
| 32R525R              | 1-153 |
| 34B580               | 7-33  |
| 34D441               | 7-1   |
| 34P570               | 7-15  |
| 34R575               | 7-25  |
| 35P550               | 8-1   |
|                      |       |

Page #

# Microperipheral Products Selector Guide

| SSi Device<br>Number                                                                                                                                                                                                                                           | Head<br>Type                                                                                                                                                                                                                                                                                                                                                                                                         | # of<br>Channels                                                                             | Max<br>Input<br>Noise<br>nV/√Hz                                                                                                                                                                                                                                                                                                                            | Max<br>Input<br>Capacitance<br>(pF)                                                                                                                                                                                                                  | Read<br>Gain<br>(typ)                                                                                    | Write<br>Current<br>Range<br>(mA)                                                                                                                                                                        | Power<br>Supplies                                                                                                                                                         | Read/Write<br>Data Port(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HDD READ/WRIT                                                                                                                                                                                                                                                  | E AMPLIFIER                                                                                                                                                                                                                                                                                                                                                                                                          | IS                                                                                           |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 32R104C<br>SSI 32R104CLN<br>SSI 32R114<br>SSI 32R115<br>SSI 32R115<br>SSI 32R115<br>SSI 32R1168<br>SSI 32R501<br>SSI 32R501<br>SSI 32R510A<br>SSI 32R510<br>SSI 32R514<br>SSI 32R514<br>SSI 32R521<br>SSI 32R521<br>SSI 32R521<br>SSI 32R521<br>SSI 32R524 | Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Ferrite<br>Thin Film<br>Thin Film                                                                                                                                                                                                                                                | 4<br>4<br>2,4,5<br>2,4,6<br>2,4,6<br>4,6,8<br>2,4,6<br>4,6,8<br>9,10<br>4<br>6<br>4,6<br>8,9 | 2.4<br>1.7<br>1.1<br>1.8<br>2.1<br>1.7<br>2.4<br>1.5<br>1.5<br>0.9<br>1.5<br>0.9<br>0.9<br>1.0<br>0.9<br>0.9<br>0.0<br>8                                                                                                                                                                                                                                   | 23<br>23<br>65<br>20<br>23<br>20<br>18<br>23<br>20<br>20<br>20<br>20<br>65<br>65<br>32<br>56                                                                                                                                                         | 35<br>35<br>123<br>40<br>100<br>100<br>43<br>100<br>100<br>150<br>150<br>150<br>123<br>100<br>100<br>100 | 15 to 45<br>15 to 45<br>55 to 110<br>30 to 50<br>10 to 50<br>10 to 50<br>10 to 50<br>10 to 50<br>10 to 40<br>10 to 40<br>10 to 40<br>10 to 40<br>10 to 40<br>10 to 50<br>20 to 70<br>6 to 35<br>20 to 60 | +6V,-4V<br>+6V,-4V<br>±5V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V<br>+5V,+12V | Differential, Bi-directional<br>Differential, Bi-directional<br>Differential, Bi-directional<br>Differential, Bi-directional<br>Differential, Bi-directional<br>Differential, Bi-directional<br>Differential, Bi-directional<br>Differential, TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL<br>Differential/TTL |
| SSI 32R525                                                                                                                                                                                                                                                     | Thin Film                                                                                                                                                                                                                                                                                                                                                                                                            | 4                                                                                            | 0.8                                                                                                                                                                                                                                                                                                                                                        | 35                                                                                                                                                                                                                                                   | 150                                                                                                      | 25 to 40                                                                                                                                                                                                 | +5V, -5V                                                                                                                                                                  | Differential/Differential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SSi Device<br>Number                                                                                                                                                                                                                                           | Ci                                                                                                                                                                                                                                                                                                                                                                                                                   | rcuit Functi                                                                                 | on                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          | eatures                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| HDD PULSE DET                                                                                                                                                                                                                                                  | ECTION                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 32P540<br>SSI 32P541<br>SSI 32P544<br>SSI 32P546                                                                                                                                                                                                           | Read Data Processor<br>Read Data Processor<br>Pulse Detector<br>Pulse Detector                                                                                                                                                                                                                                                                                                                                       |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            | Time Domain Filter<br>AGC, Amplitude & Time Pulse Qualification, RLL Compatible<br>32P541-type pulse detector with embedded serve electronics<br>32P541-type pulse detector with pulse simming compatibility                                         |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| HDD DATA RECO                                                                                                                                                                                                                                                  | DVERY                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 32D531<br>SSI 32D5321<br>SSI 32D534<br>SSI 32D535<br>SSI 32D535<br>SSI 32D536                                                                                                                                                                              | Data Synchronizer<br>Data Separator<br>Data Separator<br>Data Separator<br>Data Separator                                                                                                                                                                                                                                                                                                                            |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            | Data Synchronizer/Write Precompensation<br>Data Synchronizer/2, 7 RLL ENDEC<br>Data Synchronizer/MFM ENDEC/Write Precompensation<br>Data Synchronizer/2, 7 RLL ENDEC/Write Precompensation<br>Data Synchronizer/1, 7 RLL ENDEC/Write Precompensation |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| HDD HEAD POSI                                                                                                                                                                                                                                                  | TIONING                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 32H101A<br>SSI 32H116<br>SSI 32H523R<br>SSI 32H566<br>SSI 32H567<br>SSI 32H568<br>SSI 32H569                                                                                                                                                               | 32H101A     Preamplifier-Ferrite Head       32H116     Preamplifier-Thin Film Head       32H523R     Servo Read/Write       32H566     Servo Read/Write       32H568     Servo Demodulator       32H569     Servo Motor Driver                                                                                                                                                                                       |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| HDD SPINDLE M                                                                                                                                                                                                                                                  | OTOR CONTR                                                                                                                                                                                                                                                                                                                                                                                                           | ROL                                                                                          |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          | <u> </u>                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 32M590<br>SSI 32M591<br>SSI 32M593<br>SSI 32M594                                                                                                                                                                                                           | SSI 32M590     2-Phase Motor Speed Control     ±0.035% Speed Accuracy; Unipolar Operation       SSI 32M591     3-Phase Motor Speed Control     ±0.05% Speed Accuracy; Unipolar Operation       SSI 32M593     3-Phase Motor Speed Control     ±0.037% Speed Accuracy; Bipolar Operation, 5-1/4" Drives       SSI 32M594     Motor Speed Control     ±0.037% Speed Accuracy; Bipolar Operation, 3-1/2", 5-1/4" Drives |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          | /4" Drives<br>/2", 5-1/4" Drives                                                                                                                                                                         |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| HDD CONTROLL                                                                                                                                                                                                                                                   | ER/INTERFAC                                                                                                                                                                                                                                                                                                                                                                                                          | )E                                                                                           |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 32B450A<br>SSI 32B451<br>SSI 32C452<br>SSI 32C452A<br>SSI 32C453<br>SSI 32B545                                                                                                                                                                             | 28450A     SCSI Controller       28451     SCSI Controller       2C452     Storage Controller       2C452A     Storage Controller       2C453     Buffer Controller       2B455     Support Logic                                                                                                                                                                                                                    |                                                                                              | Async transfer to 2 MBPS; Initiate/Target Modes; Internal Drivers; CMOS<br>Async transfer to 1.5 MBPS; Internal Drivers; AIC 500L compatible<br>20Mbits/sec; CMOS; Programmable; AIC-010 Compatible<br>15Mbits/sec; CMOS; Programmable; AIC-010F Compatible<br>Non-mux addressing to 16K; CMOS; AIC-300 Compatible<br>Includes ST506 Bus Drivers/Receivers |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FLOPPY DISK DF                                                                                                                                                                                                                                                 | RIVES                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 34D441<br>SSI 34P570<br>SSI 34R575<br>SSI 34B580                                                                                                                                                                                                           | SSI 34D441     Data Separator       SSI 34P570     Read Data Path       SSI 34R575     Read/Write       SSI 34B580     Support Logic                                                                                                                                                                                                                                                                                 |                                                                                              | High Performa<br>2 Channel Rea<br>2, 4 Channel F<br>Port Expander                                                                                                                                                                                                                                                                                          | ance Ana<br>ad/ Write<br>Read/Wr<br>r, Include                                                                                                                                                                                                       | alog Data Se<br>With Read<br>ite Circuit<br>es SA400 Int                                                 | parator, NEC<br>Data Path<br>erface Drivers                                                                                                                                                              | 765 Compatible<br>/Receivers                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| TAPE DRIVER CI                                                                                                                                                                                                                                                 | RCUITS                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                      |                                                                                                          |                                                                                                                                                                                                          |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SSI 35P550                                                                                                                                                                                                                                                     | Read Data                                                                                                                                                                                                                                                                                                                                                                                                            | Path                                                                                         |                                                                                                                                                                                                                                                                                                                                                            | 4 Channel Rea                                                                                                                                                                                                                                        | ad/Write                                                                                                 | With Read I                                                                                                                                                                                              | Data Path                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# HDD READ/WRITE AMPLIFIERS

Section



licon systems™ INNOVATORS IN INTEGRATION

#### SSI 32R104C, 32R104CL, 32R104CM, 32R104CLM, 32R108, 32R122 4-Channel Thin Film Read/Write Device

1

August, 1988

#### DESCRIPTION

The SSI 32R104 is a monolithic bipolar integrated circuit for use in high performance disk drive systems where it is desirable to locate the control circuitry directly on the data arm. Each circuit controls four heads and has three modes of operation: Read, Write and Idle.

The SSI 32R104L is a low-noise version of the SSI 32R104 with all other parameters identical. Both are available in 24-pin flatpack, and 24-pin small outline (SOL) packages.

The SSI 32R108 and SSI 32R122 are identical in performance to the SSI 32R104. The SSI 32R108 is packaged in a 24-pin DIP package, while the SSI 32R122 is packaged in a 22-pin DIP.



**BLOCK DIAGRAM** 

The "M" version is functionally identical to the standard SOL device, except that the pinout is the mirror image to simplify multi-chip layouts.

#### FEATURES

- IBM 3350 compatible performance
- IBM compatible power supply voltages and logic levels
- Four read/write channels
- Safety circuits

# PIN DIAGRAM

| VEE [ | 1             | 24 | ] GND |
|-------|---------------|----|-------|
| нѕ1 [ | 2             | 23 | ] ws  |
| vcc [ | 3             | 22 | ] H21 |
| us [  | 4             | 21 | ] H22 |
| wc [  | 5             | 20 | H01   |
| N/C   | 6             | 19 | ] но2 |
| ۰С    | 7             | 18 | ] нз1 |
| N/C [ | 8             | 17 | ] нз2 |
| DX [  | 9             | 16 | ] H11 |
| DY [  | 10            | 15 | ] н12 |
| HS2 [ | 11            | 14 | ] CE  |
| VEE [ | 12            | 13 | GND   |
| * MUS | T NOT CONNECT | r  |       |

#### 32R104, 32R108 Pinout

CAUTION: Use handling procedures necessary for a static sensitive component.

#### **CIRCUIT OPERATION**

#### WRITE MODE

In the write mode, the circuit functions as a current gate. Externally supplied write current is gated by the state of the head select and data inputs to one side of one head. Head voltage swings are monitored by the head transition detect circuit. Absence of proper head voltage swings, indicating an open or short on either side of the head or absence of write current, will cause a fault current to flow into the unsafe pin.

#### **READ MODE**

In the read mode, the circuit functions as a low noise differential amplifier. The state of the head select inputs determines which amplifier is active. Data is differentially read from one of four heads and an open collector differential signal is put across the Data X and Data Y pins. If a fault condition exists such that write current is applied to the chip when the chip is in read mode, the write current will be drawn from the unsafe pin and the fault will be detected.

#### HEAD SELECT TABLE

| HEAD SELECTED | HS2 | HS1 |
|---------------|-----|-----|
| 0             | 1   | 1   |
| 1             | 1   | 0   |
| 2             | 0   | 1   |
| 3             | 0   | 0   |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $5.7 \le VCC \le 6.7$ ,  $-4.2 \le VEE \le -3.8$ ,  $0^{\circ} \le Tj$ ,  $\le 110 \text{ °C}$ .

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                    | RATING                                | UNIT       |
|------------------------------|---------------------------------------|------------|
| Positive Supply Voltage VCC  | 7.0                                   | V          |
| Negative Supply Voltage, VEE | -5.5                                  | V          |
| Storage Temperature          | -65 to 150                            | °C         |
| Input Voltages               | · · · · · · · · · · · · · · · · · · · |            |
| Head Select (HS)             | VEE -0.3 to + 0.3                     | V          |
| Unsafe (US)                  | -0.3 to VCC +0.5                      | V          |
| Write Current (WC)           | VEE -2 to + 0.3                       | V          |
| Data (Dx, Dy)                | VEE -0.3 to + 0.3                     | V          |
| Chip Enable (CE)             | VEE -0.3 to VCC +0.5                  | V          |
| Write Select (WS)            | -0.3 to VCC + 0.3                     | <b>V</b> - |

#### POWER SUPPLY

| PARAMETER                     | CONDITIONS | MIN  | NOM | MAX      | UNIT |
|-------------------------------|------------|------|-----|----------|------|
| Positive Supply Current (ICC) | Read/Write | 11.5 |     | 23       | mA   |
| Positive Supply Current (ICC) | Idle       |      |     | 75 + ICE | mA   |
| Negative Supply Current (IEE) | Read/Write |      |     | 70       | mA   |
| Negative Supply Current (IEE) | Idle       |      |     | 52       | mA   |

#### LOGIC SIGNALS

| PARAMETER                        | CONDITIONS                                  | MIN      | NOM | МАХ      | UNIT |
|----------------------------------|---------------------------------------------|----------|-----|----------|------|
| Chip Enable Low voltage (VLCE)   | Read/Write                                  | 0.0      |     | 0.7      | V    |
| Chip Enable High Voltage (VHCE)  | Idle                                        | VCC -1.0 |     | VCC +0.3 | V    |
| Chip Enable Low Current (ILCE)   | VCE = 0.0V                                  | -1.45    |     | -0.47    | mA   |
| Chip Enable High Current (IHCE1) | VCE = VCC - 1.0                             | -350     |     | -100     | μA   |
| Chip Enable High Current (IHCE2) | VCE = VCC + .3V                             |          |     | +100     | μΑ   |
| Write Select High Voltage (VHWS) | Write/Idle                                  | 3.2      |     | 3.8      | V    |
| Write Select Low Voltage (VLWS)  | Read/Idle                                   | -0.1     |     | 0.1      | V    |
| Write Select High Current (IHWS) | Write/Idle, VWS = 3.8V                      |          |     |          |      |
|                                  | Transition unsafe current off               | 0.6      |     | 3.2      | mA   |
|                                  | Transition unsafe on                        | 0.6      |     | 4.2      | mA   |
| Write Select Low Current (ILWS)  | Read/Idle, VWS = 3.8V                       |          |     | 0.1      | mA   |
| Head Select High Voltage (VHHS)  |                                             | -1.12    |     | -0.72    | V    |
| Head Select Low Voltage (VLHS)   |                                             | -2.38    |     | -1.51    | V    |
| Head Select High Current (IHHS)  |                                             |          |     | 240      | μA   |
| Head Select Low Current (ILHS)   |                                             |          |     | 60       | μA   |
| Total Head Input Current         | Sum of all head input currents with IWC = 0 |          |     |          |      |
|                                  | Write, VCT = 3.5V                           |          |     | 3.7      | mA   |
|                                  | Read, VCT = 0.0V                            |          |     | 0.16     | mA   |
|                                  | Idle                                        |          |     | 1.25     | mA   |

## SSI 32R104C, 32R104CL, 32R104CM, 32R104CLM, 32R108, 32R122 4-Channel Thin Film Read/Write Device

#### READ MODE

| PARAMETER                      | CONDITIONS                                                                                                            | MIN   | NOM | MAX   | UNIT  |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------|
| Differential Gain              | Vin = ImV p-p, 0VDC,<br>f = 300 KHz                                                                                   |       |     |       |       |
|                                | Tj = 22 °C                                                                                                            | 28    |     | 43    | V/V   |
|                                | Tj = 0 °C                                                                                                             | 28    |     | 46    | V/V   |
|                                | Tj = 110 °C                                                                                                           | 22.2  |     | 43    | V/V   |
| Common Mode Rejection Ratio    | Vin = 100 mVpp, 0VDC, $f \le 5$ MHz                                                                                   | 45    |     |       | dB    |
| Power Supply Rejection Ratio   | Vin = 0V, f $\leq$ 5 MHz $\Delta$ VCC or $\Delta$ VEE = 100 mVpp                                                      | 45    |     |       | dB    |
| Bandwidth                      | $Zin = 0\Omega$ , $Vin = 1 mVPP$ ,<br>f midband = 300 KHz                                                             | 30    |     |       | MHz   |
| Input Noise                    | Vin = 0V, Zin = $0\Omega$ ,<br>Power Bandwidth = 15 MHz                                                               |       |     | 9.3   | μVRMS |
| Input Noise (SSI 32R104L)      | Vin = 0V, Zin = $0\Omega$ ,<br>Power Bandwidth = 15 MHz                                                               |       |     | 6.6   | μVRMS |
| Input Current                  | Vin = 0V                                                                                                              |       |     | 26    | μA    |
| Differential Input Capacitance | Vin = 0V                                                                                                              | · · · |     | 23.5  | pF    |
| Differential Input Resistance  | Vin = 0V                                                                                                              |       |     |       |       |
|                                | Tj = 22 °C                                                                                                            | 585   |     | 915   | Ω     |
|                                | Tj = 0 °C                                                                                                             | 565   |     | 915   | Ω     |
|                                | Tj = 110 °C                                                                                                           | 585   |     | 1070  | Ω     |
| Output Offset Voltage          | Zin = 0                                                                                                               |       |     | 120   | mV    |
| Common Mode Output Voltage     | Vin = 0                                                                                                               | -0.78 |     | -0.32 | V     |
| Unsafe Current                 | Write Current = 0 mA                                                                                                  |       |     | 0.1   | mA    |
|                                | Write Current = -45 mA                                                                                                | 40    |     | 45    | mA    |
| Dynamic Range                  | DC input voltage where AC<br>gain falls to 90% of 0VDC<br>input value. Measured with<br>0.5 mVpp AC input, Tj = 30 °C | 2.0   |     |       | mVp   |
| Channel Separation             | Vin = 1 mVpp, 0VDC,<br>f = 5 MHz 3 channels driven                                                                    | 40    |     | ·     | dB    |

### SSI 32R104C, 32R104CL, 32R104CM, 32R104CLM, 32R108, 32R122 4-Channel Thin Film Read/Write Device

| PARAMETER                  | CONDITIONS                                                                  | MIN      | NOM | MAX      | UNIT |
|----------------------------|-----------------------------------------------------------------------------|----------|-----|----------|------|
| Differential Input Voltage |                                                                             | 0.175    |     |          | V    |
| Single Ended Input voltage |                                                                             | -0.68    |     | -0.45    | V    |
| Write Current              |                                                                             | -45      |     |          | mA   |
| Current Gain               | IWC = -45 mA                                                                | 0.95     |     | 1.0      |      |
| Write Current Voltage      | IWC = -45 mA                                                                | VEE+0.25 |     | VEE+1.0V | V    |
| Unsafe Voltage             | IUS = +45 mA                                                                | 4        |     | VCC +.3  | v    |
| Head Center Tap Voltage    |                                                                             | 3.2      |     | 3.8      | v    |
| Differential Head Voltage  | IWC = -45 mA, Lh = 10 μH                                                    | 5.7      |     | 7.2      | Vp   |
| Single Ended Head Voltage  | IWC = -45 mA, unselected<br>heads at 3.5V Selected Side<br>of Selected Head |          |     |          |      |
|                            | Current = 0 mA                                                              | 0.0      |     | 0.9      | V    |
|                            | = 90 mA                                                                     | 1.4+VCC  |     | 3.7+VCC  | V    |
| Unsafe Current             | IWC = -30 mA, f = 2 MHz:                                                    |          |     | 1.0      | mA   |
|                            | Lh = 9 $\mu$ H, VUS = 5.0V – 6.3V,                                          | 15       |     | 45       | mA   |
|                            | Lh = 0, IWC = 45 mA,<br>Rh = $\infty$ one side of head only                 | 15       |     | 45       | mA   |
| Unselected Head Current    | IWC = -45 mA, f = 2 MHz,<br>Lh = 9.5 μH                                     |          |     | 2.0      | mAp  |
| DX DY Input Current        |                                                                             | -2.0     |     | 2.0      | mA   |

#### WRITE MODE

#### SWITCHING CHARACTERISTICS

| PARAMETER                                 | CONDITIONS                                                               | MIN | NOM | MAX  | UNIT |
|-------------------------------------------|--------------------------------------------------------------------------|-----|-----|------|------|
| Idle to Read/Write Transition Time        |                                                                          |     |     | 0.5  | μs   |
| Read/Write to Idle Transition Time        |                                                                          |     |     | 0.5  | μs   |
| Read to Write Transition Time             |                                                                          |     |     | 0.5  | μs   |
| Write To Read Transition Time             |                                                                          |     |     | 0.5  | μs   |
| Head Select Switching Delay               |                                                                          |     |     | 50.0 | ns   |
| Head Current Transition Time              | IWC = -45 mA, Lh = 0, f = 5 MHz                                          |     |     | 15   | ns   |
| Head Current Switching Delay Time         | IWC = -45 mA, Lh = 0, f = 5 MHz                                          |     |     | 15   | ns   |
| Head Current Switching Hysteresis         | IWC = -45 mA, Lh = 0, f = 5 MHz<br>Data rise and fall time $\leq$ 1 nSec |     |     | 2    | ns   |
| Unsafe Switching Delay Time<br>Delay Time | IWC = -30 mA, f = 2 MHz;<br>Lh = 9 μH                                    |     |     | 1    | μs   |
|                                           | Lh = 0 μH                                                                | 0.8 |     | 5.1  | μs   |

### SSI 32R104C, 32R104CL, 32R104CM, 32R104CLM, 32R108, 32R122 4-Channel Thin Film Read/Write Device



FIGURE 1: Write Mode Timing System

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)



#### THERMAL CHARACTERISTICS: Ø ja

| 22-Lead | PDIP     | 65°C/W  |
|---------|----------|---------|
| 24-Lead | PDIP     | 115°C/W |
| 24-Lead | SOL      | 80°C/W  |
| 24-Lead | Flatpack | 105°C/W |

#### **ORDERING INFORMATION**

| PART DESCRIPTION                        | ORDERING NUMBER | PACKAGE MARK    |
|-----------------------------------------|-----------------|-----------------|
| SSI 32R104C Read/Write IC               |                 |                 |
| 24-Lead Flatpack                        | SSI 32R104C-F   | SSI 32R104C-F   |
| 24-Lead SOL                             | SSI 32R104C-CL  | SSI 32R104C-CL  |
| SSI 32R104CL Low Noise Read/Write IC    |                 |                 |
| 24-Lead Flatpack                        | SSI 32R104CL-F  | SSI 32R104CL-F  |
| SSI 32R104CM Mirror Image Read/Write IC |                 |                 |
| 24-Lead SOL                             | SSI 32R104CM-CL | SSI 32R104CM-CL |
| SSI 32R108 Read/Write IC                |                 |                 |
| 24-Lead PDIP                            | SSI 32R108C-P   | SSI 32R108C-P   |
| SSI 32R122 Read/Write IC                |                 |                 |
| 22-Lead PDIP                            | SSI 32R122B-P   | SSI 32R122B-P   |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

m systems™

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

NOTES:

licon systems™ INNOVATORS IN INTEGRATION

Not Available. Please see SSI 32R520 & SSI 32R525.

#### August, 1988

#### DESCRIPTION

The SSI 32R114 is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls four heads and has three modes of operation: read, write, and idle. The circuit contains four channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. An enabled chip's output will produce one unit of current. An open collector output, write select verify (WSV), will go low if the write current source transistor is forward biased. The circuit operates on +5 volt, and -5 volt power and is available in a 24-pin flatpack.



#### BLOCK DIAGRAM

**FEATURES** 

- Thin film head compatible performance
- Four Read/Write channels
- TTL compatible logic levels
- Operates on standard +5V, -5V power supplies





CAUTION: Use handling procedures necessary for a static sensitive component.

#### FUNCTIONAL DESCRIPTION

#### WRITE MODE

In the write mode (R/W and  $\overline{CE}$  low) the circuit functions as a differential current switch. The Head Select Inputs (HS1 and HS2) determine the selected head. The Write Data Inputs (WD, WD) determine the polarity of the head current. The write current magnitude is adjustable by an external 1% resistor, RX from VWC to VCC, where:

$$I_{W} = \frac{K_{W}}{R_{X}(1 + \frac{R_{h}}{R_{d}} + \frac{R_{h}}{1_{k}})} - 0.7 \,\text{mA}$$

Where Kw = Current Gain Factor = 130 Amp-Ohms

Rh = Head plus External Wire Resistance

Rd = Damping Resistance

#### READ MODE

In the Read Mode,  $(R/\overline{W})$  high and  $\overline{CE}$  low), the circuit functions as a differential amplifier. The amplifier input terminals are determined by the Head Select inputs.

HEAD SELECT TABLE

| HEAD SELECTED | HS2 | HS1 |
|---------------|-----|-----|
| 0             | 0   | 0   |
| 1             | 1   | 0   |
| 2             | 0   | 1   |
| 3             | 1   | 1   |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $4.75 \le VCC \le 5.25$ ,  $-5.5 \le VEE \le -4.95V$ ,  $25^{\circ} \le T$  (junction)  $\le 125^{\circ}C$ .

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                            | RATING                      | UNIT |
|--------------------------------------|-----------------------------|------|
| Positive Supply Voltage, Vcc         | 6                           | V    |
| Negative Supply Voltage, VEE         | -6                          | V    |
| Operating Junction Temperature       | 25 to 125                   | °C   |
| Storage Temperature                  | -65 to 150                  | °C . |
| Lead Temperature (Soldering, 10 sec) | 260                         | O°   |
| Input Voltages                       |                             | · ·  |
| Head Select (HS)                     | -0.4 to Vcc + 0.3           | V    |
| Chip Enable (CE)                     | -0.4 to Vcc+ 0.3            | ν    |
| Read Select (R/W)                    | -0.4V or -2 mA to Vcc + 0.3 | V    |
| Write Data (WD, WD)                  | VEE to 0.3                  | V    |
| Head Inputs (Read Mode)              | -0.6 to +0.4                | V    |
| Outputs                              |                             |      |
| Read Data (RD, RD)                   | 0.5 to Vcc + 0.3            | V    |
| Write Unsafe (WUS)                   | -0.4 to Vcc + 0.3 and 20 mA | V    |
| Write Select Verify (WSV)            | -0.4 to Vcc + 0.3 and 20 mA | V    |

1-10

#### ABSOLUTE MAXIMUM RATINGS (Continued)

| PARAMETER                 | RATING                    | UNIT |
|---------------------------|---------------------------|------|
| Outputs (Continued)       |                           |      |
| Current Monitor (IMF)     | -0.4 to Vcc + 0.3         | V    |
| Current Reference (VWC)   | VEE to Vcc + 0.3 and 8 mA | V    |
| Head Outputs (Write Mode) | lw max = 150              | mA   |

#### POWER SUPPLY

| PARAMETER                        | ARAMETER CONDITIONS            |            |  | МАХ       | UNIT |
|----------------------------------|--------------------------------|------------|--|-----------|------|
| Power Dissipation                | All modes, $25 \le Tj \le 100$ |            |  | 612+6.7lw | mW   |
|                                  | 100° ≤ Tj ≤ 125 °C             |            |  | 563+6.7lw | mW   |
| Positive Supply Current<br>(ICC) | Idle Mode                      |            |  | 10+ lw/19 | mA   |
| Positive Supply Current<br>(ICC) | Read Mode                      |            |  | 40+ lw/19 | mA   |
| Positive Supply Current<br>(ICC) | Write Mode                     |            |  | 38+ lw/19 | mA   |
| Negative Supply Current<br>(IEE) | Idle Mode                      | -12- lw/19 |  |           | mA   |
| Negative Supply Current<br>(IEE) | Read Mode                      | -66- lw/19 |  |           | mA   |
| Negative Supply Current<br>(IEE) | Write Mode                     | -75–1.16lw |  |           | mA   |

#### LOGIC SIGNALS

| PARAMETER                           | MIN                     | NOM        | МАХ | UNIT  |    |
|-------------------------------------|-------------------------|------------|-----|-------|----|
| Chip Enable Low Voltage<br>(VLCE)   | Read or Write Mode      |            | 0.8 | v     |    |
| Chip Enable High Voltage<br>(VHCE)  | Idle Mode               |            | v   |       |    |
| Chip Enable Low Current<br>(ILCE)   | Current VLCE = 0V -1.60 |            |     |       | mA |
| Chip Enable High Current<br>(IHCE)  | VHCE = 2.0V             | HCE = 2.0V |     | -0.3  | mA |
| Read Select High Voltage<br>(VHR/W) | Read or Idle Mode       | 2.0        |     |       | v  |
| Read Select Low Voltage<br>(VLR/W)  | Write or Idle Mode      |            |     | 0.8   | v  |
| Read Select High Current<br>(IHR/W) | VHR/W = 2.0V            |            |     | 0.015 | mA |

|   | ~ | ~ ~ | OLONIAL O |             |
|---|---|-----|-----------|-------------|
| L | υ | GIC | SIGNALS   | (Continued) |

| PARAMETER                          | CONDITIONS                                | MIN    | NOM | MAX       | UNIT |
|------------------------------------|-------------------------------------------|--------|-----|-----------|------|
| Read Select Low Current<br>(ILR/W) | VLR/W = 0V                                | -0.015 |     |           | mA   |
| Head Select High Voltage<br>(VHHS) |                                           | 2.0    |     |           | v    |
| Head Select Low Voltage<br>(VLHS)  |                                           |        |     | 0.8       | v    |
| Head Select High Current<br>(IHHS) | VHHS = VCC                                |        |     | 0.25      | mA   |
| Head Select Low Current<br>(ILHS)  | VLHS = 0V                                 | -0.1   |     | 0.25      | mA   |
| WUS, WSV Low Level Voltage         | ILUS = 8 mA<br>(denotes safe condition)   |        |     | 0.5       | v    |
| WUS, WSV High Level Current        | VHUS = 5.0V<br>(denotes unsafe condition) |        |     | 100       | μA   |
| IMF on Current                     |                                           | 2.20   | ·   | 3.70      | mA   |
| IMF off Current                    |                                           |        |     | 0.02      | mA   |
| IMF Voltage Range                  |                                           | 0      |     | VCC + 0.3 | V    |

#### READ MODE

Tests performed with 100 $\Omega$  load resistors from RD and  $\overline{\text{RD}}$  through series isolation diodes to VCC.

| PARAMETER                      | CONDITIONS                                                                              | MIN                                      | NOM | МАХ  | UNIT  |
|--------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|-----|------|-------|
| Differential Voltage Gain      | Vin = 1m Vpp, f = 300 KHz                                                               | 0 KHz 75                                 |     | 170  | V/V   |
| Voltage Bandwidth (-3dB)       | Zs < 5Ω, Vin = 1m Vpp<br>f midband = 300 KHz                                            | < 5Ω, Vin = 1m Vpp 45<br>dband = 300 KHz |     |      | MHz   |
| Input Noise Voltage            | $Zs$ = 0 $\Omega$ , Vin = 0V, Power Bandwidth = 15 MHz                                  |                                          |     | 1.1  | nV√Hz |
| Differential Input Capacitance | Vin = 0V, f = 5 MHz                                                                     |                                          |     | 65   | рF    |
| Differential Input Resistance  | Vin = 0V, f = 5 MHz                                                                     | 45                                       |     | 96   | Ω     |
| Input Bias Current (per side)  | Vin = 0V                                                                                |                                          |     | 0.17 | mA    |
| Dynamic Range                  | DC input voltage where AC<br>gain falls to 90% of the gain<br>with .5m Vpp input signal | -3.0                                     |     | 3.0  | mV    |
| CMRR                           | Vin = 100m Vpp, 0V DC<br>1 MHz ≤ f ≤a 10 MHz                                            | 54                                       |     |      | dB    |
|                                | 10 MHz ≤ f ≤ 20 MHz                                                                     | 48                                       |     |      | dB    |
| Power Supply Rejection Ratio   | VCC or VEE = 100m Vpp<br>1 MHz ≤ f ≤ 10 MHz                                             | 54                                       |     |      | dB    |
|                                | 10 MHz ≤ f ≤ 20 MHz                                                                     | 36                                       |     |      | dB    |

READ MODE (Continued)

| PARAMETER                       | CONDITIONS                                                         | MIN       | NOM | MAX       | UNIT |
|---------------------------------|--------------------------------------------------------------------|-----------|-----|-----------|------|
| Channel Separation              | The three unselected<br>channels are driven with<br>Vin = 100m Vpp |           |     |           |      |
|                                 | 1 MHz $\leq$ f $\leq$ 10 MHz                                       | 43        |     |           | dB   |
|                                 | 10 MHz ≤ f ≤ 20 MHz                                                | 37        |     |           | dB   |
| Output Offset Voltage           |                                                                    | -360      |     | 360       | mV   |
| Output Leakage Current          | Idle Mode                                                          |           |     | 0.01      | mA   |
| Output Common Mode Voltage      |                                                                    | VCC - 1.1 |     | VCC - 0.3 | V    |
| Single Ended Output Resistance  |                                                                    | 10        |     |           | KΩ   |
| Single Ended Output Capacitance |                                                                    |           |     | 10        | pF   |

#### WRITE MODE

| PARAMETER                                | CONDITIONS                                                                                                   | MIN   | NOM | MAX  | UNIT |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| Current Range (lw)                       |                                                                                                              | 55    |     | 110  | mA   |
| Current Tolerance                        | Current set to nominal value<br>by Rx, Rh= $7\Omega \pm 10\%$ ,<br>Tj = 50 °C, Rd = $59\Omega$               | -8    |     | +8   | %    |
| (lw) (Rh) Product                        |                                                                                                              | 0.24  |     | 1.30 | v    |
| Differential Head Voltage Swing          | lw = 100 mA, Lh = 0.2 μH<br>Rh = 10Ω                                                                         | 3.8   |     |      | Vpp  |
| Unselected Head<br>Transient Current     | lw = 100 mA, Lh = 0.2 μH,<br>Rh = 10Ω, Non adjacent<br>heads tested to minimize<br>external coupling effects |       |     | 2    | mAp  |
| Head Differential Load<br>Resistance, Rd |                                                                                                              | 48    |     | 97   | Ω    |
| Head Differential Load<br>Capacitance    |                                                                                                              |       |     | 30   | pF   |
| Differential Data Voltage,<br>(WD – WD)  |                                                                                                              | 0.20  |     |      | v    |
| Data Input Voltage Range                 | ,                                                                                                            | -1.87 |     | +0.1 | V    |
| Data Input Current (per side)            | Chip Enabled                                                                                                 |       |     | 150  | μA   |
| Data Input Capacitance                   | Per side to GND                                                                                              |       |     | 10   | pF   |

#### SWITCHING CHARACTERISTICS

| PARAMETER                                                       | CONDITIONS                                                                                            | MIN | NOM | MAX  | UNIT |
|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Idle to Read/Write Transition Time                              |                                                                                                       |     |     | 1.0  | μs   |
| Read/Write to Idle Transition Time                              |                                                                                                       |     |     | 1.0  | μs   |
| Read to Write Transition Time                                   | VLCE = 0.8V,<br>Delay to 90% of lw                                                                    |     |     | 0.6  | μs   |
| Write to Read Transition Time                                   | VLCE = 0.8V, Delay to 90% of<br>20 MHz Read Signal<br>envelope, lw decay to 10%                       |     |     | 1.0  | μs   |
| Head Select Switching Delay                                     | Read or Write Mode                                                                                    |     |     | 0.40 | μs   |
| Shorted Head Current Transition Time                            | lw = 100 mA, Lh = < 0.05 μH,<br>Rh =0                                                                 |     |     | 13   | ns   |
| Shorted Head Current Switching       Iw = 100 mA, Lh < 0.05 μH, |                                                                                                       |     | 18  | ns   |      |
| Head Current Switching Time<br>Symmetry                         | lw = 100 mA, Lh = 0.2 μH,<br>Rh = 10Ω, WD & WD<br>transitions 2 ns, switching time<br>symmetry 0.2 ns |     |     | 1.5  | ns   |
| WSV Transition Time                                             | Delay from 50% of write<br>select swing to 90% of final<br>WSV voltage,<br>Load = $2K\Omega$ // 20 pF |     |     | 1.0  | μs   |
| Unsafe to Safe Delay After<br>Write Data Begins (WUS)           | f(data) = 10 MHz                                                                                      |     |     | 1.0  | μs   |
| Safe to Unsafe Delay, (WUS)                                     | Non-switching write data, no<br>write current, or shorted head<br>close to chip                       |     |     | 3.6  | μs   |
| Safe to Unsafe Delay, (WUS)                                     | Delay, (WUS) Head open or head select input open                                                      |     |     | 0.6  | μs   |
| IMF Switching Time                                              | Delay from 50% of CE to 90% of final IMF current                                                      |     |     | 1.0  | μs   |



#### **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NUMBER | PACKAGE MARK |
|------------------|-----------------|--------------|
| SSI 32R114       |                 |              |
| 24-Pin Flatpack  | SSI 32R114-F    | SSI 32R114-F |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on system

1-15

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

NOTES:

· .

August, 1988



#### DESCRIPTION

The SSI 32R115 is a monolithic bipolar integrated circuit designed for use with 8-inch and 5-1/4-inch Winchester disk drive magnetic recording heads. The circuit interfaces with up to five magnetic recording heads providing the required read/write electronic functions as well as various control and data protect functions. The circuit operates on +5 volt and -5 volt (or -5.2 volt) power and is available in a variety of packages.

#### FEATURES

- Electrically compatible with 8-inch and 5-1/4-inch Winchester disk drive magnetic recording heads
- Supports up to five recording heads per circuit
- Detects and indicates unsafe write conditions
- On-chip current diverter eliminates the need for external write current switching
- Control signals are TTL compatible
- Operates on standard +5 volt and -5 volt (or -5.2 volt) power sources



#### **BLOCK DIAGRAM**

#### **PIN DIAGRAM**

| HS1 [ | 1                      | 24   | ]us   |
|-------|------------------------|------|-------|
| wc [  | 2                      | 23   | ] H01 |
| ws [  | 3                      | 22   | ] H02 |
| vст [ | 4                      | 21   | ] н11 |
| нs2 [ | 5                      | 20   | ] H12 |
| GND   | 6 32R115-5<br>5 CHANNE | ls19 | ] H21 |
| нѕз [ | 7                      | 18   | ] H22 |
| vcc [ | 8                      | 17   | ] нз1 |
| NC [  | 9                      | 16   | ] нз2 |
| CE [  | 10                     | 15   | H41   |
| DX [  | 11                     | 14   | ] H42 |
| DY [  | 12                     | 13   | ] VEE |
|       |                        |      |       |

CAUTION: Use handling procedures necessary for a static sensitive component.

#### **CIRCUIT OPERATION**

#### WRITE MODE

With both the chip enable and write select signals activated, SSI 32R115 is switched to the write mode and the circuit operates as a differential current switch. The center tap head voltage (VCT) is turned on, the unsafe circuit detector is activated, and the current diverter is disabled. The head select signals (HS1, HS2, HS3) select one of five differential current switches. The selected current switch senses the polarity of the data input signal (Dx–Dy) and gates write current to the corresponding side of the head (HN1 or HN2). Head overshoot voltages that occur during normal write operation are sensed to determine safe or unsafe head circuit conditions. The detector senses the following unsafe conditions: no data transitions, head open, or no write current.

#### READ MODE

With chip enable active and write select disabled, the SSI 32R115 is switched to the read mode and the circuit operates as a differential amplifier. The center tap head voltage is turned off, the unsafe circuit detec-

tor is deactivated, and the write current diverter is enabled. The differential head input signal (HN1–HN2), selected by the head select signals, is amplified by a differential read amplifier and appears as a differential output signal on the data lines (Dx, Dy).

During the read and idle modes, the on-chip current diverter circuit prevents write current from flowing in the head circuits. Therefore, external gating of the write current source is not required.

| T/ | AE | BLE | 1: | Head | Select |
|----|----|-----|----|------|--------|
|----|----|-----|----|------|--------|

| HEAD | HS3 | HS2 | HS1 |
|------|-----|-----|-----|
| 0    | 0   | 0   | 0   |
| 1    | 0   | 0   | 1   |
| 2    | 0   | 1   | 0   |
| 3    | 0   | 1   | 1   |
| 4    | 1   | 0   | 0   |

Note: Invalid Head Select input codes (5, 6 and 7) have the effect of not selecting any heads.

#### **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                                                                                        | RATING           | UNIT      |
|--------------------------------------------------------------------------------------------------|------------------|-----------|
| Positive Supply Voltage, VCC                                                                     | 6                | V         |
| Negative Supply Voltage, VEE                                                                     | -6               | V         |
| Write Current (IWC)                                                                              | 70               | mA        |
| Operating Junction Temperature                                                                   | 25 to 135        | <b>°C</b> |
| Storage Temperature                                                                              | -65 to 150       | °C        |
| Lead Temperature (Soldering, 10 SEC)                                                             | 260              | °C        |
| INPUT VOLTAGES                                                                                   |                  |           |
| Head Select (HS)                                                                                 | -0.4 to VCC +0.3 | V         |
| Unsafe (US) (IHUS ≤ 15 mA)                                                                       | -0.3 to VCC +0.3 | V         |
| Write Current (WC) Voltage in read idle modes.<br>(Write mode must be current limited to -70 mA) | VEE -0.3 to 0.3  | V.        |

#### ABSOLUTE MAXIMUM RATINGS (Continued)

| PARAMETER                  | ETER RATING      |   |
|----------------------------|------------------|---|
| INPUT VOLTAGES (Continued) |                  |   |
| Data (Dx, Dy)              | VEE to 0.3       | V |
| Chip Enable (CE)           | -0.4 to VCC +0.3 | V |
| Write Select (WS)          | -0.4 to VCC +0.3 | V |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                  |     | MIN  | NOM | МАХ   | UNIT |
|----------------------------|-----|------|-----|-------|------|
| DC Supply Voltage          | VCC | 4.75 | 5   | 5.25  | V    |
| DC Supply Voltage          | VEE | -5.5 | -5  | -4.75 | V    |
| Write Current (0-pk)       | IWC | -30  | -45 | -50   | mA   |
| Head Inductance            | LH  |      | 10  |       | μH   |
| Junction Temperature Range | Tj  | 25   |     | 135   | °C   |

#### ELECTRICAL CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply

#### POWER SUPPLY

| PARAMETER                     | CONDITIONS                              | MIN | NOM | МАХ      | UNIT |
|-------------------------------|-----------------------------------------|-----|-----|----------|------|
| Total Power Dissipation (PD)  | Write Mode, IWC ≤ 45 mA,<br>Tj ≥ 125 °C |     |     | 700      | mW   |
| Positive Supply Current (ICC) | Read/Write Mode                         |     |     | 35 + IWC | mA   |
| Positive Supply Current (ICC) | Idle Mode                               |     |     | 10       | mA   |
| Negative Supply Current (IEE) | Read/Write Mode                         | -65 |     |          | mA   |
| Negative Supply Current (IEE) | Idle Mode                               | -10 |     |          | mA   |

#### LOGIC SIGNALS

| PARAMETER                        | CONDITIONS         | MIN  | NOM | MAX | UNIT |
|----------------------------------|--------------------|------|-----|-----|------|
| Chip Enable Low voltage (VLCE)   | Read or Write Mode | -0.3 |     | 0.8 | V    |
| Chip Enable Low Current (ILCE)   | VLCE = 0V          | -2.4 |     |     | mA   |
| Chip Enable High Current (IHCE)  | Idle Mode          | -250 |     |     | μA   |
| Write Select Low Voltage (VLWS)  | Write or Idle Mode | -0.3 |     | 0.8 | v    |
| Write Select Low Current (ILWS)  | VLWS = 0V          | -3.2 |     |     | mA   |
| Write Select High Current (IHWS) | Read or Idle Mode  | -250 |     |     | μA   |

#### LOGIC SIGNALS (Continued)

| PARAMETER                                | CONDITIONS                                | MIN  | NOM | MAX | UNIT |
|------------------------------------------|-------------------------------------------|------|-----|-----|------|
| Head Select High Level Voltage<br>(VHHS) |                                           | 2.0  |     | VCC | V    |
| Head Select High Level Current (IHHS)    | VHHS = VCC                                |      |     | 100 | μA   |
| Head Select Low Level Voltage (VLHS)     |                                           | -0.3 |     | 0.8 | v    |
| Head Select Low Level Current (ILHS)     | VLHS = 0V                                 | -0.6 |     |     | mA   |
| Unsafe Low Level Voltage<br>(VLUS)*      | ILUS = 8 mA<br>(Denotes Unsafe Condition) |      |     | 0.5 | V    |
| Unsafe High Level Current<br>(IHUS)*     | VHUS = 5.0V<br>(Denotes Safe Condition)   |      |     | 100 | μA   |
| *Note: Unsafe is an open collector       | output.                                   |      |     |     |      |

READ MODE (Tests performed with 50 load resistors from Dx and Dy to ground.)

| PARAMETER                                                    | CONDITIONS                                                                                                                 | MIN  | NOM | МАХ  | UNIT  |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| Input Common Mode Range                                      |                                                                                                                            | -0.6 |     | 0.1  | V     |
| Total Input Bias Current                                     | $-0.6V \le Vin \le 0.1V$                                                                                                   |      |     | 60   | μA    |
| Differential Voltage Gain                                    | Vin = 1 mVpp, f = 300 KHz                                                                                                  | 26   |     | 52   | V/V   |
| Voltage Bandwidth (-3dB)                                     | $Zs \le 10\Omega$ , Vin = 1 mVpp,<br>f midband = 300 KHz                                                                   | 30   |     |      | MHz   |
| Input Noise Voltage                                          | Zs = 0, Vin = 0V,<br>Power Bandwidth = 15 MHz                                                                              |      |     | 7    | μVrms |
| Differential Input Capacitance                               | Vin = 0, f = 5 MHz                                                                                                         |      |     | 20   | рF    |
| Differential Input Resistance<br>(Internal Damping Resistor) | Vin =0, f = 300 KHz                                                                                                        | 560  |     | 1070 | Ω     |
| Output Offset Voltage                                        |                                                                                                                            |      |     | 120  | mV    |
| Differential Head Current                                    | IWC = 45 mA, LH = 10 μH,<br>f = 2 MHz                                                                                      |      |     | 2    | mAp   |
| Output Common Mode Voltage                                   |                                                                                                                            | -0.4 |     | 125  | V     |
| Single Ended Output Resistance                               | f = 300 KHz                                                                                                                | 10   |     |      | KΩ    |
| Single Ended Output Capacitance                              |                                                                                                                            |      | -   | 10   | pF    |
| Dynamic Range                                                | DC input voltage where the AC gain<br>falls to 90% of its 0VDC input value<br>(Measured with 0.5 mVpp AC input<br>voltage) | 2    |     |      | mVp   |
| Common Mode Rejection Ratio                                  | Vin = 100 mVpp, 0VDC, f = 5 MHz                                                                                            | 50   |     |      | dB    |

#### READ MODE (Continued)

| PARAMETER                    | CONDITIONS                                                              | MIN  | NOM | МАХ  | UNIT |
|------------------------------|-------------------------------------------------------------------------|------|-----|------|------|
| Power Supply Rejection Ratio | $\Delta$ VCC or $\Delta$ VEE, 100 mVpp,<br>f = 5 MHz                    | 45   |     |      | dB   |
| Channel Seperation           | The four unselected channels are<br>driven with Vin = 100mVpp, f = 5MHz | 45   |     |      | dB   |
| Write Current Voltage        | IWC = 45 mA                                                             | -2.7 |     | -0.5 | V    |
| Total Head Input Current     | IWC = 0                                                                 |      |     | 200  | μA   |

#### WRITE MODE

| PARAMETER                                | CONDITIONS                                                 | MIN  | NOM | MAX      | UNIT |
|------------------------------------------|------------------------------------------------------------|------|-----|----------|------|
| Current Gain (IH/IWC)                    | IWC = 45 mA, IH≜<br>Head Current                           | 0.95 |     | 1.0      |      |
| Write Current Pin Voltage                | IWC - 45 mA                                                | -3.7 |     | -1.5     | V    |
| Center Tap Head Voltage (VCT)            | IWC = 45 mA                                                | 3.0  |     | VCC -0.5 | V    |
| Differential Head Voltage Swing          | $3.0 \leq VCT \leq VCC$ -0.5V IWC = 45 mA, LH = 10 $\mu H$ | 5.7  |     | 7.7      | v    |
| Differential Data Voltage<br>(Dx – Dy)   |                                                            | .175 |     |          | v    |
| Single Ended Data Input Voltage (Dx, Dy) |                                                            | -0.9 |     | 0.1      | v    |
| Data Input Current                       | -0.9 ≤ VDx, VDy ≤ 0.1                                      | -10  |     | 100      | μA   |
| Data Input Differential Resistance       | f = 300 KHz                                                | 5    |     |          | KΩ   |
| Data Input Capacitance                   |                                                            |      |     | 10       | pF   |
| Unselected Diff. Head Current            | IWC = 45 mA, LH = 10 μH,<br>f = 2 MHz                      |      |     | 2        | mAp  |
| Write Current Range                      |                                                            | 30   |     | 50       | mA   |
| Total Head Input Current                 | IWC = 0                                                    |      |     | 500      | μA   |

#### IDLE MODE

| PARAMETER                 | CONDITIONS                            | MIN | NOM | МАХ | UNIT |
|---------------------------|---------------------------------------|-----|-----|-----|------|
| Write Current Pin Voltage | IWC = 45 mA                           | VEE |     |     | V    |
| Differential Head Current | IWC = 45 mA, LH = 10 μH,<br>f = 2 MHz |     |     | 2   | mAp  |
| Total Head Input Current  | IWC = 0                               |     |     | 500 | μA   |

#### SWITCHING CHARACTERISTICS

| PARAMETER                                             | CONDITIONS                                                                                            | MIN | NOM | MAX  | UNIT |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Idle to Read/Write Transition Time                    |                                                                                                       |     |     | 0.6  | μs   |
| Read/Write to Idle Transition Time                    |                                                                                                       |     |     | 0.6  | μs   |
| Read to Write Transition Time                         | 0 ≤ VLCE ≤ 0.8V<br>(Circuit Enabled)                                                                  |     |     | 0.6  | μA   |
| Write to Read Transition Time                         | 0 ≤ VLCE ≤ 0.8V<br>(Circuit Enabled)                                                                  |     |     | 0.6  | μs   |
| Head Select Switching Delay Time                      |                                                                                                       |     |     | 0.25 | μs   |
| Head Current Transition Time                          | (10% to 90% points)<br>IWC = 45 mA, LH = 0H,<br>RH = $0\Omega$                                        |     |     | 15   | ns   |
| Head Current Switching<br>Delay Time (TD1 – TD2)      | IWC = 45 mA, LH = 0H,<br>RH = $0\Omega$ , f = 5 MHz<br>(See Figure 1)                                 |     |     | 19   | ns   |
| Head Current Switching<br>Hysteresis TH = (TD1 – TD2) | IWC = 45 mA, LH = 0H,<br>RH = $0\Omega$ , f = 5 MHz,<br>(VDx - VDy) Rise Time = 2ns<br>(See Figure 1) |     |     | 3    | ns   |
| Unsafe to Safe Delay After Write<br>Data Begins (TD3) | IWC = 30 mA,<br>LH = 10 μH, f = 2 MHz<br>(See Figure 2A)                                              |     |     | 1.0  | μs   |
| Safe to Unsafe Delay (TD4)                            | LH = 10 μH,<br>f = 2 MHz, IWC = 45 mA<br>(See Figure 2B)                                              | 1.6 |     | 8.0  | μs   |



#### FIGURE 1: Head Current Timing



FIGURE 2A: Unsafe to Safe Timing



FIGURE 2B: Safe to Unsafe Timing

PACKAGE PIN DESIGNATIONS

(TOP VIEW)



Flatpack, SOL

THERMAL CHARACTERISTICS: Øja

| the second se |      |         |         |          |         |  |
|-----------------------------------------------------------------------------------------------------------------|------|---------|---------|----------|---------|--|
| 18-lead                                                                                                         | PDIP | 140°C/W | 24-lead | PDIP     | 115°C/W |  |
| 22-lead                                                                                                         | PDIP | 65°C/W  | 24-lead | Flatpack | 105°C/W |  |
| 28-lead                                                                                                         | PLCC | 65°C/W  | 24-lead | SOL      | 80°C/W  |  |

#### **ORDERING INFORMATION**

| PART DESCRIPTION   | ORDERING NUMBER | PACKAGE MARK   |
|--------------------|-----------------|----------------|
| SSI 32R115         |                 |                |
| 2-Channel PDIP     | SSI 32R115-2P   | SSI 32R115-2P  |
| 4-Channel PDIP     | SSI 32R115-4CP  | SSI 32R115-4CP |
| 5-Channel PDIP     | SSI 32R115-5P   | SSI 32R115-5P  |
| 5-Channel SOL      | SSI 32R115-5CL  | SSI 32R115-5CL |
| 5-Channel Flatpack | SSI 32R115-5F   | SSI 32R115-5F  |
| 5-Channel PLCC     | SSI 32R115-5CH  | SSI 32R115-5CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



1 - 24

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

# SSI 32R117/117R 2, 4, 6 Channel Read/Write Circuit

1

July, 1988

#### DESCRIPTION

The SSI 32R117 devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read path, write current control, and data protection circuitry for as many as six channels. The SSI 32R117 requires +5V and +12V power supplies and is available in 2, 4 or 6 channel versions with a variety of packages.

The SSI 32R117R differs from the SSI 32R117 by having internal damping resistors.

#### FEATURES

- +5V, +12V power supplies
- Single or multi-platter Winchester drives
- Designed for center-tapped ferrite heads
- Programmable write current source
- Available in 2, 4 or 6 channels
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals



## BLOCK DIAGRAM

#### PIN DIAGRAM

#### **CIRCUIT OPERATION**

The SSI 32R117 functions as a write driver or as a read amplifier for the selected head. Head selection and mode control are described in Tables 1 & 2. Both  $R/\overline{W}$  and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition.

#### WRITE MODE

The Write mode configures the SSI 32R117 as a current switch and activates the Write Unsafe Detector. Head current is toggled between the X- and Y-side of the recording head on the falling edges of WDI, Write Data Input. Note that a preceding read operation initializes the Write Data Flip-Flop, WDFF, to pass current through the X-side of the head. The magnitude of the write current, given by

lw = K/Rwc, where K = Write Current Constant

is set by the external resistor, Rwc, connected from pin WC to GND.

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output.

- Head open
- Head center tap open
- WDI frequency too low
- Device in Read mode
- Device not selected
- No write current

After the fault condition is removed, two negative transitions on WDI are required to clear WUS.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $130\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

In the Read mode the SSI 32R117 is configured as a low noise differential amplifier, the write current source and the write unsafe detector are deactivated, and the write data flip-flop is set. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. They should be AC coupled to the load.

Note that the internal write current source is deactivated for both the Read and the Chip Deselect mode. This eliminates the need for external gating of the write current source.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed.

#### TABLE 1: MODE SELECT

| CS | R/₩ | MODE  |  |
|----|-----|-------|--|
| 0  | 0   | Write |  |
| 0  | 1   | Read  |  |
| 1  | x   | ldle  |  |

#### **TABLE 2: HEAD SELECT**

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | x   | None |

0 = Low level 1 = High level x = Don't care
| NAME               | I/O | DESCRIPTION                                                                       |
|--------------------|-----|-----------------------------------------------------------------------------------|
| HS0-HS2            | I   | Head Select: selects up to six heads                                              |
| <del>CS</del>      | I   | Chip Select: a low level enables device                                           |
| R/W                | 1   | Read/Write: a high level selects read mode                                        |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition (open collector) |
| WDI                | Ι   | Write Data In: negative transition toggles the direction of the head current      |
| H0X-H5X<br>H0Y-H5Y | I/O | X,Y head connections                                                              |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                                      |
| WC                 | -   | Write Current: used to set the magnitude of the write current                     |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap                            |
| VCC                | -   | +5V                                                                               |
| VDD1               | -   | +12V                                                                              |
| VDD2               | -   | Positive power supply for the center tap voltage source                           |
| GND                | - 、 | Ground                                                                            |

\*When more than one R/W device is used, these signals can be wire OR'ed.

**ABSOLUTE MAXIMUM RATINGS** (Operation above absolute maximum ratings may permanently damage the device. All voltages referenced to GND.)

| PARAMETER                                           |                                        | VALUE             | UNITS |
|-----------------------------------------------------|----------------------------------------|-------------------|-------|
| VDD1                                                | DC Supply Voltage                      | -0.3 to +14       | VDC   |
| VDD2                                                | DC Supply Voltage                      | -0.3 to +14       | VDC   |
| vcc                                                 | DC Supply Voltage                      | -0.3 to +6        | VDC   |
| VIN                                                 | Digital Input Voltage Range            | -0.3 to VCC + 0.3 | VDC   |
| VH                                                  | Head Port Voltage Range                | -0.3 to VDD + 0.3 | VDC   |
| Vwus                                                | WUS Port Voltage Range                 | -0.3 to +14       | VDC   |
| lw                                                  | Write Current                          | 60                | mA    |
| lo                                                  | RDX, RDY Output Current                | -10               | mA    |
| Іуст                                                | VCT Output Current                     | -60               | mA    |
| lwus                                                | WUS Output Current                     | +12               | mA    |
| Tstg                                                | Storage Temperature Range              | -65 to +150       | ٥c    |
| Lead Temperature, PDIP, Flatpack (10 sec soldering) |                                        | 260               | °C    |
| Package                                             | Temperature, PLCC, SOL (20 sec reflow) | 215               | °C    |

### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |      | CONDITIONS  | MIN   | NOM  | МАХ   | UNITS |
|----------------------------|------|-------------|-------|------|-------|-------|
| DC Supply Voltage          | VDD1 |             | 10.8  | 12.0 | 13.2  | VDC   |
| DC Supply Voltage          | VCC  |             | 4.5   | 5.0  | 5.5   | VDC   |
| Head Inductance            | Lh   |             | 5     |      | 15    | μH    |
| Damping Resistor           | RD   | 32R117 only | 500   |      | 2000  | Ω     |
| RCT Resistor               | RCT  |             | 125.0 | 130  | 135.0 | Ω     |
| Write Current              | lw   |             | 25    |      | 50    | mA    |
| Junction Temperature Range | Tj   |             | 25    |      | 125   | °C    |

### DC CHARACTERISTICS

(Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                    |      | CONDITIONS                                            | MIN  | NOM | МАХ     | UNITS |
|------------------------------|------|-------------------------------------------------------|------|-----|---------|-------|
| VCC Supply Current           |      | Read/Idle Mode                                        |      |     | 25      | mA    |
|                              |      | Write Mode                                            |      |     | 30      | mA    |
| VDD Supply Current           |      | Idle Mode                                             |      |     | 25      | mA    |
|                              |      | Read Mode                                             |      |     | 50      | mA    |
|                              |      | Write Mode                                            |      |     | 30+lw   | mA    |
| Power Dissipation (Tj = +125 | 5°C) | Idle Mode                                             |      |     | 400     | mW    |
|                              |      | Read Mode                                             |      |     | 600     | mW    |
|                              |      | Write Mode, $Iw = 50 \text{ mA}$ , RCT = 130 $\Omega$ |      |     | 700     | mW    |
|                              |      | Write Mode, $Iw = 50 \text{ mA}$ , RCT = $0\Omega$    |      |     | 1050    | mW    |
| Digital Inputs               |      |                                                       |      |     |         |       |
| Input Low Voltage            | VIL  |                                                       | -0.3 |     | 0.8     | VDC   |
| Input High Voltage           | VIH  |                                                       | 2.0  |     | VCC+0.3 | VDC   |
| Input Low Current            | IIL  | VIL = 0.8V                                            | -0.4 |     |         | mA    |
| Input High Current           | IIH  | VIH = 2.0V                                            |      |     | 100     | μA    |
| WUS Output                   | VOL  | IOL = 8 mA                                            |      |     | 0.5     | VDC   |
| WUS Output                   | IOH  | VOH = 5.0V                                            |      |     | 100     | μA    |
| Center Tap Voltage           | VCT  | Write Mode                                            |      | 6.0 |         | VDC   |
|                              |      | Read Mode                                             |      | 4.0 |         | VDC   |

| WRITE CHARACTERISTICS (Unless otherwise specified: recommended operating conditions app                   | ply, |
|-----------------------------------------------------------------------------------------------------------|------|
| IW = 45 mA, Lh = 10 $\mu$ H, Rd = 750 $\Omega$ (32R117 only), f(Data) = 5 MHz, CL(RDX, RDY) $\leq$ 20 pF) |      |

| PARAMETER                         | CONDITIONS                           | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|--------------------------------------|-----|-----|-----|--------|
| Write Current Range               |                                      | 10  |     | 50  | mA     |
| Write Current Constant "K"        |                                      | 133 |     | 147 | v      |
| Differential Head Voltage Swing   |                                      | 8.0 |     |     | V(pk)  |
| Unselected Head Transient Current |                                      |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |                                      |     |     | 15  | pF     |
| Differential Output Resistance    | 32R117                               | 10K |     |     | Ω      |
|                                   | 32R117R                              | 562 |     | 938 | Ω      |
| WDI Transition Frequency          | WUS = low                            | 250 |     |     | kHz    |
| lwc to Head Current Gain          | lw/lwc                               |     | 20  |     | mA/mA  |
| Unselected Head Leakage Current   | Sum of X & Y side<br>leakage current |     |     | 85  | μA     |

#### **READ CHARACTERISTICS**

(Unless otherwise specified: recommended operating conditions apply, IW = 45 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  (32R117 only), f(Data) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF, Vin is referenced to VCT)

| PARAMETER                      | CONDITIONS                                                                            | MIN | NOM | МАХ | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 KHz<br>RL(RDX), RL(RDY) = 1 KΩ                                     | 80  |     | 120 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls by 10%,<br>Vin = Vi + 0.5 mVpp<br>@ 300 KHz | -3  |     | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30  |     |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |     |     | 2.1 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |     |     | 20  | pF     |
| Differential Input Resistance  | 32R117, f = 5 MHz                                                                     | 2K  |     |     | Ω      |
|                                | 32R117R, f = 5 MHz                                                                    | 390 |     | 810 | Ω      |
| Input Bias Current (per side)  |                                                                                       |     |     | 45  | μA     |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50  |     |     | dB     |

#### READ CHARACTERISTICS (Continued)

| PARAMETER                      | CONDITIONS                                                                         | MIN  | NOM | МАХ  | UNITS |
|--------------------------------|------------------------------------------------------------------------------------|------|-----|------|-------|
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                           | 45   |     |      | dB    |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 45   |     |      | dB    |
| Output Offset Voltage          |                                                                                    | -480 |     | +480 | mV    |
| Common Mode Output Voltage     | Read Mode                                                                          | 5    |     | 7    | V     |
|                                | Write/Idle Mode                                                                    |      | 4.3 |      | v     |
| Single Ended Output Resistance | f = 5 MHz                                                                          |      |     | 30   | Ω     |
| Leakage Current, RDX, RDY      | RDX, RDY = 6V<br>Write/Idle Mode                                                   | -100 |     | +100 | μA    |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                     | 2    |     |      | mA    |

SWITCHING CHARACTERISTICS (Unless otherwise specified: recommended operating conditions apply, IW = 45 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  (32R117) only, f(Data) = 5 MHz)

| PARAMETER      | CONDITIONS                                                                                    | MIN | NOM | МАХ | UNITS |
|----------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write   | Delay to 90% of<br>write current                                                              |     |     | 1.0 | μs    |
| R/₩ to Read    | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope or to 90 %<br>decay of write current |     |     | 1.0 | μs    |
| CS to Select   | Delay to 90% of write<br>current or to 90% of<br>100mV 10MHz read<br>signal envelope          |     |     | 1.0 | μs    |
| CS to Unselect | Delay to 90% decay<br>of write current                                                        |     |     | 1.0 | μs    |

| PARAMETER                                       | CONDITIONS                                               | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope |     |     | 1.0 | μs    |
| WUS - Safe to Unsafe - TD1                      | lw = 50 mA                                               | 1.6 |     | 8.0 | μs    |
| WUS - Unsafe to Safe - TD2                      | lw = 20 mA                                               |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                          |     |     |     |       |
| Prop. Delay - TD3                               | From 50% points                                          |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% duty cycle<br>and 1ns rise/fall time         |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% points                                         |     |     | 20  | ns    |

SWITCHING CHARACTERISTICS (Continued)







RCT =  $130(55/lw)\Omega$ , where lw is in mA,

can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.

- 2. A ferrite bead (Ferroxcube 5659065/4A6) can be used to suppress write current overshoot and ringing induced by flex cable parasitics.
- 3. Limit DC current from RDX and RDY to 100  $\mu\text{A}$  and load capacitance to 20 pF.
- 4. Damping resistors not required on 32R117R version.
- 5. The power bypassing capacitor must be located close to the 32R117 with its ground returned directly to device ground with as short a path as possible.
- 6. To reduce ringing due to stray capacitance this resistor should be located close to the 32R117. Where this is not desirable a series resistor can be used to buffer a long WC line.



28 HS1

271 HS2

261 WDI

251 VDD1

241 VDD2

231 VCT

221 H5X

21 H5Y

20П н4Х

19П Н4Ү

18] НЗХ

17 H3Y

161 WUS

151 VCC

1-33

### **ORDERING INFORMATION**

| PART DESCRIPTION                      | ORDER NO.       | PKG. MARK   |
|---------------------------------------|-----------------|-------------|
| SSI 32R117                            |                 |             |
| 2-Channel PDIP                        | SSI 32R117-2P   | 32R117-2P   |
| 4-Channel PDIP                        | SSI 32R117-4CP  | 32R117-4CP  |
| 4-Channel SOL                         | SSI 32R117-4CL  | 32R117-4CL  |
| 4-Channel Flatpack                    | SSI 32R117-4F   | 32R117-4F   |
| 6-Channel PDIP                        | SSI 32R117-6CP  | 32R117-6CP  |
| 6-Channel SOL                         | SSI 32R117-6CL  | 32R117-6CL  |
| 6-Channel Flatpack                    | SSI 32R117-6F   | 32R117-6F   |
| 6-Channel PLCC                        | SSI 32R117-6CH  | 32R117-6CH  |
| SSI 32R117R with Internal Damping Res | istor           |             |
| 2-Channel PDIP                        | SSI 32R117R-2P  | 32R117R-2P  |
| 4-Channel PDIP                        | SSI 32R117R-4CP | 32R117R-4CP |
| 4-Channel SOL                         | SSI 32R117R-4CL | 32R117R-4CL |
| 4-Channel Flatpack                    | SSI 32R117R-4F  | 32R117R-4F  |
| 6-Channel PDIP                        | SSI 32R117R-6CP | 32R117R-6CP |
| 6-Channel SOL                         | SSI 32R117R-6CL | 32R117R-6CL |
| 6-Channel Flatpack                    | SSI 32R117R-6F  | 32R117R-6F  |
| 6-Channel PLCC                        | SSI 32R117R-6CH | 32R117R-6CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

1-34

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

1

August, 1988

PIN DIAGRAM

### DESCRIPTION

The SSI 32R117A devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read path, write current control, and data protection circuitry for as many as six channels. The SSI 32R117A requires +5V and +12V power supplies and is available in 2, 4 or 6 channel versions with a variety of packages.

The SSI 32R117AR differs from the SSI 32R117A by having internal damping resistors.

### FEATURES

- +5V, +12V power supplies
- Single or multi-platter Winchester drives
- Designed for center-tapped ferrite heads
- Programmable write current source
- Available in 2, 4 or 6 channels
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals



### **BLOCK DIAGRAM**

### **CIRCUIT OPERATION**

The SSI 32R117A functions as a write driver or as a read amplifier for the selected head. Head selection and mode control are described in Tables 1 & 2. Both R/W and  $\overline{CS}$  have internal pull-up resistors to prevent an accidental write condition.

#### WRITE MODE

The Write mode configures the SSI 32R117A as a current switch and activates the Write Unsafe Detector. Head current is toggled between the X- and Y-side of the recording head on the falling edges of WDI, Write Data Input. Note that a preceding read operation initializes the Write Data Flip-Flop, WDFF, to pass current through the X-side of the head. The magnitude of the write current, given by

lw = K/Rwc, where K = Write Current Constant

is set by the external resistor, Rwc, connected from pin WC to GND.

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output:

- Head open
- Head center tap open
- WDI frequency too low
- Device in Read mode
- · Device not selected
- No write current

After the fault condition is removed, two negative transitions on WDI are required to clear WUS.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $130\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

In the Read mode the SSI 32R117A is configured as a low noise differential amplifier, the write current source and the write unsafe detector are deactivated, and the write data flip-flop is set. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. They should be AC coupled to the load.

Note that the internal write current source is deactivated for both the Read and the Chip Deselect mode. This eliminates the need for external gating of the write current source.

#### **IDLE MODE**

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed.

#### TABLE 1: MODE SELECT

| চ্ছ | R/W | MODE  |
|-----|-----|-------|
| 0   | 0   | Write |
| 0   | 1   | Read  |
| 1   | x   | Idle  |

#### TABLE 2: HEAD SELECT

| HS1 | HS0                                    | HEAD                                                                                                                                                                                                                         |
|-----|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0                                      | 0                                                                                                                                                                                                                            |
| 0   | 1                                      | 1                                                                                                                                                                                                                            |
| 1   | 0                                      | 2                                                                                                                                                                                                                            |
| 1   | 1                                      | 3                                                                                                                                                                                                                            |
| 0   | 0                                      | 4                                                                                                                                                                                                                            |
| 0   | 1                                      | 5                                                                                                                                                                                                                            |
| 1   | x                                      | None                                                                                                                                                                                                                         |
|     | HS1<br>0<br>1<br>1<br>0<br>0<br>0<br>1 | HS1      HS0        0      0        1      1        1      1        0      0        1      1        0      0        1      1        0      0        1      1        1      1        1      1        1      1        1      X |

0 = Low level 1 = High level x = Don't care

| NAME               | I/O | DESCRIPTION                                                                       |
|--------------------|-----|-----------------------------------------------------------------------------------|
| HS0-HS2            | I   | Head Select: selects up to six heads                                              |
| <u>CS</u>          | I   | Chip Select: a low level enables device                                           |
| R/₩                | 1   | Read/Write: a high level selects read mode                                        |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition (open collector) |
| WDI                | 1   | Write Data In: negative transition toggles the direction of the head current      |
| H0X-H5X<br>H0Y-H5Y | I/O | X,Y head connections                                                              |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                                      |
| wc                 | -   | Write Current: used to set the magnitude of the write current                     |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap                            |
| VCC                | -   | +5V                                                                               |
| VDD1               | -   | +12V                                                                              |
| VDD2               | -   | Positive power supply for the center tap voltage source                           |
| GND                | -   | Ground                                                                            |

\*When more than one R/W device is used, these signals can be wire OR'ed.

**PIN DESCRIPTIONS** 

ABSOLUTE MAXIMUM RATINGS (Operation above absolute maximum ratings may permanently damage the device. All voltages referenced to GND.)

| PARAM    | ETER                                        | VALUE             | UNITS |
|----------|---------------------------------------------|-------------------|-------|
| VDD1     | DC Supply Voltage                           | -0.3 to +14       | VDC   |
| VDD2     | DC Supply Voltage                           | -0.3 to +14       | VDC   |
| vcc      | DC Supply Voltage                           | -0.3 to +6        | VDC   |
| VIN      | Digital Input Voltage Range                 | -0.3 to VCC + 0.3 | VDC   |
| VH       | Head Port Voltage Range                     | -0.3 to VDD + 0.3 | VDC   |
| Vwus     | WUS Port Voltage Range                      | -0.3 to +14       | VDC   |
| lw       | Write Current                               | 60                | mA    |
| lo       | RDX, RDY Output Current                     | -10               | mA    |
| Іνст     | VCT Output Current                          | -60               | mA    |
| lwus     | WUS Output Current                          | +12               | mA    |
| Tstg     | Storage Temperature Range                   | -65 to +150       | ℃     |
| Lead Ter | nperature PDIP, Flatpack (10 sec soldering) | 260               | °C    |
| Package  | Temperature PLCC, SOL (20 sec reflow)       | 215               | °C    |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |      | CONDITIONS   | MIN   | NOM  | ΜΑΧ   | UNITS |
|----------------------------|------|--------------|-------|------|-------|-------|
| DC Supply Voltage          | VDD1 |              | 10.8  | 12.0 | 13.2  | VDC   |
| DC Supply Voltage          | VCC  |              | 4.5   | 5.0  | 5.5   | VDC   |
| Head Inductance            | Lh   |              | 5     |      | 15    | μH    |
| Damping Resistor           | RD   | 32R117A only | 500   |      | 2000  | Ω     |
| RCT Resistor               | RCT  |              | 125.0 | 130  | 135.0 | Ω     |
| Write Current              | lw   |              | 25    |      | 50    | mA    |
| Junction Temperature Range | Tj   |              | 25    |      | 125   | °C    |

#### DC CHARACTERISTICS

(Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                 |        | CONDITIONS                                            | MIN  | NOM | MAX     | UNITS |
|---------------------------|--------|-------------------------------------------------------|------|-----|---------|-------|
| VCC Supply Current        |        | Read/Idle Mode                                        |      |     | 25      | mA    |
|                           |        | Write Mode                                            |      |     | 30      | mA    |
| VDD Supply Current        |        | Idle Mode                                             |      |     | 25      | mA    |
|                           |        | Read Mode                                             |      |     | 50      | mA    |
|                           |        | Write Mode                                            |      |     | 30+lw   | mA    |
| Power Dissipation (Tj = + | 125°C) | Idle Mode                                             |      |     | 400     | mW    |
|                           |        | Read Mode                                             | -    |     | 600     | mW    |
|                           |        | Write Mode, $Iw = 50 \text{ mA}$ , RCT = 130 $\Omega$ |      |     | 700     | mW    |
|                           |        | Write Mode, $Iw = 50 mA$ , RCT = $0\Omega$            |      |     | 1050    | mW    |
| Digital Inputs            |        |                                                       |      |     |         |       |
| Input Low Voltage         | VIL    |                                                       | -0.3 |     | 0.8     | VDC   |
| Input High Voltage        | VIH    | -                                                     | 2.0  |     | VCC+0.3 | VDC   |
| Input Low Current         | IIL    | VIL = 0.8V                                            | -0.4 |     |         | mA    |
| Input High Current        | IIH    | VIH = 2.0V                                            |      |     | 100     | μA    |
| WUS Output                | VOL    | IOL = 8 mA                                            |      |     | 0.5     | VDC   |
| WUS Output                | IOH    | VOH = 5.0V                                            |      |     | 100     | μA    |
| Center Tap Voltage        | VCT    | Write Mode                                            |      | 6.0 |         | VDC   |
|                           |        | Read Mode                                             |      | 4.0 |         | VDC   |

**WRITE CHARACTERISTICS** (Unless otherwise specified: recommended operating conditions apply, IW = 45 mA,  $Lh = 10 \mu H$ ,  $Rd = 750\Omega$  (32R117A only), f(Data) = 5 MHz,  $CL(RDX, RDY) \le 20 \text{ pF}$ )

| PARAMETER                         | CONDITIONS                           | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|--------------------------------------|-----|-----|-----|--------|
| Write Current Range               |                                      | 10  |     | 50  | mA     |
| Write Current Constant "K"        |                                      | 133 |     | 147 | v      |
| Differential Head Voltage Swing   |                                      | 8.0 |     |     | V(pk)  |
| Unselected Head Transient Current |                                      |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |                                      |     |     | 15  | pF     |
| Differential Output Resistance    | 32R117A                              | 10K |     |     | Ω      |
|                                   | 32R117AR                             | 638 |     | 863 | Ω      |
| WDI Transition Frequency          | WUS = low                            | 250 |     |     | kHz    |
| lwc to Head Current Gain          | lw/lwc                               |     | 20  |     | mA/mA  |
| Unselected Head Leakage Current   | Sum of X & Y side<br>leakage current |     |     | 85  | μΑ     |

#### **READ CHARACTERISTICS**

(Unless otherwise specified: recommended operating conditions apply, IW = 45 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  (32R117A only), f(Data) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF, Vin is referenced to VCT)

| PARAMETER                      | CONDITIONS                                                                            | MIN | NOM | ΜΑΧ | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 KHz<br>RL(RDX), RL(RDY) = 1 KΩ                                     | 90  |     | 110 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls by 10%,<br>Vin = Vi + 0.5 mVpp<br>@ 300 KHz | -3  |     | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30  |     |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |     |     | 1.7 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |     |     | 20  | pF     |
| Differential Input Resistance  | 32R117A, f = 5 MHz                                                                    | 2K  |     |     | Ω      |
|                                | 32R117AR, f = 5 MHz                                                                   | 450 |     | 750 | Ω      |
| Input Bias Current (per side)  |                                                                                       |     |     | 45  | μA     |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50  |     |     | db     |

#### READ CHARACTERISTICS (Continued)

| PARAMETER                      | CONDITIONS                                                                         | MIN  | NOM | МАХ  | UNITS |
|--------------------------------|------------------------------------------------------------------------------------|------|-----|------|-------|
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                           | 45   |     |      | dB    |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 45   |     |      | dB    |
| Output Offset Voltage          |                                                                                    | -440 |     | +440 | mV    |
| Common Mode Output Voltage     | Read Mode                                                                          | 5    |     | .7   | V     |
|                                | Write/Idle Mode                                                                    |      | 4.3 |      | V     |
| Single Ended Output Resistance | f = 5 MHz                                                                          |      |     | 30   | Ω     |
| Leakage Current, RDX, RDY      | RDX, RDY = 6V<br>Write/Idle Mode                                                   | -100 |     | +100 | μA    |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                     | 2    |     |      | mA    |

# SWITCHING CHARACTERISTICS (Unless otherwise specified: recommended operating conditions apply, IW = 45 mA, Lh = 10 $\mu$ H, Rd = 750 $\Omega$ (32R117A only), f(Data) = 5 MHz)

| PARAMETER      | CONDITIONS                                                                                    | MIN | NOM | МАХ | UNITS |
|----------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write   | Delay to 90% of<br>write current                                                              |     |     | 1.0 | μs    |
| R/₩ to Read    | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope or to 90 %<br>decay of write current |     |     | 1.0 | μs    |
| CS to Select   | Delay to 90% of write<br>current or to 90% of<br>100mV 10MHz read<br>signal envelope          |     |     | 1.0 | μs    |
| CS to Unselect | Delay to 90% decay<br>of write current                                                        |     |     | 1.0 | μs    |

#### SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                               | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------|
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope |     |     | 1.0 | μs    |
| WUS - Safe to Unsafe - TD1                      | lw = 50 mA                                               | 1.6 |     | 8.0 | μs    |
| WUS - Unsafe to Safe - TD2                      | lw = 20 mA                                               |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                          |     |     |     |       |
| Prop. Delay - TD3                               | From 50% points                                          |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% duty cycle and 1ns rise/fall time            |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% points                                         |     |     | 20  | ns    |



### FIGURE 1: Write Mode Timing Diagram



RCT =  $130(50/lw)\Omega$ , where lw is in mA,

can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.

- 2. A ferrite bead (Ferroxcube 5659065/4A6) can be used to suppress write current overshoot and ringing induced by flex cable parasitics.
- 3. Limit DC current from RDX and RDY to 100 µA and load capacitance to 20 pF.
- 4. Damping resistors not required on 32R117AR version.
- 5. The power bypassing capacitor must be located close to the 32R117A with its ground returned directly to device ground with as short a path as possible.
- 6. To reduce ringing due to stray capacitance this resistor should be located close to the 32R117A. Where this is not desirable a series resistor can be used to buffer a long WC line.



#### **ORDERING INFORMATION**

| PART DESCRIPTION                      | ORDER NO.                              | PKG. MARK    |
|---------------------------------------|----------------------------------------|--------------|
| SSI 32R117A                           | ······································ |              |
| 2-Channel PDIP                        | SSI 32R117A-2P                         | 32R117A-2P   |
| 4-Channel PDIP                        | SSI 32R117A-4CP                        | 32R117A-4CP  |
| 4-Channel SOL                         | SSI 32R117A-4CL                        | 32R117A-4CL  |
| 4-Channel Flatpack                    | SSI 32R117A-4F                         | 32R117A-4F   |
| 6-Channel PDIP                        | SSI 32R117A-6CP                        | 32R117A-6CP  |
| 6-Channel SOL                         | SSI 32R117A-6CL                        | 32R117A-6CL  |
| 6-Channel Flatpack                    | SSI 32R117A-6F                         | 32R117A-6F   |
| 6-Channel PLCC                        | SSI 32R117A-6CH                        | 32R117A-6CH  |
| SSI 32R117AR with Internal Damping Re | sistor                                 |              |
| 2-Channel PDIP                        | SSI 32R117AR-2P                        | 32R117AR-2P  |
| 4-Channel PDIP                        | SSI 32R117AR-4CP                       | 32R117AR-4CP |
| 4-Channel SOL                         | SSI 32R117AR-4CL                       | 32R117AR-4CL |
| 4-Channel Flatpack                    | SSI 32R117AR-4F                        | 32R117AR-4F  |
| 6-Channel PDIP                        | SSI 32R117AR-6CP                       | 32R117AR-6CP |
| 6-Channel SOL                         | SSI 32R117AR-6CL                       | 32R117AR-6CL |
| 6-Channel Flatpack                    | SSI 32R117AR-6F                        | 32R117AR-6F  |
| 6-Channel PLCC                        | SSI 32R117AR-6CH                       | 32R117AR-6CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



1-44

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

silicon systems\* INNOVATORS IN INTEGRATION

July, 1988

#### DESCRIPTION

The SSI 32R188 is a high-performance, bipolar integrated read/write circuit for use with center tapped, ferrite heads. It provides a low noise read path, write control circuitry and data protection circuitry for 4-channels. The SSI 32R188 requires +6.5V and -5.2V power supplies. It is available in a 24-pin flat pack.

#### FEATURES

- Fast switching characteristics
- TTL compatible control signals
- Four head capacity
- Designed for center-tapped ferrite heads
- includes write unsafe detection
- Easily multiplexed



### **BLOCK DIAGRAM**

### **PIN DIAGRAM**



CAUTION: Use handling procedures necessary for a static sensitive component.

#### FUNCTIONAL DESCRIPTION

The SSI 32R188 has three selectable modes of operation as illustrated in Table 1. The R/W and  $\overline{CS}$  inputs which determine these modes have internal resistor pullups to prevent an accidental write condition. Depending on the mode selected, the chip performs as a write gate or read amplifier for the selected head. Table 2 shows proper head addressing. In the Idle mode all inputs and outputs are in a high-impedance state, except the WC pin which is diverted to GND. with a gain dependent on external resistors tied from each pin to ground. The nominal values listed in this data sheet were obtained with  $50\Omega$  resistors and can be doubled by using  $100\Omega$  resistors. Polarity is such that the DX output is more positive when the "X" side of the head is more positive. External gating of the write current source is not necessary because an on-chip diverter circuit prevents the write current from flowing in the head circuits during the read and idle modes.

#### WRITE MODE

In this mode, externally supplied write current is gated to the "X" side of the chosen head when the DX input is low and to the "Y" side when DY is low. The write unsafe detector is activated when the SSI 32R188 is in the write mode. A low on the WUS pin indicates one of the following unsafe conditions:

- Head open or shorted
- No write current
- · No write data transitions

During a normal write cycle the pin is initially low and then goes high after the differential input makes two transitions. Two transitions are also needed to clear WUS after a fault condition.

#### **READ MODE**

The SSI 32R188 amplifies the differential signal on the addressed head when in the read mode. The amplified signal is output on the open-collector DX and DY pins,

#### TABLE 1: Mode Select

| চ্ছ | R/₩ | MODE  |
|-----|-----|-------|
| 0   | 0   | Write |
| 0   | 1   | Read  |
| 1   | x   | Idle  |

#### **TABLE 2: Head Select**

| HS1 | HSO | HEAD |
|-----|-----|------|
| 0   | 0   | 0    |
| 0   | 1   | 1    |
| 1   | 0   | 2    |
| 1   | 1   | 3    |

### **PIN DESCRIPTION**

| NAME               | TYPE | DESCRIPTION                                                           |
|--------------------|------|-----------------------------------------------------------------------|
| HS0 - HS1          | I    | Head Select: selects up to four heads                                 |
| CS                 | I    | Chip Select: a low level enables device                               |
| R/₩                | I    | Read/Write: a high level selects Read mode                            |
| WUS                | 0    | Write Unsafe: open collector output, low indicates unsafe condition   |
| H0X-H3X<br>H0Y-H3Y | I/O  | X, Y head connections                                                 |
| DX, DY             | I/O  | X, Y Read/Write Data: differential read data in/write data out signal |
| WC                 | -    | Write Current: external write current generator connected to this pin |
| VCT                | -    | Voltage Center Tap: voltage source for head center tap                |
| VCC                | -    | +6.5V                                                                 |
| VEE                | -    | -5.2V                                                                 |
| GND                | -    | Ground                                                                |

ABSOLUTE MAXIMUM RATINGS (Operation above absolute maximum ratings may perma-

nently damage the device.)

| PARAMETER                         |     | RATING                       | UNIT |
|-----------------------------------|-----|------------------------------|------|
| DC Supply Voltages                | vcc | 7.5                          | VDC  |
|                                   | VEE | -6.0                         | VDC  |
| Digital Input Voltage Range       |     | -0.3 to VCC + 0.3            | VDC  |
| Head Input (Read Mode)            |     | -0.6 to 0.4                  | VDC  |
| Head Select (HS0, HS1)            |     | -0.4 (or -2 mA) to VCC + 0.3 | VDC  |
| WUS Port Voltage Range            |     | -0.4 to VCC + 0.3            | VDC  |
| Write Current (lw)                |     | -80                          | mA   |
| Output Current                    | VCT | -80                          | mA   |
|                                   | WUS | 10                           | mA   |
| DX, DY Voltage                    |     | -0.1 to + 0.3                | VDC  |
| Differential Voltage, VR/W - VCS  |     | 6.5                          | VDC  |
| Storage Temperature Range (Tstg   | )   | -65 to + 150                 | °C   |
| Lead Temperature (10 sec solderir | ıg) | 260                          | °C   |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER               |         | CONDITIONS | MIN  | NOM  | МАХ  | UNITS |
|-------------------------|---------|------------|------|------|------|-------|
| DC Supply Voltage       | VCC     |            | 6.2  | 6.5  | 6.8  | VDC   |
| DC Supply Voltage       | VEE     |            | -5.5 | -5.2 | -4.9 | VDC   |
| Head Inductance         | Lh      |            | 1.5  |      | 15   | μH    |
| Write Current           | lw      |            | 35   |      | 70   | mA    |
| Junction Temperature Ra | inge Tj |            | 25   |      | 125  | °C    |

### DC CHARACTERISTICS

(Unless otherwise specified, VCC =  $6.5 \pm 5\%$ , VEE =  $-5.2 \pm 5\%$ ,  $+25^{\circ}C < Tj < +125^{\circ}C$ .)

| PARAMETER                |     | CONDITIONS        | MIN  | NOM | МАХ   | UNITS |
|--------------------------|-----|-------------------|------|-----|-------|-------|
| VCC Supply Current       |     | Idle Mode         |      |     | 35    | mA    |
|                          |     | Read Mode         |      |     | 80    | mA    |
|                          |     | Write Mode        |      |     | 40+lw | mA    |
| VEE Supply Current       |     | Idle Mode         | -20  |     |       | mA    |
|                          |     | Read Mode         | -75  |     |       | mA    |
|                          |     | Write Mode        | -30  |     |       | mA    |
| Digital Inputs           |     | HS0, HS1, R/W, CS |      |     |       |       |
| Input Low Voltage        | VIL |                   |      |     | 0.8   | VDC   |
| Input High Voltage       | VIH |                   | 2.0  |     |       | VDC   |
| Head Select              |     |                   |      |     |       |       |
| Input Low Current        | IIL | VIL = 0.8V        | -0.1 |     | 0.2   | mA    |
| Input High Current       | IIH | VIH = 2.0V        | -0.1 |     | 0.2   | mA    |
| Chip Select & Read/Write |     |                   |      |     |       |       |
| Input Low Current        | IIL | VIL = 0.8V        | -1.6 |     | -0.1  | mA    |
| Input High Current       | IIH | VIH = 2.0V        | -1.4 |     | -0.1  | mA    |
| WUS Output               | VOL | IOL = 8 mA        |      |     | 0.5   | VDC   |
| WUS Output               | IOH | VOH = 5.0V        | -100 | 4   | 100   | μΑ    |
| Center Tap Voltage       | VCT | Read Mode         |      | 0.0 |       | VDC   |
|                          |     | Write Mode        |      | 4.2 |       | VDC   |

WRITE CHARACTERISTICS (Unless otherwise specified: VCC = 6.5  $\pm$  5%, VEE = -5.2  $\pm$  5%, Iw = 70 mA, Lh = 1.8  $\mu$ H, Rd = 230 $\Omega$ )

| PARAMETER                       | CONDITIONS       | MIN  | NOM | МАХ  | UNITS  |
|---------------------------------|------------------|------|-----|------|--------|
| Write Current Range             |                  | 35   |     | 70   | mA     |
| Current Gain                    | Head Current/lwc | 0.95 |     | 1.01 | -      |
| Differential Head Voltage Swing |                  | 10.5 |     |      | V(pk)  |
| Unselected Diff. Head Current   |                  |      |     | 3    | mA(pk) |
| Data Input Capacitance          | Per side to GND  |      |     | 10   | pF     |
| Data Input Resistance           |                  | 5    |     |      | KΩ     |
| WC Voltage                      |                  | -4.5 |     | -0.5 | ·V     |
| Differential Data Input Voltage |                  | 300  |     |      | mV     |
| Data Input Voltage Range        |                  | -0.8 |     | +0.1 | v      |
| Data Input Current              | Per side         |      |     | 100  | μA     |

#### READ CHARACTERISTICS

(Unless otherwise specified: VCC =  $6.5 \pm 5\%$ , VEE =  $-5.2 \pm 5\%$ , Lh =  $1.8 \mu$ H, Rd =  $230\Omega$ , f(Data) = 5 MHz, RL(DX, DY) =  $50\Omega$  to GND, Vin is referenced to VCT)

| PARAMETER                      | CONDITIONS                                                                            | MIN | NOM | МАХ | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 KHz                                                                | 25  |     | 60  | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls by 10%,<br>Vin = Vi + 0.5 mVpp<br>@ 300 KHz | -2  |     | +2  | mV     |
| Bandwidth (-3dB)               | Zs  < 5Ω, Vin = 1 mVpp                                                                | 48  |     |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz, Vin = 0.0 VDC<br>Lh = 0, Rh = 0                                          |     | -   | 2.4 | nV/√Hz |
|                                | Lh = 0, Rh = $115\Omega$ per side                                                     |     |     | 3.3 | nV/√Hz |
| Differential Input Capacitance | Vin = 0.0 VDC                                                                         |     |     | 18  | pF     |
| Differential Input Resistance  | V = 0.0 VDC                                                                           | 1.5 |     |     | KΩ     |
| Input Bias Current (per side)  | Vin = 0.0 VDC                                                                         |     |     | 100 | μA     |
| Common Mode Rejection Ratio    | Vcm = 100 mVpp @ 12 MHz                                                               | 45  |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp on VCC or VEE                                                                | 45  |     |     | dB     |

| READ CHARACTERISTICS (Contin |
|------------------------------|
|------------------------------|

| PARAMETER                       | CONDITIONS                                                                          | MIN  | NOM | МАХ  | UNITS |
|---------------------------------|-------------------------------------------------------------------------------------|------|-----|------|-------|
| Channel Separation              | Unselected Channels:<br>Vin=100 mVpp @ 12 MHz;<br>Selected Channel:<br>Vin = 0 mVpp | 34   |     |      | dB    |
| Input Offset Voltage            |                                                                                     | -10  |     | +10  | mV    |
| Common Mode Output Voltage      |                                                                                     | -1.3 |     | -0.2 | v     |
| Single Ended Output Resistance  |                                                                                     | 5    | :   |      | ΚΩ    |
| Single Ended Output Capacitance |                                                                                     |      |     | 10   | pF    |
| WC Voltage                      | IWC = 70 mA                                                                         | -3.2 |     | -0.4 | VDC   |
| Total Head Input Current IVCT   | IWC = 0                                                                             | -500 |     | +500 | μA    |

SWITCHING CHARACTERISTICS (Unless otherwise specified: VCC =  $6.5 \pm 5\%$ , VEE =  $-5.2V \pm 5\%$ , Tj =  $25^{\circ}$ C, Iw = 70 mA, Lh =  $1.8 \mu$ H, Rd =  $230\Omega$ , f(Data) = 5 MHz)

| PARAMETER             | CONDITIONS                                                                                 | MIN | NOM | МАХ  | UNITS |
|-----------------------|--------------------------------------------------------------------------------------------|-----|-----|------|-------|
| R/₩ To Write          | Delay to 90% of write current                                                              |     |     | 0.6  | μs    |
| R/₩ to Read           | Delay to 90% of 100 mV 10 MHz read<br>signal envelope or to 90 % decay of<br>write current |     |     | 0.6  | μs    |
| CS to Select          | Delay to 90% of write current or to 90%<br>of 100mV 10MHz read signal envelope             |     |     | 0.6  | μs    |
| CS to Unselect        | Delay to 90% decay of write current                                                        |     |     | 0.6  | μs    |
| HS0 - HS2 to any head | Delay to 90% of 100 mV 10 MHz read signal envelope                                         |     |     | 0.25 | μs    |
| WUS - Safe to Unsafe  | TD1, lw = 70 mA                                                                            | 0.4 |     | 4.0  | μs    |
| WUS - Unsafe to Safe  | TD2, lw = 35 mA                                                                            | 1.  |     | 1.0  | μs    |
| Head Current          | Lh = 0 $\mu$ H, Rh = 25 $\Omega$ per side                                                  | -   |     |      |       |
| Prop. Delay           | TD3, From 50% points                                                                       |     |     | 19   | ns    |
| Asymmetry             | 2 ns max input switching                                                                   |     |     | 2    | ns    |
| Rise/Fall Time        | 10% - 90% points                                                                           | ,   |     | 15   | ns    |







FIGURE 2: Unsafe to Safe Timing



FIGURE 3: Head Current Timing

#### **TEMPERATURE MONITORING**

Two sets of series diodes are included on the chip for junction temperature monitoring. Between both the HS0 and HS1 pads to GND, two diodes are connected in series as shown in Figure 4.

To calibrate the diodes remove power from the SSI 32R188, pull down on the HS0 or HS1 pin with a constant current and measure the diode forward bias voltage as the temperature is varied. To monitor temperature measure the diode forward bias voltage in either read or write mode and compare to the previously determined calibration curve.





### APPLICATIONS

The circuits shown in Figures 5, 6, and 7 are suggested for interfacing the differential DX and DY lines and either ECL or TTL data.





FIGURE 6



**FIGURE 7** 

.

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)



Øja = 105°C/W

24-Pin Flatpack

#### **ORDERING INFORMATION**

| PART DESCRIPTION           | ORDER NO.     | PKG. MARK |
|----------------------------|---------------|-----------|
| SSI 32R188 24-Pin Flatpack | SSI 32R188-4F | 32R188-4F |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems™

1-54

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680, (714) 731-7110, TWX 910-595-2809

licon systems INNOVATORS IN INTEGRATION

1

August, 1988

### DESCRIPTION

The SSI 32R501 is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. It provides a low noise read path, write current control, and data protection ciruitry for as many as 8 channels. The SSI 32R501 requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R501R performs the same function as the SSI 32R501 with the addition of internal damping resistors.

### **FEATURES**

- Single or multi-platter Winchester drives
- Designed for center-tapped ferrite heads
- Programmable write current source
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals
- 1.5 nV/VHz maximum input noise voltage

**PIN DIAGRAM** 

• +5V, +12V power supplies



BLOCK DIAGRAM

CAUTION: Use handling procedures necessary for a static sensitive component.

### **CIRCUIT OPERATION**

The SSI32R501 gives the user the ability to address up to eight center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn,  $\overline{CS}$  and  $R/\overline{W}$  inputs as shown in Tables 1 & 2. Internal pullups are provided for the  $\overline{CS}$  &  $R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: Mode Select

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | X   | Idle  |

#### **TABLE 2: Head Select**

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Low level 1 = High level

#### WRITE MODE

Taking both  $\overline{CS}$  and  $\overline{R/W}$  low selects write mode which configures the SSI 32R501 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

Iw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- Head center tap open
  Device in read mode
- WDI frequency too low
  Device in read mode
  Device not selected
  No write current

Two negative transitions on WDI, after the fault is

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $120\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

Taking  $\overline{CS}$  low and R/W high selects read mode which configures the SSI 32R501 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed.

### **PIN DESCRIPTIONS**

| NAME                                                                                  | I/O | DESCRIPTION                                                          |  |  |  |  |
|---------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------|--|--|--|--|
| HS0-HS2                                                                               | I   | Head Select                                                          |  |  |  |  |
| <u>CS</u>                                                                             | I   | Chip Select: a low level enables device                              |  |  |  |  |
| R/W                                                                                   | I   | Read/Write: a high level selects read mode                           |  |  |  |  |
| WUS                                                                                   | 0*  | Write Unsafe: a high level indicates an unsafe writing condition     |  |  |  |  |
| WDI                                                                                   | I   | Write Data In: negative transition toggles direction of head current |  |  |  |  |
| H0X-H7X<br>H0Y-H7Y                                                                    | I/O | X,Y head connections                                                 |  |  |  |  |
| RDX, RDY                                                                              | O*  | X, Y Read Data: differential read signal out                         |  |  |  |  |
| WC                                                                                    |     | Write Current: used to set the magnitude of the write current        |  |  |  |  |
| VCT                                                                                   |     | Voltage Center Tap: voltage source for head center tap               |  |  |  |  |
| VCC                                                                                   |     | +5V                                                                  |  |  |  |  |
| VDD1                                                                                  |     | +12V                                                                 |  |  |  |  |
| VDD2                                                                                  |     | Positive power supply for the center tap voltage source              |  |  |  |  |
| GND                                                                                   |     | Ground                                                               |  |  |  |  |
| * When more than one $R/\overline{W}$ device is used these signals can be wire OR'ed. |     |                                                                      |  |  |  |  |

### **ELECTRICAL CHARACTERISTICS**

ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                        |                 | VALUE              | UNITS |
|----------------------------------|-----------------|--------------------|-------|
| DC Supply Voltage                | VDD1            | -0.3 to +14        | VDC   |
| DC Supply Voltage                | VDD2            | -0.3 to +14        | VDC   |
| DC Supply Voltage                | VCC             | -0.3 to +6         | VDC   |
| Digital Input Voltage Range      | VIN             | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range          | VH              | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range            | Vwus            | -0.3 to +14        | VDC   |
| Write Current Zero Peak          | lw              | 60                 | mA    |
| Output Current                   | RDX, RDY lo     | -10                | mA    |
| Output Current                   | Іуст            | -60                | mA    |
| Output Current                   | Iwus            | +12                | mA    |
| Storage Temperature Range        | e Tstg          | -65 to 150         | °C    |
| Lead Temp. PDIP, Flatpack (10 se | c Soldering)    | 260                | ℃     |
| Package Temperature PLCC, SO     | (20 sec Reflow) | 215                | °C    |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                                                                                              |        | CONDITIONS  | MIN  | NOM  | MAX  | UNITS |
|--------------------------------------------------------------------------------------------------------|--------|-------------|------|------|------|-------|
| DC Supply Voltage                                                                                      | VDD1   |             | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage                                                                                      | VCC    |             | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance                                                                                        | Lh     |             | 5    |      | 15   | μH    |
| Damping Resistor                                                                                       | RD     | 32R501 only | 500  |      | 2000 | Ω     |
| RCT Resistor                                                                                           | RCT*   | lw = 50 mA  | 114  | 120  | 126  | Ω     |
| Write Current                                                                                          | lw     |             | 22   |      | 50   | mA    |
| Junction Temperature Rai                                                                               | nge Tj |             | +25  |      | +135 | °C    |
| *For Iw = 50 mA. At other Iw levels refer to Applications Information that follows this specification. |        |             |      |      |      |       |

#### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

#### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                             | MIN   | NOM | МАХ     | UNITS |
|---------------------------------|--------------------------------------------------------|-------|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                                         | 5 . L | ·   | 25      | mA    |
|                                 | Write Mode                                             |       |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                              |       |     | 25      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                              |       |     | 50      | mA    |
|                                 | Write Mode                                             |       |     | 30 + Iw | mA    |
| Power Dissipation (Tj = +135°C) | Idle Mode                                              |       |     | 400     | mW    |
|                                 | Read Mode                                              |       |     | 600     | mW    |
|                                 | Write Mode, $Iw = 50 \text{ mA}$ , RCT = $0\Omega$     |       |     | 1050    | mW    |
|                                 | Write Mode, $Iw = 50 \text{ mA}$<br>RCT = 120 $\Omega$ |       |     | 750     | mW    |

### DC CHARACTERISTICS (Continued)

#### DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|------|-------------------------|------------|------|-----|--------------|-------|
| VIL  | Input Low Voltage       |            | -0.3 |     | 0.8          | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIH  | Input High Current      | VIH = 2.0V |      |     | 85           | μA    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100          | μA    |

### WRITE MODE

| PARAMETER                              | CONDITIONS                                  | MIN | NOM | МАХ | UNITS |
|----------------------------------------|---------------------------------------------|-----|-----|-----|-------|
| Center Tap Voltage VCT                 | Write Mode                                  |     | 6.0 |     | VDC   |
| Write Current Range                    |                                             | 10  |     | 50  | mA    |
| Write Current Constant "K"             |                                             | 129 |     | 151 |       |
| lwc to Head Current Gain               |                                             |     | 20  |     | mA/mA |
| Unselected Head Leakage Current        |                                             |     |     | 85  | μA    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                             |     | 4.3 |     | VDC   |
| RDX, RDY Leakage                       | RD 3.0 < RDX, RDY < 8.0V<br>Write/Idle Mode | -50 |     | +50 | μA    |

#### READ MODE

| PARAMETER                         | CONDITIONS | MIN  | NOM | МАХ  | UNITS |
|-----------------------------------|------------|------|-----|------|-------|
| Center Tap Voltage                | Read Mode  |      | 4.0 |      | VDC   |
| Input Bias Current (differential) |            |      |     | 100  | μA    |
| Output Offset Voltage             | Read Mode  | -480 |     | +480 | mV    |
| Common Mode Output Voltage        | Read Mode  | 5    |     | 7    | VDC   |

1

.

#### DYNAMIC CHARACTERISTICS AND TIMING

Unless otherwise specified, recommended operating conditions apply and lw = 45 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  32R501 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

### WRITE MODE

| PARAMETER                         | CONDITIONS         | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|--------------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |                    | 7.5 |     |     | V(pk)  |
| Unselected Head Transient Current | 5 μH ≤ Lh ≤ 9.5 μH |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |                    |     |     | 15  | рF     |
| Differential Output Resistance    | 32R501             | 10K |     |     | Ω      |
|                                   | 32R501R            | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low          | 250 |     |     | KHz    |

#### READ MODE

| PARAMETER                      | CONDITIONS                                                                            | MIN | NOM | MAX | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY)<br>= 1 KΩ                                 | 80  |     | 120 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 kHz | -3  |     | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30  |     |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |     |     | 1.5 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |     |     | 23  | рF     |
| Differential Input Resistance  | 32R501, f = 5 MHz                                                                     | 2K  |     |     | Ω      |
| Differential Input Resistance  | 32R501R, f = 5 MHz                                                                    | 460 |     | 860 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50  |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45  |     |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45  |     |     | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                             |     |     | 30  | Ω      |

#### READ MODE (Continued)

| PARAMETER                   | CONDITIONS                              | MIN | NOM | МАХ | UNITS |
|-----------------------------|-----------------------------------------|-----|-----|-----|-------|
| Output Current              | AC Coupled Load,<br>RDX to RDY          | 2.0 |     |     | mA    |
| External Resistance Load    | AC coupled to output<br>per side to GND | 100 |     |     | Ω     |
| Center tap output impedance | $0 \le f \le 5 MHz$                     |     |     | 150 | Ω     |

### SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/₩ To Write                                    | Delay to 90% of<br>Write Current                                                                 |     |     | 600 | ns    |
| R/W to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 600 | ns    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 600 | ns    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     |     | 600 | ns    |
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     |     | 600 | ns    |
| WUS-Safe to Unsafe - TD1                        | lw = 50 mA                                                                                       | 1.6 |     | 8.0 | μs    |
| WUS-Unsafe to Safe - TD2                        | lw = 20 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 30  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle and 1ns Rise/Fall Time                                                    |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% Points                                                                                 |     |     | 20  | ns    |







**FIGURE 2: Applications Information**
# SSI 32R501/501R 4, 6, 8-Channel Ferrite Read/Write Circuit

32 GND

### PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| GND   | 1  |                                         | 24 | ] N/C* |
|-------|----|-----------------------------------------|----|--------|
| N/C [ | 2  |                                         | 23 | टड [   |
| нох [ | 3  |                                         | 22 | ] R∕W  |
| ноч [ | 4  |                                         | 21 | wc     |
| н1Х [ | 5  |                                         | 20 |        |
| н1Ү [ | 6  | 32R501-4/<br>32R501R-4<br>4<br>Channels | 19 |        |
| н2Х [ | 7  |                                         | 18 | нѕо    |
| Н2Ү [ | 8  |                                         | 17 | ] нз1  |
| нзх [ | 9  |                                         | 16 |        |
| нзү [ | 10 |                                         | 15 |        |
| vст [ | 11 |                                         | 14 | ] wus  |
|       | 12 |                                         | 13 |        |

\* Must remain open

#### 24-Lead SOL

| нох [ | 1  |                             | 28 |       |
|-------|----|-----------------------------|----|-------|
| ноү [ | 2  |                             | 27 | N/C*  |
| н1Х [ | 3  |                             | 26 | ] टड  |
| н1Ү [ | 4  |                             | 25 | ] R/W |
| н2Х [ | 5  |                             | 24 | ] wc  |
| н2ү [ | 6  |                             | 23 |       |
| нзх [ | 7  | 32R501-6/<br>32R501R-6<br>6 | 22 |       |
| нзү [ | 8  |                             | 21 | ] нѕо |
| н₄х [ | 9  | onameia                     | 20 | ] нs1 |
| н₄ү [ | 10 |                             | 19 | ] нs2 |
| н5х [ | 11 |                             | 18 |       |
| н5ү [ | 12 |                             | 17 |       |
| ∨ст [ | 13 |                             | 16 | wus   |
|       | 14 |                             | 15 |       |

<sup>\*</sup>Must remain open

28-Lead PDIP, SOL, Flatpack

HOY 7 2 31 h N/C\* ी टड н1х [] з 30 ни П 4 29 hrw⊽ wc н2х [] 5 28 H2Y 27 T RDY 6 26 1 RDX нзх 🛙 7 32R501-8/ 32R501R-8 нзү 🛙 в 25 H HS0 н4х [] 9 8 Channels 24 | HS1 нач П 10 23 🍴 н52 22 1 VCC н5х П 11 21 WDI H5Y 12 H6X 🗍 13 20 WUS 19 VDD1 H6Y 14 H7X 15 18 VDD2 17 VCT H7Y [ 16 \*Must remain open

HOX 1

#### 32-Lead Flatpack, SOW

| нох [          | 1  |                             | 40 |        |
|----------------|----|-----------------------------|----|--------|
| ноү [          | 2  |                             | 39 | N/C    |
| N/C [          | 3  |                             | 38 | ] N/C  |
| N/C [          | 4  |                             | 37 | N/C    |
| н1Х [          | 5  |                             | 36 | ] टड   |
| н1Ү [          | 6  |                             | 35 | ] R₩   |
| н₂х [          | 7  |                             | 34 | ] wc   |
| н₂ү []         | 8  |                             | 33 | B RDY  |
| нзх [          | 9  | 32R501-8/<br>32R501R-8<br>8 | 32 | BDX    |
| нзү [          | 10 |                             | 31 | ] нѕо  |
| н4X [          | 11 | Channels                    | 30 | ] нs1  |
| H4Y [          | 12 |                             | 29 | ] HS2  |
| н5х []         | 13 |                             | 28 | ] vcc  |
| н5ү [          | 14 |                             | 27 | D WDI  |
| нех [          | 15 |                             | 26 | ) wus  |
| н6ү [          | 16 |                             | 25 | D N/C  |
| N/C [          | 17 |                             | 24 | ] N/C  |
| N/C [          | 18 |                             | 23 | 0 VDD1 |
| н7Х [          | 19 |                             | 22 |        |
| н <b>7</b> Ү [ | 20 |                             | 21 | рист   |
|                |    |                             |    |        |

\*Must remain open

#### 40-Lead PDIP

## SSI 32R501/501R 4, 6, 8-Channel Ferrite **Read/Write Circuit**

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)



\*Must remain open







0888

# SSI 32R501/501R 4, 6, 8-Channel Ferrite Read/Write Circuit

#### THERMAL CHARACTERISTICS: 0ja

| 24-lead | SOL      | 80°C/W  | 32-lead | FLATPACK | 95°C/W |  |
|---------|----------|---------|---------|----------|--------|--|
| 28-lead | PDIP     | 55°C/W  |         | SOW      | 55°C/W |  |
|         | PLCC     | 65°C/W  | 40-lead | PDIP     | 45°C/W |  |
|         | SOL      | 70°C/W  | 44-lead | PLCC     | 60°C/W |  |
|         | Flatpack | 100°C/W |         |          |        |  |

| ORDERING INFORMATION |                 |             |
|----------------------|-----------------|-------------|
| PART DESCRIPTION     | ORDER NO.       | PKG. MARK   |
| SSI 32R501           |                 |             |
| 4-Channel SOL        | SSI 32R501-4CL  | 32R501-4CL  |
| 6-Channel Flatpack   | SSI 32R501-6F   | 32R501-6F   |
| 6-Channel PLCC       | SSI 32R501-6CH  | 32R5O1-6CH  |
| 6-Channel SOL        | SSI 32R501-6CL  | 32R501-6CL  |
| 6-Channel PDIP       | SSI 32R501-6CP  | 32R501-6CP  |
| 8-Channel Flatpack   | SSI 32R501-8F   | 32R501-8F   |
| 8-Channel SOW        | SSI 32R501-8CW  | 32R501-8CW  |
| 8-Channel PDIP       | SSI 32R501-8CP  | 32R501-8CP  |
| 8-Channel PLCC       | SSI 32R501-8CH  | 32R501-8CH  |
| SSI 32R501R          |                 |             |
| 4-Channel SOL        | SSI 32R501R-4CL | 32R501R-4CL |
| 6-Channel Flatpack   | SSI 32R501R-6F  | 32R501R-6F  |
| 6-Channel PLCC       | SSI 32R501R-6CH | 32R501R-6CH |
| 6-Channel SOL        | SSI 32R501R-6CL | 32R501R-6CL |
| 6-Channel PDIP       | SSI 32R501R-6CP | 32R501R-6CP |
| 8-Channel Flatpack   | SSI 32R501R-8F  | 32R501R-8F  |
| 8-Channel SOW        | SSI 32R501R-8CW | 32R501R-8CW |
| 8-Channel PDIP       | SSI 32R501R-8CP | 32R501R-8CP |
| 8-Channel PLCC       | SSI 32R501R-8CH | 32R501R-8CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

1

NOTES:

licon systems INNOVATORS IN INTEGRATION

## 1

July, 1988

### DESCRIPTION

The SSI 32R510A is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. It provides a low noise read path, write current control, and data protection circuitry for as many as 6 channels. The SSI 32R510A requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R510AR performs the same function as the SSI 32R510A with the addition of internal 750 $\Omega$  damping resistors.

### FEATURES

- High performance:
  - Read mode gain = 100 V/V
  - Input noise = 1.5 nV/ $\sqrt{Hz}$  max.
  - Input capacitance = 20 pF max.
  - Write current range = 10 mA to 40 mA
- Enhanced system write to read recovery time

**PIN DIAGRAM** 

- Power supply fault protection
- Plug compatible to the SSI 32R117
- Designed for center-tapped ferrite heads
- Programmable write current source
- Write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies



### **BLOCK DIAGRAM**

#### 0788

1-67

### **CIRCUIT OPERATION**

The SSI 32R510A has the ability to address up to 6 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control are accomplished using the HSn,  $\overline{CS}$  and  $R/\overline{W}$  inputs as shown in tables 1 & 2. Internal pullups are provided for the  $\overline{CS} \& R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: MODE SELECT

| <u>cs</u> | R/₩ | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| 1         | x   | ldle  |

#### TABLE 2: HEAD SELECT

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | . 1  |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | - 5  |
| 1   | 1   | x   | None |

0 = Low level 1 = High level x = Don't care

### WRITE MODE

Taking both  $\overline{CS}$  and  $\overline{R/W}$  low selects write mode which configures the SSI 32R510A as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

Iw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- Head center tap open
- WDI frequency too low Device in read mode
- Device not selected
  No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $150\Omega \times 40$  /lw (lw in mA). At low write currents (<15mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### **READ MODE**

Taking CS low and R/W high selects read mode which configures the SSI 32R510A as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head paths. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

#### IDLE MODE

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

### **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| HS0-HS2            | I   | Head Select                                                          |
| CS                 | 1   | Chip Select: a low level enables device                              |
| R/₩                | I   | Read/Write: a high level selects read mode                           |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | 1   | Write Data In: negative transition toggles direction of head current |
| H0X-H5X<br>H0Y-H5Y | I/O | X,Y head connections                                                 |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                         |
| WC                 | *   | Write Current: used to set the magnitude of the write current        |
| VCT                |     | Voltage Center Tap: voltage source for head center tap               |
| VCC                |     | +5V                                                                  |
| VDD1               |     | +12V                                                                 |
| VDD2               |     | Positive power supply for the center tap voltage source              |
| GND                |     | Ground                                                               |

\*When more than one R/W device is used, these signals can be wire OR'ed.

ABSOLUTE MAXIMUM RATINGS (Operation above absolute maximum ratings may permanently damage the device. All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                           |      | VALUE              | UNITS |
|-----------------------------------------------------|------|--------------------|-------|
| DC Supply Voltage                                   | VDD1 | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VDD2 | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | vcc  | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                         | VIN  | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                             | VH   | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                               | Vwus | -0.3 to +14        | VDC   |
| Write Current (Zero Peak)                           | IW   | 60                 | mA    |
| RDX, RDY Output Current                             | lo   | -10                | mA    |
| VCT Output Current                                  | Іуст | -60                | mA    |
| WUS Output Current                                  | lwus | +12                | mA    |
| Storage Temperature Range                           | Tstg | -65 to 150         | °C    |
| Lead Temperature PDIP, Flat F<br>(10 sec Soldering) | Pack | 260                | ℃     |
| Package Temperature PLCC, S<br>(20 sec Reflow)      | 80   | 215                | °C    |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |      | CONDITIONS          | MIN  | NOM  | МАХ  | UNITS |
|----------------------------|------|---------------------|------|------|------|-------|
| DC Supply Voltage          | VDD1 |                     | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage          | VCC  |                     | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance            | Lh   |                     | 5    |      | 15   | μH    |
| Damping Resistor           | RD   | 32R510A only        | 500  |      | 2000 | Ω     |
| RCT Resistor               | RCT  | w = 40 mA, see Note | 124  | 130  | 136  | Ω     |
| Write Current              | IW   |                     | 10   |      | 40   | mA    |
| Junction Temperature Range | Tj   |                     | +25  |      | +135 | °C    |

Note: For Iw = 40mA. At other Iw levels refer to Applications Information that follows this specification.

### **DC CHARACTERISTICS**

(Unless otherwise specified, recommended operating conditions apply.)

### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                | MIN | NOM | МАХ     | UNITS |
|---------------------------------|-------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                            |     |     | 35      | mA    |
|                                 | Write Mode                                |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                 |     |     | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                 |     |     | 35      | mA    |
|                                 | Write Mode                                |     |     | 20 + Iw | mA    |
| Power Dissipation (Tj = +125°C) | Idle Mode                                 |     |     | 400     | mW    |
|                                 | Read Mode                                 |     |     | 600     | mW    |
|                                 | Write Mode, IW = 40 mA, RCT = $0\Omega$   |     |     | 800     | mW    |
|                                 | Write Mode, IW = 40 mA, RCT = $130\Omega$ |     |     | 600     | mW    |

## DC CHARACTERISTICS (continued)

## DIGITAL I/O

| PARAMETER |                         | CONDITIONS | MIN  | NOM | МАХ | UNITS |
|-----------|-------------------------|------------|------|-----|-----|-------|
| VIL       | Input Low Voltage       |            |      |     | 0.8 | VDC   |
| VIH       | Input High Voltage      |            | 2.0  |     |     | VDC   |
| IIL       | Input Low Current       | VIL = 0.8V | -0.4 |     |     | mA    |
| IIH       | Input High Current      | VIH = 2.0V |      |     | 100 | μA    |
| VOL       | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5 | VDC   |
| IOH       | WUS Output High Current | VOH = 5.0V |      |     | 100 | μA    |

### WRITE MODE

| Center Tap Voltage (VCT)               | Write Mode                             |       | 6.0  |       | VDC   |
|----------------------------------------|----------------------------------------|-------|------|-------|-------|
| Head Current (per side)                | Write Mode, 0≤VCC≤3.7V,<br>0≤VDD1≤8.7V | -200  |      | +200  | μΑ    |
| Write Current Range                    |                                        | 10    |      | 40    | mA    |
| Write Current Constant "K"             |                                        | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain               |                                        |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                        |       |      | 85    | μA    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                        | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                        |       | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode       | -100  |      | +100  | μΑ    |

### READ MODE

| Center Tap Voltage            | Read Mode                                                           |      | 4.0 |      | VDC |
|-------------------------------|---------------------------------------------------------------------|------|-----|------|-----|
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | +200 | μA  |
| Input Bias Current (per side) |                                                                     |      |     | 45   | μA  |
| Input Offset Voltage          | Read Mode                                                           | -440 |     | +440 | mV  |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5  | VDC |

### DYNAMIC CHARACTERISTICS AND TIMING

(Unless otherwise specified, recommended operating conditions apply, IW = 35 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$ , f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

### WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |            |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |            |     |     | 15  | pF     |
| Differential Output Resistance    | 32R510A    | 10K |     |     | Ω      |
|                                   | 32R510AR   | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low  | 250 |     |     | kHz    |

### READ MODE

| Differential Voltage Gain      | Vin = 1 mVpp @ 300 KHz<br>RL(RDX), RL(RDY) = 1 KΩ                                     | 85  | 115 | V/V    |
|--------------------------------|---------------------------------------------------------------------------------------|-----|-----|--------|
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls by 10%,<br>Vin = Vi + 0.5 mVpp<br>@ 300 KHz | -3  | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30  |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |     | 1.5 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |     | 20  | pF     |
| Differential Input Resistance  | 32R510A, f = 5 MHz                                                                    | 2K  |     | Ω      |
|                                | 32R510AR, f = 5 MHz                                                                   | 460 | 860 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50  |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45  |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45  |     | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                             |     | 30  | Ω      |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                        | 2.1 |     | mA     |

## DYNAMIC CHARACTERISTICS AND TIMING (continued)

#### SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                              | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write                                    | Delay to 90% of write current                                                           |     |     | 1.0 | μs    |
| R/₩ to Read                                     | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope or to 90 % of<br>write current |     |     | 1.0 | μs    |
| CS to Select                                    | Delay to 90% of write<br>current or to 90% of<br>100mV 10MHz read<br>signal envelope    |     |     | 1.0 | μs    |
| CS to Unselect                                  | Delay to 90% decay<br>of write current                                                  |     |     | 1.0 | μs    |
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV<br>10 MHz read signal<br>envelope                                |     |     | 1.0 | μs    |
| WUS, Safe to Unsafe - TD1                       | lw = 35 mA                                                                              | 1.6 |     | 8.0 | μs    |
| WUS, Unsafe to Safe - TD2                       | lw = 35 mA                                                                              |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                         |     |     |     |       |
| Prop. Delay - TD3                               | From 50% points                                                                         |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% duty cycle<br>and 1ns rise/fall time                                        |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% points                                                                        |     |     | 20  | ns    |



### FIGURE 1: Write Mode Timing Diagram



### NOTES

- 1. An external resistor, RCT, given by; RCT = 130 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Damping resistors not required on 32R510AR versions.
- 3. Limit DC current from RDX and RDY to 100 µA and load capacitance to 20 pF. In multi-chip application these outputs can be wire-OR'ed.
- 4. The power bypassing capacitor must be located close to the 32R510A with its ground returned directly to device ground, with as short a path as possible.
- 5. To reduce ringing due to stray capacitance this resistor should be located close to the 32R510A. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used.

#### **FIGURE 2: Applications Information**

PACKAGE PIN DESIGNATIONS



#### 20 HS0 191 WDI GND 12 181 VDD1 ис Пз NC ∐4 17 VDD2 нох [5 16 VCT 32R510A-2 32R510AR-2 ноу Це 15 H1X [7 NC 14 H1Y R∕₩ Пв 131 WUS wc Пэ 121 VCC RDX 110 11 RDY

### 20-lead SOL



24-lead Flatpack, SOL

### THERMAL CHARACTERISTICS

| PACKAG  | θE       | Øja | PACKAG  | ĴΕ       | Øja |
|---------|----------|-----|---------|----------|-----|
| 18-lead | PDIP     | 140 | 28-lead | Flatpack | 100 |
| 20-lead | SOL      | 95  |         | PLCC     | 65  |
| 22-lead | PDIP     | 65  |         | PDIP     | 55  |
| 24-lead | Flatpack | 105 |         | SOL      | 70  |
|         | SOL      | 80  |         |          |     |

| CS  | þ | 1  |                         | 22 | þ | HS0  |
|-----|---|----|-------------------------|----|---|------|
| GND | þ | 2  |                         | 21 | þ | HS1  |
| нох | þ | 3  |                         | 20 | þ | WDI  |
| HOY | þ | 4  |                         | 19 | þ | VDD1 |
| H1X | þ | 5  |                         | 18 |   | VDD2 |
| H1Y | C | 6  | 32R510A-4<br>32R510AR-4 | 17 | þ | vст  |
| H2X | C | 7  |                         | 16 | þ | нзх  |
| H2Y | C | 8  |                         | 15 | þ | НЗҮ  |
| R/Ŵ | C | 9  |                         | 14 | þ | wus  |
| wc  | E | 10 |                         | 13 | þ | vcc  |
| RDX | C | 11 |                         | 12 | þ | RDY  |
|     |   |    |                         |    |   |      |

22-lead PDIP

| HS0 | C | 1  |            | 28 | þ | HS1  |
|-----|---|----|------------|----|---|------|
| cs  | Ľ | 2  |            | 27 | þ | HS2  |
| GND | Ľ | 3  |            | 26 | þ | WDI  |
| нох | C | 4  |            | 25 | þ | VDD1 |
| HOY | Ľ | 5  |            | 24 | þ | VDD2 |
| H1X | C | 6  |            | 23 | þ | VCT  |
| H1Y | C | 7  | 32R510A-6  | 22 | þ | H5X  |
| H2X | C | 8  | 32R510AR-6 | 21 | þ | H5Y  |
| H2Y | C | 9  |            | 20 | þ | H4X  |
| R∕₩ | Ц | 10 |            | 19 | þ | H4Y  |
| wc  | C | 11 |            | 18 | þ | нзх  |
| NC  | C | 12 |            | 17 | þ | ΗЗΥ  |
| RDX | C | 13 |            | 16 | þ | wus  |
| RDY | C | 14 |            | 15 | þ | vcc  |
|     |   |    |            | _  |   |      |

28-lead PDIP, Flatpack, SOL

### **ORDERING INFORMATION**

| PART DESCRIPTION                      | ORDER NO.        | PKG. MARK    |
|---------------------------------------|------------------|--------------|
| SSI 32R510A                           |                  |              |
| 2-Channel PDIP                        | SSI 32R510A-2P   | 32R510A-2P   |
| 2-Channel SOL                         | SSI 32R510A-2L   | 32R510A-2L   |
| 4-Channel SOL                         | SSI 32R510A-4CL  | 32R510A-4CL  |
| 4-Channel Flatpack                    | SSI 32R510A-4F   | 32R510A-4F   |
| 4-Channel PDIP                        | SSI 32R510A-4CP  | 32R510A-4CP  |
| 6-Channel PDIP                        | SSI 32R510A-6CP  | 32R510A-6CP  |
| 6-Channel SOL                         | SSI 32R510A-6CL  | 32R510A-6CL  |
| 6-Channel Flatpack                    | SSI 32R510A-6F   | 32R510A-6F   |
| 6-Channel PLCC                        | SSI 32R510A-6CH  | 32R510A-6CH  |
| SSI 32R510AR with Internal Damping Re | esistor          |              |
| 2-Channel PDIP                        | SSI 32R510AR-2P  | 32R510AR-2P  |
| 2-Channel SOL                         | SSI 32R510AR-2L  | 32R510AR-2L  |
| 4-Channel SOL                         | SSI 32R510AR-4CL | 32R510AR-4CL |
| 4-Channel Flatpack                    | SSI 32R510AR-4F  | 32R510AR-4F  |
| 4-Channel PDIP                        | SSI 32R510AR-4CP | 32R510AR-4CP |
| 6-Channel PDIP                        | SSI 32R510AR-6CP | 32R510AR-6CP |
| 6-Channel SOL                         | SSI 32R510AR-6CL | 32R510AR-6CL |
| 6-Channel Flatpack                    | SSI 32R510AR-6F  | 32R510AR-6F  |
| 6-Channel PLCC                        | SSI 32R510AR-6CH | 32R510AR-6CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

August, 1988

### DESCRIPTION

The SSI 32R511 is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. The SSI 32R511 offers the performance upgrades of the SSI 32R510A, along with the improved pin arrangement of the SSI 32R501. It provides a low noise read path, write current control, and data protection ciruitry for as many as 8 channels. The SSI 32R511 requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R511R performs the same function as the SSI 32R511 with the addition of internal 750Ω damping resistors. The SSI 32R511M and SSI 32R511RM are functionally equivalent to the SSI 32R511 and SSI 32R511R however, they have the mirror image pin arrangement to simplify layout when using multiple devices.

### FEATURES

High performance Read mode gain = 100 V/V Input noise = 1.5 nV/ $\sqrt{Hz}$  maximum Input capacitance = 20 pF Write current range = 10 mA to 40 mA

- . Enhanced system write to read recovery time
- Power supply fault protection •
- . Pin compatible with the SSI 32R501/501R
- Designed for center-tapped ferrite heads
- Programmable write current source
- Easily multiplexed for larger systems .
- ٠ Includes write unsafe detection
- TTL compatible control signals .
- +5V, +12V power supplies
- Mirror image pin arrangements .



### **PIN DIAGRAM**

0888

1-77

### **CIRCUIT OPERATION**

The SSI 32R511 gives the user the ability to address up to 8 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn,  $\overline{CS}$  and  $R/\overline{W}$  inputs as shown in tables 1 & 2. Internal pullups are provided for the  $\overline{CS}$  &  $R/\overline{W}$  inputs to force the device into a non-writing condition if either control line is opened accidentally.

### TABLE 1: MODE SELECT

| <u>cs</u> | R/₩ | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| 1         | X   | ldle  |

#### TABLE 2: HEAD SELECT

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| . 0 | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | · 1 | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Low level 1 = High level

#### WRITE MODE

Taking both  $\overline{CS}$  and  $\overline{R/W}$  low selects write mode which configures the SSI 32R511 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

lw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
- Head center tap open
- WDI frequency too low
  Device in read mode
  Device not selected
  No write current
- Two popping transitions on WDL after the fau

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $120\Omega \times 40$  /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### **READ MODE**

Taking CS low and R/W high selects read mode which configures the SSI 32R511 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

### **IDLE MODE**

Taking CS high selects the idle mode which switches the RDX, RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

| PIN DESCRIPTIONS   |     |                                                                      |  |  |
|--------------------|-----|----------------------------------------------------------------------|--|--|
| NAME               | I/O | DESCRIPTION                                                          |  |  |
| HS0-HS2            | 1   | Head Select                                                          |  |  |
| <del>CS</del>      | I   | Chip Select: a low level enables device                              |  |  |
| R/₩                | I   | Read/Write: a high level selects read mode                           |  |  |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |  |  |
| WDI                | 1   | Write Data In: negative transition toggles direction of head current |  |  |
| H0X-H7X<br>H0Y-H7Y | I/O | X,Y head connections                                                 |  |  |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal out                         |  |  |
| WC                 | *   | Write Current: used to set the magnitude of the write current        |  |  |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap               |  |  |
| VCC                | -   | +5V                                                                  |  |  |
| VDD1               | -   | +12V                                                                 |  |  |
| VDD2               | -   | Positive power supply for the center tap voltage source              |  |  |
| GND                | -   | Ground                                                               |  |  |

\*When more than one R/W device is used, these signals can be wire OR'ed.

### ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                           |      | VALUE              | UNITS |
|-----------------------------------------------------|------|--------------------|-------|
| DC Supply Voltage                                   | VDD1 | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VDD2 | -0.3 to +14        | VDC   |
| DC Supply Voltage                                   | VCC  | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                         | VIN  | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                             | VH   | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                               | Vwus | -0.3 to +14        | VDC   |
| Write Current Zero Peak                             | IW   | 60                 | mA    |
| RDX, RDy Output Current                             | lo   | -10                | mA    |
| VCT Output Current                                  | Іуст | -60                | mA    |
| WUS Output Current                                  | lwus | +12                | mA    |
| Storage Temperature Range                           | Tstg | -65 to 150         | °C    |
| Lead Temperature PDIP, Flat F<br>(10 sec Soldering) | Pack | 260                | ٥c    |
| Package Temperature PLCC, S<br>(20 sec Reflow)      | 80   | 215                | ℃     |

1

### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                  |      | CONDITIONS  | MIN  | NOM  | МАХ  | UNITS |
|----------------------------|------|-------------|------|------|------|-------|
| DC Supply Voltage          | VDD1 |             | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage          | VCĊ  |             | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance            | Lh   |             | 5    |      | 15   | μH    |
| Damping Resistor           | RD   | 32R511 only | 500  |      | 2000 | Ω     |
| RCT Resistor               | RCT* | lw = 40 mA  | 114  | 120  | 126  | Ω     |
| Write Current              | IW   |             | 10   |      | 40   | mA    |
| Junction Temperature Range | Tj   |             | +25  |      | +135 | °C    |

\*For Iw = 40 mA. At other Iw levels refer to Applications Information that follows this specification.

### **DC CHARACTERISTICS**

(Unless otherwise specified, recommended operating conditions apply.)

### **POWER SUPPLY**

| PARAMETER                       | CONDITIONS                                | MIN | NOM | МАХ     | UNITS |
|---------------------------------|-------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                            |     |     | 35      | mA    |
|                                 | Write Mode                                |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                 |     |     | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                 |     |     | 35      | mA    |
|                                 | Write Mode                                |     |     | 20 + Iw | mA    |
| Power Dissipation (Tj = +125°C) | Idle Mode                                 |     |     | 400     | mW    |
|                                 | Read Mode                                 |     |     | 600     | mW    |
|                                 | Write Mode, IW = 40 mA, RCT = $0\Omega$   |     |     | 800     | mW    |
|                                 | Write Mode, IW = 40 mA, RCT = $120\Omega$ |     |     | 610     | mW    |

## DC CHARACTERISTICS (continued)

### DIGITAL I/O

| PARAMETER |                         | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|-----------|-------------------------|------------|------|-----|--------------|-------|
| VIL       | Input Low Voltage       |            |      |     | 0.8          | VDC   |
| VIH       | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL       | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIH       | Input High Current      | VIH = 2.0V |      |     | 100          | μA    |
| VOL       | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| IOH       | WUS Output High Current | VOH = 5.0V |      |     | 100          | μA    |

### WRITE MODE

| Center Tap Voltage VCT                 | Write Mode                                        |       | 6.0  |       | VDC   |
|----------------------------------------|---------------------------------------------------|-------|------|-------|-------|
| Head Current (per side)                | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200  |      | 200   | μA    |
| Write Current Range                    |                                                   | 10    |      | 40    | mA    |
| Write Current Constant "K"             |                                                   | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain               |                                                   |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                   |       |      | 85    | μA    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                   | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                   |       | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                  | -100  |      | 100   | μA    |

### READ MODE

| Center Tap Voltage            | Read Mode                                                           |      | 4.0 |     | VDC |
|-------------------------------|---------------------------------------------------------------------|------|-----|-----|-----|
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200 | μA  |
| Input Bias Current (per side) |                                                                     |      |     | 45  | μA  |
| Input Offset Voltage          | Read Mode                                                           | -4   |     | +4  | mV  |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5 | VDC |

### DYNAMIC CHARACTERISTICS AND TIMING

(Unless otherwise specified, recommended operating conditions apply and IW = 35 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  32R511 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

### WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |            |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |            |     |     | 15  | pF     |
| Differential Output Resistance    | 32R511     | 10K |     |     | Ω      |
|                                   | 32R511R    | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low  | 250 |     |     | KHz    |

#### READ MODE

| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY)<br>= 1 KΩ                                 | 85   | 115 | V/V    |
|--------------------------------|---------------------------------------------------------------------------------------|------|-----|--------|
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 kHz | -3   | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30   |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |      | 1.5 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |      | 20  | pF     |
| Differential Input Resistance  | 32R511, f = 5 MHz                                                                     | 2K   |     | Ω      |
| Differential Input Resistance  | 32R511R, f = 5 MHz                                                                    | 460  | 860 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50   |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45   |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45   |     | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                             |      | 30  | Ω      |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                        | ±2.1 |     | mA     |

### DYNAMIC CHARACTERISTICS AND TIMING (continued)

### SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/₩ To Write                                    | Delay to 90% of<br>Write Current                                                                 |     |     | 1.0 | μs    |
| R/₩ to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current | •   |     | 1.0 | μs    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 1.0 | μs    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     |     | 1.0 | μs    |
| HS0 - HS2 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     |     | 1.0 | μs    |
| WUS, Safe to Unsafe - TD1                       | lw = 35 mA                                                                                       | 1.6 |     | 8.0 | μs    |
| WUS, Unsafe to Safe - TD2                       | lw = 35 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle<br>and 1ns Rise/Fall Time                                                 |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% Points                                                                                 |     |     | 20  | ns    |



### FIGURE 1: WRITE MODE TIMING DIAGRAM



- 1. An external resistor, RCT, given by; RCT = 120 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Damping resistors not required on 32R511R versions.
- 3. Limit DC current from RDX and RDY to 100 µA and load capacitance to 20 pF. In multi-chip application these outputs can be wire-OR'ed.
- 4. The power bypassing capacitor must be located close to the 32R511 with its ground returned directly to device ground, with as short a path as possible.
- 5. To reduce ringing due to stray capacitance this resistor should be located close to the 32R511. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used.

### FIGURE 2: APPLICATIONS INFORMATION



PACKAGE PIN DESIGNATIONS (Top View)

GND T

1

28 H HOX

28 GND

нох П

1

32-Lead Flatpack, SOW

32-Lead SOW Mirror Image



|       | 1  |                        | 24 | ] ∾c  |
|-------|----|------------------------|----|-------|
| N/C [ | 2  |                        | 23 | ] टड  |
| нох [ | 3  |                        | 22 | ] R/₩ |
| ноч [ | 4  |                        | 21 | ] wc  |
| н1Х [ | 5  |                        | 20 |       |
| н1Ү [ | 6  | 32R511-4/<br>32R511R-4 | 19 |       |
| н2Х [ | 7  | 4<br>Channeis          | 18 | HSO   |
| Н2Ү [ | 8  |                        | 17 | ] HS1 |
| нзх [ | 9  |                        | 16 | ] vcc |
| нэү [ | 10 |                        | 15 | ] wDI |
| vст [ | 11 |                        | 14 | ] wus |
| VDD2  | 12 |                        | 13 | VDD1  |

#### 24-Lead SOL

## PACKAGE PIN DESIGNATIONS (Continued)

| нох [ | 1  |           | 40 | GND    |
|-------|----|-----------|----|--------|
| ноч [ | 2  |           | 39 | N/C    |
| N/C   | 3  |           | 38 | ) N/C  |
| N/C   | 4  |           | 37 | ] N/C  |
| н1Х [ | 5  |           | 36 | ] टड   |
| н1Ү [ | 6  |           | 35 | ] ₽/₩  |
| н2Х [ | 7  |           | 34 | wc     |
| Н2Ү [ | 8  |           | 33 |        |
| нзх [ | 9  | 32R511-8/ | 32 |        |
| нзү [ | 10 | 32R511R-8 | 31 | ] нѕо  |
| н₄х [ | 11 | Channels  | 30 | ] HS1  |
| н₄ү [ | 12 |           | 29 | ] HS2  |
| н5х [ | 13 |           | 28 | ] vcc  |
| Н5Ү [ | 14 |           | 27 | ] woi  |
| нөх [ | 15 |           | 26 | ] wus  |
| н6ү [ | 16 |           | 25 | NVC    |
| N/C [ | 17 |           | 24 | ] N/C  |
| ∾⁄c [ | 18 |           | 23 | 0 VDD1 |
| н7Х [ | 19 |           | 22 |        |
| н7Ү [ | 20 |           | 21 | ] vст  |



#### **40-Lead PDIP**

#### THERMAL CHARACTERISTICS: Øja

| 24-lead | SOL      | 80°C/W |
|---------|----------|--------|
| 28-lead | PLCC     | 65°C/W |
|         | SOL      | 70°C/W |
| 32-lead | FLATPACK | 95°C/W |
|         | SOW      | 55°C/W |
| 40-lead | PDIP     | 45°C/W |
| 44-lead | PLCC     | 60°C/W |

0888

**ORDERING INFORMATION** 

| PART DESCRIPTION    | ORDER NO.        | PKG. MARK    |
|---------------------|------------------|--------------|
| SSI 32R511          |                  |              |
| 4-Channel SOL       | SSI 32R511-4CL   | 32R511-4CL   |
| 6-Channel PLCC      | SSI 32R511-6CH   | 32R511-6CH   |
| 6-Channel SOL       | SSI 32R511-6CL   | 32R511-6CL   |
| 8-Channel Flat Pack | SSI 32R511-8F    | 32R511-8F    |
| 8-Channel SOW       | SSI 32R511-8CW   | 32R511-8CW   |
| 8-Channel PDIP      | SSI 32R511-8CP   | 32R511-8CP   |
| 8-Channel PLCC      | SSI 32R511-8CH   | 32R511-8CH   |
| SSI 32R511R         |                  |              |
| 4-Channel SOL       | SSI 32R511R-4CL  | 32R511R-4CL  |
| 6-Channel PLCC      | SSI 32R511R-6CH  | 32R511R-6CH  |
| 6-Channel SOL       | SSI 32R511R-6CL  | 32R511R-6CL  |
| 8-Channel Flat Pack | SSI 32R511R-8F   | 32R511R-8F   |
| 8-Channel SOW       | SSI 32R511R-8CW  | 32R511R-8CW  |
| 8-Channel PDIP      | SSI 32R511R-8CP  | 32R511R-8CP  |
| 8-Channel PLCC      | SSI 32R511R-8CH  | 32R511R-8CH  |
| SSI 32R511M         |                  |              |
| 6-Channel SOL       | SSI 32R511M-6CL  | 32R511M-6CL  |
| 8-Channel SOW       | SSI 32R511M-8CW  | 32R511M-8CW  |
| SSI 32R511RM        |                  |              |
| 6-Channel SOL       | SSI 32R511RM-6CL | 32R511RM6CL  |
| 8-Channel SOW       | SSI 32R511RM-8CW | 32R511RM-8CW |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

°on systems™

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

0888

1-87

## NOTES:

silicon systems INNOVATORS IN INTEGRATION

DESCRIPTION

The SSI 32R512/512R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for eight or nine channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. They require +5V and +12V power supplies and are available in a variety of package configurations. A mirror image pinout option is available to simplify flex circuit layout in multiple R/W device applications. The SSI 32R512R option provides internal 1000Ω damping resistors.

### **FEATURES**

High performance:

Read mode gain = 150 V/V Input noise = 0.85 nV/ $\sqrt{Hz}$  max. Input capacitance = 40 pF max. Write current range = 10 mA to 40 mA Head voltage swing = 7 Vpp Write current rise time = 9 nsec

- Enhanced system write to read recovery time
- . Power supply fault protection
- Plug compatible to the SSI 32R501 & SSI 32R511 •
- Compatible with two & three terminal thin film heads
- Write unsafe detection
- +5V, +12V power supplies
- Mirror image pinout option

#### VDD1 VCC GND VDD2 WRITE UNSAFE DETECTOR нох HOY R₩ MODE REAR READ H1 X CS RI IS PREAM RDX HIY MULTIPLEXER RDY H<sub>2</sub>X HOY ā WDI нзх WRITE WDFF H3Y WRITE H4X SOURCE HAY HSX wc H5Y HS0 HAX HS1 HS2 HAY H7X H7V

BLOCK DIAGRAM

| HOX |     |   | 32 | GND          | GND [ | 1  | 32 | рнох  |
|-----|-----|---|----|--------------|-------|----|----|-------|
| HOY | d 2 | ! | 31 | N/C          | N/C [ | 2  | 31 | 🛛 ноч |
| H1X | [ 3 |   | 30 | ) <b>टड</b>  | टड (  | 3  | 30 | рн₁х  |
| H1Y | d 4 |   | 29 | ] <b>₽/₩</b> | R∕W [ | 4  | 29 | 🛛 н ү |
| H2X | [ 5 |   | 28 | þ wc         | wc    | 5  | 28 | 🛛 н2Х |
| H2Y | 6   | i | 27 | RDY          | RDY [ | 6  | 27 | ) H2Y |
| нзх | d 7 | • | 26 | RDX          | RDX [ | 7  | 26 | 🛛 нзх |
| H3Y | d s | ; | 25 | рн <b>so</b> | нѕо 🛛 | 8  | 25 | 🛛 нзү |
| H4X | d a | 1 | 24 | ] HS1        | HS1 [ | 9  | 24 | □н₄х  |
| H4Y | d 1 | 0 | 23 | ] HS2        | HS2 🛛 | 10 | 23 | 🛛 н4Ү |
| H5X | d 1 | 1 | 22 | p vcc        | vcc 🖞 | 11 | 22 | 🛛 н5Х |
| H5Y | d 1 | 2 | 21 | D WDI        | woi 🖞 | 12 | 21 | ] H5Y |
| H6X | d 1 | 3 | 20 | wus          | wus [ | 13 | 20 | нех   |
| H6Y | d 1 | 4 | 19 | D VDD1       | VDD1  | 14 | 19 | 🛛 нбү |
| H7X | d 1 | 5 | 18 | 1 2002       | VDD2  | 15 | 18 | h н7х |

#### 32-LEAD SOW. FLATPACK

17 NC

H7X 🛛 15

H7Y Г 16

#### 32-LEAD SOW MIRROR

Пн7х 18

17 🗄 н7Ү

VDD2 1 15

N/C 16

| CAUTION: | Use handling procedures necessary |
|----------|-----------------------------------|
|          | for a static sensitive component. |

| 0 | 88 | 38 |
|---|----|----|
| v |    | 50 |

1 - 89

### **PIN DIAGRAM**

August 1988

### **CIRCUIT OPERATION**

The SSI 32R512 addresses up to nine two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $R/\overline{W}$  will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R512 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each high to low transition on pin WDI, Write Data Input.

A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the Xdirection of the head.

The magnitude of the write current (0-pk) given by:

$$W = \frac{Vwc}{RWC}$$

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current lx, y is given by:

$$lx, y = \frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, and Rd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- WDI frequency too low Device in read mode
- Device not selected
  No write current

Power dissipation in Write Mode may be reduced by placing a resistor, Rw, between VDD1 and VDD2. The

resistor value should be chosen such that Iw Rw  $\leq$  3.0V for an accompanying reduction of (Iw)<sup>2</sup> Rw in power dissipation. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

### **READ MODE**

The read mode configures the SSI 32R512 as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry.

### **IDLE MODE**

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### TABLE 1: MODE SELECT

| CS | R∕₩ | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | ldle  |
| 1  | 1   | ldle  |

#### TABLE 2: HEAD SELECT

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | 0    |
| 0   | 0   | 0   | 1   | · 1  |
| 0   | 0   | 1   | 0   | 2    |
| 0   | 0   | 1   | 1   | 3    |
| 0   | 1   | 0   | 0   | 4    |
| 0   | 1   | 0   | 1   | 5    |
| 0   | 1   | 1   | 0   | 6    |
| 0   | 1   | 1   | 1   | 7    |
| 1   | 0   | 0   | 0   | 8    |

0 = Low level 1 = High level

### **PIN DESCRIPTIONS**

| NAME                   | TYPE | DESCRIPTION                                                                             |
|------------------------|------|-----------------------------------------------------------------------------------------|
| HSO - HS3              | I    | Head Select                                                                             |
| <del>CS</del>          | I    | Chip Select: a low level enables the device                                             |
| R/₩                    | I    | Read/Write: a high level selects Read mode                                              |
| WUS                    | O*   | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition |
| WDI                    | I    | Write Data In: a negative transition toggles the direction of the head current          |
| H0X - H8X<br>H0Y - H8Y | I/O  | X, Y Head Connections: Current in the X-direction flows into the X-port                 |
| RDX, RDY               | O*   | X, Y Read Data: differential read data output                                           |
| WC                     | *    | Write Current: used to set the magnitude of the write current                           |
| VCC                    | -    | +5V Logic Circuit Supply                                                                |
| VDD1                   | -    | +12V                                                                                    |
| VDD2                   | -    | Positive Power Supply for Write current drivers                                         |
| GND                    | -    | Ground                                                                                  |

\*When more than one R/W device is used, these signals can be wire OR'ed.

## **ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             |                         | SYMBOL  | VALUE             | UNITS |
|-----------------------|-------------------------|---------|-------------------|-------|
| DC Supply Voltage     |                         | VDD1, 2 | -0.3 to +14       | VDC   |
|                       |                         | VCC     | -0.3 to +7        | VDC   |
| Write Current         |                         | lw      | 100               | mA    |
| Digital Input Voltage |                         | Vin     | -0.3 to VCC +0.3  | VDC   |
| Head Port Voltage     |                         | VH      | -0.3 to VDD2 +0.3 | VDC   |
| WUS Pin Voltage Range |                         | Vwus    | -0.3 to +14       | VDC   |
| Output Current        | Output Current RDX, RDY |         | -10               | mA    |
| WUS                   |                         | lwus    | +12               | mA    |
| Storage Temperature   |                         | Tstg    | -65 to +150       | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE              | UNITS |
|-----------------------|--------|--------------------|-------|
| DC Supply Voltage     | VDD1   | 12 ± 10%           | VDC   |
|                       | VDD2   | VDD1 - 3.0 to VDD1 | VDC   |
|                       | VCC    | 5 ± 10%            | VDC   |
| Operating Temperature | Tj     | +25 to +135        | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                       | CONDITIONS                                     | MIN  | NOM | МАХ    | UNITS |
|---------------------------------|------------------------------------------------|------|-----|--------|-------|
| VDD1 Supply Current             | Read Mode                                      | -    | -   | 34     | mA    |
|                                 | Write Mode                                     | -    | -   | 38     | mA    |
|                                 | Idle Mode                                      | -    | -   | 14     | mA    |
| VDD2 Supply Current             | Read Mode                                      | -    | -   | 200    | μA    |
|                                 | Write Mode                                     | -    | -   | IW+0.4 | mA    |
|                                 | Idle Mode                                      | -    | -   | 200    | μA    |
| VCC Supply Current              | Read Mode                                      | -    | -   | 75     | mA    |
|                                 | Write Mode                                     |      | -   | 56     | mA    |
|                                 | Idle Mode                                      | -    | -   | 60     | mA    |
| Power Dissipation (Tj = +135°C) | Read Mode                                      | -    | -   | 800    | mW    |
|                                 | Write Mode: lw = 20 mA,<br>VDD2 = VDD1         | -    | -   | 1000   | mW    |
|                                 | Write Mode: lw = 40 mA,<br>VDD1 - VDD2 = 3.0V  | -    | -   | 1140   | mW    |
|                                 | Idle Mode                                      | -    | -   | 500    | mW    |
| Input Low Voltage (VIL)         |                                                | -    | -   | 0.8    | VDC   |
| Input High Voltage (VIH)        |                                                | 2.0  |     | -      | VDC   |
| Input Low Current (IIL)         | VIL = 0.8v                                     | -0.4 | -   | -      | mA    |
| Input High Current (IHL)        | VIH = 2.0v                                     | -    | -   | 100    | μA    |
| WUS Output Low Voltage (VOL)    | lol = 8 mA                                     | -    | -   | 0.5    | VDC   |
| VDD Fault Voltage               |                                                | 8.5  | -   | 10.0   | VDC   |
| VCC Fault Voltage               |                                                | 3.5  | -   | 4.2    | VDC   |
| Head Current (HnX, HnY)         | Write Mode, 0≤VCC ≤3.5V<br>0≤VDD1 ≤8.5V        | -200 | -   | +200   | μA    |
|                                 | Read/Idle Mode<br>0≤VCC ≤5.5V<br>0≤VDD1 ≤13.2V | -200 | -   | +200   | μA    |

### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f(WDI) = 5 MHz.

| PARAMETER                       | CONDITIONS | MIN. | NOM      | МАХ  | UNITS  |
|---------------------------------|------------|------|----------|------|--------|
| WC Pin Voltage (Vwc)            |            | -    | 1.65 ±5% | -    | v      |
| Differential Head Voltage Swing |            | 7    | -        | -    | Vpp    |
| Unselected Head Current         |            | -    | -        | 1    | mA(pk) |
| Differential Output Capacitance |            | -    | -        | 25   | pF     |
| Differential Output Resistance  | 32R512R    | 800  | 1000     | 1350 | Ω      |
|                                 | 32R512     | 4K   | -        | -    | Ω      |
| WDI Transition Frequency        | WUS = low  | 1.7  | -        | -    | MHz    |
| Write Current Range             |            | 10   | -        | 40   | mA     |

### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply CL (RDX, RDY) < 20pF and RL (RDX,RDY) = 1K\Omega.

| PARAMETER                  |        | CONDITIONS                                                                                        | MIN                                                 | NOM  | MAX  | UNITS |        |
|----------------------------|--------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------|------|------|-------|--------|
| Differential Voltage Gain  |        | Vin=1mVpp @ 300 kHz                                                                               |                                                     | -    | 175  | V/V   |        |
| Bandwidth                  |        | -1dB                                                                                              | Zs <5Ω, Vin=1 mVpp @ 300 kHz                        | 25   | -    | -     | MHz    |
|                            |        | -3dB                                                                                              | Zs <5Ω, Vin=1 mVpp @ 300 kHz                        | 45   | -    | -     | MHz    |
| Input Noise Voltage        |        |                                                                                                   | BW = 15 MHz, Lh = 0, Rh = 0                         | -    | 0.62 | 0.85  | nV/√Hz |
| Differential Input Capacit | tance  |                                                                                                   | Vin = 1 mVpp, f = 5 MHz                             | -    | -    | 40    | рF     |
| Differential Input         | 32F    | R512R                                                                                             | Vin = 1 mVpp, f = 5 MHz                             | 390  | -    | -     | Ω      |
| Resistance                 | 32     | 2R512                                                                                             | Vin = 1 mVpp, f =5 MHz                              | 640  | -    | -     | Ω      |
| Dynamic Range              |        | DC input voltage where gain<br>falls to 90% of its 0 VDC value,<br>Vin = VDC +0.5 mVpp, f = 5 MHz | -3                                                  | -    | 3    | mV    |        |
| Common Mode Rejection      | n Rati | D                                                                                                 | Vin = 0 VDC+100 mVpp @ 5 MHz                        | 54   | -    | -     | dB     |
| Power Supply Rejection     | Ratio  |                                                                                                   | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC | 54   | -    | -     | dB     |
| Channel Separation         |        | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp                              | 45                                                  | -    | -    | dB    |        |
| Output Offset Voltage      |        |                                                                                                   |                                                     | -360 | -    | +360  | mV     |
| RDX, RDY Common Mode       |        | Read Mode                                                                                         | 2.2                                                 | 2.9  | 3.6  | VDC   |        |
| Output Voltage             |        | Write Mode                                                                                        | -                                                   | 2.9  | -    | VDC   |        |
| Single Ended Output Re     | sistan | се                                                                                                | f = 5 MHz                                           | -    | -    | 30    | Ω      |
| Output Current             |        |                                                                                                   | AC Coupled Load, RDX to RDY                         | 3.2  | -    | -     | mA     |

### SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, lw = 20 mA,  $Lh = 1.0 \mu H$ ,  $Rh = 30\Omega$  and f(WDI) = 5 MHz.

| PARAMETER                     | CONDITIONS                                                                              | MIN | MAX | UNITS |
|-------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-------|
| R/W                           |                                                                                         |     |     |       |
| R/W to Write Mode             | Delay to 90% of write current                                                           | -   | 0.6 | μs    |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6 | μs    |
| CS                            |                                                                                         |     |     |       |
| CS to Select                  | Delay to 90% of write current or to<br>90% of 100mV 10MHz Read<br>signal envelope       | -   | 0.6 | μs    |
| CS to Unselect                | Delay to 90% of write current                                                           | -   | 0.6 | μs    |
| HSn                           |                                                                                         |     |     |       |
| HS0, 1, 2 to any Head         | Delay to 90 % of 100mV 10MHz<br>Read signal envelope                                    | -   | 0.4 | μs    |
| WUS                           |                                                                                         |     |     |       |
| Safe to Unsafe - TD1          |                                                                                         | 0.6 | 3.6 | μs    |
| Unsafe to Safe - TD2          |                                                                                         | -   | 1   | μs    |
| Head Current                  |                                                                                         |     |     |       |
| Prop. Delay - TD3             | From 50 % points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                           | -   | 32  | ns    |
| Asymmetry                     | WDI has 50 % duty cycle and<br>1ns rise/fall time, Lh=0μh, Rh=0Ω                        | -   | 1   | ns    |
| Rise/Fall Time                | 10% - 90% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                           | -   | 9   | ns    |





### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

### TABLE 3: KEY PARAMETERS UNDER WORST CASE INPUT NOISE CONDITIONS

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |         | 0.70      | 0.85       | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R512R | 539       | 595        | Ω      |
|                                       | 32R512  | 1200      | 1500       | Ω      |
| Differential Input Capacitance (Max.) |         | 34        | 36         | pF     |

### TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | _       | 0.58      | 0.71       | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R512R | 391       | 458        | Ω      |
|                                       | 32R512  | 643       | 846        | Ω      |
| Differential Input Capacitance (Max.) |         | 38        | 40         | pF     |

### PACKAGE PIN DESIGNATIONS (Top View)

| нох [ | 1  | 32 | GND         |
|-------|----|----|-------------|
| HOY [ | 2  | 31 | ] N/C       |
| н1Х [ | 3  | 30 | <u>। टड</u> |
| H1Y [ | 4  | 29 | ] R/W       |
| н2Х [ | 5  | 28 | ] wc        |
| H2Y [ | 6  | 27 | ] RDY       |
| нзх [ | 7  | 26 | ] RDX       |
| нзү [ | 8  | 25 | ] нѕо       |
| н4Х [ | 9  | 24 | ] HS1       |
| H4Y [ | 10 | 23 | ] HS2       |
| H5X [ | 11 | 22 | ] vcc       |
| H5Y [ | 12 | 21 | ] WDI       |
| H6X [ | 13 | 20 | ] wus       |
| H6Y [ | 14 | 19 |             |
| Η7Χ [ | 15 | 18 |             |
| H7Y   | 16 | 17 | ] N/C       |
|       |    |    |             |

| N/C [  | 2               | 31 | Пноч  |
|--------|-----------------|----|-------|
| cs [   | 3               | 30 | Н1Х   |
| R∕₩[   | 4               | 29 | Пніх  |
| wc[    | 5               | 28 | ] H2X |
| RDY [  | 6               | 27 | ] H2Y |
| RDX [  | 7               | 26 | ] нзх |
| HSO [  | 8               | 25 | 🛛 нзү |
| HS1 [  | 9               | 24 | □н₄х  |
| HS2 [  | <sup>:</sup> 10 | 23 | ]н₄ү  |
| VCC [  | 11              | 22 | ] н5х |
| WDI [  | 12              | 21 | ] н5ү |
| wus [  | 13              | 20 | ] нех |
| VDD1 [ | 14              | 19 | ] нөү |
| VDD2   | 15              | 18 | ] н7х |
| N/C    | 16              | 17 | ] н7ү |
|        |                 |    |       |

32 🛛 нох

GND 1

8-Channel 32-Lead SOW

| 8-Channel   |
|-------------|
| 32-Lead SOW |
| Mirror      |

34 🗍 нох

33 HOY

32 H1X

31 HIY 30 🗍 H2X

29 HH2Y

28 🗍 нэх

27 H H3Y

26 🛛 H4X

25 HH4Y

24 H5X

23 H5Y

22 🗍 н6х

21 H6Y 20 H7X

19 H7Y 18 N/C

GND [ 1

нsз [ 2

R∕₩ [] 4

wc 🛛 5

7

RDY 6 RDX [

нво 🛛 8

нѕ1 ∏ 9 HS2 1 10

VCC 111

WDI [ 12

WUS 113

VDD2 [ 15 нвү [ 16

нвх [ 17

VDD1 14

CS Пз

| нох [ | 1  | 34 🗍 GND  |
|-------|----|-----------|
| ноч [ | 2  | 33 🛛 н53  |
| н1х [ | 3  | 32 ]] CS  |
| ни [  | 4  | 31 ] R/W  |
| н2х [ | 5  | 30 🗍 WC   |
| нгү [ | 6  | 29 🛛 RDY  |
| нзх [ | 7  | 28 🗍 RDX  |
| нзү [ | 8  | 27 🗍 HSO  |
| н4х [ | 9  | 26 HS1    |
| нач [ | 10 | 25 🛛 HS2  |
| н5х [ | 11 | 24 🛛 VCC  |
| ны [  | 12 | 23 🛛 WDI  |
| нех [ | 13 | 22 🗍 WUS  |
| неү [ | 14 | 21 🗍 VDD1 |
| н7х [ | 15 | 20 🛛 VDD2 |
| н7ү [ | 16 | 19 🗍 нвү  |
| N/C [ | 17 | 18 🛛 нах  |

### 9-Channel 34-Lead SOL

9-Channel 34-Lead SOL Mirror

#### THERMAL CHARACTERISTICS: Øja

| 32-Lead SOW | 55°C/W |
|-------------|--------|
| 34-Lead SOL | 60°C/W |

### **ORDERING INFORMATION**

| PART DESCRIPTION                                | ORDER NO.        | PKG. MARK    |  |  |
|-------------------------------------------------|------------------|--------------|--|--|
| SSI 32R512 Read/Write IC                        |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512-8CW   | 32R512-8CW   |  |  |
| 9-Channel SOL                                   | SSI 32R512-9CL   | 32R512-9CL   |  |  |
| SSI 32R512R with Internal Damping Resistor      |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512R-8CW  | 32R512R-8CW  |  |  |
| 9-Channel SOL                                   | SSI 32R512R-9CL  | 32R512R-9CL  |  |  |
| SSI 32R512M Mirror Image                        |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512M-8CW  | 32R512M-8CW  |  |  |
| 9-Channel SOL                                   | SSI 32R512M-9CL  | 32R512M-9CL  |  |  |
| SSI 32R512RM Mirror Image with Damping Resistor |                  |              |  |  |
| 8-Channel SOW                                   | SSI 32R512RM-8CW | 32R512RM-8CW |  |  |
| 9-Channel SOL                                   | SSI 32R512RM-9CL | 32R512RM-9CL |  |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

n Syst

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

## NOTES:
ilicon systems™ INNOVATORS IN INTEGRATION

# DESCRIPTION

The SSI 32R514/514R Read/Write devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for as many as six channels. The SSI 32R514R option provides internal 750 $\Omega$  damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. The SSI 32R514 is available in a variety of package and channel configurations.

# FEATURES

August, 1988

- High performance:
  - Read mode gain = 150 V/V
  - input noise =  $1.5 \text{ nV}/\sqrt{\text{Hz}}$  max.
  - Input capacitance = 20 pF max.
  - Write current range = 10 mA to 40 mA
- · Enhanced system write to read recovery time
- · Power supply fault protection
- Plug compatible to the SSI 32R117 & SSI 32R510A
- · Designed for center-tapped ferrite heads
- Programmable write current source
- Write unsafe detection
- TTL compatible control signals
- +5V, +12V power supplies



### **BLOCK DIAGRAM**

## **CIRCUIT OPERATION**

The SSI 32R514 addresses up to six center-tapped ferrite heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$ , and  $R/\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $R/\overline{W}$ , will force the device into a non-writing condition if either control line is opened accidentally.

#### TABLE 1: MODE SELECT

| CS | R/₩ | MODE  |  |
|----|-----|-------|--|
| 0  | 0   | Write |  |
| 0  | 1   | Read  |  |
| 1  | Х   | Idle  |  |

### TABLE 2: HEAD SELECT

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | X   | None |

0 = Low level 1 = High level X=Don't care

#### WRITE MODE

The write mode configures the SSI 32R514 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI).

The magnitude of the write current (0-pk) is programmed by an external resistor RWC, connected from pin WC to ground and is given by:

where K is the Write Current Constant. In multiple device applications, a single RWC resistor may be made common to all devices.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- Head open
- · Head center tap open
- WDI frequency too low
- Device in read mode
- Device not selected
- No write current
- To reduce internal power dissipation, an optional external register PCT given by  $PCT < 1200 \times 400$

external resistor, RCT, given by RCT  $\leq$  130 $\Omega$  x 40/lw (lw in mA), is connected between pins VDD1 and VDD2. Otherwise connect pin VDD1 to VDD2.

To initialize the Write Data Flip Flop (WDFF) to pass current through the X-side of the head, pin WDI must be low when the previous read mode was commanded.

### READ MODE

The read mode configures the SSI 32R514 as a low noise differential amplifier and deactivates the write current generator and write unsafe circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent pulse detection circuitry.

## IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector, and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

# **PIN DESCRIPTIONS**

| NAME               | I/O | DESCRIPTION                                                          |
|--------------------|-----|----------------------------------------------------------------------|
| HS0-HS2            | 1   | Head Select                                                          |
| CS                 | I   | Chip Select: a low level enables device                              |
| R/W                | 1   | Read/Write: a high level selects Read mode                           |
| WUS                | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |
| WDI                | I   | Write Data In: negative transition toggles direction of head current |
| H0X-H5X<br>H0Y-H5Y | I/O | X,Y head connections                                                 |
| RDX, RDY           | O*  | X, Y Read Data: differential read signal output                      |
| wc                 | *   | Write Current: used to set the magnitude of the write current        |
| VCT                | -   | Voltage Center Tap: voltage source for head center tap               |
| VCC                | -   | +5V                                                                  |
| VDD1               | -   | +12V                                                                 |
| VDD2               | -   | Positive power supply for the center-tap voltage source              |
| GND                | -   | Ground                                                               |

\*When more than one R/W device is used, these signals can be wire OR'ed.

## **ABSOLUTE MAXIMUM RATINGS**

(All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                       |      | VALUE              | UNITS |
|-------------------------------------------------|------|--------------------|-------|
| DC Supply Voltage                               | VDD1 | -0.3 to +14        | VDC   |
| DC Supply Voltage                               | VDD2 | -0.3 to +14        | VDC   |
| DC Supply Voltage                               | VCC  | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                     | VIN  | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                         | VH   | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                           | Vwus | -0.3 to +14        | VDC   |
| Write Current (0-pk)                            | iw   | 60                 | mA    |
| RDX, RDY Output Current                         | lo   | -10                | mA    |
| VCT Output Current                              | Ivct | -60                | mA    |
| WUS Output Current                              | lwus | +12                | mA    |
| Storage Temperature Range                       | Tstg | -65 to 150         | °C    |
| Lead Temperature PDIP,<br>(10 sec Soldering)    |      | 260                | ℃     |
| Package Temperature PLCC,<br>SO (20 sec Reflow) |      | 215                | ℃     |

# **RECOMMENDED OPERATING CONDITIONS**

| PARA | METER                      | CONDITIONS  | MIN  | NOM  | MAX  | UNITS |
|------|----------------------------|-------------|------|------|------|-------|
| VDD1 | DC Supply Voltage          |             | 10.8 | 12.0 | 13.2 | VDC   |
| VCC  | DC Supply Voltage          |             | 4.5  | 5.0  | 5.5  | VDC   |
| Lh   | Head Inductance            |             | 5    |      | 15   | μH    |
| RD   | Damping Resistor           | 32R514 only | 500  |      | 2000 | Ω     |
| RCT* | RCT Resistor               | lw = 40 mA  | 123  | 130  | 137  | Ω     |
| lw   | Write Current (0-pk)       |             | 10   |      | 40   | mA    |
| Tj   | Junction Temperature Range |             | +25  |      | +135 | °C    |

\*For lw = 40 mA. At other lw levels refer to Applications Information that follows this specification.

## DC CHARACTERISTICS

(Recommended operating conditions apply unless otherwise specified.)

### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                         | MIN | NOM | МАХ     | UNITS |
|---------------------------------|----------------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                                     |     |     | 35      | mA    |
|                                 | Write Mode                                         |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                          |     |     | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                          |     |     | 35      | mA    |
|                                 | Write Mode                                         |     |     | 20 + Iw | mA    |
| Power Dissipation (Tj = +135°C) | Idle Mode                                          |     |     | 400     | mW    |
|                                 | Read Mode                                          |     |     | 600     | mW    |
|                                 | Write Mode, $Iw = 40 \text{ mA}$ , RCT = $0\Omega$ |     |     | 800     | mW    |
|                                 | Write Mode, Iw = 40 mA, RCT = $130\Omega$          |     |     | 600     | mW    |

# DC CHARACTERISTICS (continued)

### DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ | UNITS |
|------|-------------------------|------------|------|-----|-----|-------|
| VIL  | Input Low Voltage       |            |      |     | 0.8 | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     |     | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |     | mA    |
| ΠΗ   | Input High Current      | VIH = 2.0V |      |     | 100 | μA    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5 | VDC   |
| IOH  | WUS Output High Current | VOH = 5.0V |      |     | 100 | μA    |

## WRITE MODE

| VCT Center Tap Voltage                 | Write Mode                                        |       | 6.7  |       | VDC   |
|----------------------------------------|---------------------------------------------------|-------|------|-------|-------|
| Head Current (per side)                | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200  |      | 200   | μA    |
| Write Current Range                    |                                                   | 10    |      | 40    | mA    |
| Write Current Constant "K"             |                                                   | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain               |                                                   |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                   |       |      | 85    | μA    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                   | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                   |       | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                  | -100  |      | 100   | μA    |

## READ MODE

| VCT Center Tap Voltage        | Read Mode                                                           |      | 4.0 |      | VDC |
|-------------------------------|---------------------------------------------------------------------|------|-----|------|-----|
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200  | μA  |
| Input Bias Current (per side) |                                                                     |      |     | 45   | μΑ  |
| Output Offset Voltage         | Read Mode                                                           | -615 |     | +615 | mV  |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5  | VDC |

## DYNAMIC CHARACTERISTICS AND TIMING

Iw = 35 mA, Lh = 10 μH, Rd = 750 Ω 32R514 only, f(WDI) = 5 MHz, CL(RDX, RDY) ≤ 20 pF. Recommended operating conditions apply unless otherwise specified.

## WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | MAX | UNITS  |
|-----------------------------------|------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |            |     |     | 2   | mA(pk) |
| Differential Output Capacitance   |            |     |     | 15  | pF     |
| Differential Output Resistance    | 32R514     | 10K |     |     | Ω      |
|                                   | 32R514R    | 600 |     | 960 | Ω      |
| WDI Transition Frequency          | WUS = low  | 250 |     |     | KHz    |

## READ MODE

| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz<br>ZL(RDX), ZL(RDY) = 1 KΩ                                    | 125  | 175  | V/V    |
|--------------------------------|--------------------------------------------------------------------------------------|------|------|--------|
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls by 10%<br>Vin = Vi + 0.5 mVpp<br>@ 300 KHz | -2   | +2   | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                      | 30   |      | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                       |      | 1.5  | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                            |      | 20   | pF     |
| Differential Input Resistance  | 32R514, f = 5 MHz                                                                    | 3.2K |      | Ω      |
|                                | 32R514R, f = 5 MHz                                                                   | 500  | 1000 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                      | 50   |      | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                             | 45   |      | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp   | 45   |      | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                            |      | 30   | Ω      |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                       | ±2.1 |      | mA     |

# DYNAMIC CHARACTERISTICS AND TIMING (continued)

#### SWITCHING CHARACTERISTICS

| PARAMETER                                                     | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write Mode                                             | Delay to 90% of<br>Write Current                                                                 |     |     | 1.0 | μs    |
| $R/\overline{W}$ to Read Mode                                 | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs    |
| CS to Select                                                  | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          | -   |     | 1.0 | μs    |
| CS to Unselect                                                | Delay to 90% Decay<br>of Write Current                                                           |     |     | 1.0 | μs    |
| HS0 - HS2 to any head                                         | Delay to 90% of 100mV<br>10 MHz Read Signal<br>Envelope                                          |     |     | 1.0 | μs    |
| WUS, Safe to Unsafe - TD1                                     | lw = 35 mA, see Figure 1                                                                         | 1.6 |     | 8.0 | μs    |
| WUS, Unsafe to Safe - TD2                                     | lw = 35 mA, see Figure 1                                                                         |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ , see Figure 1) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                                             | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                                     | WDI has 50% Duty Cycle<br>and 1ns Rise/Fall Time                                                 |     |     | 2   | ns    |
| Rise/Fall Time                                                | 10% - 90% Points                                                                                 |     |     | 20  | ns    |



FIGURE 1: WRITE MODE TIMING DIAGRAM

# **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

| PARAMETER                                    | Tj=25°C | Tj=135°C | UNITS |        |
|----------------------------------------------|---------|----------|-------|--------|
| Inputs Noise Voltage (max.)                  |         | 1.1      | 1.5   | nV/√Hz |
| Differential Input Resistance (min.) 32R514R |         | 850      | 1000  | Ω      |
|                                              | 32R514  | 15.4     | 29.4  | KΩ     |
| Differential Input Capacitance (max.)        |         | 11.6     | 10.8  | pF     |

## TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS

| PARAMETER                             | Tj=25°C | Tj=135°C | UNITS |        |
|---------------------------------------|---------|----------|-------|--------|
| Inputs Noise Voltage (max.)           |         | 0.92     | 1.2   | nV/√Hz |
| Differential Input Resistance (min.)  | 32R514R | 500      | 620   | Ω      |
|                                       | 32R514  | 3.2      | 6.1   | KΩ     |
| Differential Input Capacitance (max.) |         | 10.1     | 10.3  | pF     |

# APPLICATIONS INFORMATION (continued)



- NOTES
- 1. An external resistor, RCT, given by; RCT ≤ 130 (40/lw) where lw is the zero-peak write current in mA, can be used to limit internal power dissipation. Otherwise connect VDD2 to VDD1.
- 2. Damping resistors not required on 32R514R versions.
- 3. Limit DC current from RDX and RDY to 100  $\mu$ A and load capacitance to 20 pF. In multi-chip application these outputs can be wire OR'ed.
- 4. The power bypassing capacitor must be located close to the device with its ground returned directly to device ground, with as short a path as possible.
- 5. To reduce ringing due to stray capacitance this resistor should be located close to the device. Where this is not desirable a series resistor can be used to buffer a long WC line. In multi-chip applications a single resistor common to all chips may be used.

### FIGURE 2: TYPICAL APPLICATION DIAGRAM

# PACKAGE PIN DESIGNATIONS (TOP VIEW)

| CS  | þ | 1 |                       | 18 | þ | HS0  |
|-----|---|---|-----------------------|----|---|------|
| GND | þ | 2 |                       | 17 |   | WDI  |
| NC  | ۵ | 3 |                       | 16 | ם | VDD1 |
| нох | ۵ | 4 |                       | 15 |   | VDD2 |
| HOY | q | 5 | 32R514-2<br>32R514R-2 | 14 | þ | VCT  |
| R/W | ۵ | 6 |                       | 13 | þ | H1X  |
| wc  | ۵ | 7 |                       | 12 | þ | H1Y  |
| RDX | C | 8 |                       | 11 | þ | wus  |
| RDY | С | 9 |                       | 10 | þ | vcc  |
|     |   |   |                       |    |   |      |

18-LEAD SOL

| ••          | ч | •  |           |    | ۳ |      |
|-------------|---|----|-----------|----|---|------|
| GND         | d | 2  |           | 23 | þ | HS1  |
| нох         | d | 3  |           | 22 | þ | WDI  |
| HOY         | þ | 4  |           | 21 | þ | VDD1 |
| H1X         | d | 5  |           | 20 | þ | VDD2 |
| H1Y         | E | 6  | 32R514-4  | 19 | þ | vст  |
| H2X         | Ц | 7  | 32R514R-4 | 18 | þ | нзх  |
| H2Y         | C | 8  |           | 17 | þ | НЗҮ  |
| R/₩         | C | 9  |           | 16 | þ | NC   |
| wc          | Ę | 10 |           | 15 | þ | NC   |
| RDX         | Ľ | 11 |           | 14 | þ | wus  |
| RDY         | C | 12 |           | 13 | þ | vcc  |
| 24-LEAD SOL |   |    |           |    |   |      |

24 1 450

CS II

| HS0 | þ | 1  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 28 | þ | HS1  |
|-----|---|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|------|
| CS  | q | 2  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 27 | þ | HS2  |
| GND | q | 3  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 26 | þ | WDI  |
| нох | C | 4  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 25 | þ | VDD1 |
| H0Y | d | 5  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 24 | þ | VDD2 |
| H1X | Ц | 6  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 23 | þ | vст  |
| H1Y | d | 7  | 32R514-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 22 | þ | H5X  |
| H2X | Ц | 8  | 32R514R-6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 21 | þ | H5Y  |
| H2Y | C | 9  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20 | þ | H4X  |
| R/₩ | d | 10 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19 | þ | H4Y  |
| wc  | Ц | 11 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18 | þ | нзх  |
| NC  | Ц | 12 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 17 | þ | НЗΥ  |
| RDX | d | 13 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 16 | þ | wus  |
| RDY | Ц | 14 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 15 | þ | vcc  |
|     |   | _  | and the second se | _  |   |      |



#### 28-LEAD SOL

# THERMAL CHARACTERISTICS

| PACKAGE | θja  |         |
|---------|------|---------|
| 18-Lead | SOL  | 100°C/W |
| 24-Lead | SOL  | 80°C/W  |
| 28-Lead | SOL  | 70°C/W  |
| 28-Lead | PLCC | 65°C/W  |

## **ORDERING INFORMATION**

| PART DESCRIPTION                                          | ORDER NO.                | PKG. MARK   |  |  |  |  |  |
|-----------------------------------------------------------|--------------------------|-------------|--|--|--|--|--|
| SSI 32R514 Read/Write IC                                  | SSI 32R514 Read/Write IC |             |  |  |  |  |  |
| 2-Channel SOL                                             | SSI 32R514-2CL           | 32R514-2CL  |  |  |  |  |  |
| 4-Channel SOL                                             | SSI 32R514-4CL           | 32R514-4CL  |  |  |  |  |  |
| 6-Channel SOL                                             | SSI 32R514-6CL           | 32R514-6CL  |  |  |  |  |  |
| 6-Channel PLCC                                            | SSI 32R514-6CH           | 32R514-6CH  |  |  |  |  |  |
| SSI 32R514R Read/Write IC-with internal damping resistors |                          |             |  |  |  |  |  |
| 2-Channel SOL                                             | SSI 32R514R-2CL          | 32R514R-2CL |  |  |  |  |  |
| 4-Channel SOL                                             | SSI 32R514R-4CL          | 32R514R-4CL |  |  |  |  |  |
| 6-Channel SOL                                             | SSI 32R514R-6CL          | 32R514R-6CL |  |  |  |  |  |
| 6-Channel PLCC                                            | SSI 32R514R-6CH          | 32R514R-6CH |  |  |  |  |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680, (714) 731-7110, TWX 910-595-2809

1-109

©1988 Silicon Systems, Inc.

NOTES:

silicon systems™ INNOVATORS IN INTEGRATION

# SSI 32R515/515R 9, 10-Channel Ferrite **Read/Write Device**

August 1988

# DESCRIPTION

The SSI 32R515 is a bipolar monolithic integrated circuit designed for use with a center-tapped ferrite recording head. It provides a low noise read path, write current control, and data protection ciruitry for as many as 10 channels. The SSI 32R515 requires +5V and +12V power supplies and is available in a variety of packages.

The SSI 32R515R performs the same function as the SSI 32R515 with the addition of internal damping resistors. The SSI 32R515M and SSI 32R515RM are functionally equivalent to the SSI 32R515 and SSI 32R515R however, they have the mirror image pin arrangement to simplify layout when using multiple devices.

# FEATURES

- **High Performance** Read Mode Gain = 100V/V Input Noise = 1.5 nV/VHz max. Input Capacitance = 20 pF Write Current Range = 10 mA to 50 mA
- Enhanced system write to read recovery time
- Power supply fault protection
- ٠ Designed for center-tapped ferrite heads
- ٠ Programmable write current source
- Includes write unsafe detection .
- . TTL compatible control signals
- +5V, +12V power supplies
- Mirror image package option



# **PIN DIAGRAM**

1-111

# SSI 32R515/515R 9, 10-Channel Ferrite **Bead/Write Device**

### CIRCUIT OPERATION

The SSI 32R515 gives the user the ability to address up to 10 center-tapped ferrite heads and provide write drive or read amplification. Head selection and mode control is accomplished using the HSn. CS and R/W inputs as shown in tables 1 & 2. Internal pullups are provided for the CS & R/W inputs to force the device into a non-writing condition if either control line is opened accidentally.

#### **TABLE 1: Mode Select**

| CS  | R/W | MODE  |
|-----|-----|-------|
| 0   | 0   | Write |
| 0   | 1   | Read  |
| - 1 | Х   | Idle  |

### **TABLE 2: Head Select**

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | 0    |
| 0   | 0   | 0   | 1   | 1    |
| 0   | 0   | 1   | 0   | 2    |
| 0   | 0   | 1   | 1   | 3    |
| 0   | 1   | 0   | 0   | 4    |
| 0   | 1   | 0   | 1   | 5    |
| 0   | - 1 | 1   | 0   | 6    |
| 0   | 1   | 1   | 1   | 7    |
| 1   | 0   | 0   | 0   | 8    |
| 1   | 0   | 0   | 1   | 9    |

0 = Low level 1 = High level

### WRITE MODE

Taking both  $\overline{CS}$  and  $R/\overline{W}$  low selects write mode which configures the SSI 32R515 as a current switch and activates the Write Unsafe (WUS) detector circuitry. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). Note that a preceding read mode selection initializes the Write Data Flip-Flop, WDFF, to pass write current through the "X" side of the head. The zero-peak write current magnitude is programmed by an external resistor Rwc from pin WC to GND and is given by:

Iw = K/Rwc, where K = Write Current Constant

The Write Unsafe detection circuitry monitors voltage transitions at the selected head connections and flags any of the following conditions as a high level on the Write Unsafe open collector output:

- Head open
  - Head center tap open
- WDI frequency too low 
  Device in read mode
- Device not selected No write current

Two negative transitions on WDI, after the fault is corrected, will clear the WUS flag.

To further assure data security a voltage fault detection circuit prevents application of write current during power loss or power sequencing.

To enhance write to read recovery time the change in RDX, RDY common mode voltage is minimized by biasing these outputs to a level within the read mode range when in write mode.

Power dissipation in write mode may be reduced by placing a resistor (RCT) between VDD1 & VDD2. The optimum resistor value is  $96\Omega \times 50$ /lw (lw in mA). At low write currents (<15 mA) read mode dissipation is higher than write mode and RCT, though recommended, may not be considered necessary. In this case VDD2 is connected directly to VDD1.

#### READ MODE

Taking CS low and R/W high selects read mode which configures the SSI 32R515 as a low noise differential amplifier for the selected head. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The internal write current source is gated off in read mode eliminating the need for any external gating.

Read mode selection also initializes the Write Data Flip-Flop (WDFF) to pass write current through the "X" side of the head at a subsequent write mode selection.

#### IDLE MODE

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX. RDY outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

# SSI 32R515/515R 9, 10-Channel Ferrite Read/Write Device

## **PIN DESCRIPTIONS**

| NAME                                                                             | I/O | DESCRIPTION                                                          |  |  |
|----------------------------------------------------------------------------------|-----|----------------------------------------------------------------------|--|--|
| HS0-HS3                                                                          | I   | Head Select                                                          |  |  |
| <u>cs</u>                                                                        | I   | Chip Select: a low level enables device                              |  |  |
| R/W                                                                              | J   | Read/Write: a high level selects read mode                           |  |  |
| WUS                                                                              | O*  | Write Unsafe: a high level indicates an unsafe writing condition     |  |  |
| WDI                                                                              | I   | Write Data In: negative transition toggles direction of head current |  |  |
| H0X-H9X<br>H0Y-H9Y                                                               | I/O | X,Y head connections                                                 |  |  |
| RDX, RDY                                                                         | O*  | X, Y Read Data: differential read signal out                         |  |  |
| WC                                                                               | *   | Write Current: used to set the magnitude of the write current        |  |  |
| VCT                                                                              | -   | Voltage Center Tap: voltage source for head center tap               |  |  |
| VCC                                                                              | -   | +5V                                                                  |  |  |
| VDD1                                                                             | -   | +12V                                                                 |  |  |
| VDD2                                                                             | -   | Positive power supply for the center tap voltage source              |  |  |
| GND                                                                              | -   | Ground                                                               |  |  |
| * When more than one Read/Write device is used, these signals can be wire OR'ed. |     |                                                                      |  |  |

# **ELECTRICAL CHARACTERISTICS**

ABSOLUTE MAXIMUM RATINGS (All voltages referenced to GND. Currents into device are positive.)

| PARAMETER                                   |            | VALUE              | UNITS |
|---------------------------------------------|------------|--------------------|-------|
| DC Supply Voltage                           | VDD1       | -0.3 to +14        | VDC   |
| DC Supply Voltage                           | VDD2       | -0.3 to +14        | VDC   |
| DC Supply Voltage                           | VCC        | -0.3 to +6         | VDC   |
| Digital Input Voltage Range                 | VIN        | -0.3 to VCC + 0.3  | VDC   |
| Head Port Voltage Range                     | VH         | -0.3 to VDD1 + 0.3 | VDC   |
| WUS Pin Voltage Range                       | Vwus       | -0.3 to +14        | VDC   |
| Write Current Zero Peak                     | lw         | 60                 | mA    |
| Output Current                              | RDX, RD lo | -10                | mA    |
| Output Current                              | Іуст       | -60                | mA    |
| Output Current                              | lwus       | +12                | mA    |
| Storage Temperature Range                   | e Tstg     | -65 to 150         | °C    |
| Package Temperature PLCC<br>(20 sec Reflow) | C, SO      | 215                | °C .  |

### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                                                                                              |       | CONDITIONS  | MIN  | NOM  | МАХ  | UNITS |
|--------------------------------------------------------------------------------------------------------|-------|-------------|------|------|------|-------|
| DC Supply Voltage                                                                                      | VDD1  |             | 10.8 | 12.0 | 13.2 | VDC   |
| DC Supply Voltage                                                                                      | VCC   |             | 4.5  | 5.0  | 5.5  | VDC   |
| Head Inductance                                                                                        | Lh    |             | 3    |      | 15   | μH    |
| Damping Resistor                                                                                       | RD    | 32R515 only | 500  |      | 2000 | Ω     |
| RCT Resistor                                                                                           | RCT*  | lw = 50 mA  | 91   | 96   | 101  | Ω     |
| Write Current                                                                                          | IW    |             | 10   |      | 80   | mA    |
| Junction Temperature Rang                                                                              | ge Tj |             | +25  |      | +135 | °C    |
| *For lw = 50 mA. At other lw levels refer to Applications Information that follows this specification. |       |             |      |      |      |       |

#### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

#### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                         | MIN | NOM | МАХ     | UNITS |
|---------------------------------|----------------------------------------------------|-----|-----|---------|-------|
| VCC Supply Current              | Read/Idle Mode                                     |     |     | 35      | mA    |
|                                 | Write Mode                                         |     |     | 30      | mA    |
| VDD Supply Current              | Idle Mode                                          |     |     | 20      | mA    |
| (sum of VDD1 and VDD2)          | Read Mode                                          |     |     | 35      | mA    |
|                                 | Write Mode                                         |     |     | 20 + Iw | mA    |
| Power Dissipation (Tj = +125°C) | Idle Mode                                          |     |     | 400     | mW    |
|                                 | Read Mode                                          |     |     | 600     | mW    |
|                                 | Write Mode, $Iw = 50 \text{ mA}$ , RCT = $0\Omega$ |     |     | 900     | mW    |
|                                 | Write Mode, IW = 50 mA RCT = $96\Omega$            |     |     | 660     | mW    |

## DC CHARACTERISTICS (Continued)

# DIGITAL I/O

| PARA | METER                   | CONDITIONS | MIN  | NOM | МАХ          | UNITS |
|------|-------------------------|------------|------|-----|--------------|-------|
| VIL  | Input Low Voltage       |            |      |     | 0.8          | VDC   |
| VIH  | Input High Voltage      |            | 2.0  |     | VCC<br>+ 0.3 | VDC   |
| IIL  | Input Low Current       | VIL = 0.8V | -0.4 |     |              | mA    |
| IIН  | Input High Current      | VIH = 2.0V |      |     | 100          | μΑ    |
| VOL  | WUS Output Low Voltage  | IOL = 8 mA |      |     | 0.5          | VDC   |
| ЮН   | WUS Output High Current | VOH = 5.0V |      |     | 100          | μA    |

# WRITE MODE

| PARAMETER                              | CONDITIONS                                        | MIN   | NOM  | МАХ   | UNITS |
|----------------------------------------|---------------------------------------------------|-------|------|-------|-------|
| Center Tap Voltage VCT                 | Write Mode                                        |       | 6.0  |       | VDC   |
| Head Current (per side)                | Write Mode,<br>0 ≤ VCC ≤ 3.7V,<br>0 ≤ VDD1 ≤ 8.7V | -200  |      | 200   | μA    |
| Write Current Range                    |                                                   | 10    |      | 50    | mA    |
| Write Current Constant "K"             |                                                   | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain               |                                                   |       | 0.99 |       | mA/mA |
| Unselected Head Leakage Current        |                                                   |       |      | 100   | μA    |
| RDX, RDY Output Offset Voltage         | Write/Idle Mode                                   | -20   |      | +20   | mV    |
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                                   |       | 5.3  |       | VDC   |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode                  | -100  |      | 100   | μA    |

## READ MODE

| PARAMETER                         | CONDITIONS                                                          | MIN  | NOM | МАХ | UNITS |
|-----------------------------------|---------------------------------------------------------------------|------|-----|-----|-------|
| Center Tap Voltage                | Read Mode                                                           | 3.0  | 4.0 | 5.0 | VDC   |
| Head Current (per side)           | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200 | μA    |
| Input Bias Current (differential) |                                                                     |      |     | 100 | μA    |
| Input Offset Voltage              | Read Mode                                                           | -4   |     | +4  | mV    |
| Common Mode Output Voltage        | Read Mode                                                           | 4.5  |     | 6.5 | VDC   |

### DYNAMIC CHARACTERISTICS AND TIMING

Unless otherwise specified, recommended operating conditions apply and Iw = 35 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$  32R515 only, f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF.)

### WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNITS  |
|-----------------------------------|------------|-----|-----|-----|--------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk)  |
| Unselected Head Transient Current |            |     |     | .5  | mA(pk) |
| Differential Output Capacitance   |            |     |     | 15  | рF     |
| Differential Output Resistance    | 32R515     | 10K |     |     | Ω      |
|                                   | 32R515R    | 458 | 610 | 763 | Ω      |
| WDI Transition Frequency          | WUS = low  | 250 |     |     | KHz    |

### READ MODE

| PARAMETER                      | CONDITIONS                                                                            | MIN  | NOM | МАХ | UNITS  |
|--------------------------------|---------------------------------------------------------------------------------------|------|-----|-----|--------|
| Differential Voltage Gain      | Vin = 1 mVpp @ 300 kHz,<br>RL(RDX), RL(RDY)<br>= 1 KΩ                                 | 85   |     | 115 | V/V    |
| Dynamic Range                  | DC Input Voltage, Vi,<br>Where Gain Falls<br>by 10%. Vin = Vi +<br>0.5 mVpp @ 300 kHz | -3   |     | +3  | mV     |
| Bandwidth (-3dB)               | $ Zs  < 5\Omega$ , Vin = 1 mVpp                                                       | 30   |     |     | MHz    |
| Input Noise Voltage            | BW = 15 MHz,<br>Lh = 0, Rh = 0                                                        |      |     | 1.5 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                             |      |     | 20  | pF     |
| Differential Input Resistance  | 32R515, f = 5 MHz                                                                     | 2K   |     |     | Ω      |
| Differential Input Resistance  | 32R515R, f = 5 MHz                                                                    | 373  |     | 735 | Ω      |
| Common Mode Rejection Ratio    | Vcm = VCT + 100 mVpp<br>@ 5 MHz                                                       | 50   |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC                                              | 45   |     |     | dB     |
| Channel Separation             | Unselected Channels:<br>Vin=100 mVpp @ 5 MHz;<br>Selected Channel:<br>Vin = 0 mVpp    | 45   |     |     | dB     |
| Single Ended Output Resistance | f = 5 MHz                                                                             |      |     | 30  | Ω      |
| Output Current                 | AC Coupled Load,<br>RDX to RDY                                                        | ±2.1 |     |     | mA     |

# SSI 32R515/515R 9, 10-Channel Ferrite Read/Write Device

## DYNAMIC CHARACTERISTICS AND TIMING (Continued)

#### SWITCHING CHARACTERISTICS

| PARAMETER                                       | CONDITIONS                                                                                       | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| R/W To Write                                    | Delay to 90% of<br>Write Current                                                                 |     |     | 1.0 | μs    |
| R/₩ to Read                                     | Delay to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs    |
| CS to Select                                    | Delay to 90% of Write<br>Current or to 90% of<br>100 mV, 10 MHz Read<br>Signal Envelope          |     |     | 1.0 | μs    |
| CS to Unselect                                  | Delay to 90% Decay<br>of Write Current                                                           |     |     | 1.0 | μs    |
| HS0 - HS3 to any head                           | Delay to 90% of 100 mV,<br>10 MHz Read Signal<br>Envelope                                        |     |     | 600 | ns    |
| WUS-Safe to Unsafe - TD1                        | lw = 35 mA                                                                                       | 1.6 |     | 8.0 | μs    |
| WUS-Unsafe to Safe - TD2                        | lw = 35 mA                                                                                       |     |     | 1.0 | μs    |
| Head Current (Lh = 0 $\mu$ H, Rh = 0 $\Omega$ ) |                                                                                                  |     |     |     |       |
| Prop. Delay - TD3                               | From 50% Points                                                                                  |     |     | 25  | ns    |
| Asymmetry                                       | WDI has 50% Duty Cycle and 1ns Rise/Fall Time                                                    |     |     | 2   | ns    |
| Rise/Fall Time                                  | 10% - 90% Points                                                                                 |     |     | 20  | ns    |

# SSI 32R515/515R 9, 10-Channel Ferrite Read/Write Device



FIGURE 1: Write Mode Timing Diagram





## 1-119

| 34-Lea | d  | SOL  |  |
|--------|----|------|--|
| Mirror | In | nage |  |

| 16<br>[ 17          | 18       | нач   | нач [  | 17 |               |
|---------------------|----------|-------|--------|----|---------------|
| 4 16                |          |       |        |    |               |
| Н.,                 | 19       | ист   | vст [  | 16 |               |
| [ 15                | 20       |       |        | 15 |               |
| [ 14                | 21       |       | VDD1   | 14 |               |
| [ 13                | 22       | ] wus | w∪s [  | 13 |               |
| [ 12                | 23       |       | woi [  | 12 |               |
| d 11                | 24       |       | vcc [  | 11 |               |
| 10 Char             | nnels 25 | HS2   | нs2 [  | 10 | Channels      |
| [ 9 <sup>32R(</sup> | 515R 26  | ] HS1 | нs1 [  | 9  | 32R515RM<br>9 |
| 8 32R               | 515/ 27  | ] нѕо | нзо [] | 8  | 32R515M/      |
| <b>d</b> 7          | 28       |       | RDX [  | 7  |               |
| 6                   | 29       |       | RDY    | 6  |               |
| 5                   | 30       | ] wc  | wc     | 5  |               |
| [ ₄                 | 31       | ] RW  | R∕₩ [  | 4  |               |
| [ з                 | 32       | ] टड  | टड 🛛   | 3  |               |
| 2                   | 33       | ] нѕз | нѕз [  | 2  |               |
| [ <sup>1</sup>      | 34       |       |        | 1  |               |

| 44- | Lead | PL | CC |
|-----|------|----|----|
|     |      |    |    |



PACKAGE PIN DESIGNATIONS

HOX

HOY

H1X

H1Y

H2X

H2Y

нзх нзү

H4X

H4Y

H5X

H5Y

H6X

H6Y

H7X

H7Y

H8X

(TOP VIEW)



Пнох

HOY 33

**∏** н₂ү

П нзү 27

H6Y

34

32 <u></u> н1х Пніч

31 30 🗋 н2Х

29 28 П нэх

26 ∏ н₄х Πн₄γ

25 ] н<sub>5</sub>х

24 H5Y 23

22 Нех

21 **Н7X** 

20 <u>|</u>] н7ү

19 18 Нвх

#### THERMAL CHARACTERISTICS: Ø ja

| 34-Lead | SOL  | 50°C/W |
|---------|------|--------|
| 44-Lead | PLCC | 60°C/W |

## **ORDERING INFORMATION**

| PART DESCRIPTION | ORDER NO. PKG. MARK |              |  |
|------------------|---------------------|--------------|--|
| SSI 32R515       |                     |              |  |
| 9-Channel SOL    | SSI 32R515-9CL      | 32R515-9CL   |  |
| 10-Channel PLCC  | SSI 32R515-10CH     | 32R515-10CH  |  |
| SSI 32R515R      |                     |              |  |
| 9-Channel SOL    | SSI 32R515R-9CL     | 32R515R-9CL  |  |
| 10-Channel PLCC  | SSI 32R515R-10CH    | 32R515R-10CH |  |
| SSI 32R515M      | ·····               |              |  |
| 9-Channel SOL    | SSI 32R515M-9CL     | 32R515M-9CL  |  |
| SSI 32R515RM     |                     |              |  |
| 9-Channel SOL    | SSI 32R515RM-9CL    | 32R515RM-9CL |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

Silicon Systems, Inc., 14351 Myford Road, Tustin CA 92680, (714) 731-7110

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

0888

silicon systems INNOVATORS IN INTEGRATION

August, 1988

# DESCRIPTION

The SSI 32R520 is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls four heads and has three modes of operation: read, write, and idle. The circuit contains four channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multi-chip enable fault to be detected. An enabled chip's output will produce one unit of current. An open collector output, write select verify (WSV), will go low if the write current source transistor is forward biased. The circuit operates on +5 volt, and -5 volt power and is available in a 24-pin flatpack. The SSI 32R520R differs from the SSI 32R520 by having internal  $200\Omega$ damping resistors.

# FEATURES

High performance

Read mode gain = 120V/V

Input noise =  $0.9 \text{nV} / \sqrt{\text{Hz}}$ 

- Input capacitance = 65 pF
  - Write current range = 30 mA to 75 mA

Head voltage swing = 3.8 Vpp

Write current risetime = 13 nsec

- Write unsafe detection
- TTL compatible logic levels
- Operates on standard +5 volt and -5 volt power supplies



## BLOCK DIAGRAM

## PIN DIAGRAM



CAUTION: Use handling procedures necessary for a static sensitive component.

## **CIRCUIT DESCRIPTION**

#### WRITE MODE

In the write mode (R/W and CE low) the circuit functions as a differential current switch. The Head Select inputs (HS1 and HS2) determine the selected head. The Write Data Inputs (WD,  $\overline{WD}$ ) determine the polarity of the head current. The write current magnitude is adjustable by an external 1% resistor, Rwc, from VWC to VEE, where:

$$I_{W} = \frac{V_{WC}}{R_{WC}(1 + \frac{Rh}{R_{MC}})}$$

Where: Vwc = Write Current Pin Voltage =  $1.65 \pm 5\%$ 

Rh = Head Plus External Wire Resistance

Rd = Damping Resistance

### READ MODE

In the Read Mode, (R/W) high and CD low), the circuit functions as a differential amplifier. The amplifier input terminals are determined by the Head Select inputs.

#### HEAD SELECT TABLE

| HEAD SELECTED | HS2 | HS1 |
|---------------|-----|-----|
| 0             | 0   | 0   |
| 1             | 0   | 1   |
| 2             | 1   | 0   |
| 3             | 1   | 1   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $4.75 \le Vcc \le 5.25$ ,  $-5.5 \le VEE \le -4.95V$ ,  $25^{\circ} \le T$  (junction)  $\le 125^{\circ}C$ .

#### ABSOLUTE MAXIMUM RATINGS

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                            | RATING                    | UNIT |
|--------------------------------------|---------------------------|------|
| Positive Supply Voltage, Vcc         | 6                         | V    |
| Negative Supply Voltage, VEE         | -6                        | V    |
| Operating Junction Temperature       | 25 to 125                 | °C   |
| Storage Temperature                  | -65 to 150                | °C   |
| Lead Temperature (Soldering, 10 sec) | 260                       | °C   |
| Input Voltages                       |                           | s    |
| Head Select (HS)                     | -0.4 to Vcc +0.3          | V    |
| Chip Enable (CE)                     | -0.4 to Vcc +0.3          | V    |
| Read Select (R/W)                    | -0.4 or -2 mA to Vcc +0.3 | V    |
| Write Data (WD, WD)                  | VEE to + 0.3              | V    |
| Head Inputs (Read Mode)              | -0.6 to + 0.4             | V    |

### ABSOLUTE MAXIMUM RATINGS (Continued)

| PARAMETER                 | RATING                        | UNIT |
|---------------------------|-------------------------------|------|
| Outputs                   |                               |      |
| Read Data (RD, RD)        | 0.5 to Vcc +0.3               | V    |
| Write Unsafe (WUS)        | -0.4 to Vcc +0.3<br>and 20 mA | V    |
| Write Select Verify (WSV) | -0.4V to Vcc +0.3V and 20     | mA   |
| Current Monitor (IMF)     | -0.4 to Vcc +0.3              | V    |
| Current Reference (VWC)   | VEE to Vcc +0.3<br>and 8 mA   | v    |
| Head Outputs (Write Mode) | lw max = 150                  | mA   |

## POWER SUPPLY

| PARAMETER                     | CONDITIONS               | MIN        | NOM | МАХ               | UNIT |
|-------------------------------|--------------------------|------------|-----|-------------------|------|
| Power Dissipation             | All modes, 25 ≤ Tj ≤ 100 |            |     | 612+6.7 <b>lw</b> | mW   |
|                               | 100° ≤ Tj ≤ 125 °C       |            |     | 563+6.7Iw         | mW   |
| Positive Supply Current (ICC) | Idle Mode                |            |     | 10+lw/19          | mA   |
| Positive Supply Current (ICC) | Read Mode                |            |     | 40+lw/19          | mA   |
| Positive Supply Current (ICC) | Write Mode               |            |     | 38+lw/19          | mA   |
| Negative Supply Current (IEE) | Idle Mode                | -12-lw/19  |     |                   | mA   |
| Negative Supply Current (IEE) | Read Mode                | -66-lw/19  |     |                   | mA   |
| Negative Supply Current (IEE) | Write Mode               | -75-1.16lw |     |                   | mA   |

## LOGIC SIGNALS

| PARAMETER                        | CONDITIONS         | MIN   | NOM | MAX   | UNIT |
|----------------------------------|--------------------|-------|-----|-------|------|
| Chip Enable Low Voltage (VLCE)   | Read or Write Mode |       |     | 0.8   | v    |
| Chip Enable High Voltage (VHCE)  | Idle Mode          | 2.0   |     |       | V    |
| Chip Enable Low Current (ILCE)   | VLCE = 0V          | -1.60 |     |       | mA   |
| Chip Enable High Current (IHCE)  | VHCE = 2.0V        |       |     | -0.3  | mA   |
| Read Select High Voltage (VHR/W) | Read or Idle Mode  | 2.0   |     |       | v    |
| Read Select Low Voltage (VLR/W)  | Write or Idle Mode |       |     | 0.8   | V    |
| Read Select High Current (IHR/W) | VHR/W = 2.0V       |       |     | 0.015 | mA   |
| Read Select Low Current (ILR/W)  | VLR/W = 0V         | -0.15 |     |       | mA   |
| Head Select High Voltage (VHHS)  |                    | 2.0   |     |       | V    |
| Head Select Low Voltage (VLHS)   |                    |       |     | 0.8   | V    |
| Head Select High Current (IHHS)  | VHHS = VCC         |       |     | 0.25  | mA   |

## LOGIC SIGNALS (Continued)

| PARAMETER                      | CONDITIONS                                | MIN  | NOM | MAX     | UNIT |
|--------------------------------|-------------------------------------------|------|-----|---------|------|
| Head Select low Current (ILHS) | VLHS = 0V                                 | -0.1 |     | 0.25    | mA   |
| WUS, WSV Low Level Voltage     | ILUS = 8 mA<br>(denotes safe condition)   |      |     | 0.5     | V    |
| WUS, WSV High Level Current    | VHUS = 5.0V<br>(denotes unsafe condition) |      |     | 100     | μA   |
| IMF ON Current                 |                                           | 2.20 |     | 3.70    | mA   |
| IMF OFF Current                |                                           |      |     | 0.02    | mA   |
| IMF Voltage Range              |                                           | 0    |     | VCC+0.3 | v    |

### READ MODE

Tests performed with 100 $\Omega$  load resistors from RD and  $\overline{RD}$  through series isolation diodes to VCC.

| PARAMETER                      | CONDITIONS                                                                              | MIN  | NOM | МАХ  | UNIT   |
|--------------------------------|-----------------------------------------------------------------------------------------|------|-----|------|--------|
| Differential Voltage Gain      | Vin = 1 mVpp, f = 300 KHz;<br>25 °C≤ Tj ≤ 125 °C                                        | 75   |     | 170  | V/V    |
|                                | Tj = 70 °C                                                                              | 85   |     | 150  | V/V    |
| Voltage Bandwidth (-3 dB)      | Zs < 5Ω, Vin = 1 mVpp<br>f midband = 300 KHz                                            | 45   |     |      | MHz    |
| Input Noise Voltage            | $Zs = 0\Omega$ , Vin = 0V,<br>Power Bandwidth = 15 MHz                                  |      |     | 0.9  | nV/√Hz |
| Differential Input Capacitance | Vin = 1 mVpp, f = 5 MHz                                                                 |      |     | 65   | pF     |
| Differential Input Resistance  | Vin = 1 mVpp, f = 5 MHz<br>32R520                                                       | 1K   |     |      | Ω      |
|                                | 32R520R                                                                                 | 130  |     | 270  | Ω      |
| Input Bias Current (per side)  | Vin = 0V                                                                                |      |     | 0.17 | mA     |
| Dynamic Range                  | DC input voltage where AC<br>gain falls to 90% of the gain<br>with .5 mVpp input signal | -3.0 |     | 3.0  | mV     |
| CMRR                           | Vin = 100 mVpp, 0V DC<br>1 MHz ≤ f ≤ 10 MHz                                             | 54   |     |      | dB     |
|                                | 10 MHz ≤ f ≤ 20 MHz                                                                     | 48   |     |      | dB     |
| Power Supply Rejection Ratio   | VCC or VEE = 100 mVpp<br>1 MHz $\leq$ f $\leq$ 10 MHz                                   | 54   |     |      | dB     |
|                                | 10 MHz ≤ f ≤ 20 MHz                                                                     | 40   |     |      | dB     |
| Channel Separation             | The three unselected channels are driven with Vin = 100 mVpp 1 MHz $\leq f \leq 10$ MHz | 43   | ·   | -    | dB     |
|                                | 10 MHz ≤ f ≤ 20 MHz                                                                     | 37   |     |      | dB     |

UNIT

m٧

mΑ

v

KΩ pF

| READ MODE (Continued)           |                                   |         |     |          |
|---------------------------------|-----------------------------------|---------|-----|----------|
| PARAMETER                       | CONDITIONS                        | MIN     | NOM | MAX      |
| Output Offset Voltage           |                                   | -360    |     | 360      |
| Output Leakage Current          | Idle Mode                         |         |     | 0.01     |
| Output Common Mode Voltage      | (Without series isolation diodes) | VCC-1.1 |     | VCC-0.13 |
| Single Ended Output Resistance  | ·                                 | 10      |     |          |
| Single Ended Output Capacitance |                                   |         |     | 10       |
| WRITE MODE                      |                                   |         |     |          |

| PARAMETER                               | CONDITIONS                                                                                                               | MIN   | NOM | MAX  | UNIT |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| Current Range (lw)                      |                                                                                                                          | 30    |     | 75   | mA   |
| Current Tolerance                       | Current set to nomial value<br>by Rx, Rh = $15\Omega \pm 10\%$ ,<br>Tj = 50 °C, Rd = $200\Omega$                         | -8    |     | +8   | %    |
| (lw) (Rh) Product                       |                                                                                                                          | 0.24  |     | 1.30 | V    |
| Differential Head Voltage Swing         | lw = 40 mA, Lh = 0.3 μH,<br>Rh = 15Ω                                                                                     | 3.8   |     |      | Vpp  |
| Unselected Head<br>Transient Current    | $w = 40$ mA, Lh = 0.3 $\mu$ H,<br>Rh = 15 $\Omega$ Non-adjacent<br>heads tested to minimize<br>external coupling effects |       |     | 2    | mAp  |
| Head Differential Load                  | 32R520                                                                                                                   | 1K    |     |      | Ω    |
| Resistance, Rd                          | 32R520R 25 °C ≤ Tj ≤ 125 °C                                                                                              | 130   |     | 270  | Ω    |
|                                         | 60 °C ≤ Tj ≤ 120 °C                                                                                                      | 140   |     | 260  | Ω    |
|                                         | Tj = 70 °C                                                                                                               | 150   |     | 250  | Ω    |
| Head Differential Load<br>Capacitance   |                                                                                                                          |       |     | 30   | pF   |
| Differential Data Voltage,<br>(WD – WD) |                                                                                                                          | 0.20  |     |      | v    |
| Data Input Voltage Range                |                                                                                                                          | -1.87 |     | +0.1 | v    |
| Data Input Current (per side)           | Chip Enabled                                                                                                             |       |     | 150  | μA   |
| Data Input Capacitance                  | Per side to GND                                                                                                          |       |     | 10   | рF   |

### SWITCHING CHARACTERISTICS

| PARAMETER                                             | CONDITIONS                                                                                                          | MIN | NOM | МАХ  | UNIT |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Idle to Read/Write Transition Time                    |                                                                                                                     |     |     | 1.0  | μs   |
| Read/Write to Idle Transition Time                    |                                                                                                                     |     |     | 1.0  | μs   |
| Read to Write Transition Time                         | VLCE = 0.8V,<br>Delay to 90% of Iw                                                                                  |     |     | 0.6  | μs   |
| Write to Read Transition Time                         | VLCE = 0.8V, Delay to 90%<br>of 20 MHz Read Signal<br>envelope, lw decay to 10%                                     |     |     | 0.6  | μs   |
| Head Select Switching Delay                           | Read or Write Mode                                                                                                  |     |     | 0.40 | μs   |
| Shorted Head Current<br>Transition Time               | lw = 40 mA, Lh < 0.05 μH,<br>Rh = 0                                                                                 |     |     | 13   | ns   |
| Shorted Head Current Switching<br>Delay Time          | w = 40 mA, Lh < 0.05 µH,<br>Rh = 0, measured from 50%<br>of input to 50% of current<br>change                       |     | •   | 18   | ns   |
| Head Current Switching<br>Time Symmetry               | $w = 40$ mA, Lh = 0.2 $\mu$ H,<br>Rh = 10 $\Omega$ , WD & WD<br>transitions 2 ns, switching<br>time symmetry 0.2 ns |     |     | 1.0  | ns   |
| WSV Transition Time                                   | Delay from 50% of write select<br>swing to 90% of final WSV<br>voltage, Load = 2 K $\Omega$ // 20 pF                |     |     | 1.0  | μs   |
| Unsafe to Safe Delay After<br>Write Data Begins (WUS) | f(data) = 10 MHz                                                                                                    |     |     | 1.0  | μs   |
| Safe to Unsafe Delay, (WUS)                           | Non-switching write data, no write current                                                                          | 0.6 |     | 3.6  | μs   |
| Safe to Unsafe Delay, (WUS)                           | Head open or head select<br>input open                                                                              |     |     | 0.6  | μs   |
| IMF Switching Time                                    | Delay from 50% of CE to<br>90% of final IMF current                                                                 |     |     | 1.0  | μs   |



# **ORDERING INFORMATION**

| PART DESCRIPTION                             | ORDERING NUMBER PACKAG |               |
|----------------------------------------------|------------------------|---------------|
| SSI 32R520 Read/Write IC                     |                        |               |
| 24-Pin Flatpack                              | SSI 32R520-F           | SSI 32R520-F  |
| SSI 32R520R Read/Write IC with Damping Resis | stors                  |               |
| 24-Pin Flatpack                              | SSI 32R520R-F          | SSI 32R520R-F |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

con systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

# NOTES:

vilicon systems INNOVATORS IN INTEGRATION

# SSI 32R521/521R Thin Film-6-Channel Read/Write Device

August, 1988

E

## DESCRIPTION

The SSI 32R521 is a bipolar monolithic integrated circuit designed for use with non-center tapped thin film recording heads. It provides a low noise read path, write current control, and data protection circuitry for up to six channels. The SSI 32R521 requires +5V and +12V power supplies and is available in a variety of packages. The SSI 32R521R differs from the SSI 32R521 by having  $200\Omega$  internal damping resistors.

# FEATURES

- Designed for thin film heads
- +5V, +12V power supplies
- Ideal for multi-platter Winchester applications
- Programmable write current source
- Easily multiplexed for larger systems
- Includes write unsafe detection

## **BLOCK DIAGRAM**





### **CIRCUIT OPERATION**

The SSI 32R521 functions as a write driver or as a read amplifier for the selected head. Head selection and mode control are described in Tables 1&2. The inputs  $R/\overline{W}$ ,  $\overline{CS}$  and WP have internal pull-up resistors to prevent an accidental write condition.

#### WRITE MODE

The Write mode configures the SSI 32R521 as a current switch and activates the Write Unsafe Detector. Head current is toggled between the X- and Y-directions of the recording head on the falling edges of WDI, Write Data Input. The magnitude of the write current, given by:

is controlled by an external resistor, Rwc, connected from pin WC to GND.

Head Current Ix, 
$$y = \frac{lw}{1 + Rh/Rd}$$

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output.

- WDI frequency too low
- Device in Read mode
- Chip disabled
- No write current

After fault condition is removed, two negative transitions on WDI are required to clear WUS. The Current monitor output (IMF) sinks one unit of current

when the device is selected. This allows a multichip enable fault to be detected.

NOTE: If it is desirable to initialize the Write Data flipflop to pass current in the Y-direction of the head when entering Write Mode, the WDI input must go low in Read mode for 20 ns minimum.

### READ MODE

In the Read mode, the SSI 32R521 is configured as a low noise differential amplifier, the write current source and the write unsafe detector are deactivated, and the write data flip-flop can be set. The RDX and RDY outputs are driven by emitter followers. They should be AC coupled to load. Note that the internal write current source is deactivated for both the Read and chip deselected modes.

#### IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

| टड | R/W | MODE  |  |  |  |
|----|-----|-------|--|--|--|
| 0  | 0   | Write |  |  |  |
| 0  | 1   | Read  |  |  |  |
| 1  | 0   | Idle  |  |  |  |
| 1  | 1   | Idle  |  |  |  |

#### TABLE 1: MODE SELECT

# SSI 32R521/521R Thin Film-6-Channel Read/Write Device

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | none |
| 1   | 1   | 1   | none |

#### TABLE 2: HEAD SELECT

## PIN DESCRIPTIONS

| NAME                   | I/O | DESCRIPTION                                                               |
|------------------------|-----|---------------------------------------------------------------------------|
| HSO - HS2              | I   | Head Select: selects one of six heads                                     |
| <u>cs</u>              | 1   | Chip Select: a high inhibits chip                                         |
| R/W                    | I   | Read/Write: a high selects Read mode                                      |
| WP                     | I   | Write Protect: a low enables the write current source                     |
| WUS                    | 0*  | Write Unsafe: a high indicates an unsafe writing condition                |
| IMF                    | 0*  | Current Monitor Function: allows multichip enable fault detection         |
| WDI                    | I   | Write Data In: changes the direction of the current in the recording head |
| HOX - H5X<br>HOY - H5Y | I/O | X, Y Head Connections: Current in the X-direction flows into the X-port   |
| RDX, RDY               | O*  | X, Y Read Data: differential read data output                             |
| WC                     | *   | Write Current: used to set the magnitude of the write current             |
| VCC1                   | -   | +5V Logic Circuit Supply                                                  |
| VCC2                   | -   | +5V Write Current Supply                                                  |
| VDD                    | -   | +12V                                                                      |
| GND                    | -   | Ground                                                                    |

\*When more than one device is used, these signals can be wire OR'ed.

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                |     | SYMBOL | VALUE            | UNITS |
|--------------------------|-----|--------|------------------|-------|
| DC Supply Voltage        |     | VDD    | -0.3 to +14      | VDC   |
|                          |     | VCC    | -0.3 to +7       | VDC   |
| Write Current            |     | IW     | 100              | mA    |
| Digital Input Voltage    |     | Vin    | -0.3 to VCC +0.3 | VDC   |
| Head Port Voltage        |     | VH     | -0.3 to VDD +0.3 | VDC   |
| Output Current: RDX, RDY |     | lo     | -10              | mA    |
|                          | WUS | lwus   | +12              | mA    |
| Storage Temperature      |     | Tstg   | -65 to +150      | °C    |

## RECOMMENDED OPERATING CONDITIONS

| PARAMETER             | SYMBOL | VALUE       | UNITS |
|-----------------------|--------|-------------|-------|
| DC Supply Voltage     | VDD    | 12 ± 5%     | VDC   |
|                       | VCC1   | 5 ± 5%      | VDC   |
|                       | VCC2   | 5 ± 5%      | VDC   |
| Operating Temperature | Tj.    | +25 to +135 | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                       | CONDITIONS             | MIN | MAX     | UNITS |
|---------------------------------|------------------------|-----|---------|-------|
| VDD Supply Current              | Read Mode              |     | 34      | mA    |
|                                 | Write Mode             |     | 38      | mA    |
|                                 | Idle Mode              |     | 9       | mA    |
| VCC Supply Current              | Idle Mode              |     | 49      | mA    |
|                                 | Read Mode              |     | 62      | mA    |
|                                 | Write Mode             |     | 49 + IW | mA    |
| Power Dissipation (Tj = +135°C) | Idle Mode              |     | 400     | mW    |
|                                 | Read Mode              |     | 800     | mW    |
|                                 | Write Mode, IW = 70 mA |     | 990     | mW    |

# SSI 32R521/521R Thin Film-6-Channel Read/Write Device

DC CHARACTERISTICS (Continued)

| PARAMETER                              |     | CONDITIONS        | MIN  | МАХ     | UNITS |
|----------------------------------------|-----|-------------------|------|---------|-------|
| Digital Inputs                         |     |                   |      |         |       |
| Input Low Voltage (VIL)                |     |                   | -0.3 | 0.8     | VDC   |
| Input High Voltage (VIH)               |     |                   | 2.0  | VCC+0.3 | VDC   |
| Input Low Current                      |     | VIL = 0.8V        | -0.4 |         | mA    |
| Input High Current                     |     | VIH = 2.0V        |      | 100     | μA    |
| RDX, RDY Common<br>Mode Output Voltage |     |                   | 3    | 5       | VDC   |
| WUS Output                             | VOL | lol = 8 mA        |      | 0.5     | VDC   |
| IMF Output                             |     | <del>CS</del> = 0 | 0.73 | 1.23    | mA    |
|                                        |     | <del>CS</del> = 1 |      | 0.02    | mA    |

### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, and IW = 40 mA, Lh = 200 nH, Rh =  $16\Omega$ , f(Data) = 5 MHz, CL(RDX, RDY) < 20 pF, RL(RDX,RDY) = 1 K $\Omega$ .

| PARAMETER                       | CONDITIONS | MIN | NOM     | МАХ | UNITS  |
|---------------------------------|------------|-----|---------|-----|--------|
| Write Current Voltage Vwc       |            |     | 1.65±5% |     | V      |
| Differential Head Voltage Swing |            | 3.4 |         |     | V(pk)  |
| Unselected Head Current         |            |     |         | 2   | mA(pk) |
| Differential Output Capacitance |            |     |         | 30  | pF     |
| Differential Output Resistance  | 32R521R    | 160 | 200     | 240 | Ω      |
|                                 | 32R521     | 2K  |         |     | Ω      |
| WDI Transition Frequency        | WUS=low    | 1.7 |         |     | MHz    |
| Write Current Range             |            | 20  |         | 70  | mA     |

## **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                 |      | CONDITIONS                                        | MIN | МАХ | UNITS |
|---------------------------|------|---------------------------------------------------|-----|-----|-------|
| Differential Voltage Gain |      | Vin = 1 mVpp @ 300 KHz<br>RL(RDX), RL(RDY) = 1 KΩ | 75  | 125 | V/V   |
| Voltage BW                | -1dB | Zs  < 5Ω, Vin = 1 mVpp<br>@ 300 KHz               | 25  |     | MHz   |
|                           | -3dB |                                                   | 45  |     | MHz   |

## READ CHARACTERISTICS (Continued)

| PARAMETER                      | CONDITIONS                                                                                | MIN  | NOM | МАХ | UNITS  |
|--------------------------------|-------------------------------------------------------------------------------------------|------|-----|-----|--------|
| Input Noise Voltage            | BW = 15 MHz, Lh = 0, Rh = 0                                                               |      |     | 0.9 | nV/√Hz |
| Differential Input Capacitance | f = 5 MHz                                                                                 |      |     | 65  | pF     |
| Differential Input Resistance  | 521R, f = 5 MHz                                                                           |      | 200 |     | Ω      |
|                                | 521, f = 5 MHz                                                                            | 600  |     |     | Ω      |
| Input Bias Current             |                                                                                           |      |     | 170 | mA     |
| Dynamic Range                  | DC input voltage where gain<br>falls to 90% of its 0 VDC value<br>Vin=VDC+0.5mVpp, f=5MHz | -3   |     | 3   | mV     |
| Common Mode Rejection Ratio    | Vin=0VDC+100mVpp@5MHz                                                                     | 54   |     |     | dB     |
| Power Supply Rejection Ratio   | 100 mVpp @ 5 MHz on VDD                                                                   | 54   | 90  |     | dB     |
|                                | 100 mVpp @ 5 MHz on VCC                                                                   |      | 49  |     |        |
| Channel Separation             | Unselected channels driven<br>with 100 mVpp @ 5 MHz<br>Vin = 0 mVpp                       | 45   |     |     | dB     |
| Output Offset Voltage          |                                                                                           | -360 |     | 360 | mV     |
| Single Ended Output Resistance | f = 5 MHz                                                                                 |      |     | 30  | Ω      |
| Output Current                 | AC Coupled Load, RDX to RDY                                                               | 3.2  |     |     | mA     |

## SWITCHING CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, and IW = 40 mA, Lh = 200 nH, Rh =  $16\Omega$ , f(Data) = 5 MHz.

| PARAMETER             |                    | CONDITIONS                                       | MIN | МАХ | UNITS |
|-----------------------|--------------------|--------------------------------------------------|-----|-----|-------|
| R/W                   | R/₩ to Write       | To 90% of write current                          |     | 0.6 | μs    |
|                       | R/W to Read        | To 90% of 100 mV, 10 MHz Read<br>signal envelope |     | 0.6 | μs    |
| <del>CS</del>         | CS to Select       | To 90% of write current                          |     | 1   | μs    |
|                       | CS to Unselect     | To 90% of 100 mV, 10 MHz Read<br>signal envelope |     | 1   | μs    |
| HS0, 1, 2 to any Head |                    | To 90% of 100 mV, 10 MHz Read<br>signal envelope |     | 0.4 | μs    |
| WUS                   | Safe to Unsafe TD1 |                                                  | 0.6 | 3.6 | μs    |
|                       | Unsafe to Safe TD2 |                                                  |     | . 1 | μs    |
| IMF                   | Transition Time    | Delay from 50% point of CS to 90% of IMF current |     | 0.6 | μs    |
| Head Cu               | urrent             | Lh = 0, Rh = 0                                   |     |     |       |
| WDI to (Ix-Iy) TD3    |                    | From 50% points                                  |     | 32  | ns    |
| Asymmetry             |                    | WDI has 50% duty cycle<br>and 1ns rise/fall time |     | 1.0 | ns    |
|                       | Rise/Fall Time     | 10% - 90% points                                 |     | 13  | ns    |
# SSI 32R521/521R Thin Film-6-Channel Read/Write Device



FIGURE 1: Write Mode Timing Diagram

# **APPLICATIONS INFORMATION**

Read mode input port parameter limits, as given in the specifications, are over extremes of temperature, voltage and process. The tabulation below shows parameter correlation as a function of base sheet resistance, a processing parameter. Use of these limits, for worst case analysis, will be more representative of actual performance.

| PARAMETER                                    |     | Tj = 25°C | Tj = 135°C | UNITS  |
|----------------------------------------------|-----|-----------|------------|--------|
| Input Noise Voltage (Maximum)                |     | 0.69      | 0.9        | nV/√Hz |
| Differential Input Resistance (Minimum) 521R |     | 146       | 150        | Ω      |
|                                              | 521 | 1025      | 1240       | Ω      |
| Differential Input Capacitance (Maximum)     |     | 43        | 47         | pF     |

EXAMPLE 1: Base Sheet Resistance = Maximum

| EXAMPLE 2: | Base She | et Resistance | = Minimum |
|------------|----------|---------------|-----------|
|            |          |               |           |

| PARAMETER                                    |     | Tj = 25°C | Tj = 135°C | UNITS  |
|----------------------------------------------|-----|-----------|------------|--------|
| Input Noise Voltage (Maximum)                |     | 0.58      | 0.75       | nV/√Hz |
| Differential Input Resistance (Minimum) 521R |     | 133       | 140        | Ω      |
|                                              | 521 | 600       | 760        | Ω      |
| Differential Input Capacitance (Maximum)     |     | 51        | 56         | pF     |

# SSI 32R521/521R Thin Film-6-Channel Read/Write Device

### PACKAGE PIN DESIGNATIONS

#### (Top View)

| wc  | d | 1  | 28 | ī þ | HOY         |
|-----|---|----|----|-----|-------------|
| VDD | q | 2  | 27 | þ   | нох         |
| GND | d | 3  | 26 | , þ | H1Y         |
| WDI | d | 4  | 25 | ۶þ  | H1 <b>X</b> |
| WP  | þ | 5  | 24 | ۰þ  | H2Y         |
| R/₩ | q | 6  | 23 | ъþ  | H2X         |
| CS  | d | 7  | 22 | 2 þ | H3Y         |
| HS0 | d | 8  | 21 | þ   | нзх         |
| HS1 | С | 9  | 20 | ьþ  | H4Y         |
| HS2 | Ц | 10 | 19 | ۰þ  | H4X         |
| wus | q | 11 | 18 | ۶þ  | H5Y         |
| IMF | d | 12 | 17 | , þ | H5X         |
| RDX | d | 13 | 16 | s þ | VCC2        |
| RDY | q | 14 | 18 | ۶þ  | VCC1        |
|     | 1 |    |    |     |             |



28-Lead PLCC

### THERMAL CHARACTERISTICS: Øja

| 28-Lead | SOL      | 75°C/W  |
|---------|----------|---------|
|         | PLCC     | 65°C/W  |
|         | Flatpack | 100°C/W |

28-Lead SOL, Flatpack

# **ORDERING INFORMATION**

| PART DESCRIPTION                              | ORDER NO.       | PKG. MARK   |
|-----------------------------------------------|-----------------|-------------|
| SSI 32R521 - Read/Write IC                    |                 |             |
| 6 - Channel SOL                               | SSI 32R521-6L   | 32R521-6L   |
| 6 - Channel PLCC                              | SSI 32R521-6CH  | 32R521-6CH  |
| 6 - Channel Flatpack                          | SSI 32R521-6F   | 32R521-6F   |
| SSI 32R521R - with Internal Damping Resistors |                 |             |
| 6 - Channel SOL                               | SSI 32R521R-6L  | 32R521R-6L  |
| 6 - Channel PLCC                              | SSI 32R521R-6CH | 32R521R-6CH |
| 6 - Channel Flatpack                          | SSI 32R521R-6F  | 32R521R-6F  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on Syste

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

silicon systems\* INNOVATORS IN INTEGRATION

August, 1988

DESCRIPTION

The SSI 32R522/522R Read/Write devices are bipolar monolithic integrated circuits designed for use with two terminal thin film recording heads. They provide a low noise read amplifier, write current control and data protection circuitry for as many as six channels. They require +5V and +12V power supplies and are available in a variety of package and channel configurations. The 32R522R option provides internal 1000 $\Omega$  damping resistors.

# FEATURES

- High performance:
  - Read mode gain = 100 V/V
  - input noise = 1.0 nV/ $\sqrt{Hz}$  max.
  - Input capacitance = 32 pF max.
  - Write current range = 6 mA to 35 mA
- Compatible with two & three terminal thin film heads
- Programmable write current source
- Write unsafe detection
- TTL compatible control signals
- +5, +12V power supplies

# **BLOCK DIAGRAM**

# PIN DIAGRAM



| wc  | d   | 1  | 28 | þ | HOY  |
|-----|-----|----|----|---|------|
| VDD | С   | 2  | 27 | þ | нох  |
| GND | d   | 3  | 26 | þ | H1Y  |
| WDI | Ц   | 4  | 25 | þ | H1X  |
| WP  | р   | 5  | 24 | þ | H2Y  |
| R/₩ | Ц   | 6  | 23 | þ | H2X  |
| CS  | d   | 7  | 22 | þ | НЗҮ  |
| HS0 | d   | 8  | 21 | þ | нзх  |
| HS1 | q   | 9  | 20 | þ | H4Y  |
| HS2 | C   | 10 | 19 | þ | H4X  |
| wus | Ц   | 11 | 18 | þ | H5Y  |
| IMF | d   | 12 | 17 | þ | H5X  |
| RDX | Ц   | 13 | 16 | þ | VCC2 |
| RDY | Ц   | 14 | 15 | þ | VCC1 |
|     | - 1 |    |    |   |      |

CAUTION: Use handling procedures necessary for a static sensitive component.

### **CIRCUIT OPERATION**

The SSI 32R522 addresses up to six two-terminal thin film heads providing write current drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $\overline{R/W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$ ,  $\overline{R/W}$  and WP will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R522 as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each high to low transition on pin WDI, Write Data Input.

The magnitude of the write current (0-pk) given by:

where Vwc (WC pin voltage) =  $1.7V \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. In multiple device applications, a single RWC resistor may be made common to all devices. The actual head current lx, y is given by:

$$Ix, y = \frac{Iw}{1 + Rh/Rd}$$

where:

Rh = Head resistance + external wire resistance, and Rd = Damping resistance.

The write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- · WDI frequency too low
- · Device in read mode
- · Device not selected
- · No write current

A multiple device enable condition can be detected by monitoring the voltage across a resistor connected from VCC to the wire OR'ed IMF (Current Monitor Function) pins. Pin IMF sinks one unit of current when the device is enabled.

To initialize the Write Data Flip Flop (WDFF) to pass current through the Y-direction of the head, pin WDI must be low when the previous read mode was commanded.

#### READ MODE

The read mode configures the SSI 32R522 as a low noise differential amplifier and deactivates the write current generator and write unsafe circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load.

#### IDLE MODE

The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

TABLE 1: MODE SELECT

| CS | R/₩ | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | 0   | Idle  |
| 1  | 1   | ldle  |

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0   | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | Х   | none |

### TABLE 2: HEAD SELECT

0 = Low level, 1 = High level, X = Don't care

# **PIN DESCRIPTIONS**

| NAME                   | I/O | DESCRIPTION                                                                    |
|------------------------|-----|--------------------------------------------------------------------------------|
| HS0 - HS2              | I   | Head Select: selects one of six heads                                          |
| CS                     | I   | Chip Select: a low level enables the device                                    |
| R/W                    | 1   | Read/Write: a high level selects read mode                                     |
| WP                     | I   | Write Protect: a low level enables the write current source                    |
| WUS                    | O*  | Write Unsafe: a high level indicates an unsafe writing condition               |
| IMF                    | O*  | Current Monitor Function: allows multichip enable fault detection              |
| WDI                    | I   | Write Data In: a negative transition toggles the direction of the head current |
| H0X - H5X<br>H0Y - H5Y | I/O | X, Y Head Connections: Current in the X-direction flows into the X-port        |
| RDX, RDY               | O*  | X, Y Read Data: differential read data output                                  |
| WC                     | *   | Write Current: used to set the magnitude of the write current                  |
| VCC1                   | -   | +5V Logic Circuit Supply                                                       |
| VCC2                   | -   | +5V Write Current Supply                                                       |
| VDD                    | -   | +12V                                                                           |
| GND                    | -   | Ground                                                                         |

\*When more than one device is used, these signals can be wire OR'ed.

### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER             |          | SYMBOL  | VALUE            | UNITS |
|-----------------------|----------|---------|------------------|-------|
| DC Supply Voltage     |          | VDD     | -0.3 to +14      | VDC   |
|                       |          | VCC1, 2 | -0.3 to +7       | VDC   |
| Write Current         |          | lw      | 100              | mA    |
| Digital Input Voltage |          | Vin     | -0.3 to VCC +0.3 | VDC   |
| Head Port Voltage     |          | VH      | -0.3 to VDD +0.3 | VDC   |
| Output Current        | RDX, RDY | lo      | -10              | mA    |
|                       | WUS      | lwus    | +12              | mA    |
| Storage Temperature   |          | Tstg    | -65 to +150      | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | VALUE       | UNITS |
|-----------------------|--------|-------------|-------|
| DC Supply Voltage     | VDD    | 12 ± 5%     | VDC   |
|                       | VCC1   | 5 ± 5%      | VDC   |
|                       | VCC2   | 5 ± 5%      | VDC   |
| Operating Temperature | Tj     | +25 to +135 | °C    |

### DC CHARACTERISTICS

Unless otherwise specified: recommended operating conditions apply.

| PARAMETER                     | CONDITIONS             | MIN  | МАХ             | UNITS |
|-------------------------------|------------------------|------|-----------------|-------|
| VDD Supply Current            | Read Mode              | -    | 34              | mA    |
|                               | Write Mode             | -    | 38              | mA    |
|                               | Idle Mode              | -    | 9               | mA    |
| VCC Supply Current            | Read Mode              | -    | 62              | mA    |
|                               | Write Mode             | -    | 49+IW           | mA    |
|                               | Idle Mode              | -    | 49              | mA    |
| Power Dissipation (Tj=+135°C) | Read Mode              | -    | 800             | mW    |
|                               | Write Mode, Iw = 35 mA | -    | <del>9</del> 50 | mW    |
|                               | Idle Mode              | -    | 400             | mW    |
| Input Low Voltage (VIL)       |                        | -    | 0.8             | VDC   |
| Input High Voltage (VIH)      |                        | 2.0  | -               | VDC   |
| Input Low Current (IIL)       | VIL = 0.8V             | -0.4 | -               | mA    |
| Input High Current (IIH)      | VIH = 2.0V             | -    | 100             | μA    |

### DC CHARACTERISTICS (continued)

| PARAMETER                              | CONDITIONS          | MIN  | MAX  | UNITS |
|----------------------------------------|---------------------|------|------|-------|
| RDX, RDY Common Mode<br>Output Voltage | Read Mode           | 3    | 5    | VDC   |
| WUS Output Low Voltage (VOL)           | lol = 8 mA          | -    | 0.5  | VDC   |
| IMF Output Current                     | $\overline{CS} = 0$ | 0.73 | 1.23 | mA    |
|                                        | <u>CS</u> = 1       | -    | 0.02 | mA    |

### WRITE CHARACTERISTICS

Unless otherwise specified: recommended operating conditions apply, lw = 10 mA, Lh = 1.5  $\mu$ H, Rh = 30 $\Omega$  and f(Data) = 5 MHz.

| PARAMETER                       | CONDITIONS | MIN  | ТҮР  | МАХ  | UNITS  |
|---------------------------------|------------|------|------|------|--------|
| WC Pin Voltage (Vwc)            |            | 1.61 | 1.7  | 1.79 | v      |
| Differential Head Voltage Swing |            | 3.4  | -    | -    | V(pk)  |
| Unselected Head Current         | lw = 50 mA | -    | -    | 1    | mA(pk) |
| Differential Output Capacitance |            | -    | -    | 30   | pF     |
| Differential Output Resistance  | 32R522R    | 800  | 1000 | 1350 | Ω      |
|                                 | 32R522     | 2400 | -    | -    | Ω      |
| WDI Transition Frequency        | WUS=low    | 1.7  | -    | -    | MHz    |
| Write Current Range             |            | 6    | -    | 35   | mA     |

### **READ CHARACTERISTICS**

Unless otherwise specified: recommended operating conditions apply, CL(RDX, RDY) < 20 pF and RL(RDX, RDY) = 1 K $\Omega$ .

| PARAMETER                      |         |                                                                                                    | CONDITIONS                     | MIN | МАХ | UNITS  |
|--------------------------------|---------|----------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|--------|
| Differential Voltage Gain      |         |                                                                                                    | Vin = 1 mVpp @ 300 KHz         | 75  | 125 | V/V    |
| Bandwidth                      |         | -1dB                                                                                               | Zs <5Ω, Vin = 1 mVpp @ 300 KHz | 25  | -   | MHz    |
|                                |         | -3dB                                                                                               | Zs <5Ω, Vin = 1 mVpp @ 300 KHz | 45  | -   | MHz    |
| Input Noise Voltage            |         |                                                                                                    | BW = 15 MHz, Lh = 0, Rh = 0    | -   | 1.0 | nV/√Hz |
| Differential Input Capacitance |         | Vin = 1 mVpp, f = 5 MHz                                                                            | -                              | 32  | pF  |        |
| Differential Input             | 32R522R |                                                                                                    | Vin = 1 mVpp, f = 5 MHz        | 460 | -   | Ω      |
| Resistance                     | 32R522  |                                                                                                    | Vin = 1 mVpp, f = 5 MHz        | 770 | -   | Ω      |
| Dynamic Range                  |         | DC input voltage where gain<br>falls to 90% of its 0 VDC value,<br>Vin = VDC + 0.5 mVpp, f = 5 MHz | -3                             | 3   | mV  |        |
| Common Mode Rejection Ratio    |         | Vin = 0 VDC + 100 mVpp @ 5 MHz                                                                     | 54                             | -   | dB  |        |
| Power Supply Rejection Ratio   |         | 100 mVpp @ 5 MHz on VDD                                                                            | 54                             | -   | dB  |        |
|                                |         |                                                                                                    | 100 mVpp @ 5 MHz on VCC        |     |     |        |

#### READ CHARACTERISTICS (continued)

| PARAMETER                      | TEST CONDITIONS                                                      | MIN. | MAX. | UNITS |
|--------------------------------|----------------------------------------------------------------------|------|------|-------|
| Channel Separation             | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp | 45   | -    | dB    |
| Output Offset Voltage          |                                                                      | -300 | +300 | mV    |
| Single Ended Output Resistance | f = 5 MHz                                                            | -    | 30   | Ω     |
| Output Current                 | AC Coupled Load, RDX to RDY                                          | 3.2  | -    | mA    |

### SWITCHING CHARACTERISTICS

Unless otherwise specified: recommended operating conditions apply, IW = 10 mA, Lh = 1.5  $\mu$ H, Rh = 30 $\Omega$  and f(Data) = 5 MHz. Reference Figure 1.

| PARAMETER             | CONDITIONS                                                                                 | MIN | МАХ | UNITS |
|-----------------------|--------------------------------------------------------------------------------------------|-----|-----|-------|
| R/W                   |                                                                                            |     |     |       |
| R/W to Write Mode     | Delay to 90% of write current                                                              |     | 0.6 | μs    |
| R/₩ to Read Mode      | Delay to 90% of 100 mV, 10 MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6 | μs    |
| <u>CS</u>             |                                                                                            |     | ·   |       |
| CS to Select          | Delay to 90% of write current or to<br>90% of 100 mV, 10 MHz Read<br>signal envelope       | -   | 1   | μs    |
| CS to Unselect        | Delay to 90% of write current                                                              | -   | 1   | μs    |
| HSn                   |                                                                                            |     |     |       |
| HS0, 1, 2 to any Head | Delay to 90% of 100 mV, 10 MHz<br>Read signal envelope                                     | -   | 0.4 | μs    |
| WUS                   |                                                                                            |     |     |       |
| Safe to Unsafe-TD1    |                                                                                            | 0.6 | 3.6 | μs    |
| Unsafe to Safe-TD2    |                                                                                            | -   | 1   | μs    |
| IMF                   |                                                                                            |     |     |       |
| Propagation Delay     | Delay from 50% point of $\overline{CS}$ to 90% of IMF current                              | -   | 0.6 | μs    |
| Head Current          |                                                                                            | A   |     |       |
| Prop. Delay-TD3       | From 50% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                               | -   | 32  | ns    |
| Asymmetry             | WDI has 50% duty cycle and 1ns rise/fall time, Lh=0 $\mu$ h, Rh=0 $\Omega$                 | -   | 0.5 | ns    |
| Rise/Fall Time        | 10% - 90% points, Lh=0µh, Rh=0 $\Omega$                                                    | -   | 10  | ns    |



### FIGURE 1: WRITE MODE TIMING DIAGRAM

# **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

| TABLE 3: KEY PARAMETERS UNDER WORST CASI | E INPUT NOISE CONDITIONS |
|------------------------------------------|--------------------------|
|------------------------------------------|--------------------------|

| PARAMETER                             |         | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|---------|-----------|------------|--------|
| Input Noise Voltage (Max.)            |         | 0.76      | 1.0        | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R522R | 602       | 645        | Ω      |
|                                       | 32R522  | 1245      | 1455       | Ω      |
| Differential Input Capacitance (Max.) |         | 25        | 28         | pF     |

### TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS |        |
|---------------------------------------|-----------|------------|-------|--------|
| Input Noise Voltage (Max.)            |           | 0.63       | 0.82  | nV/√Hz |
| Differential Input Resistance (Min.)  | 32R522R   | 460        | 526   | Ω      |
|                                       | 32R522    | 770        | 960   | Ω      |
| Differential Input Capacitance (Max.) |           | 30         | 32    | pF     |



### **ORDERING INFORMATION**

| PART DESCRIPTION                                                                                          | ORDER NO.                                                 | PKG. MARK                                     |
|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|
| SSI 32R522 - Read/Write IC<br>4 - Channel Flat Pack<br>6 - Channel SOL<br>6 - Channel PLCC                | SSI 32R522 - 4F<br>SSI 32R522 - 6L<br>SSI 32R522 - 6CH    | 32R522 - 4F<br>32R522 - 6L<br>32R522 - 6CH    |
| SSI 32R522R- w/Internal Damping Resistors<br>4 - Channel Flat Pack<br>6 - Channel SOL<br>6 - Channel PLCC | SSI 32R522R - 4F<br>SSI 32R522R - 6L<br>SSI 32R522R - 6CH | 32R522R - 4F<br>32R522R - 6L<br>32R522R - 6CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

1-144

silicon systems\* INNOVATORS IN INTEGRATION

### DESCRIPTION

The SSI 32R524R Read/Write device is a bipolar monolithic integrated circuit designed for use with two terminal thin film recording heads. It provides a low noise read amplifier, write current control and data protection circuitry for eight channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. It requires +5V and +12V power supplies and is available in a variety of package configurations. A mirror image pinout option is available to simplify flex circuit layout in multiple R/W device applications. The SSI 32R524R provides internal 740 $\Omega$  damping resistors.

BLOCK DIAGRAM

# **FEATURES**

High performance:

Read mode gain = 100V/VInput noise =  $0.75 \text{ nV}/\sqrt{\text{Hz}}$  max. Input capacitance = 60 pF max. Write current range = 20 to 60 mAHead voltage swing = 7 VppWrite current rise time = 9 nsec

- Enhanced system write to read recovery time
- Power supply fault protection
- Plug compatible to the SSI 32R501, SSI 32R511 & SSI 32R512
- Compatible with two & three terminal thin film heads
- Write unsafe detection
- +5V, +12V power supplies
- Mirror image pinout option

### **PIN DIAGRAM**



| : ɗ | 1  | 32 | ] GND  | GND [ | 1  | 32 | р нох       |
|-----|----|----|--------|-------|----|----|-------------|
| ď   | 2  | 31 | DN/C   | N/C   | 2  | 31 | HOY         |
| : d | 3  | 30 | व टड   | टड 🛛  | 3  | 30 | ніх         |
| ' d | 4  | 29 | ] ₽.₩  | R⁄₩ [ | 4  | 29 | ни          |
| : d | 5  | 28 | þ wc   | wcd   | 5  | 28 | H2X         |
| ' d | 6  | 27 |        | RDY [ | 6  | 27 | H2Y         |
| ٢đ  | 7  | 26 |        | RDX [ | 7  | 26 | 🛛 нзх       |
| ۰d  | 8  | 25 | р нво  | нѕо [ | 8  | 25 | нзү         |
| ٢đ  | 9  | 24 | ] нs1  | HS1 [ | 9  | 24 | ] н₄х       |
| ٢d  | 10 | 23 | ] HS2  | HS2 [ | 10 | 23 | H4Y         |
| ٢đ  | 11 | 22 | þ vcc  | vcc [ | 11 | 22 | н5х         |
| ۰d  | 12 | 21 | ) woi  | woi [ | 12 | 21 | H5Y         |
| сđ  | 13 | 20 | ) wus  | wus [ | 13 | 20 | нех         |
| ٢d  | 14 | 19 | D VDD1 |       | 14 | 19 | H6Y         |
| : d | 15 | 18 |        | VDD2  | 15 | 18 | н7х         |
| ' d | 16 | 17 | ] N/C  | N/C [ | 16 | 17 | <b>н</b> 7Ү |
|     |    |    | -      |       |    |    | -           |

32-LEAD SOW

#### 32-LEAD SOW MIRROR

CAUTION: Use handling procedures necessary for a static sensitive component.

August, 1988

### **CIRCUIT OPERATION**

The SSI 32R524R addresses eight two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn,  $\overline{CS}$  and  $\overline{R/W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins  $\overline{CS}$  and  $\overline{R/W}$  will force the device into a non-writing condition if either control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32R524R as a differential current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y directions of the selected head on each high to low transition on pin WDI, Write Data Input.

A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the Xdirection of the head, which is defined as entering from the Y-side and flowing to the X-side.

The magnitude of the write current (0-pk) given by:

where K (Write Current Constant) =  $70 \pm 5\%$ , is programmed by an external resistor RWC, connected from pin WC to ground. The actual head current lx, y is given by:

$$lw, y = \frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, and Rd = damping resistance.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two negative transitions on pin WDI, after the fault is corrected, are required to clear the WUS flag.

- · Open head
- Device in read mode
  No write current
- WDI frequency too low
- Device not selected

Power dissipation in Write Mode may be reduced by placing a resistor, Rw, between VDD1 and VDD2. The resistor value should be chosen such that Iw Rw  $\leq 3.0V$  for an accompanying power dissipation reduction of (Iw)<sup>2</sup>Rw. If a resistor is not used, VDD2 should be connected to VDD1. Note that Rw will also provide current limiting in the event of a head short.

#### **READ MODE**

The read mode configures the SSI 32R524R as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry.

#### **IDLE MODE**

The idle mode deactivates the internal write current generator, the write unsafe detector, and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire OR'ed.

| टड | R∕₩ | MODE  |
|----|-----|-------|
| 0  | - 0 | Write |
| 0  | 1   | Read  |
| 1  | 0   | ldle  |
| 1  | 1   | Idle  |

#### TABLE 1: MODE SELECT

| TABLE | 2: | HEAD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SELECT                                                                                                          | • |
|-------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---|
|       |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                 |   |
|       |    | A REAL PROPERTY OF A REAL PROPER | The second se |   |

| HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|------|
| 0 · | 0   | 0   | 0    |
| 0   | 0   | 1   | 1    |
| 0   | 1   | 0   | 2    |
| 0   | 1   | 1   | 3    |
| 1   | 0   | 0   | 4    |
| 1   | 0   | 1   | 5    |
| 1   | 1   | 0   | 6    |
| 1   | 1   | 1   | 7    |

0 = Low level, 1 = High level

# **PIN DESCRIPTIONS**

| NAME                                                                      | ТҮРЕ         | DESCRIPTION                                                                             |  |  |  |
|---------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------|--|--|--|
| HSO - HS2                                                                 | I            | Head Select: selects one of eight heads                                                 |  |  |  |
| <u>CS</u>                                                                 | I            | Chip Select: a low level enables the device                                             |  |  |  |
| R/₩                                                                       | I            | Read/Write: a high level selects Read Mode                                              |  |  |  |
| WUS                                                                       | 0*           | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition |  |  |  |
| WDI                                                                       | I            | Write Data In: a negative transition toggles the direction of the head current          |  |  |  |
| H0X - H7X<br>H0Y - H7Y                                                    | I/O          | X, Y Head Connections: Current in the X-direction flows into the X-port                 |  |  |  |
| RDX, RDY                                                                  | O*           | X, Y Read Data: differential read data output                                           |  |  |  |
| WC                                                                        | -            | Write Current: used to set the magnitude of the write current                           |  |  |  |
| VCC                                                                       | -            | +5V Logic Circuit Supply                                                                |  |  |  |
| VDD1                                                                      | -            | +12V                                                                                    |  |  |  |
| VDD2                                                                      | -            | Positive Power Supply for Write current drivers                                         |  |  |  |
| GND                                                                       | GND - Ground |                                                                                         |  |  |  |
| * When more than one R/W device is used, these signals can be wire OR'ed. |              |                                                                                         |  |  |  |

# **ELECTRICAL SPECIFICATIONS**

# ABSOLUTE MAXIMUM RATINGS

| PARAMETER             |     | SYMBOL  | VALUE             | UNITS |
|-----------------------|-----|---------|-------------------|-------|
| DC Supply Voltage     |     | VDD1, 2 | -0.3 to +14       | VDC   |
|                       |     | VCC     | -0.3 to +7        | VDC   |
| Write Current         |     | lw      | 100               | mA    |
| Digital Input Voltage |     | Vin     | -0.3 to VCC +0.3  | VDC   |
| Head Port Voltage     |     | VH      | -0.3 to VDD2 +0.3 | VDC   |
| WUS Pin Voltage Range |     | Vwus    | -0.3 to +14       | VDC   |
| Output Current RDX,   |     | lo      | -10               | mA    |
|                       | WUS | lwus    | +12               | mA    |
| Storage Temperature   |     | Tstg    | -65 to +150       | °C    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER            | SYMBOL | VALUE        | UNITS |
|----------------------|--------|--------------|-------|
| DC Supply Voltage    | VDD1   | 12 ± 10%     | VDC   |
|                      | VDD2   | ≥VDD1 - 3.0V | VDC   |
|                      | VCC    | 5 ± 10%      | VDC   |
| Junction Temperature | Tj     | +25 to +135  | °C    |

### DC CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply.

| PARAMETER                       | CONDITIONS                                     | MIN  | NOM | MAX    | UNITS |
|---------------------------------|------------------------------------------------|------|-----|--------|-------|
| VDD1 Supply Current             | Read Mode                                      | -    | -   | 50     | mA    |
|                                 | Write Mode                                     | -    | -   | 45     | mA    |
|                                 | Idle Mode                                      | -    | -   | 25     | mA    |
| VDD2 Supply Current             | Read Mode                                      | -    | -   | 200    | μA    |
|                                 | Write Mode                                     | -    | -   | lw+0.4 | mA    |
|                                 | Idle Mode                                      | -    | -   | 200    | μA    |
| VCC Supply Current              | Read Mode                                      | -    | -   | 60     | mA    |
|                                 | Write Mode                                     | -    | -   | 50     | mA    |
|                                 | Idle Mode                                      | -    | -   | 45     | mA    |
| Power Dissipation (Tj = +135°C) | Read Mode                                      | -    | -   | 900    | mW    |
|                                 | Write Mode Iw = 40mA,<br>VDD2 = VDD1           | -    | -   | 1300   | mW    |
|                                 | Write Mode Iw = 60mA,<br>VDD1 - VDD2 = 3.0V    | -    | -   | 1425   | mW    |
|                                 | Idle Mode                                      | -    | -   | 500    | mW    |
| Input Low Voltage (VIL)         |                                                | -    | -   | 0.8    | VDC   |
| Input High Voltage (VIH)        | ·                                              | 2.0  | -   | -      | VDC   |
| Input Low Current (IIL)         | VIL = 0.8v                                     | -0.8 | -   | -      | mA    |
| Input High Current (IHL)        | VIH = 2.0v                                     | -    | -   | 100    | μA    |
| WUS Output Low Voltage (VOL)    | lol = 8mA                                      | -    | -   | 0.5    | VDC   |
| VDD Fault Voltage               |                                                | 8.5  | -   | 10.0   | VDC   |
| VCC Fault Voltage               |                                                | 3.5  | -   | 4.2    | VDC   |
| Head Current (HnX, HnY)         | Write Mode, 0≤VCC ≤3.5V<br>0≤VDD1 ≤8.5V        | -200 | -   | +200   | μA    |
|                                 | Read/Idle Mode<br>0≤VCC ≤5.5V<br>0≤VDD1 ≤13.2V | -200 | -   | +200   | μА    |

### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, Iw = 40mA, Lh = 500nH,  $Rh = 30\Omega$  and f(WDI) = 5MHz.

| PARAMETER                       | CONDITIONS | MIN. | NOM | МАХ  | UNITS  |
|---------------------------------|------------|------|-----|------|--------|
| Write Current Constant "K"      |            | 66.5 | -   | 73.5 | v      |
| Differential Head Voltage Swing |            | 7    | -   | -    | Vpp    |
| Unselected Head Current         |            | -    | -   | 1    | mA(pk) |
| Differential Output Capacitance |            | -    | -   | 35   | pF     |
| Differential Output Resistance  |            | 400  | 740 | 1000 | Ω      |
| WDI Transition Frequency        | WUS = low  | 1.0  | -   | -    | MHz    |
| Write Current Range             |            | 20   | -   | 60   | mA     |

### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply, CL (RDX, RDY) < 20pF and RL (RDX,RDY) = 1K $\Omega$ .

| PARAMETER                      |      | CONDITIONS                                                                                        |      | NOM  | МАХ  | UNITS  |
|--------------------------------|------|---------------------------------------------------------------------------------------------------|------|------|------|--------|
| Differential Voltage Gain      |      | Vin=1 mVpp @ 300 kHz                                                                              | 80   | 100  | 120  | V/V    |
| Bandwidth                      | -1dB | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                                                      | 25   | -    | -    | MHz    |
|                                | -3dB | Zs <5Ω, Vin=1 mVpp @ 300 kHz                                                                      | 45   | -    | -    | MHz    |
| Input Noise Voltage            |      | BW = 15 MHz, Lh = 0, Rh = 0                                                                       | -    | 0.55 | 0.75 | nV/√Hz |
| Differential Input Capacitance |      | Vin = 1 mVpp, f = 5 MHz                                                                           | -    | -    | 60   | pF     |
| Differential Input Resistance  |      | Vin = 1 mVpp, f = 5 MHz                                                                           | 220  | -    | -    | Ω      |
| Dynamic Range                  |      | DC input voltage where gain<br>falls to 90% of its 0 VDC value,<br>Vin = VDC +0.5 mVpp, f = 5 MHz |      | -    | 3    | mV     |
| Common Mode Rejection Ratio    |      | Vin = 0 VDC+100 mVpp @ 5 MHz                                                                      |      | -    | -    | dB     |
| Power Supply Rejection Ratio   |      | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC                                               |      | -    | -    | dB     |
| Channel Separation             |      | Unselected channels driven<br>with 100 mVpp @ 5 MHz,<br>Vin = 0 mVpp                              | 45   | -    | -    | dB     |
| Output Offset Voltage          |      |                                                                                                   | -360 | -    | +360 | mV     |
| RDX, RDY Common Mode           |      | Read Mode                                                                                         | 2.2  | 2.9  | 3.6  | VDC    |
| Output Voltage                 |      | Write Mode                                                                                        | -    | 2.9  | -    | VDC    |
| Single Ended Output Resistan   | се   | f = 5 MHz                                                                                         | -    | -    | 30   | Ω      |
| Output Current                 |      | AC Coupled Load, RDX to RDY                                                                       | 3.2  | -    | -    | mA     |

# SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, Iw = 40mA, Lh = 500nH,  $Rh = 30\Omega$  and f(WDI) = 5MHz.

| PARAMETER                     | CONDITIONS                                                                              | MIN | МАХ | UNITS |
|-------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-------|
| R/W                           |                                                                                         |     |     |       |
| R/W to Write Mode             | Delay to 90% of write current                                                           | -   | 0.6 | μs    |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6 | μs    |
| <u>CS</u>                     |                                                                                         |     |     |       |
| CS to Select                  | Delay to 90% of write current or to<br>90% of 100mV 10MHz Read<br>signal envelope       | -   | 0.6 | μs    |
| CS to Unselect                | Delay to 10% of write current                                                           | -   | 0.6 | μs    |
| HSn                           |                                                                                         |     |     |       |
| HS0, 1, 2 to any Head         | Delay to 90% of 100mV 10MHz<br>Read signal envelope                                     | -   | 0.4 | μs    |
| WUS                           |                                                                                         |     |     |       |
| Safe to Unsafe - TD1          |                                                                                         | 0.6 | 5.0 | μs    |
| Unsafe to Safe - TD2          |                                                                                         | -   | 1   | μs    |
| Head Current                  |                                                                                         |     |     |       |
| Prop. Delay - TD3             | From 50% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                            | -   | 32  | ns    |
| Asymmetry                     | WDI has 50% duty cycle and 1ns rise/fall time, Lh=0 $\mu$ h, Rh=0 $\Omega$              | -   | 1   | ns    |
| Rise/Fall Time                | 10%-90% points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                             | -   | 9   | ns    |
| Rise/Fall Time                | 10%-90% points,<br>R(HnX, HnY)=10Ω                                                      | -   | 10  | ns    |



### FIGURE 1: WRITE MODE TIMING DIAGRAM

### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

### TABLE 3: KEY PARAMETERS UNDER WORST CASE INPUT NOISE CONDITIONS

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | 0.5       | 0.75       | nV/√Hz |
| Differential Input Resistance (Min.)  | 292       | 318        | Ω      |
| Differential Input Capacitance (Max.) | 43        | 48         | pF     |

### TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS

| PARAMETER                             | Tj = 25°C | Tj = 135°C | UNITS  |
|---------------------------------------|-----------|------------|--------|
| Input Noise Voltage (Max.)            | 0.45      | 0.6        | nV/√Hz |
| Differential Input Resistance (Min.)  | 220       | 260        | Ω      |
| Differential Input Capacitance (Max.) | 55        | 60         | pF     |

PACKAGE PIN DESIGNATIONS

(TOP VIEW)

|        |    |    |        |       |    |    | -     |
|--------|----|----|--------|-------|----|----|-------|
| нох [  | 1  | 32 | GND    | GND [ | 1  | 32 | р нох |
| ноү [  | 2  | 31 | ) N/C  | N/C   | 2  | 31 | р нол |
| н1х [  | 3  | 30 | ] टड   | टड 🛛  | 3  | 30 | рн₁х  |
| ні у [ | 4  | 29 | ] R/₩  | R/₩ [ | 4  | 29 | рн₁ү  |
| н2х [  | 5  | 28 | þ wc   | wcd   | 5  | 28 | ] н2х |
| нал 🛛  | 6  | 27 | ] RDY  | RDY [ | 6  | 27 | ] н2ү |
| нзх [  | 7  | 26 |        | RDX [ | 7  | 26 | 🛛 нзх |
| нзү [  | 8  | 25 | ] нѕо  | нѕо 🛛 | 8  | 25 | 🛛 нзү |
| н4Х [  | 9  | 24 | ] HS1  | HS1 [ | 9  | 24 | рн₄х  |
| н₄ү[   | 10 | 23 | ] HS2  | н52 [ | 10 | 23 | ∣н₄ү  |
| н5х [  | 11 | 22 | vcc    | vcc [ | 11 | 22 | 🛛 ньх |
| н5ү [  | 12 | 21 | ) wDi  | woi 🖞 | 12 | 21 | ] н5ү |
| нех [  | 13 | 20 | 🛛 wus  | wus [ | 13 | 20 | нех   |
| неч [  | 14 | 19 |        |       | 14 | 19 | Неч   |
| н7Х [  | 15 | 18 | D VDD2 |       | 15 | 18 | р н7х |
| н7Ү 🛛  | 16 | 17 | N/C    | N/C [ | 16 | 17 | ] н7Ү |

| нох [] | 1  | 34 | GND   | GND [] | 1  | 34 | 🛛 нох |
|--------|----|----|-------|--------|----|----|-------|
| ноч [  | 2  | 33 | ] N/C | N/C [  | 2  | 33 | ноч   |
| н1х [  | 3  | 32 | ри/с  | м∕с [  | 3  | 32 | Пніх  |
| нтү [  | 4  | 31 | ी टड  | टड (   | 4  | 31 | ни    |
| н2Х [  | 5  | 30 | ] R∕₩ | R∕₩[   | 5  | 30 | ] н2Х |
| Н2Ү [  | 6  | 29 | þwc   | wc [   | 6  | 29 | H2Y   |
| нзх [  | 7  | 28 | RDY   | RDY [  | 7  | 28 | ] нэх |
| нзү [  | 8  | 27 | ] RDX | RDX [  | 8  | 27 | ] нзү |
| н4Х [  | 9  | 26 | HS0   | нзо [  | 9  | 26 | рн₄х  |
| н4ү [  | 10 | 25 | ] HS1 | HS1 [  | 10 | 25 | рн₄ү  |
| н5Х [  | 11 | 24 | ] HS2 | HS2 [  | 11 | 24 | ] н5х |
| н5ү [  | 12 | 23 | ] vcc | VCC [  | 12 | 23 | ] н5ү |
| нех [  | 13 | 22 | ) wDi | WDI [  | 13 | 22 | 🛛 нех |
| неү [  | 14 | 21 | ] wus | wus [  | 14 | 21 | ] неч |
| H7X [  | 15 | 20 | N/C   | N/C    | 15 | 20 | рн7х  |
| H7Y [  | 16 | 19 |       | VDD1   | 16 | 19 | рн7γ  |
| N/C    | 17 | 18 |       | VDD2   | 17 | 18 | j n/c |

34-LEAD SOL

MIRROR

34-LEAD SOL

32-LEAD SOW MIRROR

#### THERMAL CHARACTERISTICS: 0ja

32-LEAD SOW

| 32-Lead SOW | 55°C/W |
|-------------|--------|
| 34-Lead SOL | 50°C/W |

# **ORDERING INFORMATION**

| PART DE      | SCRIPTION     | ORDER NO.       | PKG. MARK   |
|--------------|---------------|-----------------|-------------|
| SSI 32R524R  | 8-Channel SOW | SSI 32R524R-8W  | 32R524R-8W  |
|              | 8-Channel SOL | SSI 32R524R-8L  | 32R524R-8L  |
| SSI 32R524RM | 8-Channel SOW | SSI 32R524RM-8W | 32R524RM-8W |
| 1            | 8-Channel SOL | SSI 32R524RM-8L | 32R524RM-8L |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

1-152

licon systems INNOVATORS IN INTEGRATION

August, 1988

1

# DESCRIPTION

The SSI 32R525 is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls four heads and has three modes of operation: read, write, and idle. The circuit contains four channels of read amplifiers and write drivers and also has an internal write current source.

A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. An enabled chip's output will produce one unit of current. An open collector output, write select verify (WSV), will go low if the write current source transistor is forward biased. The circuit operates on +5 volt, and -5 volt power and is available in 24-pin flatpack and SOL packages.

# FEATURES

High performance

Read Mode Gain = 150 V/V Input Noise = 0.8 nV/ $\sqrt{\text{Hz}}$  max Input Capacitance = 35 pF Write Current Range = 25 mA to 40 mA Write Current Rise Time = 10 nsec Head Voltage Swing = 3.8 Vpp min

- Write unsafe detection
- -5V, +5V power supplies



# BLOCK DIAGRAM

# PIN DIAGRAM



CAUTION: Use handling procedures necessary for a static sensitive component.

### **FUNCTIONAL DESCRIPTION**

### WRITE MODE

In write mode (R/W and  $\overline{CE}$  low) the circuit functions as a differential current switch. The Head Select Inputs (HS1 and HS2) determine the selected head. The Write Data Inputs (WD, WD) determine the polarity of the head current. The write current magnitude is adjustable by an external 1% resistor, Rx from WC to VCC, where:

$$I_w = \frac{80}{Rx} Adc$$

#### READ MODE

In the Read Mode,  $(R/\overline{W})$  high and  $\overline{CE}$  low), the circuit functions as a differential amplifier. The amplifier input terminals are determined by the Head Select inputs.

### IDLE MODE

Taking  $\overline{CS}$  high selects the idle mode which switches the RD and  $\overline{RD}$  outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wire OR'ed and the write current programming resistor to be common to all devices.

#### HEAD SELECT TABLE

| HEAD SELECTED | HS2            | HS1 |
|---------------|----------------|-----|
| 0             | 0              | 0   |
| 1             | 0              | 1   |
| 2             | 1              | 0   |
| 3             | <sup>,</sup> 1 | 1   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $4.75 \le VCC \le 5.25$ ,  $-5.35 \le VEE \le -4.75V$ ,  $0^{\circ} \le T$  (junction)  $\le 100^{\circ}C$ .

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                            | RATING                       | UNIT |
|--------------------------------------|------------------------------|------|
| Positive Supply Voltage, Vcc         | 6                            | V    |
| Negative Supply Voltage, VEE         | -6                           | V    |
| Operating Junction Temperature       | 125                          | °C   |
| Storage Temperature                  | -65 to 150                   | °C   |
| Lead Temperature (Soldering, 10 sec) | 260                          | ٥C   |
| Input Voltages                       |                              |      |
| Head Select (HS)                     | -0.4 to Vcc + 0.3            | V    |
| Chip Enable (CE)                     | -0.4 to Vcc+ 0.3             | V    |
| Read Select (R/W)                    | -0.4V or -2 mA to Vcc + 0.3  | V    |
| Write Data (WD, WD)                  | VEE to 0.3                   | V    |
| Head Inputs (Read Mode)              | -0.6 to 0.4                  | V    |
| Outputs                              | · · ·                        |      |
| Read Data (RD, RD)                   | 0.5 to Vcc + 0.3             | V    |
| Write Unsafe (WUS)                   | -0.4V to Vcc + 0.3 and 20 mA | V    |
| Write Select Verify (WSV)            | -0.4V to Vcc + 0.3 and 20 mA | V    |

### ABSOLUTE MAXIMUM RATINGS (Continued)

| PARAMETER                 | RATING                    | UNIT |  |
|---------------------------|---------------------------|------|--|
| Outputs (Continued)       |                           |      |  |
| Current Monitor (IMF)     | -0.4 to Vcc + 0.3         | V    |  |
| Current Reference (WC)    | VEE to Vcc + 0.3 and 8 mA | V    |  |
| Head Outputs (Write Mode) | lw max = 150              | mA   |  |

### POWER SUPPLY

| PARAMETER                        | CONDITIONS             | MIN | NOM | MAX     | UNIT |
|----------------------------------|------------------------|-----|-----|---------|------|
| Power Dissipation                | Write mode, lw = 40 mA |     |     | 500     | mW   |
| Positive Supply Current<br>(ICC) | Idle Mode              |     |     | 10      | mA   |
| Positive Supply Current<br>(ICC) | Read Mode              |     |     | 25      | mA   |
| Positive Supply Current<br>(ICC) | Write Mode             |     |     | 12      | mA   |
| Negative Supply Current<br>(IEE) | Idle Mode              |     |     | 8       | mA   |
| Negative Supply Current<br>(IEE) | Read Mode              |     |     | 45      | mA   |
| Negative Supply Current<br>(IEE) | Write Mode             |     |     | 40 + Iw | mA   |

### LOGIC SIGNALS

| PARAMETER                           | CONDITIONS         | MIN | NOM | MAX   | UNIT |
|-------------------------------------|--------------------|-----|-----|-------|------|
| Chip Enable Low Voltage<br>(VLCE)   | Read or Write Mode |     |     | 0.8   | v    |
| Chip Enable High Voltage<br>(VHCE)  | Idle Mode          | 2.0 |     |       | V    |
| Chip Enable Low Current<br>(ILCE)   | VLCE = 0V          |     |     | -0.40 | mA   |
| Chip Enable High Current<br>(IHCE)  | VHCE = 2.0V        |     |     | 20    | μA   |
| Read Select High Voltage<br>(VHR/W) | Read or Idle Mode  | 2.0 |     |       | v    |
| Read Select Low Voltage<br>(VLR/W)  | Write or Idle Mode |     |     | 0.8   | V    |

LOGIC SIGNALS (Continued)

| PARAMETER                           | CONDITIONS                                | MIN  | NOM | MAX       | UNIT |
|-------------------------------------|-------------------------------------------|------|-----|-----------|------|
| Read Select high Current<br>(IHR/W) | VHR/W = 2.0V                              |      |     | -0.40     | mA   |
| Read Select Low Current<br>(ILR/W)  | VLR/W = 0V                                |      |     | 20        | μA   |
| Head Select High Voltage<br>(VHHS)  |                                           | 2.0  |     |           | v    |
| Head Select Low Voltage<br>(VLHS)   |                                           |      |     | 0.8       | v    |
| Head Select High Current<br>(IHHS)  | VHHS = VCC                                |      |     | 0.25      | mA   |
| Head Select Low Curren<br>(ILHS)    | VLHS = 0V                                 | -0.1 |     | 0.25      | mA   |
| WUS, WSV Low Level Voltage          | ILUS = 8 mA<br>(denotes safe condition)   |      |     | 0.5       | v    |
| WUS, WSV High Level Current         | VHUS = 5.0V<br>(denotes unsafe condition) |      |     | 100       | μA   |
| IMF on Current                      |                                           | 2.40 |     | 3.50      | mA   |
| IMF off Current                     |                                           |      |     | 0.02      | mA   |
| IMF Voltage Range                   |                                           | 0    |     | VCC + 0.3 | V    |

### READ MODE

Tests performed with 100 $\Omega$  load resistors from RD and  $\overline{\text{RD}}$  through series isolation diodes to VCC.

| PARAMETER                      | CONDITIONS                                                                              | MIN  | NOM | МАХ  | UNIT  |
|--------------------------------|-----------------------------------------------------------------------------------------|------|-----|------|-------|
| Differential Voltage Gain      | Vin = 1m Vpp, f = 300 KHz                                                               | 100  |     | 150  | V/V   |
| Voltage Bandwidth (-3dB)       | Zs < 5z, Vin = 1m Vpp<br>f midband = 300 KHz                                            | 55   |     | 100  | MHz   |
| Input Noise Voltage            | $Zs$ = $0\Omega$ , Vin = 0V, Power Bandwidth = 15 MHz                                   |      |     | 0.8  | nV√Hz |
| Differential Input Capacitance | Vin = 0V, f = 5 MHz                                                                     |      |     | 35   | рF    |
| Differential Input Resistance  | Vin = 0V, f = 5 MHz                                                                     | 500  |     | 1800 | Ω     |
| Input Bias Current (per side)  | Vin = 0V                                                                                |      |     | 0.17 | mA    |
| Dynamic Range                  | DC input voltage where AC<br>gain falls to 90% of the gain<br>with .5m Vpp input signal | -3.0 |     | 3.0  | mV    |
| CMRR                           | Vin = 100m Vpp, 0V DC<br>1 MHz ≤ f ≤a 10 MHz                                            | 54   | -   |      | dB    |
|                                | 10 MHz ≤ f ≤ 20 MHz                                                                     | 48   |     |      | dB    |

# READ MODE (Continued)

| PARAMETER                       | CONDITIONS                                                                                         | MIN       | NOM | MAX       | UNIT |
|---------------------------------|----------------------------------------------------------------------------------------------------|-----------|-----|-----------|------|
| Power Supply Rejection Ratio    | VCC or VEE = 100m Vpp<br>1 MHz ≤ f ≤ 10 MHz                                                        | 54        |     |           | dB   |
|                                 | 10 MHz ≤ f ≤ 20 MHz                                                                                | 36        |     |           | dB   |
| Channel Separation              | The three unselected<br>channels are driven with<br>Vin = 100m Vpp<br>1 MHz $\leq$ f $\leq$ 10 MHz | 43        |     |           | dB   |
|                                 | 10 MHz ≤ f ≤ 20 MHz                                                                                | 37        |     |           | dB   |
| Output Offset Voltage           |                                                                                                    | -360      |     | 360       | mV   |
| Output Leakage Current          | Idle Mode                                                                                          |           |     | 0.01      | mA   |
| Output Common Mode Voltage      |                                                                                                    | VCC - 1.1 |     | VCC - 0.3 | v    |
| Single Ended Output Resistance  |                                                                                                    | 10        |     |           | KΩ   |
| Single Ended Output Capacitance |                                                                                                    |           |     | 10        | pF   |

### WRITE MODE

| PARAMETER                                | CONDITIONS                                                                                                                       | MIN   | NOM | MAX  | UNIT |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| Current Range (lw)                       |                                                                                                                                  | 25    |     | 40   | mA   |
| Current Tolerance                        | Current set to nominal value<br>by $Rx = 2K$ to 3.2K,<br>Tj = 50 °C                                                              | -8    |     | +8   | %    |
| (lw) (Rh) Product                        |                                                                                                                                  | 0.24  |     | 1.30 | V    |
| Differential Head voltage Swing          | lw = 40 mA                                                                                                                       | 3.8   |     |      | Vpp  |
| Unselected Head<br>Transient Current     | $W = 40 \text{ mA}, Lh = 0.5 \mu H,$<br>Rh = 20 $\Omega$ , Non adjacent<br>heads tested to minimize<br>external coupling effects |       |     | 2    | mAp  |
| Head Differential Load<br>Resistance, Rd |                                                                                                                                  | 1700  |     | 2600 | Ω    |
| Head Differential Load<br>Capacitance    |                                                                                                                                  |       |     | 10   | pF   |
| Differential Data Voltage,<br>(WD – WD)  |                                                                                                                                  | 0.20  |     |      | ۰ ۷  |
| Data Input Voltage Range                 |                                                                                                                                  | -1.87 |     | +0.1 | v    |
| Data Input Current (per side)            | Chip Enabled                                                                                                                     |       |     | 150  | μA   |
| Data Input Capacitance                   | per side to GND                                                                                                                  |       |     | 10   | pF   |

### SWITCHING CHARACTERISTICS

| PARAMETER                                             | CONDITIONS                                                                                                         | MIN | NOM | MAX | UNIT |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Idle to Read/Write Transition Time                    |                                                                                                                    |     |     | 0.6 | μs   |
| Read/Write to Idle Transition Time                    | •                                                                                                                  |     |     | 0.3 | μs   |
| Read to Write Transition Time                         | VLCE = 0.8V,<br>Delay to 90% of <b>Iw</b>                                                                          |     |     | 0.6 | μs   |
| Write to Read Transition Time                         | VLCE = 0.8V, Delay to 90% of<br>20 MHz Read Signal<br>envelope, lw decay to 10%                                    |     |     | 0.3 | μs   |
| Head Select Switching Delay                           | Read or Write Mode                                                                                                 |     |     | 0.3 | μs   |
| Head Current Transition Time 10% to 90%               | lw = 40 mA, Lh = 0.15 $\mu$ H,<br>Rh = 20Ω                                                                         |     |     | 10  | ns   |
| Head Current Overshoot                                | lw = 40 mA, Lh = 0.15 $\mu$ H,<br>Rh = 20 $\Omega$ , relative to total<br>current charge                           |     |     | 25  | %    |
| Head Current Switching Time<br>Symmetry               | Iw = 40 mA, Lh = 0.15 $\mu$ H,<br>Rh = 20 $\Omega$ , WD & WD<br>transitions 2nS, switching time<br>symmetry 0.2 nS |     |     | 1.5 | ns   |
| WSV Transition Time                                   | Delay from 50% of write<br>select swing to 90% of final<br>WSV voltage,<br>Load = $2K\Omega // 20 \text{ pF}$      |     |     | 0.3 | μs   |
| Unsafe to Safe Delay After<br>Write Data Begins (WUS) | f(data) = 5 MHz                                                                                                    |     |     | 0.3 | μs   |
| Safe to Unsafe Delay, (WUS)                           | Head open or shorted to GND,<br>no write current, head select<br>input open                                        |     |     | 0.3 | μs   |
| Safe to Unsafe Delay, (WUS)                           | Non-switching write data                                                                                           | 0.5 |     | 2.0 | μs   |
| IMF Switching Time                                    | Delay from 50% of CE to 90% of final IMF current                                                                   |     |     | 0.3 | μs   |

THERMAL CHARACTERISTICS: Ø ja

#### (TOP VIEW) 24-Pin Flatpack 100°C/W 24-Pin SOL 80°C/W GND D ] VEE CE GND T 24 h vee WC E 1 h ce wc [ 2 23 2 1 24 23 22 ] R/W wsv • h B/W wsv 🛙 3 22 HS1 I 4 21 ] нох HS1 [ Пнох 4 21 HS2 20 Э ноү 5 HS2 5 20 Пноч WD C 19 H2X e WD 19 Пнох 6 WD I 18 ] H2Y WD H2Y 18 17 US [ 8 ∃н1х us 17 Пніх IMF [ 9 16 ] H1Y Пнт IMF 16 10 11 14 15 нэх vcc 🛙 vcc í 10 15 Пнэх 12 13 RD [ 11 һ нэү 14 Hav RD [ RD 12 13 GND RD D GND 24-Pin Flatpack 24-Pin SOL **ORDERING INFORMATION**

PACKAGE PIN DESIGNATIONS

| PART DESCRIPTION | ORDERING NUMBER | PACKAGE MARK   |
|------------------|-----------------|----------------|
| SSI 32R525R      |                 |                |
| 24-Pin Flatpack  | SSI 32R525R-4F  | SSI 32R525R-4F |
| 24-Pin SOL       | SSI 32R525R-4L  | SSI 32R525R-4L |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

# NOTES:



Aborno de la companya de la company La companya de la comp

and a second second

# SSI 32P540-Series Read Data Processor

August, 1988

con systems INNOVATORS IN INTEGRATION

# DESCRIPTION

The SSI 32P540 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM read signals from rigid media. ST506 compatible interfacing is provided for write data signals, head select lines and recovered read data as applicable.

In read mode the SSI 32P540 provides amplification, differentiation and time domain qualification of head preamplifier outputs. The recovered data is available at the output of a differential line driver that conforms to the ST506 interface specification. In write mode the SSI 32P540 provides a differential line receiver conforming with ST506 requirements. Schmitt Trigger inputs on head select lines and an open collector output for voltage fault indication are provided for interface compatibility. (Continued)

# FEATURES

- Differential Read and Write Ports
- Schmitt Trigger Head Select Inputs for Higher Noise Immunity
- Programmable Gain
- Time Domain Pulse Qualification Supports MFM Encoded Data Retrieval
- Supply Voltage Fault Detection
- +12 Volt and +5 Volt Power Supplies
- I/O Meets ST506 Requirements
- Dual-in-Line and Surface Mount Packages Available
- Adjustable Time Domain Filter and Output Pulse
   Width Settings



# SSI 32P540-Series Read Data Processor

### **DESCRIPTION** (Continued)

The SSI 32P5402 is a dual-ground version for use in noisier environments. In order to provide this feature the number of head select lines is reduced to two. The SSI 32P5403 has dual grounds and an open-collector RD output instead of a differential line-driver output.

When used with a read/write preamplifier (i.e. SSI 32R117 or SSI 32R501), the SSI 32P540 or SSI 32P5402 and required external passive components perform all read/write signal processing necessary between the heads and the interface connector of an ST506 compatible Winchester disk drive. A line driver is required with the SSI 32P5403.

# **CIRCUIT OPERATION**

In both read and write modes, Schmitt Trigger inputs are used to buffer the three head select lines providing the increased noise immunity required of a ST506 interface. A power supply monitoring function, VFLTB, is provided to flag a low voltage fault condition if either supply is low. A low voltage fault condition results in a low level output on the VFLTB pin.

### **READ MODE**

In the read mode (MODE input high) the read signal is detected, time domain qualified and made available at RD+ and RD- as differential MFM encoded data, or at the RD+ open collector output. This is accomplished by the on-board Amplifier, Differentiator, Zero Crossing Detector, Time Domain Filter, Output One Shot and Line Driver circuits.

The amplified and filtered read back signal, which contains pulses corresponding to magnetic transitions in the media is AC coupled into the input amplifier. A resistor, Rg, connected between pins  $G_{+}$  and  $G_{-}$  is used to adjust the 1st stage amplifier gain according to the following expression.

$$Av1 = \frac{628}{17 + Rx}$$
 Where  $Rx = \frac{94 x (Rg + 42)}{230 + Rg}$ 

First Stage gain can be monitored at the DIF+ and DIFpins. The amplifier is followed by an active differentiator whose external network serves to transform peaks in the input signal into zero-crossings while maintaining the time relationship of the original input peaks. Differentiator response is set by an external capacitor or more complex series LRC network between the DIF+ and DIF- pins. The transfer function with such a network is:

$$Av2 = \frac{-1420 \text{ Cex s}}{\text{LexCex s}^2 + (\text{Rex} + 46) \text{ Cex s} + 1}$$

where Cex = external capacitor (50 pF to 250 pF)

Rex = external resistor

Lex = external inductor

$$s = js = j2\pi f$$

Total gain from IN+ and IN- to OUT+ and OUT- is:

 $Av = Av1 \times Av2$ 

To reduce pulse pairing (bit shift), it is essential that the input to the zero-crossing detector be maximized to reduce the effect of any comparator offset. This means that the above gains should be chosen such that the differential voltage at OUT+ and OUT- approaches 5 Vpp at max input and frequency.

The Differentiator output is AC coupled into a zerocrossing detector that provides an output level change at each positive or negative zero transition on its input. The zero-crossing detector output is coupled to a Time Domain Filter that eliminates false triggering of the output one-shot by spurious zero-crossings. The validity decision is based on a minimum duration between zero crossings that can be set externally by an RC network on the TD pin.

The output of the Time Domain Filter triggers a oneshot that defines the output pulsewidth based on an external RC network on the PW pin. These output pulses are fed into a line driver that provides a highcurrent differential output at RD+ and RD-, or are made available as an open-collector output at RD+.

### WRITE MODE

In the write mode (MODE input low) the differential line receiver is enabled. This receiver accepts the differential data from the ST506 interface and outputs a TTL signal for the write data input of an external R/W

amplifier. A low on the MODE input also puts the read outputs in a high impedance state, allowing several SSI 32P540's to be multiplexed on a bus.

### LAYOUT CONSIDERATIONS

The SSI 32P540 is a high gain wide bandwidth device that requires care in layout. The designer should keep

analog signal lines as short as possible and balanced. Analog test points should be provided with a probe ground in the immediate vicinity. Do not run digital signals under the chip or next to analog inputs. Use of a ground plane is recommended along with supply bypassing and separation of the SSI 32P540 ground from other circuits on the disk drive PCB.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, 4.5V < Vcc < 5.5V, 10.8V < Vdd < 13.2V, 25 °C < T(junction) < 135 °C.

### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum rating may permanently damage the device.

| PARAMETER                                                                | RATING                      | UNIT |
|--------------------------------------------------------------------------|-----------------------------|------|
| 5V Supply Voltage, Vcc                                                   | 6                           | V    |
| 12V Supply Voltage, Vdd                                                  | 14                          | V    |
| Storage Temperature                                                      | -65 to +150                 | °C   |
| Operating Temperature, Tj                                                | +25 to +135                 | °C   |
| Lead Temperature (soldering 10 sec)                                      | 260                         | °C   |
| Pin Voltages: IN+, IN-, G+, G-, DIF +, DIF-,<br>OUT +, OUT-, DIN + DIN - | 0.3 to Vdd + 0.3            | v    |
| RD +, RD - , WRTOUT, HSO, HS1, HS2, VFLTB                                | -0.3 to Vcc + 0.3 or 100 mA | V    |
| TD, PW, MODE, WRT +, WRT-, HS0B,<br>HS1B, HS2B                           | -0.3 to Vcc + 0.3           | V    |

### **POWER SUPPLY**

| PARAMETER                | CONDITIONS                          | MIN | NOM  | МАХ | UNIT |
|--------------------------|-------------------------------------|-----|------|-----|------|
| Icc - Vcc Supply Current | Read mode, no TTL or RD $\pm$ loads |     | 35.0 | 46  | mA   |
|                          | Write/Disable mode,<br>no TTL loads |     | 36.5 | 43  | mA   |
| Idd - Vdd Supply Current | Read mode                           |     | 33.5 | 48  | mA   |
|                          | Write/Disable mode                  |     | 34.5 | 50  | mA   |
| Pd - Power Dissipation   | Tj = 135 °C Read/Write modes        |     |      | 820 | mW   |

# SSI 32P540-Series Read Data Processor

### LOGIC SIGNALS - MODE

| PARAMETER                | CONDITIONS | MIN  | NOM | МАХ       | UNIT |
|--------------------------|------------|------|-----|-----------|------|
| Input Low Voltage (VIL)  |            | -0.3 |     | +0.8      | ۷    |
| Input Low Current (IIL)  | VIL = 0.4V |      |     | -0.8      | mA   |
| Input High Voltage (VIH) |            | 2.0  |     | Vcc + 0.3 | V    |
| Input High Current (IIH) | VIH = 2.4V |      |     | 100       | μA   |

### LOGIC SIGNALS - HSnB

| PARAMETER                                 | CONDITIONS | MIN | NOM | MAX   | UNIT |
|-------------------------------------------|------------|-----|-----|-------|------|
| Threshold Voltage,<br>VT + Positive-Going | Vcc = 5.0V | 1.4 |     | 2.0   | v    |
| Threshold Voltage,<br>VT - Negative-Going | Vcc = 5.0V | 0.6 |     | 1.15  | v    |
| Input Low Current (IIL)                   | VIL = 0.4V |     |     | - 0.4 | mA   |
| Input High Current (IIH)                  | VIH = 2.4V |     |     | 100   | μA   |

# LOGIC SIGNALS - WRTOUT, HSn

| PARAMETER                 | CONDITIONS   | MIN | NOM | МАХ | UNIT |
|---------------------------|--------------|-----|-----|-----|------|
| Output Low Voltage (VoL)  | IOL = 1.6 ma |     |     | 0.4 | V    |
| Output High Voltage (VOH) | Юн = -500 μА | 2.4 |     |     | v    |

# LOGIC SIGNALS - VFLTB & RD Open Collector Output

| PARAMETER                 | CONDITIONS                                                                    | MIN | NOM | MAX | UNIT |
|---------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| Output Low Voltage (VoL)  | IOL = 1.6 mA 4.5 < VCC < 5.5<br>IOL = 0.5 mA,1.0 < VCC < 4.5V<br>(VFLTB Only) |     |     | 0.4 | V    |
| Output High Current (IOH) |                                                                               |     |     | 25  | μA   |

### MODE CONTROL

| PARAMETER                     | CONDITIONS | MIN | NOM | МАХ | UNIT |
|-------------------------------|------------|-----|-----|-----|------|
| Read to Write Transition Time |            |     |     | 1.0 | μs   |
| Write to Read Transition Time |            |     |     | 1.0 | μs   |

### SUPPLY VOLTAGE FAULT DETECT

| PARAMETER           | CONDITIONS                           | MIN | NOM | МАХ  | UNIT |
|---------------------|--------------------------------------|-----|-----|------|------|
| Vdd Fault Threshold | VFLTB transition from<br>high to low | 9.5 |     | 10.8 | V    |
| Vcc Fault Threshold | VFLTB transition from<br>high to low | 4.3 |     | 4.6  | v    |

### WRITE MODE

| PARAMETER                                           | CONDITIONS                                                       | MIN  | NOM | MAX | UNIT |  |
|-----------------------------------------------------|------------------------------------------------------------------|------|-----|-----|------|--|
| Differential Input Voltage                          |                                                                  | ±0.4 |     |     | V    |  |
| Input Hysteresis                                    |                                                                  |      | ±40 |     | mV   |  |
| Single Ended Input Resistance                       | ······································                           | 4.0  |     |     | KΩ   |  |
| Input Common Mode Voltage<br>Range                  |                                                                  | 0.0  |     | 5.0 | v    |  |
| Input Pulse Width                                   |                                                                  | 20   |     |     | ns   |  |
| Propagation Delay<br>(WRT + & WRT - TO WRTOUT)      | V (WRT+ - WRT-) = 0 to<br>WRTOUT = 1.3V<br>See Note & Fig. 1 TPD |      |     | 40  | ns   |  |
| Output Rise and Fall times                          | WRTOUT transition from 0.7 to 1.9V, See Note & Fig. 1            |      |     | 15  | ns   |  |
| Note: WRTOUT load is 30 pF to GND and 2.5 KΩ to Vcc |                                                                  |      |     |     |      |  |

### READ MODE

Unless otherwise specified RD+ and RD- are loaded with 100 $\Omega$  differentially and 30 pF per side to GND, IN+ and IN - are AC coupled, G+ and G- are open. An 800 $\Omega$  resistor is tied between the DIF+ and DIF - pins with each pin loaded to GND with < 3 pF. The OUT+ and OUT- pins are loaded with < 3 pF in parallel with > 5 K $\Omega$  AC coupled (i.e. no DC current).

### **AMPLIFIER & ACTIVE DIFFERENTIATOR**

| PARAMETER                               | CONDITIONS                                      | MIN | NOM | MAX  | UNIT |
|-----------------------------------------|-------------------------------------------------|-----|-----|------|------|
| Differential                            | RG = ∞, Rex = 800Ω                              | 7.2 |     | 12.6 | V/V  |
| Voltage Gain (IN± to OUT±)              | $RG = 0\Omega$ , $Rex = 200\Omega$              | 72  |     | 155  | V/V  |
| Bandwidth                               | -3 dB point                                     | 30  |     |      | MHz  |
| Common Mode Input<br>Impedance (IN±)    |                                                 |     | 3.5 |      | KΩ   |
| Differential Input<br>Resistance (IN±)  | V(IN+ - IN-) = 100 mVpp,<br>2.5 MHz, AC coupled |     | 6.0 |      | KΩ   |
| Differential Input<br>Capacitance (IN±) | V(IN+ - IN-) = 100 mVpp,<br>2.5 MHz, AC coupled |     |     | 8    | pF   |

### AMPLIFIER & ACTIVE DIFFERENTIATOR (Continued)

| PARAMETER                 | CONDITIONS                                                                                                                                   | MIN  | NOM | MAX  | UNIT   |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|--------|
| Input Noise (IN±)         | Inputs shorted together $RG = 0\Omega$ , Rex = 200 $\Omega$                                                                                  |      |     | 10   | nV/√Hz |
| V(DIF+ DIF-) Output Swing | Set by RG                                                                                                                                    |      |     | 3.2  | Vpp    |
| V(OUT+ -) Output Swing    | Set by Rex, Lex,<br>Cex Impedance                                                                                                            |      |     | 5    | Vpp    |
| Dynamic Range             | Common mode DC input<br>where gain falls to 90% of<br>0.0V DC common mode input.<br>10 mVpp AC input, RG = $\infty$ ,<br>Rex = 1200 $\Omega$ | -240 |     | +240 | mV     |
| DIF+ to DIF- pin Current  |                                                                                                                                              | ±1.9 |     |      | mA     |
| OUT+ to OUT- pin Current  |                                                                                                                                              | ±3.8 |     |      | mA     |
| CMRR (input referred)     | V(IN+) = V(IN-) = 100 mVpp,<br>5 MHz, RG = 0Ω, Rex = 200Ω                                                                                    | 40   |     |      | dB     |
| PSRR (input referred)     | Vdd or Vcc = 100 mVpp,<br>5 Mhz, RG = $0\Omega$ , Rex = 200 $\Omega$                                                                         | 40   | ÷   |      | dB     |

# ZERO CROSSING DETECTOR

| PARAMETER                              | CONDITIONS | MIN | NOM | MAX | UNIT |
|----------------------------------------|------------|-----|-----|-----|------|
| Input Offset Voltage                   |            |     |     | 5.0 | mV   |
| Input Signal Range                     |            |     |     | 5.0 | Vpp  |
| Differential Input<br>Impedance (DIN±) |            |     | 4.4 |     | KΩ   |

# LINE DRIVE (SSI 32P540 & SSI 32P5402 only)

| PARAMETER             | CONDITIONS                                                              | MIN | NÔM | МАХ | UNIT |
|-----------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| Output Sink Current   | Vol = 0.5V, V(MODE) = 2.0V                                              | 20  |     |     | mA   |
| Output Source Current | VOH = 2.5V, V(MODE) = 2.0V                                              | -2  |     |     | mA   |
| Output Current        | Vo=0V to Vcc, V(MODE) = 0V                                              | -50 |     | 50  | μA   |
| Output Rise Time      | Vo = $0.7V$ to $1.9V 100\Omega$<br>between RD+ and RD-,<br>30 pF to GND | 2   |     | 30  | ns   |
| Output Fall Time      | Vo = 1.9V to 0.7V $100\Omega$<br>between RD+ and RD-,<br>30 pF to GND   | 2   |     | 30  | ns   |

### TIME DOMAIN FILTER

| PARAMETER            | CONDITIONS                                                                                                                                                                                                                                      | MIN  | NOM | MAX | UNIT |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Delay Range          | $\begin{array}{l} TTD1 = 0.184 \ X \ RTD \ X \ CTD, \\ RTD = 1.5 \ K\Omega \ to \ 3.1 \ K\Omega, \\ CTD = 50 \ pF \ to \ 200 \ pF, \\ V(DIN+ - DIN-) = 100 \ mVpp, \\ 5 \ MHz, \ AC \ coupled \ square \\ wave. \ See \ Figure \ 2 \end{array}$ | 13.8 |     | 114 | ns   |
| Delay Range Accuracy | Vcc = 5.0V, Tj = 60 °C                                                                                                                                                                                                                          |      |     | ±15 | ns   |
|                      | Variation with supply and temperature                                                                                                                                                                                                           |      |     | 12  | ns   |
| Propagation Delay    | Delay = TD2 - TD1 See Fig. 2                                                                                                                                                                                                                    |      |     | 80  | ns   |

### DATA PULSE

| PARAMETER   | CONDITIONS                                                                                  | MIN | NOM | МАХ | UNIT |
|-------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Pulse Width | TPW = 0.184 x RPW x<br>CPW, RPW = 2 K $\Omega$ ,<br>CPW = 150 pF. See Figure 2              | 30  |     | 80  | ns   |
| Skew        | V(DIN = - DIN -) = 100 mVpp,<br>5 MHz, AC coupled square<br>wave w/2 nsec rise & fall times |     |     | 5   | ns   |



# FIGURE 1: Write Mode Timing

# SSI 32P540-Series Read Data Processor



FIGURE 2: Read Mode Timing

### **APPLICATIONS INFORMATION**

#### **DESIGN EXAMPLE**

As a design example a system using a 4-Channel SSI 32R117 Read/Write preamplifier will be used.

- Assumptions coding scheme is MFM
  - data rate is 5 Mbits/second
  - Ferrite head output is 1 mVpp min. and 2 mVpp max.

The output from the SSI 32R117 is 80 mVpp to 240 mVpp. Assuming a 6 dB loss through the external low pass filter the input to the SSI 32P540 at IN+, INis:

40 mVpp to 120 mVpp differential voltage.

For this analysis the  $\pm$  37% tolerance on gain from IN+, IN- to OUT+, OUT- will be equally divided between the gain stage and the differentiator, so each will contribute a  $\pm$ 17% variance from nominal values. The objective is to get a 5 Vpp signal at OUT+, OUT- at max input and maximum frequency. For MFM the 2f frequency in a 5 Mbits/s data rate is 2.5 MHz, 1f is 1.25 MHz.

#### GAIN SETTING

Maximum gain from the amplifier occurs when RG = 0. So calculating for nominal gain:

$$Rx = \frac{94 \times 42}{230} = 17.17$$

$$Av_1 = \frac{628}{17 + 17.17} = \frac{19.9 \text{ nominal or}}{16.52 \text{ min. to } 23.28 \text{ max.}}$$

The voltage swing at the DIF+, DIF- pins is:

120 mVpp x 22.25 = 2.79 Vpp maximum.

40 mVpp x 17.55 = 0.661 Vpp minimum.

This is within the 3.2 Vpp maximum guaranteed by this specification, so maximum gain will be used.


FIGURE 3: Typical Application

0888

SSI 32P540-Series Read Data Processor

# SSI 32P540-Series Read Data Processor

#### DIFFERENTIATOR DESIGN

The differentiator can be as simple as a capacitor or as complex as a series RLC network. In order not to violate the 5 Vpp maximum specification at OUT+, OUT- the maximum differential voltage gain is:

 $\frac{5}{2.79}$  = 1.79 maximum gain

which is nominally a gain of 1.53

For Cex only:

$$\operatorname{Cex} \frac{1.53}{2 \pi f \sqrt{(1420)^2 - (1.53 \times 46)^2}} = 68 \, \mathrm{pF}$$

check for current saturation:

Ic = Cex x Vp x  $2\pi f$  must be less than 1.9 mA

For Cex, Rex network:

The following two formulas are used:

$$1.53 = \frac{j \, 1420 \, \text{Cex} \, 2 \, \pi f}{j \, (\, \text{Rex} + 46\,) \, \text{Cex} \, 2 \, \pi f + 1}$$

 $\operatorname{Rex} + 46 = \frac{1}{\operatorname{Cex} A \ 2 \pi \operatorname{fmaximum}}$ 

where A is chosen for position of corner frequency to reduce high frequency noise gain from the single capacitor network. Graphically the method is as follows:



Check for current saturation using the following formula:

$$lp = \frac{j Vp2 \pi fCex}{1 + j 2 \pi fCex (R + 46)}$$

For Rex, Cex, and Lex networks, the following formulae are used:

$$Gain G = \frac{-j 1420 \operatorname{Cex} 2\pi f}{1 - \operatorname{Lex} \operatorname{Cex} (2\pi f)^2 + j (\operatorname{Rex} + 46) \operatorname{Cex} 2\pi f}$$

$$= \frac{1420 \operatorname{Cex} 2\pi f}{\sqrt{\left[1 - \operatorname{Lex} \operatorname{Cex} (2\pi f)^2\right]^2 + \left[(\operatorname{Rex} + 46) \operatorname{Cex} 2\pi f\right]^2}}$$

$$\left[ -\frac{\pi}{2} - \tan^{-1} \left[ \frac{(\operatorname{Rex} + 46) (\operatorname{Cex} 2\pi f)}{1 - \operatorname{Lex} \operatorname{Cex} (2\pi f)^2} \right] \right]$$
Center Frequency  $f_n = \frac{1}{2\pi \sqrt{\operatorname{Lex} \operatorname{Cex}}}$ 
Damping Factor  $\zeta = \frac{(\operatorname{Rex} + 46) \operatorname{Cex}}{2 \sqrt{\operatorname{Lex} \operatorname{Cex}}}$ 

Group Delay 
$$\frac{dQ}{df} = \frac{2\zeta}{2\pi f_n} \left[ \frac{\left(1 + \frac{f}{f_n}\right)^2}{1 + (4\zeta^2 - 2)\left(\frac{f}{f_n}\right)^2 \left(\frac{f}{f_n}\right)^4} \right]$$

This technique adds another pole to the differentiator response to attenuate high frequency noise. The center frequency damping ratio and group delay are chosen to meet system requirements. Values for the center frequency are usually from 2 to 10 fmax and the damping factor may be from 0.3 to 1. Graphically the method is as follows:



As with the previous Rex, Cex example, care must be taken to insure a 90° phase shift at the frequencies of interest (1f and 2f or 1.25 MHz and 2.5 MHz). This requirement is modified by any need to compensate for phase distortion caused by preceding signal processing.

### EFFECT OF GAIN TOLERANCE

At minimum gain the 1 mVpp input at 1.25 MHz frequency has the following effects:

Using the capacitor only results with Cex = 68 pF

Differential Gain =  $\frac{1420 \operatorname{Cex} 2 \pi f}{\sqrt{1 + (46 \operatorname{Cex} 2 \pi f)^2}} = 0.758 \operatorname{nom}.$ 

Using  $\pm$  17% tolerance, min gain = 0.629

So with a 661 mVpp input the minimum voltage @OUT+, OUT- is 416 mVpp.

Thus, with all tolerances considered, a 1 mVpp to 2 mVpp input to the SSI 32R117 will result in a 5 Vpp to 416 mVpp input to the zero-crossing detector.

#### **ONE-SHOT CONSIDERATIONS**

The timing for both one shots conform to the same equation:

t = 0.184 x C x R

Setting of the time domain one-shot reflects the expected base line shouldering effect at the 1f frequency and is set accordingly. In this example the output pulse width has been set at approximately 30 nsec and the time domain filter at approximately 80 nsec.

#### **EXTERNAL FILTER**

The filter on the output of the read/write amplifier, limits the bandwidth of the input to the SSI 32P540. This reduces the noise input to the differentiator which can produce spurious zero-crossings. The design of this filter is not discussed here, but general aspects of its transfer function will be discussed.

On the outer tracks of an ST506 compatible drive using a MFM coding technique, the output pulses return to baseline or exhibit shouldering as shown in Figure 3.

This waveform has a high third harmonic content. In order to preserve this waveform the filter must not add

any distortion to this harmonic. For this reason, the most common filter type used is a Bessel Filter which has a constant group delay  $\left(\frac{d\Phi}{df}\right)$  or linear phase shift. Thus for a 5 Mbit/s MFM waveform a Bessel Filter with constant group delay and a -3 dB point of 3.75 MHz is required. This is the type of filter is used in the design example.



FIGURE 3: Outer Track Waveform



FIGURE 4: Effect of Comparator Offset on Output Waveform

### **BIT SHIFT OR PULSE PAIRING**

Theoretical consideration of this aspect of pulse replication relative solely to the SSI 32P540 indicates that comparator offset is the major contributing parameter. For sinusoidal inputs the offset produces a non-symmetric waveform as shown in Figure 4.

The RD+, RD- output pulses have been offset from true position (zero-crossing) by an amount  $\Delta t$ , that is dependent on Voffset and OUT+, OUT- amplitude.

This relationship is:

$$\Delta t = \frac{1}{w} \sin^{-1} \left( -\frac{Voff}{Vp} \right) (radians)$$

So, referring to previous results:

when OUT+, OUT- = 5 Vpp @2.5 MHz  $\Delta t = 0.13$  nsec when OUT+, OUT- = 416 mVpp @1.25 MHz  $\Delta t = 3.1 \text{ nsec}$ 

As can be seen in Figure 4, the center pulse has been shifted from its true position by 2  $\Delta t$ . So for this example the Bit Shift contributed by the SSI 32P540 is:

0.26 nsec at maximum input and frequency

6.2 nsec at minimum input and frequency

In some literature this effect is called Pulse Pairing. If the RD+, RD- waveform is displayed on an oscilloscope with the trigger holdoff adjusted to fire on succeeding pulses the following waveform is observed:



**Pulse Pairing** 

where  $t_2 - t_1$ , = 4  $\Delta t$  or 2 x (Bit Shift)

Using this technique and a sinusoidal input to DIN± of varying amplitude at 1.25 MHz and 2.5 MHz, the following results were obtained.

| DIN± Input | RD± Pulse Jitter (4∆t) nsec |         |  |  |
|------------|-----------------------------|---------|--|--|
| Vp-р       | 1.25 MHz                    | 2.5 MHz |  |  |
| 5          | 0.6                         | 1.0     |  |  |
| 3          | 0.6                         | 0.8     |  |  |
| 1          | 0.6                         | 0.0     |  |  |
| .7         | 1.4                         | 0.0     |  |  |
| .3         | 1.6                         | 0.5     |  |  |
| .1         | 3.8                         | 1.2     |  |  |
| .07        | 5.6                         | 2.4     |  |  |
| .06        | 6.2                         | 3.2     |  |  |
| .05        | 7.0                         | 3.5     |  |  |
| .04        | 9.6                         | 4.5     |  |  |
| .03        | 11.8                        | 6.0     |  |  |

|        | CAUTION: Use handling procedures necessary<br>for a static sensitive component. |           |        |                      |           |
|--------|---------------------------------------------------------------------------------|-----------|--------|----------------------|-----------|
|        |                                                                                 |           |        |                      |           |
| DIF+ [ | 1                                                                               | 28 ] DIF- | DIF+   | 1 2                  | 8 ] DIF-  |
| ISOB 🛛 | 2                                                                               | 27 MODE   | нѕов [ | 2 2                  |           |
| V12    | 3                                                                               | 26 ] OUT+ | V12    | 3 2                  | 26 ] олт+ |
| G+ [   | 4                                                                               | 25 ] OUT- | G+ [   | 4 2                  | s] ол-    |
| G- [   | 5                                                                               | 24 🗍 HSO  | G- [   | 5 2                  | 24 ] HSO  |
| IN+ [  | 6                                                                               | 23 DIN+   | IN+ [  | 6 2                  | 13 ] DIN+ |
| IN- [  | 7                                                                               | 22 DIN-   | IN- [  | 7 2                  | 2 ] DIN-  |
| GND [  | 8                                                                               | 21 HS1B   |        | 8 2                  | 21 ] HS1B |
| GND [  | 9                                                                               | 20 HS1    | DGND   | 9 2                  | 20  ] HS1 |
| =LTВ [ | 10                                                                              | 19 OS1    | VFLTB  | 10 1                 | 9 ] 051   |
| V5 [   | 11                                                                              |           | V5 [   | 11 1                 |           |
| RD-    | 12                                                                              | 17 0S2    | RD+ [  | 12 1                 | 7 ] OS2   |
| RD+    | 13                                                                              | 16 🛛 WRT+ | нѕ2в [ | 13 1                 | 6 🛛 WRT+  |
| NC [   | 14                                                                              | 15 WRT-   | нѕ2 [  | 14 1                 | 5 WRT-    |
|        | 32P540<br>28-Pin P                                                              | )2<br>DIP |        | 32P5403<br>28-Pin PD | 3<br>IP   |

# PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| DIF+                  | 1   | 28 | DIF-   |  |
|-----------------------|-----|----|--------|--|
| HSOB                  | 2   | 27 |        |  |
| V12                   | 3   | 26 | ] ουτ+ |  |
| G+ [                  | 4   | 25 | ] out- |  |
| G- [                  | 5   | 24 | ] нѕо  |  |
| IN+                   | 6   | 23 | DIN+   |  |
| IN- [                 | 7   | 22 | DIN-   |  |
| GND                   | 8   | 21 | ] нз1в |  |
| VFLTB                 | 9 ' | 20 | ] HS1  |  |
| V5 [                  | 10  | 19 | ] os1  |  |
| RD-                   | 11  | 18 | WRTOUT |  |
| RD+                   | 12  | 17 | ] os2  |  |
| HS2B                  | 13  | 16 | ] WRT+ |  |
| HS2                   | 14  | 15 | WRT-   |  |
| 32P540<br>28-Pin PDIP |     |    |        |  |

DIE нѕов 🗌 2 V12 з G Г 4 G-5 IN+ Г 6 IN- F 7 AGND 8 DGND 9 VFLTB



# **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDERING NUMBER | PACKAGE MARK   |
|--------------------------------|-----------------|----------------|
| SSI 32P540 Read Data Processor |                 |                |
| 28-Pin PDIP                    | SSI 32P540-CP   | SSI 32P540-CP  |
| Dual GND PDIP                  | SSI 32P5402-CP  | SSI 32P5402-CP |
| 28-Pin PLCC                    | SSI 32P540-CH   | SSI 32P540-CH  |
| Dual GND PLCC                  | SSI 32P540-CH   | SSI 32P540-CH  |
| Dual GND/Open Collector PDIP   | SSI 32P5403-CP  | SSI 32P5403-CP |
| Dual GND/Open Collector PLCC   | SSI 32P5403-CH  | SSI 32P5403-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

# NOTES:

licon systems INNOVATORS IN INTEGRATION

# August, 1988

## DESCRIPTION

The SSI 32P541 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals. The circuit will handle data rates up to 15 Mbits/sec.

In read mode the SSI 32P541 provides amplification and qualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

In write mode the circuitry is disabled and the AGC gain stage input impedance is switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The SSI 32P541 requires +5V and +12V power supplies and is available in a 24-pin DIP and 28-pin PLCC.

# **FEATURES**

- Level qualification supports high resolution MFM and RLL encoded data retrieval
- Wide bandwidth AGC input amplifier
- Supports data rates up to 15 Mbits/sec
- Standard 12V  $\pm$  10% and 5V  $\pm$  10% supplies
- Supports embedded servo pattern decoding
- Write to read transient suppression
- Fast and slow AGC attack regions for fast transient recovery



2-15

# **BLOCK DIAGRAM**

### **CIRCUIT OPERATION**

#### **READ MODE**

In the read mode (R/WB input high or open) the input read signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks.

The amplified head signals are AC coupled to the IN + and IN - pins of the AGC amplifier that is gain controlled by full wave rectifying and amplifying the (DIN+ - DIN-) voltage level and comparing it to a reference level at the AGC pin. A fast attack mode, which supplies a 1.7 mA charging current for the capacitor at the BYP pin, is entered whenever the instantaneous DIN  $\pm$  level is more than 125% of set level. Between 100% and 125% the slow attack mode is invoked, providing 0.18 mA of charging current. The two attack modes allow rapid AGC recovery from a write to read transition while reducing zero crossing distortion once the amplifier is in range.

The level at the AGC pin should be set such that the differential voltage level at the DIN+, DIN- pins is 1.00 Vpp at the OUT+, OUT- pins which allows for up to 6 dB loss in any external filter connected between the OUT+, OUT- outputs and the DIN+, DIN- inputs.

Gain of the AGC section is nominally

$$\frac{Av2}{Av1} = \exp{-\frac{V2 - V1}{5.8 + Vt}}$$

Where: Av1 and Av2 are initial and final amplifier gains. V1, V2 are initial and final voltages on the BYP pin.

 $Vt = (K \times T)/q = 26 \text{ mV}$  at room temperature.

One filter for both data (DIN+, DIN- input) and clock (CIN+, CIN- input) paths, or a separate filter for each path may be used. If two filters are used, care must be exercised to control time delays so that each path is timed properly. A multi-pole Bessell filter is typically used for its linear phase or constant group delay characteristics.

The filtered data path signal is fed into a hysteresis comparator that is set at a fraction of the input signal level by using an external filter/network between the LEVEL and HYS pins. Using this approach allows setting the AGC slow attack and decay times slow enough to minimize distortion of the clock path signal. This "feed-forward" technique, utilizing a fraction of the rectified data path input available at the LEVEL pin as the hysteresis threshold, is especially useful in the slow decay mode of the AGC loop. By using a short time constant for the hysteresis level, the qualification method can continue as the AGC amplifier gain is slowly ramped up. This level will also shorten the write to read transient recovery time without affecting data timing as the circuit will be properly decoding before the AGC gain has settled to its final value. The comparator output is the "D" input of a D type flip-flop. The DOUT pin provides a buffered test point for monitoring this function.

The filtered clock path signal is differentiated to transform signal peaks to zero-crossings which clock an edge-trigger circuit to provide output pulses at each zero-crossing. The pulses are used to clock the D type flip-flop. The COUT pin is a buffered test point for monitoring this function.

The differentiator function is set by an external network between the DIF+, DIF- pins. The transfer function is:

$$AV = \frac{-2000Cs}{LCs^2 + (R+92)Cs + 1}$$

Where: C = external capacitor (20 pF to 150 pF)

L = external inductor

R = external resistor

 $s = jw = j2\pi f$ 

During normal operation the differentiator circuit clocks the D flip-flop on every positive and negative peak of the signal input to CIN+, CIN-. The D input to the flip-flop only changes state when the signal applied to the DIN+, DIN- inputs exceeds the hysteresis comparator threshold opposite in polarity to the previous peak that exceeded the threshold.

The clocking path, then, determines signal timing and the data path determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold.

The delays from CIN+, CIN- inputs to the flip-flop clock input and from the DIN+, DIN- inputs to the flip-flop D input are well matched.

## WRITE (DISABLED) MODE

In the write or disabled mode (R/WB input low) the digital circuitry is disabled and the AGC amplifier input impedance is reduced. In addition the AGC amplifier, gain is set to maximum so that the loop is in its fast attack mode when changing back to Read Mode. The lowered input impedance facilitates more rapid settling of the write to read transient by reducing the time constant of the network between the SSI 32P541 and read/write preamplifier, such as the SSI 32R510.

Internal SSI 32P541 timing is such that this settling is accomplished before the AGC loop is activated when going to read mode. Coupling capacitors should be chosen with as low a value as possible, consistent with bandwidth requirements, to allow more rapid settling.

## LAYOUT CONSIDERATIONS

The SSI 32P541 is a high gain wide bandwidth device

that requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended along with supply bypassing and separation of the SSI 32P541 and associated circuitry grounds from other circuits on the disk drive PCB.

| RW/B | HOLDB | MODE                                                                                                              |
|------|-------|-------------------------------------------------------------------------------------------------------------------|
| 1    | 1     | READ - Read amp on, AGC ac-<br>tive, Digital section active                                                       |
| 1    | 0     | HOLD - Read amp on, AGC gain held constant Digital sec-<br>tion active                                            |
| 0    | x     | WRITE - AGC gain switched to<br>maximum, Digital section inac-<br>tive, common mode input resis-<br>tance reduced |

| NAME       | TYPE | DESCRIPTION                                                            |
|------------|------|------------------------------------------------------------------------|
| VCC        |      | 5 volt power supply                                                    |
| VDD        |      | 12 volt power supply                                                   |
| AGND, DGND |      | Analog and Digital ground pins                                         |
| R/WB       | I    | TTL compatible read/write control pin                                  |
| IN+, IN-   | I    | Analog signal input pins                                               |
| OUT+, OUT- | 0    | AGC Amplifier output pins                                              |
| BYP        |      | The AGC timing capacitor is tied between this pin and AGND             |
| HOLDB      |      | TTL compatible pin that holds the AGC gain when pulled low             |
| AGC        | I    | Reference input voltage level for the AGC circuit                      |
| DIN+, DIN- | 1    | Analog input to the hysteresis comparator                              |
| HYS        | I    | Hysteresis level setting input to the hysteresis comparator            |
| LEVEL      | 0    | Provides rectified signal level for input to the hysteresis comparator |
| DOUT       | 0    | Buffered test point for monitoring the flip-flop D input               |
| CIN+, CIN- | I    | Analog input to the differentiator                                     |
| DIF+, DIF- |      | Pins for external differentiating network                              |
| COUT       | 0    | Buffered test point for monitoring the clock input to the flip-flop    |
| OS         |      | Connection for read output pulse width setting capacitor               |
| RD         | 0    | TTL compatible read output                                             |

# PIN DESCRIPTION

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $4.5 \le VCC \le 5.5V$ ,  $10.8V \le VDD \le 13.2V$ ,  $25 \text{ °C} \le Tj \le 135 \text{ °C}$ .

### ABSOLUTE MAXIMUM RATINGS

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER               | RATING                     | UNIT |
|-------------------------|----------------------------|------|
| 5V Supply Voltage, VCC  | 6                          | V    |
| 12V Supply Voltage, VDD | 14                         | V    |
| Storage Temperature     | -65 to 150                 | °C   |
| Lead Temperature        | 260                        | °C   |
| R/WB, IN+, IN-, HOLD    | -0.3 to VCC + 0.3          | V    |
| RD                      | -0.3V to VCC + 0.3V or +12 | mA   |
| All others              | -0.3 to VDD + 0.3          | V    |

### POWER SUPPLY

| PARAMETER                | CONDITIONS                   | MIN | NOM | MAX | UNIT |
|--------------------------|------------------------------|-----|-----|-----|------|
| ICC - VCC Supply Current | Outputs unloaded             |     |     | 14  | mA   |
| IDD - VDD Supply Current | Outputs unloaded             |     |     | 70  | mA   |
| Pd - Power Dissipation   | Outputs unloaded, Tj = 135°C |     |     | 730 | mW   |

#### LOGIC SIGNALS

| PARAMETER                 | CONDITIONS    | MIN  | NOM | MAX  | UNIT |
|---------------------------|---------------|------|-----|------|------|
| VIL - Input Low Voltage   |               | -0.3 |     | 0.8  | V    |
| VIH - Input High Voltage  |               | 2.0  |     |      | v    |
| IIL - Input Low Current   | VIL = 0.4V    | 0.0  |     | -0.4 | mA   |
| IIH - Input High Current  | VIH = 2.4V    |      |     | 100  | μA   |
| VOL - Output Low Voltage  | IOL = 4.0 mA  |      |     | 0.4  | V    |
| VOH - Output High Voltage | IOH = -400 μA | 2.4  |     |      | V    |

#### MODE CONTROL

| PARAMETER                     | CONDITIONS                                                           | MIN | NOM | MAX | UNIT |
|-------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| Read to Write Transition Time |                                                                      |     |     | 1.0 | μs   |
| Write to Read Transition Time | AGC settling not included,<br>transition to high input<br>resistance | 1.2 |     | 3.0 | μs   |
| Read to Hold Transition Time  |                                                                      |     |     | 1.0 | μs   |

### WRITE MODE

| PARAMETER                                | CONDITIONS     | MIN | NOM | MAX | UNIT |
|------------------------------------------|----------------|-----|-----|-----|------|
| Common Mode Input Impedance (both sides) | R/WB pin = low |     | 250 |     | Ω    |

#### READ MODE

Unless otherwise specified IN+ and IN- are AC coupled, OUT+, and OUT- are loaded differentially with >  $600\Omega$  and each side is loaded with < 10 pF to GND, a 2000 pF capacitor is connected between BYP and GND, OUT+ is AC coupled to DIN-, AGC pin voltage is 2.2 VDC.

#### AGC AMPLIFIER

| PARAMETER                                               | CONDITIONS                                                                                                | MIN  | NOM  | МАХ  | UNIT   |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|--------|
| Differential Input Resistance                           | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz                                                                      |      | 5K   |      | Ω      |
| Differential Input Capacitance                          | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz                                                                      |      |      | 10   | pF     |
| Common Mode Input Impedance                             | R/WB pin high                                                                                             |      | 1.8  |      | KΩ     |
| (both sides)                                            | R/WB pin low                                                                                              |      | 0.25 |      | KΩ     |
| Minimum Gain Range                                      | 1.0 Vpp ≤ V(OUT+ – OUT-)<br>≤ 2.5 Vpp                                                                     | 4.0  |      | 83   | V/V    |
| Input Noise Voltage                                     | Gain set to maximum                                                                                       |      |      | 30   | nV/√Hz |
| Bandwidth                                               | Gain set to maximum -3 dB point                                                                           | 30   |      |      | MHz    |
| Maximum Output Voltage Swing                            | Set by AGC pin voltage                                                                                    | 3.0  |      |      | Vpp    |
| OUT+ to OUT- Pin Current                                | No DC path to GND                                                                                         | ±3.2 |      |      | mA     |
| Output Resistance                                       |                                                                                                           | 13   |      | 32   | Ω      |
| Output Capacitance                                      |                                                                                                           |      |      | 15   | pF     |
| (DIN+ – DIN-) Input Voltage<br>Swing VS AGC Input Level | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp 0.5 Vpp<br>≤ V(DIN+ – DIN-) ≤ 1.5 Vpp                                  | 0.37 |      | 0.56 | Vpp/V  |
| (DIN+ – DIN-) Input Voltage<br>Swing Variation          | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp AGC Fixed,<br>over supply & temperature                                |      |      | 8    | %      |
| Gain Decay Time (Td)                                    | Vin = 300 mVpp-> 150 mVpp<br>at 2.5 MHz, Vout to 90% of<br>final value Figure 1a                          |      | 50   |      | μs     |
| Gain Attack time (Ta)                                   | From Write to Read transition<br>to Vout at 110% of final value<br>Vin = 400 mVpp @ 2.5 MHz.<br>Figure 1b |      | 4    |      | μs     |

### AGC AMPLIFIER (Continued)

| PARAMETER                               | CONDITIONS                                                       | MIN  | NOM  | MAX  | UNIT |
|-----------------------------------------|------------------------------------------------------------------|------|------|------|------|
| Fast AGC Capacitor Charge<br>Current    | V(DIN+ - DIN-) = 1.6V<br>V(AGC) = 2.2V                           | 1.3  |      | 2.0  | mA   |
| Slow AGC Capacitor Charge<br>Current    | V(DIN+ – DIN-) = 1.6V Vary<br>V(AGC) until slow discharge        | 0.14 |      | 0.22 | mA   |
| Fast to Slow Attack Switchover<br>Point | V(DIN+-DIN-)<br>V(DIN+-DIN-) Final                               |      | 1.25 |      |      |
| AGC Capacitor Discharge Current         | V(DIN+ - DIN-) = 0.0V                                            |      |      |      |      |
|                                         | Read Mode                                                        |      | 4.5  |      | μA   |
|                                         | Hold Mode                                                        | -0.2 |      | +0.2 | μΑ   |
| CMRR (Input Referred)                   | V(IN+) = V(IN-) = 100 mVpp<br>@ 5 MHz,gain at max.               | 40   |      |      | dB   |
| PSRR (Input Referred)                   | $\Delta$ VCC or $\Delta$ VDD = 100 mVpp<br>@ 5 MHz, gain at max. | 30   |      |      | dB   |

#### HYSTERESIS COMPARATOR

| PARAMETER                                                      | CONDITIONS                                                                 | MIN      | NOM | MAX      | UNIT  |
|----------------------------------------------------------------|----------------------------------------------------------------------------|----------|-----|----------|-------|
| Input Signal Range                                             |                                                                            |          |     | 1.5      | Vpp   |
| Differential Input Resistance                                  | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                     | 5        |     | 11       | KΩ    |
| Differential Input Capacitance                                 | V(DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                                     |          |     | 6.0      | pF    |
| Common Mode Input Impedance                                    | (both sides)                                                               |          | 2.0 |          | KΩ    |
| Comparator Offset Voltage                                      | HYS pin at GND, ≤ 1.5 KΩ across DIN+, DIN-                                 |          |     | . 10     | mV    |
| Peak Hysteresis Voltage vs HYS<br>pin voltage (input referred) | At DIN+, DIN- pins<br>1V < V (HYS) < 3V                                    | 0.16     |     | 0.25     | V/V   |
| HYS Pin Input Current                                          | 1V < V (HYS) < 3V                                                          | 0.0      |     | -20      | μA    |
| Level Pin Output<br>Voltage vs V(DIN+ – DIN-)                  | 0.6 <   V (DIN+ – DIN-)  <br><1.3 Vpp, 10 K $\Omega$ from LEVEL pin to GND | 1.5      |     | 2.5      | V/Vpp |
| LEVEL Pin Max Output Current                                   |                                                                            | 3.0      |     |          | mA    |
| LEVEL Pin Output Resistance                                    | I(LEVEL) = 0.5 mA                                                          |          | 180 |          | Ω     |
| DOUT Pin Output Low Voltage                                    | $0.0 \le IOL \le 0.5 \text{ mA}$                                           | VDD -4.0 |     | VDD -2.8 | V     |
| DOUT Pin Output High Voltage                                   | 0.0 ≤ IOH ≤ 0.5 mA                                                         | VDD -2.5 |     | VDD -1.8 | V     |

#### ACTIVE DIFFERENTIATOR

| PARAMETER                                         | CONDITIONS                                                                                | MIN  | NOM      | MAX  | UNIT |
|---------------------------------------------------|-------------------------------------------------------------------------------------------|------|----------|------|------|
| Input Signal Range                                |                                                                                           |      |          | 1.5  | Vpp  |
| Differential Input Resistance                     | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    | 5.8  |          | 11.0 | ΚΩ   |
| Differential Input Capacitance                    | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    |      |          | 6.0  | pF   |
| Common mode Input Impedance                       | (both sides)                                                                              |      | 2.0      |      | KΩ   |
| Voltage Gain From CIN± to DIF±                    | R(DIF+ to DIF-) = 2 K $\Omega$                                                            | 1.7  |          | 2.2  | V/V  |
| DIF+ to DIF- Pin Current                          | Differentiator Impedance<br>must be set so as not to clip<br>signal at this current level | ±1.3 |          |      | mA   |
| Comparator Offset Voltage                         | DIF+, DIF- are AC Coupled                                                                 |      |          | 10.0 | mV   |
| COUT Pin Output Low Voltage                       | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | VDD -3.0 |      | V    |
| COUT Pin Output Pulse voltage<br>V(high) - V(low) | $0.0 \le 10H \le 0.5 \text{ mA}$                                                          |      | +0.4     |      | v    |
| COUT Pin Output Pulse Width                       | $0.0 \le 10H \le 0.5 \text{ mA}$                                                          |      | 30       |      | ns   |

### OUTPUT DATA CHARACTERISTICS (See Figure 2)

Unless otherwise specified V(CIN+ – CIN-) = V(DIN+ – DIN-) = 1.0 Vpp AC coupled since wave at 2.5 MHz differentiating network between DIF+ and DIF- is  $100\Omega$  in series with 65 pF, V (Hys) = 1.8 DC, a 60 pF capacitor is connected between OS and VCC, RD- is loaded with a 4 K $\Omega$  resistor to VCC and a 10 pF capacitor to GND.

| PARAMETER                            | CONDITIONS                                                                                 | MIN | NOM | MAX | UNIT |
|--------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| D-Flip-Flop Set Up Time (Td1)        | Min delay from V(DIN+ DIN-)<br>exceeding threshold to<br>V(DIF+ – DIF-) reaching<br>a peak | 0   |     |     | ns   |
| Propagation Delay (Td3)              |                                                                                            |     |     | 110 | ns   |
| Output Data Pulse Width<br>Variation | Td5 = 670 Cos,<br>50 pF ≤ Cos ≤ 200 pF                                                     |     |     | ±15 | %    |
| Logic Skew Td3 - Td4                 |                                                                                            |     |     | 3   | ns   |
| Output Rise Time                     | VOH = 2.4V                                                                                 |     |     | 14  | ns   |
| Output Fall Time                     | VOL = 0.4V                                                                                 |     |     | 18  | ns   |



FIGURE 1(a), (b): AGC Timing Diagrams







NOTE: Circuit traces for the 12V bypass capacitor and the AGC Hold Capacitor should be as short as possible with both capacitors returned to the Analog Ground Pin. NOTE: Component values, where given, are for a 5Mbits/s system.

FIGURE 3: Typical Read/Write Electronics Set Up



# **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDERING NUMBER | PACKAGE MARK  |
|--------------------------------|-----------------|---------------|
| SSI 32P541 Read Data Processor |                 |               |
| 24-Lead PDIP                   | SSI 32P541-P    | SSI 32P541-P  |
| 28-Lead PLCC                   | SSI 32P541-CH   | SSI 32P541-CH |
| 24-Lead SOL                    | SSI 32P541-CL   | SSI 32P541-CL |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

August, 1988

### DESCRIPTION

The SSI 32P544 Read Data Processor and Servo Demodulator has a fully integrated bipolar circuit that detects and validates amplitude peaks in the output from a disk drive read amplifier, as well as detecting embedded servo information to provide position error signals used for read head positioning.

Time and amplitude qualification are used to provide a TTL compatible output that accurately duplicates the time position of input signal peaks. An AGC control loop, using a dual rate charge pump, provides a constant imput amplitude for the level qualifier. Level qualification can be implemented as a fixed threshold or a constant percentage that tracks signal amplitude that enhances qualification during AGC loop transients.

#### **FEATURES**

- Wide bandwidth AGC input amplifier
- Level qualification supports MFM and RLL encoded data retrieval
- Fast and slow AGC attack and decay regions for fast translent recovery
- Embedded servo channel provides servo burst capture and difference circuits
- Local servo AGC provided based on servo burst output amplitude sum
- Standard ±10%, 12V and 5V supplies
- Write to Read transient suppression



### **DESCRIPTION** (Continued)

The Servo Demodulator consists of two peak detector channels that capture rectified servo data peaks. Buffered individual channel outputs are provided along with a difference output. Servo channel gain can be controlled by an AGC signal based on maintaining the amplitude of the sum of both channels.

The circuit also provides a voltage fault flag that indicates a low voltage condition on either supply.

The SSI 32P544 requires standard +10% tolerance +5V and +12V supplies and is available in a 44-pin PLCC package.

# **CIRCUIT OPERATION**

#### **READ MODE**

In Read Mode the SSI 32P544 is used to process either data or servo signals. In the Data Read Mode the input signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks. In the Servo Read Mode the input signal is amplified and an error signal based on amplitude comparison is made available.

#### DATA READ MODE

An amplified head output signal is AC coupled to the IN+ and IN- pins of the AGC amplifier. Gain control is accomplished by full wave rectifying and amplifying the [(DIN+) - (DIN-)] voltage level and comparing it to a reference voltage level at the AGC1 pin.

Two attack modes are entered depending on the instantaneous level at DIN+/-. For DIN+/- levels above 125% of desired level a fast attack mode is invoked that supplies 1.7 mA charging current to the network on the BYP1 pin. Between 125% and 100% of the desired level the circuit enters a slow attack mode and supplies 0.18 mA of charging current. This allows the AGC to rapidly recover during a write to read transition but reduces distortion once the AGC amplifier is in range.

Two decay modes are available that apply a discharge current to the BYP1 pin network when DIN+/- falls below the desired level. An internal decay current sink will supply 4.5  $\mu$ A of discharge current. Also, if

|(DIN+)–(DIN-) | is above 200 mVo-p a decay current, controlled by a resistor from BYP1 to DECAY, is switched in to decrease decay time. The amount of charge pulled from the AGC timing capacitor on each data pulse is:

 $QDECAY = K_1(Ton + Ts)/RDECAY$ 

Where:

K1 = Constant defined in spec (4.0V, typ)

Ton = Time in seconds that the data pulse at DIN+/- is greater than 200 mVo-p

Ts = Switching time in seconds (4 ns, typ)

The AGC1 pin is internally biased so that the target differential voltage input at DIN+/- is 1.0 Vp-p at nominal conditions. The AGC1 voltage can be modified by tying a resistor between AGC1 and ground or VCC. A resistor to ground decreases the voltage level while a resistor to VCC increases it. The resultant AGC1 voltage level is:



Where:

V = Voltage at AGC1 with pin open (2.2V, nom.)

Rint = AGC1 pin input impedance (6.7 K $\Omega$ , typ.)

Rx = External resistor.

The new DIN+/- input target level is nominally 0.48  $Vp-p/V_{AGC1}$ 

The AGC amplifier can swing 3.0 Vp-p at OUT+/- which allows for up to 6 dB loss in any external filter between OUT+/- and DIN+/-.

Gain of the AGC amplifier is nominally:

 $Av1/Av2 = e^{[6.9(V2 - V1)]}$ 

Where:

Av1, Av2 are initial and final amplifier gains.

V1, V2 are initial and final voltages on the BYP1 pin.

The minimum output current from the AGC amplifier is  $\pm 3.2$  mA. In cases where more current is required to drive a low impedance load the current can be increased by connecting load resistors Ri from OUT+/- to GND, as shown below.



One filter for both amplitude (DIN+/- input) and time (CIN+/- input) channels, or a separate filter for each may be used. If two filters are used, attention must be paid to time delays so that each channel is timed properly. A multi-pole Bessel filter is typically used for its linear phase or constant group delay characteristics.

In the amplitude channel the signal is sent to a hysteresis comparator. The hysteresis threshold level is set so that it will be tripped only by valid signal pulses and not by baseband noise. It can be fixed level or a fraction of the DIN+/- voltage level.

The latter approach is accomplished by using an external filter/network between the LEVEL and HYS pins. This allows setting the AGC slow attack and decay times slow enough to minimize time channel distortion and setting a shorter time constant for the hysteresis level. The LEVEL pin output is a rectified and amplified version of DIN+/-, 1.0 Vp-p at DIN+/- results in 2.0 Vo-p nominally, at the LEVEL pin. A voltage divider is used from LEVEL to ground to set the Hysteresis threshold at a percentage of the peak DIN+/- voltage. For example, if DIN+/- is 1.0 Vp-p, then using an equal valued resistor divider will result in 1.0 Vo-p at the HYS pin. This will result in a nominal ±0.210V threshold or a 42% threshold of a ±0.500V DIN+/- input. The capacitor is chosen to set an appropriate time constant. This "feed forward" technique speeds up transient recovery by allowing qualification of the input pulses while the AGC is still settling. This helps in the two critical areas of write to read and head change recovery. Some care in the selection of the hysteresis level time constant must be exercised so as to not miss pattern (resolution) induced lower amplitude signals. The output of the hysteresis comparator is the "D" input of a D type flip-flop. The DOUT pin provides a buffered TTL compatible comparator output signal for testing purposes or for use in the servo circuit if required.

In the time channel the signal is differentiated to transform signal peaks to zero crossings which are detected and used to trigger a bi-directional one-shot. The oneshot output pulses are used as the clock input of the D flip-flop. The COUT pin provides the one-shot output for test purposes.

The differentiator function is accomplished by an external network between the DIF+ and DIF- pins. The transfer function from CIN+/- to the comparator input (not DIF+/-) is:

$$Av = \frac{-1000(Abuf)(Cs)}{2LCs^2 + C(R + 92)s + 1}$$

Where: C, L, R are external passive components 20 pF < C < 150 pF Abuf = Gain From CIN+/- to DIF+/ $s = J\omega = J2\pi f$ 

During normal operation, the time channel clocks the D flip-flop on every positive and negative peak of the CIN+/- input. The D input to the flip-flop only changes state when the DIN+/- input exceeds the hysteresis comparator threshold opposite in polarity to the previous threshold exceeding peak.

The time channel, then, determines signal peak timing and the amplitude channel determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold. The delays in each of these channels to the D flip-flop inputs are well matched.

The D flip-flop output triggers a one-shot that sets the  $\overline{\text{RD}}$  output pulse width. Width is controlled by an external capacitor from the OS pin to VCC.

### SERVO READ MODE

A position error signal (PES) is generated based on the relative amplitude of two servo signals, A and B. Several methods are made available for maintaining channel gain during servo signal processing.

#### SERVO READ MODE (Continued)

Rectified servo signal peaks are captured on hold capacitors at the HOLDA/B pins. This is accomplished by pulling LATCHA or LATCHB low for a sample period. Addiitonally, a hold capacitor discharge current of up to 3.5 mA can be turned on by pulling RSTA or RSTB low. The discharge current is determined by a resistor tied between CS and ground. Its magnitude is:

lcs = 2.6/(Rcs + 750) A, typ.

Where: Rcs = resistor from CS to ground

Outputs BURSTA/B & PES are referenced to an external reference applied to the VREF pin.

As noted, several methods are used to determine channel gain in Servo Read Mode. These methods make use of the data read mode AGC loop, the servo AGC loop and external or fixed AGC loop gain. Two methods are used that control the channel gain based on maintaining the sum of A & B channel amplitudes.

In one case (see Figure 1) the BYP2 pin is connected to the GAIN pin and the servo channel gain is determined by the read channel gain as controlled by the sum of the A and B amplitudes. In this case a current is sourced/sinked to/from the capacitor on the GAIN/ BYP2 pin whenever the HOLD2 pin is pulled high. The current magnitude and direction is determined by:

 $Ic = K_4[(K_5 \cdot V_{AGC2}) - Va(DIN)p-p - Vb(DIN)p-p]$ 

Where:

VAGC2 = AGC2 pin voltage

K4 = 270 μA/Vp-p

 $K_5 = 0.41 \text{ V/V}$ 

Va/b(DIN)p-p = peak to peak A or B servo pattern Signal voltages at DIN+/-

The other case (see Figure 2) controls the channel by fixing the Read Data channel gain by taking HOLD1 low and closing the loop about the Servo Channel AGC (LOCOFF is held low for this mode).

HOLD2 is used to update the control voltage on the AGC capacitor at the BYP2 pin. This loop has a time constant defined by:

Time Constant = K6 • CBYP2

Where:  $K_6 = 1.8$  to 7.5 K $\Omega$ 

CBYP2 = BYP2 pin capacitor value in farads

Another method (see Figure 5) uses either a fixed voltage at the GAIN pin to determine channel gain or a gain based on preamble data amplitude. In this case no AGC methods are used that are based on servo signal amplitudes. Gain, as determined by an external voltage has been covered above. In the preamble method HOLD1 is taken low during a preamble and the channel gain, determined by that necessary to maintain DIN+/ - as programmed by the AGC1 voltage, is held during servo data processing.

#### WRITE MODE

In Write Mode the SSI 32P544 is disabled and preset for the following Read Mode. The digital circuitry is disabled, the input AGC amplifier gain is set to maximum and the AGC amplifier input impedance is reduced.

Resetting the AGC amplifier gain and input impedance shortens system Write to Read recovery times. With the AGC gain at maximum when returning to Read mode the AGC loop is in fast attack mode.

The lowered input impedance improves settling time by reducing the time constant of the network between the SSI 32P544 and a read preamplifier such as the SSI 32R510A. Write to read timing is controlled to maintain the reduced impedance for 1.2 to 3.0  $\mu$ s before the AGC circuitry is activated. Coupling capacitors should be chosen with as low a value as possible consistent with adequate bandwidth to allow more rapid settling.

#### POWER DOWN MODE

A power down mode is provided to reduce power usage during the idle periods. Taking ENABLE pin low selects this mode. Recovery from this state can be slow due to the necessity of charging external capacitors.

#### LOW VOLTAGE FAULT DETECTION

A low voltage detection circuit monitors both supplies and pulls an open collector TTL output low whenever either supply drops below their trip point.

#### MODE CONTROL

The SSI 32P544 circuit mode is controlled by the ENABLE, R/W, AGCMODE, HOLD1, HOLD2, and LOCOFF pins as shown in Table 1.

#### Data Read Mode

AGC active and controlled by data, Digital section active

#### Data Read Mode, Hold

AGC gain held constant, Digital section active. Gain will drift higher at rate determined by CBYP1 and Hold mode discharge current.

#### Servo Read Mode I (See Figures 1 & 3)

The BYP2 and GAIN pins are tied together. Read amplifier AGC control voltage developed from sum of Servo signal levels. HOLD2 is toggled to update the control voltage after each Servo frame.

#### Servo Read Mode II (See Figures 2 & 4)

Read amplifier AGC gain held fixed (HOLD1 low). Servo AGC loop activated with HOLD2 toggled to update or hold gain based on a constant servo signal sum.

#### Servo Mode III (See Figure 5)

Read channel gain determined by voltage on GAIN pin.

#### Write

Read amplifier input impedance reduced. BYP1 pin voltage pulled low to select maximum amplifier gain. Digital section deactivated.

#### **Power Down**

Circuit switched to a low current disabled mode.

Note: When AGCMODE is switched to a low state the voltage at the BYP1 pin will be held subject to Hold mode discharge current induced drift. So, when returning to Data Read Mode, the channel gain will be the same as it was prior to AGCMODE switching or slightly higher.

| ENABLE | R/₩ | AGC<br>MODE | HOLD1 | HOLD2 | LOCOFF | READ PATH MODES     |
|--------|-----|-------------|-------|-------|--------|---------------------|
| 1      | 1   | 1           | 1     | -     | -      | Data Read Mode      |
| 1      | 1   | 1           | 0     | -     | -      | Data Read Mode Hold |
| 1      | 1   | 0           | -     | 1     | 1      | Servo Read Mode I   |
| 1      | 1   | 0           | -     | 0     | 1      |                     |
| 1      | 1   | 1           | 0     | 0     | 0      | Servo Read Mode II  |
| 1      | 1   | 1           | 0     | 1     | 0      |                     |
| 1      | 1   | 0           | -     | -     | -      | Servo Mode III      |
| 1      | 0   | -           | -     | -     | -      | Write               |
| 0      | -   | -           | -     | -     | -      | Power Down          |

#### TABLE 1: SSI 32P544 Circuit Mode Control



FIGURE 1: Servo Read Mode I



FIGURE 2: Servo Read Mode II



FIGURE 3: Servo Read Mode I Timing Diagram



FIGURE 4: Servo Read Mode II Timing Diagram



FIGURE 5: Servo Read Mode III

# **PIN DESCRIPTIONS**

### POWER SUPPLY AND CONTROL

| NAME       | DESCRIPTION                                                                    |
|------------|--------------------------------------------------------------------------------|
| VCC        | 5 volt power supply.                                                           |
| VDD        | 12 volt power supply.                                                          |
| AGND, DGND | Analog and digital ground pins.                                                |
| R/₩*       | TTL compatible read/write control pin                                          |
| ENABLE*    | TTL compatible power up control pin. A low input selects a low power state.    |
| VFLT       | Open collector output that goes low when a low power supply fault is detected. |

### AGC GAIN STAGE

| IN+, IN-  | Analog signal input pins.                                                                     |
|-----------|-----------------------------------------------------------------------------------------------|
| OUT+, OUT | Read path AGC amplifier output pins.                                                          |
| AGC1      | Reference input voltage level for the read path AGC loop.                                     |
| AGCMODE*  | TTL compatible pin that selects the AGC loop control input. A high selects BYP1, a low GAIN.  |
| BYP1      | An AGC timing capacitor or network is tied between this pin and AGND.                         |
| GAIN      | A voltage at this pin may be used to control AGC gain.                                        |
| DECAY     | A resistor to control the AGC loop decay time constant may be tied between this pin and BYP1. |
| HOLD1*    | TTL compatible control pin that holds the read path AGC loop gain constant when low.          |

# PIN DESCRIPTIONS (Continued)

# DIGITAL PROCESSING STAGE

| NAME       | DESCRIPTION                                                                                  |
|------------|----------------------------------------------------------------------------------------------|
| DIN+, DIN- | Analog input to the hysteresis comparator.                                                   |
| CIN+, CIN  | Analog input to the differentiator.                                                          |
| DIF+, DIF- | Pins for external differentiating network.                                                   |
| LEVEL      | Output from full wave rectifier that may be used for input to the hysteresis-comparator.     |
| HYS        | Threshold setting input to the hysteresis-comparator.                                        |
| DOUT       | Buffered TTL output for monitoring the flip-flop D input. Provided for testing or servo use. |
| COUT       | Test point for monitoring the flip-flop clock input.                                         |
| OS         | Connection for output pulse width setting capacitor.                                         |
| RD         | TTL compatible read output.                                                                  |

#### SERVO BURST CAPTURE STAGE

| LATCHA,<br>LATCHB | TTL compatible inputs that switch channels A or B into peak acquisition mode when low.          |
|-------------------|-------------------------------------------------------------------------------------------------|
| HOLDA,<br>HOLDB   | Peak holding capacitors are tied from each of these pins to AGND.                               |
| RSTA,<br>RSTB     | TTL compatible inputs that enable discharge of Channel A or B hold capacitors when low.         |
| CS                | Hold capacitor discharge current magnitude is controlled by a resistor from this pin to ground. |
| VREF              | Reference voltage input for servo outputs.                                                      |
| AGC2              | Reference input voltage level for the servo AGC loop.                                           |
| BYP2              | An AGC timing capacitor or network is tied between this pin and AGND.                           |
| HOLD2             | TTL compatible control pin that holds the servo AGC loop gain constant when low.                |
| BURSTA,<br>BURSTB | Buffered hold capacitor voltage outputs.                                                        |
| PES               | Position error signal A minus B output.                                                         |
| LOCOFF*           | TTL compatible input to select path for PES signal.                                             |

\* These inputs have internal pull-ups, so an open connection is the same as a high input.

# **ELECTRICAL SPECIFICATION**

### ABSOLUTE MAXIMUM RATINGS

Operation outside these rating limits may cause permanent damage to this device.

| PARAMETER                                                                                                 | RATING                         | UNIT |
|-----------------------------------------------------------------------------------------------------------|--------------------------------|------|
| 5V Supply Voltage, VCC                                                                                    | 6.0                            | V    |
| 12V Supply Voltage, VDD                                                                                   | 14.0                           | V    |
| Pin Voltage<br>GAIN, BYP1/2, AGC1/2 LEVEL, HYS, HOLDA/B, VREF<br>BURSTA/B, PES, COUT, DIF+/-, OUT+/-      | -0.3 to VDD + 0.3              | v    |
| Pin Voltage<br>IN +/-, AGCMODE, HOLD1/2, ENABLE, R/W, LATCHA/B,<br>RSTA/B, CS, LOCOFF, OS, CIN+/-, DIN+/- | -0.3 to VCC + 0.3              | V    |
| Pin Voltage<br>RD, DOUT, DECAY, VFLTB                                                                     | -0.3 to VCC + 0.3<br>or +12 mA | V    |
| Storage Temperature                                                                                       | 65 to 150                      | °C   |
| Lead Temperature (Soldering 10 sec.)                                                                      | 260                            | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

Currents flowing into the chip are positive.

| PARAMETER               | CONDITIONS | MIN  | NOM  | МАХ  | UNIT |
|-------------------------|------------|------|------|------|------|
| VCC Supply Voltage      |            | 4.5  | 5.0  | 5.5  | v    |
| VDD Supply Voltage      |            | 10.8 | 12.0 | 13.2 | v    |
| Tj Junction Temperature |            | 25   |      | 145  | °C   |

# **ELECTRICAL CHARACTERISTICS**

### POWER SUPPLY

Recommended conditions apply unless otherwise specified

| PARA | METER              | CONDITIONS                                 | MIN | NOM | МАХ | UNITS |
|------|--------------------|--------------------------------------------|-----|-----|-----|-------|
| ICC  | VCC Supply Current | Outputs unloaded,<br>ENABLE = high or open |     |     | 16  | mA    |
| IDD  | VDD Supply Current | Outputs unloaded,<br>ENABLE = high or open |     |     | 90  | mA    |

#### POWER SUPPLY (Continued)

| PARA                 | METER                                          | CONDITIONS                        | MIN | NOM | МАХ | UNITS |
|----------------------|------------------------------------------------|-----------------------------------|-----|-----|-----|-------|
| Pd Power description | Tj = 145°C, ENABLE = high,<br>Outputs unloaded |                                   |     | 1.0 | w   |       |
|                      |                                                | ENABLE = low,<br>Outputs unloaded |     |     | 0.3 | w     |

### LOGIC SIGNALS

| VIL | Input Low Voltage   |              | -0.3 | 0.8     | v  |
|-----|---------------------|--------------|------|---------|----|
| VIH | Input High Voltage  |              | 2.0  | VCC+0.3 | v  |
| 11L | Input Low Current   | VIL = 0.4V   | 0.0  | -0.4    | mA |
| ШH  | Input Low Current   | VIH = 2.4V   |      | 100     | μA |
| VOL | Output Low Voltage  | IOL = 4.0 mA |      | 0.4     | v  |
| VOH | Output High Voltage | IOH = 400 μA | 2.4  |         | v  |
|     | Output rise time    | VOH = 2.4V*  |      | 9.0     | ns |
|     | Output full time    | VOL = 0.4V*  |      | 9.0     | ns |

\*Output load is a 4K resistor to 5V and a 10 pF capacitor to DGND

### MODE CONTROL

| Enable to/from Disable<br>Transition Time     | Setting time of external<br>capacitors not included<br>ENABLE pin high to/from low |     | 50  | μs |
|-----------------------------------------------|------------------------------------------------------------------------------------|-----|-----|----|
| Read to Write Transition Time                 | $R/\overline{W}$ pin high to low                                                   |     | 1.0 | μs |
| Write to Read<br>Transition Time              | R/W pin low to high<br>AGC setting not included                                    | 1.2 | 3.0 | μs |
| AGC On to/from AGC Off<br>Transition Time     | AGCMODE pin high to/from low                                                       |     | 2.0 | μs |
| HOLD1 On to/from<br>HOLD2 Off Transition Time | HOLD1 pin high to/from low                                                         |     | 1.0 | μs |
| HOLD2 On to HOLD2 Off<br>Transition Time      | HOLD2 pin high to/from low                                                         |     | 1.0 | μs |

#### WRITE MODE

| PARAMETER                      | CONDITION     | MIN | NOM | МАХ | UNIT |
|--------------------------------|---------------|-----|-----|-----|------|
| Common Mode Input<br>Impedance | R/₩ pin = low |     | 250 |     | Ω    |

### READ MODE

#### READ PATH AGC AMPLIFIER

Unless otherwise specified, recommended operating conditions apply. Input signals are AC coupled to IN+/-. OUT+/- are loaded differentially with >600 $\Omega$ , and each side is loaded with < 10 pF to AGND, and AC coupled to DIN+/-. A 2000 pF capacitor is connected between BYP1 and AGND. AGC1 pin is open. R/W is high.

| PARAMETER                       | CONDITION                                           | MIN  | NOM | МАХ  | UNIT   |
|---------------------------------|-----------------------------------------------------|------|-----|------|--------|
| Gain Range                      | 1.0 Vp-p ≤ (OUT+) - (OUT-)<br>≤ 3.0 Vp-p            | 4    |     | 83   | V/V    |
| Output Offset Voltage           | Over entire gain range                              | -400 |     | +400 | mV     |
| Maximum Output<br>Voltage Swing | Set by BYP1 pin                                     | 3.0  |     |      | Vp-р   |
| Differential Input Resistance   | (IN+) - (IN-) = 100 mVp-p<br>@ 2.5 MHz              |      | 5.0 |      | ΚΩ     |
| Differential Input Capacitance  | (IN+) - (IN-) = 100 mVp-p<br>@ 2.5 MHz              |      |     | 10   | pF     |
| Common Mode Input               | R/₩ = high                                          |      |     | 1.8  | KΩ     |
| Impedance                       | R/W = Low                                           |      |     | 250  | Ω      |
| Input Noise Voltage             | Gain set to maximum                                 |      |     | 15   | nV/√Hz |
| Bandwidth                       | -3 dB bandwidth at maximum gain                     | 30   |     |      | MHz    |
| OUT+ to OUT- Pin Current        | No DC path to AGND                                  | ±3.2 |     |      | mA     |
| Output Resistance               |                                                     | 26   |     | 64   | Ω      |
| Output Capacitance              |                                                     |      |     | TBD  | pF     |
| CMRR (Input Referred)           | (IN+) = (IN-)= 100 mVp-p<br>@ 5MHz, gain set to max | 40   |     |      | dB     |

## READ PATH AGC AMPLIFIER (Continued)

| PARAMETER                                        | CONDITION                                                                                                     | MIN   | NOM  | МАХ   | UNIT   |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|------|-------|--------|
| PSRR (Input Referred)                            | VDD or VCC = 100 mVp-p<br>@ 5 MHz, gain set to max                                                            | 30    |      |       | dB     |
| Externally controlled                            | K2, AGCMODE = Low                                                                                             | 1.33  |      | 1.87  |        |
| $AV = K_2 \cdot e^{(K_3 \cdot VGAIN)} V/V$       | K3, AGCMODE = Low                                                                                             | 1.98  |      | 2.1   |        |
| Gain pin parasitic<br>Input current              | AGCMODE & HOLD1 = low                                                                                         | 0.2   |      | +0.2  | μA     |
| (DIN+) - (DIN-) Input<br>Swing vs. AGC1 Input    | 30 mVp-p ≤ (IN+) - (IN-)<br>≤ 550mVp-p<br>0.5 Vp-p ≤ (DIN+) - (DIN-)<br>≤ 1.5 Vp-p, AGCMODE &<br>HOLD1 = high | 0.37  |      | 0.56  | Vp-p/V |
| (DIN+) - (DIN-) Input Voltage<br>Swing Variation | 30 mVp-p ≤ (IN+) - (IN-)<br>≤ 550mVp-p                                                                        |       |      | 8.0   | %      |
| AGC1 Voltage                                     | AGC1 open                                                                                                     |       | TBD  |       | v      |
| AGC1 Pin Input Impedance                         |                                                                                                               | 5.0   |      | 8.3   | KΩ     |
| Fast Decay Threshold<br>(DIN+) - (DIN-)          | AGCMODE = high                                                                                                |       | ±0.2 |       | v      |
| Slow AGC Capacitor Discharge<br>Current          | (DIN+) - (DIN-) = 0V                                                                                          |       | 4.5  |       | μA     |
| AGC Capacitor Leakage<br>Current                 | AGCMODE = high,<br>HOLD1 = low                                                                                | -0.2  |      | +0.2  | mA     |
| Slow AGC Capacitor Charge<br>Current             | (DIN+) - (DIN-) = 0.8 VDC,<br>vary AGC1 until slow charge<br>begins                                           | -0.14 |      | -0.22 | mA     |
| Fast AGC Capacitor Charge<br>Current             | (DIN+) - (DIN-) = 0.8 VDC,<br>VAGC1 = 3.0V                                                                    | -1.3  |      | -2.0  | mA     |
| Fast to Slow Attack<br>Switchover Point          | [(DIN+)-(DIN-)] -<br>[(DIN+)-(DIN-)]final                                                                     |       | 0.25 |       | v      |

#### READ PATH AGC AMPLIFIER (Continued)

| PARAMETER                                | CONDITION                                                                                                       | MIN | NOM | МАХ | UNIT |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Gain Decay Time (Td)<br>(See Figure 6a)  | (IN+) - (IN-) = 300 mVp-p to<br>150mVp-p @ 2.5 MHz<br>DECAY pin open,<br>(OUT+) - (OUT-) to 90% final<br>value. |     | 50  |     | μs   |
| Gain Attack Time (Ta)<br>(See Figure 6b) | R/W = low to high<br>(IN+) - (IN-) = 400 mVp-p<br>@ 2.5 MHz, (OUT+) - (OUT-)<br>to 110% final value             |     | 4   |     | μs   |

### HYSTERESIS COMPARATOR

Unless otherwise specified, recommended operating conditions apply. Input (DIN+) - (DIN-) is an AC coupled, 1.0 Vp-p, 2.5 MHz sine wave. 1.8 VDC is applied to the HYS pin. ENABLE and R/W pins are high.

| PARAMETER                                           | CONDITIONS                                                              | MIN  | NOM | ΜΑΧ  | UNIT   |
|-----------------------------------------------------|-------------------------------------------------------------------------|------|-----|------|--------|
| Input Signal Range                                  |                                                                         |      |     | 1.5  | Vp-р   |
| Differential Input Resistance                       | (DIN+) - (DIN-) = 100 mVp-p<br>@ 2.5MHz                                 | 10   |     | 16.5 | ΚΩ     |
| Differential Input Capacitance                      | (DIN+) - (DIN-) = 100 mVp-p<br>@ 2.5MHz                                 |      |     | 4.0  | pF     |
| Common Mode Input<br>Impedance (Both Sides)         |                                                                         | 3.0  |     | 5.0  | ΚΩ     |
| Level Pin Output Voltage<br>vs. (DIN+) - (DIN-)     | 0.6 Vp-p < (DIN+) - (DIN-)<br>< 1.5 Vp-p, 10K between<br>LEVEL and AGND | 1.5  |     | 2.5  | V/Vp-p |
| Level Pin Output Impedance                          | Ilevel = 0.5 mA                                                         |      | 180 |      |        |
| Level pin Maximum<br>Output Current                 |                                                                         | 3.0  |     |      | mA     |
| Hysteresis Voltage at DIN+/-<br>vs. HYS Pin Voltage | 1 V < HYS < 3V                                                          | 0.16 |     | 0.25 | V/V    |
| HYS Pin Current                                     | 1 V < HYS < 3V                                                          | 0.0  |     | -20  | μA     |
| Comparator Offset Voltage                           | HYS pin at AGND<br>≤ 1.5 KΩ across DIN +/-                              |      |     | 10.0 | mV     |

# ACTIVE DIFFERENTIATOR

Unless otherwise specified, recommended operating conditions apply. Input (CIN+) - (CIN-) is an AC-coupled, 1.0 Vp-p, 2.5 MHz sine wave.  $100\Omega$  in series with 65 pF are tied from DIF+ to DIF-.

| PARAMETER                                      | CONDITIONS                                                                                        | MIN  | NOM     | МАХ  | UNIT |
|------------------------------------------------|---------------------------------------------------------------------------------------------------|------|---------|------|------|
| Input Signal Range                             |                                                                                                   |      |         | 1.5  | Vp-p |
| Differential Input Resistance                  | (CIN+) - (CIN-) = 100 mVp-p<br>@ 2.5 MHz                                                          | 10   |         | 16.5 | ΚΩ   |
| Differential Input Capacitance                 | (CIN+) - (CIN-) = 100 mVp-p<br>@ 2.5 MHz                                                          |      |         | 4.0  | pF   |
| Common Mode Input Impedance                    | Both sides                                                                                        | 3.0  |         | 5.0  | ΚΩ   |
| Voltage Gain From<br>CIN+/- to DIF+/-          | (DIF+ to DIF-) = 2 K $\Omega$                                                                     | 1.7  |         | 2.2  | V/V  |
| DIF+ to DIF- PIn Current                       | Differentiator impedance<br>must be set so as to not clip<br>the signal for this current<br>level | ±1.3 |         |      | mA   |
| Comparator Offset Voltage                      | DIF+, DIF- are AC-coupled                                                                         |      |         | 10.0 | mV   |
| COUT Pin Output Low Voltage                    | 0 ≤ IOL ≤ 0.5 mA                                                                                  |      | VDD-3.0 |      | v    |
| COUT pin Output Pulse<br>Voltage, Vhigh - VLow | $0 \le IOL \le 0.5 \text{ mA}$                                                                    |      | 0.4     |      | v    |
| COUT pin Output Pulse Width                    | 0 ≤ IOH ≤ 0.5 mA                                                                                  |      | 30      |      | ns   |



Figure 6: AGC Timing Diagram

### OUTPUT DATA CHARACTERISITICS (See Figure 7)

Unless otherwise specified, recommended operating conditions apply. Inputs (CIN+) - (CIN-) and (DIN+) - (DIN-) are in-place as a coupled, 1.0Vp-p, 2.5MHz sine wave. 100 $\Omega$  in series with 65 pF are tied from DIF+ to DIF-. 1.8V is applied to the HYS pin. A 60 pF capacitor is tied between OS and VCC. RD is loaded with a 4 K $\Omega$  resistor to VCC and a 10 pF capacitor to DGND. ENABLE and R/W pins are high.

| PARAMET | ER                           | CONDITIONS                                                                                                                        | MIN | NOM | МАХ | UNIT |
|---------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Td1     | D Flip-Flop Set Up<br>Time   | Minimum allowable time<br>delay from (DIN+) - (DIN-)<br>exceeding hysterisis<br>point to (DIF+) - (DIF-)<br>hitting a peak value. | 0   |     |     | ns   |
| Td3     | Propagation Delay            |                                                                                                                                   |     |     | 110 | ns   |
| Td5     | Output Pulse Width Variation | Td5 = 900(Cos) @ VRD = 1.4V<br>50 pF ≤ Cos ≤ 200 pF                                                                               |     |     | ±15 | %    |
| Td3-Td4 | Logic Skew                   |                                                                                                                                   |     |     | 1.5 | ns   |



### Figure 7: Read Mode Digital Section Timing Diagram

| •                                                              | •                                                                                              | -    |     |      |        |
|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|-----|------|--------|
| PARAMETER                                                      | CONDITIONS                                                                                     | MIN  | NOM | МАХ  | UNIT   |
| VREF Voltage Range                                             |                                                                                                | 3.9  |     | 6.0  | V      |
| AGC2 Pin Voltage                                               | AGC2 Pin Open                                                                                  |      | 3.4 |      | v      |
| AGC2 Pin Input Impedance                                       |                                                                                                | 5.0  |     | 8.3  | ΚΩ     |
| BURSTA/B pin Output<br>Voltage vs (DIN+) - (DIN-)              | LATCHA/B = Low<br><u>VBURSTAB - VREF</u><br>(DIN+) - (DIN-)                                    |      | 1.7 |      | V/Vp-p |
| BURSTA/B Output<br>Offset Voltage<br>V <sub>BURST</sub> - VREF | LATCHA/B = Low,<br>(DIN+) = (DIN-),<br>RCS = 38.3 KΩ                                           | -50  |     | +50  | m∨ .   |
| BURSTA - BURSTB Output<br>Offset Match                         | LATCHA/B = low<br>(DIN+) = (DIN-)                                                              | -10  |     | +10  | mV     |
| Maximum PES Pin Output<br>Voltage                              | Controlled by AGC2                                                                             |      |     | 5.0  | Vp-р   |
| PES Pin Output Offset Voltage                                  | VPES - VREF, (DIN+) = (DIN-)<br>LATCHA/B = Low                                                 | -10  |     | +10  | mV     |
| Output Resistance, BURSTA/B & PES pins                         |                                                                                                | _    |     | 20   | Ω      |
| HOLDA/B Discharge<br>Current Tolerance                         | $\overline{\text{RSTA}}/\overline{\text{B}} = \text{low},$<br>ICS = 2.6V/(RSC + 750 $\Omega$ ) |      | TBD |      | %      |
|                                                                | $\overline{\text{RSTA}/\text{B}}$ = high,<br>LATCHA/B = high                                   | -0.5 |     | +0.5 | μA     |
| Load Resistance<br>BURSTA/B, PES pins                          | Resistors to VREF                                                                              | 10.0 |     |      | ΚΩ     |
| Load Capacitance<br>BURSTA/B, PES pins                         |                                                                                                |      |     | 20   | pF     |
| LATCHA/B pin set up time                                       | (Tds1 in Figures 3 & 4)                                                                        | 150  |     |      | ns     |
| LATCHA/B pin Hold Time                                         | (Tds2 in Figures 3 & 4)                                                                        | 150  |     |      | ns     |
| Channel A/B Discharge<br>Current Turn On time                  | (Tds3 in Figures 3 & 4)                                                                        |      |     | 150  | ns     |

SERVO SECTION (Unless otherwise specified, recommended operating conditions apply.)

#### SERVO SECTION (Continued)

| PARAMETER                                                     | CONDITIONS                                                             | MIN  | NOM  | МАХ  | UNIT    |
|---------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|---------|
| Channel A/B discharge<br>Current Turn Off time                | (Tds4 in Figures 3 & 4)                                                |      |      | 150  | μs      |
| BYP2 Pin Parasitic Input Current                              | HOLD2 = Low                                                            | -9.0 |      | +9.0 | μA      |
| K₀ loop parameter                                             | Loop Time Constant =<br>K6 • CBYP2<br>LOCOFF = Low<br>(Local AGC Mode) | 1.8  |      | 7.5  | KΩ      |
| BYP2 Pin Charge/Discharge                                     | K₄, <del>HOLD2</del> = High                                            | 229  | 270  | 310  | µА/Vp-p |
| Current<br>Ic = K4[(Ks • Vagc2) –<br>Va(din)p-p - VB(din)p-p] | K <sub>5</sub> , $\overline{\text{HOLD2}}$ = High                      | 0.39 | 0.41 | 0.43 | V/V     |
| *PES Pin Output Voltage                                       | LOCOFF=Low                                                             | 0.6  |      | 6.0  | V/Vp-p  |
| vs. Va(din)p-p - Vв(din)p-p                                   | LOCOFF=High                                                            | 1.62 | 1.7  | 1.79 | V/Vp-p  |
| VPES p-p vs. VAGC2                                            | VPES p-p/VAGC2                                                         | 1.31 | 1.38 | 1.45 | Vp-p/V  |
|                                                               | VPES p-p/VAGC2<br>AGC2=Open                                            | 4.46 | 4.7  | 4.94 | Vp-р    |
| BURSTA/B Pin Output vs. VAGC2                                 | (VA + VB - 2VREF)/VAGC2                                                |      | 0.66 |      | V/V     |
|                                                               | Va + Vв - 2VREF,<br>AGC2=Open                                          |      | 2.3  |      | v       |

\*Av = (VPES - VREF)/(Va(DIN)p-p - VB(DIN)p-p)

#### SUPPLY VOLTAGE FAULT DETECTION

| PARAMETER                 | CONDITIONS                      | MIN | ТҮР | МАХ  | UNIT |
|---------------------------|---------------------------------|-----|-----|------|------|
| VDD Fault Threshold       |                                 | 9.1 |     | 10.3 | v    |
| VCC Fault Threshold       |                                 | 4.1 |     | 4.4  | v    |
| VOL Output Low<br>Voltage | 4.5 < VCC < 5.5V,<br>IOL=1.6 mA |     |     | 0.4  | v    |
|                           | 1.0 < VCC < 4.5,<br>IOL=0.5 mA  |     |     | 0.4  | v    |
| IOH Output High Current   |                                 |     |     | 25   | μA   |



### **ORDERING INFORMATION**

| PART DESCRIPTION         | ORDER NO.     | PKG. MARK |
|--------------------------|---------------|-----------|
| SSI 32P544 - 44-pin PLCC | SSI 32P544-CH | 32P544-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680, (714) 731-7110, TWX 910-595-2809
licon systems INNOVATORS IN INTEGRATION

August, 1988

#### DESCRIPTION

The SSI 32P546 is a bipolar integrated circuit that provides all data processing necessary for detection and qualification of MFM or RLL encoded read signals.

In read mode the SSI 32P546 provides amplification and qualification of head preamplifier outputs. Pulse qualification is accomplished using level qualification of differentiated input zero crossings. An AGC amplifier is used to compensate for variations in head preamp output levels, presenting a constant input level to the pulse qualification circuitry. Signal processing can be further enhanced with pulse slimming techniques supported by on-chip emitter followers and buffer amplifier. The AGC loop can be disabled so that a constant gain can be used for embedded servo decoding or other processing needs.

In write mode the circuitry is disabled and the AGC gain stage input impedance is switched to a lower level to allow fast setting of the input coupling capacitors during a write to read transition. The SSI 32P546 requires +5V and +12V power supplies and is available in a 32-pin DIP.

#### FEATURES

- Level qualification supports high resolution MFM and RLL encoded data retrieval
- Wide bandwidth AGC input amplifier
- Supports data rates up to 15 Mbits/sec
- Standard 12V  $\pm$ 10% and 5V  $\pm$ 10% supplies
- Write to read transient suppression
- Fast and slow AGC attack regions for fast transient recovery
- Buffers and Amplifier to implement Pulse Slimming



## 2

#### **CIRCUIT OPERATION**

#### READ MODE

In the read mode (R/W input high or open) the input read signal is amplified and qualified using an AGC amplifier and pulse level qualification of the detected signal peaks.

The amplified head signals are AC coupled to the IN+ and IN- pins of the AGC amplifier that is gain controlled by full wave rectifying and amplifying the (DIN+ - DIN-) voltage level and comparing it to a reference level at the AGC pin. A fast attack mode, which supplies a 1.7 mA charging current for the capacitor at the BYP pin, is entered whenever the instantaneous DIN  $\pm$  level is more than 125% of set level. Between 100% and 125% the slow attack mode is invoked, providing 0.18 mA of charging current. The two attack modes allow rapid AGC recovery from a write to read transition while reducing zero crossing distortion once the amplifier is in range.

The level at the AGC pin should be set such that the differential voltage level at the DIN+, DIN- pins is 1.00 Vpp at nominal conditions. The circuit can swing 2.5 Vpp at the BOUT+, BOUT- pins which allows for up to 6 dB loss in any external filter connected between the BOUT+, BOUT- outputs and the DIN+, DIN- inputs.

Gain of the AGC section is nominally

$$\frac{Av2}{Av1} = \exp\left(\frac{V2 - V1}{5.8 + Vt}\right)$$

Where: Av1 and Av2 are initial and final amplifier gains. V1, V2 are initial and final voltages on the BYP pin.

 $Vt = (K \times T)/q = 26 \text{ mV}$  at room temperature.

Manipulation of pulse characteristics can be accomplished using the emitter followers and buffer amplifier (gain = 4) that follow the AGC amplifier. As illustrated in the application section, pulse slimming requires an external delay line and attenuator.

One filter for both data (DIN+, DIN- input) and clock (CIN+, CIN- input) paths, or a separate filter for each path may be used. If two filters are used, care must be exercised to control time delays so that each path is timed properly. A multi-pole Bessell filter is typically used for its linear phase or constant group delay characteristics.

The filtered data path signal is fed into a hysteresis comparator that is set at a fraction of the input signal level by using an external filter/network between the LEVEL and HYS pins. Using this approach allows setting the AGC slow attack and decay times slow enough to minimize distortion of the clock path signal. This "feed-forward" technique, utilizing a fraction of the rectified data path input available at the LEVEL pin as the hysteresis threshold, is especially useful in the slow decay mode of the AGC loop. By using a short time constant for the hysteresis level, the qualification method can continue as the AGC amplifier gain is slowly ramped up. This level will also shorten the write to read transient recovery time without affecting data timing as the circuit will be properly decoding before the AGC gain has settled to its final value. The comparator output is the "D" input of a D type flip-flop. The DOUT pin provides a buffered test point for monitoring this function.

The filtered clock path signal is differentiated to transform signal peaks to zero-crossings which clock an edge-trigger circuit to provide output pulses at each zero-crossing. The pulses are used to clock the D type flip-flop. The COUT pin is a buffered test point for monitoring this function.

The differentiator function is set by an external network between the DIF+, DIF- pins. The transfer function is:

$$AV = \frac{-2000Cs}{LCs^2 + (R + 92)Cs + 1}$$

Where: C = external capacitor (20 pF to 150 pF)

L = external inductor

R = external resistor

$$s = jw = j2\pi f$$

During normal operation the differentiator circuit clocks the D flip-flop on every positive and negative peak of the signal input to CIN+, CIN-. The D input to the flip-flop only changes state when the signal applied to the DIN+, DIN- inputs exceeds the hysteresis comparator threshold opposite in polarity to the previous peak that exceeded the threshold. The clocking path, then, determines signal timing and the data path determines validity by blocking signal peaks that do not exceed the hysteresis comparator threshold.

The delays from CIN+, CIN- inputs to the flip-flop clock input and from the DIN+, DIN- inputs to the flip-flop D input are well matched.

#### WRITE (DISABLED) MODE

In the write or disabled mode (R/W input low) the digital circuitry is disabled and the AGC amplifier input impedance is reduced. In addition the AGC amplifier, gain is set to maximum so that the loop is in its fast attack mode when changing back to Read Mode. The lowered input impedance facilitates more rapid settling of the write to read transient by reducing the time constant of the network between the SSI 32P546 and read/write preamplifier, such as the SSI 32R510A.

Internal SSI 32P546 timing is such that this settling is accomplished before the AGC loop is activated when going to read mode. Coupling capacitors should be chosen with as low a value as possible, consistent with bandwidth requirements, to allow more rapid settling.

#### LAYOUT CONSIDERATIONS

The SSI 32P546 is a high gain wide bandwidth device that requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended along with supply bypassing and separation of the SSI 32P546 and associated circuitry grounds from other circuits on the disk drive PCB.

| R/W | HOLD | MODE                                                                                                              |
|-----|------|-------------------------------------------------------------------------------------------------------------------|
| 1   | 1    | READ - Read amp on, AGC ac-<br>tive, Digital section active                                                       |
| 1   | 0    | HOLD - Read amp on, AGC gain held constant Digital section active                                                 |
| 0   | x    | WRITE - AGC gain switched to<br>maximum, Digital section inac-<br>tive, common mode input resis-<br>tance reduced |

| NAME       | TYPE | DESCRIPTION                                                            |
|------------|------|------------------------------------------------------------------------|
| VCC        |      | 5 volt power supply                                                    |
| VDD        |      | 12 volt power supply                                                   |
| AGND, DGND |      | Analog and Digital ground pins                                         |
| R∕₩        | I    | TTL compatible read/write control pin                                  |
| IN+, IN-   | I    | Analog signal input pins                                               |
| OUT+, OUT- | 0    | AGC Amplifier output pins                                              |
| BYP        |      | The AGC timing capacitor is tied between this pin and AGND             |
| HOLD       | I    | TTL compatible pin that holds the AGC gain when pulled low             |
| AGC        | 1    | Reference input voltage level for the AGC circuit                      |
| DIN+, DIN- | I    | Analog input to the hysteresis comparator                              |
| HYS        | I    | Hysteresis level setting input to the hysteresis comparator            |
| LEVEL      | 0    | Provides rectified signal level for input to the hysteresis comparator |
| DOUT       | 0    | Buffered test point for monitoring the flip-flop D input               |

#### **PIN DESCRIPTION**

#### PIN DESCRIPTION (Continued)

| NAME         | TYPE | DESCRIPTION                                                         |
|--------------|------|---------------------------------------------------------------------|
| CIN+, CIN-   | I    | Analog input to the differentiator                                  |
| DIF+, DIF-   |      | Pins for external differentiating network                           |
| COUT         | 0    | Buffered test point for monitoring the clock input to the flip-flop |
| OS           |      | Connection for read output pulse width setting capacitor            |
| RD           | 0    | TTL compatible read output                                          |
| EF1          | l    | Emitter follower input                                              |
| EF2, 3, 4    | 0    | Emitter follower outputs                                            |
| BIN+, BIN-   | I    | Analog input to buffer amplifier                                    |
| BOUT+, BOUT- | 0    | Buffer amplifier output pins                                        |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified 4.5  $\leq$  VCC  $\leq$  5.5V, 10.8V  $\leq$  VDD  $\leq$  13.2V, 25 °C  $\leq$  Tj  $\leq$  135 °C.

#### ABSOLUTE MAXIMUM RATINGS

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER               | RATING                      | UNIT |
|-------------------------|-----------------------------|------|
| 5V Supply Voltage, VCC  | 6                           | V    |
| 12V Supply Voltage, VDD | 14                          | V    |
| Storage Temperature     | -65 to 150                  | °C   |
| Lead Temperature        | 260                         | °C   |
| R/W, IN+, IN-, HOLD     | -0.3 to VCC + 0.3           | V    |
| RD                      | -0.3 to VCC + 0.3 or +12 mA | V    |
| All others              | -0.3 to VDD + 0.3           | V    |

#### **POWER SUPPLY**

| PARAMETER                | CONDITIONS                   | MIN | NOM | МАХ  | UNIT |
|--------------------------|------------------------------|-----|-----|------|------|
| ICC - VCC Supply Current | Outputs unloaded             |     |     | 14   | mA   |
| IDD - VDD Supply Current | Outputs unloaded             |     |     | 90   | mA   |
| Pd - Power Dissipation   | Outputs unloaded, Tj = 135°C |     |     | 1000 | mW   |

#### LOGIC SIGNALS

| PARAMETER                 | CONDITIONS    | MIN  | NOM | МАХ  | UNIT |
|---------------------------|---------------|------|-----|------|------|
| VIL - Input Low Voltage   |               | -0.3 |     | 0.8  | V    |
| VIH - Input High Voltage  |               | 2.0  |     |      | V    |
| IIL - Input Low Current   | VIL = 0.4V    | 0.0  |     | -0.4 | mA   |
| IIH - Input High Current  | VIH = 2.4V    |      |     | 100  | μA   |
| VOL - Output Low Voltage  | IOL = 4.0 mA  |      |     | 0.4  | V    |
| VOH - Output High Voltage | IOH = -400 μA | 2.4  |     |      | v    |

#### MODE CONTROL

| PARAMETER                     | CONDITIONS                                                           | MIN | NOM | МАХ | UNIT |
|-------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| Read to Write Transition Time |                                                                      |     |     | 1.0 | μs   |
| Write to Read Transition Time | AGC settling not included,<br>transition to high input<br>resistance | 1.2 |     | 3.0 | μs   |
| Read to Hold Transition Time  |                                                                      |     |     | 1.0 | μs   |

#### WRITE MODE

| PARAMETER                                | CONDITIONS    | MIN | NOM | MAX | UNIT |
|------------------------------------------|---------------|-----|-----|-----|------|
| Common Mode Input Impedance (both sides) | R/₩ pin = low |     | 250 |     | Ω    |

#### READ MODE

Unless otherwise specified IN+ and IN- are AC coupled, OUT+, and OUT- are loaded with  $150\Omega$  to VDD, a 2000 pF capacitor is connected between BYP and GND, BOUT+ is AC coupled to DIN+, BOUT- is AC coupled to DIN-, AGC pin voltage is 2.2 VDC.

#### AGC AMPLIFIER

| PARAMETER                      | CONDITIONS                           | MIN | NOM  | МАХ | UNIT   |
|--------------------------------|--------------------------------------|-----|------|-----|--------|
| Differential Input Resistance  | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz |     | 5    |     | KΩ     |
| Differential Input Capacitance | V(IN+ – IN-) = 100 mVpp<br>@ 2.5 MHz |     |      | 10  | pF     |
| Common Mode Input Impedance    | R/₩ pin high                         |     | 1.8  |     | KΩ     |
| (both sides)                   | R/W pin low                          |     | 0.25 |     | KΩ     |
| Gain Range                     | VOUT+ = 0.75 Vpp                     | 1.0 |      | 31  | V/V    |
| Input Noise Voltage            | Gain set to maximum                  |     |      | 30  | nV/√Hz |
| Bandwidth                      | Gain set to maximum<br>-3 dB point   | 30  |      |     | MHz    |

#### AGC AMPLIFIER (Continued)

| PARAMETER                                               | CONDITIONS                                                                                                | MIN  | NOM  | MAX  | UNIT  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Maximum Output Voltage Swing                            | Set by BYP pin voltage Z (load) = $150\Omega$ to VDD                                                      | 0.75 |      |      | Vpp   |
| (DIN+ – DIN-) Input Voltage<br>Swing VS AGC Input Level | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp, 0.5 Vpp<br>≤ V(DIN+ – DIN-) ≤ 1.5 Vpp                                 | 0.37 |      | 0.56 | Vpp/V |
| (DIN+ – DIN-) Input Voltage<br>Swing Variation          | 30 mVpp V(IN+ – IN-)<br>≤ 550 mVpp AGC Fixed,<br>over supply & temperature                                |      |      | 8    | %     |
| Gain Decay Time (Td)                                    | Vin = 300 mVpp-> 150 mVpp<br>at 2.5 MHz, Vout to 90% of<br>final value Figure 1a                          |      | 50   |      | μs    |
| Gain Attack time (Ta)                                   | From Write to Read transition<br>to Vout at 110% of final value<br>Vin = 400 mVpp @ 2.5 MHz.<br>Figure 1b |      | 4    | ,    | μs    |
| Fast AGC Capacitor Charge<br>Current                    | V(DIN+ - DIN-)<br>= 1.6V V(AGC) = 2.2V                                                                    | 1.3  |      | 2.0  | mA    |
| Slow AGC Capacitor Charge<br>Current                    | V(DIN+ – DIN-) = 1.6V Vary<br>V(AGC) until slow discharge                                                 | 0.14 |      | 0.22 | mA    |
| Fast to Slow Attack Switchover<br>Point                 | V(DIN+-DIN-)<br>V(DIN+-DIN-) Final                                                                        |      | 1.25 |      |       |
| AGC Capacitor Discharge Current                         | V(DIN+ – DIN-) = 0.0V                                                                                     |      |      |      |       |
|                                                         | Read Mode                                                                                                 |      | 4.5  |      | μΑ    |
|                                                         | Hold Mode                                                                                                 | -0.2 |      | +0.2 | μΑ    |
| CMRR (Input Referred)                                   | V(IN+) = V(IN-) = 100  mVpp<br>@ 5 MHz,gain at max.                                                       | 40   |      |      | dB    |
| PSRR (Input Referred)                                   | VCC or VDD = 100 mVpp<br>@ 5 MHz, gain at max.                                                            | 30   |      |      | dB    |

#### UNITY GAIN BUFFERS: (EMITTER FOLLOWERS)

| PARAMETER                    | CONDITIONS                         | MIN | NOM | MAX | UNIT |
|------------------------------|------------------------------------|-----|-----|-----|------|
| Gain                         |                                    |     | 1   |     | V/V  |
| Maximum Output Voltage Swing | Z(load diff.) = 1 KΩ<br>AC Coupled | 1.0 |     |     | Vpp  |
| Input Bias Current           | EF1                                |     | 50  |     | μA   |
| Output Resistance            |                                    |     | 30  |     | Ω    |
| Output Current               |                                    | 750 |     |     | μΑ   |

#### DIFFERENTIAL BUFFER AMPLIFIER

| PARAMETER                                      | CONDITIONS                               | MIN  | NOM  | MAX  | UNIT   |
|------------------------------------------------|------------------------------------------|------|------|------|--------|
| Gain<br>(BOUT+-BOUT-)<br>(BIN+-BIN-)           | Differential Gain                        |      | 4    |      | V/V    |
| Input Noise                                    | Input (BIN+, BIN-) Referred              |      |      | 100  | nV/√Hz |
| Bandwidth                                      | -3 dB bandwidth                          | 30   |      |      | MHz    |
| Maximum Output Voltage Swing                   | Z (load diff.) = 1 K $\Omega$            | 3.0  |      |      | Vpp    |
| Differential Input Resistance                  | V (IN+ - IN-) = 100 mVpp,<br>2.5 MHz     |      | 20.0 |      | ΚΩ     |
| Differential Input Capacitance                 | V (IN+ - IN-) = 100 mVpp,<br>2.5 MHz     |      |      | 10.0 | pF     |
| Common Mode Input Impedance (Both Sides)       |                                          |      | 5.0  |      | KΩ     |
| BOUT+ to BOUT- Pin Current                     | No DC path from<br>OUT+/- to GND         | ±2.4 |      |      | mA     |
| Output Resistance                              |                                          | 17   |      | 43   | Ω      |
| Common mode Rejection Ratio (Input Referred)   | V (BIN+) = V (BIN-)<br>= 100 mVpp, 5 MHz | 40   |      |      | dB     |
| Power Supply Rejection Ratio<br>Input Referred | V (12) or V(5)<br>= 100 mVpp, 5MHz       | 30   |      |      | dB     |

#### HYSTERESIS COMPARATOR

| PARAMETER                                                      | CONDITIONS                                                           | MIN  | NOM | MAX  | UNIT  |
|----------------------------------------------------------------|----------------------------------------------------------------------|------|-----|------|-------|
| Input Signal Range                                             |                                                                      |      |     | 1.5  | Vpp   |
| Differential Input Resistance                                  | V (DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                              | 5    |     | 11   | KΩ    |
| Differential Input Capacitance                                 | V (DIN+ – DIN-) = 100 mVpp<br>@ 2.5 MHz                              |      |     | 6.0  | pF    |
| Common Mode Input Impedance                                    | (both sides)                                                         |      | 2.0 |      | KΩ    |
| Comparator Offset Voltage                                      | HYS pin at GND, ≤ 1.5 KΩ across DIN+, DIN-                           |      |     | 10   | mV    |
| Peak Hysteresis Voltage vs HYS<br>pin voltage (input referred) | At DIN+, DIN- pins<br>1V < V (HYS) < 3V                              | 0.16 |     | 0.25 | V/V   |
| HYS Pin Input Current                                          | 1V < V (HYS) < 3V                                                    | 0.0  |     | -20  | μА    |
| Level Pin Output<br>Voltage vs V(DIN+ – DIN-)                  | 0.6 <   V (DIN+ – DIN-)  <br><1.3 Vpp 10 KΩ from LEVEL<br>pin to GND | 1.5  |     | 2.5  | V/Vpp |

#### HYSTERESIS COMPARATOR (Continued)

| PARAMETER                    | CONDITIONS         | MIN      | NOM | MAX      | UNIT |
|------------------------------|--------------------|----------|-----|----------|------|
| LEVEL Pin Max Output Current |                    | 3.0      |     |          | mA   |
| LEVEL Pin Output Resistance  | I(LEVEL) = 0.5 mA  |          | 180 |          | Ω    |
| DOUT Pin Output Low Voltage  | 0.0 ≤ IOL ≤ 0.5 mA | VDD -4.0 |     | VDD -2.8 | V    |
| DOUT Pin Output High Voltage | 0.0 ≤ IOH ≤ 0.5 mA | VDD -2.5 |     | VDD -1.8 | v    |

#### ACTIVE DIFFERENTIATOR

| PARAMETER                                         | CONDITIONS                                                                                | MIN  | NOM      | MAX  | UNIT |
|---------------------------------------------------|-------------------------------------------------------------------------------------------|------|----------|------|------|
| Input Signal Range                                |                                                                                           |      |          | 1.5  | Vpp  |
| Differential Input Resistance                     | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    | 5.8  |          | 11.0 | ΚΩ   |
| Differential Input Capacitance                    | V(CIN+ – CIN-) = 100 mVpp<br>@ 2.5 MHz                                                    |      |          | 6.0  | pF   |
| Common mode Input Impedance                       | (both sides)                                                                              |      | 2.0      |      | KΩ   |
| Voltage Gain From CIN± to DIF±                    | R(DIF+ to DIF-) = 2 K $\Omega$                                                            | 1.7  |          | 2.2  | V/V  |
| DIF+ to DIF- Pin Current                          | Differentiator Impedance<br>must be set so as not to clip<br>signal at this current level | ±1.3 |          |      | mÁ   |
| Comparator Offset Voltage                         | DIF+, DIF = AC Coupled                                                                    |      |          | 10.0 | mV   |
| COUT Pin Output Low Voltage                       | 0.0 ≤ IOH ≤ 0.5 mA                                                                        |      | VDD -3.0 |      | V    |
| COUT Pin Output Pulse voltage<br>V(high) - V(low) | $0.0 \le 10H \le 0.5 \text{ mA}$                                                          |      | +0.4     |      | v    |
| COUT Pin Output Pulse Width                       | $0.0 \le IOH \le 0.5 \text{ mA}$                                                          |      | 30       |      | ns   |

#### OUTPUT DATA CHARACTERISTICS (See Figure 2)

Unless otherwise specified V(CIN+ – CIN-) = V(DIN+ – DIN-) = 1.0 Vpp AC coupled since wave at 2.5 MHz differentiating network between DIF+ and DIF- is  $100\Omega$  in series with 65 pF, V (Hys) = 1.8 DC, a 60 pF capacitor is connected between OS and VCC, RD- is loaded with a 4 K $\Omega$  resistor to VCC and a 10 pF capacitor to GND.

| PARAMETER                            | CONDITIONS                                                                                 | MIN | NOM | MAX | UNIT |
|--------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------|
| D-Flip-Flop Set Up Time (Td1)        | Min delay from V(DIN+ DIN-)<br>exceeding threshold to<br>V(DIF+ – DIF-) reaching<br>a peak | 0   |     |     | ns   |
| Propagation Delay (Td3)              |                                                                                            |     |     | 110 | ns   |
| Output Data Pulse Width<br>Variation | Td5 = 670 Cos,<br>50 pF ≤ Cos ≤ 200 pF                                                     |     |     | ±15 | %    |
| Logic Skew Td3 - Td4                 |                                                                                            |     |     | 3   | ns   |
| Output Rise Time                     | VOH = 2.4V                                                                                 |     |     | 14  | ns   |
| Output Fall Time                     | VOL = 0.4V                                                                                 |     |     | 18  | ns   |



FIGURE 1(a), (b): AGC Timing Diagrams



FIGURE 2: Timing Diagram

#### PULSE SLIMMING

The "Cosine Equalization" technique used in the SSI 32P546 relies on an external delay line to affect pulse slimming. This method is illustrated below:



The PW50 reduction is dependent on the amplitude of  $\tau$  and the attenuation ( $\beta$ ) between EF3 and BIN-.

2-54



N

2-55

8880



#### **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDERING NUMBER | PACKAGE MARK  |
|--------------------------------|-----------------|---------------|
| SSI 32P546 Read Data Processor |                 |               |
| 32-Lead SOW                    | SSI 32P546-CW   | SSI 32P546-CW |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

# Section

# HDD DATA RECOVERY

silicon systems INNOVATORS IN INTEGRATION

## SSI 32D531 Data Separator and Write Precompensation Device

August, 1988

DESCRIPTION

The SSI 32D531 Data Separator performs data synchronization and write precompensation of encoded data. The interface of the SSI 32D531 is optimum for use with Western Digital's WD1010/WD2010 controller family.

The SSI 32D531 contains a high performance Phase Locked Loop for read data synchronization, a crystal controlled reference oscillator for write data synchronization, and write precompensation circuitry. The SSI 32D531 employs an advanced bipolar technology which affords precise bit cell control without the need for external active components. The SSI 32D531 requires a single +5V power supply and is available in 24-pin DIP and 28-pin PLCC packages.

#### FEATURES

- MFM & RLL Data Synchronization.
- Optimized for use with the WD1010/WD2010 controller family
- Fast acquisition Phase Locked Loop
- 1F detection
- Write precompensation
- Write data resynchronized for reduced jitter
- No external delay line or varactor diode required
- Single +5V power supply



## SSI 32D531 Data Separator and Write Precompensation Device

#### FUNCTIONAL DESCRIPTION

#### DATA SYNCHRONIZATION

Read Data synchronization is accomplished with a high performance, fast acquisition Phase Locked Loop (PLL). The input from the disk drive, ENCODED READ DATA, is phase locked with the VCO clock. The synchronized Read Data and the VCO clock divided by two are made available for external data extraction at the SYNCH READ DATA and READ CLOCK pins, respectively.

The synchronized Read Data is synchronized in a jitterfree manner such that leading edge transitions occur at the center of READ CLOCK half cycles. This is accomplished by internally decoding and re-encoding using the READ CLOCK as a reference.

When READ GATE changes state, the VCO is stopped and restarted in phase with the PLL input which can be either the internal Crystal Oscillator or ENCODED READ DATA. In this manner the lock time is reduced due to small angles of phase error. Limiting the phase error by restarting the VCO in phase with the input prevents the PLL from locking to harmonics and short lock times are assured. The correct phase of READ CLOCK is also ensured by resetting the n/2 Divider at the same time as the VCO restart.

When READ GATE is high, the 1/4 CELL DELAY allows the Phase Detector to be enabled prior to when an edge of the encoded input is to occur. This updates the PLL on a sampled basis and corrects for any phase error with each subsequent input pulse. When READ GATE is low the Phase Detector is continuously enabled and the PLL is both phase and frequency locked to the reference oscillator. By locking the VCO to the reference oscillator it is virtually at the correct frequency when the PLL is switched to track ENCODED READ DATA.

The waveforms in Figure 1 are graphic representation of the PLL alternately locking to ENCODED READ DATA and the Crystal Oscillator.

With an ENCODED READ DATA input of 5 MHz, the final DC level of the VCO waveform is constant as shown with transients occurring at each edge of the READ GATE. The amplitude and duration of the VCO locking transient is dependent on the initial phase error

on switching (max is 0.5 rad.) as well as the damping factor and natural frequency of the loop. The lower two waveforms in Figure 1 are an expansion of the EN-CODED READ DATA and VCO IN signals showing the effect of disabling the VCO during reference switching and the subsequent stairstep characteristic of the VCO waveform as the PLL locks to the new input.

The synchronizer circuit separates the data and clock pulses using windows derived from the VCO output. The window edges are aligned with the opposite edge from that used to phase lock the VCO. Using a VCO running at twice the expected input frequency allows accurate centering of these windows about the expected bit positions.

#### **1F DATA DETECTION**

The SSI 32D531 provides a flag, 1F DETECT, that indicates a continuous stream of "1's" or "0's."

The period of the 1F Detect Retriggerable One-Shot is set so that the sum of the 1/4 Cell Delay and the One-Shot is nominally 1-1/4 time the 2F frequency data period. This results in the 1F DETECT output remaining high during a continuous high frequency input representing a field of "1's" and "0's." External components R1F and C1F at the 1F DETECT SET pin are used to set the One-Shot delay. A Latch operates in conjunction with the One-Shot to guarantee a minimum 1F DETECT output pulse width of one data period.

#### WRITE PRECOMPENSATION

Write precompensation reduces the effect of intersymbol interference caused by magnetic transition proximity in the disk medial. Compensation consists of shifting written data pulses in time to counteract the read back bit shifting caused by such interaction. The severity of the intersymbol interference is a function of radial velocity of the media, the magnitude of the write pulse and the data pattern. Typically, write precompensation is enabled at the same time as the write current level is reduced.

The COMP WRITE DATA output is a re-synchronized version of the MFM WRITE DATA input that has been time shifted, if needed, to reduce intersymbol interference. Re-synchronization, to the internal crystal oscillator, is performed to minimize bit jitter in the output waveform. The magnitude of the time shift, TC, is

determined by the RC network at the PRECOMP SET pin and is applied as noted in Table 1 according to the states of EARLY, LATE and PRECOMP ENABLE. Figure 2 is a further illustration of these timing relationships.

| PRECOMP<br>ENABLE | EARLY | LATE | DELAY         |
|-------------------|-------|------|---------------|
| 0                 | Х     | Х    | Constant      |
| `1                | 0     | 0    | Illegal State |
| 1                 | 0     | 1    | TN-TC         |
| 1                 | 1     | 0    | TN + TC       |
| 1                 | 1     | 1    | TN            |

| TΑ | BLE | 1: | Write | Precompensation | Truth | Table |
|----|-----|----|-------|-----------------|-------|-------|
|----|-----|----|-------|-----------------|-------|-------|

TN = Nominal Pulse Delay

TC = Magnitude of Time Shift

#### **REFERENCE OSCILLATOR**

The crystal controlled oscillator serves as the system master clock for the write functions. Its frequency divided by two provides a WRITE CLOCK for an external MFM encoder. It is also used to re-synchronize the MFM WRITE DATA for precise timing control when writing data to the disk. A series resonant crystal should be used.

Additionally, the oscillator output is used as a standby reference for the PLL when READ GATE is low. This enables the PLL to lock rapidly to incoming data when required.

When an external system clock, is available it may be connected to XTAL1, and XTAL2 should be left open.



#### FIGURE 1 : Encoded Read Data Waveforms

## SSI 32D531 Data Separator and Write Precompensation Device

#### **PIN DESCRIPTION**

| NAME               | TYPE | DESCRIPTION                                                                                                                                                  |
|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MFM WRITE DATA     | I    | Write data to be resynchronized and precompensated. Syn-<br>chronous with WRITE CLOCK.                                                                       |
| PRECOMP ENABLE     | 1    | Enables precompensation to be controlled by -EARLY or -LATE.                                                                                                 |
| EARLY              | I    | When low causes the MFM WRITE DATA pulses to be written late.                                                                                                |
| ENCODED READ DATA  | I    | MFM encoded read data pulses from the read amplifier circuits.                                                                                               |
| READ GATE          | I    | Selects the reference input to the PLL. Selects ENCODED READ DATA when high, crystal oscillator when low.                                                    |
| VCC                | l    | +5V                                                                                                                                                          |
| GND                | I    | Power and signal ground connection.                                                                                                                          |
| WRITE CLOCK        | 0    | Crystal-controlled reference oscillator frequency divided by two. Used by the controller to generate MFM WRITE DATA.                                         |
| COMP WRITE DATA    | 0    | Re-synchronized and precompensated write data.                                                                                                               |
| READ CLOCK         | 0    | Voltage-controlled oscillator output divided by two. SYNC READ DATA is synchronized to this signal.                                                          |
| SYNC READ DATA     | 0    | Synchronized read data output. Leading-edge transitions occur at center of READ CLOCK half cycles.                                                           |
| 1F DETECT          | 0    | Flag used to locate strings of MFM-encoded 1's or 0's in the<br>ENCODED READ DATA input.                                                                     |
| XTAL1, XTAL2       | I/O  | Connections for oscillator crystal. If oscillator is not required,<br>XTAL1 may be driven by TTL logic signal at twice the data rate<br>and XTAL2 left open. |
| PRECOMP SET        | I/O  | Pin for R-C network to control write precompensation eariy and late times                                                                                    |
| 1F DETECT SET      | I/O  | Pin for R-C network to control the 1F detect period. Component values are dependent on the minimum data period that will keep 1F DETECT high.                |
| 1/4 CELL DELAY SET | I/O  | Pin for R-C network to control the 1/4 CELL DELAY. This allows the Phase Detector to be enabled 1/4 of the data period prior to receiving an MFM data input. |
| CF1,CF2            | 1/0  | Pins for the capacitor used in conjunction with RF and RS to set the VCO center frequency.                                                                   |
| RF, RS             | 1/0  | Pin for resistors used in conjunction with capacitor to set the VCO center frequency.                                                                        |
| PD OUT             | I/O  | Output of phase detector, input to loop filter.                                                                                                              |
| VCO IN             | I/O  | Control input of the VCO, for connection of the loop filter output.                                                                                          |

#### ELECTRICAL CHARACTERISTICS

#### ABSOLUTE MAXIMUM RATINGS

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                         | RATING               | UNIT |
|-----------------------------------|----------------------|------|
| Storage Temperature               | -65 to +150          | °C   |
| Ambient Operating Temperature, TA | 0 to +70             | °C   |
| Junction Operating Temperature    | 0 to +130            | °C . |
| Supply Voltage, VCC               | -0.5 to +7.0         | Vdc  |
| Voltage Applied to Logic Inputs   | -0.5 Vdc to VCC +0.5 | Vdc  |
| Maximum Power Dissipation         | 800                  | mW   |

#### **DC CHARACTERISTICS**

Unless otherwise specified 4.75 < VCC < 5.25V, Ta = 0 to 50 °C, RPC = 3.3K, CPC = 24 pF, R1F = 16K, C1F = 120 pF, RQC = 8.2K, CQC = 56 pF, RF = 499, RS = 499, CF = 56 pF, and X1 = 8 MHz to 10.5 MHz crystal conforming to military type HC19A/U.

| PARAMETER                                     | CONDITIONS       | MIN | NOM | МАХ   | UNIT |  |
|-----------------------------------------------|------------------|-----|-----|-------|------|--|
| High Level Input Voltage, VIH                 |                  | 2.0 |     |       | V    |  |
| Low Level Input Voltage, VIL                  |                  |     |     | 0.8   | V    |  |
| High Level Input Current, IIH                 | VIH = 2.7V       |     |     | 20    | μA   |  |
| Low Level Input Current IIL                   | VIL = 0.4V       |     |     | -0.36 | mA   |  |
| High Level Output Voltage, VOH                |                  |     |     |       |      |  |
| Comp Write Data                               | IOH = -400 μA    | 2.7 |     |       | V    |  |
| All Others                                    | IOH = -50 μA     | 4.6 |     |       | V    |  |
| Low Level Output Voltage, VOL                 |                  |     |     |       |      |  |
| Comp Write Data                               | IOL = 4 mA       |     |     | 0.4   | V    |  |
| All Others                                    | IOL = 1 mA       |     |     | 0.4   |      |  |
| Power Supply Current, Icc                     | All Outputs Open |     |     | 100   | mA   |  |
| DATA DETECTION CHARACTERISTICS (SEE FIGURE 1) |                  |     |     |       |      |  |

| PARAMETER                                             | CONDITIONS               | MIN          | NOM | MAX                          | UNIT |
|-------------------------------------------------------|--------------------------|--------------|-----|------------------------------|------|
| ENCODED READ DATA<br>Pulse Width, TERD                |                          | 10           |     | $\frac{\text{TROF}}{2}$ + 10 | ns   |
| ENCODED READ DATA<br>Positive Transition Time, TERDPT | 0.8V to 2.0V, CL = 15 pF |              |     | 20                           | ns   |
| READ CLOCK<br>Repetition Period Range, TRCF           |                          | 0.85<br>TWCF |     | 1.15<br>TWCF                 | ns   |

#### DATA DETECTION CHARACTERISTICS (SEE FIGURE 1)

| PARAMETER                                                                              | CONDITIONS                                                                                        | MIN                   | NOM | MAX                         | UNIT            |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------------|-----------------|
| READ CLOCK Pulse Width, TRC                                                            |                                                                                                   | 1 <u>FROF</u> -1<br>2 |     | $\frac{\text{TRCF}}{2} + 7$ | ns              |
| READ CLOCK<br>Positive Transition Time, TRCPT                                          | 0.9V to 4.2V, CL = 15 pF                                                                          |                       |     | 15                          | ns              |
| READ CLOCK<br>Negative Transition Time, TRCNT                                          | 4.2V to 0.9V, CL = 15 pF                                                                          |                       |     | 10                          | ns              |
| SYNC READ DATA TSRDD1                                                                  |                                                                                                   | 0                     |     | TRCF -20                    | ns              |
| Delay TSRDD2                                                                           |                                                                                                   | 0                     |     | TRCF-TRC<br>-20             | ns              |
| SYNC READ DATA<br>Pulse width, TSRD1,2                                                 |                                                                                                   | 19                    |     | TRCF<br>2                   | ns              |
| SYNC READ DATA<br>Positive Transition Time, TSRDPT                                     | 0.9V to 4.2V, CL = 15 pF                                                                          |                       |     | 15                          | ns              |
| 1F DETECT Delay<br>T1FD Accuracy                                                       | TD = 0.086 (RIF) (CIF + 7pF)<br>+TQC,C1F = 100 pF to 180 pF                                       | 0.9TD                 |     | 1.1TD                       | Sec             |
| 1/4 CELL DELAY,<br>TQC Accuracy                                                        | TDQ = 0.095 (RQC)(CQC<br>+ 7pF) CQC = 43 pF to 82 pF                                              | 0.85<br>TDQ           |     | 1.15<br>TDQ                 | Sec             |
| PHASE LOCKED LOOP CHARAC                                                               | CTERISTICS                                                                                        |                       |     |                             |                 |
| VCO Period Accuracy, TVCO                                                              | Oscillator period, TO = 1.7(RF + RS) CF, CF = 20 pF to 82 pF, RF = RS = 499 $\Omega$              | 0.9TO                 |     | 1.1TO                       | Sec             |
| VCO Frequency Range                                                                    | VCO IN = 0.85V to Vcc<br>-0.85V, Vcc = 5.0V                                                       | ±20                   |     | ±30                         | %               |
| Phase Detector Gain, KD                                                                | w/respect to 5 Mbit/sec<br>data rate, Vcc = 5.0V                                                  | 30                    |     | 45                          | μA/rad          |
| VCO Control Gain, KVCO                                                                 | Wo = Vco radian center<br>frequency<br>V=VCO IN voltage change<br>VCO IN = 0.85V to Vcc<br>-0.85V | 0.12Wo<br>V           |     | 0.18Wo<br>V                 | rad/<br>(sec.V) |
| VCO Phase Preset Error                                                                 | ·                                                                                                 |                       |     | ±0.5                        | rad             |
| Data Detection Window<br>Centering Accuracy                                            |                                                                                                   | ±0.02<br>TRCF ±4      |     |                             | ns              |
| Number of Read Clock Period<br>Delay From ENC RD DATA Input<br>to SYNC RD DATA Output  |                                                                                                   |                       |     | 2                           |                 |
| Number of READ CLOCK periods<br>that VCO may be disabled during<br>reference switching |                                                                                                   |                       |     | 3                           |                 |

0888

#### WRITE PRECOMPENSATION SWITCHING CHARACTERISTICS (SEE FIGURE 2)

| PARAMETER                                                     | CONDITIONS                                    | MIN                  | NOM | МАХ                     | UNIT |
|---------------------------------------------------------------|-----------------------------------------------|----------------------|-----|-------------------------|------|
| WRITE CLOCK Repetition<br>Period, TWCF                        | Controlled by X1 Freq.                        | 190                  | :   | 250                     | ns   |
| WRITE CLOCK<br>Pulse, Width, TWC                              |                                               | <u>TWCF</u> -15<br>2 | 1   | <u>TWCF</u> +10<br>2    | ns   |
| WRITE CLOCK Positive<br>Transition Time, TWCPT                | 0.9V to 4.2V, CL = 15 pF                      |                      |     | 15                      | ns   |
| WRITE CLOCK Negative<br>Transition Time, TWCNT                | 4.2V to 0.9V, CL = 15 pF                      |                      |     | 10                      | ns   |
| MFM WRITE DATA Set Up<br>Time, TWDS1,2                        |                                               | 15                   |     |                         | ns   |
| MFM WRITE DATA Hold<br>Time, TWDH1,2                          |                                               | 10                   |     |                         | ns   |
| MFM WRITE DATA Release<br>Time, TWDR1, 2                      |                                               | 15                   |     |                         | ns   |
| EARLY or LATE Set Up<br>Time TELS1,2                          |                                               | 125                  |     |                         | ns   |
| EARLY or LATE Hold Time<br>TELH1,2                            |                                               | 10                   |     |                         | ns   |
| COMPENSATED WRITE<br>DATA, Pulse Width, TCWD                  | CL = 15 pF                                    | 40                   |     | TWCF<br>2               | ns   |
| COMPENSATED WRITE DATA<br>"Nom" Pulse Width Delay, TN         |                                               |                      |     | $\frac{\text{TWCF}}{2}$ | ns   |
| COMPENSATION WRITE DATA<br>Compensation Accuracy, TE, TL      | TC = 0.15 (RCP) (CPC)<br>CPC = 15 pF to 36 pF | 0.8TC                |     | 1.2TC                   | sec  |
| COMPENSATED WRITE DATA<br>Positive Transition Time,<br>TCWDPT | 0.8V to 2.0V, CL = 15 pF                      |                      |     | 10                      | ns   |

## SSI 32D531 Data Separator and Write Precompensation Device



FIGURE 2: Data Detection and Synchronizing Waveforms



**FIGURE 3: Write Precompensation Waveforms** 



FIGURE 4: Typical System Connections

#### **Application Information**

In a typical application the SSI 32D531 is used with a Western Digital WD1010-05 Winchester Disk Controller as shown in Figure 4. Interface to the disk drive consists of the Read data input signal from the drive and the Write data output signal from the SSI 32D531. All the other connections are with the WD1010 and external components.

3-9

## SSI 32D531 Data Separator and Write Precompensation Device

#### LOOP FILTER

The low pass filter serves several purposes, it attenuates high frequency components of the phase error signal from the phase detector and modifies the dynamics of the PLL. In lock mode, the PLL can be approximated by the linear model shown in Figure 5.

Standard linear system analysis methods can then be used for analysis. The transfer functions of each of the blocks are as follows:

KD = conversion factor for phase detector in  $\mu$ A/radian KVCO = VCO gain factor in radians/second volt F(s) = Low pass filter transfer function

Thus the closed loop transfer function is

 $H(s) = \frac{KDKVCO}{N} F(s)$   $S + \frac{KDKVCO}{N} F(s)$  w b a e

where N = ratio between 5M bit/sec and fin (i.e. for preamble N = 1, for crystal reference N = 0.5)

The transient performance and frequency response is highly dependent on the filter transfer function F(s).

To obtain a zero phase error, a type 2 or higher system must be used. This necessitates the use of a filter

transfer function with at least one pole at the origin to obtain two poles at the loop gain origin. A detailed analysis supporting this choice can be found in Phaselock Techniques by Gardner<sup>1</sup>. The filter shown in Figure 6 can be used which will give independent control of the damping factor and natural frequency of the closed loop function. Proper choice of capacitors C1 and C2 will effect loop settling time and stability. More complex filters can be used that give finer control over loop parameters and enhance performance even further.

1. Gardner F.M. Phaselock Techniques, Wiley N.Y., Second Ed., 1967

#### Vco FREE RUNNING FREQUENCY

The external components RF, RS and CF, are chosen to set the VCO frequency at twice the ENCODED READ DATA bit rate. For a symmetrical window, equal values of RF and RS are used. Increasing the ratio RF/ RS causes the detection window to occur earlier in time with respect to ENCODED READ DATA. Decreasing the ratio has the opposite effect, the value of the time shift is:

T = TVCO (RF - RS)/(RF + RS)



#### FIGURE 5 : Phase Locked Loop



FIGURE 6 : Loop Filter Example

## SSI 32D531 Data Separator and Write Precompensation Circuit



#### **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NUMBER | PACKAGE MARK |
|------------------|-----------------|--------------|
| SSI 32D531       |                 |              |
| 24-Pin PDIP      | 32D531-CP       | 32D531-CP    |
| 28-Pin PLCC      | 32D531-CH       | 32D531-CH    |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

### NOTES:

silicon systems INNOVATORS IN INTEGRATION

January 1988

#### DESCRIPTION

The SSI 32D5321 Data Synchronizer / 2, 7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 2, 7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D5321 has been optimized for operation as a companion device to the SSI 32C452A and the AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D5321 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D5321 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital uP port and/or two analog pins. This feature can facilitate defect mapping, automatic calibration, systematic error cancellation, window margin testing and error recovery. The SSI 32D5321 requires a single +5V power supply and is available in 28 pin DIP and PLCC packages.

#### FEATURES

- Data Synchronizer and 2, 7 RLL ENDEC
- 7.5 to 15 Mbits/sec Operation Programmed with a Single External Resistor
- Optimized for Operation with the SSI 32C452A and AIC 010 Controllers
- Programmable Decode Window Symmetry via a µP Port and/or Analog Pins
  - Fast Acquisition Phase Locked Loop
    Zero Phase Restart Technique
- Fully Integrated Data Separator
  - No External Delay Lines or Active Devices Required
- Crystal Controlled Reference Oscillator
- Hard/Soft Sector Operation
- +5V Operation
- 28 Pin DIP and PLCC Packages



#### PIN DIAGRAM



CAUTION: Use handling procedures necessary for a static sensitive component.

#### **PIN DESCRIPTIONS**

#### **INPUT PINS**

| NAME      | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | I    | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                |
| RG        | I    | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull-up.                                                                   |
| WG        | 1    | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-<br>up.                                                                                                                                                                                                                                                                          |
| WSL       | l    | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WSO and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up.                                                                                                                                                |
| WSD       | 1    | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional<br>window symmetry shift. Pin WSD has an internal resistor pull-up.                                                                                                                                                                                                                     |
| WS0       | I    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 1.5 % TORC (Read Reference Clock Period) in the direction established by WSD. Pin WS0 has an internal resistor pull-up.                                                                                                                                                             |
| WS1       | I    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference Clock Period) in the direction estab-<br>lished by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up.                                                                            |
| SOFT/HARD | I    | SOFT/HARD SECTOR: Selects the address mark and the Preamble field<br>patterns. A high level (Soft Sector) selects a 3T Preamble Field pattern and<br>a non-violating 2, 7 address mark, N7V. A low level (Hard Sector) selects<br>a 4T Preamble Field pattern and disables the address mark circuitry. Pin<br>SOFT/HARD has an internal resistor pull-up. |
| WCLK      | I    | WRITE CLOCK: Write Clock input. Must be synchronous with the Write<br>Data input on the NRZ Data Port. For small cable delays, WCLK may be<br>connected directly to pin RRC (Read/Reference Clock).                                                                                                                                                       |
| EPD       | I    | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                        |

#### **BIDIRECTIONAL PINS**

| NRZ | I/O | NRZ DATA PORT: Read Data output when RG is high and Write Data input when WG is high. In the idle mode NRZ is in a high impedance state. |
|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------|
|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------|

#### PIN DESCRIPTIONS (Cont.)

#### **OUTPUT PINS**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                   |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                            |
| RRC  | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by the con-<br>troller. In the read mode, this clock is the VCO frequency divided by two (1/<br>TORC) and in the write mode it is the crystal reference frequency divided by<br>two (1/TORO). No short clock pulses are generated during a mode change. |
| AMD  | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low level output indicates that an address mark has been detected. In non-Read modes AMD is configured as a high impedance output.                                                                                                               |
| SDO  | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful<br>detection of the 3T Preamble sync field. THE SD0 pin is not a TTL level<br>signal.                                                                                                                                                      |

#### **ANALOG PINS**

| IREF            | 1 | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay<br>are a function of the current source into pin IREF. The current is set by an<br>external resistor, RR, connected from IREF to VPA.                                                                                                                 |
|-----------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTAL1,<br>XTAL2 | 1 | CRYSTAL OSCILLATOR CONNECTIONS: If a crystal oscillator is not desired, XTAL1 maybe driven by a TTL source with XTAL2 open. The frequency must be at twice the data rate.                                                                                                                                                 |
| PD OUT          | 0 | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                                                                                                                                      |
| VCO IN          | 1 | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                                                                                                                                      |
| SDS             | I | SYNC DETECT SET: Used to program the sync detect retriggerable one-<br>shot timing with an external R-C network. Connect the capacitor, Cd, to VPA<br>and the resistor, Rd, to AGND.                                                                                                                                      |
| RF, RS          | I | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |

#### POWER

| DGND, AGND | I | DIGITAL AND ANALOG GROUND |
|------------|---|---------------------------|
| VPA        | I | ANALOG +5V                |
| VPD        | I | DIGITAL +5V               |

#### OPERATION

The SSI32D5321 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D5321 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D5321 converts NRZ data into the 2,7 RLL format described in Table 1, it generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D5321 have been optimized for use as a companion device to the SSI 32C452A or AIC 010 controllers.

The SSI 32D5321 can operate with data rates ranging from 7.5 to 15 Mbits/sec. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

where: DR = Data Rate in Mbits/sec.

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D5321 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

#### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the  $\overline{\text{RD}}$  input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of  $\overline{RD}$ . An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mapping, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is

provided via a  $\mu$ P port (WSL, WSD, WS0, WS1) as described in Table 3. In applications not utilizing this feature, WSL should be connected to ground, while WSD, WS0, and WS1 can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 \text{ TORC} \left( 1 - \frac{680 + R}{1180 + R} \right)$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  0.5 rads), the acquisition time is substantially reduced.

The SSI 32D5321 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D5321 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

#### a) PREAMBLE SEARCH:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the one-shot reset, and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

#### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

#### c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx16 Address Mark. If an Address Mark is detected prior to the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training seguence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

#### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D5321 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

#### WRITE OPERATION

In the Write Mode the SSI 32D5321 converts NRZ data from the controller into 2, 7 RLL formatted data for storage onto the disk. The SSI 32D5321 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode, (SOFT/HARD = 1) the device generates a 3T Preamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2, 7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/HARD = 0) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D5321 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

#### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG), transitions high and the NRZ input is held low, the SSI 32D5321 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark. the SSI 32D5321 automatically changes the '1' in the eleventh position (see note 3) of the 2, 7 RLL encoded sequence, to a '0'. This generates a pattern of seven zero's followed by two zero's. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx16 Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D5321 automatically generates the 4T (1000) Preamble Field at the WRITE DATA, WD, output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11...' input which generates the 4T '1000...' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The 32D5321 requires a minimum of 32 4T (1000) bit groups prior to the data field.

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11   | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

#### TABLE 1: 2, 7 RLL CODE SET

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1  | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

#### TABLE 2: MODE CONTROL

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WSO |
|--------------------------|-----|-----|-----|
| +TS3                     | 0   | 0   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS1                     | 0   | 1   | 0   |
| 0                        | 0   | 1   | 1   |
| -TS3                     | 1   | 0   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS1                     | 1   | 1   | 0   |
| 0                        | 1   | 1   | 1   |

#### TABLE 3 : DECODE WINDOW SYMMETRY CONTROL



FIGURE 1: PHASE DETECTOR TRANSFER FUNCTION



#### FIGURE 2: DATA SYNCHRONIZATION WAVEFORM DIAGRAM



#### FIGURE 3: DECODE WINDOW



#### FIGURE 4: SOFT SECTOR MODE TIMING DIAGRAM



#### FIGURE 5: ADDRESS MARK DETECTION AND NRZ OUTPUT WAVEFORM



#### FIGURE 6: HARD SECTOR MODE TIMING DIAGRAM






### FIGURE 8: WRITE ADDRESS MARK GENERATION

## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                         | RATINGS          | UNIT |
|-----------------------------------|------------------|------|
| Storage Temperature               | -65 to +150      | °C   |
| Ambient Operating Temperature, TA | 0 to +70         | °C   |
| Junction Operating Temperature    | 0 to +130        | °C   |
| Supply Voltage, VCC               | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs   | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation         | 950              | mW   |

DC ELECTRICAL CHARACTERISTICS - unless otherwise specified, 4.75V < VCC < 5.25V, TA = 0°C to 70°C, 7.5MHz < 1/TORC < 15MHz , 15MHz < 1/TVCO < 30MHz

| PARAMETER                      | CONDITIONS       | MIN | NOM | МАХ   | UNIT |
|--------------------------------|------------------|-----|-----|-------|------|
| VIH, High Level Input Voltage  |                  | 2.0 |     |       | v    |
| VIL, Low Level Input Voltage   |                  |     |     | 0.8   | V    |
| IIH, High Level Input Current  | VIH = 2.7V       |     |     | 20    | μA   |
| IIL, Low Level Input Current   | VIL = 0.4V       |     |     | -0.36 | mA   |
| VOH, High Level Output Voltage | IOH = -400μA     | 2.7 |     |       | V    |
| VOL, Low Level Output Voltage  | IOL = 4mA        |     |     | 0.5   | V    |
| ICC, Power Supply Current      | All outputs open |     |     | 165   | mA   |

## **DYNAMIC CHARACTERISTICS AND TIMING**

READ MODE (See figure 9)

| TRD, Read Data Pulse Width                            |                               | 20  |   | TORC-40 | nS |
|-------------------------------------------------------|-------------------------------|-----|---|---------|----|
| TFRD, Read Data Fall Time                             | 2.0V to 0.8V, CL $\leq$ 15 pF |     |   | 15      | nS |
| TRRC, Read Clock Rise Time                            | 0.8V to 2.0V, $CL \le 15pF$   |     |   | 8       | nS |
| TFRC, Read Clock Fall Time                            | 2.0V to 0.8V, $CL \le 15pF$   |     |   | 5       | nS |
| TPNRZ, NRZ (out)<br>Propagation Delay                 |                               | -15 |   | 15      | nS |
| TPAMD, AMD<br>Propagation Delay                       |                               | -15 | , | 15      | nS |
| 1/4 Cell + Retriggerable<br>One-Shot Detect Stability |                               | -4  |   | +4      | %  |

### READ MODE (Cont.)

| PARAMETER                                                     | CONDITIONS                                                                           | MIN    | МАХ    | UNIT |  |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------|--------|--------|------|--|
| 1/4 Cell + Retriggerable<br>One-Shot Delay*                   | TD=6.14(RR +0.5)<br>+ 0.172Rd (Cd +11.5)<br>RR = KΩ<br>Rd = KΩ<br>Cd = 68pF to 100pF | 0.89TD | 1.11TD | nS   |  |
| Note: * = Excludes External Capacitor and Resistor Tolerances |                                                                                      |        |        |      |  |

## WRITE MODE (See figure 10)

| TWD, Write Data Pulse Width                | CL ≤15pF                | (TORO/2) -12 | (TORO/2) +12 | nS |
|--------------------------------------------|-------------------------|--------------|--------------|----|
| TFWD, Write Data Fall Time                 | 2.0V to 0.8V, CL ≤ 15pF |              | 8            | nS |
| TOWC Write Data Clock<br>Repetition Period |                         | TORO -12     | TORO +12     | nS |
| TRWC Write Data<br>Clock Rise Time         | 0.8V to 2.0V            |              | 10           | nS |
| TFWC Write Data<br>Clock Fall Time         | 2.0V to 0.8V            |              | 8            | nS |
| TSNRZ, NRZ (in) Set Up Time                |                         | 20           |              | nS |
| THNRZ, NRZ (in) Hold Time                  |                         | 7            |              | nS |

## DATA SYNCHRONIZATION

| PARA | METER                               | CONDITIONS                                                    | MIN         | NOM | MAX                  | UNIT                |
|------|-------------------------------------|---------------------------------------------------------------|-------------|-----|----------------------|---------------------|
| тусо | VCO Center Frequency<br>Period      | VCO IN = 2.7V<br>TO = 1.23E - 11 (RR +500)<br>VCC = 5.0V      | 0.8TO       |     | 1.2TO                | sec                 |
|      | VCO Frequency<br>Dynamic Range      | $1.0V \le VCO IN \le VCC - 0.6V$<br>VCC = 5.0V                | ±27         |     | ±40                  | %                   |
| кусо | VCO Control Gain                    | $\omega_0 = 2\pi / TO$<br>1.0V $\leq$ VCO IN $\leq$ VCC -0.6V | 0.14ωο      |     | 0.20ωο               | <u>rad</u><br>sec-V |
| KD   | Phase Detector Gain                 | KD = 0.309 / (RR + 500)<br>VCC = 5.0V                         | 0.83KD      |     | 1.17 KD              | A/rad               |
|      | KVCO x KD Product<br>Accuracy       |                                                               | -28         |     | +28                  | %                   |
|      | VCO Phase Restart Error             |                                                               | -0.5        |     | +0.5                 | rad                 |
|      | Decode Window<br>Centering Accuracy |                                                               |             |     | ± (0.01<br>TORC + 2) | nS                  |
|      | Decode Window                       |                                                               | (TORC/2) -2 |     |                      | nS                  |

## DATA SYNCHRONIZATION (Cont.)

| PARAMETER |                                       | CONDITIONS                                                             | MIN      | NOM | МАХ      | UNIT |
|-----------|---------------------------------------|------------------------------------------------------------------------|----------|-----|----------|------|
| TS1       | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC                                                       | 0.85 TS1 |     | 1.15 TS1 | sec  |
| TS2       | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC                                                        | 0.90 TS2 |     | 1.1 TS2  | sec  |
| TS3       | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC                                                       | 0.90 TS3 |     | 1.1TS3   | sec  |
| TSA       | Decode Window Time Shift Magnitude    | $TSA = 0.125 \text{ TORC} \left( 1 - \frac{680 + R}{1180 + R} \right)$ | 0.65 TSA |     | 1.35TSA  | sec  |
|           |                                       | with: R in ohms                                                        |          |     |          |      |

## CONTROL CHARACTERISTICS (See figure 11)

| TSWS, WS0, WS1, WSD<br>Set Up Time          | 50 |        | nS |
|---------------------------------------------|----|--------|----|
| THWS, WS0, WS1, WSD<br>Hold Time            | 0  | ,<br>, | nS |
| RG, WG, SOFT/ <del>HARD</del><br>Time Delay |    | 100    | nS |



**FIGURE 9: READ TIMING** 



FIGURE 10: WRITE TIMING



FIGURE 11: CONTROL TIMING





TYPICAL SSI 32D5321 APPLICATION

0188

#### **APPLICATIONS INFORMATION**

#### REFERENCE OSCILLATOR

An internal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2, should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

An R-C network is employed on the demonstration board for operation with the crystal oscillator. The purpose of this network is to minimize the coupling of noise into the clock. The  $3K\Omega$  resistor from XTAL2 to ground helps to speed up the oscillator transitions, while the R-C network from XTAL1 to ground lowers the impedance to reduce capacitive coupling effects. In applications utilizing a TTL compatible reference signal, this network should be removed.

If it is desired to operate a crystal at a non-fundamental or harmonic frequency, then the following network is suggested:



The typical input impedance looking into XTAL1 is approximately Rin =  $250\Omega$ . It is recommended to design the value of Qo at approximately 10 to 15. Therefore, a resonant frequency of Fo = 20MHz would result in L  $\cong 0.16\mu$ H and C  $\cong 380p$ F.

#### LOOP FILTER

The performance of the SSI 32D5321 is directly related to the selection of the loop filter. The loop filter characteristics should be optimized for:

#### (A) Fast Acquisition

The ability of the loop to quickly obtain lock when the input signal to the Phase Detector is switched between the reference oscillator (crystal) and the Read Data (RD). Fast acquisition implies a large loop bandwidth so that it can quickly respond to changes at the input.

#### (B) Data Margin

The ability of the loop to ignore bit shifts (jitter) and maintain a well centered window about the data pulse train. In general, it is not desirable to allow the loop to respond to a single shifted bit as this would cause the subsequent bit to be poorly centered within its window and possibly cause an error. This requirement implies a small loop bandwidth reducing the sensitivity to high frequency jitter.

#### (C) Data Tracking

The ability to respond to instantaneous changes in phase and frequency of the data. This can be a result of such phenomena as disk rotational speed variations which cause changes in the characteristics of the incoming data stream. In general, this requirement is consistent with that of fast acquisition, however, this depends upon the application.

Although the loop performance characteristics place conflicting requirements on the loop bandwidth, the architecture of the SSI 32D5321 significantly simplifies the design by minimizing the "step in phase" and "step in frequency" encountered when switching the Phase Detector input reference signal. A zero phase restart technique is employed to minimize the initial phase error while the standby reference oscillator keeps the VCO at the center frequency during non-read modes.

One approach in determining the initial loop filter selection is to consider the requirements imposed during acquisition. This includes both acquiring lock to the crystal reference in non-read modes, as well as locking to the preamble field prior to decoding data. The format of the sector will dictate which of these two criteria imposes the tightest restriction on acquisition.

The requirements for acquiring lock to the crystal oscillator are application specific and usually depend upon the length of the Write Splice gap. Therefore, the design approach employed in this analysis will be based upon the requirements during acquisition to the preamble field. The length (in time) of the preamble field is set by the SSI 32D5321 locking sequence. Knowing this length in time, and that our initial phase error is less than 0.5 radians, we can determine an acceptable loop bandwidth ( $\omega$ n) and damping factor ( $\zeta$ ).

One possible loop filter configuration is as follows:



The role of C1 is as an integrating element. The larger this capacitance, the longer the acquisition time; the smaller the capacitance, the greater the ability to track high frequency jitter. The resistor R reduces the phase shift induced by C1. The capacitor C2 will suppress high frequency transients and will have minimal effect on the loop response if it is small relative to C1 (typically C2 = C1/10)

The loop filter transfer function is:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1(1 + sC_2 R + C_2 / C_1)}$$

If C2 << C1, then:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$$

The overall block diagram for the phaselock loop can be described as:



Where,

KD = Phase Detector gain [A/rad]
F(s) = Loop filter impedance [V/A]
KVCO/s = VCO control gain [rad/sec-V]
N = The ratio of the reference input frequency to the VCO output frequency

The closed loop transfer function is;

$$T(s) = \frac{\theta \text{out}(s)}{\theta \text{in}(s)} = \frac{G(s)}{1 + G(s) H(s)}$$
$$= \frac{KD \cdot KVCO[(1 + sRC_1)/C_1]}{s^2 + s[N \cdot KD \cdot KVCO \cdot R] + \frac{N \cdot KD \cdot KVCO}{C_1}}$$

by putting the characteristic equation (denominator) in the form of;

we can solve for  $\omega n$  and  $\zeta$  to get;

$$\omega n^{2} = \frac{N \cdot KD \cdot KVCO}{C1} \qquad \zeta = \frac{N \cdot KD \cdot KVCO \cdot R}{2\omega n}$$

Now we can solve for R, C1 and C2:

$$C1 = \frac{N \cdot KD \cdot KVCO}{\omega n}$$

$$R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO}$$

$$C_2 = \frac{C_1}{10}$$

where:  $\omega n = loop bandwidth$ 

 $\zeta = loop damping factor$ 

Because of the nature of Run Length Limited (RLL) codes, the Phase Detector will only be enabled during a data pulse. This technique allows the VCO to run at a center frequency with period, TVCO, equal to one encoded data bit cell time.

Figure 12 represents the relationship between the VCO output when locked to various Phase Detector input signals.



#### FIGURE 12: RELATIONSHIP OF VCO OUTPUT TO PHASE DETECTOR INPUT

The average amplitude of the Phase Detector gain depends upon the Phase Detector input signal. When the PLL is locked to the reference oscillator, the Phase Detector is continuously enabled and the gain is at its maximum. When the PLL is tracking data and the input is an "8T" pattern, then the Phase Detector gain is at its minimum. The following indicates the value of "N" for various input conditions:

| N = 1.0   | , for $\theta$ in = reference oscillator                             |
|-----------|----------------------------------------------------------------------|
| N = 0.33  | , for $\theta$ in = 3T (100) preamble field (maximum data frequency) |
| N = 0.25  | , for $\theta$ in = 4T (1000) preamble field                         |
| N = 0.125 | , for $\theta$ in = 8T (minimum data frequency)                      |
|           |                                                                      |

Throughout this analysis the PLL has been considered as a continuous time system. In actuality the characteristics of the Phase Detector result in a sampled data system. By utilizing an integrating loop filter to average and smooth the Phase Detector change pump output pulses, this analogy should be reasonable.

#### LOOP FILTER - Example for a 10Mbit/sec Soft Sector Application

In the Soft Sector mode the PLL locking sequence allows the VCO to be within a determined amount of error after 38 x '3T' (100) bit groups. At 10Mbit/sec each data bit cell time, TVCO, is equal to 50nS. This results in:

 $tmax = (38) (3) (50nS) = 5.7 \mu S$ 

Therefore, the PLL has  $5.7\mu$ S to settle to within an acceptable amount of error before tracking and decoding data. Because the SSI 32D5321 employs a zero phase restart technique, the initial phase error is less than 8% TORC (0.5rad) or:

 $\Delta \theta e < (0.08)(100 nS)$ 

 $\Delta \theta e < 8nS$ 

Determining an acceptable amount of phase error after locking to the preamble field depends upon the system requirements. In addition, it may be necessary to consider the effects of frequency steps in applications where motor speed control tolerances are significant. Generally, an acceptable amount of error is defined to be that amount which when added to all other timing error contributors, results in the data being within its timing window by the required margin.

In general, it is desirable to have the loop damping factor " $\zeta$ " between 0.5 and 1.0 during acquisition. For a high gain, second-order loop this results in minimal noise bandwidth. For this example we will let  $\zeta = 0.7$ .

Figure 13 represents the phase errors response in time to a transient step in phase as a function of the loop bandwidth and damping factor. Figure 14 indicates the response of the VCO control voltage to compensate for this step in phase.



FIGURE 13: TRANSIENT PHASE ERROR  $\theta e(t)$  DUE TO A STEP IN PHASE  $\Delta \theta$ 



FIGURE 14: TRANSIENT PHASE ERROR  $\theta e(t)$  DUE TO A STEP IN FREQUENCY  $\Delta \omega$ 

As shown in Figure 13, with  $\zeta = 0.7$ , our initial transient phase error will be at most 22% of its original value at  $\omega nt = 2.3, 7.5\%$  at  $\omega nt = 4.0$ , etc. For this example we want the final phase error to be less than 1% of its original level. This results in a  $\omega nt$  between 5 and 6. To simplify the results, let  $\omega nt = 5.7$ .

Now,  $\omega nt = 5.7$ and  $t_{max} = 5.7 \mu S$   $\therefore \omega n = 1.0 \cdot 10^{6} rad/sec$ with  $\zeta = 0.7$ 

Since we are evaluating the loop response during acquisition to the '3T' preamble, N = 0.33.

Now we have all the information required to calculate the loop filter component values.

RR = 
$$3567\Omega$$
  
 $\omega n = 1.0 \cdot 10^6 \text{ rad/sec}$   
 $\zeta = 0.7$   
KD(typ) =  $0.309/(\text{RR}+500) = 7.6 \cdot 10^{-5} \text{ A/rad}$   
KVCO(typ) =  $0.17\omega_0 = 0.17(2\pi)/\text{T}0 = 2.14 \cdot 10^7 \text{ rad/sec-volt}$   
N =  $0.33$ 

which results in:

$$R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO} = 2608\Omega$$
$$C_{1} = \frac{N \cdot KD \cdot KVCO}{\omega n} = 537 pF$$
$$C_{2} = \frac{C_{1}}{10} = 54 pF$$

or,



0188

This loop filter configuration and its component values should be considered a starting point. The final value of  $\omega_n$  depends upon the system requirements and can certainly be optimized for a specific application. In the table below, we have listed some suggested external component values for several common data rates.

| DATA RATE  | DAMPING | LOCK TIME             |     | BANDWIDTH                                 |         | EXT     | ERNAL COM | PONENT VAL | UES                 |                     |
|------------|---------|-----------------------|-----|-------------------------------------------|---------|---------|-----------|------------|---------------------|---------------------|
| (Mbit/SEC) | FACTOR, | t <sub>max</sub> (μS) | Ont | $\omega n \left( \frac{rad}{sec} \right)$ | RR (KΩ) | Cd (pF) | Rd (KΩ)   | R (KΩ)     | C <sub>1</sub> (pF) | C <sub>2</sub> (pF) |
| 7.5        | 0.7     | 7.5                   | 5.0 | 6.67 x 10 <sup>5</sup>                    | 4.92    | 100     | 11.0      | 3.0        | 687                 | 69                  |
| 10.0       | 0.7     | 5.7                   | 5.7 | 1.0 x 10 <sup>6</sup>                     | 3.57    | 82      | 10.0      | 2.7        | 510                 | 51                  |
| 15.0       | 0.7     | 3.8                   | 5.7 | 1.5 x 10 <sup>6</sup>                     | 2.21    | 100     | 6.22      | 1.8        | 510                 | 51                  |

#### LAYOUT CONSIDERATIONS

As with other high frequency analog devices the SSI 32D5321 requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended, along with supply bypassing to separate the SSI 32D5321, and associated circuitry, from other circuits on the PCB.

## PACKAGE PIN DESIGNATIONS

(TOP VIEW)







### **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDER NO.          | PKG. MARK    |
|--------------------------------|--------------------|--------------|
| SSI 32D5321 28 Pin PLCC        | SSI 32D5321 - C28H | 32D5321 - CH |
| SSI 32D5321 28 Pin Plastic DIP | SSI 32D5321 - C28P | 32D5321 - CP |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems\*\*

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

## NOTES:

silicon systems™ INNOVATORS IN INTEGRATION

Julv. 1988

DESCRIPTION

The SSI 32D534 Data Synchronizer/MFM ENDEC is intended to provide data recovery and data encoding in storage systems which employ an MFM encoding format. Data synchronization is performed with a fully integrated high performance PLL and encoding is performed in soft/hard sector formats with optional write precompensation through the internal delay line. The SSI 32D534 has been optimized for operation as a companion device to the SSI 32C452 and the AIC 010 family of controllers. The frequency setting elements are incorporated within the SSI 32D534 for enhanced performance and reduced board space. Data rate, adjustable from 5 to 10Mbits/sec, is established with a single external programming resistor for Direct Sync operation or with two external resistors for Auto Sync operation.

The SSI 32D534 utilizes an advanced bipolar process technology that affords precise decode window control without the requirement of an accurate 1/4 cell delay or

### **FEATURES**

- Data Synchronizer and MFM ENDEC
- 5 to 10 Mbits/sec operation programmed with a single external resistor
- Optimized for operation with the SSI 32C452 and AIC 010 family of controllers
- Programmable decode window symmetry via a μP port and/or analog pins
- Programmable write precompensation
- Fast acquisition phase locked loop zero phase restart technique
- Fully integrated data separator no external delay lines or active devices required
- +5V operation
- 28 pin DIP and PLCC packages



### **DESCRIPTION** (Continued)

external devices. To enhance disk drive testability, decode window symmetry control is available through a digital microprocessor port and/or two analog pins. This feature can facilitate automatic calibration, systematic error cancellation, and window margin testing. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D534 requires a single +5V power supply and is available in 28-pin DIP and PLCC packages.

### **PIN DESCRIPTION**

#### **INPUT PINS**

| NAME    | DESCRIPTION                                                                                                                                                                                                                                                        |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD      | READ DATA. MFM encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                     |
| RG      | READ GATE. Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the $\overline{\text{RD}}$ input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. |
| WG      | WRITE GATE. Enables the write mode.                                                                                                                                                                                                                                |
| WSL     | WINDOW SYMMETRY LATCH. Used to latch the input window symmetry control bits WSD, $\overline{WS0}$ and $\overline{WS1}$ into an internal DAC. An active high level latches the input bits.                                                                          |
| WSD     | WINDOW SYMMETRY DIRECTION. Controls the direction of the optional window symmetry shift.                                                                                                                                                                           |
| WS0     | WINDOW SYMMETRY CONTROL BIT. A low level introduces a window shift of 1.5% of TORC (Read Reference Clock Period) in the direction established by WSD.                                                                                                              |
| WS1     | WINDOW SYMMETRY CONTROL BIT. A low level introduces a window shift of 6% of TORC (Read Reference Clock Period) in the direction established by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts.                                 |
| EWC/ASM | ENABLE WRITE PRECOMP/AUTO SYNC MODE. Selects the synchronization se-<br>quence required in order to enter Read Mode, a low level selects the Auto Sync Mode.<br>In the Write Mode, a high level enables write precompensation.                                     |

#### **OUTPUT PINS**

| NAME | DESCRIPTION                                                                                                                                                                                                                             |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | WRITE DATA. MFM encoded write data output, active low. Precompensation is enabled with the EWC/ $\overline{\mbox{ASM}}$ input pin.                                                                                                      |
| RRC  | READ/REFERENCE CLOCK. A multiplexed clock source used by the controller. In the read mode, this clock is the VCO frequency divided by two (1/TORC) and in the write mode it is the crystal reference frequency divided by two (1/TORO). |

## PIN DESCRIPTION (Continued)

### **BIDIRECTIONAL PINS**

| NAME    | DESCRIPTION                                                                                                                                                                                                                                  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NRZ     | NRZ DATA PORT. Read data output when RG is high and write data input when WG is high.                                                                                                                                                        |
| WAM/AMD | WRITE ADDRESS MARK/ADDRESS MARK DETECT. In the Write Mode, used to delete clock/data pulses in the MFM encoded output stream, WD, active low. In the Read Mode, a latched low level output indicates that an address mark has been detected. |

## ANALOG PINS

| NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                                     |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IREF         | TIMING PROGRAM PIN. The VCO center frequency, 1/4 cell delay and the 1F Detect<br>Retriggerable One Shot timing is a function of the current sourced into pin IREF. The<br>current is set by an external resistor, RR, connected from IREF to VCC.                                                                              |
| XTAL1, XTAL2 | CRYSTAL OSCILLATOR CONNECTIONS. If a crystal oscillator is not desired, XTAL1 may be driven by a TTL signal with XTAL2 open. The frequency must be at twice the data rate.                                                                                                                                                      |
| PD OUT       | PHASE DETECTOR OUTPUT. Drives the Loop Filter input.                                                                                                                                                                                                                                                                            |
| VCO IN       | VCO CONTROL INPUT. Driven by the Loop Filter output.                                                                                                                                                                                                                                                                            |
| 1FS          | 1F DETECT SET. Used to program the 1F detect timing with an external resistor, RT, connected from pin 1FS to ground. The 1F Detect period is the sum of the 1/4 cell delay, TQC, plus the Retriggerable One-Shot delay, TOS, and is normally set to 1 1/4 bit cell times.                                                       |
| RF, RS       | WINDOW SYMMETRY ADJUST PINS. Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to ground will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, and WS1. |
| PCS          | PRECOMP SET. Pin for R-C network to program write precompensation early and late times. Connect the capacitor, CPC, to VPA and the resistor, RPC, to either ground.                                                                                                                                                             |
| VPD, VPA     | DIGITAL AND ANALOG +5V.                                                                                                                                                                                                                                                                                                         |
| DGND, AGND   | DIGITAL AND ANALOG GROUND.                                                                                                                                                                                                                                                                                                      |

### FUNCTIONAL DESCRIPTION

The SSI 32D534, a high performance data synchronizer and MFM ENDEC, performs data separation, data encoding with optional write precompensation, Preamble detection, and Write Address Mark/Address Mark detection. The interface electronics and the architecture of the SSI 32D534 has been optimized for use as a companion device to the SSI 32C452 or AIC 010 type Storage Controllers. It includes a zero phase restart PLL for fast acquisition, a crystal reference oscillator, the write precompensation delay line, a multiplexed Read/Reference clock output, and a bidirectional NRZ data interface.

Data rate is programmed with a single 1% external resistor, RR, connected from pin IREF to VCC, given by:

$$RR = \frac{30.67}{DR} - 0.5$$
 (K $\Omega$ )

Where:

DR = Data Rate in Mbits/sec. RR = K $\Omega$ 

Resistor RR establishes a reference current which controls the VCO center frequency, the phase detector gain, the 1/4 cell delay and, indirectly, the decode window shift (RF, RS).

The internal crystal reference oscillator, operating at twice the data rate, generates the standby reference input to the PLL. This minimizes the frequency step and the associated acquisition time encountered when locking the PLL onto Encoded Read Data. Additionally, in non-Read modes the RRC (Read Reference Clock) output is generated from the reference oscillator divided by two. A series resonant crystal at twice the data rate should be used. If a crystal oscillator is not desired, an external TTL compatible reference may be applied to XTAL1 with XTAL2 open.

#### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input, a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

The SSI 32D534 provides two sync modes for controlling the PLL locking sequence, Auto Sync and Direct Sync. The Auto Sync mode provides preamble search and address mark detection while the Direct Sync mode provides direct control over the input to the PLL. These modes extend the applicability of the SSI 32D534 to a variety of controller and interface requirements. The appropriate mode should be selected for the given application, see Table 1.

#### **TABLE 1: Mode Control**

| MODE                    | WG | RG | EWC/<br>ASM |
|-------------------------|----|----|-------------|
| Idle                    | 0  | 0  | X           |
| Read (Auto Sync)        | 0  | 1  | 0           |
| Read (Direct Sync)      | 0  | 1  | 1           |
| Write (Disable Precomp) | 1  | 0  | 0           |
| Write (Enable Precomp)  | 1  | 0  | 1           |
| Illegal                 | 1  | 1  | х           |

(X = Don't Care)

#### AUTO SYNC MODE

The Auto Sync mode, typically used for Soft Sector formats, activates the preamble search and address mark detection circuitry. As depicted in Figure 1, the SSI 32D534 requires16 continuous preamble bits before switching the reference input to the PLL, 64 preamble bits before switching the Read Reference Clock to the VCO clock divided by two, and a detected address mark prior to an additional 64 input bits in order to enter the Read Mode. This sequence repeats after 160 input bits until Read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

 a) PREAMBLE SEARCH: The SSI 32D534 searches for 16 continous preamble bits. The Preamble fields consist of a stream of MFM encoded 0's. The sum of the delays from the Re-triggerable One





Shot, TOS, and the 1/4 Cell Delay, TQC, is set to 1 1/4 bit cell times with the external programming resistor, RT. The Preamble stream has a pulse rate of 1 bit cell time (2F frequency) which continuously resets the one-shot while a 2 bit cell period (1F frequency) allows the one-shot to time out producing a 1F detect pulse. The 1F detect pulse resets the Input counter and the search is started over.

b) PLL ACQUISITION: When 16 continuous preamble '0' bits are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, PLL acquisition begins, and the VCO clock divider is reset. When 64 '0' preamble bits are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, and the Address Mark Detection circuitry is enabled. If a 1F detect pulse occurs before 64 preamble bits are detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter is reset, and the sequence is restarted. No short duration glitches will occur during this switching.

c) ADDRESS MARK DETECTION: The circuit searches for the occurrence of the Address Mark. The 1F detect circuitry remains active so that, during the search, once a 1F is detected, the Address Mark must be found within the next five counts of the Read Data input pulses. If an Address Mark is detected, prior to the Input Counter reaching count 128, the WAM/AMD output is latched low, the PLL training sequence is terminated, and



FIGURE 2: Address Mark Detection and NRZ Waveform Diagram

#### AUTO SYNC MODE (Continued)

the Read Mode is entered allowing the data field to be read. If the input counter reaches count 128 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 160. Figure 2 depicts the Address Mark detection sequence.

#### DIRECT SYNC MODE

Direct Sync Mode disables the preamble search and address mark detection circuitry. It allows the PLL to be controlled directly by RG, for Hard Sector format operation.

When RG transitions high, the reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD

DATA pulse, PLL acquisition begins, the VCO clock divider is reset, and the RRC output is switched to the VCO clock divided by 2.

Read Gate, RG, is an asynchronous input and may be initiated or terminated at any position on the disk. Terminating RG locks the PLL to the crystal reference oscillator and switches the RRC output to the crystal reference oscillator divided by 2.

In non-Read modes the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency that is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily and then restarted in an accurate phase alignment with the next PLL reference input pulse and the VCO clock divider is reset. By minimizing the phase misalignment in this manner (phase error  $\leq \pm 0.5$  rads), the acquisition time is substantially reduced.



FIGURE 3: Data Synchronization Waveform Diagram

#### DIRECT SYNC MODE (Continued)

The SSI 32D534 employs a dual mode phase detector; harmonic in Read mode and non-harmonic in Idle/ Write modes. The harmonic phase detector only updates the PLL with each occurrence of a DLYD DATA pulse. This allows the PLL to remain phase locked to actual Read Data. The rising edge of DLYD DATA enables the phase detector and the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 3, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. In Idle/Write modes, both phase and frequency lock (non-harmonic) to the crystal reference oscillator is accomplished by continuously enabling the phase detector. With both phase and frequency lock to the crystal reference oscillator and the zero phase restart acquisition technique, false lock to DLYD DATA is eliminated.

The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 4 depicts the average output current as a function of the input phase error (relative to the VCO period).



### FIGURE 4: Phase Detector Transfer Function



FIGURE 5: Decode Window a) Early, b) Normal, c) Late

#### DIRECT SYNC MODE (Continued)

An accurate and symmetrical decode window is developed from the VCO clock. The rising edges of the VCO clock are phase locked to the falling edges of DLYD DATA as shown in Figure 3. The decode window is then generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is ensured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL,

WSD, WSO, WS1) as described in Table 2.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 5. For applications not utilizing this feature, WSL should be tied to ground, while WSD, WSO & WS1 should be left floating. Additionally, for small systematic error cancellation a resistor, R, connected from either RS (Early ) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, Tsa, is determined by :

Where: R is in K $\Omega$ .

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

| Ts, NOMINAL WINDOW SHIFT | WSD | WS1 | WS0 |
|--------------------------|-----|-----|-----|
| 0                        | 0   | 1   | 1   |
| +TS1                     | 0   | 1   | 0   |
| +TS2                     | 0   | 0   | 1   |
| +TS3                     | 0   | 0   | 0   |
| 0                        | 1   | 1   | 1   |
| -TS1                     | 1   | 1   | 0   |
| -TS2                     | 1   | 0   | 1   |
| -TS3                     | 1   | 0   | 0   |

#### **TABLE 2: Decode Window Symetry Control**



FIGURE 6: Write Address Mark /Address Write Data Waveform Diagram

#### WRITE OPERATION

In the Write Mode, the SSI 32D534 converts NRZ data (from the Controller) into MFM data, for storage onto the disk. It performs write precompensation, if enabled, and inserts Address Marks as requested. Serial NRZ data is clocked into the SSI 32D534 and latched on defined data cell boundaries. NRZ data must be synchronous with the rising edges of the RRC clock output. During a Write Data Operation, the SSI 32D534 processes data and ECC fields and in a Write Format Operation, Address Marks, Preamble, ECC, Gaps, and ID fields are processed. Write Gate is an asynchronous input and may be initiated or terminated at any position on the disk. MFM encoded output write data, WD, is delayed from input NRZ data by 1.5 Data Cells. For the successful completion of a write operation, Write Gate, WG, should not be terminated prior to the last output Write Data pulse.

Address Marks can be inserted into the MFM encoded data stream,  $\overline{WD}$ , with the pin  $\overline{WAM}$  (Write Address Mark). When  $\overline{WAM}$  is asserted, the data/clock pulse in the corresponding bit cell of the MFM encoded data

stream is deleted. This allows specially encoded sequences (illegal MFM patterns) to be encoded using the SSI 32D534. WAM is synchronous with the RRC clock and is internally delayed by 0.5 data cells. To generate the missing clock A1 Address Mark pattern, WAM is asserted during the sixth data cell of the NRZ A1 data pattern. Figure 6 depicts the Address Mark generation sequence.

Write Precompensation reduces the effect of intersymbol interference caused by the proximity of magnetic transitions on the disk media. The interference is caused by specific data patterns where flux reversals are positioned closely together. Compensation consists of shifting write data pulses in time to counteract for the shifting normally exhibited in the corresponding Read Back signal. When Precompensation is enabled, see Table1, the SSI 32D534 recognizes these data patterns and appropriately shifts the write data pulses. Table 3 describes the Precompensation Algorithm relative to the current data bit, n, to be written.

3-49

#### WRITE OPERATION (Continued)

The SSI 32D534 utilizes an internal analog delay line to time shift the encoded write data pulses. The magnitude of the time shift, TPC, is determined by the external RC network (RPC, CPC) at pin PCS (Precomp Set) and is given by:

TPC = 0.21 x RPC x (CPC + 2pF), with RPC in K $\Omega$  & CPC in pF

An Early/Late compensated bit results in a pulse shifted TPC seconds before/after the nominal unshifted pulse position.

#### **TABLE 3: Write Precompensation Algorithm**

| BIT<br>n-2 | BIT<br>n-1 | BIT<br>n | BIT<br>n+1 | COMPENSATION<br>Bit n |
|------------|------------|----------|------------|-----------------------|
| х          | 0          | 1        | 1          | LATE                  |
| х          | 1          | 1        | 0          | EARLY                 |
| 1          | 0          | 0        | 0          | LATE                  |
| 0          | 0          | 0        | 1          | EARLY                 |

### ABSOLUTE MAXIMUM RATINGS

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                       | RATING            | UNIT |
|---------------------------------|-------------------|------|
| Storage Temperature             | -65 to +150       | ℃    |
| Junction Operating Temperature  | 0 to +130         | °C   |
| Supply Voltage, VCC             | -0.5 to 7         | Vdc  |
| Voltage Applied to Logic inputs | -0.5 to VCC + 0.5 | Vdc  |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified 4.75  $\leq$  VCC  $\leq$  5.25V, 0°C  $\leq$  TA  $\leq$  70°C, 5MHz  $\leq$  1/TORC  $\leq$  10 MHz; 10 MHz  $\leq$  1/TVCO  $\leq$  20 MHz.

| PARA | METER                     | CONDITIONS       | MIN | МАХ   | UNIT |
|------|---------------------------|------------------|-----|-------|------|
| VIH  | High Level Input Voltage  |                  | 2.0 |       | v    |
| VIL  | Low Level Input Voltage   |                  | -   | 0.8   | v    |
| IIH  | High Level Input Current  | VIH = 2.7V       |     | 20    | μΑ   |
| IIL  | Low Level Input Current   | VIL = 0.4V       |     | -0.36 | mA   |
| VOH  | High level Output Voltage | IOH = -400μA     | 2.7 |       | v    |
| VOL  | Low Level Output Voltage  | IOL = 4mA        |     | 0.5   | v    |
| ICC  | Power Supply Current      | All outputs open |     | 180   | mA   |
|      | Power Dissipation         | Tj = 130°C       |     | 850   | mW   |

### CONTROL CHARACTERISTICS (Refer to Figure 7)

| PARAMETER |                           | CONDITIONS | MIN | МАХ | UNIT |
|-----------|---------------------------|------------|-----|-----|------|
| TSWS      | WS0, WS1, WSD Set Up Time |            | 15  |     | ns   |
| THWS      | WS0, WS1, WSD Hold Time   |            | 5   |     | ns   |
| TSERG     | Set up time EWC to RG     |            | 10  |     | ns   |
| THERG     | Hold time EWC from RG     |            | 0   |     | ns   |
| TSEWG     | Set up time EWC to WG     |            | 0   |     | ns   |
| THEWG     | Hold time EWC from WG     |            | 0   |     | ns   |



### FIGURE 7: Control Timing



## FIGURE 8: Read Timing

### **ENDEC CHARACTERISTICS**

### **READ MODE** (Refer to Figure 8)

| PARAMI | ETERS                                    | CONDITIONS                            | MIN              | МАХ                  | UNIT |
|--------|------------------------------------------|---------------------------------------|------------------|----------------------|------|
| TRD    | Read Data Pulse Width                    | -                                     | 20               | TORC - 40            | ns   |
| TFRD   | Read Data Fall Time                      | 2.0 to 0.8V                           |                  | 20                   | ns   |
| TRRC   | Read ClockRise Time                      | 0.8 to 2.0V; C∟ ≤ 15pF                |                  | 10                   | ns   |
| TFRC   | Read Clock Fall Time                     | 2.0V to 0.8V; CL ≤ 15pF               |                  | 8                    | ns   |
| TPNRZ  | NRZ (out) Propagation Delay              |                                       | -20              | +10                  | ns   |
| TPAMD  | AMD Propagation Delay                    |                                       | <u>TVCO</u><br>2 | <u>TVCO</u> +15<br>2 | ns   |
| тос    | 1/4 Cell Delay Accuracy                  | TQC = 0.25 TORO                       | 0.8TQC           | 1.2TQC               | sec  |
| TOS    | Retriggerable One-shot<br>Delay Accuracy | TOS = RT (8.96E-12)<br>12K ≤ RT ≤ 36K | 0.84TOS          | 1.16TOS              | Sec  |
| TORC   | Read Clock Period                        |                                       | 0.8TORO          | 1.2TORO              | ns   |

## WRITE MODE (Refer to Figure 9)

| PARAME | TERS                                            | CONDITIONS                                      | MIN                        | MAX                  | UNIT |
|--------|-------------------------------------------------|-------------------------------------------------|----------------------------|----------------------|------|
| TWD    | Write Data Pulse Width                          | C∟ ≤ 15pF                                       | <u>TORO</u> - 2TPC-10<br>2 | <u>TORO</u> +10<br>2 | ns   |
| TPC    | PrecompensationTime<br>Shift Magnitude Accuracy | 2K ≤ RPC ≤ 6K<br>15pF ≤ CPC ≤ 36 pF<br>See Note | 0.8TPC                     | 1.2 TPC              | Sec  |
| TFWD   | Write Data Fall Time                            | 2.0V to 0.8V; C∟≤15pF                           | ı.                         | 8                    | ns   |
| TRRO   | Reference Clock RiseTime                        | 0.8 to 2.0V; C∟≤15pF                            |                            | 8                    | ns   |
| TFRO   | Reference Clock Fall Time                       | 2.0V to 0.8V; C∟≤15pF                           |                            | 8                    | ns   |
| TSNRZ  | NRZ(in) Set Up Time                             |                                                 | 25                         |                      | ns   |
| THNRZ  | NRZ(in) Hold Time                               |                                                 | 7                          |                      | ns   |
| TSWAM  | WAM Set-up Time                                 |                                                 | 25                         |                      | ns   |
| THWAM  | WAM Hold Time                                   |                                                 | 7                          |                      | ns   |

Note: TPC=0.21(RPC)(CPC+2pF)



FIGURE 9: Write Timing

### DATA SYNCHRONIZATION CHARACTERISTICS

| PARA | METERS                                | CONDITIONS                                                                   | MIN                 | MAX                | UNIT                    |
|------|---------------------------------------|------------------------------------------------------------------------------|---------------------|--------------------|-------------------------|
| тусо | VCO Center Frequency<br>Period        | VCOIN = 2.7V,<br>TO = 1.63E - 11(RR+500)<br>VCC = 5.0V,<br>2400 ≤ RR ≤ 6000Ω | 0.78TO              | 1.22TO             | Sec                     |
|      | VCO Frequency Dynamic<br>Range        | VCC = 5.0V,<br>1V≤VCOIN ≤ VCC-0.6V                                           | ±27                 | ±40                | %                       |
| KVCO | VCO Control Gain                      | $1V \le VCOIN \le VCC-0.6 V$ ,<br>$\omega_0 = 2\pi/TO$                       | 0.14ω <sub>0</sub>  | 0.20თ <sub>0</sub> | <u>rad</u><br>sec-volts |
| KD   | Phase Detector Gain                   | KD = 0.308/(RR+500);<br>VCC = 5.0 V,<br>2400 ≤ RR ≤ 6000Ω                    | 0.83KD              | 1.17KD             | <u>A</u><br>rad         |
|      | KVCO x KD Product Accuracy            | 2400 ≤ RR ≤ 6000Ω,<br>VCC = 5.0V                                             | -28                 | +28                | %                       |
|      | VCO Phase Restart Error               |                                                                              | -0.5                | +0.5               | rad                     |
|      | Decode Window Centering<br>Accuracy   |                                                                              |                     | See Note           | ns                      |
|      | Decode Window                         |                                                                              | <u>TORC</u> -4<br>2 |                    | ns                      |
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015TORC                                                              | 0.85TS1             | 1.15TS1            | sec                     |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06TORC                                                               | 0.90TS2             | 1.10TS2            | sec                     |
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075TORC                                                              | 0.90TS3             | 1.10TS3            | sec                     |
| TSA  | Decode Window Time<br>Shift Magnitude | TSA= $\frac{(0.25)TORC}{R+0.7}$ ; (R in KΩ)                                  | 0.65 TSA            | 1.35TSA            | sec                     |

Note: ±(.015TORC+3)

### APPLICATION

#### LOOP FILTER

The element in the phase lock loop which controls the loop dynamics is known as the loop filter. Acquisition time, data margin, and data tracking can be optimized by the loop filter selection. One possible loop filter configuration is shown in Figure 10, where the function of  $C_1$  is as an integrating element. The larger the capacitance of  $C_1$ , the longer will be the lock time. If the capacitance is too small, the loop will tend to track high frequency jitter. The role of the resistor R is to reduce the phase shift induced by  $C_1$ . This is necessary since the loop will oscillate at the frequency where the gain is unity. The capacitor  $C_2$  will suppress high frequency it transients when switching occurs. This capacitor will have a minimal effect of the loop response if it is small compared to  $C_1$  (typically,  $C_2 = C_1/10$ ).

The loop filter transfer function is:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1 \left(1 + sC_2R + \frac{C_2}{C_1}\right)}$$
  
if  $C_2 < C_1$   
then,  
$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$$

The phase lock loop can be described as:



where,

KD = phase detector gain[A/rad]F(s) = Filter impedance[V/A]KVCOmaximum control of the second secon

N = ratio of reference input frequency vs. VCO output frequency.





Therefore, the closed loop transfer function is now:

$$T(s) = \frac{\emptyset \text{ out}(s)}{\emptyset \text{ in}(s)} = \frac{G(s)}{1 + G(s)H(s)} = \frac{KD \times KVCO(\frac{1 + sRC_1}{C_1})}{s^2 + s(N \times KD \times KVCO \times R) + \frac{N \times KD \times KVCO}{C_1}}$$

now we can put the characteristic equation (denominator) in the form:

$$s^2 + 2s\zeta\omega_n + \omega_{n^2}$$

$$\therefore \omega_{n^{2}} = \frac{N \times KD \times KVCO}{C_{1}} \text{ and } \zeta = \frac{N \times KD \times KVCO \times R}{2\omega_{n}}$$

which results in:

$$C_1 = \frac{N \times KD \times KVCO}{\omega_{n^2}}$$

$$R = \frac{2\zeta\omega_n}{N \times KD \times KVCO} \text{ and } C_2 = \frac{C_1}{10}$$

For a  $\zeta = 0.8$ , the relationship between  $\omega_n$  and lock time is:

$$\omega_n = \frac{4.5}{\text{lock time}}$$

Therefore, the loop filter components  $C_1$ ,  $C_2$ , and R can be evaluated for a required lock time and coding scheme (N) frequency relationship to the VCO frequency.

With MFM coding:

N = 1, for Øin = reference oscillator

N = 0.5, for Øin = maximum data frequency

N = 0.25 for Øin = minimum data frequency

0788





Typical External Component Values for a 5 Mbit/Sec. MFM Application:

0788

| COMPONENT      | CONDITIONS              | VALUE | UNITS |
|----------------|-------------------------|-------|-------|
| X1             | Series resonant crystal | 10    | MHz   |
| RR             |                         | 5.62  | ΚΩ    |
| RT             |                         | 24.8  | ΚΩ    |
| RPC            |                         | 2     | ΚΩ    |
| CPC            |                         | 15    | pF    |
| Loop Filter    |                         |       |       |
| R              |                         | 5.1   | ΚΩ    |
| C <sub>1</sub> |                         | 270   | pF    |
| C <sub>2</sub> |                         | 33    | pF    |
|                |                         |       |       |



#### 28-pin PLCC

#### THERMAL CHARACTERISTICS: Øja

| 28-pin PLCC | 65°C/W |  |
|-------------|--------|--|
| 28-pin PDIP | 55°C/W |  |

### 28-pin DIP

### **ORDERING INFORMATION**

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |
|------------------------|---------------|-----------|
| SSI 32D534 28-pin PLCC | SSI 32D534-CH | 32D534-CH |
| SSI 32D534 28-pin PDIP | SSI 32D534-CP | 32D534-CP |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

licon systems

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

# SSI 32D535 Data Synchronizer/ 2, 7 RLL ENDEC with Write Precompensation

January, 1988

## DESCRIPTION

0188

The SSI 32D535 Data Separator provides data recovery, data encoding, and write precompensation for storage systems which employ a 2.7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D535 has been optimized for operation as a companion device to the SSI 32C452A and the AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D535 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D535 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/4 cell delay or external devices. To enhance disk drive testability, decode window symmetry control is available through a digital µP port and/or two analog pins. This feature can facilitate defect mapping. automatic calibration, systematic error cancellation, window margin testing, and error recovery. The SSI 32D535 requires a single +5V power supply and is available in 32-pin DIP and SOW packages.

BLOCK DIAGRAM

### FEATURES

- Data Synchronizer and 2, 7 RLL ENDEC
- Write Precompensation
- 7.5 to 15 Mbits/sec Operation
   Programmed with a Single External Resistor
- Optimized for Operation with the SSI 32C452A and AIC 010 Controllers
- ESDI compatible
- Programmable Decode Window Symmetry via a µP Port and/or Analog Pins
- Fast Acquisition Phase Locked Loop
   Zero Phase Restart Technique
- Fully Integrated Data Separator
   No External Delay Lines or Active Devices Required
- Crystal Controlled Reference Oscillator
- Hard/Soft Sector Operation
- +5V Operation
- 32-Pin DIP and SOW Packages



## )(

### PIN DIAGRAM

3-57

## SSI 32D535 Data Synchronizer/ 2, 7 RLL ENDEC with Write Precompensation

## **PIN DESCRIPTIONS**

### INPUT PINS

| NAME      | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                               |
|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD        | . I  | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                                                                                                                |
| RG        | 1    | READ GATE: Selects the PLL reference input and initiates the PLL synchronization sequence. A high level selects the RD input and enables the Read Mode/Address Mark Detection sequences. A low level selects the crystal reference oscillator. Pin RG has an internal resistor pull-up.                                                                   |
| WG        | Ι    | WRITE GATE: Enables the write mode. Pin WG has an internal resistor pull-<br>up.                                                                                                                                                                                                                                                                          |
| WSL       | I    | WINDOW SYMMETRY LATCH: Used to latch the input window symmetry control bits WSD, WS0 and WS1 into the internal DAC. An active high level latches the input bits. Pin WSL has an internal resistor pull-up.                                                                                                                                                |
| WSD       | 1    | WINDOW SYMMETRY DIRECTION: Controls the direction of the optional window symmetry shift. Pin WSD has an internal resistor pull-up.                                                                                                                                                                                                                        |
| WS0       | 1    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 1.5 % TORC (Read Reference Clock Period) in the direction established by WSD. Pin WS0 has an internal resistor pull-up.                                                                                                                                                             |
| WS1       | I    | WINDOW SYMMETRY CONTROL BIT: A low level introduces a window shift of 6% TORC (Read Reference <u>Clock Period</u> ) in the direction established by WSD. A low level at both WS0 and WS1 will produce the sum of the two window shifts. Pin WS1 has an internal resistor pull-up.                                                                         |
| SOFT/HARD | I    | SOFT/HARD SECTOR: Selects the address mark and the Preamble field<br>patterns. A high level (Soft Sector) selects a 3T Preamble Field pattern and<br>a non-violating 2, 7 address mark, N7V. A low level (Hard Sector) selects<br>a 4T Preamble Field pattern and disables the address mark circuitry. Pin<br>SOFT/HARD has an internal resistor pull-up. |
| WCLK      | I    | WRITE CLOCK: Write Clock input. Must be synchronous with the Write<br>Data input on the NRZ Data Port. For small cable delays, WCLK may be<br>connected directly to pin RRC (Read/Reference Clock).                                                                                                                                                       |
| EPD       | I    | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector and allows the VCO to coast. Pin EPD has an internal resistor pull up.                                                                                                                                                                                                        |
| EWP       | 1    | ENABLE WRITE PRECOMPENSATION: A low level enables Write Pre-<br>compensation. Pin EWP has an internal resistor pull-up.                                                                                                                                                                                                                                   |
## **PIN DESCRIPTIONS** (Cont.)

#### **OUTPUT PINS**

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| WD      | 0    | WRITE DATA: Encoded write data output, active low.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| RRC     | 0    | READ/REFERENCE CLOCK: A multiplexed clock source used by the cort<br>troller. In the read mode, this clock is the VCO frequency divided by two (1<br>TORC) and in the write mode it is the crystal reference frequency divided b<br>two (1/TORO). No short clock pulses are generated during a mode change<br>ADDRESS MARK DETECT: In the active page Mode, a latebad is                                                             |  |  |  |  |
| AMD     | 0    | ADDRESS MARK DETECT: In the soft sector Read Mode, a latched low<br>level output indicates that an address mark has been detected. In non-Read<br>modes AMD is configured as a high impedance output.                                                                                                                                                                                                                                |  |  |  |  |
| SDO     | 0    | SYNC DETECT OUTPUT: An active low output that indicates successful detection of the 3T Preamble sync field. THE SD0 pin is not a TTL level signal.                                                                                                                                                                                                                                                                                   |  |  |  |  |
| VCO CLK | 0    | VCO CLK: An open emitter VCO clock test point. Two external resistors are required to utilize this output, they can be removed during normal operaton for reduced power dissipation.                                                                                                                                                                                                                                                 |  |  |  |  |
| DRD     | 0    | DELAYED READ DATA: Test point. The positive edges of this open emitter ouput signal indicate the data bit position. The positive edges of the DRD and the VCO CLK signals can be used to estimate window centering. The time jitter of DRD's positive edge is an indication of media bit shift. Two external resistors are required to perform this test, they can be removed during normal operation for reduced power dissipation. |  |  |  |  |

### **BIDIRECTIONAL PINS**

| NRZ | I/O | NRZ DATA PORT: Read Data output when RG is high and Write Data input |
|-----|-----|----------------------------------------------------------------------|
|     |     | when WG is high. In the idle mode NRZ is in a high impedance state.  |

## ANALOG PINS

| IREF            | 1 | TIMING PROGRAM PIN: The VCO center frequency and the 1/4 Cell Delay<br>are a function of the current source into pin IREF. The current is set by an<br>external resistor, RR, connected from IREF to VPA. |  |  |  |  |
|-----------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PCS             | Ι | PRECOMP SET: Used to set the magnitude of the Write Precompensation time shift via an external capacitor, Cp to VPA and an external resistor, Rp to AGND.                                                 |  |  |  |  |
| XTAL1,<br>XTAL2 | 1 | CRYSTAL OSCILLATOR CONNECTIONS: If a crystal oscillator is not desired, XTAL1 maybe driven by a TTL source with XTAL2 open. The frequency must be at twice the data rate.                                 |  |  |  |  |
| PD OUT          | 0 | PHASE DETECTOR OUTPUT: Drives the Loop Filter input.                                                                                                                                                      |  |  |  |  |
| VCO IN          | 1 | VCO CONTROL INPUT: Driven by the Loop Filter output.                                                                                                                                                      |  |  |  |  |

## PIN DESCRIPTIONS (Cont.)

## OUTPUT PINS (Cont.)

| NAME   | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                               |
|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDS    | I    | SYNC DETECT SET: Used to program the sync detect retriggerable one-<br>shot timing with an external R-C network. Connect the capacitor, Cd, to VPA<br>and the resistor, Rd, to AGND.                                                                                                                                      |
| RF, RS | I    | WINDOW SYMMETRY ADJUST PINS: Provides analog control over the decode window symmetry; typically used to null out any window symmetry offset. A resistor connected from either RF or RS to AGND will provide magnitude and direction control. They can be used in conjunction with the digital control port WSD, WS0, WS1. |

### POWER

| DGND, AGND | I   | DIGITAL AND ANALOG GROUND |
|------------|-----|---------------------------|
| VPA        | I - | ANALOG +5V                |
| VPD        | I   | DIGITAL +5V               |

### OPERATION

The SSI 32D535 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 2, 7 RLL encoding format. In the Read Mode the SSI 32D535 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect and Data Decoding. In the Write Mode, the SSI 32D535 converts NRZ data into the 2,7 RLL format described in Table 1, performs write precompensation, generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D535 have been optimized for use as a companion device to the SSI 32C452A or AIC 010 controllers.

The SSI 32D535 can operate with data rates ranging from 7.5 to 15 Mbits/sec. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/4 cell delay. The value of this resistor is given by:

where: DR = Data Rate in Mbits/sec.

An internal crystal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D535 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non-Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DLYD DATA pulse. In the Write and Idle Modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error. Figure 1 depicts the average output current as a function of the input phase error (relative to the VCO period).

The READ GATE (RG), and WRITE GATE (WG), inputs control the device mode as described in Table 2. RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the rising edge of DLYD DATA enables the Phase Detector while the falling edge is phase compared to the rising edge of the VCO. As depicted in Figure 2, DLYD DATA is a 1/4 cell wide (TVCO/2) pulse whose leading edge is defined by the leading edge of RD. An accurate and symmetrical decode window is developed from the VCO clock. The decode window is generated from the falling edges of the VCO clock. By utilizing a fully integrated symmetrical VCO running at twice the data rate, the decode window is insured to be accurate and centered symmetrically about the falling edges of DLYD DATA. The accuracy of the 1/4 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

Shifting the symmetry of the VCO clock effectively shifts the relative position of the DLYD DATA pulse within the decode window. This powerful capability easily facilitates defect mappings, automatic calibration, window margin testing, error recovery, and systematic error cancellation. For enhanced disk drive testability and error recovery, decode window control is provided via a  $\mu$ P port (WSL, WSD, WS1) as described in Table 3. In applications not utilizing this

feature, <u>WSL</u> should be connected to ground, while WSD, WSD, and WS1 can be left open.

Window shifts in the range of  $\pm 1.5\%$  to  $\pm 7.5\%$  of TORC are easily programmed by latching the appropriate control word into the Window Shift Register with the WSL pin. Shifts in the positive or negative directions result in early or late decode windows respectively, as depicted in Figure 3. Additionally, for small systematic error cancellation, a resistor, R, connected from either RS (Early) or RF (Late) to ground will provide analog control over the decode window. The magnitude of this shift, TSA is determined by:

$$TSA = 0.125 \text{ TORC} \left( 1 - \frac{680 + R}{1180 + R} \right)$$

where: R is in ohms

Pins RF and RS are intended to be used as a trim and should be restricted to  $\pm 1.5\%$  window shifts. They can be used in conjunction with the digital control port.

The VCO CLK and  $\overline{DRD}$  ouputs can be used to estimate window centering and data bit shift. The rising edges of VCO CLK indicate the data detection window edges. The rising edge of  $\overline{DRD}$  indicates the data bit position relative to the decode window. Two external resistors are required during such testing. A pull-up resistor of 130 $\Omega$  should be connected to VPD, while a pull-down resistor of 200 $\Omega$  should be connected to DGND. The resistors can be removed during normal operation to reduce power dissipation.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  0.5 rads), the acquisition time is substantially reduced.

The SSI 32D535 provides two sync modes for controlling the PLL locking sequence; Soft Sector and Hard Sector.

#### SOFT SECTOR MODE

The Soft Sector Mode activates the Preamble Search and Address Mark detection circuitry. As depicted in Figure 4, when RG transitions high, the counter is reset and the SSI 32D535 requires 10 high to low transitions (Preamble '1' bits) before switching the reference input to the PLL, 48 high to low transitions before switching the Read Reference Clock to the VCO clock divided by two and activating the Address Mark Detect circuitry; then it must detect the Address Mark prior to 80 high to low transitions in order to enter the Read Mode. This sequence repeats after 95 input '1' bits until the read mode is successfully entered or until RG is cancelled.

When RG transitions high, the following PLL locking sequence begins:

### a) PREAMBLE SEARCH:

The 3T detect circuitry initiates the PLL locking sequence once it has detected 10 consecutive '100' bit groups from the 3T preamble field. The 3T detect timing is set by the sum of the 1/4 cell delay and the retriggerable one-shot delay. The 1/4 cell timing capacitor is included on-chip and its timing is externally set by resistor RR. The retriggerable one-shot timing is externally set by resistor Rd and capacitor Cd. The sum of their delays is set to 3.5 bit cell times. Therefore, a continuous stream of input pulses with a 3T bit cell time pulse rate keeps the one-shot reset, and a 4T or longer bit cell time input period allows the one-shot to time out producing a 4T detect pulse. The 4T detect pulse resets the Input Counter and the search is started over.

### b) PLL ACQUISITION:

Once 10 consecutive '100' bit groups are detected, the reference input to the PLL is switched from the crystal reference oscillator to the DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and PLL acquistion begins. When an additional 38 '100' bit groups are detected, the Read Reference Clock output (RRC) is switched to the VCO clock divided by 2, the 4T Detect circuitry is inhibited, and the Address Mark Detection circuitry is enabled. If a 4T detect pulse occurs before 48 Preamble '1' bits are detected, then the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, the Input Counter reset, and the sequence is restarted. No short duration glitches will occur at the RRC output during this switching.

### c) ADDRESS MARK DETECTION:

The circuit searches for the occurrence of the 5EAx<sub>16</sub> Address Mark. If an Address Mark is detected prior to the Input Counter reaching count 80, the correct phase of the RRC is ensured by resetting the n/2 divider, the AMD output is latched low, the PLL training sequence is terminated, and the Read Mode is entered allowing the data field to be read. If the Input Counter reaches count 80 before the Address Mark is detected, the PLL is locked back to the crystal reference oscillator, the RRC output is switched to the crystal reference oscillator divided by 2, and the PLL training sequence is restarted when the Input Counter reaches count 96. Figure 5 depicts the Address Mark detection sequence.

### HARD SECTOR MODE

In the Hard Sector mode (SOFT/HARD = 0) the SSI 32D535 utilizes a 4T (1000) Preamble Field and disables the Preamble Search and Address Mark detection circuitry. It allows the PLL to be controlled directly by RG for Hard Sector format operation. With the absence of an Address Mark, the 4T Preamble Field is utilized to properly set the bit cell alignment boundaries for proper decoding.

When RG transitions high, as depicted in Figure 6, reference input to the PLL is switched from the crystal reference oscillator to DLYD DATA, the VCO is phase reset to the next DLYD DATA pulse, and the PLL acquisition begins. When 32 '1' Preamble bits are detected, the RRC output is switched to the VCO clock divided by 2, and the Read Mode is entered allowing the data field to be read.

In the Hard Sector mode, the NRZ output is inverted and will remain low until the data field is read, as shown in Figure 7. Since the Preamble Search circuitry is not utilized, the external one-shot timing components (Cd, Rd) are not required and the SDS pin can be left open.

## WRITE OPERATION

In the Write Mode the SSI 32D535 converts NBZ data from the controller into 2, 7 RLL formatted data for storage onto the disk. The SSI 32D535 can operate with a soft or hard sectored disk drive. In the Soft Sector Mode, (SOFT/HARD = 1) the device generates a 3T Preamble Field and can insert a N7V Address Mark. The N7V Address Mark is a valid 2.7 RLL pattern which is not contained in the code set. In the Hard Sector Mode, (SOFT/HARD = 0) the device generates a 4T Preamble Field and no Address Mark. Serial NRZ data is clocked into the SSI 32D535 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the WCLK input. The WCLK input is a feature provided for operation in an ESDI application to compensate for large cable delays. In a SCSI or ST506 operation, WCLK is connected directly to the RRC output.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The SSI 32D535 recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TC, is determined by an external R-C network on the PSC pin given by:

TC= 0.15 (RP)(CP)

When the ENABLE WRITE PRECOMP, EWP, input is low the SSI 32D535 performs write precompensation according to the algorithm outlined in Table 4.

0188

#### SOFT SECTOR MODE

In the Soft Sector Mode, when WRITE GATE (WG). transitions high and the NRZ input is held low, the SSI 32D535 automatically generates the 3T (100) Preamble Field at the WRITE DATA (WD), output. The 3T Preamble Field will continue to be generated until the first low to high transition on the NRZ line. As shown in Figure 8, the first low to high transition occurs with the second bit '1' of the 516 (0101) in the 5EAx16 Address Mark generation pattern. To generate the Address Mark, the SSI 32D535 automatically changes the '1' in the eleventh position (see note 3) of the 2, 7 RLL encoded sequence, to a '0'. This generates a pattern of seven zero's followed by two zero's. This unique pattern satisfies the 2, 7 RLL constraints, but will never occur during a normal encoding sequence. The x16 of the 5EAx<sub>16</sub> Address Mark generation pattern can be selected, a 'C16' (1100) was utilized in this example.

#### HARD SECTOR MODE

In the Hard Sector Mode, when WG goes high and the NRZ input is held low, the SSI 32D535 automatically generates the 4T (1000) Preamble Field at the WRITE DATA,  $\overline{WD}$ , output. Note that in the Hard Sector mode, the NRZ input is inverted, therefore a constant low is equivalent to an '11 . . .' input which generates the 4T '1000 . . . ' Preamble Field. The 4T Preamble Field will be generated between the time WG goes high and the first low to high transition on the NRZ line. The 32D535 requires a minimum of 32 4T (1000) bit groups prior to the data field.

| NRZ  | 2, 7 RLL |
|------|----------|
| 10   | 0100     |
| 11 🕤 | 1000     |
| 000  | 000100   |
| 010  | 100100   |
| 011  | 001000   |
| 0010 | 00100100 |
| 0011 | 00001000 |

TABLE 1: 2, 7 RLL Code Set

| WG | RG | MODE    |
|----|----|---------|
| 0  | 0  | IDLE    |
| 0  | 1  | READ    |
| 1  | 0  | WRITE   |
| 1  | 1  | ILLEGAL |

**TABLE 2: Mode Control** 

|                          |     | All and a second s |     |
|--------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Ts, NOMINAL WINDOW SHIFT | WSD | WS1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | wso |
| +TS3                     | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |
| +TS2                     | 0   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   |
| +TS1                     | 0   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |
| 0                        | 0   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   |
| -TS3                     | 1   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |
| -TS2                     | 1   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   |
| -TS1                     | 1   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0   |
| 0                        | 1   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1   |

TABLE 3 : Decode Window Symmetry Control

| ENCODED 2, 7 RLL DATA PATTERN |                                        |       |   |       |       |       |       |  |  |
|-------------------------------|----------------------------------------|-------|---|-------|-------|-------|-------|--|--|
| BIT                           | F BIT BIT BIT BIT BIT BIT COMPENSATION |       |   |       |       |       |       |  |  |
| n - 3                         | n - 2                                  | n - 1 | n | n + 1 | n + 2 | n + 3 | BIT n |  |  |
| 0                             | 0                                      | 0     | 1 | 0     | 0     | 0     | none  |  |  |
| 1                             | 0                                      | 0     | 1 | 0     | 0     | 1     | none  |  |  |
| 1                             | 0                                      | 0     | 1 | 0     | 0     | 0     | early |  |  |
| 0                             | 0                                      | 0     | 1 | 0     | 0     | 1     | late  |  |  |

**TABLE 4 : Write Precompensatiom Algorithm** 



FIGURE 1: Phase Detector Transfer Funtion







### FIGURE 3: Decode Window





3



FIGURE 5: Address Mark Detection and NRZ Output Waveform













## **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                          | RATINGS          | UNIT |
|------------------------------------|------------------|------|
| Storage Temperature                | -65 to +150      | °C   |
| Ambient Operating Temperature, Ta  | 0 to +70         | °C   |
| Junction Operating Temperature, Tj | 0 to +130        | °C   |
| Supply Voltage, VCC                | -0.5 to 7        | Vdc  |
| Voltage Applied to Logic inputs    | -0.5 to VCC +0.5 | Vdc  |
| Maximum Power Dissipation          | 950              | mW   |

**DC ELECTRICAL CHARACTERISTICS** - unless otherwise specified, 4.75V < VCC < 5.25V, Ta = 0°C to 70°C, 7.5 MHz < 1/TORC < 15 MHz, 15 MHz < 1/TVCO < 30 MHz

| PARAMETER                       | CONDITIONS                       | MIN       | NOM | МАХ         | UNIT |
|---------------------------------|----------------------------------|-----------|-----|-------------|------|
| TTL Inputs:                     |                                  |           |     |             |      |
| VIH, High Level Input Voltage   |                                  | 2.0       |     |             | V    |
| VIL, Low Level Input Voltage    |                                  |           |     | 0.8         | V    |
| IIH, High Level Input Current   | VIH = 2.7V                       |           |     | 20          | μA   |
| IIL, Low Level Input Current    | VIL = 0.4V                       |           |     | -0.36       | mA   |
| TTL Outputs:                    |                                  |           |     |             |      |
| VOH, High Level Output Voltage  | IOH = -400 μA                    | 2.7       |     |             | V    |
| VOL, Low Level Output Voltage   | IOL = 4 mA                       |           |     | 0.5         | V    |
| Test Point Outputs: DRD, VCO CL | K (See Figure 12)                |           |     |             |      |
| VOH, High Level Ouput Voltage   | RL= 130Ω to VPD,<br>200Ω to DGND | VPD-0.720 |     |             | v    |
| VOL, Low Level Output Voltage   | RL= 130Ω to VPD,<br>200Ω to DGND |           |     | VPD - 1.625 | v    |
| ICC, Power Supply Current       | All outputs open                 |           |     | 180         | mA   |

## DYNAMIC CHARACTERISTICS AND TIMING

### READ MODE (See figure 9)

| TRD, Read Data Pulse Width |                          | 20 | TORC-40 | ns |
|----------------------------|--------------------------|----|---------|----|
| TFRD, Read Data Fall Time  | 2.0V to 0.8V, CL ≤ 15 pF |    | 15      | ns |
| TRRC, Read Clock Rise Time | 0.8V to 2.0V, CL ≤ 15pF  |    | 8       | ns |
| TFRC, Read Clock Fall Time | 2.0V to 0.8V, CL ≤ 15pF  |    | 5       | ns |

## READ MODE (Cont.)

| PARAMETER                                             | CONDITIONS                                                                                                                      | MIN                                      | NOM | МАХ    | UNIT |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|--------|------|
| TPNRZ, NRZ (out)<br>Propagation Delay                 |                                                                                                                                 | -15                                      |     | 15     | ns   |
| TPAMD, AMD<br>Propagation Delay                       |                                                                                                                                 | -15                                      |     | 15     | ns   |
| 1/4 Cell + Retriggerable<br>One-Shot Detect Stability | 4.5V < VCC < 5.5V                                                                                                               | -4                                       |     | +4     | %    |
| 1/4 Cell + Retriggerable<br>One-Shot Delay*           | TD = $6.14(RR + 0.5)$<br>+ $0.172Rd(Cd + 11.5)$<br>RR = $K\Omega$<br>Rd = $K\Omega$<br>Cd = $68 \text{ pF}$ to $100 \text{ pF}$ | 0.89TD                                   |     | 1.11TD | ns   |
| Note: * = Excludes External C                         | apacitor and Resistor Tolerance                                                                                                 | es e |     |        |      |

## WRITE MODE (See Figure 10)

| PARAMETER                                  | CONDITIONS                               | MIN             | МАХ          | UNIT |
|--------------------------------------------|------------------------------------------|-----------------|--------------|------|
| TWD, Write Data Pulse Width                | CL ≤15 pF                                | (TORO/2)-12     | (TORO/2) +12 | ns   |
| TFWD, Write Data Fall Time                 | 2.0V to 0.8V, CL ≤ 15 pF                 |                 | 8            | ns   |
| TOWC Write Data Clock<br>Repetition Period |                                          | TORO-12         | TORO +12     | ns   |
| TRWC Write Data<br>Clock Rise Time         | 0.8V to 2.0V                             |                 | 10           | ns   |
| TFWC Write Data<br>Clock Fall Time         | 2.0V to 0.8V                             |                 | 8            | ns   |
| TSNRZ, NRZ (in) Set Up Time                |                                          | 20              |              | ns   |
| THNRZ, NRZ (in) Hold Time                  |                                          | 7               |              | ns   |
| TWDC Compensated Write<br>Data Pulse Width | CL ≤ 15 pF                               | (TORO/2)-2TC-12 |              | ns   |
| TE, TL Write Data<br>Compensation Accuracy | TC = 0.15(Rp)(Cp)<br>Cp = 15 pF to 36 pF | 0.8TC           | 1.2TC        | ns   |

### DATA SYNCHRONIZATION

| PARAMETER                           | CONDITIONS                                              | MIN   | NOM | МАХ   | UNIT |
|-------------------------------------|---------------------------------------------------------|-------|-----|-------|------|
| TVCO VCO Center Frequency<br>Period | VCO IN = 2.7V<br>TO = 1.23E - 11(RR +500)<br>VCC = 5.0V | 0.8TO |     | 1.2TO | sec  |
| VCO Frequency<br>Dynamic Range      | $1.0V \le VCO IN \le VCC - 0.6V$<br>VCC = 5.0V          | ±27   |     | ±40   | %    |

| PARA | METER                                 | CONDITIONS                                                            | MIN         | NOM | МАХ                  | UNIT         |
|------|---------------------------------------|-----------------------------------------------------------------------|-------------|-----|----------------------|--------------|
| кусо | VCO Control Gain                      | $\omega_0 = 2\pi / TO$<br>1.0V $\leq$ VCO IN $\leq$ VCC -0.6V         | 0.14ωο      |     | 0.20ωο               | rad<br>sec-V |
| KD   | Phase Detector Gain                   | KD = 0.309 / (RR + 500)<br>VCC = 5.0V                                 | 0.83KD      |     | 1.17 KD              | A/rad        |
|      | KVCO x KD Product<br>Accuracy         |                                                                       | -28         |     | +28                  | %            |
|      | VCO Phase Restart Error               | •                                                                     | -0.5        |     | +0.5                 | rad          |
| 1    | Decode Window<br>Centering Accuracy   |                                                                       |             |     | ± (0.01<br>TORC + 2) | ns           |
|      | Decode Window                         |                                                                       | (TORC/2) -2 |     |                      | ns           |
| TS1  | Decode Window Time<br>Shift Magnitude | TS1 = 0.015 TORC                                                      | 0.85 TS1    |     | 1.15 TS1             | sec          |
| TS2  | Decode Window Time<br>Shift Magnitude | TS2 = 0.06 TORC                                                       | 0.90 TS2    |     | 1.1 TS2              | sec          |
| TS3  | Decode Window Time<br>Shift Magnitude | TS3 = 0.075 TORC                                                      | 0.90 TS3    |     | 1.1TS3               | sec          |
| TSA  | Decode Window Time<br>Shift Magnitude | $SA = 0.125 \text{ TORC} \left( 1 - \frac{680 + R}{1180 + R} \right)$ | 0.65 TSA    |     | 1.35TSA              | sec          |
|      | N                                     | vith: R in ohms                                                       |             |     |                      | ж.<br>Т      |

## DATA SYNCHRONIZATION (Cont.)

### CONTROL CHARACTERISTICS (See figure 11)

| TSWS, WS0, WS1, WSD<br>Set Up Time          | 50 |     | ns |
|---------------------------------------------|----|-----|----|
| THWS, WS0, WS1, WSD<br>Hold Time            | 0  |     | ns |
| RG, WG, SOFT/ <del>HARD</del><br>Time Delay |    | 100 | ns |



FIGURE 9: Read Timing



FIGURE 10: Write Timing



FIGURE 11: Control Timing

•



FIGURE 12: Test Point Timing



ω

3-75

### **APPLICATIONS INFORMATION**

#### REFERENCE OSCILLATOR

An internal reference oscillator, operating at twice the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2, should be selected at twice the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

An R-C network is employed on the demonstration board for operation with the crystal oscillator. The purpose of this network is to minimize the coupling of noise into the clock. The 3 K $\Omega$  resistor from XTAL2 to ground helps to speed up the oscillator transitions, while the R-C network from XTAL1 to ground lowers the impedance to reduce capacitive coupling effects. In applications utilizing a TTL compatible reference signal, this network should be removed.

If it is desired to operate a crystal at a non-fundamental or harmonic frequency, then the following network is suggested:



The typical input impedance looking into XTAL1 is approximately Rin =  $250\Omega$ . It is recommended to design the value of Q<sub>0</sub> at approximately 10 to 15. Therefore, a resonant frequency of F<sub>0</sub> = 20 MHz would result in L  $\cong$  0.16  $\mu$ H and C  $\cong$  380 pF.

### LOOP FILTER

The performance of the SSI 32D535 is directly related to the selection of the loop filter. The loop filter characteristics should be optimized for:

#### (A) Fast Acquisition

The ability of the loop to quickly obtain lock when the input signal to the Phase Detector is switched between the reference oscillator (crystal) and the Read Data ( $\overline{RD}$ ). Fast acquisition implies a large loop bandwidth so that it can quickly respond to changes at the input.

#### (B) Data Margin

The ability of the loop to ignore bit shifts (jitter) and maintain a well centered window about the data pulse train. In general, it is not desirable to allow the loop to respond to a single shifted bit as this would cause the subsequent bit to be poorly centered within its window and possibly cause an error. This requirement implies a small loop bandwidth reducing the sensitivity to high frequency jitter.

#### (C) Data Tracking

The ability to respond to instantaneous changes in phase and frequency of the data. This can be a result of such phenomena as disk rotational speed variations which cause changes in the characteristics of the incoming data stream. In general, this requirement is consistent with that of fast acquisition, however, this depends upon the application.

Although the loop performance characteristics place conflicting requirements on the loop bandwidth, the architecture of the SSI 32D535 significantly simplifies the design by minimizing the "step in phase" and "step in frequency" encountered when switching the Phase Detector input reference signal. A zero phase restart technique is employed to minimize the initial phase error while the standby reference oscillator keeps the VCO at the center frequency during non-read modes.

One approach in determining the initial loop filter selection is to consider the requirements imposed during acquisition. This includes both acquiring lock to the crystal reference in non-read modes, as well as locking to the preamble field prior to decoding data. The format of the sector will dictate which of these two criteria imposes the tightest restriction on acquisition.

The requirements for acquiring lock to the crystal oscillator are application specific and usually depend upon the length of the Write Splice gap. Therefore, the design approach employed in this analysis will be based upon the requirements during acquisition to the preamble field. The length (in time) of the preamble field is set by the SSI 32D535 locking sequence. Knowing this length in time, and that our initial phase error is less than 0.5 radians, we can determine an acceptable loop bandwidth ( $\omega_n$ ) and damping factor ( $\zeta$ ).

One possible loop filter configuration is as follows:



The role of C1 is as an integrating element. The larger this capacitance, the longer the acquisition time; the smaller the capacitance, the greater the ability to track high frequency jitter. The resistor R reduces the phase shift induced by C1. The capacitor C2 will suppress high frequency transients and will have minimal effect on the loop response if it is small relative to C1 (typically C2 = C1/10)

The loop filter transfer function is:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1(1 + sC_2 R + C_2 / C_1)}$$

If C2 << C1, then:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$$

The overall block diagram for the phaselock loop can be described as:



Where,

KD = Phase Detector gain [A/rad]F(s) = Loop filter impedance [V/A]

$$\frac{KVCO}{s} = VCO \text{ control gain} [rad/sec-V]$$

N = The ratio of the reference input frequency to the VCO output frequency

The closed loop transfer function is;

$$T(s) = \frac{\theta \text{ out } (s)}{\theta \text{ in } (s)} = \frac{G(s)}{1 + G(s) H(s)}$$
$$= \frac{KD \cdot KVCO[\{1 + sRC_1\}/C_1]}{s^2 + s[N \cdot KD \cdot KVCO \cdot R] + \frac{N \cdot KD \cdot KVCO}{C_1}}$$

by putting the characteristic equation (denominator) in the form of;

we can solve for  $\omega n$  and  $\zeta$  to get;

$$\omega n^{2} = \frac{N \cdot KD \cdot KVCO}{C1} \qquad \zeta = \frac{N \cdot KD \cdot KVCO \cdot R}{2\omega n}$$

Now we can solve for R, C1 and C2:

$$C1 = \frac{N \cdot KD \cdot KVCO}{\omega^{n}}$$

$$R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO}$$

$$C_2 = \frac{C_1}{10}$$

where:  $\omega n = loop bandwidth$ 

3-79

 $\zeta = loop damping factor$ 

Because of the nature of Run Length Limited (RLL) codes, the Phase Detector will only be enabled during a data pulse. This technique allows the VCO to run at a center frequency with period, TVCO, equal to one encoded data bit cell time.

Figure 13 represents the relationship between the VCO output when locked to various Phase Detector input signals.



### FIGURE 13: Relationship of VCO Output to Phase Detector Input

The average amplitude of the Phase Detector gain depends upon the Phase Detector input signal. When the PLL is locked to the reference oscillator, the Phase Detector is continuously enabled and the gain is at its maximum. When the PLL is tracking data and the input is an "8T" pattern, then the Phase Detector gain is at its minimum. The following indicates the value of "N" for various input conditions:

- N = 1.0, for  $\theta$  in = reference oscillator
- N = 0.33 , for  $\theta$  in = 3T (100) preamble field (maximum data frequency)
- N = 0.25, for  $\theta$  in = 4T (1000) preamble field
- N = 0.125, for  $\theta$  in = 8T (minimum data frequency)

Throughout this analysis the PLL has been considered as a continuous time system. In actuality the characteristics of the Phase Detector result in a sampled data system. By utilizing an integrating loop filter to average and smooth the Phase Detector change pump output pulses, this analogy should be reasonable.

### LOOP FILTER - Example for a 10 Mbits/s Soft Sector Application

In the soft Sector mode the PLL locking sequence allows the VCO to be within a determined amount of error after 38 x '3T' (100) bit groups. At 10 Mbits/s each data bit cell time, TVCO, is equal to 50 ns. This results in:

 $tmax = (38)(3)(50ns) = 5.7 \ \mu s$ 

#### LOOP FILTER (Continued)

Therefore, the PLL has  $5.7 \,\mu$ s to settle to within an acceptable amount of error before tracking and decoding data. Because the SSI 32D535 employs a zero phase restart technique, the initial phase error is less than 8% TORC (0.5rad) or:

 $\Delta \theta e < (0.08)(100 ns)$ 

 $\Delta \theta e < 8 ns$ 

Determining an acceptable amount of phase error after locking to the preamble field depends upon the system requirements. In addition, it may be necessary to consider the effects of frequency steps in applications where motor speed control tolerances are significant. Generally, an acceptable amount of error is defined to be that amount which when added to all other timing error contributors, results in the data being within its timing window by the required margin.

In general, it is desirable to have the loop damping factor " $\zeta$ " between 0.5 and 1.0 during acquisition. For a high gain, second-order loop this results in minimal noise bandwidth. For this example we will let  $\zeta = 0.7$ .

1.0 0.9 0.8 0.7 0.6 NORMALIZED PHASE ERROR 0.5 0.4 0.3 0.2 2.0 0.1 0 -0.1 **≈ 5.0** = 1.0 -0.2 = 0.7 -0.3 = 0.5 = 0.3 -0.4 -0.5 7 2 з 5 6 8 0 1 4 ωnt

Figure 14 represents the phase errors response in time to a transient step in phase as a function of the loop bandwidth and damping factor. Figure 15 indicates the response of the VCO control voltage to compensate for this step in phase.



#### LOOP FILTER (Continued)

As shown in Figure 14, with  $\zeta = 0.7$ , our initial transient phase error will be at most 22% of its original value at  $\omega nt = 2.3, 7.5\%$  at  $\omega nt = 4.0$ , etc. For this example we want the final phase error to be less than 1% of its original level. This results in a  $\omega nt$  between 5 and 6. To simplify the results, let  $\omega nt = 5.7$ .

Now, 
$$\begin{split} & \omega nt = 5.7 \\ \text{and} \quad t_{max} = 5.7 \mu S \\ & \therefore \omega n = 1.0 \bullet 10^6 \text{ rad/sec} \\ \text{with} \qquad \zeta = 0.7 \end{split}$$

Since we are evaluating the loop response during acquisition to the '3T' preamble, N = 0.33.

Now we have all the information required to calculate the loop filter component values.

$$RR = 3567\Omega$$
  

$$\omega n = 1.0 \cdot 10^{6} \text{ rad/sec}$$
  

$$\zeta = 0.7$$
  

$$KD(typ) = 0.309/(RR+500) = 7.6 \cdot 10^{-5} \text{ A/rad}$$
  

$$KVCO(typ) = 0.17\omega = 0.17(2\pi)/T0 = 2.14 \cdot 10^{7} \text{ rad/sec-volt}$$
  

$$N = 0.33$$

which results in:

$$R = \frac{2\zeta \omega n}{N \cdot KD \cdot KVCO} = 2608\Omega$$
$$C_{1} = \frac{N \cdot KD \cdot KVCO}{\omega n} = 537 pF$$
$$C_{2} = \frac{C_{1}}{10} = 54 pF$$

or,



### LOOP FILTER (Continued)

This loop filter configuration and its component values should be considered a starting point. The final value of  $\omega_n$  depends upon the system requirements and can certainly be optimized for a specific application. In the table below, we have listed some suggested external component values for several common data rates.

| DATA RATE | DAMPING | LOCK TIME |     | BANDWIDTH                                 |        | EXTERN | AL COM | PONENT | VALUES | ;      |
|-----------|---------|-----------|-----|-------------------------------------------|--------|--------|--------|--------|--------|--------|
| (Mbit/s)  | FACTOR  | tmax (µs) | ωm  | $\omega n \left( \frac{rad}{sec} \right)$ | RR(KΩ) | Cd(pF) | Rd(KΩ) | R(KΩ)  | C1(pF) | C2(pF) |
| 7.5       | 0.7     | 7.5       | 5.0 | 6.67 x 10 <sup>5</sup>                    | 4.92   | 100    | 11.0   | 3.0    | 687    | 69     |
| 10.0      | 0.7     | 5.7       | 5.7 | 1.0 x 10 <sup>6</sup>                     | 3.57   | 82     | 10.0   | 2.7    | 510    | 51     |
| 15.0      | 0.7     | 3.8       | 5.7 | 1.5 x 10 <sup>6</sup>                     | 2.21   | 100    | 6.22   | 1.8    | 510    | 51     |

### LAYOUT CONSIDERATIONS

As with other high frequency analog devices the SSI 32D535 requires care in layout. The designer should keep analog signal lines as short as possible and well balanced. Use of a ground plane is recommended, along with supply bypassing to separate the SSI 32D535, and associated circuitry, from other circuits on the PCB.



FIGURE 15: TRANSIENT PHASE ERROR  $\theta e(t)$  DUE TO A STEP IN FREQUENCY  $\Delta \omega$ 

## PACKAGE PIN DESIGNATIONS

(TOP VIEW)

| EWP    | d   | 1  | 32 | SOFT/HARD |
|--------|-----|----|----|-----------|
| WG     | ۵   | 2  | 31 | PCS       |
| VPA    | þ   | 3  | 30 | WD        |
| SDO    | q   | 4  | 29 | VPD ·     |
| RD     | q   | 5  | 28 | NC        |
| RG     | þ   | 6  | 27 | XTAL2     |
| SDS    | þ   | 7  | 26 | XTAL1     |
| EPD    | þ   | 8  | 25 | DGND      |
| VCO IN | þ   | 9  | 24 | RRC       |
| PD OUT | þ   | 10 | 23 | WCLK      |
| AGND   | þ   | 11 | 22 | NRZ       |
| RS     | þ   | 12 | 21 | AMD       |
| RF     | þ   | 13 | 20 | WSL       |
| IREF   | q   | 14 | 19 | WSD       |
| WS0    | þ   | 15 | 18 | WS1       |
| DRD    | q   | 16 | 17 | VCO CLK   |
|        | . 1 |    |    |           |

32 LEAD SOW, DIP

## **ORDERING INFORMATION**

| PART DESCRIPTION                       | ORDER NO.       | PKG. MARK   |
|----------------------------------------|-----------------|-------------|
| SSI 32D535 32 Pin Small Outline - Wide | SSI 32D535 - CW | 32D535 - CW |
| SSI 32D535 32 Pin Plastic DIP          | SSI 32D535 - CP | 32D535 - CP |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on systems™

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

silicon systems INNOVATORS IN INTEGRATION

August, 1988

## DESCRIPTION

The SSI 32D536 Data Synchronizer/1,7 RLL ENDEC provides data recovery and data encoding for storage systems which employ a 1.7 RLL encoding format. Data synchronization is performed with a fully integrated high performance PLL. A zero phase restart technique is used to minimize PLL acquisition time. The SSI 32D536 has been optimized for operation as a companion device to the SSI 32C452 and AIC 010 controllers. The VCO frequency setting elements are incorporated within the SSI 32D536 for enhanced performance and reduced board space. Data rate is established with a single external programming resistor. The SSI 32D536 utilizes an advanced bipolar process technology which affords precise decode window control without the requirement of an accurate 1/3 cell delay or external devices. The SSI 32D536 requires a single +5V supply.

## FEATURES

- Data Synchronizer and 1,7 RLL ENDEC
- 7.5 to 15 Mbits/sec operation
   -Data Rate programmed with a single external resistor
- Optimized for operation with the SSI 32C452 and AIC 010 controllers.
- Fast acquisition phase lock loop
   Zero phase restart technique
- Fully integrated data separator
   No external delay lines or active devices required
- Programmable write precompensation
- Hard and soft sector operation
- Crystal controlled reference oscillator
- +5V operation
- 28-pin PLCC & 28-pin DIP packages



## OPERATION

The SSI 32D536 is designed to perform data recovery and data encoding in rotating memory systems which utilize a 1,7 RLL encoding format. In the Read Mode the SSI32D536 performs Data Synchronization, Sync Field Search and Detect, Address Mark Detect, and Data Decoding. In the Write Mode, the SSI 32D536 converts NRZ data into the 1,7 RLL format described in Table 1, performs Write Precompensation, generates the Preamble Field, and inserts Address Marks as requested. The interface electronics and architecture of the SSI 32D536 have been optimized for use as a companion device to the SSI 32C452 or AIC 010 controllers.

The SSI 32D536 can operate with data rates ranging from 7.5 to 15 Mbits/sec. This data rate is established by a single 1% external resistor, RR, connected from pin IREF to VPA. This resistor establishes a reference current which sets the VCO center frequency, the phase detector gain, and the 1/3 cell delay. The value of this resistor is given by:

 $RR = \frac{92.6}{DR} - 2.3 (K\Omega)$ 

where: DR = Data Rate in Mbits/sec.

An internal crystal reference oscillator, operating at three times the data rate, generates the standby reference for the PLL. A series resonant crystal between XTAL1 and XTAL2 should be selected at three times the Data Rate. If a crystal oscillator is not desired, then an external TTL compatible reference may be applied to XTAL1, leaving XTAL2 open.

The SSI 32D536 employs a Dual Mode Phase Detector; Harmonic in the Read Mode and Non Harmonic in Write and Idle Modes. In the Read Mode the Harmonic Phase Detector updates the PLL with each occurrence of a DYLD DATA pulse. In the Write and Idle modes the Non-Harmonic Phase Detector is continuously enabled, thus maintaining both phase and frequency lock. By acquiring both phase and frequency lock to the crystal reference oscillator and utilizing a zero phase restart technique, false lock to DLYD DATA is eliminated. The phase detector incorporates a charge pump in order to drive the loop filter directly. The polarity and width of the output current pulses correspond to the direction and magnitude of the phase error.

The READ GATE (RG), and WRITE GATE (WG) inputs control the device mode.

RG is an asynchronous input and may be initiated or terminated at any position on the disk. WG is also an asynchronous input, but should not be terminated prior to the last output Write Data pulse.

### **READ OPERATION**

The Data Synchronizer utilizes a fully integrated fast acquisition PLL to accurately develop the decode window. Read Gate, RG, initiates the PLL locking sequence and selects the PLL reference input; a high level (Read Mode) selects the RD input and a low level selects the crystal reference oscillator.

In the Read Mode the falling edge of  $\overline{DRD}$  enables the Phase Detector while the rising edge is phase compared to the rising edge of the VCO/2. As depicted in Figure 1,  $\overline{DRD}$  is a 1/3 cell wide (TVCO) pulse whose leading edge is defined by the leading edge of  $\overline{RD}$ . An accurate and symmetrical decode window is developed from the VCO/2 clock. By utilizing a fully integrated symmetrical VCO running at three times the data rate, the decode window is insured to be accurate and centered symmetrically about the rising edges of  $\overline{DRD}$ . The accuracy of the 1/3 cell delay only affects the retrace angle of the phase detector and does not influence the accuracy of the decode window.

In Non-Read Modes, the PLL is locked to the crystal reference oscillator. This forces the VCO to run at a frequency which is very close to that required for tracking actual data and thus minimizes the associated frequency step during acquisition. When the reference input to the PLL is switched, the VCO is stopped momentarily, then restarted in an accurate phase alignment with the next PLL reference input pulse, and the VCO clock divider is reset. By minimizing the phase alignment in this manner (phase error  $\leq$  1 rads), the acquisition time is substantially reduced.

### SOFT SECTOR OPERATION

Disk Operation Lock Sequence in Read Mode Soft Sector Operation

|     | 7 "0", 11 "0"   |            | 19 "3T"     |             |        |             |
|-----|-----------------|------------|-------------|-------------|--------|-------------|
| gap | ADDRESS<br>MARK | 3X<br>"31" | VC0<br>LOCK | BIT<br>SYNC | ID/ECC | ENC<br>DATA |

#### RG ENABLE

#### ADDRESS MARK DETECT

In Soft Sector Read Operation the SSI 32D536 must first detect an address mark to be able to initiate the rest of the read lock sequence. An address mark for the SSI 32D536 consists of two (2) 7 "0" patterns followed by two 11 "0" patterns. To begin the read lock sequence the Address Mark Enable (AMENB) is asserted by the controller. The SSI 32D536 Address Mark Detect (AMD) circuitry then initiates a search of the read data (RD) for an address mark. First the AMD looks for a set of 6 "0's" within the 7 "0" patterns. Having detected a 6 "0" the AMD then looks for a 9 "0" set within the 11 "0's". If AMD does not detect 9 "0's" within 5 RD bits after detecting 6 "0's" it will restart the Address Mark Detect sequence and look for 6 "0's." When the AMD has acquired a 6 "0," 9 "0" sequence the AMD transitions low disabling AMENB after one "zero" time period delay; one encoded clock time period later the AMD transitions back high and the SSI 32D536 is ready for a preamble search when the Read Gate is asserted.

#### PREAMBLE SEARCH

After the Address Mark (AM) has been detected a Read Gate (RG) can be asserted initiating the remainder of the read lock sequence. When RG is asserted an internal counter counts negative transitions of the incoming Read Data ( $\overline{\text{RD}}$ ) looking for (3) consecutive 3T preamble. Once the counter reaches count 3 (finds (3) consecutive 3T preamble) the internal read gate enables switching the phase detector from the reference oscillator to the delayed Read Data input ( $\overline{\text{DRD}}$ ); at the same time a zero phase (internal) restart signal restarts the VCO in phase with the read reference clock. This prepares the VCO to be synchronized to data when the bit sync circuitry is enabled after VCO lock is established.

#### **VCO LOCK & BIT SYNC ENABLE**

When the internal counter counts 16 more "3T" or a total of 19 negative transitions from RG enable, an internal VCO lock signal enables. The VCO lock signal activates the decoder bit synchronization circuitry to define the proper decode boundaries. Also, at count 19, the RRC source switches from the reference oscillator to VCO clock signal which is phase locked to DRD. The VCO is assumed locked at this point. A maximum of 2 RRC time periods may occur for the RRC transition, however, no short duration glitches will occur. After the bit sync circuitry sets the proper decode window (VCO in sync with RRC and RRC in sync with data) NRZ is enabled and data is toggled in to be decoded for the duration of the read gate.

#### HARD SECTOR OPERATION

RG ENABLE

Disk Operation Lock Sequence in Read Mode Hard Sector Operation

| -3X<br>-3T- | VCO | BIT<br>SYNC | ID/ECC | DATA |
|-------------|-----|-------------|--------|------|
|-------------|-----|-------------|--------|------|

In hard sector operation the SSI 32D536's Address Mark Detection circuitry is not enabled by a AMENB signal and AMD remains inactive. A hard sector read operation does not require an address mark search but starts with a preamble search as with soft sector and sequences identically. In all respects, with exception to the address mark search sequence, hard sector read operation is the same as soft sector read.

#### WRITE MODE

In the write mode the SSI 32D536 converts NRZ data from the controller into 1,7 RLL formatted data for storage on the disk. The SSI 32D536 can operate with a soft or hard sector hard drive.

In soft sector operation the device generates a "7, 11" Address Mark, and a preamble pattern.

In the hard sector operation the device generates a 3 x "3T" preamble pattern but no preceding Address Mark. Serial NRZ data is clocked into the SSI 32D536 and latched on defined cell boundaries. The NRZ input data must be synchronous with the rising edges of the

WCLK input. The WCLK input is a feature provided for operation in an ESDI application to compensate for large cable delays. In SCSI or ST506 operation, WCLK is connected directly to the RRC output.

Write precompensation circuitry is provided to compensate for media bit shift caused by intersymbol interference. The SSI 32D536 recognizes specific write data patterns and can add or subtract delays in the time position of write data bits to counteract the read back bit shift. The magnitude of the time shift, TC, is determined by an external R C network on the WCS pin given by:

TPC = WP(0.053)(Rc)(Cc + Cs)

When the write precompensation control latch, WCL is low, the SSI 32D536 performs write precompensation according to the algorithm outlined in Table 3.

### SOFT SECTOR

In soft sector operation, when Read Gate (RG) transitions low, VCO source and RRC source switch from  $\overline{RD}$ and VCO/3, respectively, to the reference crystal. At the same time the VCO (internal) lock goes inactive but the VCO is locked to the reference crystal. After a delay of 1 NRZ time period (min) from RG low, the Write Gate (WG) can be enabled while WDNRZ is maintained (NRZ write data) low. The Address Mark Enable (AMENB) is made active (high) a minimum of 1 NRZ time period later. The Address Mark (consisting of 7 "0's," 7 "0's," 11 "0's," 11 "0's") and the 3 x "3T" Preamble is then written by WDO. WDNRZ goes active at this point and after a delay of 5 NRZ time periods begins to toggle out WDO encoded data. Finally, at the end of the write cycle, 5 NRZ of blank encoded time passes to insure the encoder is flushed of data; WG then goes low.

### HARD SECTOR

In hard sector operation, when read gate (RG) transitions low, VCO source and RRC switch references and VCO lock (internal) goes inactive as with soft sector but the AMENB (address mark enable) is low.

The SSI 32D536 then sequences from RG disable to WG enable and WDNRZ active as in soft sector operation.



FIGURE 1: Data Synchronization Waveform





| PREVIOUS<br>CODE WORD |       | DATA | BITS |    |    |      |     |
|-----------------------|-------|------|------|----|----|------|-----|
| LAST BIT              | PRES  | SENT | NE   | ХТ | co | DE B | ITS |
| 0                     | 1     | 0    | 0    | Х  | 1  | 0    | 1   |
| 0                     | 1     | 0    | 1    | Х  | 0  | 1    | 0   |
| 0                     | 1     | 1    | 0    | 0  | 0  | 1    | 0   |
| 0                     | 1     | 1    | *    | *  | 1  | 0    | 0   |
| 0                     | 0     | 0    | 0    | Х  | 0  | 0    | 1   |
| 0                     | 0     | 0    | 1    | Х  | 0  | 0    | 0   |
| 0                     | 0     | 1    | 0    | Х  | 0  | 0    | 1   |
| 0                     | 0     | 1    | 1    | Х  | 0  | 0    | 0   |
| 1                     | 0     | 0    | 0    | Х  | 0  | 0    | 1   |
| 1                     | 0     | 0    | 1    | Х  | 0  | 1    | 0   |
| 1                     | 0     | 1    | 0    | 0  | 0  | 1    | 0   |
| 1                     | 0     | 1    | *    | *  | 0  | 0    | 0   |
| Y3                    | D1    | D2   | D3   | D4 | Y1 | Y2   | Y3  |
| X = Don't             | care  |      |      |    |    |      |     |
| * = Not all           | zeros |      |      |    |    |      |     |

#### TABLE 1: 1,7 RLL Code Set

| WG   | RG              | VCO REF                  | RRC           | DECCLK         | ENCCLK        | MODE    |
|------|-----------------|--------------------------|---------------|----------------|---------------|---------|
| 0    | 0               | XTAL/2                   | XTAL/3        | XTAL/2         | XTAL/2        | IDLE    |
| 0    | 1               | RD                       | VCO/3         | VCO/2          | XTAL/2        | READ    |
| 1    | 0               | XTAL/2                   | XTAL/3        | XTAL/2         | XTAL/2        | WRITE   |
| 1    | 1               | XTAL/2                   | XTAL/3        | XTAL/2         | XTAL/2        | IDLE    |
| Note | 1: Uni<br>be XT | il the VCO loc<br>AL/2.  | ks to the ne  | ew source, the | VCO/2 entri   | es will |
|      | 2: Uni<br>be XT | til the VCO loc<br>AL/3. | cks to the ne | ew source, the | e VCO/3 entri | es will |

### **TABLE 2: Clock Frequency**

**TABLE 3: Write Precompensation Algorithm** 

| BIT                                                                                                       | BIT                                                                                                     | BIT | BIT | BIT | COMPENSATION |  |  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|-----|--------------|--|--|
| n-2                                                                                                       | n-1                                                                                                     | n   | n+1 | n+2 | BIT n        |  |  |
| 1                                                                                                         | 0                                                                                                       | 1   | 0   | 1   | NONE         |  |  |
| 0                                                                                                         | 0                                                                                                       | . 1 | 0   | 0   | NONE         |  |  |
| 1                                                                                                         | 0                                                                                                       | 1   | 0   | 0   | EARLY        |  |  |
| 0                                                                                                         | 0                                                                                                       | 1   | 0   | 1   | LATE         |  |  |
| LATE                                                                                                      | LATE: Bit n is time shifted (delayed) from its nominal time position towards the bit n+1 time position. |     |     |     |              |  |  |
| EARLY: Bit n is time shifted (advanced) from its nominal time position towards the bit n-1 time position. |                                                                                                         |     |     |     |              |  |  |

#### **TABLE 4: Write Precompensation Magnitude**

| WCI                    | WCO | MAGNITUDE.WP |  |  |  |
|------------------------|-----|--------------|--|--|--|
| 0                      | 0   | 3            |  |  |  |
| 0                      | 1   | 2            |  |  |  |
| 1                      | 0   | 1            |  |  |  |
| 1                      | 1   | 0            |  |  |  |
| The nominal magnitude, |     |              |  |  |  |

(TPC = WP x 0.053 (Rc) (Cc+Cs), is externally set with an R-C network on pin WCS.

## **PIN DESCRIPTION**

### **INPUT PINS**

| NAME     | TYPE | DESCRIPTION                                                                                                                                                                                                                                               |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD       | 1    | READ DATA: Encoded Read Data from the disk drive read channel, active low.                                                                                                                                                                                |
| RG       | 1    | READ GATE: Selects the PLL reference input (REF), see Table 1. A change in state on RG initiates the PLL synchronization sequence.                                                                                                                        |
| WG       | 1    | WRITE GATE: Enables the write mode, see Table 2.                                                                                                                                                                                                          |
| WCLK     |      | WRITE CLOCK: Write Clock input. Must be synchronous with the NRZ Write Data input. For small cable delays, WCLK may be connected directly to pin RRC.                                                                                                     |
| EPD      | I    | ENABLE PHASE DETECTOR: A low level (Coast Mode) disables the phase detector. This opens the PLL and the VCO will run at the frequency commanded by the voltage on pin VCO IN. Pin EPD has an internal resistor pull up.                                   |
| AMENB    | 1    | ADDRESS MARK ENABLE: Used to enable the address mark detection and address mark generation circuitry, active high.                                                                                                                                        |
| WC0, WC1 | 1    | WRITE PRECOMPENSATION CONTROL BITS: Pins $\overline{WC1}$ , and $\overline{WC0}$ control the magnitude of the write precompensation, see Table 4. Internal resistor pull ups are provided.                                                                |
| WCE      | I    | WRITE PRECOMPENSATION CONTROL LATCH: Used to latch the write precompensation control bits $\overline{WC1}$ and $\overline{WC0}$ into the internal DAC. An active low level latches the input bits. Pin $\overline{WCL}$ has an internal resistor pull up. |
| WDNRZ    | I    | NRZ WRITE DATA INPUT PIN: This pin can be connected to the NRZ pin to form a bidirectional data port.                                                                                                                                                     |

## **OUTPUT PINS**

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WD   | 0    | WRITE DATA: Encoded write data output, active low. The data is automatically resynchronized (independent of the delay between RRC and WCLK) to one edge of the XTAL 1 input clock.                                                                                                         |
| RRC  | ο    | READ/REFERENCE CLOCK: A multiplexed clock source used by the con-<br>troller, see Table 2. During a mode change, no glitches are generated and<br>no more than two lost clock pulses will occur. When RG goes high, RRC is<br>synchronized to the NRZ Read Data after 19 read data pulses. |
| ĀMD  | 0    | ADDRESS MARK DETECT: Tristate output pin that is in its high impedance state when WG is high or AMENB is low. A latched low level output indicates that an address mark has been detected. A low level on pin AMENB resets pin AMD.                                                        |

### **OUTPUT PINS** (Continued)

| NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCO REF | 0    | VCO REFERENCE: An open emitter ECL output test point. The VCO reference input to the phase detector, the negative edges are phase locked to DLYD DATA. The positive edges of this open emitter output signal indicate the edges of the decode window. Two external resistors are required to perform this test, they should be removed during normal operation for reduced power dissipation.                                                                        |
| VCO CLK | 0    | VCO CLOCK: An open emitter ECL output test point. Two external resistors are required to perform this test. They should be removed during normal operation for reduced power dissipation.                                                                                                                                                                                                                                                                            |
| DRD     | 0    | DELAYED READ DATA: An open emitter ECL output test point. The positive edges of this open emitter output signal indicates the data bit position. The positive edges of the DRD and the VCO REF signals can be used to estimate window centering. The time jitter of DRD's positive edge is an indication of media bit shift. Two external resistors are required to perform this test. They should be removed during normal operation for reduced power dissipation. |
| NRZ     | Ο    | NRZ READ DATA OUTPUT: Tristate output pin that is enabled when read gate is high. This pin can be connected to the WDNRZ pin to form a bidirectional data port.                                                                                                                                                                                                                                                                                                      |

## ANALOG PINS

| NAME       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IREF       | 1    | TIMING PROGRAM PIN: The VCO center frequency and the 1/3 cell delay<br>are a function of the current sourced into pin IREF.                                                                                                                                                                                                                                                                                                                                                                                                   |
| XTAL1, 2   | 1    | CRYSTAL OSCILLATOR CONNECTIONS: The pin frequency is at three times the data rate. If the crystal oscillator is used, an AC coupled parallel LC circuit must be connected from XTAL1 to ground. If the crystal oscillator is not desired, XTAL1 may be driven by a TTL source with XTAL2 open. The source duty cycle should be close to 50% as possible since its duty cycle will affect the RRC clock duty cycle when XTAL is its source. The additional RRC duty cycle error will be one third the source duty cycle error. |
| PD OUT     | 0    | PHASE DETECTOR OUTPUT: Drives the loop filter input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VCO IN     | l    | VCO CONTROL INPUT: Driven by the loop filter output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| WCS        | 1    | WRITE PRECOMPENSATION SET: Pin for RC network to program write precompensation magnitude value.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DGND, AGND | · 1  | Digital and Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VPA1, VPA2 | I    | Analog +5V Supplies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| VPD        | I    | Digital +5V Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## ELECTRICAL SPECIFICATIONS

### ABSOLUTE MAXIMUM RATINGS

Operation above maximum ratings may damage the device.

| PARAMETER                          | RATING            | UNIT |
|------------------------------------|-------------------|------|
| Storage Temperature                | -65 to + 150      | °C   |
| Junction Operating Temperature, Tj | +150              | °C   |
| Supply Voltage, VPA1, VPA2, VPD    | -0.5 to 7         | v    |
| Voltage Applied to Logic Inputs    | -0.5 to VPD + 0.5 | v    |
| Maximum Power Dissipation          | 1.1               | w    |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                               | RATING            | UNIT |
|-----------------------------------------|-------------------|------|
| Supply Voltage, VPA1 = VPA2 = VPD = VCC | 4.75 < VCC < 5.25 | V    |
| Junction Temperature, Tj                | 0 < Tj < 135      | ٥°C  |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, 4.75V< VCC <5.25V, 10 MHz< 1/TORC <15 MHz, 30 MHz< 1/TVCO <45 MHz, 0 °C< Tj <135 °C.

| PARAM | ETER                         | CONDITIONS                           | MIN | NOM | МАХ  | UNIT |
|-------|------------------------------|--------------------------------------|-----|-----|------|------|
| VIH   | High Level Input<br>Voltage  |                                      | 2.0 |     |      | V    |
| VIL   | Low Level Input<br>Voltage   |                                      |     |     | 0.8  | v    |
| IIH   | High Level Input<br>Current  | VIH = 2.7V                           |     |     | 2.0  | μA   |
| IIL   | Low Level Input<br>Current   | VIL = 0.4V                           |     |     | -1.5 | mA   |
| VOH   | High Level Output<br>Voltage | IOH = 400 μA                         | 2.7 |     |      | v    |
| VOL   | Low Level Output<br>Voltage  | IOL = 4 mA                           |     |     | 0.5  | v    |
| ICC   | Power Supply Current         | All outputs open,<br>Tj = 135 °C     |     |     | 240  | mA   |
| PWR   | Power Dissipation            | Tj = 135 °C, test point<br>pins open |     |     | 1.1  | w    |

### ELECTRICAL CHARACTERISTICS (Continued)

| PARAM | ETER                                                        | CONDITIONS                                              | MIN   | NOM | MAX    | UNIT |
|-------|-------------------------------------------------------------|---------------------------------------------------------|-------|-----|--------|------|
| VOHT  | Test Point<br>Output High Level<br>DRD, VCO CLK,<br>VCO REF | 262Ω to VPD<br>402Ωto GND<br>VPD=5.0V<br>VOHT - VPD     | -1.02 |     |        | v    |
| VOLT  | Test Point<br>Output Low Level<br>DRD, VCO CLK,<br>VCO REF  | 262 Ω to VPD<br>402Ω to GND<br>VPD = 5.0V<br>VOLT - VPD |       |     | -1.625 | v    |

### DYNAMIC CHARACTERISTICS AND TIMING

## **READ MODE** (See Figure 3)

| PARAME | ETER                          | CONDITIONS                    | MIN         | NOM | MAX     | UNIT |
|--------|-------------------------------|-------------------------------|-------------|-----|---------|------|
| TRD    | Read Data Pulse Width         |                               | 15          |     | TORC-20 | ns   |
| TFRD   | Read Data Fall Time           | 2.0V to 0.8V, C1 $\leq$ 15 pF |             |     | 15      | ns   |
| TRRC   | Read Clock Rise Time          | 0.8V to 2.0V, C1 $\leq$ 15 pF |             |     | 8       | ns   |
| TFRC   | Read Clock Fall Time          | 2.0V to 0.8V, C1 $\leq$ 15 pF |             |     | 5       | ns   |
| TPNRZ  | NRZ (out) Set Up/Hold<br>Time |                               | .31<br>TORC |     |         | ns   |
| TPAMD  | AMD Propogation<br>Delay      |                               | 10          |     |         | ns   |
|        | 1/3 Cell Delay                | TD = 5.05E -12 (RR+530)       | 0.8TD       |     | 1.2TD   | ns   |

WRITE MODE (See Figure 4)

| PARAME | ETER                          | CONDITIONS               | MIN      | NOM | MAX       | UNIT |
|--------|-------------------------------|--------------------------|----------|-----|-----------|------|
| TWD    | Write Data Pulse Width        | C1 ≤ 15 pF               | 2TOWC/3  |     | 2TOWC/3   | ns   |
|        |                               |                          | -2TPC -5 |     | -2TPC +15 |      |
| TFWD   | Write Data Fall Time          | 2.0V to 0.8V, C1 ≤ 15 pF |          |     | 8         | ns   |
| TRWC   | Write Data Clock<br>Rise Time | 0.8V to 2.0V             |          |     | 10        | ns   |
| TFWC   | Write Data Clock<br>Fall Time | 2.0V to 0.8V             |          |     | 8         | ns   |
| TSNRZ  | WDNRZ Set up Time             |                          | 5        |     |           | ns   |
| THNRZ  | WDNRZ Hold Time               |                          | 5        |     |           | ns   |
# SSI 32D536 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation

#### WRITE MODE (Continued)

| PARAM | ETER                                                   | CONDITIONS                                                                                            | MIN         | MAX         | UNIT |
|-------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------|-------------|------|
| TPC   | Precompensation<br>Time Shift<br>Magnitude<br>Accuracy | TPCO=.053 (Cc+Cs) (Rc)<br>Rc=1K to 2K<br>Cs=stray capacity<br>$\overline{WC0} = 1 \overline{WC1} = 1$ | 0           | 0           | ns   |
|       |                                                        | $\overline{WC0} = 0 \overline{WC1} = 1$                                                               | 0.8TPCO-0.2 | 1.2TPCO+0.2 | ns   |
|       |                                                        | $\overline{WC0} = 1 \overline{WC1} = 0$                                                               | 0.8(2)TPCO  | 1.2(2)TPCO  | ns   |
|       |                                                        | $\overline{WC0} = 0 \overline{WC1} = 0$                                                               | 0.8(3)TPCO  | 1.2(3)TPCO  | ns   |

#### DATA SYNCHRONIZATION

| PARAM | ETER                                | CONDITIONS                                                                 | MIN           | МАХ    | UNIT          |
|-------|-------------------------------------|----------------------------------------------------------------------------|---------------|--------|---------------|
| TVCO  | VCO Center<br>Frequency Period      | VCO IN = 2.7V<br>TO = 3.6E-12 (RR+2300)<br>VCC = 5.0V<br>RR = 3.5K to 5.7K | 0.8TO         | 1.2TO  | ns            |
|       | VCO Frequency<br>Dynamic Range      | $1V \le VCO IN \le VCC-0.6V$<br>VCC = 5.0                                  | ±25           | ±45    | %             |
| KVCO  | VCO Control Gain                    | ωo = 2π/TO<br>1V ≤ VCO IN ≤ VCC 0.6V                                       | 0.14ωο        | 0.26ωο | rad/<br>sec V |
| KD    | Phase Detector<br>Gain              | KD = 0.19/(RR+530)<br>VCC = 5.0V, PLL REF = RD<br>3T ("100") pattern       | 0.83KD        | 1.17KD | A/rad         |
|       | KVCO * KD Product<br>Accuracy       |                                                                            | -28           | -28    | %             |
|       | VCO Phase<br>Restart Error          | Referred to RRC                                                            | -1            | 1      | rad           |
|       | Decode Window<br>Centering Accuracy |                                                                            |               | ±2     | ns            |
|       | Decode Window                       |                                                                            | (2TORC/3) - 2 |        | ns            |

#### CONTROL CHARACTERISTICS (See Figure 5)

| PARAM | ETER                   | CONDITIONS | MIN | NOM | МАХ | UNIT |
|-------|------------------------|------------|-----|-----|-----|------|
| TSWS  | WC0 WC1<br>SET UP TIME |            | 50  |     |     | ns   |
| THWS  | WC0, WC1<br>HOLD TIME  |            | 0   |     |     | ns   |

# SSI 32D536 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation



FIGURE 3: Read Timing



FIGURE 4: Write Timing



FIGURE 5: Control Timing

PREAMBLE "3T" PATTERNS 7 "0" 7 "0" 11 "0" 11 "0" RD 1 000 1 000 1 000 1 0000000 1 ENCODED DATA TIME MAX DELAY <---AMENB 1 ZERO TIMING MIN AMD 6 "0" & 9 "0" DETECT 1st PATTERN 6 "0" DETECT 9 "0" DETECT CASE 1 TRISTATE X-BISTABLE TRISTATE 1 ENCODED DATA TIME MAX DELAY ← AMENB 1 ZERO TIMING MIN 3-97 AMD 6 "0" DETECT 9 "0" DETECT TRISTATE \*-----BISTABLE TRISTATE CASE 2 6 "0" DETECT 9 "0" DETECT CASE 3 If 5 bits of RD are detected after 6 "0" are found and before 9 "0" then restart and look for 6 "0." RD EXAMPLE 7 "0"

ст з CT

CT 5

- RESTART

FIGURE 6: Address Mark Search

СТ 2

CT

6 '0' Found SSI 32D536 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation







FIGURE 8: Multiple Address Mark Write

SSI 32D536 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation

(.)



# with Write Precompensation SSI 32D536 Data Synchronization/1, 7 RLL ENDEC

888

## SSI 32D536 Data Synchronization/1, 7 RLL ENDEC with Write Precompensation



#### **ORDERING INFORMATION**

| PART DESCRIPTION | ORDERING NUMBER | PACKAGE MARK  |
|------------------|-----------------|---------------|
| SSI 32D536       |                 |               |
| 28-Pin DIP       | SSI 32D536-CP   | SSI 32D536-CP |
| 28-Pin PLCC      | SSI 32D536-CH   | SSI 32D536-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on syster

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

3-101

©1988 Silicon Systems, Inc.

#### NOTES:

# Section

# HDD HEAD POSITIONING

# SSI 32H101A Differential Amplifier



## DESCRIPTION

The SSI 32H101A is a two stage differential amplifier applicable for use as a preamplifier for the magnetic servo head circuit of Winchester technology disk drives. August, 1988

#### FEATURES

- Very narrow gain range
- 30 MHz bandwidth
- Electrically characterized at two power supply voltages: IBM Model 3340 compatible (8.3V) and standard OEM industry compatible (10V)
- Mechanically compatible with Model 3348 type head arm assembly
- SSI 32H1012A available to operate with a 12V power supply
- Packages include 8-pin DIP or SON

#### **CONNECTION DIAGRAM**



#### **RECOMMENDED LOAD CONDITIONS**

- 1. Input must be AC coupled
- 2. Cc's are AC coupling capacitors
- 3. RL's are DC bias and termination resistors (recommended 130 $\Omega$ )
- 4. REQ represents equivalent load resistance
- 5. For gain calculations  $RP = \frac{RL \cdot REQ}{RL + REQ}$
- 6. Differential gain = 0.72 Rp ( $\pm$  18%) (Rp in  $\Omega$ )
- 7. Ceramic capacitors (0.1  $\mu F)$  are recommended for good power supply noise filtering

#### **ELECTRICAL CHARACTERISTICS**

TA = 25 °C, (Vcc-VEE) = 8.3 to 10V  $\pm$ 10% (12V  $\pm$ 10% for 101A-2)

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                        | RATING     | UNIT |
|----------------------------------|------------|------|
| Power Supply Voltage (Vcc - VEE) | 12         | V    |
| SSI 32H1012A                     | 14         | V    |
| Differential Input Voltage       | ±1         | V    |
| Storage Temperature Range        | -65 to 150 | °C   |
| Operating Temperature Range      | 0 to 70    | ℃    |

#### DC ELECTRICAL CHARACTERISTICS

| PARAMETER                          | CONDITIONS                                     | MIN | NOM  | МАХ  | UNITS |
|------------------------------------|------------------------------------------------|-----|------|------|-------|
| Gain (differential)                | Rp = 130Ω                                      | 77  | 93   | 110  |       |
| Bandwidth (3dB)                    | Vi = 2 mVpp                                    | 10  | 20   |      | MHz   |
| Input Resistance                   |                                                | 750 |      | 1200 | Ω     |
| Input Capacitance                  |                                                |     | 3    |      | pF    |
| Input Dynamic Range (Differential) | RL = 130Ω                                      | 3   |      |      | mVpp  |
| Power Supply Current               | (Vcc - Vee) = 9.15V                            |     | 26   | 35   | mA    |
|                                    | (Vcc - Vee) = 11V                              |     | 30   | 40   | mA    |
|                                    | (Vcc - Vee) = 13.2V (32H101A-2)                |     | 35   | 45   | mĄ    |
| Output Offset (Differential)       | Rs = 0, RL = 130Ω                              |     |      | 600  | mV    |
| Equivalent Input Noise             | Rs = 0, RL = 130Ω, BW = 4 MHz                  |     | 8    | 14   | μV    |
| PSRR, Input Referred               | Rs = 0, f ≤ 5 MHz                              | 50  | 65   |      | dB    |
| Gain Sensitivity (Supply)          | $\Delta$ (Vcc - Vee) = ±10%, RL = 130 $\Omega$ |     | ±1.3 |      | %     |
| Gain Sensitivity (Temp.)           | TA = 25 °C to 70 °C, RL = 130Ω                 |     | -0.2 |      | %/°C  |
| CMRR, Input Referred               | f ≤ 5 MHz                                      | 55  | 70   |      | dB    |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                  | CONDITIONS    | MIN  | NOM  | МАХ  | UNITS |
|----------------------------|---------------|------|------|------|-------|
| Supply Voltage (Vcc - VEE) |               | 7.45 | 8.3  | 9.15 | V     |
|                            |               | 9.0  | 10.0 | 11.0 | V     |
|                            | 32H1012A only | 10.8 | 12.0 | 13.2 | V     |
| Input Signal Vi            |               |      | 2    |      | mVpp  |
| Ambient Temp. Ta           |               | 0    |      | 70   | С     |

# SSI 32H101A Differential Amplifier

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)



Note : Pin must be left open and not connected to any circuit etch.

#### **ORDERING INFORMATION**

| PART DESCRIPTION                    | ORDERING NUMBER | PACKAGE MARK |
|-------------------------------------|-----------------|--------------|
| SSI 32H101A Differential Amplifier  |                 |              |
| 8-Pin PDIP                          | SSI 32H101A-8P  | 32H101A-CP   |
| 8-Pin SON                           | SSI 32H101A-8N  | 32H101A-8N   |
| SSI 32H1012A Differential Amplifier |                 |              |
| 8-Pin PDIP                          | SSI 32H1012A-8P | 32H1012A-8P  |
| 8-Pin SON                           | SSI 32H1012A-8N | 32H1012A-8N  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.



Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

#### NOTES:

# SSI 32H116 Differential Amplifier

licon systems INNOVATORS IN INTEGRATION

August, 1988

#### DESCRIPTION

The SSI 32H116 is a high performance differential amplifier applicable for use as a preamplifier for the magnetic servo thin film head in Winchester disk drives.

#### FEATURES

- Narrow gain range
- 50 MHz bandwidth
- IBM 3370/3380-compatible performance
- Operates on either IBM-compatible voltages (8.3V) or OEM-compatible (10V)
- Packages include 8-pin CERDIP, Plastic DIP or SON and custom 10-pin flatpack
- SSI 32H1162 available to operate with a 12V power supply

#### CONNECTION DIAGRAM



#### **RECOMMENDED LOAD CONDITIONS**

- 1. Input must be AC coupled
- 2. Cc's are AC coupling capacitors
- 3. RL's are DC bias and termination resistors, 100 $\Omega$  recommended
- 4. REQ. represents equivalent load resistance
- 5. Ceramic capacitors (0.1 μF) are recommended for good power supply noise filtering

#### **ELECTRICAL CHARACTERISTICS**

Tj = 15 °C to 125 °C, (Vcc-VEE) = 7.9V to 10.5V (to 13.2V for 32H1162)

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                           | RATING               | UNIT |
|-------------------------------------|----------------------|------|
| Power Supply Voltage (VCC-VEE)      | 12                   | V    |
| SSI 32H1162                         | 14                   | V    |
| Operating Power Supply Range        | 7.9 to 10.5          | V    |
| SSI 32H1162                         | 7.9 to 13.2          | V    |
| Differential Input Voltage          | ±1                   | V    |
| Storage Temperature Range           | -65 to 150           | °C   |
| Operating Ambient Temperature (TA)  | 15 to 60             | °C   |
| Operating Junction Temperature (TJ) | 15 to 125            | °C   |
| Output Voltage                      | VCC -2.0 to VCC +0.4 | V    |

#### DC ELECTRICAL CHARACTERISTICS

| PARAMETER                                      | CONDITIONS                                                                     | MIN      | NOM     | MAX     | UNIT   |
|------------------------------------------------|--------------------------------------------------------------------------------|----------|---------|---------|--------|
| Gain (Differential)                            | Vin = 1mVpp,<br>Ta = 25 °C, F = 1 MHz                                          | 200      | 250     | 310     | mV/mV  |
| Bandwidth (3dB)                                | Vin = 1mVpp, CL = 15 pF                                                        | 20       | 50      |         | MHz    |
| Gain Sensitivity (Supply)                      |                                                                                |          |         | 1.0     | %/V    |
| Gain Sensitivity (Temp.)                       | 15 °C < Ta < 55 °C                                                             |          | -0.16   |         | %/C    |
| Input Noise Voltage                            | Input Referred, Rs = 0                                                         |          | 0.7     | 0.94    | nV/√Hz |
| Input Capacitance (Differential)               | Vin = 0,f = 5 MHz                                                              |          | 40      | 60      | pF     |
| Input Resistance (Differential)                |                                                                                |          | 200     |         | Ω      |
| Common Mode<br>Rejection Ratio Input Referred  | Vin = 100 mVpp, f = 1 MHz                                                      | 60       | 70      |         | dB     |
| Input Signal Level                             | Common Mode                                                                    |          |         | 300     | mVpp   |
| Power Supply<br>Rejection Ratio Input Referred | Vee + 100 mVpp, f - 1 MHz                                                      | 46       | 52      |         | dB     |
| Input Dynamic<br>Range (Differential)          | DC input voltage where AC<br>gain is 90% of gain with<br>0.2 mVpp input signal |          |         | ±0.75   | mV     |
| Output Offset<br>Voltage (Differential)        | Vin = 0                                                                        | -600     |         | 600     | mV     |
| Output Voltage (Common Mode)                   | Inputs shorted together and<br>Outputs shorted together                        | Vcc-0.45 | Vcc-0.6 | Vcc-1.0 | v      |
| Single Ended Output Resistance                 |                                                                                | 10       |         |         | Ω      |

#### DC ELECTRICAL CHARACTERISTICS (Continued)

| PARAMETER                       | CONDITIONS                    | MIN | NOM      | MAX | UNIT |
|---------------------------------|-------------------------------|-----|----------|-----|------|
| Single Ended Output Capacitance |                               |     |          | 10  | pF   |
| Power Supply Current            | Vcc-VEE = 9.15V               |     | 28       | 40  | mA   |
|                                 | Vcc-VEE = 11V                 |     | 29       | 42  |      |
|                                 | VCC-VEE = 13.2V, 32H1162 only |     | 39       | 50  |      |
| Input DC Voltage                | Common Mode                   |     | VEE +2.6 |     | V    |
| Input Resistance                | Common Mode                   |     | 80       |     | Ω    |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                | CONDITIONS       | MIN  | NOM  | МАХ  | UNIT |
|--------------------------|------------------|------|------|------|------|
| Supply Voltage (Vcc-VEE) |                  | 7.45 | 8.3  | 9.15 | V    |
|                          |                  | 9.0  | 10.0 | 11.0 | v    |
|                          | SSI 32H1162 only | 10.8 | 12.0 | 13.2 | V    |
| Input Signal Vin         |                  |      | 1    |      | mVpp |
| Ambient Temp TA          |                  | 15   |      | 65   | °C   |

# SSI 32H116 Differential Amplifier

#### PACKAGE PIN DESIGNATIONS





NOTE : Pin must be left open and not connected to any circuit etch.

#### **ORDERING INFORMATION**

| PART DESCRIPTION                  | ORDERING NUMBER | PACKAGE MARK |  |
|-----------------------------------|-----------------|--------------|--|
| SSI 32H116 Differential Amplifier |                 |              |  |
| 10-Pin Flatpack                   | SSI 32H116-CF   | 32H116-CF    |  |
| 8-Pin SON                         | SSI 32H116-CN   | 32H116-CN    |  |
| 8-Pin PDIP                        | SSI 32H116-CP   | 32H116-CP    |  |
| SSI 32H1162                       |                 |              |  |
| 10-Pin Flatpack                   | SSI 32H1162-CF  | 32H1162-CF   |  |
| 8-Pin SON                         | SSI 32H1162-CN  | 32H1162-CN   |  |
| 8-Pin PDIP                        | SSI 32H1162-CP  | 32H1162-CP   |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

n Syst

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

# SSI 32H523R Thin Film Single Channel Servo Read/Write Device

August, 1988

#### DESCRIPTION

The SSI 32H523R Read/Write device is a bipolar monolithic integrated circuit designed for use with a two terminal thin film recording head. It provides a low noise read amplifier and write current control. In its servo application, the device will be used in write mode once then switched permanently to read mode. Data protection is provided in both write and read modes to guarantee servo data security. Power supply fault protection is effective in both write and read modes while head short circuit protection is provided in write mode. Further data security can be provided in read mode by removing the write current source voltage. It requires +5V and +12V power supplies and is available in a 14-pin SON surface mount package. Internal 1000Ω damping resistors are provided.

#### FEATURES

•

- High performance: Read mode gain = 250 V/VInput noise =  $1.0 \text{ nV}/\sqrt{\text{Hz}}$  max. Input capacitance = 45 pF max. Write current range = 10 mA to 40 mAHead voltage swing = 3.4 Vpp min. Write current rise time = 13 nsec
- Highest level of data security provided
- Power supply fault protection
- Head to ground short circuit protection
- +5V, +12V power supplies



#### **PIN DIAGRAM**



CAUTION: Use handling procedures necessary for a static sensitive component.

# SSI 32H523R Thin Film Single Channel Servo Read/Write Device

#### **CIRCUIT OPERATION**

The SSI 32H523R provides write drive or read amplification. Mode control is accomplished with pins WDM, Write Data Mode, and  $R/\overline{W}$ , as shown in Table 1. An internal resistor pullup on  $R/\overline{W}$  will force the device into a non-writing condition if the line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32H523R as a differential current switch. The WDM pin state determines whether write current transitions are controlled by a single-ended TTL input, WDI, or by differential (ECL-like) inputs, WDI and WDI. With WDM open, write current is toggled between the X and Y direction of the head on each high to low transition on pin WDI, Write Data Input. A preceding read operation initializes the Write Data Flip-Flop (WDFF) to pass write current in the X-direction of the head.

With WDM grounded the head current direction is controlled by differential inputs WDI,  $\overline{WDI}$ . For (WDI -  $\overline{WDI}$ ) > 200mV the current is in the X-direction.

The magnitude of the write current (0-pk) given by:

$$W = \frac{Vwc}{Rwc}$$

where Vwc (WC pin voltage) =  $1.65V \pm 5\%$ , is programmed by an external resistor Rwc, connected from pin WC to ground. The actual head current Ix, y is given by:

$$lx, y = \frac{lw}{1 + Rh/Rd}$$

where:

Rh = head resistance + external wire resistance, andRd = damping resistance. Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. In addition a head to ground short circuit protection circuit will shut off the write driver and current to prevent excessive current and power dissipation. Triggering of this feature occurs when the DC voltage at either HDX or HDY is less than  $2.0V \pm 15\%$  in write mode

#### **READ MODE**

The read mode configures the SSI 32H523R as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY outputs are open collectors and are in phase with the "X" and "Y" head ports.

In read mode, the write data channel is powered down to reduce power consumption. Note that in write mode, the read amplifier is deactivated and will not pull any current from the load resistor.

For maximum data security in read mode VCC2 is left open or grounded. This eliminates the voltage source for write current.

#### TABLE 1: MODE SELECT

| WDM  | R/W | MODE                        |
|------|-----|-----------------------------|
| GND  | 0   | Write<br>Differential input |
| OPEN | 0   | Write<br>Single-ended input |
| x    | 1   | Read                        |

#### **PIN DESCRIPTIONS**

| NAME     | TYPE | DESCRIPTION                                                                                                                                                            |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/₩      | I    | Read/Write: a high level selects Read mode                                                                                                                             |
| WDI, WDI | 1    | Write Data In: toggles the direction of the head current                                                                                                               |
| HDX, HDY | I/O  | X, Y Head Connections: current in the X-direction flows into the X-port                                                                                                |
| RDX, RDY | 0    | X, Y Read Data: differential read data output                                                                                                                          |
| wc       | -    | Write Current: used to set the magnitude of the write current                                                                                                          |
| WDM      | 1    | Write Data Mode: Ground this pin for direct differential input using both WDI and WDI, leave open to select TTL input using WDI and the internal Write Data Flip-Flop. |
| VCC1     | -    | +5V logic circuit supply                                                                                                                                               |
| VDD      | -    | +12V supply for read                                                                                                                                                   |
| VCC2     | -    | +5V power supply for write current drivers (see note)                                                                                                                  |
| GND      | -    | Ground                                                                                                                                                                 |

Note: To ensure maximum data integrity in write-once servo applications, this pin should be left open or shorted to ground after writing servo information.

#### **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                           | SYMBOL  | VALUE             | UNITS |
|-------------------------------------|---------|-------------------|-------|
| DC Supply Voltage                   | VDD     | -0.3 to +14       | VDC   |
|                                     | VCC1, 2 | -0.3 to +7        | VDC   |
| Write Current                       | lw      | 60                | mA    |
| Digital Input Voltage               | Vin     | -0.3 to VCC1 +0.3 | VDC   |
| Head Port Voltage                   | VH      | -0.3 to VCC2 +0.3 | VDC   |
| RDX, RDY Output Current             | lo      | -10               | mA    |
| Storage Temperature                 | Tstg    | -65 to +150       | °C    |
| Package Temperature (20 sec Reflow) |         | 215               | °C    |

#### RECOMMENDED OPERATING CONDITIONS

| PARAMETER                     |            | SYMBOL | VALUE     | UNITS |
|-------------------------------|------------|--------|-----------|-------|
| DC Supply Voltage             | Read Mode  | VDD    | 12 ± 10%  | VDC   |
|                               |            | VCC1   | 5 ± 10%   | VDC   |
|                               | Write Mode | VDD    | 12 ± 5%   | VDC   |
|                               |            | VCC1   | 5 ± 5%    | VDC   |
|                               |            | VCC2   | 5 ± 5%    | VDC   |
| Output Pullup Resistors (to   | VCC1)      | RL     | 100       | Ω     |
| Ambient Temperature Read Mode |            | TAR    | 0 - 70    | °C    |
|                               | Write Mode | TAW    | 20 - 43   | °C    |
| Operating Junction Tempera    | ature      | Tj     | 0 to +135 | °C    |

DC CHARACTERISTICS (Unless otherwise specified, recommended operating conditions apply.)

| PARAMETER                  |               | CONDITIONS                         | MIN  | NOM | МАХ     | UNITS |
|----------------------------|---------------|------------------------------------|------|-----|---------|-------|
| VDD Supply Current         |               | Read Mode                          | -    | -   | 26      | mA    |
|                            |               | Write Mode                         | -    | -   | 10      | mA    |
| VCC1 Supply Current        |               | Read Mode                          | -    | -   | 35      | mA    |
|                            |               | Write Mode                         | -    | -   | 36      | mA    |
| VCC2 Supply Current        | H             | Read Mode, see Note 1              | -    | -   | 2       | mA    |
|                            |               | Write Mode                         | -    | -   | 12 + lw | mA    |
| Power Dissipation (Tj =    | = +135°C)     | Read Mode, VCC2 = 0                | -    | -   | 500     | mW    |
|                            |               | Write Mode: Iw = 40mA              | -    | -   | 500     | mW    |
| Input Low Voltage (VIL     | -)            | Includes WDI w/WDM = open          | -    | -   | 0.8     | VDC   |
| Input High Voltage (VI     | H)            | Includes WDI w/WDM = open          | 2.0  | -   | -       | VDC   |
| Input Low Current (IIL)    |               | VIL = 0.8v                         | -0.4 | -   | -       | mA    |
| Input High Current (IH     | L)            | VIH = 2.0v                         | -    | -   | 100     | μA    |
| Input Voltage (WDI, W      | DI)           | WDM = GND                          | 3.0  | -   | VCC1    | VDC   |
| Differential Input Volta   | ge (WDI, WDI) | WDM = GND                          | 200  | -   | -       | mVDC  |
| VDD Fault Voltage          |               |                                    | 8.5  | -   | 10.0    | VDC   |
| VCC1 Fault Voltage         |               |                                    | 3.5  | -   | 4.1     | VDC   |
| Head Current<br>(HDX, HDY) | Write Mode    | 0 ≤ VDD ≤ 8.5V<br>0 ≤ VCC1 ≤ 3.5V  | -200 | -   | +200    | μA    |
|                            | Write Mode    | VCC2 = open or ground              | -200 | -   | +200    | μA    |
|                            | Read Mode     | 0 ≤ VCC1 ≤ 5.5V<br>0 ≤ VDD ≤ 13.2V | -200 | -   | +200    | μA    |

Note 1: If VCC2 is at ground or open this current is zero.

#### WRITE CHARACTERISTICS

Unless otherwise specified, recommended operating conditions apply, lw = 15mA, Lh =  $1.5\mu$ H, Rh =  $30\Omega$  f(DATA) = 5MHz, and + $20^{\circ}C$  < Tj < +  $135^{\circ}C$ 

| PARAMETER                       | CONDITIONS | MIN. | NOM       | МАХ  | UNITS |
|---------------------------------|------------|------|-----------|------|-------|
| WC Pin Voltage (Vwc)            |            | -    | 1.65 ± 5% | -    | v     |
| Differential Head Voltage Swing |            | 3.4  | -         | -    | Vpp   |
| Differential Output Capacitance |            | -    | -         | 25   | pF    |
| Differential Output Resistance  |            | 800  | 1000      | 1400 | Ω     |
| Write Current Range             |            | 10   | -         | 40   | mA    |

#### **READ CHARACTERISTICS**

Unless otherwise specified, recommended operating conditions apply, CL (RDX, RDY) < 20pF

| PARAMETER                      |          | CONDITIONS                                                                            | MIN  | NOM   | MAX  | UNITS  |
|--------------------------------|----------|---------------------------------------------------------------------------------------|------|-------|------|--------|
| Differential Voltage Gain      |          | Vin=1mVpp @1MHz, Ta = 25°C                                                            | 200  | 250   | 300  | V/V    |
| Gain Sensitivity               |          | 15°C < Ta < 55°C                                                                      | -    | -0.16 | -    | %/°C   |
| Bandwidth                      | -1dB     | Zs <5Ω, Vin = 1mVpp @ 300kHz                                                          | 10   | 20    | -    | MHz    |
|                                | -3dB     | Zs <5Ω, Vin = 1mVpp @ 300kHz                                                          | 20   | 45    | -    | MHz    |
| Input Noise Voltage            |          | BW=15MHz, Lh=0 μH, R =0Ω                                                              | -    | 0.7   | 1.0  | nV/√Hz |
| Differential Input Capacitance |          | Vin = 1mVpp, f = 5MHz                                                                 | -    | 40    | 45   | pF     |
| Differential Input Resistance  |          | Vin = 1mVpp, f = 5MHz                                                                 | 460  | 750   | 1.4K | Ω      |
| Dynamic Range                  |          | AC input voltage where gain falls<br>to 90% of its small signal gain<br>value, f=5MHz | ±2   | -     | -    | mV     |
| Common Mode Rejection Ratio    | <b>.</b> | Vin = 0VDC+100mVpp @ 5MHz                                                             | 54   | -     | -    | dB     |
| Power Supply Rejection Ratio   |          | 100m Vpp @ 5MHz on VDD,<br>100m Vpp @ 5MHz on VCC1                                    | 54   | -     | -    | dB     |
| Output Offset Voltage          |          | Vin = 0V                                                                              | -600 | -     | +600 | mV     |
| Output Voltage (Common Mod     | e)       | Inputs shorted together, and outputs shorted together                                 | **   | -     | *    | VDC    |

\*VCC1 - 0.42 \*\*VCC1 - 1.0

#### SWITCHING CHARACTERISTICS (See Figure 1)

Unless otherwise specified, recommended operating conditions apply, lw = 15mA, Lh = 0, Rh = 0, f(DATA) = 5MHz, and  $+20^{\circ}C < TA < +43^{\circ}C$ 

| PARAMETER                     | CONDITIONS                                                                              | MIN | МАХ | UNITS |
|-------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-------|
| R/W                           |                                                                                         |     |     |       |
| R/W to Write Mode             | Delay to 90% of write current                                                           | -   | 0.6 | μs    |
| $R/\overline{W}$ to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | -   | 0.6 | μs    |
| Head Current                  |                                                                                         |     |     |       |
| Prop. Delay - TD1             | From 50 % points, Lh=0 $\mu$ h, Rh=0 $\Omega$                                           | -   | 32  | ns    |
| Asymmetry                     | Input has 50 % duty cycle and 1ns rise/fall time, Lh=0 $\mu$ h, Rh=0 $\Omega$           | -   | 1   | ns    |
| Rise/Fall Time                | 10% - 90% points, Lh=0μh, Rh=0Ω                                                         | -   | 13  | ns    |





# SSI 32H523R Thin Film Single Channel Servo Read/Write Device



ORDERING INFORMATION

| PART DESCRIPTON           | ORDER NO.     | PKG. MARK |  |
|---------------------------|---------------|-----------|--|
| SSI 32H523R Read/Write IC | SSI 32H523R-N | 32H523R-N |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

#### NOTES:

silicon systems™ INNOVATORS IN INTEGRATION

# SSI 32H566R Ferrite Single-Channel Servo Read/Write Device

August, 1988

DESCRIPTION

The SSI 32H566R Read/Write device is a bipolar monolithic integrated circuit designed for use with center-tapped ferrite recording heads. It provides a low noise read amplifier, write current control and data protection circuitry for a single channel. The SSI 32H566R provides internal 750 $\Omega$  damping resistors. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode.

#### FEATURES

- High performance:
  - Read mode gain = 150 V/V
  - Input noise =  $1.5 \text{nV} / \sqrt{\text{Hz}}$  max.
  - Input capacitance = 20 pF max.
  - Write current range = 10 mA to 40 mA
- Enhanced system write to read recovery time
- Power supply fault protection
- Designed for center-tapped ferrite heads
- Programmable write current source
- TTL compatible control signals
- +5V, +12V power supplies
- Socket compatible with the SSI 32H523R



#### **BLOCK DIAGRAM**

#### **PIN DIAGRAM**



CAUTION: Use handling procedures necessary for a static sensitive component.

# SSI 32H566R Ferrite Single-Channel Servo Read/Write Device

#### **CIRCUIT OPERATION**

The SSI 32H566R provides center-tapped ferrite head write drive or read amplification. Mode control is accomplished with pin R/W. Internal resistor pullups, provided on pin R/W, will force the device into a non-writing condition if a control line is opened accidentally.

#### WRITE MODE

The write mode configures the SSI 32H566R as a current switch. Write current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI).

The magnitude of the write current (0-pk) is programmed by an external resistor RWC, connected from pin WC to ground and is given by:

> lw = <u>K</u> RWC

where K is the Write Current Constant.

Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing.

| NAME     | TYPE | DESCRIPTION                                                           |
|----------|------|-----------------------------------------------------------------------|
| R/₩      | 1    | Read/Write - A high level selects Read Mode                           |
| WDI      | I    | WRITE DATA IN - Negative transition toggles direction of head current |
| HDX, HDY | I/O  | X,Y head connections                                                  |
| RDX, RDY | 0    | X, Y READ DATA - Differential read signal output                      |
| WC       | 1    | WRITE CURRENT - Used to set the magnitude of the write current        |
| VCT      | 0    | VOLTAGE CENTER TAP - Voltage source for head center tap               |
| VCC      | -    | +5V                                                                   |
| VDD1     | -    | +12V                                                                  |
| VDD2     | -    | Positive power supply for the center-tap voltage source               |
| GND      | -    | GROUND                                                                |

#### PIN DESCRIPTIONS

To reduce internal power dissipation, an optional external resistor, RCT, given by RCT  $\leq$  130 $\Omega$  x 40/lw (lw in mA), is connected between pins VDD1 and VDD2. Otherwise connect pin VDD1 to VDD2.

To initialize the Write Data Flip Flop (WDFF) to pass current through the X-side of the head, pin WDI must be low when the previous read mode was commanded.

#### READ MODE

The read mode configures the SSI 32H566R as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained in the write mode, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent pulse detection circuitry.

#### **ELECTRICAL CHARACTERISTICS**

#### ABSOLUTE MAXIMUM RATINGS

All voltages referenced to GND. Currents into device are positive. Maximum limits indicate when permanent device damage occurs. Continuous operation at these levels is not intended and should be limited to those conditions specified in the DC Operating Characteristics.

| PARA | METER                                                  | RATING             | UNIT |
|------|--------------------------------------------------------|--------------------|------|
| VDD1 | DC Supply Voltage                                      | -0.3 to +14        | VDC  |
| VDD2 | DC Supply Voltage                                      | -0.3 to +14        | VDC  |
| VCC  | DC Supply Voltage                                      | -0.3 to +7         | VDC  |
| VIN  | Digital Input Voltage Range                            | -0.3 to VCC + 0.3  | VDC  |
| VH   | Head Port Voltage Range                                | -0.3 to VDD1 + 0.3 | VDC  |
| lw   | Write Current (0-pk)                                   | 60                 | mA   |
|      | RDX, RDY (lo) Output Current                           | -10                | mA   |
|      | VCT Output Current                                     | -60                | mA   |
| Tstg | Storage Temperature Range                              | -65 to 150         | °C   |
|      | Lead Temperature PDIP,<br>Flat Pack (10 sec Soldering) | 260                | °C   |
|      | Package Temperature PLCC,<br>SO (20 sec Reflow)        | 215                | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARA    | METER                         | CONDITIONS                            | MIN        | NOM        | МАХ         | UNIT |
|---------|-------------------------------|---------------------------------------|------------|------------|-------------|------|
| VDD1    | DC Supply Voltage             |                                       | 10.8       | 12.0       | 13.2        | VDC  |
| vcc     | DC Supply Voltage             |                                       | 4.5        | 5.0        | 5.5         | VDC  |
| Lh      | Head Inductance               |                                       |            |            | 15          | μH   |
| RCT*    | RCT Resistor                  | lw = 40 mA                            | 123        | 130        | 137         | Ω    |
| lw      | Write Current (0-pk)          |                                       | 10         |            | 40          | mA   |
| Tj      | Junction Temperature<br>Range |                                       | +25        |            | +135        | °C   |
| *For lw | / = 40 mA. At other lw leve   | els refer to Applications Information | that follc | ws this sp | ecification | 1.   |

DC CHARACTERISTICS (Recommended operating conditions apply unless otherwise specified.)

#### POWER SUPPLY

| PARAMETER                       | CONDITIONS                                         | MIN | NOM | МАХ   | UNIT |  |  |  |
|---------------------------------|----------------------------------------------------|-----|-----|-------|------|--|--|--|
| VCC Supply Current              | VCC Supply Current                                 |     |     |       |      |  |  |  |
| Read                            | Read Mode                                          |     |     | 13    | mA   |  |  |  |
| Write                           | Write Mode                                         |     |     | 25    | mA   |  |  |  |
| VDD Supply Current (sum of VDD  | 01 and VDD2)                                       |     |     |       |      |  |  |  |
| Read                            | Read Mode                                          |     |     | 33    | mA   |  |  |  |
| Write                           | Write Mode                                         |     |     | 10+lw | mA   |  |  |  |
| Power Dissipation (Tj = +135°C) | ,                                                  |     |     |       |      |  |  |  |
| Read                            | Read Mode                                          |     |     | 500   | mW   |  |  |  |
| Write                           | Write Mode, $Iw = 40 \text{ mA}$ , RCT = $0\Omega$ |     |     | 700   | mW   |  |  |  |
|                                 | Write Mode, Iw = 40 mA, RCT = $130\Omega$          |     |     | 500   | mW   |  |  |  |

#### DIGITAL I/O

| PARA | METER              | CONDITIONS | MIN  | NOM | МАХ | UNIT |
|------|--------------------|------------|------|-----|-----|------|
| VIL  | Input Low Voltage  |            |      |     | 0.8 | VDC  |
| VIH  | Input High Voltage |            | 2.0  |     |     | VDC  |
| IIL  | Input Low Current  | VIL = 0.8V | -0.4 |     |     | mA   |
| IIH  | Input High Current | VIH = 2.0V |      |     | 100 | μA   |

#### WRITE MODE

| PARAMETER                      | CONDITIONS                                                     | MIN   | NOM  | МАХ   | UNIT  |
|--------------------------------|----------------------------------------------------------------|-------|------|-------|-------|
| VCT Center Tap Voltage         | Write Mode                                                     |       | 6.7  |       | VDC   |
| Head Current (per side)        | Write Mode,<br>$0 \le VCC \le 3.7V$ ,<br>$0 \le VDD1 \le 8.7V$ | -200  |      | 200   | μA    |
| Write Current Range            |                                                                | 10    |      | 40    | mA    |
| Write Current Constant "K"     |                                                                | 2.375 |      | 2.625 |       |
| lwc to Head Current Gain       |                                                                |       | 0.99 |       | mA/mA |
| RDX, RDY Output Offset Voltage | Write/Idle Mode                                                | -20   |      | +20   | mV    |

#### WRITE MODE (Continued)

| PARAMETER                              | CONDITIONS                       | MIN  | NOM | МАХ | UNIT |
|----------------------------------------|----------------------------------|------|-----|-----|------|
| RDX, RDY Common Mode<br>Output Voltage | Write/Idle Mode                  |      | 5.3 |     | VDC  |
| RDX, RDY Leakage                       | RDX, RDY = 6V<br>Write/Idle Mode | -100 |     | 100 | μA   |

#### READ MODE

| PARAMETER                     | CONDITIONS                                                          | MIN  | NOM | МАХ  | UNIT |
|-------------------------------|---------------------------------------------------------------------|------|-----|------|------|
| VCT Center Tap Voltage        | Read Mode                                                           |      | 4.0 |      | VDC  |
| Head Current (per side)       | Read or Idle Mode<br>$0 \le VCC \le 5.5V$<br>$0 \le VDD1 \le 13.2V$ | -200 |     | 200  | μA   |
| Input Bias Current (per side) |                                                                     |      |     | 45   | μA   |
| Output Offset Voltage         | Read Mode                                                           | -615 |     | +615 | mV   |
| Common Mode Output Voltage    | Read Mode                                                           | 4.5  |     | 6.5  | VDC  |

#### DYNAMIC CHARACTERISTICS AND TIMING

(lw = 35 mA, Lh = 10  $\mu$ H, Rd = 750 $\Omega$ , f(WDI) = 5 MHz, CL(RDX, RDY)  $\leq$  20 pF. Recommended operating conditions apply unless otherwise specified.)

#### WRITE MODE

| PARAMETER                         | CONDITIONS | MIN | NOM | МАХ | UNIT  |
|-----------------------------------|------------|-----|-----|-----|-------|
| Differential Head Voltage Swing   |            | 7.0 |     |     | V(pk) |
| Differential Output Capacitance   |            |     |     | 15  | pF    |
| Differential Output<br>Resistance |            | 600 |     | 960 | Ω     |

#### **READ MODE**

| PARAMETER                 | CONDITIONS                                                  | MIN | NOM | МАХ | UNIT |
|---------------------------|-------------------------------------------------------------|-----|-----|-----|------|
| Differential Voltage Gain | Vin = 1 mVpp @ 300 KHz<br>ZL(RDX), ZL(RDY) = 1 KΩ           | 125 |     | 175 | V/V  |
| Dynamic Range             | AC Input Voltage, Vi, @ 300 KHz<br>Where Gain Falls by 10%. | ±2  |     |     | mV   |

# SSI 32H566R Ferrite Single-Channel Servo Read/Write Device

#### READ MODE (Continued)

| PARAMETER                        | CONDITIONS                               | MIN  | NOM | МАХ  | UNIT   |
|----------------------------------|------------------------------------------|------|-----|------|--------|
| Bandwidth (-3dB)                 | Zs  < 5Ω, Vin = 1 mVpp                   | 30   |     |      | MHz    |
| Input Noise Voltage              | BW = 15 MHz,<br>Lh = 0, Rh = 0           |      |     | 1.5  | nV/√Hz |
| Differential Input Capacitance   | f = 5 MHz                                |      |     | 20   | pF     |
| Differential Input<br>Resistance | f = 5 MHz                                | 500  |     | 1000 | Ω      |
| Common Mode Rejection Ratio      | Vcm = VCT + 100 mVpp<br>@ 5 MHz          | 50   |     |      | db     |
| Power Supply Rejection Ratio     | 100 mVpp @ 5 MHz on<br>VDD1, VDD2 or VCC | 45   |     |      | db     |
| Single Ended Output Resistance   | f = 5 MHz                                |      |     | 30   | Ω      |
| Output Current                   | AC Coupled Load,<br>RDX to RDY           | ±2.1 |     |      | mA     |

#### SWITCHING CHARACTERISTICS

| PARAMETER                       | CONDITIONS                                                                                      | MIN | NOM | МАХ | UNIT |
|---------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| R/W                             |                                                                                                 |     |     |     |      |
| $R/\overline{W}$ To Write Mode  | Delay to 90% of<br>Write Current                                                                |     |     | 1.0 | μs   |
| R/₩ to Read Mode                | Delay to 90% of<br>100 mV 10 MHz Read<br>Signal Envelope or<br>to 90% decay of<br>Write Current |     |     | 1.0 | μs   |
| Head Current (Lh = 0μH, Rh = 0Ω | 2) · · ·                                                                                        |     |     |     |      |
| Prop Delay - TD1                | From 50% points                                                                                 |     |     | 25  | ns   |
| Asymmetry                       | WDI has 50% duty cycle and<br>1 ns Rise/Fall Time                                               |     |     | 2   | ns   |
| Rise/Fall Time                  | 10% - 90% points                                                                                |     |     | 20  | ns   |



#### FIGURE 1: Write Mode Timing Diagram

#### **APPLICATIONS INFORMATION**

The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance.

| PARAMETER                             | Tj=25°C | Tj=125°C | UNIT   |
|---------------------------------------|---------|----------|--------|
| Inputs Noise Voltage (max.)           | 1.1     | 1.5      | nV/√Hz |
| Differential Input Resistance (min.)  | 850     | 1000     | Ω      |
| Differential Input Capacitance (max.) | 11.6    | 10.8     | pF     |

#### TABLE 3: KEY PARAMETERS UNDER WORST CASE INPUT NOISE CONDITIONS

#### TABLE 4: KEY PARAMETERS UNDER WORST CASE INPUT IMPEDANCE CONDITIONS

| PARAMETER                             | Tj=25°C | Tj=125°C | UNIT   |
|---------------------------------------|---------|----------|--------|
| Inputs Noise Voltage (max.)           | 0.92    | 1.2      | nV/√Hz |
| Differential Input Resistance (min.)  | 500     | 620      | Ω      |
| Differential Input Capacitance (max.) | 10.1    | 10.3     | pF     |

# SSI 32H566R Ferrite Single-Channel Servo Read/Write Device



#### **FIGURE 2: Typical Application**

# **SSI 32H566R Ferrite Single-Channel** Servo Read/Write Device

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)





THERMAL CHARACTERISTICS: Øja = 130 °C/W

#### **ORDERING INFORMATION**

| PART DESCRIPTION                                           | ORDER NO.     | PKG. MARK |
|------------------------------------------------------------|---------------|-----------|
| SSI 32H566R Servo Ferrite Single Channel Read/Write Device |               |           |
| 14-Pin SON                                                 | SSI 32H566R-N | 32H566R-N |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

n syster CA. 92680 (714) 731-7110, TWX 910-595-2809

Silicon Systems, Inc., 14351 Myford Road, Tustin,

NOTES:
## SSI 32H567 Servo Demodulator



August, 1988

### DESCRIPTION

The SSI 32H567 Servo Demodulator is a bipolar device intended for use in Winchester disk drives with dedicated surface head positioning systems. It processes a di-bit quadrature pattern read from the servo surface by a preamplifier, such as the SSI 32H101 or SSI 32H116, and generates normal and quadrature (N and Q) position reference signals. These signals provide the servo controller with position error feedback. A complete position control system can be realized with the SSI 32H567 and its companion devices, the SSI 32H568 Servo Controller and SSI 32H569 Servo Motor Driver.

The SSI 32H567 incorporates an input amplifier with automatic gain control and offset cancellation, a phase locked loop and sync separator to recover timing information, and pulse area detectors to recover the position information embedded in a di-bit quadrature servo pattern. In addition, a bandgap voltage generator provides an analog reference level for the entire servo electronics path. External components are used to set the operating characteristics of the SSI 32H567, such as AGC response, VCO center frequency, PLL response and sync separator threshold. Its high performance analog/digital circuitry is capable of supporting servo frame rates of up to 500 KHz.

### **FEATURES**

- Servo signal demodulation for Winchester disk drives with dedicated surface head positioning systems
- Supports industry standard di-bit quadrature servo pattern with frame rates up to 500 KHz
- N, Q outputs convey track crossing and position error information
- Pulse area detection technique for superior noise immunity
- PLL for timing recovery and synchronization
- Adjustable sync separator threshold
- Auto-zeroing AGC input amplifier
- Precision bandgap voltage reference output
- Advanced bipolar process dissipates less than 850 mW (5V, 12V)
- Available in 28-pin PLCC or 28-pin DIP



0888

### **FUNCTIONAL DESCRIPTION**

(Refer to block diagram, and typical application, Fig.2)

The SSI 32H567 processes servo position information which is read from a dedicated surface by a pre-amplifier. The servo information must conform to the 'di-bit quadrature' pattern which is illustrated in Figure 3. Servo frames, consisting of data and sync pulses followed by four information pulses (A, B, C, D) are prerecorded along each track of the servo surface. All the servo frames on an individual track are identical. but in the radial direction four different frame types are encountered, with every fourth track being identical. The N signal generated by the SSI 32H567 is proportional to the difference in sizes of pulses A and B, while the Q signal is proportional to the difference between pulses C and D. When the read head is off track, the read signal is effectively a linear interpolation between the prerecorded information of two adjacent tracks, making it possible to sense the head displacement exactly.

The SSI 32H567 has a differential input amplifier which incorporates offset voltage cancellation and automatic gain control. An external read preamplifier must provide a differential input signal of 23 to 400 mV peak to peak from the servo read head. This signal is applied to a pulse area detector whose output is proportional to the area under the positive half of the input pulse. The external capacitor CAD integrates the incoming pulses while they are positive, and is discharged when they go negative. This area detection technique provides improved noise immunity over voltage detection.

An AGC circuit adjusts the input gain so that the maximum pulse area detector output is 2V peak. The AGC circuit incorporates a peak detector which stores the maximum pulse area signal on the external capacitor CPK. This signal is compared to an internal amplitude reference and the input amplifier gain is adjusted until they are equal. The capacitor CAGC determines the response time of the gain control circuit. An offset cancellation circuit , whose response is set with the external capacitor CAZ, ensures that the average level at the differential amplifier output is zero.

All internal analog signals are referenced to a 5.4V bandgap reference voltage. This level is available at the VREF output, which is capable of supplying 10 mA to the rest of the servo path electronics.

In a standard servo frame, the data and sync pulses are more closely spaced than the information pulses (A-D). This allows the sync detect circuit to recover the SYNC pulses. A threshold, which is defined as percentage of the peak signal at the output of the AGC amplifier, is set externally with RTH. Pulses which exceed this threshold are defined as valid pulses (ie. potentially SYNC or DATA). As illustrated in Figure 5, at the end of the positive going half of a valid pulse, a window set by Rw and Cw is opened. If a second valid pulse occurs within this window, it is recognized as a SYNC pulse. This pulse becomes the input signal to a phase locked loop whose VCO clock frequency is 32 times the SYNC frequency (servo frame rate). The DATA output pin is low whenever a SYNC pulse is detected. The example illustrated in Figure 5 includes the case of a missing DATA pulse. The SYNC clock output, which marks the start of a new servo frame, is derived from the VCO output so that the clock continues to run when a data pulse is missing. Absolute positioning information such as track 0 and guardband flags may be encoded on the servo surface by the omission of data pulses.

The phase detector compares the detected sync pulses with the SYNC output. A current pulse proportional to the phase error is applied to an external loop filter network connected to the LF pin, to generate the VCO control voltage. If improved power supply rejection is required, bypassing may be provided at pins BP1 and BP2. The VCO center frequency is determined by the external components Rvco and Cvco.

A lock detect circuit measures the phase difference between the detected sync pulses and the sync output. When this difference exceeds half of a VCO clock cycle, a pulse of discharge current is applied to CLD. Otherwise a pulse of charging current is applied to CLD.

A clamp circuit limits the swing of the CLD pin and also insures that a small amount of hysteresis is present. When the voltage on CLD falls below the upper clamp level by more than the "lock margin," the LOCK output transistor is turned on. Likewise, when the voltage on CLD rises above the lower clamp level by more than the "unlock margin," the LOCK output transistor is turned off.

Internal timing windows are generated from the recovered SYNC pulse and VCO clock. These windows, WA, WB, WC, and WD, in Figure 4, enable the integra-

### FUNCTIONAL DESCRIPTION (Continued)

tion of the A, B, C, D pulses, respectively. Four peak detectors at the output of the pulse area detector are enabled in succession to capture the A, B, C and D information pulses, and the N and Q analog outputs are formed by differencing adjacent pulses. These outputs change during a servo frame and only become valid

after the D pulse has been detected. N and Q should be sampled by the servo controller on the next falling edge of the SYNC output clock.

An example of an entire servo path implemented with the SSI 32H567 and its companion devices, the SSI 32H568 and SSI 32H569, is shown in Figure 7.



#### FIGURE 2: TYPICAL APPLICATION

### **PIN DESCRIPTION**

### POWER

| NAME | TYPE | DESCRIPTION                                                                         |
|------|------|-------------------------------------------------------------------------------------|
| VREF | 0    | REFERENCE VOLTAGE - 5.4V output. All analog signals are referenced to this voltage. |
| AGND | -    | ANALOG GROUND                                                                       |
| VPA  | -    | ANALOG SUPPLY - 12V power supply.                                                   |
| VCC  | -    | DIGITAL SUPPLY - 5V power supply.                                                   |
| DGND | -    | DIGITAL GROUND                                                                      |

### INPUT AMPLIFIER

| NAME | TYPE | DESCRIPTION                                                                                                                                                         |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAZ  | -    | AUTOZERO CAPACITOR - A capacitor which sets the response of the input amplifier offset cancellation circuit should be connected between this pin and analog ground. |
| IN + | I    | NON-INVERTING INPUT - AGC input amplifier connection. The non-<br>inverting output of the differential servo pre-amplifier should be AC coupled to this pin.        |
| IN - | 1    | INVERTING INPUT - AGC input amplifier connection. The inverting<br>output of the differential servo pre-amplifier should be AC coupled to this<br>pin.              |
| СРК  | -    | PEAK HOLD CAPACITOR - A capacitor which is used by the peak detector of the AGC circuitry must be connected between this pin and analog ground.                     |
| CAGC | -    | AGC CAPACITOR - A capacitor which sets the AGC attack and decay times must be connected between this pin and analog ground.                                         |

#### TIMING RECOVERY

| NAME    | TYPE | DESCRIPTION                                                                                                                                                       |
|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCO     | 0    | VCO OUTPUT - TTL compatible digital clock which is 32 times the sync frequency (servo frame rate).                                                                |
| C2,C1   |      | VCO CAPACITOR - Connection points for a capacitor which sets the VCO center frequency in conjunction with an external resistor connected to RVCO.                 |
| BP1,BP2 | -    | PLL BYPASS - Bypass capacitors may be connected between these<br>pins and analog ground to provide additional power supply rejection in<br>the phase locked loop. |

### TIMING RECOVERY (Continued)

| NAME | TYPE | DESCRIPTION                                                                                                                                                                                                       |  |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LF   | -    | PHASE LOCKED LOOP FILTER - An external RC network which sets<br>the PLL loop characteristics must be connected between this pin and<br>analog ground.                                                             |  |
| RVCO | -    | VCO RESISTOR - Connection for a resistor which sets the VCO center<br>frequency, in conjunction with the capacitor between pins C1 and C2.<br>The resistor must be connectedbetween this pin and the VREF output. |  |
| SYNC | 0    | SYNC OUTPUT - TTL compatible digital clock whose falling edge indicates the presence of valid analog signals on the N and Q outputs. There is one SYNC cycle per servo frame.                                     |  |
| DATA | 0    | DATA OUTPUT - Active low TTL compatible digital output that indicate<br>the presence of a data pulse in the servo frame. This signal is update<br>on the falling edge of the SYNC output.                         |  |
| TW   | -    | TIMING WINDOW - A resistor and capacitor must be connected in<br>parallel between this pin and analog ground to set a timing window<br>which is used in detecting SYNC pulses.                                    |  |
| THR  | -    | PULSE THRESHOLD - A resistor which sets a threshold for SYNC and DATA pulse detection must be connected between this pin and VCC (digital 5V supply).                                                             |  |
| CLD  | -    | LOCK DETECT CAPACITOR - The value of this capacitor determines<br>how quickly the LOCK output responds.                                                                                                           |  |
| LOCK | 0    | LOCK OUTPUT - An open collector output that indicates the lock status of the PLL.                                                                                                                                 |  |

### **POSITION INFORMATION**

| NAME           | TYPE       | DESCRIPTION                                                                                                                                                                                                         |
|----------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CAD            | -          | AREA DETECTOR CAPACITOR - A capacitor, which forms an integra-<br>tor to sense the pulse area of the servo position signals, must be con-<br>nected between this point and analog ground.                           |
| N              | 0          | N OUTPUT - This sampled analog signal is the normal position reference output. N is referenced to VREF and is periodic in radial displacement, with a period of 4 tracks.                                           |
| Q              | 0          | Q OUTPUT - This sampled analog signal is the quadrature position reference output. Q is referenced to VREF and is periodic in radial displacement, with a period of 4 tracks. It is 90 degrees out of phase with N. |
| No connects on | PLCC packa | ige: 4, 7                                                                                                                                                                                                           |

### **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

(Maximum limits indicates where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER               | CONDITIONS       | ΜΙΝ  | ТҮР | МАХ     | UNITS |
|-------------------------|------------------|------|-----|---------|-------|
| VCC voltage             |                  | 0    |     | 8       | v     |
| VPA voltage             |                  | 0    |     | 16      | v     |
| Voltage on PLL inputs   |                  | -0.5 |     | VCC+0.5 | v     |
| Voltage on other inputs | 5<br>5           | 0    |     | 14      | v     |
| Storage Temp.           |                  | -45  |     | 160     | °C    |
| Solder Temp.            | 10 sec. duration |      |     | 260     | °C    |

**RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| PARAMETER               | CONDITIONS | MIN  | ТҮР | MAX  | UNITS |
|-------------------------|------------|------|-----|------|-------|
| VPA, analog supply      |            | 10.8 | 12  | 13.2 | v     |
| Supply noise            | F<1 MHz    |      |     | 0.1  | Vp-р  |
| VCC, digital supply     |            | 4.75 | 5   | 5.25 | v     |
| Ta, ambient temperature |            | 0    |     | 70   | °C    |

#### DC CHARACTERISTICS

| PARAMETER                             | CONDITIONS  | MIN | ТҮР | MAX | UNITS |
|---------------------------------------|-------------|-----|-----|-----|-------|
| IPA, VPA current                      |             |     |     | 50  | mA    |
| ICC, VCC current                      |             |     |     | 52  | mA    |
| VOH, digital output high              | IOH <40 μA  | 2.4 |     |     | v     |
| VOL, digital output low               | IOL <1.6 mA |     |     | 0.4 | v     |
| IREF, VREF<br>output current capacity |             | 10  |     |     | mA    |
| VREF output voltage                   | IREF <10 mA | 5.1 | 5.4 | 5.7 | v     |

### ELECTRICAL SPECIFICATIONS (Continued)

### AC CHARACTERISTICS

| PARAMETER                 | CONDITIONS                                                                    | MIN | ТҮР       | МАХ | UNITS  |
|---------------------------|-------------------------------------------------------------------------------|-----|-----------|-----|--------|
| VREF output impedance     | IOUT = 0-10 mA<br>1 μF bypass to AGND<br>Frequency<15MHz                      |     |           | 7   | Ω      |
| N, Q outputs              |                                                                               |     |           |     |        |
| Output impedance          | F = 1 MHz                                                                     |     |           | 100 | Ω      |
| Load resistance           | To VREF                                                                       | 10  |           |     | KΩ     |
| Load capacitance          |                                                                               |     |           | 50  | pF     |
| Peak output voltage       | Referenced to VREF<br>23-400 mVp-p differential                               | 1.8 | 2         | 2.2 | v      |
| Offset voltage            |                                                                               |     |           | 10  | mV     |
| Input amplifier           |                                                                               |     |           |     |        |
| Input resistance          |                                                                               | 5   |           |     | KΩ     |
| Input resistance mismatch |                                                                               |     |           | 1   | %      |
| Input capacitance         |                                                                               |     |           | 20  | pF     |
| Bandwidth                 |                                                                               | 10  | 20        |     | MHz    |
| Input referred noise      | 10 Hz <f<40 mhz<="" td=""><td></td><td>30</td><td></td><td>nV/√Hz</td></f<40> |     | 30        |     | nV/√Hz |
| CMRR                      | F<1MHz                                                                        | 60  |           |     | dB     |
| PSRR                      | F<0.5MHz                                                                      | 45  |           |     | dB     |
| AGC dynamic range         | Cad(pF)=720/fvco(MHz)                                                         | 26  |           |     | dB     |
| AGC headroom              |                                                                               | 2   |           |     | dB     |
| AGC bandwidth             | Open loop unity gain<br>Cagc=0.04 μF<br>Cpκ=1500 pF                           | 5   |           | 15  | KHz    |
| Autozero pole             | Caz in μF                                                                     |     | 220/Caz   |     | Hz     |
| SYNC detector             |                                                                               |     |           |     |        |
| Timing window             | Rw in $\Omega$ , Cw in pF                                                     | 0   | .4(Rw • C | N)  | S      |
| Valid pulse threshold     | Rтн in KΩ (% of full scale)                                                   |     | 55/Rтн    |     | %      |
| LOCK Detector             |                                                                               |     |           |     |        |
| CLD up current            | RVCO = 11K ± 1%                                                               | 0.7 |           | 3   | μA     |
| CLD down current          | RVCO = 11K ± 1%                                                               | 3   |           | 10  | μA     |
| CLD lock margin           |                                                                               | 0.7 |           | 1.3 | v      |
| CLD unlock marign         |                                                                               | 0.7 |           | 1.3 | V      |
| CLD hysteresis            |                                                                               | 0.1 |           | 0.4 | v      |

## SSI 32H567 Servo Demodulator

#### AC CHARACTERISTICS (Continued)

| PARAMETER                  | CONDITIONS                              | MIN | ТҮР        | МАХ   | UNITS     |
|----------------------------|-----------------------------------------|-----|------------|-------|-----------|
| Phase locked loop          |                                         |     |            |       |           |
| Capture range              |                                         | 20  |            |       | %         |
| VCO phase shift            | Missing DATA pulse                      |     |            | 0.005 | rad/frame |
| VCO phase delay            | Relative to sync<br>pulse zero crossing |     |            | 30    | ns        |
| VCO center frequency range |                                         | 4   |            | 16    | MHz       |
| Center frequency error     | Cvco, Rvco 1%                           |     |            | 15    | %         |
| VCO gain                   | fvco in Hz                              |     | 10.47 fvcc | )     | rad/s/V   |
| Phase detector gain        |                                         |     | 15.92      |       | uA/rad    |

#### TIMING CHARACTERISTICS

(Digital output load capacitance CI<15 pF, VCO frequency fvco <16 MHz, timing measurements for digital signals are measured at 1.3V, unless otherwise noted.)

| PARAMETER                         | CONDITIONS | MIN | ТҮР | МАХ | UNITS |
|-----------------------------------|------------|-----|-----|-----|-------|
| TDD, data delay                   |            |     |     | 20  | ns    |
| TW, sync pulse width              |            | 40  |     |     | ns    |
| TSKW, SYNC to VCO skew            |            | 0   |     | 40  | ns    |
| SYNC fall time                    |            | 15  |     |     | ns    |
| TADS, N or Q<br>output setup time |            | 260 |     |     | ns    |
| TADH, N or Q<br>output hold time  |            | 0   |     |     | ns    |
| T1 accuracy, T1-32/fvco           |            | -8  |     | 8   | ns    |
| T2 accuracy, T2-6/fvco            |            | -4  |     | 4   | ns    |
| T3 accuracy, T3-12/fvco           |            | -4  |     | 4   | ns    |
| T4 accuracy, T4-18/fvco           |            | -4  |     | 4   | ns    |
| T5 accuracy, T5-24/fvco           |            | -4  |     | 4   | ns    |
| T6 accuracy, T6-1.5/fvco          |            | -5  |     | 10  | ns    |
| T7 accuracy, T7-2/fvco            |            | -5  |     | 10  | ns    |

#### **APPLICATIONS INFORMATION**

A typical SSI 32H567 application is shown in Figure 2. The selection criteria for the external components shown are discussed below.

#### INPUT AMPLIFIER

The autozero circuit is effectively a high pass filter, whose pole frequency is given by:

With a value of 10  $\mu F$  for Caz, the autozero circuit's corner frequency will be 22 Hz. This is sufficient for DC offset rejection and it will not interfere with the servo signal.

The AGC response may be characterized in terms of the open loop unity gain bandwidth of its control loop. The nominal value for this loop is set by CAGC as follows:

$$fBW = \frac{390}{C_{AGC}(\mu F)}$$
Hz

For a nominal bandwidth of10 kHz, CAGC should be 0.039  $\mu$ F. With a 1% capacitor, the variation in actual bandwidth will be +/- 50% due to the tolerance of internal components. The AGC peak detector capacitor should always be set to 1500 pF. This represents a reasonable tradeoff between leakage current tolerance and storage aperture time.

The pulse area detector storage capacitor must be chosen to keep the AGC circuit operating within its linear range. Its value is related to the VCO frequency as follows:

 $C_{AD} = \frac{720}{f_{VCO}(MHz)} pF, \text{ where } f_{VCO} \text{ is the VCO freq.}$ 

Larger values for CAD are required with lower VCO frequencies in order to maintain constant signal levels within the device, since the integration time is increased.

#### SYNC DETECTOR

Two sync detector parameters may be adjusted with external components. The first is the valid pulse threshold. The threshold is expressed as a percentage of a full scale pulse (since the sync detector follows the AGC and input amplitude variations are removed). The threshold is determined with resistor RTH as follows:

$$\Gamma hreshold = \frac{0.37}{R_{TH} (K\Omega)} \cdot 100 (\%)$$

For example, a value of RTH = 1 K $\Omega$  sets the valid pulse threshold at 37% of full scale. This prevents false triggering on noisy signals, but does not unduly shorten the sync pulse.

A timing window is used to detect sync pulses, since the sync and data pulses are more closely spaced than any other pulses in a valid servo signal. The delay from the zero crossing of the data pulse to the leading edge of the sync pulse is 1.5 cycles of the VCO clock. The next most closely spaced pulses (which must be rejected by the sync detect circuit) are separated by 3 VCO cycles. Thus the timing window should be set for 2.25 cycles of the VCO clock, to allow reliable detection of the sync pulse. The timing window is determined as follows:

Window = 
$$0.4 (R_W \cdot C_W)(s)$$

The resistor Rw should always be set to  $5.6 K\Omega$ , which means that for a 2.25 cycle window, Cw is given by:

$$C_{W} = \frac{1000}{f_{VCO}(MHz)} pF$$

For a 16 MHz clock, Cw should be chosen as 63 pF.

#### LOCK DETECTOR

The LOCK detector behavior is controlled by the value of CLD. A value too small will be prone to unlock prematurely and give false warnings to the system. A typical value for CLD is 0.01  $\mu$ F.

### **APPLICATIONS INFORMATION (Continued)**

#### PHASE LOCKED LOOP

The VCO center frequency is determined by Rvco and Cvco. Rvco should always be set to 11 K $\Omega \pm$  1%. Cvco may then be chosen by:

For fvco = 16 MHz, Cvco = 41 pF and for fvco = 4 MHz, Cvco = 200 pF. If 1% tolerance external components are used, the VCO absolute frequency accuracy will be 15%. The VCO output frequency is related to the control voltage at the loop filter pin, VLF, as follows:

$$\frac{10}{f_{VCO}} = 1 + 1.667 (V_{LF} - V_{LFBIAS})$$

This means that the VCO gain, Ko, is given by:

 $K_0=2\cdot\pi\cdot f_{VCO}(Hz)\cdot 1.667 \text{ rad/s/V}$ 

The phase detector is a digitally controlled charge pump, which injects a current into the loop filter whose average value is proportional to the phase error. The detector gain, Kd, is fixed at  $15.92 \,\mu$ A/rad. If a loop filter consisting of a series resistor and capacitor is used, as shown in Figure 2, the phase locked loop becomes a second order system with the following transfer function:

$$\frac{\text{phase error}}{\text{input phase}} (s) = \frac{(s/\omega n)^2}{1 + 2 \cdot z \cdot s/\omega n + (s/\omega n)^2}$$

0

where:

 $\omega$ n (natural freq.) =  $\sqrt{((K_d \cdot K_0 / (32 \cdot C_{L1})))}$  rad/s

z (damping factor) =  $0.5 \cdot R_L \cdot C_{L1} \cdot \omega n$ 

As an example, the values for Cvco, RL and CL are derived for a system with the following specifications:

 $f_{VCO} = 16 \text{ MHz} \ \omega n (2 \cdot \pi) = 4600 \text{ Hz} \ z = 0.68$ 

 $C_{VCO} = \frac{830}{f_{VCO}} - 10.6 = 41 \text{ pF}$ 

$$C_{L1} = \frac{K_{d}K_{0}}{32 \cdot \omega n^{2}} = \frac{(15.92 \cdot 10e-6)(10.47 \cdot f_{VCO})}{32(2 \cdot \pi \cdot 4600)^{2}} = 0.1 \,\mu\,F$$

$$R_{L} = \frac{2 \cdot z}{C_{L1} \cdot \omega n} = 470 \,\Omega$$



#### FIGURE 3: PRE-RECORDED SERVO SIGNAL AND SERVO DEMODULATOR OUTPUT VS. RADIAL DISPLACEMENT



FIGURE 4: TIMING DIAGRAM

4

SSI 32H567 Servo Demodulator

4-37

## SSI 32H567 Servo Demodulator



FIGURE 5 : SYNC AND DATA PULSE DETECTION



4

SSI 32H567 Servo Demodulator

0888



4-40

FIGURE 7: COMPLETE EXAMPLE OF SERVO PATH ELECTRONICS USING SSI 32H567/568/569

0888

## SSI 32H567 Servo Demodulator



### **ORDERING INFORMATION**

| PART DESCRIPTION              | ORDER NO.     | PKG. MARK |
|-------------------------------|---------------|-----------|
| SSI 32H567, Servo Demodulator |               |           |
| 28-Pin DIP                    | SSI 32H567-CP | 32H567-CP |
| 28-Pin PLCC                   | SSI 32H567-CH | 32H567-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

con systems™

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

NOTES:

## SSI 32H568 Servo Controller

silicon systems" INNOVATORS IN INTEGRATION

August, 1988

### DESCRIPTION

The SSI 32H568 Servo Controller is a CMOS device intended for use in Winchester disk drive head positioning systems. When used in conjunction with a position reference, such as the SSI 32H567 Servo Demodulator, and a motor driver, such as the SSI 32H569 Servo Motor Driver, the device allows the construction of a high performance, dedicated surface head positioning system which operates under microprocessor control.

The SSI 32H568 generates position and track crossing information from standard di-bit quadrature position signals, derived from a dedicated servo surface. In its seek mode, the controller attempts to match the actual head velocity to a programmed target value, while in its track mode, it keeps the head centered on a track. Internal status and control registers allow a microprocessor to select operating modes, monitor track information and establish velocity targets. (Continued)

### FEATURES

- Servo control for Winchester disk drives with dedicated surface head positioning systems
- Accepts standard di-bit quadrature position information
- 500 KHz maximum servo frame rate
- Microprocessor bus interface compatible with 16 MHz 8051
- Seek and track modes
- Programmable velocity profile and loop gains
- Internal offset cancellation capability
- Track crossing interrupt
- Low power CMOS design
- Available in 32-pin DIP or 44-pin PLCC packaging



4

#### **DESCRIPTION** (Continued)

The microprocessor bus interface is optimized for use with multiplexed address/data bus microprocessors such as Intel's 8051, operating at up to16 MHz.

The SSI 32H568 is a low power, CMOS device and is available in 32-pin DIP and 44-pin PLCC packaging.

### **FUNCTIONAL DESCRIPTION**

The SSI 32H568 receives position information from a servo demodulator through the analog inputs N and Q, which are sampled on the falling edge of SYNC. FSYNC, the maximum SYNC frequency (which is the servo frame rate) is 500 KHz. The position processor compares the analog N signal with both Q and -Q, to generate the digital signals NQ and  $N\overline{Q}$ . Since the N and Q signals have a period of four tracks, NQ and NQ provide additional information on which track the head is positioned over. Figure 6 shows the behavior of various position signals as radial displacement changes. A track crossing signal (TRKCS) may be programmed to provide an indication of each track crossing, or alternate track crossings. Internal timing hysteresis forces the NQ and NQ bits to remain constant for at least two servo frames. This prevents noise at the N and Q inputs from causing multiple track crossing indications at low head velocities.

The SSI 32H568 has two modes of operation, track and seek, which are selected under microprocessor control. In the track mode, the control loop drives the position error signal to zero. In the seek mode, the loop attempts to match the head velocity to a velocity target programmed through the microprocessor interface.

In track mode, the head position error signal is summed with an 8-bit programmable offset signal which may be used to null out circuit offsets or to permit reading of offtrack data. This adjusted position error signal is available on pin FP1. A lowpass filter with a corner frequency above  $0.1 \cdot FSYNC$  provides a small amount of smoothing. A position loop filter may be constructed from external RC components and amplifier A1, whose output is switched to buffer amplifier A2 while track mode is selected (control bit  $T/\overline{S}=1$ ). Switch S1, controlled by the DUMP bit, is used to keep the feedback capacitor in the position loop filter discharged while the controller is in seek mode. The output of A2 is the error signal (EOUT) which should be connected to the servo motor driver circuitry. The position error is also applied to a window comparator with programmable limits that provide a digital indication of whether the head is on track or not, through the ONTRK bit in the status register. In systems employing the SSI 32H569, EOUT should be connected to the SSI 32H569 ERR- pin through an input resistor.

The SSI 32H568 has a calibration control which permits the cancellation of position error offsets. When the control bit CAL is set, the inputs to the position processor are switched to VREF instead of N and Q. A comparator connected to the EOUT pin senses the sign of the error signal (ERSGN), allowing the microprocessor to alter the offset DAC input word until an LSB change causes ERSGN to change state. At this point internal offsets in the position error path have been cancelled.

In seek mode, the position error is differentiated by a switched capacitor differencer, to produce a velocity estimate. The differencer does not sample the position error immediately after the discontinuity that occurs when a track boundary is crossed. This prevents the discontinuity from disturbing the differentiator output. The velocity estimate is applied to a velocity loop filter consisting of external RC components and amplifier A3. A signal proportional to motor current may also be summed in at A3, to compensate for the fact that during rapid acceleration the high pass filter does not accurately model a differentiator. Switch S2, controlled by the ACCIN bit, allows the motor current feedback to be altered under microprocessor control. A velocity error term is computed as the difference between the velocity target and the actual head velocity. The velocity target is generated by a DAC from the digital word stored in the TARGET register. The output of the velocity loop filter (pin FV4) is proportional to the actual head velocity and is scaled by a 4-bit programmable velocity gain before being subtracted from the velocity target. Also, a fill signal which is generated by multiplying the position error by a 4-bit programmable fill gain is subtracted from the velocity error. The fill signal compensates for the 8-bit quantization of the velocity target signal, which becomes a factor as the head velocity approaches zero. As the head nears the destination track at the end of a seek operation, the target velocity is zero, so if a fill term which is proportional to position error is subtracted from the velocity error term, the velocity loop will cause the head to come to rest at the center of the track. Without this additional fill signal, the velocity loop would not necessarily center the head in the destination track. In seek mode, the velocity error signal is switched to buffer amplifier A2, which drives the EOUT pin.

The actual velocity profile of the head is determined by the values written to the target velocity DAC. Typically, a new velocity target is written at each track crossing. An automatic update feature (enabled when UP-DATE=1) causes the next velocity target to be loaded from a holding register when a track crossing occurs, so that the microprocessor does not have to perform this time-critical operation. The SSI 32H568 has 8 registers, described in "Register Description", which are accessed through a microprocessor interface optimized for multiplexed address/ data bus processors. A 3-bit register address is latched from the bus on the falling edge of ALE (address latch enable) and a bus cycle occurs if  $\overline{CS}$  (chip select) and either  $\overline{RD}$  (read strobe) or  $\overline{WR}$  (write strobe) are asserted. An open drain interrupt line ( $\overline{INT}$ ) may be used to cause a microprocessor interrupt when a track crossing occurs.





0888

## SSI 32H568 Servo Controller

### **PIN DESCRIPTION**

### POWER

| NAME  | 32-pin<br>DIP | 44-pin<br>PLCC | TYPE | DESCRIPTION                                                                                                                                                        |
|-------|---------------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RBIAS | 11            | 16             | I    | BIAS INPUT - This input sets the internal opamp bias currents. A 20 K $\Omega$ 1% resistor should be connected between RBIAS and AGND.                             |
| VREF  | 12            | 17             | 1    | REFERENCE VOLTAGE - 5.4V input which is used as the DC ref-<br>erence level for all analog signals. (This level is available as an<br>output from the SSI 32H567). |
| AGND  | 13            | 19             |      | ANALOG GROUND                                                                                                                                                      |
| DGND  | 18            | 27             |      | DIGITAL GROUND                                                                                                                                                     |
| VDD   | 19            | 28             |      | DIGITAL 5V SUPPLY - 5 volt supply for the microprocessor interface circuitry.                                                                                      |
| VPD   | 31            | 43             |      | DIGITAL 12V SUPPLY - 12 volt supply for the switched capacitor filter clocks.                                                                                      |
| VPA   | 32            | 44             |      | ANALOG 12V SUPPLY - 12 volt supply for all analog circuitry.                                                                                                       |

### POSITION REFERENCE INTERFACE

| Q     | 9  | 14 | I | QUADRATURE INPUT - Analog position signal from servo de-<br>modulator.                                                                                                                                                           |
|-------|----|----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N     | 10 | 15 | 1 | NORMAL INPUT - Analog position signal from servo demodulator<br>(90 degrees or 1 track out of phase with Q signal).                                                                                                              |
| SYNC  | 29 | 40 | I | SYNC INPUT - The falling edge of this clock causes the analog information on the N, Q inputs to be sampled. There is one SYNC pulse per servo frame and the maximum rate is 500 KHz. This signal is generated by the SSI 32H567. |
| CLOCK | 30 | 41 | I | CLOCK INPUT - This clock must be either 32 or 72 times the rate<br>of the SYNC clock (selected by the FRFMT bit in STATUS<br>register). It is usually supplied by the VCO output of the servo<br>demodulator (eg. SSI 32H567).   |

#### MICROPROCESSOR INTERFACE

| <u>CS</u> | 14 | 21 | Т. | CHIP SELECT - Active low signal enables device to respond to<br>microprocessor read or write.                                                                        |
|-----------|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE       | 15 | 22 | I  | ADDRESS LATCH ENABLE - Falling edge latches register ad-<br>dress from pins AD0-AD2.                                                                                 |
| RD        | 16 | 23 |    | READ STROBE - Active low signal causes the contents of the addressed register to be placed on the address/data bus (AD0–7) if $\overline{\text{CS}}$ is also active. |

### MICROPROCESSOR INTERFACE (Continued)

| NAME   | 32-pin<br>DIP | 44-pin<br>PLCC | TYPE | DESCRIPTION                                                                                                                                                                                          |
|--------|---------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR     | 17            | 24             | Ι    | WRITE STROBE - Active low signal causes the data on the address/data bus to be written to the addressed register if $\overline{CS}$ is also active.                                                  |
| ĪNT    | 20            | 29             | 0    | INTERRUPT - This active low open drain output is asserted when<br>a track crossing is detected. It is released when the internal track<br>crossing status bit (TRKCS) is read by the microprocessor. |
| T/S    | -             | 30             | 0    | TRACK/SEEK - This output reflects the state of the $T/\overline{S}$ bit in the STATUS register. It is high when the device is in track mode and low when it is in seek mode (PLCC package only).     |
| AD7    | 21-28         | 31-32          | I/O  | ADDRESS/DATA BUS - 8-bit bus which carries register address                                                                                                                                          |
| -AD0   |               | 34-39          |      | information and bi-directional data.                                                                                                                                                                 |
| RESET  | -             | 42             | 1    | RESET - This active low input is used to force all the internal registers to their reset condition (PLCC package only).                                                                              |
| OFFTRK | -             | 26             | 0    | OFFTRACK - This open drain output is asserted whenever the head position is outside the window specified by NW. It is always asserted in seek mode (PLCC package only).                              |

### CONTROL LOOP

|      | the second s |    |   |                                                                                                                                                                                                                                                                                                                                                                        |
|------|----------------------------------------------------------------------------------------------------------------|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FV4  | 1                                                                                                              | 1  | 0 | VELOCITY FILTER OUTPUT - This is the output of amplifier A3 which forms part of the velocity loop filter. This signal is internally amplified and compared to the target velocity.                                                                                                                                                                                     |
| FV3  | 2                                                                                                              | 3  | I | VELOCITY FILTER INPUT (SWITCHED) - This input is con-<br>nected to the inverting input of amplifier A3 through a switch which<br>is closed when control bit ACCIN is set and open when ACCIN is<br>cleared.                                                                                                                                                            |
| FV2  | 3                                                                                                              | 5  | 1 | VELOCITY FILTER INPUT - Direct connection to the inverting<br>input of amplifier A3.                                                                                                                                                                                                                                                                                   |
| FV1  | 4                                                                                                              | 7  | 0 | ESTIMATED VELOCITY OUTPUT - Output of the position error<br>differentiating high pass filter.                                                                                                                                                                                                                                                                          |
| EOUT | 5                                                                                                              | 9  | 0 | LOOP ERROR SIGNAL - Buffered output which is the position<br>error in track mode ( $T/\overline{S} = 1$ ) or the velocity error in seek mode<br>( $T/\overline{S} = 0$ ). This signal should be connected to the servo motor<br>driver circuitry. In systems using the SSI 32H569 servo driver,<br>EOUT is connected to the SSI 32H569 pin ERR- through a<br>resistor. |
| FP4  | *                                                                                                              | 11 | 0 | POSITION FILTER CAPACITOR - The external position loop<br>filter feedback capacitor should be connected between this pin<br>and FP3. When the DUMP bit in register WINDOW is set, an<br>internal switch (S1) shorts FP3 to FP4. This allows the external<br>capacitor to be kept discharged during seek mode.                                                          |

| CONTRO     | CONTROL LOOP (Continued)                                                                                                                                    |                                                                                                                                                                                               |           |                                                                                                                                                                                 |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME       | 32-pin<br>DIP                                                                                                                                               | 44-pin<br>PLCC                                                                                                                                                                                | TYPE      | DESCRIPTION                                                                                                                                                                     |  |  |
| FP3        | 6                                                                                                                                                           | 10                                                                                                                                                                                            | 0         | POSITION FILTER OUTPUT - Output of position loop filter<br>amplifier A1. In track mode this signal is the position error and is<br>internally connected to buffer amplifier A2. |  |  |
| FP2        | 7                                                                                                                                                           | 12                                                                                                                                                                                            | I         | POSITION FILTER INPUT - Inverting input to opamp A1.                                                                                                                            |  |  |
| FP1        | 8                                                                                                                                                           | 13 O POSITION ERROR OUTPUT - Offset-corrected output of the position processing circuitry, which is proportional to the radial displacement of the head from the center of the current track. |           |                                                                                                                                                                                 |  |  |
| The actua  | The actual transfer function from N, Q to FP1 is:<br>$H(z) = \frac{3}{2z - 1} \frac{\sin(\omega T/2)}{\omega T/2} \text{ where: } T = 1/FSYNC$ $z = e^{sT}$ |                                                                                                                                                                                               |           |                                                                                                                                                                                 |  |  |
| This trans | This transfer function exhibits a high frequency roll off with a 3dB point at f = 0.11 FSYNC.                                                               |                                                                                                                                                                                               |           |                                                                                                                                                                                 |  |  |
| Unused pi  | ns on PLC                                                                                                                                                   | C packa                                                                                                                                                                                       | age: 2,4, | 6,8,18,20,25,33                                                                                                                                                                 |  |  |
| * FP4 tied | to FP2, P                                                                                                                                                   | in 7, inte                                                                                                                                                                                    | rnally or | 1 32 pin DIP package.                                                                                                                                                           |  |  |

### **REGISTER DESCRIPTION**

The SSI 32H568 has 8 internal registers which contain status, control and loop parameter information. A three bit register address is latched from inputs AD0-AD2 on the falling edge of ALE. The corresponding register is accessed if  $\overline{CS}$  is then asserted, with the direction of access being determined by  $\overline{RD}$  or  $\overline{WR}$ . The registers are summarized in Figure 3.

| REGISTER | ADDRESS | ACCESS         | D7                   | D6                    | D5                    | D4                    | D3                   | D2                | D1                | D0                   |
|----------|---------|----------------|----------------------|-----------------------|-----------------------|-----------------------|----------------------|-------------------|-------------------|----------------------|
| GAIN     | 0       | READ/<br>WRITE |                      | NFG                   |                       |                       |                      | NVG               |                   |                      |
| TARGET   | 1       | READ/<br>WRITE |                      | TARGET VELOCITY       |                       |                       |                      |                   |                   |                      |
| NEXT     | 2       | READ/<br>WRITE |                      |                       |                       | NEXT TARGE            | T VELOCITY           | ,                 |                   |                      |
| VELCON   | 3       | READ/<br>WRITE | UNUSED               |                       | ND                    |                       | UPDATE               | ENA               | VELPOL            |                      |
| WINDOW   | 4       | READ/<br>WRITE | CAL                  | UNUSED                | DUMP                  | T/S                   | UNUSED               |                   | NW                |                      |
| STATUS   | - 5     | AS NOTED       | ERSGN<br>(READ ONLY) | ACCIN<br>(READ/WRITE) | CSMOD<br>(READ/WRITE) | FRFMT<br>(READ/WRITE) | ONTRK<br>(READ ONLY) | NQ<br>(READ ONLY) | NQ<br>(READ ONLY) | TRKCS<br>(READ ONLY) |
| OFFSET   | 6       | READ/<br>WRITE | SOS                  |                       |                       |                       | NOS                  |                   |                   |                      |
| RESET    | 7       | WRITE ONLY     |                      |                       |                       | RESET (AN             | NY VALUE)            |                   |                   |                      |

#### FIGURE 3: SSI 32H568 REGISTER MAP

#### GAIN Address 0 Read/Write

GAIN SETTINGS - Used to set the velocity gain and fill gain. These settings are only significant in the seek mode.

| BIT                                                                                                                                                                                                                          | NAME   | DESCRIPTION                                                                                                         |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------|--|--|--|
| 0-3                                                                                                                                                                                                                          | NVG0-3 | VELOCITY GAIN - 4-bit quantity which sets the gain applied to the velocity signal at the output of opamp A3.        |  |  |  |
| 4-7                                                                                                                                                                                                                          | NFG0-3 | FILL GAIN - 4-bit quantity which sets the gain applied to the position error which is added to the velocity signal. |  |  |  |
| If NVG and NFG are represented as integers ranging from 0 to 15, then for a zero velocity target, the error output in seek mode is given by:<br>EOUT - VREF = $\frac{NVG}{15}$ (FV4 - VREF) + $\frac{NFG}{255}$ (FP1 - VREF) |        |                                                                                                                     |  |  |  |

#### TARGET Address 1 Read/Write

CURRENT VELOCITY TARGET - This register selects the 8 bit velocity target which is subtracted from the actual velocity to yield velocity error in seek mode. The sign of the velocity target is determined by the VELPOL bit in register VELCON. If TARGET is represented as an integer from 0 to 255, then the voltage at the output of the velocity target DAC, VT, is given by:

$$VT = VREF\left(1 - \frac{TARGET}{340}\right), VELPOL = 0$$
$$VREF\left(1 + \frac{TARGET}{340}\right), VELPOL = 1$$

The SSI 32H568 has an update feature which allows this register to be loaded automatically with the contents of the next target register when a track crossing occurs. The target register may also be written to directly by the microprocessor to cause an immediate change in target velocity.

#### NEXT Address 2 Read/Write

NEXT TARGET VELOCITY - This register contains an 8-bit value that will be loaded automatically into the velocity target register when a track crossing occurs, if the UPDATE bit in VELCON is set. This register is unused if UPDATE is cleared.

| VELCO | N Address | 3 Read/Write                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT   | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0     | VELPOL    | VELOCITY TARGET POLARITY - If this bit is set, the velocity target will<br>be positive (with respect to VREF) and if it is reset, the velocity target will<br>be negative.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1     | ENA       | ENABLE VELOCITY TARGET DAC - If ENA is set, the velocity target<br>DAC will be enabled and if it is cleared the output of the DAC will be<br>clamped to VREF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2     | UPDATE    | UPDATE MODE SELECT - When this bit is set, the contents of the<br>NEXT register will be transferred to TARGET automatically when a track<br>crossing occurs. If it is cleared, new velocity targets must be written<br>directly to the TARGET register by the microprocessor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3-4   | ND0-ND1   | DIFFERENTIATOR CHARACTERISTIC SELECT - These bits select the characteristic of the differentiator high pass filter as follows:<br>$H(s) = \frac{-G}{1 + \frac{W}{2}},  W = \frac{1}{2T},  (1 + \frac{ND}{2T})  rad/sec$ $\frac{H(s)}{s} = \frac{-G}{1 + \frac{W}{2T}},  W = \frac{1}{2T},  (1 + \frac{ND}{2T}),  rad/sec$ $\frac{H(s)}{s} = \frac{-G}{1 + \frac{W}{2T}},  W = \frac{1}{2T},  (1 + \frac{ND}{2T}),  rad/sec$ $\frac{H(s)}{s} = \frac{-100}{1 + \frac{W}{2T}},  W = \frac{1}{2T},  (1 + \frac{ND}{2T}),  W = \frac{1}{2T},  (1 + \frac{ND}{2T}),  W = \frac{1}{2T},  (1 + \frac{ND}{2T}),  (1 + \frac{ND}{2T}), $ |
|       |           | s domain approximation that is accurate for f< .05 • FSYNC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5-7   | unused    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### WINDOW Address 4 Read/Write

WINDOW CONTROL - This register is used to program the on-track window comparator and also contains several control bits.

| BIT | NAME    | DESCRIPTION                                                                                                                                                                                                                                                                               |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-2 | NW0-NW2 | WINDOW SELECT BITS - This 3 bit word selects the window comparator threshold voltage. The on track indicator bit will be true as long as:                                                                                                                                                 |
|     |         | FP1 - VREF   < VREF[(1 + NW)/32]                                                                                                                                                                                                                                                          |
|     |         | where NW is an integer from 0 to 7.                                                                                                                                                                                                                                                       |
| 3   | unused  |                                                                                                                                                                                                                                                                                           |
| 4   | T/S     | TRACK/SEEK MODE SELECT - When this bit is set, track mode is selected and when it is reset, seek mode is selected.                                                                                                                                                                        |
| 5   | DUMP    | POSITION LOOP FILTER DUMP CONTROL - When this bit is set, pins FP3<br>and FP4 are switched together internally by S1. This causes the external<br>position loop filter feedback capacitor to be discharged.                                                                               |
| 6   | unused  |                                                                                                                                                                                                                                                                                           |
| 7   | CAL     | CALIBRATION MODE - When this bit is reset, the N and Q inputs are connected to the position processor and normal operation occurs. When CAL is set, the processor inputs are connected to VREF, causing the FP1 output to reflect the offset voltage errors in the position sensing path. |

#### STATUS Address 5 Read/Write access as noted

STATUS REGISTER - Contains track status information and several control bits.

| BIT | NAME  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | TRKCS | TRACK CROSSING INDICATOR - The function of TRKCS is determined by<br>the CSMOD bit in this register. When CSMOD is set, TRKCS will be set every<br>time NQ or N $\overline{Q}$ change state (ie. on every track crossing). When CSMOD is<br>reset, TRKCS will be set every time NQ changes state (ie. on alternate track<br>crossings). TRKCS is reset every time STATUS is read by the microproces-<br>sor. The INT interrupt output is the inverse of TRKCS. (TRCKS is read only.) |
| 1   | NQ    | TRACK QUADRANT - This bit is set when:<br>N-VREF > VREF-Q<br>and reset otherwise. (N $\overline{Q}$ is read only)                                                                                                                                                                                                                                                                                                                                                                    |
| 2   | NQ    | TRACK QUADRANT - This bit is set when:<br>N-VREF > Q-VREF<br>and reset otherwise. (NQ is read only)                                                                                                                                                                                                                                                                                                                                                                                  |

| BIT | NAME  | DESCRIPTION                                                                                                                                                                                                                                           |
|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | ONTRK | ON TRACK INDICATOR - This bit is set when the voltage on pin FP1 is within the window selected by the WINDOW register. It is reset otherwise (ONTRK is read only).                                                                                    |
| 4   | FRFMT | FRAME FORMAT - Used to indicate the relationship between CLOCK and SYNC. If this bit is set, the VCO clock rate must be 32 times the SYNC clock rate. If it is reset, the VCO clock rate must be 72 times the SYNC clock rate. (FRFMT is read/write). |
| 5   | CSMOD | CROSSING INDICATOR MODE - If this bit is reset, TRKCS will be set on<br>alternate track crossings. If it is set, TRKCS will be set on every track<br>crossing. (CSMOD is read/write).                                                                 |
| 6   | ACCIN | ACCELERATION INPUT CONTROL - When this bit is set, the FV3 and FV2 inputs are connected internally. This allows motor current feedback to be switched in and out of the velocity loop under microprocessor control. (ACCIN is read/write).            |
| 7   | ERSGN | ERROR VOLTAGE SIGN - This bit is set when:<br>EOUT-VREF < 0<br>and reset otherwise. It is used to determine the sign of the offset voltage<br>during calibration. (ERSGN is read only.)                                                               |

#### OFFSET Address 6 Read/Write

OFFSET VOLTAGE REGISTER - The 8-bit value in this register drives the offset DAC which adds a correcting voltage to the position error signal.

| BIT      | NAME             | DESCRIPTION                  |
|----------|------------------|------------------------------|
| 0-6      | NOS0-NOS6        | OFFSET MAGNITUDE             |
| 7        | SOS              | OFFSET SIGN                  |
| 0-6<br>7 | NOS0-NOS6<br>SOS | OFFSET MAGNITUDE OFFSET SIGN |

The offset correction voltage, VOS, is given by:

VOS = -0.89 (<u>NOS</u>) V , SOS=0 127

RESET Address 7 Write only

RESET REGISTER - When any value is written to this register, all writeable register bits in the SSI 32H568 are reset.

### **ELECTRICAL SPECIFICATIONS**

### ABSOLUTE MAXIMUM RATINGS

(Maximum limits indicate where permanent device damage occurs. Continous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER          | CONDITIONS      | MIN | ТҮР | мах      | UNITS |
|--------------------|-----------------|-----|-----|----------|-------|
| VPA                |                 | 0   |     | 14       | v     |
| Voltage on any pin |                 | 0   |     | VPA+0.1V | V     |
| Storage Temp.      |                 | -45 |     | 165      | °C    |
| Solder Temp.       | 10 sec duration |     |     | 260      | °C    |

# **RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| VPA, VPD                     | 10 | .8 |      | 13.2 | v  |
|------------------------------|----|----|------|------|----|
| VDD                          | 4. | 5  |      | 5.5  | v  |
| VREF                         | 5. | 1  | 5.4  | 5.7  | v  |
| Operating temp.              | C  |    |      | 70   | °C |
| RBIAS, bias resistor to AGND | 22 | .3 | 22.6 | 22.9 | ΚΩ |

#### DC CHARACTERISTICS

| IVP  | Total VPA and VPD current |  | 40 | mA |
|------|---------------------------|--|----|----|
| IDD  | VDD current               |  | 10 | mA |
| IREF | VREF current              |  | 3  | mA |

#### DIGITAL I/O

| Digital Inputs                   |                                |     |     |    |  |  |  |  |
|----------------------------------|--------------------------------|-----|-----|----|--|--|--|--|
| VIH                              | IIH <10uA                      | 2   |     | V  |  |  |  |  |
| VIL                              | IIL <10uA                      |     | 0.7 | v  |  |  |  |  |
| Digital Outputs (AD0-AD7, T/S)   | Digital Outputs (AD0-AD7, T/S) |     |     |    |  |  |  |  |
| VOH                              | IOH <40uA                      | 2.4 |     | V  |  |  |  |  |
| VOL                              | IOL <1.6mA                     |     | 0.4 | V  |  |  |  |  |
| Open Drain Digital Outputs (INT, | OFFTRK)                        |     | -   |    |  |  |  |  |
| VOL                              | IOL <1.6mA                     |     | 0.4 | v  |  |  |  |  |
| Off leakage                      | VOH = VPD                      |     | 10  | μΑ |  |  |  |  |

**MICROPROCESSOR INTERFACE TIMING** (see figure 4(a) and figure 4(b)). (Timing measurements for digital signals are measured at 1.3V, unless otherwise noted.)

| PARAMETER                                  | CONDITIONS | MIN | ТҮР | МАХ | UNITS |
|--------------------------------------------|------------|-----|-----|-----|-------|
| TLHLL ALE pulse width                      |            | 45  |     |     | ns    |
| TAVLL Address setup time                   |            | 8   |     |     | ns    |
| TLLAX Address hold time                    |            | 20  |     |     | ns    |
| TRLVD RD to data valid                     |            |     |     | 145 | ns    |
| TRHDX data hold time after $\overline{RD}$ |            | 0   |     | 50  | ns    |
| TRLRH RD pulse width                       |            | 200 |     |     | ns    |
| TLLWL ALE to RD or WR                      |            | 25  |     |     | ns    |
| TRLCL RD or WR to CS low                   |            |     |     | 20  | ns    |
| TRHCH RD or WR to CS high                  |            | 10  |     |     | ns    |
| TWLWH WR pulse width                       |            | 100 |     |     | ns    |
| TQVWH data set up to $\overline{WR}$ high  |            | 70  |     |     | ns    |
| TWHQX data hold after $\overline{WR}$ high |            | 10  |     |     | ns    |

### ANALOG I/O

| PARAM       | ETER                     | CONDITIONS | MIN | ТҮР | МАХ | UNITS |  |  |  |
|-------------|--------------------------|------------|-----|-----|-----|-------|--|--|--|
| N, Q Inputs |                          |            |     |     |     |       |  |  |  |
| Input res   | istance                  |            | 50  |     |     | KΩ    |  |  |  |
| Input cap   | pacitance                |            |     |     | 25  | pF    |  |  |  |
| Offset vo   | ltage                    |            | -15 |     | 15  | mV    |  |  |  |
| Commor      | n mode range             | About VREF | 4   |     |     | V     |  |  |  |
| N, Q Tim    | iing (see figure 5)      |            |     |     |     |       |  |  |  |
| Fc          | VCO input frequency      |            | 4   |     | 16  | MHz   |  |  |  |
| TSKW        | SYNC skew                |            | 0   |     | 6   | ns    |  |  |  |
| TSYNC       | SYNC pulse width         |            | 40  |     |     | ns    |  |  |  |
| Nc          | VCO/SYNC                 | FRFMT=1    | 32  |     | 32  |       |  |  |  |
|             | frequency ratio          | FRFMT=0    | 72  |     | 72  |       |  |  |  |
| TADS        | N or Q analog setup time |            | 260 |     |     | ns    |  |  |  |
| TADH        | N or Q analog hold time  | a          | 180 |     |     | ns    |  |  |  |

## SSI 32H568 Servo Controller







#### FIGURE 4(b): WRITE CYCLE TIMING



FIGURE 5: ANALOG TIMING

## SSI 32H568 Servo Controller

ANALOG I/O (Continued)

| PARAMETER                                  | CONDITIONS        | MIN  | ТҮР  | MAX  | UNITS      |
|--------------------------------------------|-------------------|------|------|------|------------|
| FP2, FV2, FV3 Inputs                       | ·                 |      |      |      |            |
| Input resistance                           | About VREF        | 100  |      |      | KΩ         |
| Input capacitance                          |                   |      |      | 20   | pF         |
| Offset voltage                             | ·                 | -15  |      | 15   | mV         |
| Switch resistance (S1, S2)                 |                   |      |      | 100  | Ω          |
| Analog Outputs                             |                   |      |      |      |            |
| Output impedance                           | Vo-VREF <3V       |      |      | 20   | Ω          |
| Resistive loading                          | About VREF        | 5    |      |      | KΩ         |
| Capacitive loading                         |                   |      |      | 40   | рF         |
| Output swing (FP1, FV1)                    | About VREF        | 4    |      |      | V          |
| Output swing (FP3, FV4)                    | About VREF        | 3.5  |      |      | V          |
| Output swing (EOUT)                        | About VREF        | 3.7  |      |      | . <b>V</b> |
| Gain (FP1 from N or Q)                     |                   | 9.45 | 9.55 | 9.65 | dB         |
| Gain (Amplifier A1, A3)                    | Open loop DC gain | 66   |      |      | dB         |
| Gain (Amplifier A2)                        |                   | -0.1 |      | 0.1  | dB         |
| Unity gain bandwidth<br>(Amplifier A1, A3) | Open loop         | 1    |      |      | MHz        |
| Unity gain bandwidth<br>(Amplifier A2)     | Open loop         | 0.5  |      |      | MHz        |

#### WINDOW COMPARATOR

| PARAMETER                    | CONDITIONS      | MIN | ТҮР | МАХ | UNITS |
|------------------------------|-----------------|-----|-----|-----|-------|
| Threshold step size accuracy | Nominal=VREF/32 | -30 |     | 30  | %     |

FILL GAIN

| PARAMETER      | CONDITIONS | MIN | ТҮР | мах | UNITS |
|----------------|------------|-----|-----|-----|-------|
| Maximum gain   | NFG=15     | 58  | 59  | 60  | mV/V  |
| Gain step size |            | 3   | 4   | 5   | mV/V  |

#### **VELOCITY GAIN**

| PARAMETER      | CONDITIONS | MIN | ТҮР | МАХ  | UNITS |
|----------------|------------|-----|-----|------|-------|
| Maximum gain   | NVG=15     | .98 | 1   | 1.02 | V/V   |
| Gain step size |            | 48  | 67  | 82   | mV/V  |

### TARGET VELOCITY DAC

| PARAMETER       | CONDITIONS           | MIN  | ТҮР  | МАХ  | UNITS |
|-----------------|----------------------|------|------|------|-------|
| Full scale/VREF | VELPOL=1             | 1.72 | 1.75 | 1.78 | V/V   |
|                 | VELPOL=0             | .22  | .25  | .28  | V/V   |
| Step size/VREF  |                      | 1.9  | 2.9  | 3.7  | mV/V  |
| Offset Match    | TARGET=0 VELPOL=0, 1 |      |      | 20   | mV    |

### OFFSET CORRECTION DAC

| PARAMETER       | CONDITIONS     | MIN   | ТҮР   | МАХ   | UNITS |
|-----------------|----------------|-------|-------|-------|-------|
| Full scale/VREF | NOS=127, SOS=1 | .15   | .16   | .18   | V/V   |
|                 | NOS=127, SOS=0 | -0.15 | -0.16 | -0.18 | V/V   |
| Step size/VREF  |                | .83   | 1.3   | 1.76  | mV/V  |

### DIFFERENTIATOR

| PARAMETER        | CONDITIONS      | MIN   | ТҮР  | MAX   | UNITS |
|------------------|-----------------|-------|------|-------|-------|
| High pass gain   |                 | 13.7  | 14.3 | 14.9  | V/V   |
| Corner frequency | FSYNC = 500 KHz |       |      |       |       |
|                  | ND=0            | 37.4  |      | 42.2  | KHz   |
|                  | ND=1            | 57.3  |      | 66    | KHz   |
|                  | ND=2            | 81.2  |      | 89.9  | KHz   |
|                  | ND=3            | 102.7 |      | 113.8 | KHz   |

### **APPLICATIONS INFORMATION**

In the example shown in figure 7, the SSI 32H568 is used with its companion devices, the SSI 32H567 and SSI 32H569, as well as a microprocessor and some external components, to implement a complete head positioning system.

#### **Position Reference**

The position feedback signal for the servo loop is generated by a servo demodulator from information prerecorded on the disk drive's servo surface. The SSI 32H567 provides quadrature position signals (N and Q), recovered clocks (SYNC and VCO) and an analog reference level (VREF) for the rest of the system. The SSI 32H567 translates the radial displacement of the servo read head to a voltage with a gain of 2 volts/track. The SSI 32H568 has a front end gain of 3, so the gain from actual position error to the voltage at pin FP1 (the input to the position loop filter) is 6 volts/track.

In order to produce the position error signal illustrated in figure 6, the position processor in the SSI 32H568 selects either N, Q or an inverted signal, based on the value of the digital signals NQ and  $N\overline{Q}$ . The resulting error signal is zero (equal to VREF) when the head is perfectly centered on a track. The error signal has a maximum absolute value in the vicinity of a track boundary (ie. when the head is displaced one half track from a track center) and has a polarity that indicates the direction of the position error.



#### FIGURE 6: POSITION SIGNAL WAVEFORMS



FIGURE 7: COMPLETE EXAMPLE OF SERVO PATH ELECTRONICS USING SSI 32H567/568/569 CHIP SET

SSI 32H568 Servo Controller

Q3

Q4

#### Servo Motor and Driver

For the purposes of illustration, the following simple model for the servo motor in figure 7 is assumed.

$$i_m = \frac{J\theta}{K_m} \cdot \frac{d\omega}{dt}$$
  $e = K_m \cdot \omega$ 

Definition of terms:

- im Armature current (A)
- ω Motor speed (rad/s)
- J0 Rotor moment of inertia (kg m<sup>2</sup>)
- Km Torque constant (V s)

Motor back EMF (V)

Lm Winding inductance (H)

Rm Winding resistance (Ohm)

Under the assumption that the electrical and mechanical poles of the motor above are widely separated (Rm/ Lm >> J $\theta \cdot$  Rm/Km<sup>2</sup>), the servo driver loop compensation components, RL2 and CL3, may be chosen to cancel the effect of Lm, as follows:

$$C_{L3} = \frac{68 R_{S}}{2\pi R_{F} (R_{m} + R_{S}) BW} , R_{L2} = \frac{L_{m}}{C_{L3} (R_{m} + R_{S})}$$

where BW is the desired servo driver open loop bandwidth (Hz). This results in the following relationship between motor current (im) and error voltage at the servo controller output (EOUT).

$$\frac{i_{m}}{EOUT}(s) = \frac{-R_{F}}{4R_{in}R_{s}\left(1 + \frac{s}{2\pi BW}\right)}$$

This simple first order approximation of the servo motor behaviour neglects effects such as resonance due to the motor inductance, Lm, or the pole due to servo driver transconductance. However, it is sufficient to illustrate the design goals for the velocity and position loop filters that are required with the SSI 32H568. A more detailed description of the SSI 32H569 may be found in the SSI 32H569 data sheet.

#### TRACK MODE

#### Loop Compensation

Track mode is engaged when the head has reached its destination and the current position must be maintained. The control objective is to drive the position

error signal at FP1 to zero and minimize excursions of the head due to noise and other perturbations of the system. The transfer function of the complete servo loop in track mode is shown in figure 8(a), using the servo motor model derived above. The gain G1 is the combined effect of the SSI 32H567 and the front end gain of the SSI 32H568, and has a nominal value of 6 volts/track. The gain G2 is a property of the head transport system, and has units of tracks/radian for rotary servo motors and tracks/meter for linear motors. (The nomenclature chosen for the motor model is that of rotary motors but the results are applicable to linear motors as well, if appropriate units are substituted). To ensure that the control loop has negative feedback. positive motor current (as indicated in figure 7) must result in negative motor acceleration. This inversion is accomplished in the prerecorded servo pattern and is accounted for in the transfer function by showing G2 to be negative.

Since the servo driver/motor combination has a double pole at the origin and an additional real pole at frequency BW (which is selectable with external components in the SSI 32H569), the position loop filter is essential to ensure a stable system. The effect of the position filter used in this example is to provide lag-lead compensation. Systems of this type are usually designed by trial and error, but a further simplification of the transfer function may be made to obtain an initial solution. If the pole at BW is ignored, RP4 is removed and RP2 made large (RP2 is necessary to provide a DC path for leakage current at pin FP2) then the system illustrated in figure 8(b) is obtained. The compensation has been reduced to lead compensation only. If the following quantities are defined:

$$Gtot = \left(\frac{G_1 G_2 C_{P1}}{C_{P2}}\right) \left(\frac{R_F}{4 R_m R_s}\right) \left(\frac{K_m}{J\theta}\right) (s^2)$$

PM = Desired closed loop phase margin (degrees)

FB = Desired open loop unity gain bandwidth (rad/s)

then appropriate values for the time constants of the lead compensation circuit (T1, T2) may be chosen using the following relationships, assuming 1/T2 << FB << 1/T1:

 $FB = Gtot \cdot T_2(rad/s)$ 

 $PM = 90 - \arctan (FB \cdot T_1) (degrees)$ 

The values for T1 and T2 thus chosen form a starting point for the selection of appropriate values for the more complex lag-lead compensator required by the real system.

#### **Position Loop Filter Initialization**

Switch S1, which is controlled by the DUMP bit in the WINDOW, register, may be used to short out the external feedback capacitor CP2, discharging it. S1 is usually closed during seek a operation, so that when the system is switched to track mode no sudden transients occur due to charge stored on CP2. Disturbances to the position signal when the system is switching to track mode can greatly extend the disk drive's access time, since the system response is much slower in this mode.

#### Offset Cancellation

The position error path in the servo loop is DC coupled and can be affected by offset voltages internal to the SSI 32H568, especially during a transition from seek to track mode. The following procedure may be used to cancel out any offsets in the position error path:

- 1) Set  $T/\overline{S}$ . (Enter track mode).
- Set both the CAL and DUMP bits. (This switches the N and Q inputs to VREF and shorts out CP2).
- Set NOS=0. (This sets the offset DAC magnitude to zero).
- Copy the ERSGN bit to SOS. (If the offset causes EOUT to be negative, then it is necessary to make the input of inverting amplifier A1 more negative, and vice versa).



FIGURE 8(a): SYSTEM TRANSFER FUNCTION IN TRACK MODE



FIGURE 8(b): SIMPLIFIED TRACK MODE TRANSFER FUNCTION

- Increase NOS in steps of one LSB until ERSGN changes sign. At this point the position error offset will have been cancelled to the greatest extent possible.
- 6) Clear both DUMP and CAL to resume normal track mode operation.

#### **On Track Window**

The on track window comparator may be used to monitor the positioning accuracy of the head. The position error voltage at pin FP1 is compared to a signal selected by the bits NW0-2 in the WINDOW register. The ONTRK bit in register STATUS is set if the position error is within the specified limits and cleared if it is outside the limits (in either the positive or the negative direction). The programmable excursion limits (expressed as a percentage of a track) range from 2.8% to 22.5% in 8 equal steps. By monitoring the ONTRK bit, the microprocessor can determine when the head has settled sufficiently for read and write operations to commence. The ONTRK bit may also be used to decide when it is appropriate to switch from seek to track mode at the end of a period of decceleration.

#### SEEK MODE

#### **Velocity Profile**

The velocity profile that results in the shortest seek time, subject to motor current and head velocity limitations, is as follows:

- Maximum acceleration (maximum motor current) until the half-way point or maximum velocity is reached.
- Constant velocity motion until it is time to commence decceleration (if maximum velocity was reached).
- Maximum decceleration until head comes to rest over the destination track. The decceleration period is of approximately the same duration as the acceleration period.

The microprocessor computes a velocity profile according to the rules above, based on the current head location and destination track. During the final approach to the destination track, updates to the velocity DAC become more infrequent since the track crossing rate is approaching zero. The fill signal which is derived from the position error can be used to provide a smooth target velocity profile between track crossing updates. Figure 9 shows a set of typical waveforms as the head approaches the destination track. The fill gain is adjusted at each track crossing so that the fill signal interpolates smoothly between target DAC settings. In the destination track, where the target DAC output is zero, the fill signal is especially important, since it becomes zero only when the head is centered on the track. The velocity control loop thus causes the head to come to rest at the center of the destination track.

#### **Loop Compensation**

The transfer function for the controller electronics of figure 7 is shown in figure 10(a). This transfer function may be simplified as shown in figure 10(b), under the following conditions:  $2 (GG_1G_2) (K_mR_x)$ 

where Rx is Rv1 (ACCIN=0) or Rv1//Rv2 (ACCIN=1) The value of  $\omega$ , the corner frequency of the internal position differentiator, is dependent on the sync rate, but the above condition is generally satisfied by most systems. The condition on RV4 and CV1 sets the position of the zero due to the external components in the velocity loop filter, whose function is described below. The resulting system has two real poles, one of which is at the origin, and is thus unconditionally stable.

The position of the SSI 32H568 internal differentiator pole is selectable under microprocessor control. It is desireable to select as low a frequency as is consistent with the required seek performance. This pole prevents the differentiator from amplifying high frequency noise. In order to provide feedback of a velocity signal for frequencies above the differentiator pole, the external velocity loop filter is configured to act as an integrator which integrates the motor current sense output of the SSI 32H569, SOUT, Since SOUT is proportional to motor acceleration, this integration produces a signal proportional to velocity. Thus, at low frequencies the velocity feedback is generated by differentiating the position error signal and at high frequencies, the velocity term results from integrating motor current. It is more accurate to estimate velocity from a direct observation of head position, but at higher frequencies it is necessary to provide increased noise immunity. The system described above balances these two considerations.


FIGURE 9: TYPICAL WAVEFORMS DURING FINAL DECELERATION MODE



FIGURE 10(a): TRANSFER FUNCTION OF SSI 32H568 IN SEEK MODE



FIGURE 10(b): SIMPLIFIED TRANSFER FUNCTION OF SSI 32H568 IN SEEK MODE

$$\omega^{2} > \frac{(G G_{1} G_{2}) (K_{m} R_{\chi})}{J \theta R_{V3}}$$

$$R_{V4}C_{V1} = \frac{J\theta \omega R_{V3}}{(GG_1G_2)(K_m R_X)}$$



FIGURE 11: BODE PLOT OF SIMPLIFIED TRACK MODE TRANSFER FUNCTION

FIGURE 12: BODE PLOT OF SIMPLIFIED SEEK MODE TRANSFER FUNCTION

0888



32-Pin DIP

44-Pin PLCC

#### **ORDERING INFORMATION**

| PART DESCRIPTION             | ORDER NO.     | PKG. MARK |
|------------------------------|---------------|-----------|
| SSI 32H568, Servo Controller |               |           |
| 32-Pin DIP                   | SSI 32H568-CP | 32H568-CP |
| 44-Pin PLCC                  | SSI 32H568-CH | 32H568-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems Silicon Systems, Inc., 14351 Myford Road, Tustin CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

# SSI 32H569 Servo Motor Driver

licon systems™ INNOVATORS IN INTEGRATION

August, 1988

# DESCRIPTION

The SSI 32H569 Servo Motor Driver is a bipolar device intended for use in Winchester disk drive head positioning systems employing linear or rotary voice coil motors. When used in conjunction with a position controller, such as the SSI 32H568 Servo Controller, and a position reference, such as the SSI 32H567 Servo Demodulator, the device allows the construction of a high performance, dedicated surface head positioning system.

The SSI 32H569 serves as a transconductance amplifier by driving 4 MOSFETs in an H-bridge configuration, performs motor current sensing and limits motor current and velocity. In its linear tracking mode, class B operation is guaranteed by crossover protection circuitry, which ensures that only one MOSFET in each leg of the H-bridge is active. The MOSFET drivers are disabled when motor velocity or current exceed externally programmable limits. In addition, automatic head retraction and spindle braking may be initiated by a low voltage condition or upon external command.

## FEATURES

- Predriver for linear and rotary voice coil motors
- Interfaces directly to MOSFET H-Bridge motor driver
- Class B linear mode and constant velocity retract mode
- Precision differential amplifier for motor current sensing
- Motor current and velocity limiting circuitry
- Automatic head retract and spindle braking signal on power failure
- External digital enable
- Servo loop parameters programmed with external components
- Advanced bipolar IC requires under 240 mW from 12V supply
- Available in 20-pin DIP or SO packaging

(Continued)



## **BLOCK DIAGRAM**

## **DESCRIPTION** (Continued)

The SSI 32H569 is implemented in an advanced bipolar process and dissipates less than 240 mW from a 12V supply. The IC is available in 20-pin DIP and 20-pin SO packaging.

## **FUNCTIONAL DESCRIPTION**

(Refer to block diagram and typical application Fig.2)

The SSI 32H569 has two modes of operation, linear and retract. The retract mode is activated by a power supply failure or when the control signal EN is false. Otherwise the device operates in linear mode.

During linear operation, an acceleration signal from the servo controller is applied through amplifier A1, whose three connections are all available externally. RC components may be used to provide loop compensation at this stage. The ERR signal drives two precision amplifiers, each with a gain of 8.5. The first of these amplifiers is inverting, and is formed from opamp A4, an on-chip resistor divider and an off-chip complementary MOSFET pair. The second is non-inverting, and is formed in a similar manner from opamp A5. Feedback from the MOSFET drains, on sense inputs SE1 and SE3, allows the amplifiers gains to be established precisely. The voice coil motor and a series current sense resistor are connected between SE1 and SE3.

Crossover protection circuitry between the outputs of A4 and A5, and the external MOSFETs, ensures class B operation by allowing only one MOSFET in each leg of the H-bridge to be in conduction. The crossover separation threshold, illustrated in Figure 5, is the maximum drive on any MOSFET gate when the motor voltage changes sign. The crossover circuitry can also disable all MOSFETS simultaneously (to limit motor current or velocity) or apply a constant voltage across the motor (to retract the heads at a constant velocity).

Motor current is sensed by a small resistor placed in series with the motor. The voltage drop across this resistor is amplified by a differential amplifier with a gain of 4 (A2 and associated resistors), whose inputs are SE1 and SE2. The resulting voltage, SOUT, is proportional to motor current, and hence acceleration. This signal is externally fed back to A1, so that the signal ERR represents the difference between the desired acceleration (from the servo controller) and the actual motor acceleration. If SOUT is integrated, using opamp A3 and an external RC network, the resulting signal, VEL, is proportional to the motor velocity.

Both SOUT and VEL are connected to window comparators, which are used to detect excessive motor current or velocity. The comparator outputs disable the MOSFET drivers until the motor comes within limits again. The VLIM pin may be used to program the voltage limits for the window comparators. The maximum voltage excursion allowed about VREF is (VREF-VLIM). An on-chip resistor divider sets a default value for VLIM and if VLIM is connected to ground, the windowing is effectively disabled.

The SSI 32H569 has low voltage monitor circuitry that will detect a loss of voltage on the VREF, VCC or LOWV pins. The power supply pin, VCC, should be connected to the disk drive's spindle motor so that its stored rotational energy may be used to hold up VCC briefly during a power failure. LOWV is used to detect a system power supply failure. When a low voltage condition is detected, the MOSFET drivers switch from linear operation to retract mode. In this mode a constant voltage is applied across the motor which will cause the heads to move at a constant speed. A mechanical stop must be provided for the heads when they reach a safe location. The current limiting circuitry will disable the MOSFET drivers when motor current increases due to loss of the velocity-induced back EMF. An open collector output, BRK, which is active while the device is in retract mode, is provided for spindle motor braking. An external RC delay may be used to defer braking until the heads are retracted. For proper operation of the SSI 32H569, a pullup resistor on BRK is required even if the BRK output is not used.

An example of an entire servo path implemented with the SSI 32H569 and its companion devices, the SSI 32H567 and 32H568, is shown in Figure 10.



FIGURE 2: TYPICAL APPLICATION

SSI 32H569 Servo Motor Driver

# SSI 32H569 Servo Motor Driver

# **PIN DESCRIPTION**

# POWER

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                          |
|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC  | 20  |      | POSITIVE SUPPLY - 12V power supply. Usually taken from spindle motor<br>supply. Spindle motor stored energy permits head retraction during power<br>failure. If VCC falls below 9V, a forced head retraction occurs. |
| LOWV | 19  | l    | LOW VOLTAGE - System 12V supply. If this input falls below 9V, a forced head retraction occurs.                                                                                                                      |
| VREF | 4   | I    | REFERENCE VOLTAGE - 5.4V input. All analog signals are referenced to this voltage. If VREF falls below 4.3V, a forced head retraction occurs.                                                                        |
| GND  | 10  |      | GROUND                                                                                                                                                                                                               |

## CONTROL

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                   |  |  |
|------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ERR  | 1   | 0    | POSITION ERROR- Loop compensation amplifier output. This signal is<br>amplified by the MOSFET drivers and applied to the motor by an external<br>MOSFET H-bridge, as follows:                                 |  |  |
|      |     |      | SE3-SE1 = 17(ERR-VREF)                                                                                                                                                                                        |  |  |
| ERR- | 2   | 1    | POSITION ERROR INVERTING INPUT - Inverting input to the loop compensation amplifier.                                                                                                                          |  |  |
| ERR+ | 3   | I    | POSITION ERROR NON-INVERTING INPUT - Non-inverting input to the<br>loop compensation amplifier.                                                                                                               |  |  |
| SOUT | 5   | 0    | MOTOR CURRENT SENSE OUTPUT - This output provides a voltage proportional to the voltage drop across the external current sense resistor, as follows:                                                          |  |  |
|      |     |      | SOUT-VREF=4(SE2-SE1)                                                                                                                                                                                          |  |  |
| VEL- | 6   | I    | VELOCITY INVERTING INPUT - Inverting input to the velocity integrating<br>amplifier. The non-inverting input is connected internally to VREF.                                                                 |  |  |
| VEL  | 7   | 0    | VELOCITY OUTPUT - Output of the velocity integration amplifier. This signal is internally applied to a window comparator whose output limits motor drive current when the voltage at VEL exceeds a set limit. |  |  |
| BRK  | 8   | 0    | BRAKE OUTPUT - Active high, open collector output which may be used<br>to enable an external spindle motor braking transistor upon power failure<br>or deassertion of EN.                                     |  |  |
| VLIM | 11  | 1    | LIMITING VOLTAGE - The voltage at this pin sets motor current and velocity limits. Limiting occurs when:                                                                                                      |  |  |
|      |     |      | SOUT-VREF >VREF-VLIM<br>or  VEL-VREF >VREF-VLIM.                                                                                                                                                              |  |  |
|      |     |      | An internal resistor divider establishes a default value that may be externally adjusted.                                                                                                                     |  |  |

# CONTROL (Continued)

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                  |
|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE2  | 14  | I    | MOTOR CURRENT SENSE INPUT - Non-inverting input to the current<br>sense differential amplifier. It should be connected to one side of an<br>external current sensing resistor in series with the motor. The inverting<br>input of the differential amplifier is connected internally to SE1. |
| EN   | 18  | 1    | ENABLE - Active high TTL compatible input enables linear tracking mode.<br>A low level will initiate a forced head retract.                                                                                                                                                                  |

## FET DRIVE

| NAME | PIN | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                       |
|------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SE3  | 9   | 1    | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the<br>non-inverting MOSFET driver amplifier. It is connected to one side of the<br>motor. The gain to this point is:                                                                                                                 |
|      |     |      | SE3-VREF = 8.5(ERR-VREF)                                                                                                                                                                                                                                                                          |
| OUTC | 12  | 0    | P-FET DRIVE (NON-INVERTING) - Drive signal for a P channel MOSFET<br>connected between one side of the motor and VCC. This MOSFET drain<br>is connected to SE3.                                                                                                                                   |
| OUTD | 13  | 0    | N-FET DRIVE (NON-INVERTING) - Drive signal for an N channel MOSFET connected between one side of the motor and GND. This MOSFET drain is connected to SE3. Crossover protection circuitry ensures that the P and N channel devices driven by OUTC and OUTD are never enabled simultaneously.      |
| SE1  | 15  | 1    | MOTOR VOLTAGE SENSE INPUT - This input provides feedback to the<br>inverting MOSFET driver amplifier. It is connected to the current sensing<br>resistor which is in series with the motor. The gain to this point is:                                                                            |
|      |     |      | SE1-VREF = -8.5(ERR-VREF)                                                                                                                                                                                                                                                                         |
|      |     |      | This input is internally connected to the current sense differential amplifier inverting input.                                                                                                                                                                                                   |
| OUTB | 16  | 0    | N-FET DRIVE (INVERTING) - Drive signal for an N channel MOSFET<br>connected between the current sense resistor and GND. This MOSFET<br>drain is also connected to SE1.                                                                                                                            |
| OUTA | 17  | 0    | P-FET DRIVE (INVERTING) - Drive signal for a P channel MOSFET connected between the current sense resistor and VCC. This MOSFET drain is also connected to SE1. Crossover protection circuitry ensures that the P and N channel devices driven by OUTC and OUTD are never enabled simultaneously. |

## **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

(Maximum limits indicates where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.)

| PARAMETER           | CONDITIONS      | MIN | ТҮР | MAX | UNITS |
|---------------------|-----------------|-----|-----|-----|-------|
| VCC                 |                 | 0   |     | 16  | v     |
| VREF                |                 | 0   |     | 10  | v     |
| All other pins      |                 | 0   |     | 14  | v     |
| Storage temperature |                 | -45 |     | 165 | °C    |
| Solder temperature  | 10 sec duration |     |     | 260 | °C    |

**RECOMMENDED OPERATION CONDITIONS** (Unless otherwise noted, the following conditions are valid throughout this document.)

| PARAMETER             | CONDITIONS   | MIN  | ТҮР | МАХ  | UNITS |
|-----------------------|--------------|------|-----|------|-------|
| VCC                   | Normal Mode  | 9    | 12  | 13.2 | v     |
|                       | Retract Mode | 3.5V |     | 14   | V     |
| VREF                  |              | 5    |     | 7    | v     |
| Operating temperature |              | 0    |     | 70   | °C    |

#### **DC CHARACTERISTICS**

| ICC, VCC current   |  | 20 | mA |
|--------------------|--|----|----|
| IREF, VREF current |  | 2  | mA |

#### A1, LOOP COMPENSATION AMPLIFIER

| Input bias current   |            |    | 500 | nA  |
|----------------------|------------|----|-----|-----|
| Input offset voltage |            |    | 3   | mV  |
| Voltage swing        | About VREF | 2  |     | V   |
| Common mode range    | About VREF | ±1 |     | v   |
| Load resistance      | To VREF    | 4  |     | ΚΩ  |
| Load capacitance     |            |    | 100 | pF  |
| Gain                 |            | 80 |     | dB  |
| Unity gain bandwidth |            | 1  |     | MHz |
| CMRR                 | f<20 kHz   | 60 |     | dB  |
| PSRR                 | f<20 kHz   | 60 |     | dB  |

#### A2, CURRENT SENSE AMPLIFIER

| PARAMETER                  | CONDITIONS | MIN    | ТҮР | МАХ     | UNITS |
|----------------------------|------------|--------|-----|---------|-------|
| Input impedance            | SE1 to SE2 | 3.5    | 5   |         | KΩ    |
| Input offset voltage       |            |        |     | 2       | mV    |
| Output voltage swing       |            | VREF-4 |     | VCC-1.2 | v     |
| Common mode range          |            | 0      |     | VCC-0.2 | v     |
| Load Resistance            | To VREF    | 4      |     |         | KΩ    |
| Load Capacitance           |            |        |     | 100     | pF    |
| Output impedance           | f<40 KHz   |        |     | 20      | Ω     |
| Gain (SOUT-VREF)/(SE1-SE2) |            | 3.9    | 4   | 4.1     | V/V   |
| Unity gain bandwidth       |            | 1      |     |         | MHz   |
| CMRR                       | f<20 KHz   | 52     |     |         | dB    |
| PSRR                       | f<20 KHz   | 60     |     |         | dB    |

# A3, VELOCITY INTEGRATING AMPLIFIER

| PARAMETER                      | CONDITIONS | MIN    | ТҮР | МАХ     | UNITS |
|--------------------------------|------------|--------|-----|---------|-------|
| Input bias current             |            |        |     | 250     | nA    |
| Input offset voltage           |            |        |     | 2       | mV    |
| Voltage swing                  |            | VREF-4 |     | VCC-1.2 | V     |
| Common mode range              |            | 4.5    |     | 6       | v     |
| Load resistance                | To VREF    | 10     |     |         | ΚΩ    |
| Load capacitance               |            |        |     | 100     | pF    |
| RB, internal feedback resistor |            | 80     |     | 150     | KΩ    |

## WINDOW COMPARATORS AND LIMITING

| PARAMETER                                              | CONDITIONS        | MIN       | ТҮР | МАХ      | UNITS |
|--------------------------------------------------------|-------------------|-----------|-----|----------|-------|
| Window comparator threshold<br>(SOUT-VREF or VEL-VREF) |                   | VREF-VLIM |     |          | v     |
| Threshold hysteresis                                   |                   | 35        | 50  | 65       | %     |
| VLIM voltage                                           | No external parts | VREF-1.8  |     | VREF-2.2 | v     |
| VLIM input resistance                                  |                   | 50        |     |          | KΩ    |

# SSI 32H569 Servo Motor Driver

## POWER SUPPLY MONITOR

| PARAMETER                                                  | CONDITIONS                | MIN | ТҮР | MAX | UNITS |
|------------------------------------------------------------|---------------------------|-----|-----|-----|-------|
| VCC fail threshold                                         |                           | 8.5 | 9   | 9.8 | V     |
| LOWV fail threshold                                        | ILowv  < 0.5 mA           | 8.5 | 9   | 9.8 | v     |
| VREF fail threshold                                        |                           | 3.9 | 4.3 | 4.8 | v     |
| Hysteresis (LOWV, VCC)                                     |                           |     | 250 |     | mV    |
| Hysteresis (VREF)                                          |                           |     | 110 |     | mV    |
| EN input low voltage                                       | IIL  < 0.5 mA             | 0.8 |     |     | V     |
| EN input high voltage                                      | IIH  < 40 uA              |     |     | 2   | V     |
| BRK voltage                                                | normal mode,  IOL  < 1 mA |     |     | 0.4 | V     |
| BRK leakage current                                        | retract mode              |     |     | 10  | μA    |
| BRK delay (from power fail or<br>EN false to BRK floating) |                           |     |     | 1   | ms    |

## MOSFET DRIVERS

| PARAMETER                                                  | CONDITIONS                                  | MIN | ТҮР | МАХ   | UNITS |
|------------------------------------------------------------|---------------------------------------------|-----|-----|-------|-------|
| SE3 Input impedance                                        | To VREF                                     | 10  | 25  |       | ΚΩ    |
| OUTA, OUTC<br>voltage swing  lo <1 mA                      |                                             | 0.7 |     | VCC-1 | v     |
| OUTB, OUTD<br>voltage swing  lo <1 mA                      |                                             | 1   |     | VCC-1 | v     |
| VTH,<br>Crossover separation threshold                     |                                             |     |     | 2     | v     |
| Slew rate<br>(OUTA, OUTB, OUTC, OUTD)                      | CI<1000 pF                                  | 1.4 |     |       | V/µs  |
| Crossover time                                             | 300 mV step at ERR                          |     |     | 5     | μs    |
| Output impedance (OUTA,B,C,D)                              |                                             |     | 50  |       | KΩ    |
| Transconductance<br>I(OUTA,B,C,D)/(ERR-VREF)               |                                             |     | 8   |       | mA/V  |
| Gain (-(SE1-VREF)/(ERR-VREF)<br>or (SE3-VREF)/(ERR-VREF) ) |                                             | 8   | 8.5 | 9     | V/V   |
| Offset current                                             | $Rs = 0.2\Omega$ , $RF = RIN$ ,<br>VIN=VREF |     |     | 20    | mA    |
| Retract motor voltage<br>(SE1-SE3)                         |                                             | 0.7 | 1   | 1.3   | v     |

## **APPLICATIONS INFORMATION**

A typical SSI 32H569 application is shown in Figure 2. The selection criteria for the external components shown are discussed below. Figure 3 shows the equivalent circuit and equations for the DC motor used in the following derivations. While the nomenclature chosen is for a rotating motor, the results are equally applicable to linear motors.

#### MOTOR CURRENT SENSE AND LIMITING

The series resistor which senses motor current, Rs, is chosen to be small compared to the resistance of the motor, Rm. A value of Rs =  $0.2\Omega$  is typical in disk drive applications. The window comparator threshold, programmed by VLIM, must be chosen to cause limiting when the motor current reaches its maximum permissible value. If iMAX is the maximum motor current in Amps, then this value may be chosen as follows:

$$VLIM = VREF - 4 \cdot R_s \cdot iMAX(V)$$

VLIM may be set with a resistor divider whose thevenin resistance is substantially less than the output resistance of the VLIM pin (50 K $\Omega$ ). The window comparators have hysteresis (typically 50% of their threshold, VREF-VLIM) to prevent multiple triggerings of the driver disable signal.

#### **VELOCITY LIMITING**

The values of Rv and Cv in the velocity integrator are chosen to produce a voltage excursion of VREF-VLIM, when the motor speed is at its maximum permissible value. Rv must be large enough to prevent overloading of opamp A2. The following equation ignores the effect of RB, the internal resistor between VEL and VEL-which prevents saturation of A3 due to offsets. For the motor in Figure 3, with maximum velocity  $\omega$ MAX (rad/s) these components may be chosen as follows:

 $R_V //R_F > 4 K\Omega$  (A2 output loading restriction )

$$C_{V} = \frac{4R_{s} \cdot J\theta \cdot \omega MAX}{(VREF - VLIM) \cdot R_{V} \cdot K_{m}} (F)$$

#### LOOP COMPENSATION

The transfer function of the SSI 32H569 in the application of Figure 2 is shown in figure 4(a). If the zero due to RL and CL in the loop compensation circuit is chosen to cancel the pole due to the motor inductance, Lm, then the transfer function can be simplified as shown in figure 4(b), under the assumption that this pole and the pole due to the motor mechanical response are widely separated. CL may then be chosen to set the desired open loop unity gain bandwidth.

$$C_{L} = \frac{68 \cdot R_{s}}{2 \cdot \pi \cdot R_{F} \cdot (R_{m} + R_{s}) \cdot BW}$$
 where BW is the  
unity gain open  
loop bandwidth  
$$R_{L} = \frac{L_{m}}{C_{L} \cdot (R_{m} + R_{s})}$$

The closed loop response of the servo driver and motor combination, using the component values and simplifying assumptions given above, is given by:

$$\frac{i_m}{V_{in}}(s) = -\frac{1}{R_{in}} \cdot \frac{R_F}{4 \cdot R_s} \cdot \frac{1}{(1 + \frac{s}{2 \cdot \pi \cdot BW})}$$

(This analysis neglects the pole due to the output impedance of the MOSFET drivers and the MOSFET gate capacitance, an effect that may be significant in some systems).

RF is chosen to be sufficiently large to avoid overloading A2 (RF//Rv > 4K $\Omega$ ). The input resistor, Rin, sets the conversion factor from servo controller output voltage to servo motor current. Rin is chosen such that the servo controller internal voltages are scaled conveniently. The resistor Ros is optional and cancels out the effect of the input bias current of A1.

$$R_{os} = R_{in} / / R_F$$

The external components Rb and Cb have no effect on the motor dynamics, but may be used to improve the stability of the MOSFET drivers. The load represented by the motor, ZM, is given by:

$$ZM = (R_s + R_m) (1 + s \frac{L_m}{R_s + R_m}) (1 + \frac{K_m^2}{s \cdot J\theta \cdot (R_s + R_m)}) (\Omega)$$

At frequencies above  $(Rs+Rm)/(2 \cdot \pi \cdot Lm)$  Hz, this load becomes entirely inductive, which is undesireable. Ro and Co may be used to add some parallel resistive loading at these frequencies.

#### H-BRIDGE MOSFETS

The MOSFETs chosen for the H-bridge should have gate capacitances in the range of 500-1000 pF. The MOSFET input capacitance forms part of the compensation for the MOSFET drivers, so values below 500 pF may cause some driver instability. Excessive input capacitance will degrade the slew mode performance of the drivers.

When the motor voltage is changing polarity, the crossover protection circuits at outputs OUTA-OUTD ensure that the maximum MOSFET gate drive is less than 2V (the crossover separation threshold), as illustrated in Figure 5. The thresholds of the MOSFET devices chosen should be as large as possible to minimize conduction in this region. If the device thresholds are significantly less than the crossover separation threshold, the N and P channel devices in each leg of the H-bridge will conduct simultaneously, causing unnecessary power dissipation.

#### **POWER FAILURE OPERATION**

The power supply for the SSI 32H569, VCC, should be taken from the system 12V supply through a schottky diode (maximum 0.5V drop at If = 3A) and connected to the disk drive spindle motor. If the system power fails, the IC will continue to operate as the spindle motor becomes a generator. The SSI 32H569 will detect the power failure and cause a forced head retract, continuing to operate with VCC as low as 3.5V. The power fail mode will commence if either VCC or LOWV falls below 9V, or VREF falls below 4.3V, or EN is false. Hysteresis on the low voltage thresholds prevents the device from oscillating between operating modes when the power supply is marginal.

The BRK output, which is pulled low during normal operation, floats during a power failure. This allows an external transistor to be enabled for spindle motor braking. An external RC delay may be added to defer braking until head retraction is complete, since the spindle motor is required to generate the supply voltage during retraction.



FIGURE 3: EQUIVELANT CIRCUIT FOR FIXED FIELD DC MOTOR



FIGURE 4(A): TRANSFER FUNCTION OF SSI 32H569 IN TYPICAL APPLICATION WITH FIXED FIELD DC MOTOR



#### FIGURE 4(B): SIMPLIFIED TRANSFER FUNCTION OF SSI 32H569 IN DC MOTOR APPLICATION

# SSI 32H569 Servo Motor Driver



FIGURE 4(B): SIMPLIFIED TRANSFER FUNCTION OF SSI 32H569 IN DC MOTOR APPLICATION



#### FIGURE 6: RVLIM TO GROUND TYPICAL MOTOR CURRENT LIMIT

#### FIGURE 7: RVLIM TO VREF TYPICAL MOTOR CURRENT LIMIT

# SSI 32H569 Servo Motor Driver



FIGURE 8: TYPICAL MOTOR DRIVER COMPENSATION



FIGURE 9: TYPICAL MOTOR VELOCITY LIMIT

EN LOWV (+ 12V P0.0 80C51 INS820 < + 12V VPD X1 Ċ 16 MHz Vcc AD0-7 AD0-7 Ť VPA CBYP + 12V TO SPINDLE MOTOR хо C<sub>BYP</sub> RBIAS ALE ALE -₩ A15 cs RBIAS AGND RD RD WR WR SE3 INT FP1 SE2 INT POSITION H - BRIDGE MOTOR DRIVER SE1 Vcc GND LOOP FILTER Q3 RESET -0 Rp2 OUTA R, Q1 VDD + 5V ) VOICE COIL MOTOR C<sub>P1</sub> CBYP Q4 OUTB DGND i<sub>m</sub> FP2 Q2 ₹ <sub>Rth</sub>  $\nabla$ ≦ <sup>R</sup>P3 DGND THR  $\nabla$ Ν N VELOCITY INTEGRATOR VEL 🗲 R<sub>P4</sub> Vcc PREAMPLIFIER Q FP4 a OUTD 0.1 µ F CV -C<sub>P2</sub> SYNC SYNC IN+ OUTC CLOCK FP3 VCO CLD IN VEL -CLD 0.1 µ F VELOCITY LOOP FILTER SERVO READ HEAD CAZ FV4 CAZ C1 CAGC Ry 📚 CAGC C<sub>VC0</sub> - C<sub>V1</sub> CPK R<sub>V4</sub> R<sub>V1</sub> C2 CPK CAD SOUT + 12V VPA CAD FV2 CBP BP1 ₩ CBYP FV3 +5V ❤ CBP BP2 SSI 32H568 SE Rva Rv2 ERR -++RL1 CL1 ≶ RBRK RL2 CL3 LF FV1 SSI 32H569 RIN TW ₩ TO SPINDLE MOTOR BRAKING TRANSISTOR EOUT BRK ERR -Rw Cw SSI 32H567 CL2 LOOP COMPENSATION AGND ERR + VREF RVCO VREF VREF  $\nabla$ Se Ros SERVO CONTROLLER SERVO MOTOR DRIVER SERVO × CBYP Т  $\nabla$ 

SSI 32H569 Servo Motor Driver

FIGURE 10: COMPLETE EXAMPLE OF SERVO PATH ELECTRONICS USING THE SSI 32H567/568/569 CHIP SET

0888

# SSI 32H569 Servo Motor Driver

# PACKAGE PIN DESIGNATIONS

(TOP VIEW)

CAUTION: Use handling procedures necessary for a static sensitive component.

| ERR   | С | 1  | 20 | þ | VCC  |
|-------|---|----|----|---|------|
| ERR - | С | 2  | 19 | þ | LOWV |
| ERR + | C | 3  | 18 | þ | EN   |
| VREF  | C | 4  | 17 | þ | OUTA |
| SOUT  | C | 5  | 16 | þ | OUTB |
| VEL - | C | 6  | 15 | þ | SE1  |
| VEL   | C | 7  | 14 | þ | SE2  |
| BRK   | Ľ | 8  | 13 | þ | OUTD |
| SE3   | Ľ | 9  | 12 | þ | OUTC |
| GND   | Ľ | 10 | 11 | þ | VLIM |
|       |   |    |    |   |      |

20-Pin SO, DIP

## **ORDERING INFORMATION**

| PART DESCRIPTION               | ORDER NO.     | PKG. MARK |
|--------------------------------|---------------|-----------|
| SSI 32H569, Servo Motor Driver |               |           |
| 20-Pin DIP                     | SSI 32H569-CP | 32H569-CP |
| 20-Pin SOL                     | SSI 32H569-CS | 32H569-CS |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

silicon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

# NOTES:

# HDD SPINDLE MOTOR CONTROL

Section

5

silicon systems" INNOVATORS IN INTEGRATION

# SSI 32M590-Series 5-1/4 Inch Motor Speed Control

August, 1988

# DESCRIPTION

The SSI 32M590-Series consisting of SSI 32M5901 and SSI 32M5902 are motor controller ICs designed to provide all timing and control functions necessary to start, drive and brake a two-phase, four-pole, brushless DC spindle motor. The IC requires two external power transistors (such as Darlington power transistors), three external resistors, and an external frequency reference. The motor HALL sensor is directly driven and decoded by the device. The controller is optimized for a 3600 rpm disc drive motor using a 2 Mega-Hertz clock. Motor protection features include stuck rotor shutdown, coil over-current detection and control, and supply fault detection. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

# FEATURES

- Available in 8-pin DIP (SSI 32M5901), 14-pin DIP (SSI 32M5902) or 16-pin SOL (SSI 32M5902)
- CMOS with single +12 volt power supply
- All motor START, DRIVE and STOP timing and control
- Includes HALL-Effect sensor drive and input pins
- Highly Accurate speed regulation of ±.035%
- Active braking function (32M5902 only)
- On-chip digital filtering requires no external compensation or adjustments
- Provides protection against stuck rotor, coil over-current, and supply fault
- Regenerative braking with shutdown



### **BLOCK DIAGRAM**

## **PIN DIAGRAM**

# **CIRCUIT OPERATION**

The device incorporates both analog and digital circuit techniques to utilize the advantages of each. The analog portion of the loop uses switched capacitor filter technology to eliminate external components. The control loop uses a Pulse Amplitude Modulation (PAM) control scheme to avoid the switching transients and torque ripple inherent in Pulse Width Modulation (PWM) schemes.

A binary counter is preset once per motor revolution by an index signal generated by the HALL position sensor. On the next index pulse, the remaining least significant bits are loaded into the proportional D/A and accumulated by a saturation accumulator. The most significant bits are loaded into the integral D/A. The size of the accumulator and the bit locations determine the major scaling (within a factor of two) for the gain and zero location of the filter. To prevent overflow in the proportional D/A the counter is decoded to detect overflow, and the proportional D/A is saturated as needed. The overflow also generates a boost signal used in the summer. The range of the accumulator is larger than the linear range of the proportional channel to help filter small load disturbances that tend to saturate the proportional channel. The entire counter is also used to provide a time-out feature to protect the motor and external circuitry.

| NAME       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREF       | . 1  | Frequency Reference Input. A TTL compatible input used by the device to set and maintain the desired motor speed and operate circuit blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| HALLOUT    | 0    | Provides a regulated bias voltage for the HALL effect sensor inside the motor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HALLIN     | I    | HALL Sensor Input. The TTL open-collector type output of the motor's Hall switch feeds this input which has a resistor pullup to the HALLOUT bias voltage. Refer to Figure 1 for input timing.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OUTA, OUTB | Ο    | Driver Outputs. These two driver outputs drive the external power transis-<br>tors, such as TIP120 NPN Darlington power transistors as shown in the<br>typical application. The power transistors control the motor current through<br>the current setting resistor Re. The motor current is V (sense)/Re. During<br>normal operation, the drive voltages are adjusted as necessary to maintain<br>the proper motor speed and drive current. Regenerative braking is accom-<br>plished with self biasing of the power transistors thru resistors Rb with power<br>shutdown. Refer to Figure 1 for output timing. |
| SENSE      | I    | Coil Current Sense Line. Senses the coil current and limits the sense voltage to the threshold by limiting the drive to the external power transistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| START      | I    | Active Brake Control, only available on 14-pin package. The active brake<br>is enabled by applying a logic "0" to the START pin. During active braking<br>the output phasing is reversed to apply a reverse torque to the motor until<br>the motor period drops below the reverse shutdown speed at which time the<br>drivers turn off the external power transistors to deny power to the motor.<br>Active braking is shown in Figure 1.                                                                                                                                                                        |
| N/C        | -    | No Connection, 14-pin package only. These pins must remain unconnected and floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## PIN DESCRIPTION

# SSI 32M590-Series 5-1/4 Inch Motor Speed Control

## **PROTECTION FEATURES**

#### LOW VOLTAGE DETECTION

If the supply drops below the detect threshold the device will turn off all of the external power transistors to prevent damage to the motor and the power devices.

#### STUCK ROTOR SHUTDOWN

If the delay from power onset to a positive Index transition or the time interval between successive Index transitions is greater than the prescribed time,

## **ELECTRICAL CHARACTERISTICS**

#### **ABSOLUTE MAXIMUM RATINGS**

the device interprets this delay as a stuck rotor and reduces the motor current to zero until such time as one positive HALLIN transition is detected or until power is removed and reapplied.

#### MOTOR COIL OVER-CURRENT

Refer to SENSE input description. Sense voltage is generated by current through Re shown in the typical application. The SENSE input threshold limits the maximum coil current.

| PARAMETER                                        | RATING           | UNIT |
|--------------------------------------------------|------------------|------|
| Positive Supply Voltage, VDD                     | 14               | V    |
| Storage Temperature                              | -65 to +125      | °C   |
| Ambient Operating Temperature                    | 0 to 70          | °C   |
| HALLIN, FREF, START, and<br>SENSE Input Voltages | -0.3 to VDD +0.3 | V    |
| HALLOUT Current                                  | 10               | mA   |
| Lead Temperature (soldering, 10 sec.)            | 260              | °C   |
| Power Dissipation                                | 400              | mW   |

#### **RECOMMENDED OPERATING CONDITIONS**

Unless otherwise specified,  $10.8V \le V12 \le 13.2V$ ;  $0 \circ C \le TA \le 70 \circ C$ ; FREF = 2.00 MHz; Re =  $0.4\Omega \pm 10\%$  (2 watt); Rb = 4.7 K $\Omega \pm 10\%$  (1/4 watt);  $0.8 \le Darlington Vbe \le 1.8$ 

#### Motor Parameters: (1 to 3 platters)

KT Torque constant = 0.015 Nt-m/amp ±10%

Inertia = 0.000489 Nt-m/s/s ±33%

KD Damping factor = 0.0000318 Nt-m/rad/sec ± 33%

| where: | Motor Frequency (s) | <u> </u> |
|--------|---------------------|----------|
|        | Motor Current (s)   | Jxs+KD   |

#### DC ELECTRICAL CHARACTERISTICS

| PARAMETERS                   | CONDITIONS   | MIN      | NOM | MAX | UNIT |
|------------------------------|--------------|----------|-----|-----|------|
| POWER SUPPLY CURRENT         |              |          |     |     |      |
| ICC (Includes Drive Outputs) |              | (17 typ) |     | 30  | mA   |
| FREF AND START INPUTS        |              |          |     |     |      |
| Input Low Voltage            | lil = 500 μA |          |     | 0.8 | V    |
| Input High Voltage           | lih = 100 μA | 2.0      |     |     | V    |

1.

## DC ELECTRICAL CHARACTERISTICS (Continued)

| PARAMETERS                                | CONDITIONS                 | MIN   | NOM       | MAX   | UNIT |
|-------------------------------------------|----------------------------|-------|-----------|-------|------|
| HALL SENSOR INTERFACE                     |                            |       |           |       |      |
| HALLOUT Bias voltage                      | l = 5 mA                   | 5.0   |           | 6.8   | V    |
| HALLOUT Pullup Resistance                 | To HALLOUT Pin             | 5     |           | 20    | KΩ   |
| Input Low Voltage                         |                            |       |           | 1.0   | V    |
| Input High Voltage                        |                            | 4.0   |           |       | V    |
| DRIVER OUTPUTS                            |                            |       |           |       |      |
| Sink Capability                           | VOUTA or VOUTB = 0.5 Volts | 5.0   |           |       | mA   |
| Source Capability                         | VOUTA or VOUTB = 3.0 Volts | -5.0  |           |       | mA   |
| Capacity Load Drive Capability            |                            |       |           | 50.0  | pF   |
| SENSE INPUT                               |                            |       |           |       |      |
| Threshold Voltage                         |                            | 0.9   |           | 1.1   | V    |
| Input Current                             |                            | -100  |           | 100   | μA   |
| Input Capacitance                         |                            |       |           | 25.0  | pF   |
| STUCK ROTOR DETECTION                     | •                          |       |           |       |      |
| Shutdown Time                             | Power On To Driver         | 0.815 |           | 0.935 | sec  |
| LOW VOLTAGE DETECTION                     |                            |       |           |       | 4.   |
| Detect Threshold                          |                            | 6.0   |           | 9.0   | V    |
| CONTROL LOOP - DESCRIPTION                | V*                         | ·     |           |       |      |
| Divider Ratio                             | FREF/Avg. Motor Frequency  | 16664 |           | 16672 |      |
| Index to Index Jitter                     | Total Jitter               |       |           | 8.0   | μsec |
| Loop Gain H (2 X $\pi$ X f)               | f = 2 Hz                   |       | 0 Typical |       | dB   |
| Loop Zero                                 | Kp/Ki                      | 0.97  |           | 1.03  | Hz   |
| CONTROL LOOP Vs SUPPLY VA                 | RIATION                    |       |           |       |      |
| $\frac{Kp(V12 = 13.2V)}{Kp(V12 = 10.8V)}$ |                            | 0.96  |           | 1.04  |      |
| Ki(V12=13.2V)<br>Ki(V12=10.8V)            |                            | 0.96  |           | 1.04  |      |
| START/STOP VELOCITY PROFILES              |                            |       |           |       | . 1  |
| Power on Delay to FHALL                   | 1 Platter                  | 7.0   |           | 11.0  | sec  |
| Greater than FREF/16668                   | 2 Platters                 | 9.0   |           | 13.0  | sec  |
|                                           | 3 Platters                 | 11.0  |           | 15.0  | Sec  |
| Speed Overshoot                           | 1 Platter                  | 0.5   |           | 2.0   | %    |
| FHALL - ( FREF/16668 )                    | 2 Platters                 | 0.5   |           | 2.0   | %    |
| (FREF/16668)                              | 3 Platters                 | 0.5   |           | 2.0   | %    |

# SSI 32M590-Series 5-1/4 Inch Motor Speed Control

## START/STOP VELOCITY PROFILES (Continued)

| PARAMETERS                                                                                                                                                                                                             | CONDITIONS | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|-----|------|------|
| Setting Time: Motor                                                                                                                                                                                                    | 1 Platter  | 9.0  |     | 13.0 | sec  |
| Frequency Settles to 0.05%                                                                                                                                                                                             | 2 Platters | 11.0 |     | 15.0 | sec  |
|                                                                                                                                                                                                                        | 3 Platters | 13.0 |     | 17.0 | sec  |
| Stop Time (Regenerative):                                                                                                                                                                                              | 1 Platter  | 7.0  |     | 13.0 | sec  |
| Motor Frequency Slows to                                                                                                                                                                                               | 2 Platters | 8.0  |     | 15.0 | sec  |
| 30% after Power is Removed                                                                                                                                                                                             | 3 Platters | 9.0  |     | 17.0 | sec  |
| Stop Time (Active):                                                                                                                                                                                                    |            | 4.0  |     |      | sec  |
| *The continuous Time Transfer Function of the on-chip control can be modeled as follows:<br>$H(s) = \frac{Vc(s)}{F(s)} = Ki \times \frac{(1+s/(2 \times \pi x (Kp/Ki)))}{s} Ki = Integral gain Kp = Proportional gain$ |            |      |     |      |      |



## FIGURE 1: Firing Order



#### FIGURE 2: Typical Application

5

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)



#### **ORDERING INFORMATION**

| PART DESCRIPTION  | ORDERING NUMBER | PACKAGE MARK   |
|-------------------|-----------------|----------------|
| SSI 32M590-Series |                 |                |
| 8-Pin PDIP        | SSI 32M5901-CP  | SSI 32M5901-CP |
| 14-Pin PDIP       | SSI 32M5902-CP  | SSI 32M5902-CP |
| 16-Pin SOL        | SSI 32M5902-CL  | SSI 32M5902-CL |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

licon systems INNOVATORS IN INTEGRATION

# DESCRIPTION

The SSI 32M591 is a motor controller IC designed to provide all timing and control functions necessary to start, drive and brake a three-phase brushless DC spindle motor. The IC requires three external power transistors (such as Darlington power transistors), one external power resistor, and an external frequency reference. The three motor HALL sensors are directly driven and decoded by the device. The controller is optimized for a 3600 rpm disk drive motor using a 2 Mega-Hertz clock. Motor protection features include stuck rotor shutdown, supply and clock fault detection. all of which are indicated by a FAULT signal, and coil over-current detection and control. A LOCK signal is provided to indicate that the motor is at speed. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

BLOCK DIAGRAM

## **FEATURES**

- CMOS with TTL/LSTTL compatible control functions
- Single +12 volt power supply
- All motor START, DRIVE, and STOP timing and control
- Includes HALL-Effect sensor drive and input pins
- Highly accurate speed regulation of ±.05 %
- Active braking function
- On-chip digital filtering requires no external compensation of adjustments
- Provides protection against stuck rotor, motor coil over-current, supply fault, or clock fault
- At speed indication provided



PIN DIAGRAM

August, 1988

# **CIRCUIT OPERATIONS**

The device incorporates both analog and digital circuit techniques to utilize the advantages of each. The analog portion of the loop uses switched capacitor filter

technology to eliminate external components. The control loop uses a Pulse Amplitude Modulation (PAM) control scheme to avoid the switching transients and torque ripple inherent in Pulse Width Modulation (PWM) schemes.

# **PIN DESCRIPTION**

| SYMBOL                    | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD                       | I   | +12V Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VSS                       | I   | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FREF                      | I   | FREQUENCY REFERENCE INPUT: A TTL compatible input used by the device to set<br>and maintain the desired motor speed and operate circuit blocks. This input level must<br>not exceed VDD at any time.                                                                                                                                                                                                                                                                                     |
| HALLOUT                   | 0   | HALL SENSOR BIAS OUTPUT: Provides a regulated bias voltage for the Hall effect<br>sensors, inside the motor.                                                                                                                                                                                                                                                                                                                                                                             |
| HALL1,<br>HALL2,<br>HALL3 | I   | HALL SENSOR INPUTS: The TTL open-collector type outputs of the motor's Hall switches feed these inputs which have a resistor pullup to the HALLOUT bias voltage. The HALL1 input is used to index the control loop counter. Refer to figure 1 for input timing.                                                                                                                                                                                                                          |
| OUTA,<br>OUTB,<br>OUTC    | 0   | DRIVER OUTPUTS: These three driver outputs drive the external power transistors,<br>such as TIP120 NPN Darlington power transistors shown in the typical application.<br>The power transistors control the motor current through the current setting resistor Re.<br>The motor current is V(sense)/Re. During normal operation, the driver output voltages<br>are adjusted as necessary to maintain the proper motor speed and drive current. Refer<br>to figure 1 for output timing.    |
| SENSE                     | I   | COIL CURRENT SENSE INPUT: Senses the coil current and limits the sense voltage to the threshold by limiting the drive to the external power transistors.                                                                                                                                                                                                                                                                                                                                 |
| LOCK                      | 0   | AT SPEED INDICATOR OUTPUT: An open drain LSTTL compatible output that indicates with an active low that the period of the motor is within the controller's linear range. Because of the accuracy of the loop, the LOCK pin is a good "at speed" indicator.                                                                                                                                                                                                                               |
| START                     | I   | ACTIVE BRAKE CONTROL INPUT: The active brake is enabled by applying a logic<br>"0" to the START pin. During active braking the driver output's phasing is changed to<br>apply a reverse torque to the motor until the motor period drops below the reverse<br>shutdown speed at which time the drivers turn off the external power transistors to deny<br>power to the motor. Active braking timing is shown in figure 1. Do not enable active<br>braking at motor speeds below 120 rpm. |
| FAULT                     | 0   | FAULT INDICATOR OUTPUT: Goes high when the motor is determined to be stalled, VDD is low, or FREF clock is too slow.                                                                                                                                                                                                                                                                                                                                                                     |
| N/C                       | -   | NO CONNECTION: These pins must be left unconnected and floating.                                                                                                                                                                                                                                                                                                                                                                                                                         |

# FUNCTIONAL DESCRIPTIONS

A binary counter is preset once per motor revolution by an index signal developed from the HALL1 input. On the next index pulse, the remaining least significant bits are loaded into the proportional D/A and accumulated by a saturating accumulator. The most significant bits are loaded into the integral D/A. The size of the accumulator and the bit locations determine the major scaling (within a factor of two) for the gain and zero location of the filter. To prevent overflow in the proportional D/A, the counter is decoded to detect overflow and the proportional D/A is saturated as needed. The overflow also generates a boost signal used in the summer. The range of the accumulator is larger than the linear range of the proportional channel to help filter small load disturbances that tend to saturate the proportional channel. The entire counter is also used to provide a time-out feature to protect the motor and external circuitry.

**PROTECTION FEATURES** 

#### Low Voltage Detection

If the supply drops below the detect threshold, the

device will turn off all of the external power transistors to prevent damage to the motor and the power devices. The FAULT pin goes high in this condition.

#### Stalled Rotor Shutdown

If the delay from power onset to a positive index transition or the time interval between successive index transitions is greater than the prescribed time, the device interprets this delay as a stalled rotor and reduces the motor current to zero until such time as one positive index transition is detected or until power is removed and reapplied. The FAULT output goes high when the motor is determined to be stalled.

#### Motor Coll Over-Current

Refer to SENSE input description. The voltage generated by motor coil current through Re is sensed as shown in the typical application. The sense input threshold limits the maximum coil current.

#### FREF Clock Fault

If the FREF frequency drops below the specified minimum frequency, the driver will shut down and the FAULT pin will go high.



FIGURE 1: HALL Switch/Driver Timing Relationship

# **ELECTRICAL CHARACTERSTICS**

#### ABSOLUTE MAXIMUM RATINGS

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC operating characteristics.

| PARAMETER                            | RATING           | UNIT |
|--------------------------------------|------------------|------|
| Positive Supply Voltage, VDD         | 14               | V    |
| Storage Temperature                  | -65 to + 125     | °C   |
| Pin Voltage (except FAULT and LOCK)  | -0.3 to VDD +0.3 | V    |
| FAULT and LOCK Pin Voltage           | -0.3 to VDD +5.0 | V    |
| HALLOUT Current                      | 20               | mA   |
| Lead Temperature (soldering, 10 sec) | 260              | ٥°C  |

#### **RECOMMENDED OPERATION CONDITIONS**

| PARAMETER                 | CONDITIONS                                                                                       | MIN    | NOM    | MAX    | UNITS     |
|---------------------------|--------------------------------------------------------------------------------------------------|--------|--------|--------|-----------|
| DC Supply Voltage, VDD    |                                                                                                  | 10.8   | 12.0   | 13.2   | V         |
| Input Clock, FREF         |                                                                                                  | 1.9998 | 2      | 2.0002 | MHz       |
| Ambient Temperature, Ta   |                                                                                                  | 0      |        | 70     | °C        |
| Emitter Resistor, Re      |                                                                                                  | .392   | .4     | .408   | Ω         |
| Power Darlington Vbe      |                                                                                                  | 0.8    |        | 1.8    | V         |
| Motor Parameters (1)      | $\frac{\text{Motor Frequency (s)}}{\text{Motor Current (s)}} = \frac{\text{KT}}{\text{Js + KD}}$ |        |        |        |           |
| KT, Torque Constant Range | (0.15 Nt-m/A nom)                                                                                | -10    |        | +10    | %         |
| J, Inertia Range          | (489x10 <sup>-6</sup> Nt-m-sec <sup>2</sup> nom)                                                 | -33    |        | +33    | %         |
| KD, Damping Factor Range  | (31.8x10 <sup>-6</sup> Nt-m/rad/sec nom)                                                         | -33    |        | +33    | %         |
| Winding resistance (2)    |                                                                                                  |        | 2.0    |        | Ohms      |
| Winding inductance        |                                                                                                  |        | 2.0    |        | mH        |
| Back EMF (2)              |                                                                                                  |        | 0.0159 |        | V/rad/sec |

Notes:

(1) The motor parameters given are for a typical motor. The device will work for a range of motors near this nominal motor.

(2) The motor must have a back EMF less than 10 volts peak (measured from center tap to drive transistor collector/drain) at speed to insure linear operation of drive transistors and a coil resistance small enough to insure adequate start current.

## DC ELECTRICAL CHARACTERISTICS.

Unless otherwise specified,  $10.8V \le VDD \le 13.2V$ :  $0^{\circ}C \le TA \le 70^{\circ}C$ ; FREF = 2.000MHz; Re = 0.4 Ohms; Motor Configuration is 4-pole 3-phase center-tap "Y".

| PARAMETER                           | CONDITIONS                                                                           | MIN  | NOM  | МАХ  | UNITS |
|-------------------------------------|--------------------------------------------------------------------------------------|------|------|------|-------|
| Power Supply Current                |                                                                                      |      |      |      |       |
| ICC                                 | Clock Active<br>1(HALLOUT) = 15mA<br>1 Driver loaded to = 5 mA<br>2 Drivers unloaded |      |      | 30   | mA    |
| Power Dissipation                   |                                                                                      |      |      | 400  | mW    |
| Fault Detection                     |                                                                                      |      |      |      |       |
| Low Voltage Detect<br>Threshold     |                                                                                      | 6.8  |      | 9.0  | V     |
| Input Logic Signals - 'FREF' and    | 'START' Inputs                                                                       |      |      |      |       |
| Vil, Input Low Voltage              |                                                                                      |      |      | 0.08 | V     |
| lil, Input Low Current              | Vin = 0                                                                              | -500 | ]    |      | μA    |
| Vih, Input High Voltage             |                                                                                      | 2.0  |      |      | V     |
| liH, Input High Current             | Vin = 5                                                                              |      |      | 100  | μA    |
| Output Logic Signals - 'LOCK' ar    | nd 'FAULT' Pins                                                                      |      |      |      |       |
| Vol                                 | lsink = 2mA                                                                          |      |      | 0.4  | V     |
| loh                                 | Vout = VDD                                                                           |      |      | 10   | μA    |
| HALL Sensor Interface               |                                                                                      |      |      |      |       |
| HALLOUT Bias Voltage                | I = 0 to -15mA                                                                       | 5.0  |      | 6.8  | V     |
| HALL1,2,3 Pullup Resistance         | To HALLOUT pin                                                                       | 5    |      | 20   | KΩ    |
| Input Low Voltage                   |                                                                                      |      |      | 1.0  | V     |
| Input High Voltage                  |                                                                                      | 4.0  |      |      | v     |
| Driver Outputs                      |                                                                                      |      |      |      |       |
| Sink Capability                     | Vol = 0.5V                                                                           | 1.0  |      |      | mA    |
| Source Capability                   | Voh = 3.0V                                                                           | -5.0 |      |      | mA    |
| Capacitive Load Drive<br>Capability |                                                                                      |      | 50.0 |      | pF    |
| Sense Input And Over-Current C      | ontrol                                                                               |      |      |      |       |
| Threshold Voltage                   |                                                                                      | 0.9  |      | 1.1  | v     |
| Input Current                       |                                                                                      | -100 |      | 100  | μA    |

#### AC ELECTRICAL CHARACTERISTICS

Unless otherwise specified,  $10.8V \le VDD \le 13.2V$ ;  $0^{\circ}C \le TA \le 70^{\circ}C$ ; FREF = 2.000 MHz; Re=0.4 Ohms.

| PARAMETER                                   | CONDITIONS                         | MIN    | NOM    | MAX   | UNITS |
|---------------------------------------------|------------------------------------|--------|--------|-------|-------|
| Fault Detection                             |                                    |        |        |       |       |
| Stalled Rotor Shutdown Time                 | Power On to driver                 | 0.850  |        | 0.900 | sec   |
| Low FREF Shutdown<br>Threshold              |                                    |        |        | 100   | Hz    |
| Lock Indication                             |                                    |        |        |       |       |
| Lock Range                                  | Motor Speed                        | 3585   |        | 3615  | Hz    |
| Control Loop Parameters*                    |                                    |        |        |       |       |
| Divider Ratio                               | FREF/Fmotor                        |        | 33,336 |       |       |
| Instantaneous Speed Error                   | Referenced to 60Hz                 | -0.035 | 0.01   | 0.015 | %     |
| Index to Index Jitter<br>(16/FREF)          | Total jitter                       |        |        | 8     | μs    |
| Loop Bandwidth                              | Nominal motor<br>Re = $0.40\Omega$ |        | 2      |       | Hz    |
| Loop Zero                                   | Ki/Kp                              |        | 1.0    |       | Hz    |
| Maximum Running Current                     | Re = 0.40Ω                         | 1.50   |        |       | Amps  |
| Minimum Running Current                     | Re = 0.40Ω                         |        |        | 0     | Amps  |
| Start Current                               | Re = 0.40Ω                         | 2.25   |        | 2.75  | Amps  |
| Input Logic Signals-'FREF' and 'START' Pins |                                    |        |        |       |       |
| Input Capacitance                           |                                    |        |        | 25    | pF    |
| Hall Sensor Interface                       |                                    |        |        |       |       |
| Input Capacitance                           |                                    |        |        | 25    | pF    |
| Sense Input and Over-current Control        |                                    |        |        |       |       |
| Input Capacitance                           |                                    |        |        | 25    | pF    |
| *Control Loom Natoo                         |                                    |        |        |       |       |

\*Control Loop Notes:

Running current limits refer to capabilities during speed correction.

The motor control loop consists of counters, logic, and digital-to-analog converters that provide loop time constants. The continuous time transfer function of the on chip control can be modeled as follows:

$$H(s) = \frac{Vc(s)}{Fm(s)} = \frac{Ki}{s} + Kp$$

Vc(s) is the voltage applied to the external setting resistor Re by the modulator. By adjusting the value of Re the gain the motor sees can be adjusted, as can the starting current.



**Typical Application Diagram** 



# **ORDERING INFORMATION**

| PART DESCRIPTION              | ORDER NO.     | PKG. MARK |
|-------------------------------|---------------|-----------|
| SSI 32M591 16-Pin Plastic DIP | SSI 32M591-CP | 32M591-CP |
| SSI 32M591 16-Pin SOL         | SSI 32M591-CL | 32M591-CL |

No responsibility is assumed by SSI for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSI. SSI reserves the right to make changes in specifications at any time without notice.

on systems™

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809
silicon systems INNOVATORS IN INTEGRATION

June, 1988

#### DESCRIPTION

The SSI 32M593 is a motor speed control IC designed to provide all timing and control functions necessary to start, drive, and brake a 3-phase, 4 or 8 pole brushless DC spindle motor. External Darlington power transistors or external power FETs may be used by the SSI 32M593 to drive the spindle motor.

The motor Hall sensors are directly driven and decoded by the device. The controller is optimized for a 3600 rpm motor using a 2 MHz clock. Motor protection features include jammed platter shutdown, supply and clock fault detection, all of which are indicated by a FAULT signal, and coil over-current detection and control. A LOCK signal is provided to indicate that the motor is at speed. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

The SSI 32M593 requires a +12V power supply, and is available in 20-pin DIP or SO packages.

#### FEATURES

- 3-phase bipolar or unipolar operation
- 4 or 8-pole operation
- 3600 rpm speed control using a 2 MHz clock
- Highly accurate speed regulation of ±0.037%
- On-chip digital filter
- At speed indication provided
- Active braking function
- Output pre-driver for center tap or non-center tap windings
- Drives complementary Darlington power transistors or complementary power FETs
- Power supply fault protection
- Motor over-current protection
- Multiple retry on jammed spindle
- Single +12 volt power supply

#### **BLOCK DIAGRAM PIN DIAGRAM** FRE FAULT FMIN госк 🛛 1 20 OUTUPB CLKGEN VREF VLVDT OUTPUT D OUTUPC HALL3 2 19 VREE START FREF FAULT 3 18 START HALLOUT 4 17 D VDD MODE HALL1 h MODE 16 5 FMOTOR HALLOUT FMOTOR UENABLE 6 15 FNOTOR REVERSE GND T П оптв 7 14 HALL1 START h OUTA П R 13 COUNTER COMMUTATION LOCK SENSE CF VDC q 12 n REVERSE OUTC HALL2 10 11 h FAST OUTUP SLEW SLOW SUMMER D/A PROPORTIONA NTEGRA 20-PIN DIP or SOL ACCUM D/A ουτχ SLOW SLEW VRE VOLTAGE SENSE

CAUTION: Use handling procedures necessary for a static sensitive component.

#### **FUNCTIONAL DESCRIPTION**

The SSI 32M593 uses a mix of analog and digital techniques to accomplish speed control. The control signal is generated by analog conversion of a digital speed error term developed by examining the contents of a count-down counter once per motor revolution. The sign and magnitude of the remainder controls the amplitude of a correction signal applied to the motor. Commutation timing, developed from motor generated HALL signals, applies the correction in the proper phase sequence.

The device uses a Pulse Amplitude Modulation (PAM) scheme rather than Pulse Width Modulation (PWM) to avoid the switching transients and torque ripple inherent in PWM.

In operation, the SSI 32M593 is installed in a closed loop control system that maintains the speed of a 3–Phase Brushless DC motor. By monitoring the HALL signal outputs of the motor, a control voltage is developed using both digital and analog techniques. The analog portion of the control loop uses switched capacitor techniques to eliminate the need for any external passive components required for loop compensation. An operation description of the circuit follows.

#### CONTROL LOOP

Referring to the block diagram, the major sections of the control loop are a 19-stage Counter, Integral and Proportional channels, D/A's and a Summer.

The speed error is determined by examining the contents of the counter once per revolution. The counter is preset once per revolution by an INDEX signal developed from the HALL1 input, at the same time any remainder resulting from a 500 KHz count-down rate is loaded into a latch.

The lower LSB's of the latch, except for the LSB, are used to drive the Proportional D/A while the entire contents of the latch are accumulated to control the Integral Channel. The MSB's of the accumulator drive the Integral D/A.

If the contents of the counter indicate that the speed is outside the linear regulation range ( $\pm 0.037\%$ ), this is decoded as a "FAST" or "SLOW" condition. Under these conditions the Proportional D/A output is driven to either end of its range, as appropriate. Under a slow condition, a fixed reference voltage is supplied to the output drives.

The Summer then outputs a control voltage (VC) consisting of a bias voltage plus or minus the sum of the two D/A outputs.

The Integral and Proportional channels perform several functions related to the operation of the control loop. One function is to control loop stability by maintaining the loop zero at 1 Hz. In operation this translates to the Integral channel responding to major bias point changes while the Proportional channel takes care of minor perturbations to the loop.

#### COMMUTATION

The summer output is channeled to the appropriate OUTA, B, C output according to the timing shown in Figure 1. To reduce switching transients, the outputs are slew rate controlled during each transition.

OUTUPA, B, C outputs cycle between approximately VDD in the OFF state and GND in the ON state also according to Figure 1. Again, rise and fall times are controlled during transitions.

#### MOTOR COIL OVER-CURRENT

Refer to SENSE input description. Sense voltage is generated by current through Re shown in the typical application. The SENSE input threshold limits the maximum coil current.



FIGURE 1: COMMUTATION TIMING DIAGRAM

#### FUNCTIONAL DESCRIPTION (Continued)

#### FAULT CONDITIONS

Four conditions cause an active high on the FAULT output pin, also disabling all drivers except as noted :

- (1) Low power supply VDD < Vlvdt
- (2) No FREF clock FREF < Fmin
- (3) Stalled motor. If the delay from power onset to a positive HALL index transition or the time interval between successive HALL index transitions is greater than the specified time, the device interprets this delay as a stalled motor, reduces the motor current to zero and performs three retry cycles. If the motor continues to be stalled after three retries, then motor current is

reduced to zero until such time as one positive HALL index transition is detected, the START pin is toggled, or power or FREF is removed and re-applied. After the fourth try, FAULT goes high. (See Figure 2.)

(4) Reverse shutdown speed. During active braking (START=0) the HALL sensor's phasing is changed to apply a reverse torque to the motor until the motor speed drops below the reverse shutdown speed at which time the drivers turn off to deny power to the motor and FAULT goes high. If UENABLE is high (non-center tapped motor) the device will perform passive braking after the motor speed drops below the reverse shutdown speed by enabling the lower drivers, OUTX, to dissipate any remaining coil energy. The upper drivers OUTUPX are off. (See Figure 3.)



#### FIGURE 2: JAMMED PLATTER SEQUENCE



FIGURE 3: ACTIVE BRAKING SEQUENCE

#### **PIN DESCRIPTION**

| NAME         | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VDD          | I    | +12V Power Supply                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| GND          | 1    | Ground                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| FREF         | l    | The reference clock input used to set motor speed and operate circuit blocks.                                                                                                                                                                                                                                                                                        |  |  |  |
| START        | 1    | Spin start is enabled by applying a logic "one" to the START pin. It may be<br>connected to VDD in systems that do not require active braking. Active<br>braking is enabled by applying a logic "zero" to the START pin. During active<br>braking the commutation is changed to apply a reverse torque to the motor<br>until the motor velocity drops below 281 rpm. |  |  |  |
| MODE         | l    | Mode Control. When tied high (to VDD) selects 8-pole operation where HALL1 signal is divided by four to generate an index signal. When left open, 4-pole operation is selected and HALL1 is divided by two.                                                                                                                                                          |  |  |  |
| UENABLE      | I    | Tying UENABLE to GND forces all upper outputs to their off state and disables passive braking. UENABLE must be tied to GND for unipolar center-tapped motors. Tied high or floating, UENABLE = 1 and drives bipolar motors.                                                                                                                                          |  |  |  |
| FAULT        | 0    | FAULT goes active high indicating low VDD, no FREF, a stalled motor, or motor velocity below the reverse shutdown speed.                                                                                                                                                                                                                                             |  |  |  |
| LOCK         | 0    | LOCK goes active low when the motor frequency is within a specified lock range.                                                                                                                                                                                                                                                                                      |  |  |  |
| FMOTOR       | 0    | FMOTOR frequency indicates the motor speed, nominally 3600 rpm.<br>FMOTOR is derived from HALL1.                                                                                                                                                                                                                                                                     |  |  |  |
| SENSE        | I    | Coil Current Sense Input. Senses the coil current and limits the sense voltage to the specified threshold by limiting the voltage from the lower drivers. (OUTX)                                                                                                                                                                                                     |  |  |  |
| HALLOUT      | 0    | Hall Sensor Bias Output. Provides a regulated bias voltage for the hall effect sensors.                                                                                                                                                                                                                                                                              |  |  |  |
| HALL1, 2, 3  | I    | Hall Sensor inputs that determine commutation. The TTL open-collector type motor outputs drive these inputs, which have internal resistor pullups referenced to the HALLOUT bias voltage.                                                                                                                                                                            |  |  |  |
| OUTUPA, B, C | 0    | Upper motor CMOS level outputs that drive either Darlingtons or PFETs.                                                                                                                                                                                                                                                                                               |  |  |  |
| OUTA, B, C   | 0    | Lower Driver Outputs. These three driver outputs drive external Bipolar<br>or NFET power transistors to control the motor current through the current<br>setting resistor Re. The motor current is V(sense)/Re. During normal<br>operation, the drive voltages are adjusted as necessary to maintain the<br>proper motor speed and drive current.                    |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                                                              | RATING           | UNIT |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|------------------|------|--|--|--|--|
| VDD Supply Voltage                                                                                     | -0.5 to +14V     | V    |  |  |  |  |
| Storage Temperature                                                                                    | -65 to +150      | °C   |  |  |  |  |
| Lead Temperature, PDIP (10 sec. soldering)                                                             | 260              | °C   |  |  |  |  |
| Package Temperature, SO (20 sec. reflow)                                                               | 215              | °C   |  |  |  |  |
| Input, Output pins                                                                                     | -0.3 to VDD +0.3 | V    |  |  |  |  |
| Inputs and outputs are protected from static charge using built-in ESD and Latchup protection devices. |                  |      |  |  |  |  |

ELECTRICAL CHARACTERISTICS (Unless otherwise specified Vlvdt <Vdd<13.2V.)

| PARAMETER                     | CONDITIONS                      | MIN   | NOM | MAX   | UNIT |
|-------------------------------|---------------------------------|-------|-----|-------|------|
| VDD supply voltage            |                                 | 10.8  | 12  | 13.2  | v    |
| IDD supply current            | includes output driver current  | -     | 20  | 38    | mA   |
| PDD power dissipation         | loutA or B, or C = -10 mA       | -     | 240 | 375   | mW   |
|                               | loutupA, or B, or C = 10 mA     |       |     |       |      |
|                               | IHALLOUT = -10 mA               |       |     |       |      |
| FREF clock frequency          |                                 | 1.998 | 2   | 2.002 | MHz  |
| TA ambient temperature        |                                 | 0     | -   | 70    | °C   |
| TTL Inputs START, FREF, UEN   | IABLE                           |       |     |       |      |
| Vil input low voltage         | lil ≤500 μA                     | -     | -   | 0.8   | v    |
| Vih input high voltage        | lih ≤100 μA                     | 2.0   | -   | -     | v    |
| MODE Input                    |                                 |       |     |       |      |
| Vil input low voltage         |                                 | -     | -   | 0.5   | v    |
| Vih input high voltage        | lih ≤500 μA                     | VDD5  | -   | -     | v    |
| HALLX Input                   |                                 |       |     |       |      |
| Vil input low voltage         |                                 | -     | -   | 1.0   | V    |
| Vih input high voltage        | External pullup current ≤1.7 mA | 3.0   | -   | -     | V    |
| Input Pullup-Pulldown Resista | nce                             |       |     |       |      |
| Internal pullup resistance    | START, FREF, UENABLE            | 40    | -   | -     | KΩ   |
| Internal pullup resistance    | HALLX inputs                    | 5     | -   | 20    | ΚΩ   |
| Internal pulldown resistance  | MODE input                      | 40    | -   | -     | ΚΩ   |
| Input capacitance             | All inputs                      | -     | -   | 25    | pF   |

#### ELECTRICAL CHARACTERISTICS (Continued)

| PARAMETER       |                       | CONDITIONS                                                                                              | MIN      | NOM       | МАХ        | UNIT   |
|-----------------|-----------------------|---------------------------------------------------------------------------------------------------------|----------|-----------|------------|--------|
| SENSE In        | put                   |                                                                                                         | •        |           |            |        |
| SENSE vo        | Itage threshold       | if exceeded, driver voltage<br>is limited                                                               | 0.9      | 1.0       | 1.1        | V      |
| Input curre     | nt                    |                                                                                                         | -100     | -         | +100       | μA     |
| Open Drai       | n Outputs LOCK, Fl    | MOTOR, FAULT                                                                                            |          |           |            |        |
| Vol output      | low voltage           | IOL = 2 mA                                                                                              | -        | -         | 0.5        | v      |
| Typical ext     | ernal pullup resistor |                                                                                                         | -        | 10        | -          | ΚΩ     |
| FAULT Inc       | lication              |                                                                                                         |          |           |            |        |
| Vivdt, low v    | voltage               |                                                                                                         | 8.0      | -         | 9.5        | V      |
| Fmin, loss      | of FREF               |                                                                                                         | -        | -         | 100        | Hz     |
| Stuck moto      | or, start pulses      | drivers on, drivers off                                                                                 | -        | 0.90      | -          | sec    |
| Number of       | start pulses          |                                                                                                         | -        | 4         | -          | -      |
| Reverse sh      | nutdown speed         | START = 0                                                                                               | -        | 281       | -          | rpm    |
| LOCK Indication |                       |                                                                                                         |          |           |            |        |
| Lock range      | )                     | Measure at FMOTOR, FREF =                                                                               | 3594     | 3600      | 3607       | rpm    |
| Speed erro      | or                    | 2 MHz, 10.8 < VDD < 13.2                                                                                | 037      |           | +.037      | %      |
| HALL Sen        | sor Interface         |                                                                                                         |          |           |            |        |
| HALLOUT         | bias voltage          | 10.8 < VDD < 13.2,<br>Iload = -5 mA                                                                     | 5.0      |           | 6.8        | v      |
|                 |                       | 10.8 < VDD < 13.2,<br>Iload = -10 mA                                                                    | 5.0      |           |            | V      |
| Driver Out      | puts (FHALLX ≥ 100    | Hz, Vivdt < VDD $\leq$ 13.2, CL $\leq$ 500 p                                                            | F unless | otherwise | specified. | )      |
| Slew rate       |                       | All driver outputs                                                                                      | 150      | -         | 400        | V/msec |
| Ουτχ            | Voh                   | lload = -7.5 mA                                                                                         | 3.75     | -         | -          | V      |
|                 | Voh                   | lload = -100 μA,<br>10.8 ≤ VDD ≤ 13.2                                                                   | 8.0      | -         | -          | V      |
|                 | Vol off state         | lload = 3.4mA,<br>5.0 ≤ VDD ≤ 13.2                                                                      | -        | -         | 0.5        | v      |
| OUTUPX          | Vol                   | lioad = 10 mA                                                                                           | -        | -         | 3.0        | V      |
|                 | Voh off state         | lload = -5 mA                                                                                           | VDD-0.5  | -         | -          | v      |
|                 | Voh off state         | $\begin{aligned} \text{Iload} &= -2 \text{ mA,} \\ 5.0 \leq \text{VDD} \leq \text{Vlvdt} \end{aligned}$ | VDD-0.5  | -         | -          | v      |

#### **APPLICATION INFORMATION**

| PARAMETER RECOMMENDED |                                     | MIN  | NOM | МАХ  | UNIT |
|-----------------------|-------------------------------------|------|-----|------|------|
| Power Transistors     |                                     |      |     |      |      |
| Re, Emitter Resistor  |                                     | .392 | .4  | .408 | Ω    |
| Power Darlington Vbe  | Typical device: TIP 125,<br>TIP 120 | 0.8  | -   | 1.8  | v    |
| Power FET Vth         | Typical device: IRFT 001            | 2    | -   | 6    | V    |
| Power FET Rds (on)    |                                     | -    | -   | 0.4  | Ω    |
| Power FET BVds        |                                     | 30   | -   | -    | v    |

#### **Motor Parameters**

The SSI 32M593 MSC is optimized for use with a 5 1/4" three-platter Winchester motor. The device will work for a range of motors near this nominal motor. Attempts to use a significantly different motor may require careful choice of a sense resistor for good spin-up and regulation.

| KT, Torque Constant Range                      | (0.015 Nt-m/A nom.)                                 | -10 | - | +10 | % |
|------------------------------------------------|-----------------------------------------------------|-----|---|-----|---|
| J, Inertia Range                               | (489 x 10 <sup>-6</sup> Nt-m-sec <sup>2</sup> nom.) | -33 | - | +33 | % |
| KD, Damping Factor Range                       | (31.8 x 10 <sup>-6</sup> Nt-m/rad/sec nom.)         | -33 | - | +33 | % |
| Note: Motor Frequency (s)<br>Motor Current (s) | = KT<br>Js + KD                                     |     |   |     |   |

#### **Control Loop Parameters**

The motor control loop consists of counter, logic, and digital-to-analog converters that provide loop time constants. The continuous time transfer function of the on-chip control can be modeled as follows:

| ы(s) _ Vc(s) _ Ki , кр                      | Where: | Ki = Integral Channel Gain     |
|---------------------------------------------|--------|--------------------------------|
| $F(s) = \frac{1}{Fm(s)} = \frac{1}{s} + Kp$ |        | Kp = Proportional Channel Gain |

Vc(s) is the voltage applied to the external sense resistor (Re) by the modulator. By adjusting the value of Re, the gain the motor sees can be adjusted as can the starting current.

| Loop Bandwidth                | Nominal motor, Re=.4 $\Omega$ |       | 2     |       | Hz      |
|-------------------------------|-------------------------------|-------|-------|-------|---------|
| Loop Zero                     | Ki/Kp                         |       | 1.0   |       | Hz      |
| Kp, Proportional Channel Gain |                               | 0.198 | 0.213 | 0.227 | V/rad/s |
| Ki, Integral Channel Gain     |                               | 1.23  | 1.33  | 1.42  | V/rad   |
| Start current                 | Re = 0.40Ω                    |       | 2.5   |       | Amps    |
| Running current               | Re = 0.40Ω                    |       | 1.5   |       | Amps    |



#### TYPICAL THREE-PHASE, 4-POLE, BIPOLAR, NON-CENTER TAPPED MOTOR USING A POWER FET MODULE



TYPICAL THREE-PHASE, 8-POLE, UNIPOLAR, CENTER TAPPED MOTOR USING A POWER DARLINGTONS. UENABLE MUST BE TIED TO GND.

#### PACKAGE PIN DESIGNATIONS

(TOP VIEW)



20-Pin DIP or SOL

#### **ORDERING INFORMATION**

| PART DESCRIPTION            | ORDER NO.     | PKG. MARK |  |  |
|-----------------------------|---------------|-----------|--|--|
| SSI 32M593 Three-Phase SOL  | SSI 32M593-CL | 32M593-CL |  |  |
| SSI 32M593 Three-Phase PDIP | SSI 32M593-CP | 32M593-CP |  |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

i con system

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

5-26

silicon systems™ INNOVATORS IN INTEGRATION

August, 1988

DESCRIPTION

The SSI 32M594 is a motor speed control IC designed to provide all timing and control functions necessary to start, drive, and brake a 3-phase, 4 or 8 pole brushless DC spindle motor. External Darlington power transistors or external power FETs may be used by the SSI 32M594 to drive the spindle motor.

The motor Hall sensors are directly driven and decoded by the device. The controller is optimized for a 3600 rpm motor using a 2 MHz clock. Motor protection features include jammed platter shutdown, supply and clock fault detection, all of which are indicated by a FAULT signal, and coil over-current detection and control. A LOCK signal is provided to indicate that the motor is at speed. The device's linear control loop controls the power drivers using Pulse Amplitude Modulation.

The SSI 32M594 requires a +12V power supply, and is available in 20-pin DIP or SO packages.

#### FEATURES

- Supports wide range of DC brushless 3-phase motors, including 3 1/2" motors
- 4 or 8-pole operation
- 3600 rpm speed control using a 2 MHz clock
- Highly accurate speed regulation of ±0.037%
- Provides for gain scaling of the motor current voltage
- On-chip digital filter
- At speed indication provided
- Active braking function
- Output pre-driver for center tap or non-center tap windings
- Drives complementary Darlington power transistors or complementary power FETs
- Power supply fault protection
- Motor over-current protection
- Multiple retry on jammed spindle
- Single +12 volt power supply



#### FUNCTIONAL DESCRIPTION

The SSI 32M594 uses a mix of analog and digital techniques to accomplish speed control. The control signal is generated by analog conversion of a digital speed error term developed by examining the contents of a count-down counter once per motor revolution. The sign and magnitude of the remainder controls the amplitude of a correction signal applied to the motor. Commutation timing, developed from motor generated HALL signals, applies the correction in the proper phase sequence.

The device uses a Pulse Amplitude Modulation (PAM) scheme rather than Pulse Width Modulation (PWM) to avoid the switching transients and torque ripple inherent in PWM.

The SSI 32M594 generates a motor current voltage which is related to the motor speed error. This is implemented on the IC by digital/analog techniques, converting a motor frequency error derived from a reference clock and digital counter into a voltage using switched capacitor D/A's. The voltage Vc translates into a motor current across Re regulating motor speed.

In operation, the SSI 32M594 is installed in a closed loop control system that maintains the speed of a 3–Phase Brushless DC motor. By monitoring the HALL signal outputs of the motor, a control voltage is developed using both digital and analog techniques. The analog portion of the control loop uses switched capacitor techniques to eliminate the need for any external passive components required for loop compensation. An operation description of the circuit follows.

#### CONTROL LOOP

Referring to the block diagram, the major sections of the control loop are a 19-stage Counter, Integral and Proportional channels, D/A's and a Summer.

The speed error is determined by examining the contents of the counter once per revolution. The counter is preset once per revolution by an INDEX signal developed from the HALL1 input, at the same time any remainder resulting from a 500 KHz count-down rate is loaded into a latch. The lower LSB's of the latch, except for the LSB, are used to drive the Proportional D/A while the entire contents of the latch are accumulated to control the Integral Channel. The MSB's of the accumulator drive the Integral D/A.

If the contents of the counter indicate that the speed is outside the linear regulation range ( $\pm 0.037\%$ ), this is decoded as a "FAST" or "SLOW" condition. Under these conditions the Proportional D/A output is driven to either end of its range, as appropriate. Under a slow condition, a fixed reference voltage is supplied to the output drives resulting in a start current of Vref/Re.

When LOCK is low, the control voltage, VDAC, from the summer is used to generate the motor running current. VDAC is a summation of integral channel voltage which cancels out offsets in the loop and motor losses, and a proportional channel voltage which tracks speed variations from the counter. The two channel voltages are then summed and weighted. The control voltage applied is externally scaleable by resistors R1 and R2 at DACOUT and DACIN (see Typical Application diagram) to fit a wide range of motors including those used in 3 1/2" drives. Note that Re affects start current while R1 and R2 affect running current as Irunning = VDACIN/Re.

The Integral and Proportional channels perform several functions related to the operation of the control loop. One function is to control loop stability by maintaining the loop zero at 1 Hz. In operation this translates to the Integral channel responding to major bias point changes while the Proportional channel takes care of minor perturbations to the loop.

#### COMMUTATION

The summer output is channeled to the appropriate OUTA, B; C output according to the timing shown in Figure 1. To reduce switching transients, the outputs are slew rate controlled during each transition.

OUTUPA, B, C outputs cycle between approximately VDD in the OFF state and GND in the ON state also according to Figure 1. Again, rise and fall times are controlled during transitions.



FIGURE 1: Commutation Timing Diagram

#### FUNCTIONAL DESCRIPTION (Continued)

#### MOTOR COIL OVER-CURRENT

Refer to SENSE input description. Sense voltage is generated by current through Re shown in the typical application. The SENSE input threshold limits the maximum coil current.

#### FAULT CONDITIONS

Four conditions cause an active high on the FAULT output pin, also disabling all drivers except as noted :

- (1) Low power supply VDD < Vlvdt
- (2) No FREF clock FREF < Fmin
- (3) Stalled motor. If the delay from power onset to a positive HALL index transition or the time

interval between successive HALL index transitions is greater than the specified time, the device interprets this delay as a stalled motor, reduces the motor current to zero and performs three retry cycles. If the motor continues to be stalled after three retries, then motor current is reduced to zero until such time as one positive HALL index transition is detected, the START pin is toggled, or power or FREF is removed and re-applied. After the fourth try, FAULT goes high. (See Figure 2)

(4) Reverse shutdown speed. During active braking (START = 0) the HALL sensor's phasing is changed to apply a reverse torque to the motor until the motor speed drops below the reverse shutdown speed at which time the drivers turn off to deny power to the motor and FAULT goes high. (See Figure 3)



FIGURE 2: Jammed Platter Sequence



FIGURE 3: Active Braking Sequence

#### **PIN DESCRIPTION**

| NAME         | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                              |
|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD          | I    | +12V Power Supply                                                                                                                                                                                                                                                                                                                                        |
| GND          | 1    | Ground                                                                                                                                                                                                                                                                                                                                                   |
| FREF         | I    | The reference clock input used to set motor speed and operate circuit blocks.                                                                                                                                                                                                                                                                            |
| START        | 1    | Spin start is enabled by applying a logic "one" to the START pin. It may be connected to VDD in systems that do not require active braking. Active braking is enabled by applying a logic "zero" to the START pin. During active braking the commutation is changed to apply a reverse torque to the motor until the motor velocity drops below 281 rpm. |
| MODE         | l    | Mode Control. When tied high (to VDD) selects 8-pole operation where HALL1 signal is divided by four to generate an index signal. When left open, 4-pole operation is selected and HALL1 is divided by two.                                                                                                                                              |
| FAULT        | 0    | FAULT goes active high indicating low VDD, no FREF, a stalled motor, or motor velocity below the reverse shutdown speed.                                                                                                                                                                                                                                 |
| LOCK         | 0    | LOCK, open drain active low, goes active low when the motor frequency is within a specified lock range.                                                                                                                                                                                                                                                  |
| SENSE        | 1    | Coil Current Sense Input. Senses the coil current and limits the sense voltage to the specified threshold by limiting the voltage from the lower drivers. (OUTX)                                                                                                                                                                                         |
| HALLOUT      | 0    | Hall Sensor Bias Output. Provides a regulated bias voltage for the hall effect sensors.                                                                                                                                                                                                                                                                  |
| HALL1, 2, 3  | I    | Hall Sensor inputs that determine commutation. The TTL open-collector type motor outputs drive these inputs, which have internal resistor pullups referenced to the HALLOUT bias voltage.                                                                                                                                                                |
| OUTUPA, B, C | 0    | Upper motor CMOS level outputs that drive either Darlingtons or PFETs.                                                                                                                                                                                                                                                                                   |
| OUTA, B, C   | 0    | Lower Driver Outputs. These three driver outputs drive external Bipolar<br>or NFET power transistors to control the motor current through the current<br>setting resistor Re. During normal operation, the drive voltages are adjusted<br>as necessary to maintain the proper motor speed and drive current.                                             |
| DACIN        | l    | Reference voltage for motor current.                                                                                                                                                                                                                                                                                                                     |
| DACOUT       | 0    | Summer Output (VDAC). The summation of integral and proportional channel voltages.                                                                                                                                                                                                                                                                       |

#### **ABSOLUTE MAXIMUM RATINGS**

Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics.

| PARAMETER                                                                                              | RATING           | UNIT |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|------------------|------|--|--|--|--|
| VDD Supply Voltage                                                                                     | -0.5 to +14V     | v    |  |  |  |  |
| Storage Temperature                                                                                    | -65 to +150      | °C   |  |  |  |  |
| Lead Temperature, PDIP (10 sec. soldering)                                                             | 260              | °C   |  |  |  |  |
| Package Temperature, SO (20 sec. reflow)                                                               | 215              | °C   |  |  |  |  |
| Input, Output pins                                                                                     | -0.3 to VDD +0.3 | · V  |  |  |  |  |
| Inputs and outputs are protected from static charge using built-in ESD and Latchup protection devices. |                  |      |  |  |  |  |

ELECTRICAL CHARACTERISTICS (Unless otherwise specified Vlvdt <VDD<13.2V.)

| PARA                             | METER                  | CONDITIONS                      | MIN   | NOM | МАХ   | UNIT |
|----------------------------------|------------------------|---------------------------------|-------|-----|-------|------|
| VDD s                            | supply voltage         |                                 | 10.8  | 12  | 13.2  | v    |
| IDD su                           | upply current          | includes output driver current  | -     | 20  | 38    | mA   |
| PDD p                            | ower dissipation       | loutA or B, or C = -10 mA       | -     | 240 | 375   | mW   |
|                                  |                        | loutupA, or B, or C = 10 mA     |       |     |       |      |
|                                  |                        | IHALLOUT = -10 mA               |       |     |       |      |
| FREF                             | clock frequency        |                                 | 1.998 | 2   | 2.002 | MHz  |
| TA am                            | bient temperature      |                                 | 0     | -   | 70    | °C   |
| TTL Inputs START, FREF           |                        |                                 |       |     |       |      |
| VIL                              | Input Low Voltage      | IIL ≤500 μA                     | -     | -   | 0.8   | v    |
| VIH                              | Input High Voltage     | IIH ≤100 μA                     | 2.0   | -   | -     | v    |
| MODE Input                       |                        |                                 |       |     |       |      |
| VIL                              | Input Low Voltage      |                                 | -     | -   | 0.5   | V    |
| VIH                              | Input High Voltage     | IIH ≤500 μA                     | VDD5  | -   | -     | v    |
| HALL                             | X Input                |                                 |       |     |       |      |
| VIL                              | Input Low Voltage      |                                 | -     | -   | 1.0   | V    |
| VIH                              | Input High Voltage     | External pullup current ≤1.7 mA | 3.0   | -   | -     | V    |
| Input Pullup-Pulldown Resistance |                        | nce                             |       |     |       |      |
| Intern                           | al pullup resistance   | START, FREF                     | 40    | -   | -     | ΚΩ   |
| Intern                           | al pullup resistance   | HALLX inputs                    | 5     | -   | 20    | ΚΩ   |
| Intern                           | al pulldown resistance | MODE input                      | 40    | -   | -     | ΚΩ   |
| Input o                          | capacitance            | All inputs                      | -     | -   | 25    | pF   |

#### ELECTRICAL CHARACTERISTICS (Continued)

| PARAMET      | ER                          | CONDITIONS                                    | MIN      | NOM       | МАХ        | UNIT   |
|--------------|-----------------------------|-----------------------------------------------|----------|-----------|------------|--------|
| SENSE In     | put                         |                                               |          |           |            |        |
| SENSE vol    | Itage threshold             | if exceeded, driver voltage<br>is limited     | 0.9      | 1.0       | 1.1        | v      |
| Input curre  | nt                          |                                               | -100     | -         | +100       | μA     |
| Open Drai    | n Outputs LOCK, FA          | ULT                                           |          |           | -          |        |
| VOL Outpu    | it Low Voltage              | IOL = 2 mA                                    | -        | -         | 0.5        | V      |
| Typical ext  | ernal pullup resistor       |                                               | -        | 10        | -          | ΚΩ     |
| FAULT Ind    | lication                    |                                               |          |           |            |        |
| Vivdt, low v | voltage                     |                                               | 8.0      | -         | 9.5        | V      |
| Fmin, loss   | of FREF                     |                                               | -        | -         | 100        | Hz     |
| Stuck moto   | or, start pulses            | drivers on, drivers off                       | -        | 0.90      | -          | sec    |
| Number of    | start pulses                |                                               | -        | 4         | -          | -      |
| Reverse sh   | nutdown speed               | START = 0                                     | -        | 281       | -          | rpm    |
| LOCK Indi    | cation                      |                                               |          |           |            |        |
| Lock range   | )                           | FREF = 2 MHz                                  | 3594     | 3600      | 3607       | rpm    |
| Speed erro   | or                          | 10.8 < VDD < 13.2                             | -0.037   |           | +0.037     | %      |
| HALL Sen     | sor Interface               |                                               |          |           |            |        |
| HALLOUT      | bias voltage                | 10.8 < VDD < 13.2,<br>Iload = -5 mA           | 5.0      | 5.0       |            | V      |
|              |                             | 10.8 < VDD < 13.2,<br>lload = -10 mA          | 5.0      |           |            | V      |
| Driver Out   | t <b>puts</b> (FHALLX ≥ 100 | Hz, Vivdt < VDD $\leq$ 13.2, CL $\leq$ 500 p  | F unless | otherwise | specified. | )      |
| Slew rate    |                             | All driver outputs                            | 150      | -         | 400        | V/msec |
| Ουτχ         | VOH                         | lload = -7.5 mA                               | 3.75     | -         | -          | V      |
|              | VOH                         | lload = -100 μA,<br>10.8 ≤ VDD ≤ 13.2         | 8.0      | -         | -          | V      |
|              | VOL off state               | lload = 3.4mA,<br>5.0 ≤ VDD ≤ 13.2            | -        | -         | 0.5        | V      |
| OUTUPX       | VOL                         | lload = 10 mA                                 | -        | -         | 3.0        | V      |
|              | VOH off state               | lload = -5 mA                                 | VDD-0.5  | -         | -          | V      |
|              | VOH off state               | Iload = -2 mA,<br>5.0 $\leq$ VDD $\leq$ Vlvdt | VDD-0.5  | -         | -          | v      |

#### **APPLICATION INFORMATION**

| PARAMETER            | RECOMMENDED                         | MIN  | NOM | МАХ | UNIT |
|----------------------|-------------------------------------|------|-----|-----|------|
| Power Transistors    |                                     | 1.1. |     |     |      |
| Power Darlington Vbe | Typical device: TIP 125,<br>TIP 120 | 0.8  | -   | 1.8 | V    |
| Power FET Vth        | Typical device: IRFT 001            | 2    | -   | 6   | V    |
| Power FET Rds (on)   |                                     | -    | -   | 0.4 | Ω    |
| Power FET BVds       |                                     | 30   | -   | -   | v    |

#### R1, R2

| R1/(R1 + R2) | 0 | 0.02 | 0.2 | 1.0 |    |
|--------------|---|------|-----|-----|----|
| R1 + R2      |   | 20   | 50  | 200 | ΚΩ |

Irunning =  $\frac{R1}{R1 + R2} \times \frac{VDAC}{Re}$ 

Where VDAC = Kp  $\Delta f + Ki + \int \Delta f \Delta t$ 

Kp = Proportional constant = .213 V/rad/sec

Ki = Integral constant = 1.33 V/rad

 $\Delta f$  = Frequency error

#### **Motor Parameters**

The SSI 32M594 MSC is optimized for use with a wide range of Winchester motors including 3 1/2" motors. Torque Constant Range (KT) of 0.01 to 0.02 Nt - m/A and an Inertia Range (J) from 0.5 to 6.5 x 10<sup>-4</sup> Nt - m - sec<sup>2</sup>. The choice of R1, R2 and Re will be affected by motor parameters, so some care in their selection is recommended.

#### **Control Loop Parameters**

The motor control loop consists of counter, logic, and digital-to-analog converters that provide loop time constants. The continuous time transfer function of the on-chip control can be modeled as follows:

$$H(s) = \frac{Vc(s)}{Fm(s)} = \frac{Ki}{s} + Kp$$

Vc(s) is the voltage applied to the external sense resistor (Re) by the modulator. By adjusting the value of Re, the gain the motor sees can be adjusted as can the starting current.

Control Loop Parameters (Continued)

| PARAMETER                     | RECOMMENDED                     | MIN   | NOM   | МАХ   | UNIT    |
|-------------------------------|---------------------------------|-------|-------|-------|---------|
| Loop Bandwidth                | Nominal motor, Re = $0.4\Omega$ |       | 2     |       | Hz      |
| Loop Zero                     | Кі/Кр                           |       | 1.0   |       | Hz      |
| Kp, Proportional Channel Gain |                                 | 0.198 | 0.213 | 0.227 | V/rad/s |
| Ki, Integral Channel Gain     |                                 | 1.23  | 1.33  | 1.42  | V/rad   |
| Start current                 |                                 | 1.0   | 2.0   | 3.0   | Amps    |
| Running current               |                                 | 0.1   | 0.2   | 0.3   | Amps    |



Typical Three-Phase, 4-Pole, Bipolar, Non-Center Tapped Motor using a Power FET Module



Typical Three-Phase, 8-Pole, Unipolar, Center Tapped Motor using a Power Darlington.



#### **ORDERING INFORMATION**

| PART DESCRIPTION                                    | ORDERING NUMBER | PACKAGE MARK  |  |  |  |
|-----------------------------------------------------|-----------------|---------------|--|--|--|
| SSI 32M594 Three-Phase Delta Motor Speed Controller |                 |               |  |  |  |
| 20-Pin SOL                                          | SSI 32M594-CL   | SSI 32M594-CL |  |  |  |
| 20-PIN PDIP                                         | SSI 32M594-CP   | SSI 32M594-CP |  |  |  |

20-Pin PDIP or SOL

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809

0888

### NOTES:

## Section

# HDD CONTROLLER/ INTERFACE

6

. .

## SSI 32B450A SCSI Controller

icon systems INNOVATORS IN INTEGRATION

August, 1988

#### DESCRIPTION

The SSI 32B450A is a SCSI bus control IC that handles all arbitration, (re)selection, and data transfer functions for the SCSI bus interface portion of an intelligent peripheral controller or host controller in accordance with ANSI Standard X3.131-1986.

The SSI 32B450A is optimized for use with the SSI 32C452 Storage Controller, the SSI 32C453 Dual-Port Buffer Controller, and an 8-bit multiplexed address/data bus microprocessor such as the 8051 to implement complete SCSI controller functions for high performance data storage devices. Each IC in the set is highly integrated and utilizes a bus oriented design structure that implements high performance and requires minimal board space and software overhead.

Functionally, the SSI 32B450A performs all SCSI bus control and interface functions and the DMA handshake to work with the buffer controller to ensure efficient data transfer. It supports both target and initiator modes, and carries out SCSI arbitration, (re)selection and data transfer functions without microprocessor intervention. It has eight programmable interrupts which eliminate the need for polling from the microprocessor to detect process completion or error conditions.

#### FEATURES

- Single-chip SCSI bus control; no external circuitry required for bus-interface functions
- Optimized for use with SSI 32C452 Storage Controller IC and SSI 32C453 Dual-Port Buffer Controller IC
- Async SCSI data rate up to 4 Mbytes
- Operation conforms to ANSI Standard X3.131–1986
- Supports both Target and Initiator modes
- Software programmable SCSI ID for all modes
- High current drivers / receivers for direct SCSI bus connection
- Parity generation and check for SCSI data
- High performance, low-power CMOS design; single +5V power supply
- Available in 52-pin surface mount PLCC



#### FUNCTIONAL DESCRIPTION

The SSI 32B450A performs all the necessary tasks to control communication with the SCSI bus in both target and initiator roles, without assistance from the microprocessor, according to ANSI Standard X3.131-1986. Because the SSI 32B450A can operate in both the target and initiator roles it is suitable for use in both host and peripheral designs. A basic understanding of the physical and logical characteristics described in the ANSI specification is helpful. For more information refer to the Applications Information section at the end of this data sheet.

When directed the SSI 32B450A will arbitrate for the SCSI bus and (re)select another SCSI device automatically upon successful completion of arbitration. A programmable interrupt signal flags operation completion, arbitration lost, or error conditions so the microprocessor does not have to poll the SCSI Controller. The microprocessor can identify the cause of the interrupt by reading the interrupt status registers. Once a valid SCSI bus connection is made the SSI 32B450A works with the local DMA logic, such as the SSI 32C453 Buffer RAM Controller, without microprocessor sor intervention, to transfer data efficiently to and from the SCSI bus. The microprocessor controls the operation and obtains status from the SSI 32B450A by accessing the internal registers.

The functional sections of the SSI 32B450A are shown in the Block Diagram.

The SCSI register and control section executes the SCSI bus interface operations in accordance with ANSI Standard X3.131-1986. The arbitration and (re)selection operations are initiated by writing to the registers and the status is obtained by reading from them. Once arbitration is initiated by setting the ARB bit in the COMMAND register or asserting the BSYOUT pin, the SSI 32B450A executes the arbitration process and upon winning the SCSI bus proceeds directly into the (re)selection process. Whether it is the selection or reselection process is determined by the state of the ITAR bit in the TRGTID register, which directs whether the SSI 32B450A operates as an initiator or target. The SID2-SID0 (self ID) bits and TID2-TID0 (target ID) bits are automatically converted from binary code as they are written in the SELFID and TRGTID registers, and the proper data bus (DB) signal(s) driven onto the SCSI bus. During arbitration the SSI 32B450A compares the

self ID with the other ID's on the bus to discern whether it has won the arbitration. The SSI 32B450A can be programmed to assert the INT (interrupt) line when the processes are complete or an error occurs.

The BSYIN pin indicates to the buffer control logic that the SCSI bus signal BSY is asserted and the bus is currently in use.

Upon being directed to initiate the arbitration phase. the SSI 32B450A checks for bus-free phase (BSY and SEL deasserted continuously for minimum of bus-settle delay and bus-free delay), then asserts the BSY signal and drives the SELFID onto the SCSI bus. After waiting an arbitration delay, it examines the data bus. If a higher SCSI ID is present on the bus, the SSI 32B450A has lost the arbitration. The SSI 32B450A releases the BSY and ID lines and waits for the busfree phase to reoccur, and then begins the arbitration process again. The continuous arbitration retrying can be stopped by resetting the ARB bit and negating the BSYOUT signal. If arbitration is lost and the LOSE bit in the INTEN0 register is set, the INT line will be asserted and the LOST bit in the INTSTS0 register set. If arbitration is won, the SSI 32B450A asserts SEL. If the WIN bit in the INTEN0 register is set, upon winning arbitration the INT signal will be asserted and the WON bit in the INTSTS0 register will be set.

After a bus-clear plus bus-settle delay time with both BSY and SEL asserted, the arbitration phase is complete and the selection phase begins. The device becomes the initiator by leaving I/O negated, and driving both the self and target ID's onto the SCSI bus. The SSI 32B450A waits two deskew delays, negates BSY, then waits a bus-settle delay before looking for a response from the target. If there are no problems the target responds by asserting BSY within a bus-settle delay. BSY must stay asserted for a minimum of 100 nanoseconds from the end of the bus-settle delay waiting period to be recognized by the SSI 32B450A. There are two waiting periods: selection-abort time and timeout delay, which due to their long length are not monitored by the SSI 32B450A and are left to firmware implementation.

The arbitration and reselection phases occur in the same manner as arbitration and selection with the exception that the device which arbitrated asserts the I/O at the end of arbitration indicating it is a target. The winner (target) then asserts self and target ID's on to

the SCSI bus. When the SSI 32B450A is the target the target ID is located in the SID2-SID0 bits in the SELFID register.

Once arbitration and (re)selection phases are complete the information transfer phases can be entered. The microprocessor maintains the I/O, C/D, and MSG signals to control the interpretation of the commands during the message, command and status phases. These signals are asserted by setting and interrogated by reading the I/O, C/D, or MSG bits in the SCSI1 register. The SSI 32B450A monitors the state of these signals on the SCSI bus and compares them with the expected state from the contents of the SCSI registers (which are controlled by the microprocessor) to check for phase errors. If a difference is detected, a byte of data transferred across the SCSI bus, and the PHER-REN bit in the INTEN1 register is set, the INT line will be asserted and the PHERRINT bit in the INTSTS1 register set to indicate that a phase error has occurred. During the message phase, when the SSI 32B450A is the initiator, the ATN signal can be asserted by setting the ATN bit in the SCSI2 register to indicate to the target that it has a message ready to transmit. Once the data transfer phase is entered the SSI 32B450A controls the SCSI bus signals necessary for data transfer.

Selection of the SSI 32B450A as a target by a host: The SSI 32B450A will respond only if RESELN or SELEN bits in CMD register are set. The SSI 32B450A determines that it is selected when SEL and its SCSI ID is asserted and BSY and I/O are deasserted continuously for minimum of bus-settle delay. Once it determines that it is selected the SSI 32B450A will assert BSY. If SLCTEN in INTEN0 register is set, the corresponding INT status bit will be set and INT line will be driven low to indicate a successful selection of the chip via the initiator.

Reselection of the SSI 32B450A as a host by a target: The SSI 32B450A will respond only if RESELN bit in CMD register is set. The SSI 32B450A determines it is reselected when SEL, I/O and SCSI ID are asserted and BSY is continuously free for minimum of bus-settle delay. Once it determines that it is reselected, the SSI 32B450A will assert BSY and deasserts BSY when it detects a deasserted SEL. If SLCTEN in INTEN0 register is set, the corresponding interrupt status bit will be set and INT line will be driven low to indicate successful reselection of the chip via the

target. Also, if parity is supported and bad parity is found, or more than two IDs are on the bus, the SSI 32B450A will disregard the reselect attempt by the target.

The SSI 32B450A will assert the SRST signal on to the SCSI bus when the SRST bit in the SCSI2 register is set. The SRST signal is also received by the SSI 450A when it is asserted by another SCSI device on the bus. When it is received by the SSI 32B450A and the SRSTEN bit in the INTEN1 register is set, the INT signal will be asserted upon detection of SRST true and the SRSTINT bit in the INTSTS1 register set. This indicates that an SCSI reset was the cause of the interrupt. The SSI 32B450A will not be affected in any other way by assertion of SRST.

The data transfer Interface logic coordinates the transfer of data between the data transfer logic and the SCSI bus. Standard two-wire DMA handshaking is supported by the BREQ and BACK signals. This section is organized to connect directly with the SSI 32C453.

The SSI 32B450A is easily connected to any DMA controller such as 8237 through a single PLA such as 16L8 and LS245 bidirectional octal buffer. In such case, the SSI 32B450A will support both initiator and target modes while the PLA and the octal buffer will replace the SSI 32C453.

Before DMA controlled information transfer can begin, a valid connection must exist to the SCSI bus with BSY active and no phase error. The direction of information flow is automatically determined by the SSI 32B450A from the ITAR bit of the TRGTID register and the I/O signal. There are four information flow states, initiator in and out, and target in and out. Initiator or target refers to the mode of the SSI 32B450A, and in or out refers to the direction of data flow with regard to the initiator. Once a valid SCSI bus connection is established, the transfer is initiated by the target and data transfer control logic asserting REQ and BREQ.

In the target-in state, the data is being transferred from the data transfer control logic to the initiator at the initiation of the data transfer control logic and the SSI 32B450A. Once valid data is present on D7-D0, LO is asserted, latching data into the SSI 32B450A. The data transfer control logic asserts BREQ, indicating to the SSI 32B450A that valid data is in the internal

## SSI 32B450A SCSI Controller

latch ready to be transferred over the SCSI bus. The SSI 32B450A asserts REQ and places the data on the SCSI bus. The initiator asserts ACK indicating acceptance of the data and completion of the SCSI data transfer cycle. The SSI 32B450A asserts BACK to the data transfer control logic indicating completion of that cycle.

The handshaking of BREQ, BACK and LO is automatically controlled via the SSI 32C453. In non SSI 32C453 environment, it can be easily generated and controlled by the PLA and generic DMA controller, i.e. 8237.

In the target-out state data is being transferred from the initiator to the buffer at the initiation of the data transfer control logic and the SSI 32B450A. The data transfer control logic asserts BREQ requesting transfer of a byte of data from the initiator. The SSI 32B450A asserts REQ and the initiator responds by driving the SCSI data bus and asserting ACK which latches data into the SSI 32B450A. BACK is asserted indicating to the data transfer control logic that the byte has been transferred and is ready at the SSI 32B450A. The data transfer control logic then asserts BIE to enable output of the data onto D(7:0). When the data it negates BIE and BREQ indicating to the SSI 32B450A that the cycle is complete.

For an initiator-in transfer, data is moved to the SSI 32B450A from the SCSI target selected by the SSI 32B450A. The data is then moved from the SSI 32B450A to the data transfer control logic. The target initiates the transfer by asserting REQ and driving the SCSI data bus. The SSI 32B450A will not respond until it has been alerted to the pending transfer by the assertion of BREQ by the data transfer control logic. This insures the data transfer control logic is available to receive data and is not servicing a higher priority data transfer function such as synchronous transfer from the hard disk. The SSI 32B450A asserts ACK to latch data into the internal latch and tell the target the SCSI transfer is complete. The data transfer control logic then asserts BIE to enable data to the D7-D0 lines. The SSI 32B450A asserts BACK to indicate completion of transfer from the SCSI bus.

An initiator-out transfer moves data from the data transfer control logic, through the SSI 32B450A in the initiator role to the target SCSI device. The transfer is initiated by the target asserting REQ, but the

SSI 32B450A must have already set up for the impending transfer by the data transfer control logic. Valid data must be present on D7-D0, and is then latched into the SSI 32B450A by asserting LO, and asserting BREQ to begin the data transfer cycle. The SSI 32B450A then drives the SCSI data bus and waits for two deskew delays and asserts ACK which the target uses to latch the data from the SCSI bus. Upon negation of REQ the SSI 32B450A asserts BACK indicating to the data transfer control logic that the transfer is complete.

A feature of the SSI 32B450A which allows for faster data transfer is that BREQ can be negated before the SSI 32B450A asserts BACK, allowing the data transfer control logic to begin preparing for another transfer cycle without having to wait for the current one to complete. BREQ must have a minimum pulse width of 30 nanoseconds. The SSI 32B450A will not recognize more than one BREQ assertion until it cycles BACK. The SSI 32B450A controls the interface to the SCSI bus so that it is transparent to the rest of the controller allowing other processes to continue.

During the command, status and message phases the ONEXFER bit in the SCSI2 register is provided for transfer of commands to the microprocessor. When it is set, a byte of data is transferred across the SCSI bus. When the transfer is complete the bit is reset. The direction of the data transfer is determined by the state of I/O and the ITAR bit in the TRGTID register. For outgoing transfers, the data transferred is that present in the internal data latch.

Parity is always generated when there is a transfer of data on the SCSI bus. Whether or not a parity error causes an interrupt to occur is controlled by the PER-REN bit in the INTEN1 register. The PERREN bit also serves as a mask for the (re)selection process. If the parity interrupt is enabled, and bad parity occurs during the (re)selection procedure, the SSI 32B450A will not be (re)selected. If parity interrupt is disabled, the SSI 32B450A will be (re)selected regardless of the parity state. A phase error can be detected during a data transfer phase. Phase error detection is enabled by setting the PHERREN bit in the INTEN1 register, and causes the INT signal to be asserted and the PHERRINT bit in the INTSTS1 register to be set.

The **control registers** allow programmable control of the prescaling factor for the internal clock and soft reset of the SSI 32B450A. The internal clock synchronizes

## SSI 32B450A SCSI Controller

internal functions such as SCSI bus control signals and data transfer, and clocks the state machines which control these functions. The prescaling factor allows use of available clocks to create the necessary internal clock rate of 3.34 to 5.0 MHz. For maximum speed of operation of the SCSI bus, a 5.0 MHz clock is required. A write to the RESET register causes the SSI 32B450A to be reset as though the RST pin were asserted. The details of the effects on the registers are described in the Register Description section of this data sheet.

The interrupt registers and control section controls the INT output and allows the microprocessor to obtain status once an interrupt has occurred. The INT signal can be programmed to be asserted for any of eight reasons by setting the appropriate bit in the INTEN0 or INTEN1 registers. These are winning or losing arbitration, (re)selection complete and (re)selected complete, loss of BSY (SCSI busy) true, a phase or parity error, and/or assertion of SRST (SCSI reset) signal on the SCSI bus. By not setting any of the bits the INT signal may be masked out completely. Once the INT signal has been asserted, the microprocessor can determine the cause(s) of the interrupt by reading from the INTSTS0 and INTSTS1 registers.

The **microprocessor Interface** section decodes microprocessor read and write requests and provides access to all the registers. Since both data and address are carried on the multiplexed address/data lines, AD3-AD0, address information is latched from the bus on the falling edge of the ALE (address latch enable) input. When CS (chip select) is asserted with either RD (read) or WR (write), the register whose address was previously latched is selected and data moved as directed by the RD and WR signals.

#### PIN DESCRIPTION

| NAME | NUMBER | TYPE | DESCRIPTION |  |
|------|--------|------|-------------|--|
|      |        |      |             |  |

GENERAL

| VCC | 23,44 |   | POWER SUPPLY - +5 volts                                                                                                                                                                                                                                                 |
|-----|-------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND | 29,41 |   | GROUND - Device system ground.                                                                                                                                                                                                                                          |
| RST | 39    | 1 | RESET - This signal is active low.When asserted the<br>SSI 32B450A goes to an idle mode and the contents of<br>some registers are reset. In the idle mode no activity will<br>take place until further inputs are given. See Register<br>Description for exact details. |
| CLK | 40    | I | MASTER CLOCK - Synchronous internal functions are<br>controlled by this signal. It is prescaled by the value in the<br>CLKPRSC register.                                                                                                                                |

#### SCSI BUS SIGNALS

All signals connecting to the SCSI bus are designed to have a controlled rise and fall time to minimize the noise injected into the system.

| SGND    | 3,8,13,<br>9,49   |     | SCSI GROUND - These are the ground signals for the SCSI bus interface. These pins should be connected to a good system ground, capable of handling the large transient and static SCSI bus current levels. |
|---------|-------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DB0-DB7 | 1,2,4-7,<br>51,52 | I/O | SCSI DATA BUS - Buffered data bus signals to interface<br>to the SCSI bus. Schmidt trigger input and high current<br>open drain drivers allow direct connection to the SCSI bus.                           |

SCSI BUS SIGNALS (Continued)

| NAME | NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DBP  | 50     | 0    | DATA BUS PARITY - Parity bit for the SCSI DATA BUS signals. This signal has the same electrical attributes as the DB0-DB7 signals. It is always generated when data is transferred on the SCSI bus. It can be ignored on reception of data from the SCSI bus by resetting the PERREN bit in the INTEN1 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SRST | 12     | I/O  | SCSI RESET - This signal can be asserted by any of the SCSI devices on the bus. When it is an input, and the SRSTEN bit in the INTEN1 register is set, the INT signal will be asserted upon detection of an asserted SRST signal on the SCSI bus. This causes the SRSTINT bit in the INTSTS1 register to be set by the SSI 32B450A, indicating to the microprocessor that the INT assertion was caused by the SRST signal being asserted. As an output it is asserted by setting the SRST bit in the SRST bit |
| BSY  | 10     | I/O  | BUSY - An active low signal which indicates that the SCSI<br>bus is being used. It can be asserted by any of the devices<br>on the SCSI bus. As an output it can be asserted by setting<br>the BUSY bit in the SCSI0 register, or in the course of<br>executing the SCSI bus control routines internal to the<br>SSI 32B450A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SEL  | 15     | I/O  | SELECT - An active low signal which is asserted by the SSI 32B450A to (re)select a target (initiator).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| REQ  | 17     | I/O  | REQUEST - An active low signal. When the SSI 32B450A is the initiator it is an input which indicates that the target is requesting transfer of a byte of data on the bus. When the SSI 32B450A is the target the signal is an output which requests the initiator to transfer a byte of data over the bus. The status of $\overline{REQ}$ can be read in REQ bit in SCSI0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ACK  | 11     | I/O  | ACKNOWLEDGE - An active low signal. When the SSI 32B450A is the initiator the signal is an output which is asserted in response to the REQ input signal, indicates that there is valid data on the bus, and completes the handshaking for asynchronous data transfer. When the SSI 32B450A is the target, this signal is an input from the initiator in response to the SSI 32B450A's REQ, and indicates valid data on the SCSI bus. The status on ACK can be read in ACK bit in SCSI0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| NAME   | NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|--------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| I/Ō    | 18     | 1/0  | INPUT/OUTPUT - This signal controls the direction of the data transfer across the SCSI bus relative to the initiator. When it is asserted it indicates that data is being input to the initiator. When it is not asserted it indicates that data is being output from the initiator. This signal is only driven when the SSI 32B450A is in the target role. During reselection of an initiator by the SSI 32B450A this line will be driven low. |  |  |  |  |
| C/D    | 16     | I/O  | CONTROL/DATA - This signal is driven when in the target<br>mode to indicate whether control or data information is on<br>the DB0 - DB7, and DBP lines. When the signal is asserted,<br>control information is on the bus, and when it is inactive, it<br>indicates that data is on the bus.                                                                                                                                                     |  |  |  |  |
| MSG    | 14     | I/O  | MESSAGE - An active low signal. When the SSI 32B450A is in the target mode, it is asserted to indicate that the SCSI communication is in the message portion of the information transfer phase.                                                                                                                                                                                                                                                 |  |  |  |  |
| ATN    | 9      | I/O  | ATTENTION - An active low signal. When the SSI 32B450A is in the initiator mode, this signal is an output which indicates that a message is ready to be transmitted.                                                                                                                                                                                                                                                                            |  |  |  |  |
| BSYIN  | 34     | 0    | BUSY IN - Reflects the state of the $\overline{\text{BSY}}$ signal from the SCSI bus.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| BSYOUT | 35     | I    | BUSY OUT - When asserted this signal causes the<br>SSI 32B450A to initiate arbitration for the SCSI bus. As-<br>serting this signal affects the SSI 32B450A in the same way<br>as setting the ARB bit in the COMMAND register. The ARB<br>bit will not be set by assertion of this signal.                                                                                                                                                      |  |  |  |  |

#### SCSI BUS SIGNALS (Continued)

#### DATA TRANSFER INTERFACE

| BREQ | 30 | 1 | DATA TRANSFER REQUEST - When asserted, this signal<br>indicates that the peripheral device data transfer control<br>logic is requesting to transfer of a byte of data, and causes<br>the SSI 32B450A to cycle for a transfer of data.  |
|------|----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BACK | 31 | 0 | DATA TRANSFER ACKNOWLEDGE - When asserted indicates that the transfer of data is complete.                                                                                                                                             |
| LO   | 32 | I | LATCH OUTPUT - Latches data into the SSI 32B450A. It<br>is named LATCH OUTPUT because it is latching data out<br>onto the SCSI bus. It is valid only when data is going out to<br>the SCSI bus, the target-in and initiator-out modes. |

| NAME  | NUMBER         | ТҮРЕ     | DESCRIPTION                                                                                                                                                                                                                                                                                                            |
|-------|----------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIE   | 33             | <b>I</b> | BUS INPUT ENABLE - This signal is active low. It is a strobe from the data transfer control logic which indicates it is transferring data from the SCSI bus to the peripheral device or local buffer. It enables the output drivers for D7-D0 of the SSI 32B450A so that data present in the internal latch is output. |
| D0-D7 | 20-22<br>24-28 | 1/0      | DATA BUS - Data bus for transfer of data on local (usually peripheral controller and buffer) bus.                                                                                                                                                                                                                      |

#### INTERRUPT CONTROL

#### MICROPROCESSOR INTERFACE

| CS      | 37    | I   | CHIP SELECT - This is an active low signal. When<br>asserted it indicates that the microprocessor is selecting<br>the device and it is enabled to respond to the microproces-<br>sor.                                                                                        |
|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD      | 42    | I   | READ - This signal is active low. When asserted it indicates that the microprocessor wants to read from the device. The AD0-AD3 signals become an output. This signal is gated internally with $\overline{CS}$ .                                                             |
| WR      | 43    | 1   | WRITE - This signal is active low. When asserted it indi-<br>cates that the microprocessor wants to write to the device.<br>The AD0-AD3 signals are written to the register pointed to<br>by the address register. This signal is gated internally with<br>$\overline{CS}$ . |
| AD0-AD3 | 45-48 | I/O | ADDRESS and DATA BUS - Bus which carries device<br>register address information and bi-directional data.<br>Whether it is carrying address or data is governed by the<br>state of ALE.                                                                                       |
| ALE     | 38    | 1   | ADDRESS LATCH ENABLE - The falling edge of this signal latches the register address form the AD0-AD3 pins into the internal address latch.                                                                                                                                   |

#### **REGISTER DESCRIPTIONS**

The SSI 32B450A has twelve four-bit registers which control the device and provide status for the microprocessor. They are broken into three functional groups; SCSI control, interrupt control, and general control. Register bits which are Read only are unaffected during writing.

| REGISTER | ADDRESS | D3       | D2       | D1      | DO      | ACCESS |
|----------|---------|----------|----------|---------|---------|--------|
| SELFID   | он      | 0        | SID2     | SID1    | SIDO    | R/W    |
| TRGTID   | 1H      | ITAR     | TID2     | TID1    | TIDO    | R/W    |
| COMMAND  | 2H      | RESELEN  | SELEN    | ARB     | unused  | R/W    |
| INTENO   | 4H      | WIN      | LOSE     | SLCTEN  | ENDSLEN | R/W    |
| INTSTS0  | 5H      | WON      | LOST     | SELED   | ENDSEL  | R      |
| INTEN1   | 6Н      | LSBSYEN  | PHERREN  | SRSTEN  | PERREN  | R/W    |
| INTSTS1  | 7Н      | LSBSYINT | PHERRINT | SRSTINT | PERRINT | R      |
| SCSI0    | 8H      | REQ      | ACK      | BSY     | SEL     | R/W    |
| SCSI1    | эн      | SRST     | I/O      | C/D     | MSG     | R/W    |
| SCSI2    | АН      | ONEXFER  | reserved | ATNEN   | ATN     | R/W    |
| CLKPRSC  | ЕН      | x        | PRSC2    | PRSC1   | PRSC0   | w      |
| RESET    | FH      | x        | х        | x       | x       | w      |

SSI 32B450A REGISTER BIT MAP

#### **REGISTER DESCRIPTIONS**

#### SCSI BUS CONTROL AND STATUS REGISTERS - BIT DESCRIPTION

| SELFID                                                              | ОН                                                       | READ/WRITE                                                                            |  |  |  |
|---------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Self ID number - Contains the binary equivalent of its own SCSI ID. |                                                          |                                                                                       |  |  |  |
| BIT                                                                 | NAME                                                     | DESCRIPTION                                                                           |  |  |  |
| 3                                                                   | reserved                                                 | Must always be written as reset, always reads as reset.                               |  |  |  |
| 2-0                                                                 | SID2-SID0                                                | SELF ID - Binary equivalent of device's SCSI ID. SID2 is the<br>most significant bit. |  |  |  |
| The SELF                                                            | The SELFID register is not affected by assertion of RST. |                                                                                       |  |  |  |

| Target ID number - Contains the binary equivalent of the connecting SCSI device's ID in TID2-TID0. |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|----------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT                                                                                                | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3                                                                                                  | ITAR      | INITIATOR/TARGET ROLE - When set indicates the device is<br>in the initiator role and will select the target defined by the TID<br>after arbitration has been won. When reset indicates the device<br>is in the target role and will reselect an initiator defined by TID.<br>This bit must be defined prior to beginning arbitration. When the<br>device is selected by another SCSI device this bit is cleared and<br>when reselected it is set. |  |
| 2-0                                                                                                | TID2-TID0 | TARGET ID NUMBER - These bits are the binary equivalent of<br>the connecting device's SCSI ID. TID2 is the most significant<br>bit.                                                                                                                                                                                                                                                                                                                |  |
| The TRGTID register is not affected by assertion of RST.                                           |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
# SCSI BUS CONTROL AND STATUS REGISTERS - BIT DESCRIPTION (Continued)

| COMMAND                   | ) 2H                                                                                                              | READ/WRITE                                                                                                               |  |  |  |  |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Command -<br>arbitration. | Command - Controls whether the SSI 32B450A will respond to selection, reselection, and initiation of arbitration. |                                                                                                                          |  |  |  |  |  |
| BIT                       | NAME                                                                                                              | DESCRIPTION                                                                                                              |  |  |  |  |  |
| 3                         | RESELEN                                                                                                           | RESELECT ENABLE - When set, the SSI 32B450A will re-<br>spond to a reselect or select request from another SCSI device.  |  |  |  |  |  |
| 2                         | SELEN                                                                                                             | SELECT ENABLE - When set, the SSI 32B450A will only respond to a select request from another SCSI device.                |  |  |  |  |  |
| 1                         | ARB                                                                                                               | ARBITRATE - When set, causes the SSI 32B450A to begin ar-<br>bitration for the SCSI bus (re)select a target (initiator). |  |  |  |  |  |
| 0                         | unused                                                                                                            | Read only, always set.                                                                                                   |  |  |  |  |  |
| The COMM                  | AND register is reset                                                                                             | t (except bit 0) on assertion of RST.                                                                                    |  |  |  |  |  |

| SCSI 0 - SC | CSI control and status  | s register 0.                                                                                                                                                                                        |
|-------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT         | NAME                    | DESCRIPTION                                                                                                                                                                                          |
| 3           | REQ                     | REQUEST - This read only bit reflects the state of the $\overline{\text{REQ}}$ pin.                                                                                                                  |
| 2           | ACK                     | ACKNOWLEDGE - This read only bit reflects the state of the ACK pin.                                                                                                                                  |
| 1           | BSY                     | BUSY - The $\overline{\text{BSY}}$ signal is asserted when this bit is set and negated when it is reset. When this register is read, this bit reflects the state of the $\overline{\text{BSY}}$ pin. |
| 0           | SEL                     | SELECT - This read only pin reflects the state of the $\overline{\text{SEL}}$ pin.                                                                                                                   |
| The BSY b   | it of the SCSI0 registe | er is reset on assertion of $\overline{RST}$ . All other bits remain unaffected.                                                                                                                     |

**READ/WRITE** 

SCS10

8H

### SCSI BUS CONTROL AND STATUS REGISTERS - BIT DESCRIPTION (Continued)

| SCSI1       | 9H                   | READ/WRITE                                                                                                                                                                                                                                                                                                                  |
|-------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCSI 1 - SC | SI control and statu | s register 1.                                                                                                                                                                                                                                                                                                               |
| BIT         | NAME                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                 |
| 3           | SRST                 | SCSI RESET - The SRST signal is asserted when this bit is set<br>and negated when this bit is reset. When this register is read,<br>this bit reflects the state of the SRST pin.                                                                                                                                            |
| 2           | I/Ō                  | INPUT/ $\overline{OUTPUT}$ - The I/ $\overline{O}$ signal is asserted when this bit is set,<br>the ITAR bit of the TRGTID register is reset, and the $\overline{BSY}$ signal<br>is asserted. It is negated when this bit is reset. when this<br>register is read, this bit reflects the state of the I/ $\overline{O}$ pin. |
| 1           | C/D                  | CONTROL/ $\overline{DATA}$ - The C/ $\overline{D}$ signal is asserted when this bit is<br>set, the ITAR bit in the TRGTID register is reset, and the $\overline{BSY}$<br>signal is asserted. It is negated when this bit is reset. When this<br>register is read, this bit reflects the state of the C/ $\overline{D}$ pin. |
| 0           | MSG                  | MESSAGE - The $\overline{\text{MSG}}$ signal is asserted when this bit is set, the ITAR bit in the TRGTID register is reset and the $\overline{\text{BSY}}$ signal is asserted. It is negated when this bit is reset. When this register is read, this bit reflects the state of the $\overline{\text{MSG}}$ pin.           |
|             |                      | den en e                                                                                                                                                                                                                                                                                   |

The SCSI1 register is reset on assertion of RST.

SCSI2

AH

**READ/WRITE** 

SCSI 2 - SCSI control and status register 2.

| BIT       | NAME                   | DESCRIPTION                                                                                                                                                                                                                                                                                                             |
|-----------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3         | ONEXFER                | ONE TRANSFER, R/W - When set a byte of information is transferred from the internal data latch across the SCSI bus. Upon completion of the transfer the bit will automatically be reset, and therefore reflects the status of the data transfer.                                                                        |
| 2         | reserved               | Must always be written as reset, always reads as reset.                                                                                                                                                                                                                                                                 |
| 1         | ATNEN                  | $\overline{\text{ATN}}$ ENABLE, R/W - When set it enables the $\overline{\text{ATN}}$ signal to be asserted by the SSI 32B450A at the end of arbitration plus the bus settle and clear delay times when it is reselecting the initiator. The ATN bit (SCSI2 bit 0) is set when selecting a target and ATNEN bit is set. |
| 0         | ATN                    | ATTENTION - The ATN signal is asserted when this bit is set<br>and negated when it is reset. When this register is read it<br>reflects the state of the ATN pin.                                                                                                                                                        |
| The SCSI2 | register is reset on a | ssertion of the SRST.                                                                                                                                                                                                                                                                                                   |

#### INTERRUPT CONTROL AND STATUS REGISTERS - BIT DESCRIPTION

INTENO

4H

**READ/WRITE** 

| Interrupt Enable 0 - Controls interrupt mode enable. |         |                                                                                                                                                                                                                   |  |  |  |
|------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT                                                  | NAME    | DESCRIPTION                                                                                                                                                                                                       |  |  |  |
| 3                                                    | WIN     | WIN ENABLE - When set enables the $\overline{\text{INT}}$ signal to be asserted when SCSI arbitration is won.                                                                                                     |  |  |  |
| 2                                                    | LOSE    | LOSE ENABLE - When set enables the INT signal to be asserted when SCSI arbitration is lost.                                                                                                                       |  |  |  |
| 1                                                    | SLCTEN  | SELECTED ENABLE - When set enables the $\overline{\text{INT}}$ signal to be asserted when the SSI 32B450A has been selected or reselected by another SCSI device.                                                 |  |  |  |
| 0                                                    | ENDSLEN | END SELECT ENABLE - When set enables the $\overline{INT}$ signal to be asserted at the end of the SSI 32B450A's selection process. This indicates that the SCSI device being (re)selected has responded properly. |  |  |  |

The INTEN0 register is reset on assertion of RST.

| INTSTS0       | 5H                      | READ ONLY                                                                                                                                                                                                                 |
|---------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Interrupt sta | tus 0 - Provides infor  | mation on cause of assertion of INT signal.                                                                                                                                                                               |
| BIT           | NAME                    | DESCRIPTION                                                                                                                                                                                                               |
| 3             | WON                     | WON ARBITRATION - The SSI 32B450A has won arbitration<br>and SEL is not active on the SCSI bus at the end of the<br>arbitration phase. Indicates that no higher priority SCSI device<br>was arbitrating for the SCSI bus. |
| 2             | LOST                    | LOST ARBITRATION - The SSI 32B450A has lost arbitration.<br>This means that a device with a higher ID is on the bus or that<br>SEL is (has become) active during arbitration time.                                        |
| 1             | SELED                   | SELECTED - The SSI 32B450A has been (re)selected by another SCSI device. The ID of the other device is in the TRGTID register.                                                                                            |
| 0             | ENDSEL                  | END SELECT - The SSI 32B450A has completed (re)connection to the SCSI target (initiator) device with ID in the TRGTID register.                                                                                           |
| The INTSTS    | 30 register is reset or | assertion of RST or on read of this register.                                                                                                                                                                             |

# INTERRUPT CONTROL AND STATUS REGISTERS - BIT DESCRIPTION (Continued)

#### INTEN1

6H

**READ/WRITE** 

| Interrupt enable 1 - Controls interrupt mode enable. |         |                                                                                                                                                                                        |  |  |  |
|------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT                                                  | NAME    | DESCRIPTION                                                                                                                                                                            |  |  |  |
| 3                                                    | LSBSYEN | LOST BUSY ENABLE - When set enables the INT signal to be asserted when the $\overline{\text{BSY}}$ signal on the SCSI bus has been negated.                                            |  |  |  |
| 2                                                    | PHERREN | PHASE ERROR ENABLE - When set enables the $\overline{INT}$ signal to be asserted when a phase error has been detected by the SSI 32B450A during an information or data transfer phase. |  |  |  |
| 1                                                    | SRSTEN  | SCSI RESET ENABLE - When set enables the $\overline{\text{INT}}$ signal to be asserted when the $\overline{\text{SRST}}$ signal has been asserted on the SCSI bus.                     |  |  |  |
| 0                                                    | PERREN  | PARITY ERROR ENABLE - When set enables the $\overline{INT}$ signal to be asserted when a parity error is detected by the SSI 32B450A parity check circuitry.                           |  |  |  |

The INTEN1 register is reset on assertion of RST.

| INTSTS1       | 7H                                                                             | READ ONLY                                                                                                  |  |  |  |  |  |
|---------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Interrupt Sta | Interrupt Status 1 - Provides information on cause of assertion of INT signal. |                                                                                                            |  |  |  |  |  |
| BIT           | NAME                                                                           | DESCRIPTION                                                                                                |  |  |  |  |  |
| 3             | LSBSYINT                                                                       | LOST BUSY - The $\overline{\text{BSY}}$ signal on the SCSI bus is no longer active.                        |  |  |  |  |  |
| 2             | PHERRINT                                                                       | PHASE ERROR - A phase error was detected by the SSI 32B450A during the information or data transfer phase. |  |  |  |  |  |
| 1             | SRSTINT                                                                        | SCSI RESET - The SRST signal is active on the SCSI bus.                                                    |  |  |  |  |  |
| 0             | PERRINT                                                                        | PARITY ERROR - A parity error occurred during information or data transfer phase.                          |  |  |  |  |  |
| The INTSTS    | S1 register is reset or                                                        | assertion of RST, or on Read of this register.                                                             |  |  |  |  |  |

#### **GENERAL CONTROL REGISTERS**

| CLKPRSC   | EH                   | WRITE OF            | NLY          |               |               |               |
|-----------|----------------------|---------------------|--------------|---------------|---------------|---------------|
| CLOCK PRE | ESCALE - Value to pr | escale the interna  | I clock from | the CLK inp   | ut.           |               |
| BIT       | NAME                 | DESCRIP             | TION         |               |               |               |
| 3         | x                    | don't care          |              |               |               |               |
| 2         | PRSC2                | CLOCK P             | RESCALE 2    |               |               |               |
| 1         | PRSC1                | CLOCK P             | RESCALE 1    |               |               |               |
| 0         | PRSC0                | CLOCK P<br>follows: | RESCALE (    | ) - Clock inp | out frequency | is divided as |
|           |                      |                     |              |               |               |               |
|           |                      | PRSC2               | PRSC1        | PRSC0         | DIVISOR       |               |
|           |                      | 0                   | 0            | 0             | 1             |               |
|           |                      | 0                   | 0            | 1             | 1             |               |
|           |                      | 0                   | 1            | 0             | 2             |               |
|           |                      | 0                   | 1            | 1             | 3             |               |
|           |                      | 1                   | 0            | 0             | 4             |               |
|           |                      | 1                   | 0            | 1             | 5             |               |
|           |                      | 1                   | 1            | 0             | 6             |               |

The CLKPRSC register is not affected by RST.

 RESET
 FH
 WRITE ONLY

 RESET - Software reset for the device.

 BIT
 NAME
 DESCRIPTION

 3-0
 X
 Don't care - A write to this register of any value will cause a software reset to occur in the same way as asserting the RST pin.

1

1

7

1

Register locations 3H, BH, CH, and DH are reserved for future definition.

# **ELECTRICAL SPECIFICATIONS**

### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                            | RATING       | UNIT |
|------------------------------------------------------|--------------|------|
| Ambient Temperature Under Bias                       | 0 to 70      | °C   |
| Storage Temperature                                  | -65 to 150   | °C   |
| Voltage With Respect to Ground -<br>SCSI Bus Signals | -0.5 to 10.0 | v    |
| Voltage With Respect to Ground -<br>All Other Pins   | -0.5 to 7.0  | v    |
| Maximum Current Injection                            | ± 20         | mA   |

Note: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETERS                        | CONDITIONS | MIN  | NOM  | МАХ  | UNIT |
|-----------------------------------|------------|------|------|------|------|
| VCC Supply Voltage                |            | 4.75 | 5.00 | 5.25 | v    |
| TA Operating Free Air Temperature |            | 0    |      | 70   | °C   |

#### **D.C. CHARACTERISTICS**

TA = 0 °C to 70 °C; VCC = +5V ±5% Recommended operating range unless otherwise specified.

### SCSI BUS SIGNALS

| PARAMETERS        |                    | CONDITIONS |           | MIN  | NOM | МАХ   | UNIT |
|-------------------|--------------------|------------|-----------|------|-----|-------|------|
| VIH               | Input High Voltage |            |           | 1.5  |     | 2.0   | v    |
| VIL               | Input Low Voltage  |            |           | 0.8  |     | 1.3   | V    |
| IIH               | Input High Current | VIN        | = 5.0 V   | -50  |     | +50   | μA   |
| IIL               | Input Low Current  | VIN        | = 0.5 V   | -50  |     | +50   | μA   |
| VOL               | Output Low Voltage | IOL        | = 48.0 mA |      |     | 0.5   | V    |
| IOL               | Output Low Current | VOL        | = 0.5 V   | 48.0 |     |       | mA   |
| н                 | Hysterisis         | VCC = 5.0V | Ta = 25°C |      | 0.4 |       | V    |
| Power Dissipation |                    |            |           |      |     | 0.600 | mW   |

## DATA BUS SIGNALS: D7 - D0

| PARAMETERS CONDITIONS |                     | MIN | NOM       | МАХ  | UNIT |     |    |
|-----------------------|---------------------|-----|-----------|------|------|-----|----|
| VIH                   | Input High Voltage  |     |           | 1.5  |      | 2.0 | v  |
| VIL                   | Input Low Voltage   |     |           | 0.8  |      | 1.3 | v  |
| Н                     | Hysterisis          |     |           | 0.4  |      |     | v  |
| IIH                   | Input High Current  | Vin | = 2.4 V   | -20  |      | +20 | μA |
| IIL                   | Input Low Current   | Vin | = 0.5 V   | -20  |      | +20 | μA |
| VOL                   | Output Low Voltage  | IOL | = 8.0 mA  |      |      | 0.5 | v  |
| IOL                   | Output Low Current  | VOL | = 0.5 V   | 4.0  |      |     | mA |
| VOH                   | Output High Voltage | IOH | = -4.0 mA | 2.4  |      |     | v  |
| IOH                   | Output High Current |     |           | -4.0 |      |     | mA |

# ALL OTHER SIGNALS

| PARAME | TERS                | RS CONDITIONS |           | MIN | NOM | МАХ  | UNIT |
|--------|---------------------|---------------|-----------|-----|-----|------|------|
| VIH    | Input High Voltage  |               |           | 2.0 |     |      | v    |
| VIL    | Input Low Voltage   |               |           |     |     | 0.6  | V    |
| IIH    | Input High Current  | Vin           | = 2.4 V   | -20 |     | +20  | μA   |
| IIL    | Input Low Current   | Vin           | = 0.5 V   | -20 |     | +20  | μΑ   |
| VOL    | Output Low Voltage  | IOL           | = 2.0 mA  |     |     | 0.5  | v    |
| IOL    | Output Low Current  | VOL           | = 0.5 V   | 2.0 |     |      | mA   |
| VOH    | Output High Voltage | IOH           | = -500 μA | 2.4 |     |      | v    |
| ЮН     | Output High Current |               |           |     |     | -500 | μA   |

### CLOCK (CLK) TIMING (See Figure 1)

| PARAMETERS                   | MIN | NOM | MAX | UNIT |
|------------------------------|-----|-----|-----|------|
| T <sub>ICLK</sub> ICLK width | 200 |     | 340 | ns   |
| TICLK/2 ICLK half-cycle      | 100 |     | 170 | ns   |

NOTE: ICLK (internal clock) is the signal internal to the SSI 32B450A based on the CLK input. It will have a 50% duty cycle if the prescale factor programmed in the CLKPRSC register is greater than one.

### DATA TRANSFER INTERFACE TIMING - INITIATOR IN (See Figure 2)

| PARAMETERS                                                                          | MIN | NOM | МАХ | UNIT |
|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| T <sub>ARH</sub> ACK↓ to REQ ↑                                                      | 0   |     |     | ns   |
| $T_{RAS} \overline{REQ} \downarrow to \overline{ACK} \downarrow ^{\textcircled{0}}$ | 5   |     | 80  | ns   |
| T <sub>RAH</sub> REQ ↑ to ACK ↑                                                     | 5   |     | 100 | ns   |
| T <sub>BRA</sub> BREQ ↑ to ACK ↓ <sup>①</sup>                                       | 5   |     | 80  | ns   |
| $T_{ADBH} \overline{ACK} \downarrow to DB7-DB0, DBP invalid$                        | 30  |     |     | ns   |
| T <sub>DBR</sub> DB7-DB0, DBP valid to $\overline{\text{REQ}} \downarrow$           | 0   |     |     | ns   |
| T <sub>BIDS</sub> BIE ↓ to D7-DO valid                                              |     |     | 35  | ns   |
| T <sub>BIDH</sub> BIE ↑ to D7-DO invalid                                            | 30  |     |     | ns   |
| T <sub>RBI</sub> REQ ↓ to BIE ↓                                                     | 40  | -   |     | ns   |
| T <sub>BIW</sub> BIE width                                                          | 60  |     |     | ns   |
| T <sub>BRW</sub> BREQ width                                                         | 30  |     |     | ns   |
| T <sub>RBA</sub> REQ ↓ to BACK ↑ <sup>@</sup>                                       |     |     | 60  | ns   |
| T <sub>BRBA</sub> BREQ ↑ to BACK ↑ <sup>Ø</sup>                                     |     |     | 70  | ns   |
| T <sub>RBAH</sub> REQ ↑ to BACK ↓ <sup>®</sup>                                      |     |     | 60  | ns   |

## DATA TRANSFER INTERFACE TIMING - INITIATOR IN (Continued)

| PARAMETERS                                                                                                                               | MIN | NOM | MAX | UNIT |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| T <sub>BRBAH</sub> BREQ↓to BACK↓ <sup>©</sup>                                                                                            |     |     | 45  | ns   |  |  |
| T <sub>BRI</sub> BREQ ↑ to INT ↓                                                                                                         |     |     | 80  | ns   |  |  |
| T <sub>RI</sub> REQ↓to INT↓                                                                                                              |     |     | 70  | ns   |  |  |
| <sup>©</sup> NOTE: $\overrightarrow{ACK} \downarrow$ is triggered by $\overrightarrow{REQ} \downarrow$ or BREQ ↑ whichever occurs later. |     |     |     |      |  |  |

② NOTE: BACK ↑ is triggered by  $\overline{\text{REQ}} \downarrow$  or BREQ ↑ whichever occurs later.

③ NOTE: BACK  $\downarrow$  is triggered by  $\overline{\text{REQ}}$  ↑ or BREQ  $\downarrow$  whichever occurs later.

# DATA TRANSFER INTERFACE TIMING - INITIATOR OUT (See Figure 3)

| PARAMETERS                                                  | MIN | NOM | МАХ | UNIT |
|-------------------------------------------------------------|-----|-----|-----|------|
| T <sub>LOW</sub> LO width                                   | 30  |     |     | ns   |
| $T_{DS}^{}$ D7-DO valid to LO $\downarrow$                  | 20  |     |     | ns   |
| T <sub>DH</sub> LO ↓ to D7-DO invalid                       | 20  |     |     | ns   |
| T <sub>LBR</sub> LO ↓ to BREQ ↑                             | 5   |     |     | ns   |
| T <sub>BRBAH</sub> BREQ↓to BACK↓ <sup>©</sup>               |     |     | 45  | ns   |
| T <sub>RBAH</sub> REQ ↑ to BACK ↓ <sup>-①</sup>             |     |     | 60  | ns   |
| T <sub>BRW</sub> BREQ width                                 | 30  |     |     | ns   |
| T <sub>BRBAS</sub> BREQ ↑ to BACK ↑ <sup>@</sup>            |     |     | 80  | ns   |
| T <sub>RBA</sub> REQ ↓ to BACK ↑ <sup>Ø</sup>               |     |     | 70  | ns   |
| $T_{RDB} \overline{REQ} \downarrow to DB7-DBO, DBP valid ®$ | 5   |     | 80  | ns   |
| T <sub>BRDB</sub> BREQ ↑ to DB7-DB0, DBP valid <sup>③</sup> | 5   |     | 80  | ns   |

## DATA TRANSFER INTERFACE TIMING - INITIATOR OUT (Continued)

| PARAMETERS                                                                         | MIN                            | NOM | МАХ                    | UNIT |
|------------------------------------------------------------------------------------|--------------------------------|-----|------------------------|------|
| $T_{RAS} \overline{REQ} \downarrow to \overline{ACK} \downarrow^{\textcircled{0}}$ | <u>T<sub>ICLK</sub></u><br>2+5 |     | T <sub>ICLK</sub> + 80 | ns   |
| T <sub>BRA</sub> BREQ ↑ to ACK ↓ <sup>®</sup>                                      | TICLK<br>2+5                   |     | T <sub>ICLK</sub> + 80 | ns   |
| $T_{DBAS}$ DB7-DB0, DBP valid to $\overline{ACK} \downarrow$                       | 55                             |     |                        | ns   |
| T <sub>ARH</sub> ACK ↓ to REQ ↑                                                    | 0                              |     |                        | ns   |
| T <sub>RAH</sub> REQ ↑ to ACK ↑                                                    | 5                              |     | 100                    | ns   |
| T <sub>RDBH</sub> REQ ↑ to DB7-DB0, DBP invalid                                    | 5                              |     | 50                     | ns   |

<sup>①</sup> NOTE: BACK  $\downarrow$  is triggered by BREQ  $\downarrow$  or REQ ↑ whichever occurs later.

② NOTE: BACK ↑ is triggered by BREQ ↑ or  $\overline{\text{REQ}} \downarrow$  whichever occurs later.

③ NOTE: DB7-DB0, DBP valid are triggered by  $\overline{\text{REQ}} \downarrow$  or BREQ  $\uparrow$  whichever occurs later.

(a) NOTE:  $\overrightarrow{ACK} \downarrow$  is triggered by BREQ  $\uparrow$  or  $\overrightarrow{REQ} \downarrow$  whichever occurs later.

## DATA TRANSFER INTERFACE TIMING - TARGET IN (See Figure 4)

| PARAMETERS                                 | MIN                           | NOM | MAX                    | UNIT |
|--------------------------------------------|-------------------------------|-----|------------------------|------|
| T <sub>LOW</sub> LO width                  | 30                            |     |                        | ns   |
| $T_{DS}^{}$ D7-DO valid to LO $\downarrow$ | 20                            |     |                        | ns   |
| T <sub>DH</sub> LO↓to D7-D0 invalid        | 20                            |     |                        | ns   |
| T <sub>LBR</sub> LO ↓ to BREQ ↑            | 0                             |     |                        | ns   |
| T <sub>BRW</sub> BREQ width                | 30                            |     |                        | ns   |
| T <sub>BRR</sub> BREQ ↑ to REQ ↓           | <u>Τ<sub>ЮLK</sub></u><br>2+5 |     | T <sub>ICLK</sub> + 80 | ns   |

## DATA TRANSFER INTERFACE TIMING - TARGET IN (Continued)

|                                                                           | 1   | [   |     |      |
|---------------------------------------------------------------------------|-----|-----|-----|------|
| PARAMETERS                                                                | MIN | NOM | MAX | UNIT |
| T <sub>BRDB</sub> BREQ ↑ to DB7-DBO, DBP valid                            | 5   |     | 80  | ns   |
| T <sub>DBR</sub> DB7-DB0, DBP valid to $\overline{\text{REQ}} \downarrow$ | 55  |     |     | ns   |
| T <sub>RAS</sub> REQ ↓ to ACK ↓                                           | 0   |     |     | ns   |
| T <sub>BRBAH</sub> BREQ ↓ to BACK ↓ <sup>①</sup>                          |     |     | 45  | ns   |
| T <sub>ABAH</sub>                                                         |     |     | 60  | ns   |
| T <sub>ABAS</sub> ACK ↓ to BACK ↑                                         | 5   |     | 60  | ns   |
| T <sub>ARH</sub> ACK ↓ to <sub>REQ</sub> ↑                                | 5   |     | 50  | ns   |
| T <sub>AW</sub> ACK width                                                 | 20  |     |     | ns   |
| T <sub>RAH</sub> REQ ↑ to ACK ↑                                           | 0   |     |     | ns   |
| T <sub>ADBH</sub> ACK ↑ to DB7-DB0, DBP invalid                           | 5   |     | 50  | ns   |
| T <sub>ALO</sub> ACK ↑ to LO ↑                                            | 0   |     |     | ns   |
|                                                                           | · • |     |     | •    |

**○** NOTE: BACK  $\downarrow$  is triggered by BREQ  $\downarrow$  or  $\overline{ACK}$  ↑ whichever occurs later.

# DATA TRANSFER INTERFACE TIMING - TARGET OUT (See Figure 5)

| PARAMETERS                       | MIN | NOM | МАХ | UNIT |
|----------------------------------|-----|-----|-----|------|
| T <sub>BRW</sub> BREQ width      | 30  |     |     | ns   |
| T <sub>BRR</sub> BREQ ↑ to REQ ↓ | 5   |     | 80  | ns   |
| T <sub>RAS</sub> REQ ↓ to ACK ↓  | 0   |     |     | ns   |
| T <sub>ABA</sub> ACK ↓ to BACK ↑ | 5   |     | 60  | ns   |
| T <sub>ABI</sub> ACK ↓ to BIE ↓  | 40  |     |     | ns   |

# DATA TRANSFER INTERFACE TIMING - TARGET OUT (Continued)

| PARAMETERS                                                               | MIN | NOM | MAX | UNIT |
|--------------------------------------------------------------------------|-----|-----|-----|------|
| TAW ACK width                                                            | 20  |     |     | ns   |
| T <sub>DBAS</sub> DB7-DB0, DBP                                           |     |     |     |      |
| valid to $\overline{ACK}\downarrow$ , set-up                             | 0   |     |     | ns   |
| T <sub>ADBH</sub>                                                        |     |     |     |      |
| DBP invalid, hold                                                        | 30  |     |     | ns   |
| $T_{AI} \overline{ACK} \downarrow \text{ to } \overline{INT} \downarrow$ |     |     | 70  | ns   |
| T <sub>ARS</sub> ACK ↓ to REQ ↑                                          | 5   |     | 50  | ns   |
| T <sub>RAH</sub> REQ ↑ to ACK ↑                                          | 0   |     |     | ns   |
| T <sub>BID</sub> BIE ↓ to D7-D0 valid                                    | 30  |     |     | ns   |
| T <sub>BIDH</sub> BIE ↑ to D7-D0 invalid                                 | 30  |     |     | ns   |
| T <sub>BIW</sub> BIE width                                               | 60  |     |     | ns   |
| $T_{ABAH}$ $\overline{ACK}$ ↑ to BACK $\downarrow^{\textcircled{0}}$     |     |     | 60  | ns   |
| $T_{BRBA}^{}$ BREQ to BACK $\downarrow^{\circ}$                          |     |     | 45  | ns   |
| T <sub>BIBR</sub> BIE to BREQ ↑ <sup>@</sup>                             | 0   |     |     | ns   |
| T <sub>BABR</sub> BACK ↓ to BREQ ↑ <sup>Ø</sup>                          | 15  |     |     | ns   |

# BSYIN AND BSYOUT TIMING (See Figures 6 & 7)

| PARAMETERS                                               | MIN                   | NOM | МАХ                            | UNIT |
|----------------------------------------------------------|-----------------------|-----|--------------------------------|------|
| TBNW BSY invalid width                                   | <sup>6 × T</sup> ICLK |     | (7 x T <sub>ICLK</sub> ) + 100 | μs   |
| T <sub>BBS</sub> BSY change to BSYIN change              | 0                     |     | 100                            | ns   |
| $T_{SNW}\overline{SEL}$ invalid before arbitration delay | <sup>6 x T</sup> ICLK |     | (7 x T <sub>ICLK</sub> ) + 100 | μs   |

## BSYIN AND BSYOUT TIMING (Continued)

| PARAMETERS                                     | MIN                   | NOM | МАХ                            | UNIT |
|------------------------------------------------|-----------------------|-----|--------------------------------|------|
| T <sub>AD</sub> arbitration delay              | <sup>4 × T</sup> ICLK |     | (5 x T <sub>ICLK</sub> ) + 100 | μs   |
| $T_{BOS}^{}BSYOUT$ to end of arbitration delay | 100                   |     |                                | ns   |

# MICROPROCESSOR INTERFACE TIMING (See Figure 8)

| PARAMETERS                                                                    | MIN | NOM | МАХ | UNIT |
|-------------------------------------------------------------------------------|-----|-----|-----|------|
| T <sub>A</sub> ALE width                                                      | 45  |     |     | ns   |
| T <sub>CA</sub>                                                               | 7.5 |     |     | ns   |
| T <sub>AR</sub> ALE ↓ to RD ↓                                                 | 25  |     |     |      |
| T <sub>R</sub> RD width                                                       | 125 |     |     | ns   |
| ${\rm T}_{\rm AS}$ AD3-AD0 valid to ALE $\downarrow$                          | 7.5 |     |     | ns   |
| $T_{AH}$ ALE $\downarrow$ to AD3-ADO invalid                                  | 20  |     |     | ns   |
| T <sub>RDS</sub> RD ↓ to AD3-ADO valid                                        |     |     | 65  | ns   |
| T <sub>RDH</sub> RD ↑ to AD3-ADO invalid                                      |     |     | 50  | ns   |
| T <sub>WDS</sub> AD3-AD0 valid to WR ↑                                        | 40  |     |     | ns   |
| T <sub>WDH</sub> WR ↑ to AD3 to AD0 invalid                                   | 10  |     |     | ns   |
| T <sub>W</sub> WR width                                                       | 125 |     |     | ns   |
| T <sub>IR</sub> RD ↓ to INT ↑                                                 |     |     | 65  | ns   |
| T <sub>RC</sub> RD ↑ to CS ↑                                                  | 0   |     |     | ns   |
| $(T_{WC})^{\textcircled{0}} \overline{WR} \uparrow to \overline{CS} \uparrow$ | 0   |     |     | ns   |
| T <sub>AP</sub> ALE period                                                    | 250 |     |     | ns   |
| NOTE: not shown in timing diagram                                             |     |     |     | •    |

# ARBITRATION AND (RE)SELECTION TIMING - SSI 32B450A INITIATED (See Figure 9)

| PARAMETERS                                                              | MIN                           | NOM | MAX                                      | UNIT |
|-------------------------------------------------------------------------|-------------------------------|-----|------------------------------------------|------|
| T <sub>BOB</sub> BSYOUT ↑ to BSY ↓ <sup>Φ</sup>                         | 0                             |     | 100                                      | ns   |
| $T_{BNW} \overline{BSY}$ invalid width $^{O}$                           | <sup>6 x T</sup> ICLK         |     | (7 x T <sub>ICLK</sub> ) +100            | ns   |
| T <sub>SNW</sub> SEL invalid width                                      | <sup>6 x T</sup> ICLK         |     | <sup>(7 x T</sup> ICLK <sup>)</sup> +100 | ns   |
| $T_{BS} \overline{BSY} \downarrow to \overline{SEL} \downarrow$         | <sup>11 x T</sup> ICLK        |     | (12 x T <sub>ICLK</sub> ) +100           | ns   |
| T <sub>BOID</sub> BSYOUT ↑ to SELF ID valid                             | 0                             |     | 100                                      | ns   |
| T <sub>IL</sub> SEL $\downarrow$ to INT $\downarrow$ - Lost arbitration | 5                             |     | 120                                      | ns   |
| $T_{SID} \overline{SEL} \downarrow$ to SELF and TARGET ID valid         | 6 x T <sub>ICLK</sub>         |     | (6 x T <sub>ICLK</sub> ) + 100           | ns   |
| T <sub>DS</sub> DESKEW DELAY from                                       | T <sub>ICLK/2</sub>           |     | T <sub>ICLK/2</sub>                      | ns   |
| VALID ID to BSY ↑                                                       |                               |     |                                          |      |
| T <sub>IES1</sub> BSY ↑ to INT ↓ <sup>Ø</sup>                           | (2 x T <sub>ICLK</sub> ) + 20 |     | (2 x T <sub>ICLK</sub> ) + 20            | ns   |
| T <sub>IES2</sub> SEL ↑ to INT ↓ <sup>@</sup>                           | 0                             |     | 100                                      | ns   |
| T <sub>ES</sub> BSY ↓ to SEL ↑                                          | 100                           |     | 300                                      | ns   |
| T <sub>IDH</sub> SEL ↑ to ID invalid                                    | 0                             |     |                                          | ns   |
| T <sub>SBO</sub> SEL ↑ to BSYOUT ↓                                      | 0                             |     |                                          | ns   |
| T <sub>BBI</sub> BSY ↓ to BSYIN ↓                                       | 0                             |     | 100                                      | ns   |
| T <sub>SBI</sub> SEL ↓ to BSYIN ↓                                       | 0                             |     | 100                                      | ns   |
| T <sub>SA</sub> SEL ↓ to ATN ↓                                          | 6 x T <sub>ICLK</sub>         |     | (6 x T <sub>ICLK</sub> ) + 100           | ns   |
| T <sub>SIO</sub> SEL ↓ to I/O ↓                                         | <sup>6 x T</sup> ICLK         |     | (6 x T <sub>ICLK</sub> ) + 100           | ns   |

## ARBITRATION AND (RE)SELECTION TIMING - SSI 32B450A INITIATED (Continued)

© NOTE: BSY  $\downarrow$  will occur only after a minimum invalid period. If BSYOUT  $\uparrow$  occurs more than TBOB maximum before the end of the invalid period, then BSY  $\downarrow$  will occur at the end, otherwise it will occur according to TBOB. This is also true for SELF ID assertion. BSYOUT  $\uparrow$  has the same effect as setting the ARB bit in the COMMAND register.

② NOTE:  $\overline{INT} \downarrow$  is triggered by  $\overline{BSY}$  ↑ or  $\overline{SEL}$  ↑ whichever occurs later.



### FIGURE 1: INTERNAL CLOCK



FIGURE 2: DATA TRANSFER INTERFACE TIMING - INITIATOR IN



FIGURE 3: DATA TRANSFER INTERFACE TIMING - INITIATOR OUT



## FIGURE 4: DATA TRANSFER INTERFACE TIMING - TARGET IN



FIGURE 5: DATA TRANSFER INTERFACE TIMING - TARGET OUT



FIGURE 6: BSYIN AND BSYOUT TIMING - SSI 32B450A AND OTHER SCSI DEVICES ARBITRATING



FIGURE 7: BSYIN AND BSYOUT TIMING - SSI 32B450A NOT ARBITRATING



# FIGURE 8: MICROPROCESSOR INTERFACE TIMING





# **APPLICATIONS INFORMATION**

The SSI 32B450A is designed to be controlled by a multiplexed data/address bus microprocessor like the 8051. Before initiating any SCSI bus operations, the microprocessor should program the SSI 32B450A registers with self and target ID's, the conditions which will cause an interrupt, and response to bus operations by programming the registers.

The SCSI bus interface circuitry of the SSI 32B450A executes the interface processes in accordance with ANSI specification X3.131-1986. An overview of a typical SCSI signal sequence is shown in Figure 10. A definition of the delay times and signal states for the phases called out in this description is given at the end of the Applications Information section. The bus-free phase begins when both SEL and BSY are continuously false for a bus-settle delay (400 nsec). At the end of the bus-settle delay, plus bus-free time (800 nsec) the arbitration phase can begin.

The SCSI devices wishing to arbitrate for the bus-wait at least one bus-free delay (800 nsec.) but no longer than a bus-settle delay (1.8 µsec.) from the end of the bus-free phase, and assert BSY and their SCSI ID on to the bus. If at any time during arbitration delay, SEL becomes active, all arbitrating devices must relinguish the bus within the bus clear delay. After an arbitration delay (2.2 usec) the arbitrators examine the bus and determine whether higher priority SCSI devices are also arbitrating. The winner asserts SEL. The other devices must release BSY and their ID within a bus clear delay (800 nsec). The winner waits at least busclear plus bus-settle delays and then asserts both its ID and the target ID onto the bus. After two deskew delays it releases BSY. The target determines that has been selected when SEL and its ID have been valid on the bus, and  $\overline{BSY}$  and  $I/\overline{O}$  have not been asserted, for a bus-settle delay. The target should assert BSY within a selection abort time (200 µsec). It is not required to assert BSY within a selection abort time but it must guarantee that it will not assert BSY after a selection abort time has passed and the initiator aborts the selection process. The initiator waits two deskew (45 nsec. each) delays after detecting BSY true to change the SCSI bus and move to other cycles.

The SSI 32B450A handles the processes described above without intervention from the microprocessor. When the arbitration process is initiated the SSI 32B450A will arbitrate for the bus. If it loses, the SSI 32B450A will continue to monitor for the bus- free phase and arbitrate again unless the BSYOUT signal is negated and/or the ARB bit in the COMMAND register is reset. If arbitration is initiated by asserting BSYOUT then it must be terminated by negating BSYOUT. If it is initiated by setting ARB, then it must be terminated by resetting ARB. When being selected or reselected the SSI 32B450A will assert the proper signals, including its ID onto the SCSI bus. When the registers are set up to do so INT will be asserted upon completion of (re)selection, when the SSI 32B450A has been (re)selected, in the case of an error or SRST being asserted.

There are two arbitration/selection timing parameters which have not been implemented by the SSI 32B450A due to their length. They are selection-abort time and selection-timeout delay. It is suggested that the micro-processor implement a timing sequence beginning when the INT signal is asserted to indicate arbitration won. The microprocessor reads the SSI 32B450A status at the end of each of the two time periods unless an interrupt has occurred to indicate successful (re)selection making the time-outs unnecessary. If (re)selection is not completed within the time-outs then the microprocessor must initiate a timeout procedure as described in the ANSI specification.

After successful completion of the (re)selection phase. the SCSI devices usually enter the command phase. The target asserts  $C/\overline{D}$  and keeps  $I/\overline{O}$  and  $\overline{MSG}$  negated for this phase. The target is in control of information transfer which moves from initiator to target under direction of the target. The target asserts REQ requesting a command byte from the initiator. As in the data transfer phase, the initiator drives D7-D0 with valid information and asserts ACK to inform the target that valid information is present. This phase is distinquished from the data transfer phase by  $C/\overline{D}$  being true. The target reads the information and negates REQ indicating to the initiator that it may release ACK and the data bus. The target requests transfer of command information until it has received the number of bytes contained in the group code of the first command byte. The target then asserts  $I/\overline{O}$  and negates  $C/\overline{D}$  and  $\overline{MSG}$  to enter the data transfer phase. When using the SSI 32B450A the C/D, I/O and MSG signals are asserted by setting the corresponding bits in the SCSI1 register. The byte of command data transferred is read or put into buffer memory by the microprocessor

using the ONEXFER bit in the SCSI2 register. Upon completion of the command phase, the microprocessor sets the proper bits in the SSI 32B450A to enter the data transfer phase and can continue to transfer data in a programmed I/O mode as it has the commands, or can turn control over to the data transfer control logic or SSI 32C453.

The SSI 32B450A and SSI 32C453 were designed to work directly with one another and timing of the data transfer signals is completely coordinated. No external logic is required to connect the two devices.

The data transfer phase is handled automatically by the SSI 32B450A and SSI 32C453 or data transfer control logic and is described in detail in the Functional Description section of this data sheet. The microprocessor ascertains that data transfer is complete by polling the DMADONE bit in the DMACON register of the SSI 32C453. The microprocessor then causes the SSI 32B450A to enter the status phase by setting the C/D and I/O bits in the SCSI1 register causing the C/D and I/O signals to be asserted onto the SCSI bus. The MSG signal remains negated during the status phase. This is the same as the command phase except that information transfer is from the target to the initiator which is indicated by the  $I/\overline{O}$  signal being true. The purpose is to provide status to the initiator about the data transfer. The cycle is completed with the target reguesting to send a command complete message to the initiator. This is the message-in phase which is the same as the status phase except that the MSG signal is asserted. There are other phases described in the ANSI specification which are not described in detail here.

When the SSI 32B450A is used with the SSI 32C452 and SSI 32C453 the command read and write can be handled in the following manner. The SSI 32C452 and SSI 32C453 have an external register feature. These registers are at locations 50H, and 51H. When the microprocessor writes or reads to or from these locations, the D7-D0 bus of the SSI 32C452 will be connected internally with the AD7-AD0 bus allowing data to pass from the data bus to or from the microprocessor in the proper direction. A microprocessor read from these locations will cause the SSI 32C453 to assert BIE and set the BIE bit in the INTCON register. Assertion of BIE enables output from D7-D0 from the SSI 32B450A (or any latch) so that the command can pass through the SSI 32C452. A microprocessor write to these locations will cause the SSI 32C453 to assert LO and BOE. Asserting LO will strobe the data into the SSI 32B450A (or any latch). Setting the ONEXFER bit in the SCSI2 register of the SSI 32B450A will cause that data to be transferred on the SCSI bus. Register 50H access is for single byte transfer, and register 51H access is for the second byte of a double byte access if a 16 bit command word is used.

#### SCSI SPECIFICATION INFORMATION

This information from the ANSI Standard for the Small Systems Computer Interface is provided to assist in implementing a SCSI based controller with the SSI 32B450A.

|                |        | SIGNA     | LS                   |           |           |
|----------------|--------|-----------|----------------------|-----------|-----------|
| Bus Phase      | BSY    | SEL       | c/d, i/d<br>MSG, req | ACK/ATN   | DB7-0     |
| Bus Free       | None   | None      | None                 | None      | None      |
| Arbitration    | All    | Winner    | None                 | None      | SCSI ID   |
| Selection      | 1&T    | Initiator | None                 | Initiator | Initiator |
| Reselection    | 1&T    | Target    | Target               | Initiator | Target    |
| Command        | Target | None      | Target               | Initiator | Initiator |
| Data In Target | Target | None      | Target               | Initiator | Target    |
| Data Out       | Target | None      | Target               | Initiator | Initiator |
| Status Target  | Target | None      | Target               | Initiator | Target    |
| Message In     | Target | None      | Target               | Initiator | Target    |
| Message        | Target | None      | Target               | Initiator | Initiator |

### TABLE 1: BUS PHASE SIGNAL SOURCES

#### **DEFINITIONS FOR TABLE**

All: The signal is driven by all SCSI devices which are actively arbitrating.

- SCSI ID: The SCSI ID is a unique data bit (DB) for each of the SCSI devices in the system and is driven onto the SCSI bus by each device that is actively arbitrating. The other seven data bits shall not be driven by the SCSI device. The parity bit may be asserted or undriven during arbitration but can't be driven false.
- 1&T: This signal is driven by the initiator, target or both as specified in the selection or reselection phase.
- Initiator: If this signal is driven is can be driven only by the active initiator.
- None: The signal is released, meaning it is not driven by any SCSI device.
- Winner: The signal shall be driven by the one SCSI device that wins arbitration.
- Target: If the signal is driven it can be driven only by the active target.

|       | SIGNAL   |          |                    |                       |
|-------|----------|----------|--------------------|-----------------------|
| MSG   | C/ D     | ٥N       | Phase Name         | Direction of Transfer |
| 1     | 1        | 1        | Data Out           | Initiator to Target   |
| 1     | 1        | 0        | Data In            | Initiator from Target |
| 1     | 0        | 1        | Command            | Initiator to Target   |
| 1     | 0        | 0        | Status             | Initiator from Target |
| 0     | 1        | 1        | #                  |                       |
| 0     | 1        | 0        | #                  |                       |
| 0     | 0        | 1        | Messsage Out       | Initiator to Target   |
| 0     | 0        | 0        | Messsage In        | Initiator from Target |
| # = F | Reserved | for futu | re standardization | •                     |

# TABLE 2: SIGNAL STATUS; INFORMATION TRANSFER PHASES



6-34

6-35



SCSI PERIPERAL CONTROLLER CHIP SET

SSI 32B450A SCSI Controller

PACKAGE PIN DESIGNATIONS

(TOP VIEW)



# **ORDERING INFORMATION**

| PART DESCRIPTION                           | ORDER NO.      | PKG. MARK  |
|--------------------------------------------|----------------|------------|
| SSI 32B450A SCSI Controller<br>52-Pin PLCC | SSI 32B450A-CH | 32B450A-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

con system

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680 (714) 731-7110, TWX 910-595-2809



August, 1988

# DESCRIPTION

The SSI32B451 SCSI bus interface device is designed to adapt a peripheral controller (target) system to a small computer system interface (SCSI) bus.

As a target adapter, the SSI 32B451 contains circuitry to complement the logic of the SSI 32C453 Dual Port Buffer Controller for SCSI arbitration; SCSI REQ/ACK handshake; and parity generation and checking. In its role as a target SCSI adapter, the circuitry on the device maximizes SCSI bus performance in all phases and ensures conformance with the SCSI specification.

The SSI 32B451 includes high current drivers and Schmitt trigger receivers which allow for direct connection to the SCSI bus for the single ended interfacing option. The SSI 32B451 is intended for use in designs based around the SSI 32C452 storage controller and the SSI 32C453 Dual Port Buffer Controller.

# FEATURES

- Supports asynchronous data transfer up to 1.5 Mbytes/sec
- Supports target role in SCSI applications
- Includes high current drivers and Schmitt trigger receivers for direct connection to the SCSI bus
- Full hardware compliance to ANSI X3T9.2 Rev. 17B specification as a target peripheral adapter
- Contains circuitry to support SCSI arbitration, (re)selection and parity features
- Complements the SSI 32C453 Buffer controller
- Plug compatible with AIC 500L
- Available in 44 pin PLCC
- Single +5V supply
- Fabricated in 2 micron CMOS technology



## FUNCTIONAL DESCRIPTION

The purpose of the SSI 32B451 is to fulfill a support role within a hardware design. The device contains four circuit functions which interact within the overall design. The partial schematic in Figure 10 illustrates this interaction. This section describes each of the functional circuits.

### DATA TRANSFER INTERFACE

The data transfer interface logic coordinates the transfer of data between the data transfer logic and the SCSI bus. Standard two-wire DMA handshaking is supported by the BREQ and BACK signals. This section is organized to connect directly with the SSI 32C453, Dual Port Buffer Controller, but is easily connected to any other data transfer control device. Before DMA controlled information transfer can begin, a valid connection must exist to the SCSI bus with BSY active and no phase error. The direction of information flow is controlled by the I/O In signal from the storage controller or a latch.

The device complements the buffer controller handshake timing by latching the SCSI data before transferring into the controller buffer. This speeds the data transfer across the bus by reducing the  $\overline{\text{REQ}/\text{ACK}}$ timing restraints for the SCSI bus transfers.

In the target-in state (read operation), the data is being transferred from the peripheral controller to the initiator or the host. The buffer controller device controls when the buffer is accessed to pass on to the device. Once valid data is present on D0-D7 of the buffer data, LO is asserted, latching data into the device. The buffer controller then asserts BREQ, indicating to the device that valid data is in the internal latch ready to be transferred over the SCSI bus. The device then places data on the SCSI bus and then asserts REQ. The data setup time required by SCSI specification is dictated primarily by the buffer controller. The host (initiator) asserts ACK indicating acceptance of the SCSI data transfer cycle. The device asserts BACK to the buffer controller logic indicating completion of that cycle. Refer to Read Operation timing diagram (Figure 4) for an illustration of this handshake.

In the target-out state (write operation), the data is being transferred from the initiator to the buffer upon the control of the buffer controller. The buffer controller asserts BREQ requesting transfer of a byte of data from the initiator. The device, in turn, asserts  $\overline{REQ}$  and the initiator responds by driving the SCSI data bus and asserting  $\overline{ACK}$  which latches data into the device. BACK is asserted by the device indicating that the byte is latched inside the device and is available to be transferred to the buffer RAM. The buffer controller then asserts  $\overline{BIE}$  to enable output of the data to the RAM. When the buffer controller has completed transferring the data it negates  $\overline{BIE}$  and BREQ indicating to the device that the cycle is complete. Refer to Write Operation timing diagram (Figure 3) for an illustration of this handshake.

### ARBITRATION

The purpose of this block is to complement the logic in the SSI 32C453, buffer controller device, for SCSI bus arbitration during selection of the target controller or reselection of the initiator phases. The device simply passes along the SEL and BSY signals as SEL IN and BSY IN, respectively. It also monitors the control line BSYOUT received from the buffer controller chip for a minimum of three clock periods and a maximum of four clock periods (Bus-Free Delay) after which time it outputs BSY.

Once the device has performed these functions it leaves the actual arbitration activity to the local microcontroller and the buffer controller. Refer to the SSI 32C453 specification for details of this activity.

The SCSI signals  $\overline{SEL}$ , SELOUT,  $\overline{BSY}$  and BSYOUT received from the buffer controller are internally inverted and become SELIN,  $\overline{SEL}$ , BSYIN and  $\overline{BSY}$ , respectively. The actual monitoring of these lines for SCSI timing specification is accomplished by the buffer controller. The actual arbitration activity for the SCSI bus is performed by the buffer controller device and the local microcontroller. Refer to the SSI 32C453 specification for the timing of this activity.

## PARITY GENERATION

Parity functions as 'Odd' parity only. For incoming data, the SSI 32B451 checks parity or computes and passes the computed bit to the buffer RAM depending upon the condition of PAR/RST line. For outgoing data, the device always computes parity on the data and presents to the SCSI bus.

For the incoming SCSI data, the device generates parity internally and compares it against the parity bit received if the PAR/RST line is high. The result of this comparison is latched at the PAR/ERR output signal. An error is indicated by a high signal at this output. To clear the error condition, the PAR/RST line must be driven to a low level.

Alternatively, if PAR/RST is held low, the device computes parity on incoming SCSI data and presents this parity bit at the PAR/ERR output. This value can be stored in the buffer RAM for parity checking at a later time.

For outgoing data, parity is always generated and presented for the SCSI bus on the DBP line by the device.

NOTE: Parity, as a function of SCSI, is optional. However, the SSI 32B451 ignores this and works parity continuously. The surrounding design has responsibility of either monitoring parity or ignoring it.

### SCSI INTERFACE

Drivers and receivers are provided internally to the SSI 32B451 for direct connection to the SCSI bus. The only components necessary outside of the chip are the pullup and pull-down resistors for the interface and receivers for SCSI Attention and Reset signals. The data and parity signals received from the SCSI bus are passed along to the Data Transfer Interface and parity circuits described above. The data and parity bits to be sent over to the SCSI bus are buffered by this circuit.

# **PIN DESCRIPTION**

This section describes the names of pins, their symbols, their functions and their active states. The signals are grouped in four categories according to their interface to other components on the board. The four categories area:

- \* SCSI Bus Interface
- \* Buffer Controller/Buffer RAM Interface
- \* Storage Controller Interface
- \* Others

#### SCSI BUS INTERFACE

The following group of signals interface directly to the SCSI bus. All output and bi-directional lines have 48 mA sinking current capability. All input buffers are Schmitt trigger inputs and all outputs have high current open drain buffers to allow direct connection to the SCSI bus.

| NAME    | PIN #          | TYPE | I/O | DESCRIPTION                                                                                                                                                             |
|---------|----------------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DB0-DB7 | 13-17<br>19-21 | SCSI | I/O | Data Bus. Buffered data bus signals interface directly to SCSI bus.                                                                                                     |
| DBP     | 10             | SCSI | I/O | Data Bus Parity. Parity bit for the SCSI data bus signals. It is always generated when data is transferred on the SCSI bus. It can be ignored on reception. Active low. |
| ACK     | 7              | SCSI | I   | Acknowledge. This signal is an input from the initiator in response to the SSI 32B451's REQ, and indicates valid data on the SCSI bus. Active low.                      |
| SEL     | 23             | SCSI | I/O | Select. Active low signal used by an initiator (the host) to select a target or by a target to reselect an initiator.                                                   |

| NAME | PIN # | TYPE | I/O | DESCRIPTION                                                                                                                               |
|------|-------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| BSY  | 25    | SCSI | I/O | Busy. Active low. An "OR-tied" signal that indicates the bus is being used.                                                               |
| MSG  | 11    | SCSI | 0   | Message. Open drain SCSI signal. Signal driven by the device to indicate that the SCSI communication is in the message phase. Active low. |
| Ċ/D  | 27    | SCSI | 0   | Command/Data. Open drain SCSI signal driven by the device that indicates control or data information is on the data bus.                  |
| REQ  | 22    | SCSI | 0   | Request. Active low true signal driven to request data byte transfers. Also, used to "Acknowledge" at completion of transfer.             |
| Ī/O  | 26    | SCSI | 0   | Input/Output. SCSI signal that controls the direction of data movement on the SCSI bus with respect to the initiator.                     |

#### SCSI BUS INTERFACE (Continued)

# BUFFER CONTROLLER/BUFFER RAM INTERFACE

The following group of signals are associated with buffer data and control. All signals except the buffer data signals interface to the SSI 32C453, Dual Port Buffer Controller.

| NAME | PIN # | TYPE | I/O        | DESCRIPTION                                                                                                                                                                               |
|------|-------|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BREQ | 35    | TTL  | l          | Buffer Request. When asserted, this signal indicates that the peripheral buffer controller is requesting to transfer a byte of data. Active high input.                                   |
| BACK | 6     | TTL  | 0          | Buffer Acknowledge. When asserted this signal indicates acceptance of data transfer. Active high output.                                                                                  |
| ĹO   | 38    | TTL  | I          | Latch Out. Latches data into the device to be presented to the SCSI bus. Active high.                                                                                                     |
| BIE  | 39    | TTL  | I          | Bus In Enable. Active low. A strobe from the data transfer control logic which indicates it is transferring data from the SCSI bus to the local buffer.                                   |
| BOE  | 5     | TTL  | I          | Bus Out Enable. Active low. A strobe from the data transfer control logic which indicates it is transferring data from the local buffer to the SCSI bus.                                  |
| ET   | 8     | TTL  | <b>I</b> * | Target Enable. Active low. A signal connected to the SSI 32C453. When this signal is active it provides microcode and hardware control to enable all drivers except Busy on the SCSI bus. |

### BUFFER CONTROLLER/BUFFER RAM INTERFACE (Continued)

| NAME    | PIN #        | TYPE | I/O | DESCRIPTION                                                                                                                                 |
|---------|--------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------|
| SEL IN  | 29           | TTL  | 0   | Select In. Active high. Used to pass the select line from the SCSI bus to the buffer controller.                                            |
| SEL OUT | 28           | TTL  | ł   | Select Out. Active high. Used as an input from the buffer controller to indicate when to drive the select line on the SCSI bus.             |
| BSY IN  | 31           | TTL  | 0   | Busy In. Active high. Used to pass busy from the SCSI bus to the buffer controller. Indicates other devices are actively accessing the bus. |
| BSY OUT | 32           | TTL  | l   | Busy Out. Active high. Used as an input from the buffer controller to indicate when to drive the busy line on the SCSI bus.                 |
| D0-D7   | 2-4<br>40-44 | TTL  | I/O | Buffer Data. These lines connect to buffer RAM data pins.                                                                                   |

## STORAGE CONTROLLER INTERFACE

The following group of pins interface with the SSI 32C452, Storage Controller. These lines may also be connected to an output port of a microcontroller or a latch.

| NAME   | PIN # | TYPE | I/O | DESCRIPTION                                                                                    |
|--------|-------|------|-----|------------------------------------------------------------------------------------------------|
| MSG IN | 9     | TTL  | 1   | Message In. Active high signal from the storage controller drives the SCSI MSG signal low.     |
| I/O IN | 33    | TTL  | 1   | I/O In. A high signal from the storage controller drives the SCSI $\tilde{I}/O$ signal low.    |
| C/D IN | 30    | TTL  | I   | C/D In. A high signal from the storage controller drives the SCSI $\overline{C}/D$ signal low. |

## OTHERS

The following group of lines are the miscellaneous signals.

| NAME    | PIN # | TYPE | I/O | DESCRIPTION                                                                                                                                                                                                                                     |
|---------|-------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK     | 34    | TTL  | I   | Clock. Used for clock input between 2.5 MHz and 5 MHz. This signal is used internally during the arbitration phase only.                                                                                                                        |
| PAR/ERR | 37    | TTL  | 0   | Parity/Error. Logic 1 indicates a parity error detected on the SCSI bus when PAR/RST is held high. When the PAR/RST line is held low, parity will be passed to the controller buffer by using the PAR/ERR line as the parity bit for each byte. |

OTHERS (Continued)

| NAME    | PIN #         | TYPE | I/O | DESCRIPTION                                                                                                                                                                                                                                          |
|---------|---------------|------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAR/RST | 36            | TTL  | 1   | Parity/Reset. When held high, the device checks SCSI bus<br>parity error by setting logic 1 (high) on the PAR/ERR pin. When<br>held low, parity is passed through the device to the controller<br>buffer with the PAR/ERR line being the parity bit. |
| GND     | 12, 18,<br>24 |      |     | Ground. Device system ground.                                                                                                                                                                                                                        |
| vcc     | 1             |      |     | Power Supply. +5V input for power to the device.                                                                                                                                                                                                     |

# **ELECTRICAL SPECIFICATIONS**

### **ABSOLUTE MAXIMUM RATINGS**

(Maximum limits indicate where permanent device damage occurs. Continuous operation at these limits is not intended and should be limited to those conditions specified in the DC Operating Characteristics.)

| PARAMETER                                      | RATING      | UNIT |  |
|------------------------------------------------|-------------|------|--|
| VCC with respect to VSS (GND)                  | +7          | V    |  |
| Max. voltage on any pin with respect to VSS $$ | -0.5 to +7  | V    |  |
| Operating temperature                          | 0 to 70     | °C   |  |
| Storage temperature                            | -55 to +125 | °C   |  |

## DC OPERATING CHARACTERISTICS

 $(Ta = 0 \text{ to } 70^{\circ}\text{C}, \text{VCC} = +5\text{V} \pm 5\%, \text{VSS} = 0\text{V})$ 

| PARAMETER |                                                                                                          | CONDITION         | MIN | МАХ | UNITS |
|-----------|----------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-------|
| IIL       | Input Leakage<br>(BREQ, LO, BOE, BIE, ET<br>SELOUT, BSYOUT, CDIN,<br>I/OIN, MSGIN, PAR/RST,<br>CLK, ACK) | 0 < Vin < VCC     | -10 | +10 | μA    |
| IOL       | SCSI Output Leakage<br>(SEL, BSY, DB0-DB7,<br>DBP, MSG, C/D, I/O)                                        | 0.5 < Vout < VCC  | -50 | +50 | μA    |
| IOL       | D0-D7                                                                                                    | 0.45 < Vout < VCC | -10 | +10 | μΑ    |
| VIL       | Input Low Voltage                                                                                        |                   | 0   | 0.8 | v     |

### DC OPERATING CHARACTERISTICS (Continued)

| PARAMETER |                                          | CONDITION     | MIN | МАХ | UNITS |
|-----------|------------------------------------------|---------------|-----|-----|-------|
| VIH       | Input High Voltage                       |               | 2.0 |     | v     |
| VOH       | Output High Voltage                      | IOH = -400 μA | 2.4 |     | V     |
| VOL       | SCSI Output Low Voltage                  | IOL = 48 mA   |     | 0.5 | v     |
| VOL       | All others                               | IOL = 2 mA    |     | 0.4 | V     |
|           | Power Dissipation                        |               |     | 500 | mW    |
| Vhsy      | Hysteresis Voltage<br>(all SCSI signals) |               | 200 |     | mV    |
| lccs      | Standby Current                          | Ta = 70°C     |     | 600 | μA    |
| Icc       | Supply Current                           | Ta = 70°C     |     | 30  | mA    |
| Cin       | Input Capacitance                        |               |     | 15  | pF    |

## AC CHARACTERISTICS

The following sections list the timing characteristics necessary for the proper operation of the device. Unless otherwise specified, all timing parameters pertain to input clock frequency (2.5 MHz min. to 5.0 MHz max.).

Note: AC timing is measured at Voh = 2.0V, Vol = 0.8V, Cin = 50 pF. Timing characteristics are valid over the entire operating temperature, 0 to 70°C, and voltage range, 4.75 to 5.25 volts.

#### CLOCK AND PARITY TIMING (See Figures 1 & 2)

| SYMBOL  | PARAMETER                   | MIN | ΜΑΧ | UNITS |
|---------|-----------------------------|-----|-----|-------|
| TICLK/2 | Input Clock Half-Cycle      | 100 | 200 | ns    |
| TICLK   | Input Clock Width           | 200 | 400 | ns    |
| DPV     | Data Valid to Parity Detect |     | 100 | ns    |







#### FIGURE 2: SCSI Bus Parity Timing

WRITE OPERATION TIMING (See Figure 3)

| SYMBOL | PARAMETER                                             | MIN | MAX | UNITS |
|--------|-------------------------------------------------------|-----|-----|-------|
| TREQ   | BREQ $\uparrow$ to $\overline{\text{REQ}} \downarrow$ |     | 21  | ns    |
| TARQ   | ACK ↓ to REQ ↑                                        |     | 55  | ns    |
| ТАСК   | ACK ↓ to BACK ↑                                       |     | 50  | ns    |
| TBREQ  | BREQ $\downarrow$ to BACK $\downarrow$                |     | 25  | ns    |
| TDH    | BIE ↑ to Data Invalid                                 |     | 40  | ns    |
| TDV    | SCSI Data Valid to $\overline{ACK}\downarrow$         | 55  |     | ns    |
| TPER   | BREQ $\downarrow$ to Parity Error Valid               |     | 45  | ns    |



## FIGURE 3: Write Operation Timing

6

# **READ OPERATION TIMING** (See Figure 4)

| SYMBOL | PARAMETER                                         | MIN | MAX | UNITS |
|--------|---------------------------------------------------|-----|-----|-------|
| TBDS   | Buffer Data Valid to LO $\downarrow$              | 0   |     | ns    |
| TBDH   | LO $\downarrow$ to Buffer Data Invalid            | 25  |     | ns    |
| TDBQ   | Buffer Data Valid to BREQ ↑                       | 90  |     | ns    |
| TRQ    | SCSI Bus Data Valid to $\overline{REQ}\downarrow$ | 55  |     | ns    |
| TARQ   | ACK ↓ to REQ ↑                                    |     | 55  | ns    |
| TACK   | ACK ↓ to BACK ↑                                   |     | 55  | ns    |
| TARQ   | ACK ↑ to REQ ↓                                    |     | 55  | ns    |
| TBREQ  | BREQ $\downarrow$ to BACK $\downarrow$            |     | 25  | ns    |
| TOE    | BOE to SCSI Data Valid                            |     | 35  | ns    |



## FIGURE 4: Read Operation Timing

0888

# ARBITRATION AND CONTROL SIGNAL TIMING (See Figures 5 & 6)

| SYMBOL | PARAMETER                                                                                   | MIN       | МАХ            | UNITS |
|--------|---------------------------------------------------------------------------------------------|-----------|----------------|-------|
| TSELO  | SELOUT $\uparrow$ or $\downarrow$ to $\overline{\text{SEL}} \downarrow$ or $\uparrow$       |           | 35             | ns    |
| TBOT   | BSYOUT $\uparrow$ or $\downarrow$ to $\overrightarrow{\text{BSY}} \downarrow$ or $\uparrow$ | 3 x TICLK | 4 x TICLK + 40 | ns    |
| TCNT   | MSGIN, I/OIN, CDIN to MSG, I/O, C/D                                                         |           | 35             | ns    |



FIGURE 5: Arbitration Signals Timing



FIGURE 6: SCSI Control Signal Timing
#### **APPLICATION NOTES**

The SSI 32B451 supports the SSI 32C453 and the local microprocessor in performing all the SCSI target controller functions. For successful SCSI bus operation, the target controller must follow all the requirements of the SCSI protocol defined by ANSI specification X3T9.2 Rev. 17B. An overview of a typical SCSI signal sequence is shown in Figure 7.

Before any SCSI operations can begin, the local microprocessor polls the BSY line through the SSI 32C453 (BSYIN signal). When this signal is asserted, the microprocessor checks the arbitration I.D. asserted by the initiator.

Following the Arbitration phase, the SCSI bus enters the Selection phase. SSI 32B451 assists the Arbitration and Selection phases by passing the two control signals, BSY and SEL, and the SCSI I.D. to the SSI 32C453 and the local buffer, respectively. Other phases following Arbitration and Selection are command, data in, data out, status, message in and message out. Table 1 shows the various phases and their sources.

Table 2 shows the various control signal status during different SCSI phases. Being a target device, the SSI 32B451 drives these control lines out on the SCSI bus.

The SSI 32B451 requires local microprocessor supervision for successful operation over the SCSI bus. Firmware support for the local microprocessor consists of various routines. Flow charts for these routines are shown in Figures 8 and 9.

#### SCSI SPECIFIC INFORMATION

This information from the ANSI Standard for the Small Systems Computer Interface is provided to assist in implementing a SCSI based controller with the SSI 32B451.

|                | SIGNALS |           |                       |           |           |  |  |  |  |  |
|----------------|---------|-----------|-----------------------|-----------|-----------|--|--|--|--|--|
| BUS PHASE      | BSY     | SEL       | Ĉ/D, Ī/O,<br>MSG, REQ | ACK/ATN   | DB7-DB0   |  |  |  |  |  |
| Bus Free       | None    | None      | None                  | None      | None      |  |  |  |  |  |
| Arbitration    | All     | Winner    | None                  | None      | SCSI ID   |  |  |  |  |  |
| Selection      | 1& T    | Initiator | None                  | Initiator | Initiator |  |  |  |  |  |
| Reselection    | 1& T    | Target    | Target                | Initiator | Target    |  |  |  |  |  |
| Command        | Target  | None      | Target                | Initiator | Initiator |  |  |  |  |  |
| Data In Target | Target  | None      | Target                | Initiator | Target    |  |  |  |  |  |
| Data Out       | Target  | None      | Target                | Initiator | Initiator |  |  |  |  |  |
| Status Target  | Target  | None      | Target                | Initiator | Target    |  |  |  |  |  |
| Message In     | Target  | None      | Target                | Initiator | Target    |  |  |  |  |  |
| Message        | Target  | None      | Target                | Initiator | Initiator |  |  |  |  |  |

#### TABLE 1: Bus Phase Signal Sources

#### **DEFINITIONS FOR TABLE 1**

- All: The signal is driven by all SCSI devices which are actively arbitrating.
- SCSI ID: The SCSI ID is a unique data bit (DB) for each of the SCSI devices in the system and is driven onto the SCSI bus by each device that is actively arbitrating. The other seven data bits shall not be driven by the SCSI device. The parity bit may be asserted or undriven during arbitration but can't be driven false.
- I & T: This signal is driven by the initiator, target or both as specified in the selection or reselection phase.
- Initiator: If this signal is driven it can be driven only by the active initiator.
- None: The signal is released meaning it is not driven by any SCSI device.
- Winner: The signal shall be driven by the one SCSI device that wins arbitration.
- Target: If the signal is driven it can be driven only by the active target.

|                                         | SIGNALS |     |             |                       |  |  |  |
|-----------------------------------------|---------|-----|-------------|-----------------------|--|--|--|
| MSG                                     | ₹⁄D,    | Ī/O | PHASE NAME  | DIRECTION OF TRANSFER |  |  |  |
| 1                                       | 1       | 1   | Data Out    | Initiator to Target   |  |  |  |
| 1                                       | 1       | 0   | Data In     | Initiator from Target |  |  |  |
| 1                                       | 0       | 1   | Command     | Initiator to Target   |  |  |  |
| 1                                       | 0       | 0   | Status      | Initiator from Target |  |  |  |
| 0                                       | 1       | 1   | #           |                       |  |  |  |
| 0                                       | 1       | 0   | #           |                       |  |  |  |
| 0                                       | 0       | 1   | Message Out | Initiator to Target   |  |  |  |
| 0                                       | 0       | 0   | Message In  | Initiator from Target |  |  |  |
| # = Reserved for future standardization |         |     |             |                       |  |  |  |

#### **TABLE 2: Signal Status, Information Transfer Phases**

6-49

0888



FIGURE 7: SCSI Signal Sequence Example



FIGURE 8: Flow Charts for Various SSI 32B451 Routines





0888



#### **ORDERING INFORMATION**

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |  |  |
|------------------------|---------------|-----------|--|--|
| SSI 32B451 44-pin PLCC | SSI 32B451-CH | 32B451-CH |  |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on syste

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680, (714) 731-7110, TWX 910-595-2809

# SSI 32C452 Storage Controller

August, 1988

silicon systems™ INNOVATORS IN INTEGRATION

### DESCRIPTION

The SSI 32C452 Storage Controller is a CMOS device that provides the basis for an intelligent Winchester disk drive controller capable of non-interleaved data transfers at rates up to 20Mbps. When combined with a microprocessor, memory and a buffer management device such as the SSI 32C453, the SSI 32C452 implements a powerful and cost-efficient peripheral controller solution. It also has the flexibility to be used in SCSI systems.

The SSI 32C452 includes a control sequencer with a writeable control store, and configuration/status registers which can be programmed to support standard and custom interface protocols for storage controllers. Access to the control store and registers is accomplished through the microprocessor interface which is optimized for 8 bit, multiplexed address/data bus processors such as the 8085. It also has the flexibility to interface with most standard 8-bit microprocessors. This organization allows the controller firmware to be stored in an EPROM or the host and down-loaded to the SSI 32C452, and means wide flexibility of the control functions performed by the device.

#### FEATURES

- Supports ST506/412, ST412HP, SA100, SMD, ESDI and custom Interfaces
- Operates with 16 MHz microprocessors
- Internal RAM-based control sequencer
- Internal user programmable ECC to 32 bits
- Non-interleaved data transfer to 20 Mbits/s
- Hard or soft sector formats
- Programmable sector lengths up to a full track
- High performance, low power CMOS device
- Plug and software compatible with AIC-010F Storage Controller
- Single 5 volt supply
- Available in 44-pin PLCC or 40-pin DIP package



# 6

#### 0888

#### **DESCRIPTION** (Continued)

The SSI 32C452 performs all the controller functions for the peripheral device, such as serialization/deserialization, ECC generation and checking on the data stream. It also handles overhead information such as address marks, gaps and sector ID fields. If an ECC error is detected during a read, the syndrome is saved so that defects can be corrected. The ECC polynomial and register length can be programmed or bypassed entirely so that external ECC hardware can be used.

#### FUNCTIONAL DESCRIPTION

The major functional elements and data paths of the SSI 32C452 are shown in the block diagram.

The SSI 32C452 performs the functions to interface a serial data storage device such as a Winchester disk drive, to a parallel bus interface for data processing on a byte wide basis. The functions necessary to accurately make this conversion are serialization/deserialization, error detection and correction, and data path control. The SSI 32C452 also has general purpose interface lines to further facilitate control of the data storage device or parallel interface. An eight byte stack allows data to be saved and reviewed by the microprocessor for error handling purposes. The internal sequencer performs most of the operations in conjunction with the control and status registers. The sequencer program is contained in internal sequencer RAM, which is easily (re)programmed providing almost infinite flexibility in communcations protocols and control features. A microprocessor effects both initialization and control of the SSI 32C452 by writing to and reading from the internal registers, sequencer RAM, stack and general purpose I/O circuitry. The microprocessor interface block of the SSI 32C452 provides the communication and control for the SSI 32C452 to the microprocessor.

The **buffer interface** includes a bidirectional data bus that exchanges data bytes between an external buffer memory and the serializer/deserializer. It generates two clocks, CLKA and CLKB which control all accesses to the buffer memory. All buffer memory cycles must be synchronous with CLKA, which is derived from the RD/ REFCLK input during data transfers and from SYSCLK otherwise. The internal register CLKCON contains control bits which define the relationship between these source clocks and CLKA. The CLKB signal is asserted whenever a new data byte must be transferred (ie. when the serializer/deserializer is full during a read operation or empty during a write operation). The direction of the transfer is determined from the state of the read gate (RG) and write gate (WG) lines. A CLKB cycle is used to force the buffer control device (eg. an SSI 32C453) to reserve the next buffer memory access for the SSI 32C452, since peripheral transfers take precedence over the asynchronous host transfers. In order to allow host transfers to keep up with peripheral transfers, the CLKA rate selected should be at least twice the word transfer rate of the peripheral.

The **microprocessor interface** decodes microprocessor read and write requests and provides access to the appropriate register or internal memory location. Since both data and address information are carried on the multiplexed bus lines AD0-AD7, address information is latched from the bus on the falling edge of the microprocessor signal ALE (address latch enable). When CS is asserted along with either RD or WR, the register whose address was previously latched is selected. The addresses and names of all the accessible registers are shown in the Register Address Map, Figure 1. The microprocessor should not read or write the sequencer RAM while the sequencer is running, since there is no circuitry to resolve conflicting accesses and incorrect sequencer operation will result.

The status and control registers make status information available to the microprocessor and allow the device to be configured for a wide variety of peripheral control applications. The microprocessor can monitor the status of transfers in progress and control the ECC register operation, the ECC polynomial, the clock generation hardware and the sequencer program execution. The microprocessor also has access to the sequencer's microprogram RAM so that it loads the microcode for all controller operations.

The **serializer/deserializer** circuit interfaces the parallel buffer memory bus to the serial NRZ data stream of the peripheral device. Byte synchronism is maintained with a bit ring, which is an 8 bit recirculating shift register clocked by the peripheral bit clock. During a sector write, the bit ring is initialized explicitly with a sequencer instruction. The bit ring continues to operate until the end of the field (ECC written or read) and causes CLKB to be asserted once for each data byte to be transferred. During write operations, the sequencer may cause address marks and sync patterns to be loaded into the serializer instead of data bytes. These special patterns are contained in a sequencer instruction and are transferred to the serializer over an internal byte wide data path. During read operations, bytes of overhead information may be routed to the stack or sequencer for comparison against target values. This process is controlled by the control field (SEQCONF) in each sequencer instruction.

The eight byte recirculating stack may be used to capture read data for later examination by the microprocessor. Data is pushed onto the stack under sequencer control. The control bit STACKEN in the sequencer instruction field SEQCONF directly controls the stack. If more than 8 bytes are written to the stack. only the last 8 will be saved. When a data byte is read from the top of the stack by the microprocessor via the STACK register, the data is recirculated to the bottom of the stack, allowing the stack contents to be examined more than once without the use of temporary storage in the microprocessor or buffer.

Serial peripheral data is passed through a variable length shift register with programmable exclusive OR feedback that performs ECC generation and checking. The feedback taps for the desired ECC polynomial are selected in the four registers POLY0 - POLY24 and the polynomial length is determined by the LEN bits in ECCCON. In addition, the ECC register may be operated either under sequencer or microprocessor control. During read operations, the contents of the ECC register are compared to the actual ECC field read from the peripheral. If there is a mismatch, the error syndrome is available for error correction. The ECC polynomial may be reversed to allow hardware computation of the error location, relieving the microprocessor of the burden of this lengthy calculation. During writes to the peripheral, the computed ECC word can be appended to each data or address field. The sequencer data type field (SEQDATF) indicates when ECC bytes are to be written or checked during a peripheral transfer.

The sequencer controls the time critical operations of the SSI 32C452. It executes programs stored in the 28

|        |        |        |       |        |         |         | LO     | WER ADD | RESS NIE | BLE                |         |        |          |          |                              |                         |
|--------|--------|--------|-------|--------|---------|---------|--------|---------|----------|--------------------|---------|--------|----------|----------|------------------------------|-------------------------|
|        | 0      | 1      | 2     | 3      | 4       | 5       | 6      | 7       | 8        | 9                  | •       | B      | с        | D        | E                            | F                       |
| 0      |        |        |       |        |         |         |        |         |          |                    |         |        |          |          |                              |                         |
| 1      |        |        |       |        |         |         |        |         |          |                    |         |        |          |          |                              |                         |
| 2      |        |        |       |        |         |         |        |         |          |                    |         |        |          |          |                              |                         |
| 3      |        |        |       |        |         |         |        |         |          |                    |         |        |          | _        | _                            |                         |
| 4      |        |        |       |        |         |         | -      |         |          | TESTO              | TEST1   | TEST2  | TEST3    | DLR      |                              |                         |
| 5      | HOSTL  | ностн  | NTCON | DMACON | BUFSIZE | AMODCON |        |         |          | RESCON             | RAPL    | RAPH   | WAPL     | WAPH     | SPL                          | SPH                     |
| 6      |        | r      |       |        |         |         |        |         |          | $\bigotimes$       | XXX     | XXX    | $\times$ | XXX      | GPREG0                       | GPREG                   |
| 7      | BUFACC | ECCCON | ECC16 | ECC24  | POLY0   | POLY8   | POLY16 | POLY24  | SEOBR    | SEGADDR            | OPCON   | WAMCON | AMDCON   | GPIOCON  | GPIODAT                      | STACK                   |
| 8      | SEQCO  | NF(n)  |       |        |         |         |        |         |          |                    |         |        |          |          | ~~~~                         | ~~~                     |
| 9      |        |        |       |        |         |         |        |         |          |                    |         |        | $\infty$ | $\times$ | $\times$                     | XXX                     |
| •      | SEQCO  | NF(n)  |       |        |         |         |        |         |          |                    |         |        | $\infty$ | ~~~~     | $\overline{\mathcal{M}}$     | $\overline{\mathbf{w}}$ |
| в      |        |        |       |        |         |         |        |         |          |                    |         |        | $\infty$ |          | $\times\!\!\times\!\!\times$ | $\infty$                |
| с<br>р | SEQTY  | PF(n)  |       |        |         |         |        |         |          |                    |         |        | xxxx     | xxxx     | xxx                          | $\infty$                |
| F      |        |        |       |        |         |         |        |         |          | 1                  |         |        | KXXX     | XXXX     | XXX                          | $\infty$                |
| F      | SEQDA  | TF(n)  |       |        |         |         |        |         |          |                    |         |        | $\infty$ | $\infty$ | <u></u>                      | 8                       |
| •      | L      |        |       |        |         |         |        |         |          |                    |         |        | $\sim$   | $\sim$   | $\sim \sim \sim$             |                         |
|        |        |        |       |        |         |         |        |         |          | SSI 32C4<br>REGIST | IS3 REG | RES    |          | $\infty$ | EXTERNAL                     | REG                     |

REGISTER REG DO NOT USE

#### FIGURE 1: REGISTER ADDRESS MAP

#### FUNCTIONAL DESCRIPTION (continued)

word by 32 bit sequencer RAM, and can be programmed to support hard and soft sectored read, write, search and verify operations for a wide variety of Winchester disk drives and other peripherals. The sequencer RAM is loaded by writing to the sequencer instruction registers as outlined in the Sequencer Instructions section of this data sheet. Each instruction is comprised of four bytes. Each of the four bytes represents a function of the sequencer operation. They are address field, control field, data type field, and data field. The organization of these fields is shown in the Register Bit Map, Figure 2. The Sequencer Registers provide control from and status to the microprocessor and sequencer. They contain branch, next and start addresses, and sequencer status information. The SEQUENCER STATUS register provides informaton on the sequencer state such as whether an ECC error occurred, a compare equal or low occurred, if the branch condition or address mark is active, or whether the sequencer is halted.

The general purpose I/O section has four general purpose I/O lines GPIO0 - GPIO3, and the INPUT pin which are accessible through the internal general purpose input/output registers. They are available for user defined functions such as Winchester disk or host interface control. The functionality of the GPIO0 -GPIO3 pins is programmed in the GPIOCON and GPIODAT registers. They can act as I/O's asserted or read through the GPIODAT register, or they can be programmed to decode microprocessor access to addresses 6EH and 6FH eliminating the need for external decode. The INPUT signal can be programmed in the SEQADRF RAM (registers) to affect sequencer operation and the state of the pin read from the GPIODAT register. The other general purpose line, OUTPUT is controlled directly by the sequencer to synchronize it with external circuitry. The OUT bit of the GPIODAT register reflects the state of the output pin.

#### **PIN DESCRIPTION**

| GENERAL |  |
|---------|--|
|---------|--|

| NAME   | DIP   | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                 |
|--------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC    | 40    | 1    |      | POWER SUPPLY +5 volts                                                                                                                                                                                       |
| GND    | 20-21 | 22   |      | GROUND                                                                                                                                                                                                      |
| RST    | 12    | 13   | I    | RESET - Active low signal halts the sequencer, sets<br>output pins RG, WG, WAM and NRZ low, forces the<br>GPIO pins into a high impedance state and resets a<br>number of the registers as described below. |
| SYSCLK | 13    | 14   | 1    | SYSTEM CLOCK - Clock input in the range of 1.5 MHz to 16 MHz                                                                                                                                                |

#### MICROPROCESSOR INTERFACE

| ALE | 1  | 2  | 1 | ADDRESS LATCH ENABLE - Falling edge latches reg-<br>ister address from AD0-7 pins.         |
|-----|----|----|---|--------------------------------------------------------------------------------------------|
| CS  | 29 | 33 | - | CHIP SELECT- Active high signal enables device to respond to microprocessor read or write. |

| NAME       | DIP    | PLCC  | ТҮРЕ | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |
|------------|--------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR         | 30     | 34    | 1    | WRITE STROBE - Active low signal causes the data on the address/data bus to be written to the addressed register if CS is also active.                                                                                                                                                                                                                             |
| RD         | 31     | 35    | I    | READ STROBE - Active low signal causes the contents<br>of the addressed register to be placed on the address/<br>data bus if CS is also active.                                                                                                                                                                                                                    |
| AD0-AD7    | 39-32  | 43-36 | 1/0  | ADDRESS/DATA BUS - 8 bit bus which carries register<br>address information and bi-directional data. These pins<br>are high impedance when not in use.                                                                                                                                                                                                              |
| GENERAL PL | JRPOSE | E I/O |      |                                                                                                                                                                                                                                                                                                                                                                    |
| GPIO0-3    | 4-7    | 5-8   | I/O  | GENERAL PURPOSE I/O LINES - These lines can be<br>programmed as an inputs or outputs which are accessed<br>though the GPIODAT register. They may also be pro-<br>grammed to serve as active low outputs which decode<br>microprocessor accesses to the following locations:<br><u>I/O pin Alternate output decode</u><br>GPIO0 Write to 6EH<br>GPIO1 Read from 6EH |

### PIN DESCRIPTION (continued)

|        |   |    |   | GPIO0 Write to 6EH<br>GPIO1 Read from 6EH<br>GPIO2 Write to 6FH<br>GPIO3 Read from 6FH                                      |
|--------|---|----|---|-----------------------------------------------------------------------------------------------------------------------------|
| INPUT  | 8 | 9  | I | INPUT PIN - This dedicated input line may be read through the GPIODAT register or tested directly by the control sequencer. |
| OUTPUT | 9 | 10 | 0 | OUTPUT PIN - Dedicated output line which is derived<br>directly from the control sequencer instruction field.               |

#### DISK DRIVE INTERFACE

| INDEX  | 10 | 11 | I | INDEX PULSE - Active high disk drive index pulse input,<br>must be at least one byte time long.                                                                    |
|--------|----|----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECTOR | 11 | 12 | I | SECTOR PULSE - Active high sector pulse input from<br>disk drives that are hard sectored, must be at least one<br>byte time long.                                  |
| RG     | 14 | 15 | 0 | READ GATE - Active high output from control sequencer<br>enables external phase-locked loop (PLL) to synchro-<br>nize to read data stream from the storage device. |

### PIN DESCRIPTION (continued)

#### DISK DRIVE INTERFACE (continued)

| NAME      | DIP | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      |
|-----------|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WG        | 15  | 16   | 0    | WRITE GATE - Active high output from control se-<br>quencer indicates valid write data to the storage device.                                                                                                                                                                                                                                                    |
| RD/REFĊLK | 26  | 30   | i    | READ/REFERENCE CLOCK - This input must be<br>externally multiplexed to provide the PLL clock when<br>read gate is active and the write oscillator clock at all<br>other times. This pin must always be driven with a clock<br>signal, even when RST is active.                                                                                                   |
| NRZ       | 27  | 31   | I/O  | NRZ DATA - This bi-directional pin provides write data<br>when WG is active, and must be driven with read data<br>when RG is active. Data must be in the NRZ format.                                                                                                                                                                                             |
| WAM/AMD   | 28  | 32   | I/O  | WRITE ADDRESS MARK/ADDRESS MARK DETECT -<br>This bi-directional pin is used to write and detect address<br>marks. When WG is active, a low level output of one bit<br>time on this pin indicates that an address mark must be<br>written. When RG is active, the peripheral must provide<br>an active low input to indicate the detection of an address<br>mark. |

#### **BUFFER INTERFACE**

| CLKA                                            | 2              | 3              | 0   | CLOCK A - Clock signal which initiates host or controller<br>accesses to the buffer memory on its falling edge. When<br>either RG or WG is active, this output is derived from RD/<br>REFCLK. At all other times it is derived from SYSCLK.<br>The clock source is divided by 2 or 4 as programmed in<br>the CLKCON register. |  |  |  |
|-------------------------------------------------|----------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| CLKB                                            | 3              | 4              | 0   | CLOCK B - This clock is used to reserve $\overline{\text{CLKA}}$ cycles for<br>SSI 32C452 data transfers. An active low pulse spanning<br>a falling edge of $\overline{\text{CLKA}}$ indicates that the next falling edge<br>on $\overline{\text{CLKA}}$ will be used by the SSI 32C452 to access the<br>buffer memory.       |  |  |  |
| D0-D7                                           | 16-19<br>22-25 | 18-21<br>25-28 | 1/0 | BUFFER DATA BUS - Bi-directional data bus that carries<br>data to and from the buffer memory. Bus cycles are<br>controlled by CLKA and CLKB. Direction of the transfer<br>is determined by RG and WG. Note: refer to pin diagram<br>for exact ordering of the pins.                                                           |  |  |  |
| No connects on PLCC package: 17, 23, 24, 29, 44 |                |                |     |                                                                                                                                                                                                                                                                                                                               |  |  |  |

### SSI 32C452 Storage Controller

6

| REGISTER | ADDRESS | D7       | D6         | D5       | D4         | D3                    | D2      | D1       | D0       | READ/<br>WRITE |
|----------|---------|----------|------------|----------|------------|-----------------------|---------|----------|----------|----------------|
| TEST0    | 49H     |          |            | SEQU     | ENCER NEX  | ADDRESS               | FIELD   |          |          | R              |
| TEST1    | 4AH     | SEC      |            |          | QUENCER C  | QUENCER CONTROL FIELD |         |          |          | R              |
| TEST2    | 4BH     | SEQUE    |            |          | NCER COUN  |                       | FIELD   |          |          | R              |
| TEST3    | 4CH     |          |            |          | SEQUENCER  | DATA FIELD            | )       |          |          | R              |
| DLR      | 4DH     |          |            |          | DATA LATCH | REGISTER              |         |          |          | R              |
| BUFACC   | 70H     |          |            |          | BUFFER ME  | MORY BYTE             |         |          |          | R/W            |
| ECCCON   | 71H     | LEN1     | LEN0       | RESET    | SECTBR     | CLRECC                | FEEDINH | ECCSHIFT | ECCIN    | R/W            |
| ECC16    | 72H     | ECC23    | ECC22      | ECC21    | ECC20      | ECC19                 | ECC18   | ECC17    | ECC0/16  | R              |
| ECC24    | 73H     | ECC31    | ECC30      | ECC29    | ECC28      | ECC27                 | ECC26   | ECC25    | ECC24    | R              |
| POLY0    | 74H     | F7       | F6         | F5       | F4         | F3                    | F2      | F1       | F0       | R/W            |
| POLY8    | 75H     | F15      | F14        | F13      | F12        | F11                   | F10     | F9       | F8       | R/W            |
| POLY16   | 76H     | F23      | F22        | F21      | F20        | F19                   | F18     | F17      | F16      | R/W            |
| POLY24   | 77H     | UNUSED   | F30        | F29      | F28        | F27                   | F26     | F25      | F24      | R/W            |
| SEQBR    | 78H     |          | UNUSED     |          | BRADR4     | BRADR3                | BRADR2  | BRADR1   | BRADR0   | w              |
| SEQNA    | 78H     |          | FEST POINT | S        | NADR4      | NADR3                 | NADR2   | NADR1    | NADR0    | R              |
| SEQADDR  | 79H     |          | UNUSED     |          | STADR4     | STADR3                | STADR2  | STADR1   | STADR0   | w              |
| SEQSTAT  | 79H     | AMACTIVE | DATATRANS  | BRACTIVE | STOPPED    | UNUSED                | ECCERR  | COMPLO   | COMPEQ   | R              |
| OPCON    | 7AH     | CARRYINH | UNUSED     | TRANSINH | SEARCHOP   | SYNDET                | NRZDAT  | SECTORP  | INDEXP   | R/W            |
| WAMCON   | 7BH     |          |            |          | AM7        | - AMO                 |         |          |          | R/W            |
| AMDCON   | 7CH     |          |            |          | AMD7       | AMD0                  |         |          |          | R/W            |
| GPIOCON  | 7DH     | RGFSEL   | WGFSEL     | RGESEL   | WGESEL     | GPDIR3                | GPDIR2  | GPDIR1   | GPDIR0   | R/W            |
| GPIODAT  | 7EH     | UNU      | SED        | Ουτ      | INP        | GP3                   | GP2     | GP1      | GP0      | R/W            |
| CLKCON   | 7FH     | CLKF2    | CLKF1      | UNUSED   | CLKFO      | CLKINH                | SYN2    | SYN1     | SYN0     | w              |
| STACK    | 7FH     |          |            |          | TOP OF     | STACK                 |         |          |          | R              |
| SEQADDRF | 80H     | BRCON2   | BRCON1     | BRCON0   | NEXT4      | NEXT3                 | NEXT2   | NEXT1    | NEXT0    | R/W            |
|          | 9BH     | <u> </u> |            |          |            |                       |         |          | 5        |                |
| SEQCONF  | АОН     | SETWG    | SETRG      | RESWG    | STACKEN    | NRZINH                | OUTPIN  | COMPEN   | DATEN    | R/W            |
|          | BBH     | 7        |            |          |            |                       |         |          | ٦        |                |
| SEQTYPF  | СОН     | CNT7/    | CNT6/      | CNT5/    | CNT4       | CNT3                  | CNT2    | CNT1     | CNTO     | R/W            |
|          | DBH     |          | וייזיט     | DITPU    |            |                       |         |          | <u> </u> | _              |
| SEQDATF  |         |          |            |          | DATA       | FIELD                 |         |          |          | R/W            |
|          | ~       | 7        |            |          |            |                       |         |          | 5        |                |

#### FIGURE 2: REGISTER BIT MAP

#### **REGISTER DESCRIPTION**

The microprocessor which controls the system has access to all the SSI 32C452 registers and sequencer RAM through its external memory address space. The SSI 32C452 and its companion device, the SSI 32C453 Dual Port Buffer Controller, are designed to occupy a single 256 byte page. The 8 bit page address is latched from pins AD0-AD7 on a falling edge of ALE and remains valid until the next ALE falling edge.

The external registers described at the end of this section are not implemented in either the SSI 32C452 or SSI 32C453, and are assumed to be implemented in external hardware. These external registers are not required for use with the SSI 32C452, but are included as applications information.

#### ECC REGISTERS

The core of the ECC circuit is a 32 bit shift register whose effective length may be programmed to be 16, 24 or 32 bits. This is accomplished in hardware by directing the input data to stage 16, 8 or 0 of the ECC

ECCCON 71H Read/Write

shift registers, ECC16 and ECC24, while its output is always bit 31, which is bit ECC31 of register ECC24.

The ECC polynomial to be implemented is programmed by the user into the ECC feedback registers, POLY0, POLY8, POLY16 and POLY24. Each bit in these registers enables or disables exlusive OR feedback to the output of the corresponding shift register stage. The feedback signal is the exclusive OR of the serial data stream with the output of shift register stage 31. An override bit in ECCCON forces normal shift register operation, regardless of the settings of the feedback control bits.

When WG or RG are active, the ECC shift register input is the serial read or write data and the shift clock is RD/ REFCLK. When an ECC word is being written, feedback is disabled and the shift register output is substituted for the data stream. At other times the microprocessor may set the ECCIN bit explicitly and cause a single shift register clocking to occur. For further information on implementing an ECC polynomial see the Applications Information Section at the end of this data sheet.

| ECC | ECC CONTROL WORD |                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 0   | ECCIN            | ECC SERIAL INPUT - When both RG and WG are inactive, this bit becomes the input bit for the ECC shift register. The RD/REFCLK must always be active for correct operation of the device.                                                                                                                                                |  |  |  |
| 1   | ECCSHIFT         | ECC SHIFT CONTROL - When both RG and WG are inactive, a single shift of the ECC register will occur when this bit is set. It is automatically cleared again when the shift is complete.                                                                                                                                                 |  |  |  |
| 2   | FEEDINH          | ECC FEEDBACK INHIBIT - When this bit is set all feedback is inhibited and the ECC register functions as a simple shift register of the selected length.                                                                                                                                                                                 |  |  |  |
| 3   | CLRECC           | CLEAR ECC - If this bit is set when either RG or WG are active, the ECC syndrome will be cleared at the end of the read/write operation. If both are inactive, the syndrome will be cleared immediately.                                                                                                                                |  |  |  |
| 4   | SECTBR           | ENABLE SECTOR BRANCH - If the sequencer "branch on index or sector" instruction is executed and SECTBR is set, the sequencer will recognize the branch condition as true if either the INDEX or the SECTOR pin is active. If SECTBR is cleared, then the sequencer will only recognize the branch condition if the INDEX pin is active. |  |  |  |

#### ECC REGISTERS (continued)

| BIT  | NAME                                   | DESCRIPTION                                                                                                                                                                             |  |  |
|------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 5    | RESET                                  | CHIP RESET - When this bit is set, the SSI 32C452 will be held in its reset state. This bit is set when $\overline{RST}$ is true.                                                       |  |  |
| 6-7  | LEN0-LEN1                              | ECC REGISTER LENGTH - These two bits select the ECC register length as follows:   LEN1 LEN0   0 0 16 bit register   0 1 24 bit register   1 0 illegal combination   1 1 32 bit register |  |  |
| Rese | Reset State: ECCCON= 20H (ie. RESET=1) |                                                                                                                                                                                         |  |  |

#### ECC16 72H Read only

| ECC                  | ECC DATA    |                                                                                                                                                                                                                                                                                   |  |  |
|----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ΒΙΤ                  | NAME        | DESCRIPTION                                                                                                                                                                                                                                                                       |  |  |
| 0                    | ECC0/16     | ECC REGISTER LEADING BITS - This bit reflects the OR of all the ECC register bits from the input stage through bit 16. For 16 bit operation, this is bit 16. For 24 bit operation this is bit $8 + bit 9 + + bit 16$ . For 32 bit operation, this is bit $0 + bit 1 + + bit 16$ . |  |  |
| 1-7                  | ECC17-ECC23 | ECC REGISTER BITS - These bits reflect the output of ECC shift register stages 17 to 23.                                                                                                                                                                                          |  |  |
| Reset State: Unknown |             |                                                                                                                                                                                                                                                                                   |  |  |

#### ECC24 73H Read only

| ECC  | ECC DATA             |                                                                                          |  |  |  |
|------|----------------------|------------------------------------------------------------------------------------------|--|--|--|
| ΒΙΤ  | NAME                 | DESCRIPTION                                                                              |  |  |  |
| 0-7  | ECC24-ECC31          | ECC REGISTER BITS - These bits reflect the output of ECC shift register stages 24 to 31. |  |  |  |
| Rese | Reset State: Unknown |                                                                                          |  |  |  |

# SSI 32C452 Storage Controller

#### ECC REGISTERS (continued)

| POLYO 74H      |                        | 74H | Read/Write                                                                                                                                                                                                                                                                                                                 |  |
|----------------|------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ECC POLYNOMIAL |                        |     |                                                                                                                                                                                                                                                                                                                            |  |
| BIT            | NAME                   |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                |  |
| 0-7            | F0-F7                  |     | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback of both the shift register output (bit 31) and the serial input to the output of shift register stages 0 to 7. These settings may be overriden by the FEEDINH bit in ECCCON. For ECC register lengths of 16 or 24 bits, F0-F7 are irrelevant. |  |
| Rese           | Reset State: POLY0=00H |     |                                                                                                                                                                                                                                                                                                                            |  |

#### POLY8 75H **Read/Write**

#### ECC POLYNOMIAL

| ΒΙΤ                    | NAME   | DESCRIPTION                                                                                                                                                                          |  |  |
|------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0-7                    | F8-F15 | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 8 to 15. For register lengths of 16 bits, F8-F15 are irrelevant. |  |  |
| Reset State: POLV8-00H |        |                                                                                                                                                                                      |  |  |

Reset State: POLY8=00H

#### POLY16 76H **Read/Write**

| ECC                     | ECC POLYNOMIAL |                                                                                                                               |  |  |
|-------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT                     | NAME           | DESCRIPTION                                                                                                                   |  |  |
| 0-7                     | F16-F23        | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 16 to 23. |  |  |
| Reset State: POLY16=00H |                |                                                                                                                               |  |  |

#### POLY24 77H **Read/Write**

| ECC                     | ECC POLYNOMIAL |                                                                                                                               |  |  |  |
|-------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT                     | NAME           | DESCRIPTION                                                                                                                   |  |  |  |
| 0-6                     | F24-F30        | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 24 to 30. |  |  |  |
| 7                       | unused         |                                                                                                                               |  |  |  |
| Reset State: POLY24=00H |                |                                                                                                                               |  |  |  |

#### SEQUENCER STATUS AND CONTROL REGISTERS

The sequencer controls all the time-critical interactions with the peripheral storage device being controlled by the SSI 32C452. The instructions directly control disk drive interface lines, provide data for writing or comparison, determine the number of bytes handled and control the sequence of instruction execution. It is programmed by the user for maximum capability and variability. There are 28 instructions which are 32 bits wide. They are divided in to 4 byte wide fields. These fields are sequencer address, control, data type and data fields. These may be further divided into subfields as described in detail below. Examples are shown in the Applications Information section at the end of this data sheet.

The next address field of the sequencer instruction contains address and branching information. Each instruction is executed for the duration of the number of byte times specified in its count field. The specified

78H

78H

count is loaded into a down counter which clocks every 8 bit times. When the counter underflows execution of that instruction is terminated. A carry inhibit feature allows the counter to wrap around to a full count for fields which are more than 256 bytes long. Execution is passed to the instruction at the specified next address, unless a branch condition is specified in the instruction (eg. ECC error or successful data comparison). In that case, execution passes to the address specified in the SEQBR register. Sequencer operation may also be conditionally stopped. The sequencer will always stop if execution passes to address 1FH, which is outside of the 28 word instruction control store.

The control field of the sequencer instruction is used to specify the state of RG and WG, to move data to the stack and to select data transfer or data comparison operations. The count field sets the duration of each instruction in byte times and is also used to select the type of data written, such as address marks or ECC bytes.

| SEQ  | SEQUENCER BRANCH ADDRESS |                                                                                                                                                                                                                                        |  |  |
|------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BIT  | NAME                     | DESCRIPTION                                                                                                                                                                                                                            |  |  |
| 0-4  | BRADR0<br>- BRADR4       | BRANCH ADDRESS BITS - When a sequencer instruction with a branch<br>condition is finished (ie. the specified number of byte times have elapsed) and the<br>specified condition did occur, execution will resume at this 5 bit address. |  |  |
| 5-7  | unused                   |                                                                                                                                                                                                                                        |  |  |
| Rese | Reset State: Unknown     |                                                                                                                                                                                                                                        |  |  |

SEQBR

Read only

Write only

| SEQI | SEQUENCER NEXT ADDRESS |                                                                                                                                                                                                                                  |  |  |
|------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| ΒΙΤ  | NAME                   | DESCRIPTION                                                                                                                                                                                                                      |  |  |
| 0-4  | NADR0<br>- NADR4       | NEXT ADDRESS BITS- This reflects the 5 bit next address field of the sequencer instruction currently being executed. After the specified byte count, execution will proceed at this address provided no branch conditions occur. |  |  |
| 5-7  |                        | Internal test points                                                                                                                                                                                                             |  |  |
| Rese | Reset State: Unknown   |                                                                                                                                                                                                                                  |  |  |

#### SEQUENCER STATUS AND CONTROL REGISTERS (continued)

#### SEQADDR 79H Write only

| SEQUENCER START ADDRESS |                    |                                                                                                                                                                                                                                                               |
|-------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                     | NAME               | DESCRIPTION                                                                                                                                                                                                                                                   |
| 0-4                     | STADR0<br>- STADR4 | SEQUENCER START ADDRESS BITS - If the sequencer is currently halted, writing this register with an address in the range 00H to 1BH will cause sequencer execution to commence at that address. If this register is written with 1FH, the sequencer will halt. |
| 5-7                     | unused             |                                                                                                                                                                                                                                                               |
| Reset State: 00H        |                    |                                                                                                                                                                                                                                                               |

### SEQSTAT 79H Read only

| SEQI | SEQUENCER STATUS |                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт  | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 0    | COMPEQ           | COMPARE EQUAL - When a sequencer instruction enables the comparison<br>operation, this bit reflects the result of all the byte comparisons performed (ie. if it<br>is set then all bytes compared so far have been equal.) If RG is enabled, the<br>comparisons occur between the instruction's data field and the data bytes being<br>read (or buffer memory if the SEARCHOP bit in OPCON is true as well). |  |
| 1    | COMPLO           | COMPARE LOW - Similar to COMPEQ, except that it indicates that in all comparisons the data field was smaller than the compared byte.                                                                                                                                                                                                                                                                         |  |
| 2    | ECCERR           | ECC ERROR - This bit is set during RG active, upon reading the last ECC bit, if there was an error in the data read. The error syndrome will be stored in the ECC registers.                                                                                                                                                                                                                                 |  |
| 3    | not used         |                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 4    | STOPPED          | SEQUENCER STOPPED - This bit is set when the sequencer is stopped and its instruction address is 1FH.                                                                                                                                                                                                                                                                                                        |  |
| 5    | BRACTIVE         | BRANCH ACTIVE - This is set when the branch condition specified in the current instruction has been satisfied. This means that the next address used will be taken from the SEQBR register. This bit is reset when the microprocessor reads this register.                                                                                                                                                   |  |
| 6    | DATATRANS        | DATA TRANSFER - This bit is set when the current sequencer instruction is causing data to be transferred between the buffer memory and the peripheral device. This distinguishes the activity from a search or verification operation.                                                                                                                                                                       |  |
| 7    | AMACTIVE         | ADDRESS MARK ACTIVE - This bit is set when the controller reads or writes an<br>address mark or sync byte. It is reset after the ECC bytes are read or written, or<br>when the sequencer is halted.                                                                                                                                                                                                          |  |
| Rese | t State: 00H     |                                                                                                                                                                                                                                                                                                                                                                                                              |  |

#### SEQUENCER INSTRUCTION REGISTERS

The 4 fields of 8 bits comprising a single sequencer instruction are detailed below. They are presented as arrays of 28 bytes each, corresponding to the 28 instructions at sequencer addresses 0 to 1BH.

| SEQ | SEQUENCER ADDRESS FIELD ARRAY |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-----|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт | NAME                          | DESCRIPTION                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0-4 | NEXT0-NEXT4                   | NEXT ADDRES<br>instruction to b<br>specified numb                                                                               | SS FIELD - This 5 bit field specifies the address of the next<br>e executed when the current instruction has continued for the<br>er of bytes.                                                                                                                                                                                                                                                                                     |  |
| 5-7 | BRCON0<br>-BRCON2             | BRANCH CON<br>for the current i<br>current instructi<br>specifed, and th<br>in SEQBR. The<br>field (see SEQT<br>branch conditio | TROL FIELD - This 3 bit field specifies the branch condition<br>nstruction. When a branch condition is satisfied, execution of the<br>on is not curtailed. It continues to execute for the full byte count<br>en the sequencer proceeds with execution of the address specified<br>branch condition used depends on the state of RG and data type<br>TYPF). If RG is true and ECC bytes are being read, the following<br>ns apply: |  |
|     |                               | BRCON2/1/0=                                                                                                                     | 000 No branch                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|     |                               |                                                                                                                                 | 001 Stop on ECC error                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|     |                               |                                                                                                                                 | 010 Stop on comparison error                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|     |                               |                                                                                                                                 | 011 Stop on ECC or comparison error                                                                                                                                                                                                                                                                                                                                                                                                |  |
|     |                               |                                                                                                                                 | 100 Branch on good ECC and comparison                                                                                                                                                                                                                                                                                                                                                                                              |  |
|     |                               |                                                                                                                                 | 101 Branch on ECC error                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|     |                               |                                                                                                                                 | 110 Branch on comparison error                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|     |                               |                                                                                                                                 | 111 Branch on ECC or comparison error                                                                                                                                                                                                                                                                                                                                                                                              |  |
|     |                               | Otherwise, the                                                                                                                  | branch conditions are:                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|     |                               | BRCON2/1/0=                                                                                                                     | 000 No branch                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|     |                               |                                                                                                                                 | 001 Stop if INPUT pin active                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|     |                               |                                                                                                                                 | 010 Stop if INDEX or SECTOR pin active (see SECTBR bit                                                                                                                                                                                                                                                                                                                                                                             |  |
|     |                               |                                                                                                                                 | of register ECCCON).                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|     |                               |                                                                                                                                 | 011 Stop if comparison error                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|     |                               |                                                                                                                                 | 100 Branch on carry (from byte counter).                                                                                                                                                                                                                                                                                                                                                                                           |  |
|     |                               |                                                                                                                                 | 101 Branch on ECC error                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|     |                               |                                                                                                                                 | 110 Branch if INDEX or SECTOR pin active (see SECTBR                                                                                                                                                                                                                                                                                                                                                                               |  |
|     |                               |                                                                                                                                 | bit of register ECCCON).                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|     |                               |                                                                                                                                 | 111 Branch on comparison error                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| -   | • • • • · ·                   |                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

Reset State: The contents of the sequencer RAM are unchanged.

#### SEQUENCER INSTRUCTION REGISTERS (continued)

#### SEQCONF(n) A0H-BBH Read/Write

| SEQUENCER CONTROL FIELD ARRAY                                 |         |                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                                                           | NAME    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                             |
| 0                                                             | DATEN   | DATA TRANSFER ENABLE - When this bit is set, the SSI 32C452 will generate CLKB requests to transfer data bytes to or from buffer memory, depending on whether WG or RG is active.                                                                                                                                                                                                                       |
| 1                                                             | COMPEN  | COMPARE ENABLE - When this bit is set and RG is active, read data bytes from<br>the peripheral will be compared with the instruction data field (SEARCHOP reset<br>in the OPCON register) or the buffer memory data (SEARCHOP set). The results<br>of the comparisons are OR'ed together for the duration of the instruction and can<br>be used for a branch condition or tested by the microprocessor. |
| 2                                                             | OUTPIN  | OUPUT PIN CONTROL - This bit appears on the OUTPUT pin and may be used to synchronize external circuitry to the sequencer.                                                                                                                                                                                                                                                                              |
| 3                                                             | NRZINH  | NRZ DATA INHIBIT - When RG is active and this bit is set, the NRZ data input will be ignored. This is useful while external data recovery circuits start up.                                                                                                                                                                                                                                            |
| 4                                                             | STACKEN | STACK WRITE ENABLE - While this bit is set, bytes of NRZ data are pushed onto the recirculating stack.                                                                                                                                                                                                                                                                                                  |
| 5                                                             | RESWG   | RESET WRITE GATE - This bit causes the WG line to go inactive 4 bit times after the current instruction is finished (byte counter reaches 0).                                                                                                                                                                                                                                                           |
| 6                                                             | SETRG   | SET READ GATE - Provided WG is inactive, this bit sets RG, which will remain active until the ECC information is read or the sequencer is halted.                                                                                                                                                                                                                                                       |
| 7                                                             | SETWG   | SET WRITE GATE - When this bit is set and an instruction executed, the WG line will be activated after a delay of 4 bit times. WG will remain active until cleared by the RESWG bit or the sequencer is halted. WG will not be activated if RG is already active.                                                                                                                                       |
| Reset State: The contents of the sequencer RAM are unchanged. |         |                                                                                                                                                                                                                                                                                                                                                                                                         |

#### SEQTYPF(n) COH-DBH Read/Write

| SEQUENCER DATA TYPE FIELD ARRAY |           |                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                             | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                |
| 0-4                             | CNT0-CNT4 | COUNT FIELD - The current sequencer instruction is executed for the number of byte times specified by the count field. If the DATEN bit is set, the count is specified as an 8 bit quantity (CNT0-CNT7). If DATEN is reset, the count is specified as a 5 bit quantity (CNT0-CNT4), and the upper three bits of this instruction field are interpreted as data type bits, described below. |

#### SEQUENCER INSTRUCTION REGISTERS (continued)

| BIT                                                                                                                                                                                                                                                                                                               | NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5                                                                                                                                                                                                                                                                                                                 | CNT5/DTYP0 | COUNT BIT 5 OR DATA TYPE 0 - When this bit is interpreted as a data type bit, it is used to initialize the bit ring with a single 1. This will occur at the next CLKA cycle. This starts CLKB so that write data bytes will be fetched from buffer memory. The bit ring will be cleared after the ECC is written. |
| 6                                                                                                                                                                                                                                                                                                                 | CNT6/DTYP1 | COUNT BIT 6 OR DATA TYPE BIT 1 - When this bit is interpreted as a data type bit, it indicates that ECC information is being read or written.                                                                                                                                                                     |
| 7                                                                                                                                                                                                                                                                                                                 | CNT7/DTYP2 | COUNT BIT 7 OR DATA TYPE BIT 2 - When this bit is being interpreted as a data type bit it indicates that an address mark is being written.                                                                                                                                                                        |
| Note: When DATEN is reset, and CNT5/DTYP0, CNT6/DTYP1 and CNT7/DTYP2 are being interpreted as data type select bits, the upper 3 bits of the byte counter are forced to 0 regardless of the settings of the data type bits. When all 3 data type bits are 0, the data field is interpreted as normal binary data. |            |                                                                                                                                                                                                                                                                                                                   |
| Reset State: The contents of the sequencer RAM are unchanged                                                                                                                                                                                                                                                      |            |                                                                                                                                                                                                                                                                                                                   |

#### SEQDATF E0H-FBH Read/Write

| SEQUENCER DATA FIELD ARRAY                                    |           |                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                                                           | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |
| 0-7                                                           | DAT0-DAT7 | DATA FIELD - When RG is active, the byte in this field is used for comparison operations. If WG is active, DATATRANS is set and TRANSINH (Transfer Inhibit bit in OPCON register) is set, the write data will come from this field. This allows the sequencer to generate the necessary overhead bytes while writing a sector. |
| Reset State: The contents of the sequencer RAM are unchanged. |           |                                                                                                                                                                                                                                                                                                                                |

#### **DISK DRIVE INTERFACE REGISTERS**

The disk drive interface registers provide control and status for the interface of the SSI 32C452 to the disk drive (peripheral device), and for data transfer to the buffer or host.

| OPC | ON 7AH        | Read/Write                                                                                                                                                                                                                                                           |
|-----|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPE | RATION CONTRO | L WORD                                                                                                                                                                                                                                                               |
| BIT | NAME          | DESCRIPTION                                                                                                                                                                                                                                                          |
| 0   | INDEXP        | INDEX PULSE DETECTED - This bit is set when an index pulse is encountered<br>and reset each time the register is read. The bit will be reset even if the INDEX pin<br>is true during the access.                                                                     |
| 1   | SECTORP       | SECTOR PULSE DETECTED - This bit is set when a sector pulse is encountered<br>and cleared each time the register is read. The bit will be cleared even if the<br>SECTOR pin is true during the read access. This bit is only used with hard-sectored<br>disk drives. |

#### DISK DRIVE INTERFACE REGISTERS (continued)

| BIT  | NAME                 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                        |  |
|------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2    | NRZDAT               | NRZ DATA IN - This bit is set when a rising edge is detected on the NRZ pin and RG is active. It is reset when the register is read.                                                                                                                                                                                                                                               |  |
| 3    | SYNDET               | SERIAL DATA SYNCHRONIZATION DETECT - Indicates that the bit ring is synchronized on byte boundaries, following detection of an address mark.                                                                                                                                                                                                                                       |  |
| 4    | SEARCHOP             | SEARCH OPERATION - Setting this bit will cause comparisons to occur between the contents of the buffer memory and the read data bytes from the peripheral. If SEARCHOP is reset, then read data bytes will be compared to the sequencer instruction data field.                                                                                                                    |  |
| 5    | TRANSINH             | DATA TRANSFER INHIBIT - If WG is active and this bit is set, then the write data will come from the sequencer instruction data field instead of the buffer memory. If RG is active and this bit is set, then the read data bytes are used for comparisons only and are not written to buffer memory. Setting this bit will suppress CLKB so that no buffer memory transfers occur. |  |
| 6    | Unused               |                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 7    | CARRYINH             | SEQUENCER COUNTER CARRY INHIBIT - When this bit is set, the sequencer will not detect a carry (underflow) in its byte counter. This bit is reset when a carry occurs.                                                                                                                                                                                                              |  |
| Rese | Reset State: Unknown |                                                                                                                                                                                                                                                                                                                                                                                    |  |

#### WAMCON 7BH Read/Write

| WRITE ADDRESS MARK CONTROL |         |                                                                                                                                                                                                                                                                                              |
|----------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT                        | NAME    | DESCRIPTION                                                                                                                                                                                                                                                                                  |
| 0-7                        | AM0-AM7 | ADDRESS MARK BITS - When WG is active and the sequencer instruction specifies that an address mark is to be written (DATATRANS is reset, DTYP2 is set) the bits AM0-AM7 will be shifted out on the WAM/AMD pin. The pattern is delayed by two bit times to compensate for the encoder delay. |
| Reset State: Unknown       |         |                                                                                                                                                                                                                                                                                              |

### AMDCON 7CH Read/Write

| ADDRESS MARK DETECT CONTROL |                      |                                                                                                                                                                                                                                                                                    |  |
|-----------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ΒΙΤ                         | NAME                 | DESCRIPTION                                                                                                                                                                                                                                                                        |  |
| 0-7                         | AMD0-AMD7            | ADDRESS MARK DETECT CONTROL - When RG and the WAM/AMD input are active, the NRZ data stream is compared to the contents of this register. Byte synchronization is established when a match occurs. The number of bits used in the comparison is determined in the CLKCON register. |  |
| Rese                        | Reset State: Unknown |                                                                                                                                                                                                                                                                                    |  |

#### **DISK DRIVE INTERFACE REGISTERS** (continued)

CLKCON 7FH Write only

| CLOO | CLOCK CONTROL        |                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ΒΙΤ  | NAME                 | DESCRIPTION                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 0-2  | SYN0-SYN2            | SYNC COMPARE CONTROL - These 3 bits determine which bits in register AMDCON are used when looking for the sync byte, as follows:                                                                                                                                                        |  |  |  |  |  |
|      |                      | SYN2/1/0 = 000 Bit 7 used                                                                                                                                                                                                                                                               |  |  |  |  |  |
|      |                      | 001 Bits 7,6 used                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|      |                      | 010 Bits 7,6,5 used                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|      |                      | 011 Bits 7,6,5,4 used                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|      |                      | 100 Bits 7,6,5,4,3 used                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|      |                      | 101 Bits 7,6,5,4,3,2 used                                                                                                                                                                                                                                                               |  |  |  |  |  |
|      |                      | 110 Bits 7,6,5,4,3,2,1 used                                                                                                                                                                                                                                                             |  |  |  |  |  |
|      |                      | 111 All bits used                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 3    | CLKINH               | CLOCK INHIBIT - When this bit is set, $\overline{\text{CLKA}}$ and $\overline{\text{CLKB}}$ are forced to a high impedance state.                                                                                                                                                       |  |  |  |  |  |
| 4    | CLKF0                | CLOCK FREQUENCY SELECT - This bit sets the relationship between $\overline{CLKA}$ and RD/REFCLK when data transfers are in progress. When it is set, $\overline{CLKA}$ will be 1/4 the RD/REFCLK frequency and when it is reset, $\overline{CLKA}$ will be 1/2 the RD/REFCLK frequency. |  |  |  |  |  |
| 5    | Unused               |                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 6-7  | CLKF1-CLKF2          | CLOCK FREQUENCY SELECT - These bits determine the relationship between the frequency of CLKA and SYSCLK when no data transfers are in progress, as follows:                                                                                                                             |  |  |  |  |  |
|      |                      | CLKF2/CLKF1= 00 1/4 frequency                                                                                                                                                                                                                                                           |  |  |  |  |  |
|      |                      | 01 1/2 frequency                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|      |                      | 10 same frequency                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|      |                      | 11 illegal combination                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| Rese | Reset State: Unknown |                                                                                                                                                                                                                                                                                         |  |  |  |  |  |

#### STACK 7FH Read only

#### TOP OF STACK

This register provides the microprocessor read access to the top of the 8 byte stack. Each read operation causes the stack data to recirculate, with the top of the stack moving to the bottom. When the sequencer writes data to the stack, the byte on the bottom of the stack is lost.

#### **GENERAL PURPOSE INPUT/OUTPUT REGISTERS**

| GPIC | CON 7             | /DH       | Read/Write                                                                                                                                                       |
|------|-------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GEN  | ERAL PURPO        | O CONTROL |                                                                                                                                                                  |
| BIT  | NAME              |           | DESCRIPTION                                                                                                                                                      |
| 0-3  | GPDIR0<br>-GPDIR3 |           | GENERAL PURPOSE I/O LINE DIRECTION- These bits program the<br>direction of lines GPIO0 to GPIO3. The direction bits are set for outputs and reset<br>for inputs. |
| 4    | W6ESEL            |           | W6E SELECT - If this bit is set along with GPDIR0, the GPIO0 pin becomes an active low output signal decoding a microprocessor write to location 6EH.            |
| 5    | R6ESEL            |           | R6E SELECT - If this bit is set along with GPDIR1, the GPIO1 pin becomes an active low output signal decoding a microprocessor read from location 6EH.           |
| 6    | W6FSEL            |           | W6F SELECT - If this bit is set along with GPDIR2, the GPIO2 pin becomes an active low output signal decoding a microprocessor write to location 6FH.            |
| 7    | R6FSEL            |           | R6F SELECT - If this bit is set along with GPDIR3, the GPIO3 pin becomes an active low output signal decoding a microprocessor read from location 6FH.           |
| Rese | t State: Unkno    | wn        |                                                                                                                                                                  |

#### GPIODAT 7EH Read/Write

| GENERAL PURPOSE I/O DATA |                                                                            |                                                                                                                                                                            |  |  |  |
|--------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT                      | NAME                                                                       | DESCRIPTION                                                                                                                                                                |  |  |  |
| 0-3                      | GP0-GP3                                                                    | GENERAL PURPOSE I/O PIN STATUS - These bits represent the state or output data for the GPIO0 to GPIO3 pins, depending on the direction programmed in the GPIOCON register. |  |  |  |
| 4                        | INPUT                                                                      | INPUT PIN STATUS - This bit reflects the data on the INPUT pin.                                                                                                            |  |  |  |
| 5                        | OUT                                                                        | OUTPUT PIN STATUS - This bit reflects the data on the OUTPUT pin. The OUTPUT pin is actually written to by the sequencer.                                                  |  |  |  |
| 6-7                      | Unused                                                                     |                                                                                                                                                                            |  |  |  |
| Note                     | Note: The GPIOCON register must be initialized before GPIODAT is accessed. |                                                                                                                                                                            |  |  |  |
| Rese                     | Reset State: Unknown                                                       |                                                                                                                                                                            |  |  |  |

#### MICROPROCESSOR INTERFACE REGISTERS

#### DLR 4DH Read only

DATA LATCH REGISTER

When a microprocessor read from location 70H is detected, the data on the buffer memory bus (D0-D7) is latched by the SSI 32C452 into the DATA LATCH REGISTER. When the microprocessor accesses DLR this data is placed on the address/data bus (AD0-AD7).

#### SPECIAL ADDRESS DECODES 50H-51H Read/Write

Special decodes

Microprocessor accesses to these locations will cause the address/data bus (AD0-AD7) and the buffer data bus (D0-D7) to be bridged together internally (see external register description).

BUFACC 70H Read/Write

**BUFFER ACCESS** 

Microprocessor accesses to this location cause the address/data bus (AD0-AD7) and the buffer data bus (D0-D7) to be bridged together internally. If a read cycle is performed, the data present will be latched into register DLR as well.

#### **TEST REGISTERS**

These registers may not be accessed while the sequencer is running.

| TEST0 | 49H | Read only |
|-------|-----|-----------|
|-------|-----|-----------|

**TEST REGISTER 0** 

Access to the Next Address field of the current sequencer instruction.

TEST1 4AH Read only

**TEST REGISTER 1** 

Access to the Control field of the current sequencer instruction.

TEST2 4BH Read only

**TEST REGISTER 2** 

Access to the Count/Data Type field of the current sequencer instruction.

TEST3 4CH Read only

**TEST REGISTER 3** 

Access to the Data field of the current sequencer instruction.

EXTERNAL REGISTERS (for reference only)

| HOSTL                                                                                                                                                                                    | 50H                                                                                                                         | Read/Write                                                                 |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|
| HOST BUS (LOV                                                                                                                                                                            | HOST BUS (LOWER BYTE)                                                                                                       |                                                                            |  |  |  |  |  |
| External hardwar<br>address is acces                                                                                                                                                     | External hardware may be used to connect the lower byte of the host bus to the buffer memory when this address is accessed. |                                                                            |  |  |  |  |  |
| HOSTH                                                                                                                                                                                    | 51H                                                                                                                         | Read/Write                                                                 |  |  |  |  |  |
| HOST BUS (UPPER BYTE)                                                                                                                                                                    |                                                                                                                             |                                                                            |  |  |  |  |  |
| External hardwar<br>address is acces                                                                                                                                                     | re may be use<br>sed.                                                                                                       | d to connect the upper byte of the host bus to the buffer memory when this |  |  |  |  |  |
| GPREG0                                                                                                                                                                                   | 6EH                                                                                                                         | Read/Write                                                                 |  |  |  |  |  |
| GENERAL PUR                                                                                                                                                                              | POSE REGIST                                                                                                                 | TER 0                                                                      |  |  |  |  |  |
| Systems which need extra I/O on the microprocessor data bus may take advantage of the strobes available on pins GPIO0 (write) and GPIO1 (read) to add an expansion port at this address. |                                                                                                                             |                                                                            |  |  |  |  |  |
| GPREG1                                                                                                                                                                                   | 6FH                                                                                                                         | Read/Write                                                                 |  |  |  |  |  |
| GENERAL PUR                                                                                                                                                                              | POSE REGIST                                                                                                                 | TER 1                                                                      |  |  |  |  |  |

Systems which need extra I/O on the microprocessor data bus may take advantage of the strobes available on pins GPIO2 (write) and GPIO3 (read) to add an expansion port at this address.

#### **ELECTRICAL SPECIFICATIONS**

#### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                 | RATING                | UNIT |
|-------------------------------------------|-----------------------|------|
| Ambient Temperature Under Bias            | 0 to 70               | °C   |
| Storage Temperature                       | -65 to 150            | °C   |
| Voltage On Any Pin With Respect To Ground | GND -0.5 or VCC + 0.5 | v    |
| Power Supply Voltage                      | 7.0                   | v    |
| Max Current Injection                     | 25                    | mA   |

NOTE: Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### RECOMMENDED OPERATING CONDITIONS

| PARAMETER          |                          | CONDITIONS | MIN  | NOM | МАХ  | UNIT |
|--------------------|--------------------------|------------|------|-----|------|------|
| vcc                | Supply Voltage           |            | 4.75 |     | 5.25 | v    |
| ТА                 | Operating Free Air Temp. |            | 0    |     | 70   | °C   |
| Input L            | ow Voltage               |            | 0    |     | 0.4  | v    |
| Input High Voltage |                          |            | 2.4  |     | VCC  | V    |

#### D. C. CHARACTERISTICS

TA = 0°C to 70°C, VCC = 5V  $\pm$  5%, unless otherwise specified.

| PARAMETER         |                        | CONDITIONS           | MIN  | NOM | MAX      | UNIT |
|-------------------|------------------------|----------------------|------|-----|----------|------|
| VIL               | Input Low Voltage      |                      | -0.5 |     | 0.8      | v    |
| VIH               | Input High Voltage     |                      | 2.0  |     | VCC + .5 | v    |
| VOL               | Output Low Voltage     | IOL = 4mA for        |      |     | 0.45     | v    |
|                   |                        | IOL = 2mA all others |      |     |          |      |
| VOH               | Output High Voltage    | IOH = 400mA          |      |     | 2.4      | v    |
| ICCS              | Supply Current Standby | Inputs at GND or VCC |      |     | 25       | mA   |
| ICC               | Supply Current         |                      |      |     | 85       | mA   |
| Power Dissipation |                        |                      |      |     | 500      | mW   |

#### D. C. CHARACTERISTICS (continued)

| PARAMETER |                    | CONDITIONS         | MIN | NOM | МАХ | UNIT |
|-----------|--------------------|--------------------|-----|-----|-----|------|
| IL        | Input Leakage      | 0V < Vin < VCC     | -10 |     | 10  | μA   |
| IOL       | Output Leakage     | 0.45V < Vout < VCC | -10 |     | 10  | μΑ   |
| Cin       | Input Capacitance  |                    |     |     | 10  | pF   |
| Cout      | Output Capacitance |                    |     |     | 10  | pF   |

#### A. C. TIMING CHARACTERISTICS

TA = 0°C to 70°C, VCC =  $5v \pm 5\%$ , unless otherwise specified. Load conditions for all pins - 30pF. Timing measurements are made at 50% of rising or falling edge. Note:  $\downarrow$  indicates falling edge;  $\uparrow$  indicates rising edge.

#### MICROPROCESSOR INTERFACE TIMING (See Figure 3)

| PARAMETER |                                                            | CONDITIONS         | MIN | NOM | МАХ | UNIT |
|-----------|------------------------------------------------------------|--------------------|-----|-----|-----|------|
| S         | SYSCLK Period                                              |                    | 50  |     |     | ns   |
| S/2       | SYSCLK Assert to De-assert                                 |                    | 18  | 1   |     | ns   |
| S/2       | SYSCLK Rise and fall                                       | Sr = Sf, S = 60 ns |     |     | 5   | ns   |
| Та        | ALE Width                                                  |                    | 45  |     |     | ns   |
| Taw       | ALE ↓ to WR ↓                                              |                    | 25  |     |     | ns   |
| Tar       | ALE $\downarrow$ to $\overline{RD} \downarrow$             |                    | 25  |     |     | ns   |
| Tw        | WR Width                                                   |                    | 200 |     |     | ns   |
| Tr        | RD Width                                                   |                    | 200 |     |     | ns   |
| As        | AD0 - AD7 in Valid to ALE $\downarrow$                     |                    | 7.5 |     |     | ns   |
| Ah        | ALE $\downarrow$ to AD0 - AD7 in Invalid                   |                    | 20  |     |     | ns   |
| Cs        | CS $\uparrow$ to ALE $\downarrow$                          |                    | 7.5 |     |     | ns   |
| Ch        | $\overline{RD}$ 1 or $\overline{WR}$ 1 to CS $\downarrow$  |                    | 0   |     |     | ns   |
| Wds       | AD0 - AD7 in Valid to $\overline{\rm WR}\uparrow$          |                    | 70  |     |     | ns   |
| Wdh       | WR ↑ to AD0 - AD7 in Invalid                               |                    | 10  |     |     | ns   |
| Tda       | $\overline{\text{RD}}\downarrow$ to AD0 - AD7 out Valid    |                    |     |     | 145 | ns   |
| Tdh       | $\overline{\text{RD}}$ $\uparrow$ to AD0 - AD7 out Invalid |                    |     |     | 50  | ns   |

### SSI 32C452 Storage Controller

6





### A. C. TIMING CHARACTERISTICS (continued)

#### PERIPHERAL DEVICE INTERFACE TIMING (See Figure 4)

| PARAMETER |                                                            | CONDITIONS  | MIN | NOM | МАХ | UNIT |
|-----------|------------------------------------------------------------|-------------|-----|-----|-----|------|
| т         | RD/REFCLK Period                                           |             | 50  |     |     | ns   |
| T/2       | RD/REFCLK Assert to De-assert                              |             | 18  |     |     | ns   |
| Tr        | RD/REFCLK Rise Time                                        | T = 62.5 ns |     |     | 5   | ns   |
| Tf        | RD/REFCLK Fall Time                                        | T = 62.5 ns |     |     | 5   | ns   |
| Ds        | NRZ in Valid to RD/REFCLK ↑                                | Set-up time | 10  |     |     | ns   |
| Dh        | RD/REFCLK ↑ to NRZ in Invalid                              | Hold time   | 7   |     |     | ns   |
| As        | $\overline{\text{AMD}} \downarrow$ to RD/REFCLK $\uparrow$ | Set-up time | 10  |     |     | ns   |
| Dv        | RD/REFCLK ↑ to NRZ out                                     |             | 10  |     | 40  | ns   |
| Wv        | RD/REFCLK ↑ to WAM ↓                                       |             | 10  |     | 40  | ns   |
| Wvr       | RD/REFCLK ↑ to WAM ↑                                       |             | 10  |     | 40  | ns   |

#### BUFFER INTERFACE TIMING (See Figure 5)

| PARA | METER                                                    | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------|----------------------------------------------------------|------------|-----|-----|-----|------|
| т    | CLKA Period                                              |            | 100 |     |     | ns   |
| T/2  | CLKA Assert to De-assert                                 |            | 40  |     |     | ns   |
| Tba  | CLKB↓ to CLKA↓                                           |            | 40  |     |     | ns   |
| Tab  | CLKA↓ to CLKB↑                                           |            | 40  |     |     | ns   |
| Dov  | CLKA ↑ to D0 - D7 out Valid                              |            | 10  |     | 50  | ns   |
| Doh  | CLKA ↑ to D0 - D7 out Invalid                            |            | 0   |     | 50  | ns   |
| Dis  | D0 - D7 in Valid to $\overline{CLKA}\downarrow$          |            | 25  |     |     | ns   |
| Dih  | $\overline{\text{CLKA}}\downarrow$ to D0 - D7 in Invalid |            | 10  |     |     | ns   |

6



FIGURE 4: PERIPHERAL DEVICE INTERFACE TIMING



#### FIGURE 5: BUFFER INTERFACE TIMING

#### A. C. TIMING CHARACTERISTICS (continued)

#### EXTERNAL REGISTER TIMING (See Figure 6)

| PARA | METER                                                 | CONDITIONS                   | MIN | NOM | МАХ | UNIT |
|------|-------------------------------------------------------|------------------------------|-----|-----|-----|------|
| Tda  | D0 - D7 in Valid to<br>AD0 - AD7 out Valid            |                              |     |     | 55  | ns   |
| Tra  | $\overline{RD}\downarrow$ to AD0 -AD7 out Valid       | D0-D7 setup<br>before RD ↓   |     |     | 60  | ns   |
| Trh  | RD ↑ to AD0 - AD7 out Invalid                         |                              |     |     | 50  | ns   |
| Tad  | AD0 - AD7 in Valid<br>to D0 - D7 out Valid            |                              |     |     | 55  | ns   |
| Twd  | $\overline{\text{WR}}\downarrow$ to D0 - D7 out Valid | AD0-AD7 setup<br>before WR ↓ |     |     | 60  | ns   |
| Twh  | WR ↑ to D0 - D7 out Invalid                           |                              | 50  |     |     | ns   |

#### ADDRESS DECODE 6E AND 6F TIMING (See Figure 7)

| PARA | METER                                                                              | CONDITIONS | MIN | NOM | МАХ | UNIT |  |
|------|------------------------------------------------------------------------------------|------------|-----|-----|-----|------|--|
| Tdf  | $\overline{\text{RD}}$ or $\overline{\text{WR}} \downarrow$ to Strobe $\downarrow$ |            |     |     | 40  | ns   |  |
| Tdr  | RD or WR ↑ to Strobe ↑                                                             | ;          |     |     | 40  | ns   |  |

### SSI 32C452 Storage Controller

6



FIGURE 6: EXTERNAL REGISTER TIMING



FIGURE 7: ADDRESS DECODE 6E AND 6F TIMING

#### **APPLICATIONS INFORMATION**

#### SEQUENCER PROGRAMMING EXAMPLES

This section describes how specific controller functions are implemented with the SSI 32C452. Sequencer programming examples for the specific case of an ST-506 Winchester disk drive are given. For convenience, all the code samples start at sequencer address 00H. In an actual implementation, the sequencer intructions would be distributed throughout the sequencer RAM, with common portions reused, so that the code for all operations would be resident simultaneously. All example values are hex quantities.

SECTOR ID

There are two types of Sector ID operation. In the first, the Sector ID field is read and saved by the controller for examination by the microprocessor. The 8 byte internal stack is used for this type of operation and read data is pushed to the stack under the control of the sequencer. In the second, the sector ID field is compared to a desired value in preparation for some other operation, such as sector read or sector write. In this case, the ID field parameters are compared to the data field of the controller instructions. A sequencer branch instruction is used to test for a positive field ID comparison and no ECC error before the rest of the operation proceeds. The microprocessor must program the SEQBR register with the address of the code for the following operation.

The controller establishes byte synchronism by searching for an address mark after RG is asserted. The data pattern of the address mark is specified in the AMDCON register and the number of bits actually used in the pattern is selected by the bits SYN2/1/0.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|     |         |         | ; | ST-506 Sector Identification example. Assumes AMDCON=A1H, SYN2/1/<br>0=7                                                   |
|-----|---------|---------|---|----------------------------------------------------------------------------------------------------------------------------|
| .00 | 60 00 0 | 0 00    | ; | Loop here until Index Pulse (SEQBR=01H)                                                                                    |
| 01  | 02 40 0 | 0 00    | ; | Turn on RG                                                                                                                 |
| 02  | 03 02 8 | 0 A1    | ; | Look for address mark (A1H in ST-506 format)COMPEN=1DTYP2=1                                                                |
|     |         |         |   | (Address Mark - Data Separator will detect deliberate coding violations and assert WAM/AMD pin).                           |
| 03  | 04 02 0 | D FE    | ; | Look for 2nd byte of address mark (FEH - written as normal data - no coding                                                |
|     |         |         |   | violations) COMPEN=1                                                                                                       |
| 05  | 06 12 0 | 0 NCYL  | ; | Compare cylinder number (NCYL) and save too.COMPEN=1, STACKEN=1                                                            |
| 06  | 07 12 0 | 0 NHEAD | ; | Compare head number (NHEAD) and save too.COMPEN=1, STACKEN=1                                                               |
| 07  | 08 12 0 | 0 NSECT | ; | Compare sector number (NSECT) and save too.COMPEN=1, STACKEN=1                                                             |
| 08  | 89 10 4 | 1 00    | ; | Check ID field ECC and save ECC bytes.Branch to read or write operation                                                    |
|     |         |         |   | if positive comparison on field ID and if ECC was good (SECTBR indicates                                                   |
|     |         |         |   | condition for desired sector operation).DTYP1=1 (ECC byte),                                                                |
|     |         |         |   | STACKEN=1COUNT=1                                                                                                           |
| 0A  |         |         | ; | Here if sector ID did not match target. Actual ID field and ECC bytes are available on the stack for microprocessor check. |

#### SECTOR READ

Once the sector ID field has been verified, the data field may be read. Detection of the address mark for the data portion of the sector proceeds as for ID field address mark, and causes the serializer/deserializer to be correctly synchronized with the incoming data bytes. At the end of a sector read, the microprocessor may check the ECC result to determine if a reread or error correction computation is required.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |       |      |    | ; | ST-506 Sector Read example assumes that sector ID field verification has been performed. |
|----|-------|------|----|---|------------------------------------------------------------------------------------------|
| 00 | 01 40 | 0 00 | 00 | ; | Tum on RG                                                                                |
| 01 | 02 02 | 2 A0 | A1 | ; | Look for data field Address Mark (A1H)COMPEN=1DTYP2=1 (AM byte),                         |
|    |       |      |    |   | DTYP0=1, enable CLKB when synchronization occurs.                                        |
| 02 | E3 02 | 2 00 | F8 | ; | Check second byte of AM. Must be F8H for ST-506 data field. Branch if AM                 |
|    |       |      |    |   | bytes bad.COMPEN=1                                                                       |
| 03 | 04 01 | 1 FF | 00 | ; | Transfer 256 data bytes DATEN=1COUNT=FFH                                                 |
| 04 | A5 00 | 0 41 | 00 | ; | Read ECC bytes, branch on error DTYP1=1 (ECC)COUNT=1                                     |
| 05 |       |      |    | : | Here if read was error free.                                                             |

#### SECTOR WRITE

Sector writes proceed in a similar fashion to reads. Once the sector ID field has been verified, the sequencer writes a short gap (the 'write splice') and then the sector data, followed by ECC bytes and another gap.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |    |    |    |    | ; | ST-506 Sector Write exampleAssumes that sector ID field verification has<br>been performed               |
|----|----|----|----|----|---|----------------------------------------------------------------------------------------------------------|
| ~~ | •  | ~~ | •• | ~~ |   | been periormed.                                                                                          |
| 00 | 01 | 00 | 02 | 00 | ; | Skip 3 bytes                                                                                             |
| 01 | 02 | 80 | 0C | 00 | ; | Turn on WG and write 13 bytes of 00HCOUNT=0CHSETWG=1                                                     |
| 02 | 03 | 00 | A0 | A1 | ; | Write first data AM byte (A1H)DTYP2=1 (AM), DTYP0=1 (Start CLKB*)                                        |
| 03 | 04 | 00 | 00 | F8 | ; | Write second data AM byte (F8H)DTYP2=0 since this byte is written as normal data (no coding violations). |
| 04 | 05 | 01 | FF | 00 | ; | Write 256 data bytes DATEN=1 (transfer enabled, data comes from buffer memory)COUNT=FFH                  |
| 05 | 06 | 00 | 41 | 00 | ; | Write 2 ECC bytes COUNT=1DTYP1=1 (ECC)                                                                   |
| 06 | 07 | 00 | 02 | 00 | ; | Write three bytes of 00HCOUNT=2                                                                          |
| 07 | 08 | 20 | 00 | 00 | ; | Turn WG off RESWG=1                                                                                      |
| 08 |    |    |    |    | ; | Here when sector write is finished                                                                       |

#### **OPERATIONAL INFORMATION**

Sector formatting is similar to sector writing, except that the sector ID field is written in addition to the data field. The data field is also written with a fixed value instead of data transferred from buffer memory. Examples of sequencer code to write specific data are given under sector write. When an entire track is to be written, the microprocessor may update ID field information in the sequencer RAM to reflect the next sector while the sequencer is writing the current data field. This allows an entire track to be formatted in one continuous write operation. Formatting begins after the sequencer detects an index pulse.

A data search operation can be implemented by a simple modification to the sequencer programming for sector read operations. When the COMPEN bit of the sequencer control field is enabled, incoming data will

be compared to buffer data instead of being stored. This allows the sector to be searched for specific data. (The SEARCHOP bit in the OPCON register must also be set for searches).

**Data verification** can be performed during a sector read if the TRANSINH bit (data transfer inhibit) of OPCON is enabled, because no data will be written to the buffer. However, ECC checking will continue so that at the end of the sector, the ECC result can be verified.

The controller can support **extended sector sizes** of greater than 256 bytes. One simple way to achieve larger sector sizes is to use several sequencer data transfer instructions in a row. The size of the data block that results will be the sum of the counts for each transfer instruction. Large sectors may also be implemented with a single sequencer instruction by using

the CARRYINH bit in OPCON. Sequencer instructions terminate when the carry caused by an underflow of the byte counter is detected. When CARRYINH is set, this carry will not be recognized, so the counter (which is initially loaded with the value specified in each instruction's count field) will wrap around to a full count (FFH). The CARRYINH bit is cleared by an underflow, so that if it is not set again by the microprocessor, the sequencer instruction will terminate after an additional 256 bytes. This permits the sector length to be extended in multiples of 256 bytes.

Multi-sector reads and writes are accomplished in a similar manner to full track formatting. The sequencer is programmed as for a single sector operation. However, when the microprocessor detects that the DATA-TRANS bit in the SEQSTAT register is set (implying that a data transfer is in progress), it alters the ID field information in the sequencer's instruction RAM. When the data transfer for a particular sector is completed, the sequencer is looped back to the same sector ID routine. It will then start a new sector operation using the ID information just loaded by the microprocessor. This type of operation may proceed for an entire track.

#### ECC IMPLEMENTATION

The ECC hardware may be used for error correction as well as checksum generation. An algorithm for locating and correcting read errors is described below. The algorithm assumes the use of a 32 bit ECC polynomial capable of correcting a single burst of up to 8 bit errors. Longer bursts or multiple bursts may be incorrectable.

- If an ECC error is detected (ECCERR is set in SEQSTAT) and error correction is needed (ie. multiple reads from the same sector have failed) the error syndrome must be read from the ECC shift register and reloaded in bit-reversed order, as follows:
  - 1.1 Set FEEDINH in ECCCON
  - 1.2 Read and save top 8 bits of shift register from ECC24
  - 1.3 Set ECCSHIFT in ECCCON 8 times
  - 1.4 Repeat 1.2 and 1.3 until all 4 bytes of the syndrome are RAM
  - 1.5 Copy each syndrome bit, starting with the least significant, to ECCIN and set ECCSHIFT after each copy. After 32 such operations the ECC shift register will contain the bit reversed polynomial.
- 2. The reverse ECC generator polynomial must be

written to the ECC generator.

2.1 Configure the bit-reversed polynomial in the 4 feedback registers, POLY0, POLY8, POLY16 and POLY24. This step is not equivalent to bit reversing the feedback register contents, since the coefficients for x<sup>0</sup> and x<sup>32</sup> are fixed in hardware. The reverse polynomial is generated by subtracting the exponents from 32. The following is a numerical example to illustrate the programming of forward and reverse polynomials for the 32 bit computer-generated code:

forward:

X<sup>0</sup>+X<sup>4</sup>+X<sup>6</sup>+X<sup>13</sup>+X<sup>15</sup>+X<sup>22</sup>+X<sup>26</sup>+X<sup>30</sup>+X<sup>32</sup>; reverse:

 $X^{32}+X^{28}+X^{26}+X^{19}+X^{17}+X^{10}+X^{6}+X^{2}+X^{0}$ 

|        | Forward | Reverse |
|--------|---------|---------|
| POLY0  | 28H     | 22H     |
| POLY8  | 50H     | 02H     |
| POLY16 | 20H     | 05H     |
| POLY24 | 22H     | 0AH     |

- 2.2 Reset FEEDINH and ECCIN in the ECCCON register.
- The ECC shift register is operated until either the number of shifts exceeds the number of bits in the read block or the 24 least significant bits of the ECC register are zero.
  - 3.1 Compute block length in bits, including ECC and overhead bits.
  - 3.2 Initialize a shift counter to zero.
  - 3.3 Set ECCSHIFT to shift the ECC registers by one, and increment the shift counter.
  - 3.4 If the shift counter exceeds the block length, stop the computation as this means the errors are uncorrectable. Otherwise, if register ECC16 is non-zero, repeat step 3.3.
- 4. At this point, ECC24 contains the bit-reversed error pattern and the shift counter indicates its displacement from the end of the block. The pattern must be mirrored and aligned to byte boundaries so that the errors in the buffer storage may be corrected.
  - 4.1 Subtract 7 from the shift counter, to compensate for a hardware offset internal to the SSI 32C452.
  - 4.2 Subtract 32 from the shift counter. (This is the number of the ECC bits). If the result is less than zero then no further action is required, since the errors occurred in the ECC portion of the block.
  - 4.3 Read the contents of ECC24 into RAM and bitreverse this 8 bit quantity.

6-82
- 4.4 Form a 16 bit word with the reversed error pattern as its lower byte and zero as its upper byte.
- 4.5 If the lowest three bits of the shift counter are non-zero, left shift the 16 bit word and decrement the shift counter.
- 4.6 Repeat 4.5 until the shift counter's three least significant bits are zero.
- 4.7 Divide the shift counter by 8, to convert bits into bytes.
- 5. The position and nature of the errors are now known, so they may be corrected as follows:
  - 5.1 Exclusive OR the lower byte of the error word with the data byte whose offset from the end of the data block is given by the value of the shift

counter.

5.2 Exclusive OR the upper byte of the error word with the data byte whose offset from the end of the data block is one more than the value of the shift counter.

The above procedure will correct a single burst of errors, provided that the degree of the error is within the capability of the chosen code. The code whose polynomial is illustrated above is capable of correcting a single burst of up to 8 error bits.

Since the error correction process is time consuming and ties up the ECC hardware, blocks with errors should be re-read to ensure that the errors observed are in fact hard errors.



#### FIGURE 8: SCSI PERIPHERAL CONTROLLER CHIP SET



# **ORDERING INFORMATION**

| PART DESCRIPTIO               | ORDER NO.   | PKG. MARK     |           |  |
|-------------------------------|-------------|---------------|-----------|--|
| SSI 32C452 Storage Controller | 40 Pin DIP  | SSI 32C452-CP | 32C452-CP |  |
|                               | 44 Pin PLCC | SSI 32C452-CH | 32C452-CH |  |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

con system

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

August, 1988



# DESCRIPTION

The SSI 32C452A Storage Controller is a CMOS device that provides the basis for an intelligent Winchester disk drive controller capable of non-interleaved data transfers at rates up to 20 Mbps. When combined with a microprocessor, memory and a buffer management device such as the SSI 32C453, the SSI 32C452A implements a powerful and cost-efficient peripheral controller solution. It also has the flexibility to be used in SCSI systems.

The SSI 32C452A includes a control sequencer with a writeable control store, and configuration/status registers which can be programmed to support standard and custom interface protocols for storage controllers. Access to the control store and registers is accomplished through the microprocessor interface which is optimized for 8 bit, multiplexed address/data bus processors such as the 8085. It also has the flexibility to interface with most standard 8-bit microprocessors. This organization allows the controller firmware to be stored in an EPROM or the host and down-loaded to the SSI 32C452A, and means wide flexibility of the control functions performed by the device.

# FEATURES

- Supports all serial data storage interfaces
- Operates with 16 MHz microprocessors
- Internal RAM-based control sequencer
- Internal user programmable ECC to 64 bits
- Internal 16 bit CRC
- Non-interleaved data transfer to 15 Mbps
- Hard or soft sector formats
- Programmable sector lengths up to a full track
- High performance, low power CMOS device
- Functionally compatible with AIC-011
- Single 5 volt supply
- Available in 44-pin PLCC or 40-pin DIP package



(Continued)

# **DESCRIPTION** (Continued)

The SSI 32C452A performs all the controller functions for the peripheral device, such as serialization/deserialization, ECC generation and checking on the data stream, and CRC generation and checking on the header or data stream. It also handles overhead information such as address marks, gaps and sector ID fields. If an ECC error is detected during a read, the syndrome is saved so that defects can be corrected. The ECC polynomial and register length can be programmed or bypassed entirely so that external ECC hardware can be used.

# FUNCTIONAL DESCRIPTION

The major functional elements and data paths of the SSI 32C452A are shown in the block diagram.

The SSI 32C452A performs the functions to interface a serial data storage device such as a Winchester disk drive, to a parallel bus interface for data processing on a byte wide basis. The functions necessary to accurately make this conversion are serialization/deserialization, error detection and correction for both the header information and data stream, and data path control. The SSI 32C452A also has general purpose interface lines to further facilitate control of the data storage device or parallel interface. An eight byte stack allows data to be saved and reviewed by the microprocessor for error handling purposes. The internal sequencer performs most of the operations in conjunction with the control and status registers. The sequencer program is contained in internal sequencer RAM, which is easily (re)programmed providing almost infinite flexibility in communcations protocols and control features. A microprocessor effects both initialization and control of the SSI 32C452A by writing to and reading from the internal registers, sequencer RAM, stack and general purpose I/O circuitry. The microprocessor interface block of the SSI 32C452A provides the communication and control for the SSI 32C452A interface to the microprocessor.

The **buffer interface** includes a bidirectional data bus that exchanges data bytes between an external buffer memory and the serializer/deserializer. It generates two clocks, CLKA and CLKB which control all accesses to the buffer memory. All buffer memory cycles must be synchronous with CLKA, which is derived from the RD/ REFCLK input during data transfers and from SYSCLK otherwise. The internal register CLKCON contains control bits which define the relationship between these source clocks and CLKA. The CLKB signal is asserted whenever a new data byte must be transferred (ie. when the serializer/deserializer is full during a read operation or empty during a write operation). The direction of the transfer is determined from the state of the read gate (RG) and write gate (WG) lines. A CLKB cycle is used to force the buffer control device (eq. an SSI 32C453) to reserve the next buffer memory access for the SSI 32C452A, since peripheral transfers are synchronous they take precedence over the asynchronous host transfers. In order to allow host transfers to keep up with peripheral transfers, the CLKA rate selected should be at least twice the word transfer rate of the peripheral.

The **microprocessor interface** decodes microprocessor read and write requests and provides access to the appropriate register or internal memory location. Since both data and address information are carried on the multiplexed bus lines AD0-AD7, address information is latched from the bus on the falling edge of the microprocessor signal ALE (address latch enable). When CS is asserted along with either RD or WR, the register whose address was previously latched is selected. The addresses and names of all the accessible registers are shown in the Register Address Map, Figure 1. The microprocessor should not read or write the sequencer RAM while the sequencer is running, since there is no circuitry to resolve conflicting accesses and incorrect sequencer operation will result.

The **status and control registers** make status information available to the microprocessor and allow the device to be configured for a wide variety of peripheral control applications. The microprocessor can monitor the status of transfers in progress and control the ECC register operation, the ECC polynomial, the clock generation hardware and the sequencer program execution. The microprocessor also has access to the sequencer's microprogram RAM so that it loads the microcode for all controller operations.

The **serializer/deserializer** circuit interfaces the parallel buffer memory bus to the serial NRZ data stream of the peripheral device. Byte synchronism is maintained with a bit ring, which is an 8 bit recirculating shift register clocked by the peripheral bit clock. During a sector write, the bit ring is initialized explicitly with a sequencer instruction. The bit ring continues to operate until the end of the field (ECC or CRC written or read) and causes CLKB to be asserted once for each data byte to be transferred. During write operations, the sequencer may cause address marks and sync patterns to be loaded into the serializer instead of data bytes. These special patterns are contained in a sequencer instruction and are transferred to the serializer over an internal byte wide data path. During read operations, bytes of overhead information may be routed to the stack or sequencer for comparison against target values. This process is controlled by the control field (SEQCONF) in each sequencer instruction.

The eight byte recirculating **stack** may be used to capture read data for later examination by the microprocessor. Data is pushed onto the stack under sequencer control. The control bit STACKEN in the sequencer instruction field SEQCONF directly controls the stack. If more than 8 bytes are written to the stack, only the last 8 will be saved. When a data byte is read from the top of the stack by the microprocessor via the STACK register, the data is recirculated to the bottom of the stack, allowing the stack contents to be examined more than once without the use of temporary storage in the microprocessor or buffer.

Serial peripheral data is passed through a variable length shift register with programmable exclusive OR feedback that performs ECC generation and checking. The feedback taps for the desired ECC polynomial are selected in the eight registers POLY0 -POLY56 and the polynomial length is determined by the LEN bits in ECCCON as well as the LEN bits in EXT. In addition, the ECC register may be operated either under sequencer or microprocessor control. During read operations, the contents of the ECC register are compared to the actual ECC field read from the peripheral. If there is a mismatch, the error syndrome is available for error correction. The ECC polynomial may be reversed to allow hardware computation of the error location, relieving the microprocessor of the burden of this lengthy calculation. During writes to the peripheral, the computed ECC word can be appended to each data or address field. The sequencer data type field (SEQDATF) indicates when ECC bytes are to be written or checked during a peripheral transfer.

> RESERVED DO NOT USE

SSI 32C453 REG

EXTERNAL BEGISTER REG

|        |        |          |        |               |         |         | LOV    | VER ADD | RESS NIE       | BLE                |              |          |                              |              |         |                 |
|--------|--------|----------|--------|---------------|---------|---------|--------|---------|----------------|--------------------|--------------|----------|------------------------------|--------------|---------|-----------------|
|        | 0      | 1        | 2      | 3             | 4       | 5       | 6      | 7       | 8              | 9                  | •            | в        | С                            | D            | E       | F               |
| 0      |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| 1      |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| 2      |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| 3      |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| 4      |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| ¶BBL   | HOSTL  | ноѕтн    | INTCON | DMACON        | BUFSIZE | AMODCON |        |         |                | RESCON             | RAPL         | RAPH     | WAPL                         | WAPH         | SPL     | SPH             |
| N SS N |        |          |        | EXT'D<br>MODE | POLY32  | POLY40  | POLY48 | POLY56  |                | $\bigotimes$       | $\bigotimes$ | $\times$ | $\times\!\!\times\!\!\times$ | $\bigotimes$ | GPREG0  | GPREG1          |
| 7 DRE  | BUFACC | ECCCON   | ECC16  | ECC24         | POLYO   | POLY8   | POLY16 | POLY24  | SEQBR<br>SEQNA | SEQADDR<br>SEQSTAT | OPCON        | WAMCON   | AMDCON                       | GPIOCON      | GPIODAT | CLKCON<br>STACK |
| R AD   | SEQCO  | NF(n)    |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| add %  |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| ^      | SEQCO  | NF(n)    |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| В      |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| с      | SEQTY  | PF(n)    |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| D      |        | <b>.</b> |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| E      | SEQDA  | TF(n)    |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |
| F      |        |          |        |               |         |         | ·      |         |                |                    |              |          |                              |              |         |                 |
|        |        |          |        |               |         |         |        |         |                |                    |              |          |                              |              |         |                 |

# FIGURE 1: REGISTER ADDRESS MAP

# FUNCTIONAL DESCRIPTION (continued)

The sequencer controls the time critical operations of the SSI 32C452A. It executes programs stored in the 31 word by 32 bit sequencer RAM, and can be programmed to support hard and soft sectored read, write, search and verify operations for a wide variety of Winchester disk drives and other peripherals. The sequencer RAM is loaded by writing to the sequencer instruction registers as outlined in the Sequencer Instructions section of this data sheet. Each instruction is comprised of four bytes. Each of the four bytes represents a function of the sequencer operation. They are address field, control field, data type field, and data field. The organization of these fields is shown in the Register Bit Map, Figure 2. The Sequencer Registers provide control from and status to the microprocessor and sequencer. They contain branch, next and start addresses, and sequencer status information. The SEQUENCER STATUS register provides informaton on the sequencer state such as whether an ECC error occurred, a compare equal or low occurred, if the

branch condition or address mark is active, or whether the sequencer is halted.

The general purpose I/O section has four general purpose I/O lines GPIO0 - GPIO3, and the INPUT pin which are accessible through the internal general purpose input/output registers. They are available for user defined functions such as Winchester disk or host interface control. The functionality of the GPIO0 -GPIO3 pins is programmed in the GPIOCON and GPIODAT registers. They can act as I/O's asserted or read through the GPIODAT register, or they can be programmed to decode microprocessor access to addresses 6EH and 6FH eliminating the need for external decode. The INPUT signal can be programmed in the SEQADRF RAM (registers) to affect sequencer operation and the state of the pin read from the GPIODAT register. The other general purpose line, OUTPUT is controlled directly by the sequencer to synchronize it with external circuitry. The OUT bit of the GPIODAT register reflects the state of the output pin.

# **PIN DESCRIPTION**

#### GENERAL

| NAME   | DIP   | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                 |
|--------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC    | 40    | 1    |      | POWER SUPPLY +5 volts                                                                                                                                                                                       |
| GND    | 20-21 | 22   |      | GROUND                                                                                                                                                                                                      |
| RST    | 12    | 13   | I    | RESET - Active low signal halts the sequencer, sets<br>output pins RG, WG, WAM and NRZ low, forces the<br>GPIO pins into a high impedance state and resets a<br>number of the registers as described below. |
| SYSCLK | 13    | 14   | 1    | SYSTEM CLOCK - Clock input in the range of 1.5 MHz to 16 MHz                                                                                                                                                |

#### MICROPROCESSOR INTERFACE

| ALE | 1  | 2  | I | ADDRESS LATCH ENABLE - Falling edge latches reg-<br>ister address from AD0-7 pins.            |
|-----|----|----|---|-----------------------------------------------------------------------------------------------|
| CS  | 29 | 33 | ľ | CHIP SELECT- Active high signal enables device to<br>respond to microprocessor read or write. |

| <b>PIN DESCRIPTION</b> | (Continued) |
|------------------------|-------------|
|------------------------|-------------|

| NAME    | DIP   | PLCC  | TYPE | DESCRIPTION                                                                                                                                           |
|---------|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR      | 30    | 34    | l    | WRITE STROBE - Active low signal causes the data on the address/data bus to be written to the addressed register if CS is also active.                |
| RD      | 31    | 35    | I    | READ STROBE - Active low signal causes the contents<br>of the addressed register to be placed on the address/<br>data bus if CS is also active.       |
| AD0-AD7 | 39-32 | 43-36 | I/O  | ADDRESS/DATA BUS - 8 bit bus which carries register<br>address information and bi-directional data. These pins<br>are high impedance when not in use. |

# **GENERAL PURPOSE I/O**

| GPIO0-3 | 4-7 | 5-8 | 1/0 | GENERAL PURPOSE I/O LINESThese lines can be programmed as an inputs or outputs which are accessed though the GPIODAT register. They may also be programmed to serve as active low outputs which decode microprocessor accesses to the following locations:         I/O pin       Alternate output decode         GPIO0       Write to 6EH         GPIO1       Read from 6EH         GPIO2       Write to 6FH         GPIO3       Read from 6FH |  |  |  |
|---------|-----|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| INPUT   | 8   | 9   | I   | INPUT PIN - This dedicated input line may be read through the GPIODAT register or tested directly by the control sequencer.                                                                                                                                                                                                                                                                                                                    |  |  |  |
| OUTPUT  | 9   | 10  | 0   | OUTPUT PIN - Dedicated output line which is derived<br>directly from the control sequencer instruction field.                                                                                                                                                                                                                                                                                                                                  |  |  |  |

# DISK DRIVE INTERFACE

| INDEX  | 10 | 11 | I | INDEX PULSE - Active high disk drive index pulse input,<br>must be at least one byte time long.                                                                    |
|--------|----|----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECTOR | 11 | 12 | 1 | SECTOR PULSE - Active high sector pulse input from<br>disk drives that are hard sectored, must be at least one<br>byte time long.                                  |
| RG     | 14 | 15 | 0 | READ GATE - Active high output from control sequencer<br>enables external phase-locked loop (PLL) to synchro-<br>nize to read data stream from the storage device. |

# PIN DESCRIPTION (continued)

# DISK DRIVE INTERFACE (continued)

| NAME      | DIP | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      |
|-----------|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WG        | 15  | 16   | 0    | WRITE GATE - Active high output from control se-<br>quencer indicates valid write data to the storage device.                                                                                                                                                                                                                                                    |
| RD/REFCLK | 26  | 30   | I    | READ/REFERENCE CLOCK - This input must be<br>externally multiplexed to provide the PLL clock when<br>read gate is active and the write oscillator clock at all<br>other times. This pin must always be driven with a clock<br>signal, even when RST is active.                                                                                                   |
| NRZ       | 27  | 31   | I/O  | NRZ DATA - This bi-directional pin provides write data<br>when WG is active, and must be driven with read data<br>when RG is active. Data must be in the NRZ format.                                                                                                                                                                                             |
| WAM/AMD   | 28  | 32   | 1/0  | WRITE ADDRESS MARK/ADDRESS MARK DETECT -<br>This bi-directional pin is used to write and detect address<br>marks. When WG is active, a low level output of one bit<br>time on this pin indicates that an address mark must be<br>written. When RG is active, the peripheral must provide<br>an active low input to indicate the detection of an address<br>mark. |

# **BUFFER INTERFACE**

| CLKA                                            | 2              | 3              | 0   | CLOCK A - Clock signal which initiates host or controller<br>accesses to the buffer memory on its falling edge. When<br>either RG or WG is active, this output is derived from RD/<br>REFCLK. At all other times it is derived from SYSCLK.<br>The clock source is divided by 2 or 4 as programmed in<br>the CLKCON register. |  |  |  |  |
|-------------------------------------------------|----------------|----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CLKB                                            | 3              | 4              | 0   | CLOCK B - This clock is used to reserve $\overline{\text{CLKA}}$ cycles for<br>SSI 32C452 data transfers. An active low pulse spanning<br>a falling edge of $\overline{\text{CLKA}}$ indicates that the next falling edge<br>on $\overline{\text{CLKA}}$ will be used by the SSI 32C452 to access the<br>buffer memory.       |  |  |  |  |
| D0-D7                                           | 16-19<br>22-25 | 18-21<br>25-28 | 1/0 | BUFFER DATA BUS - Bi-directional data bus that carries<br>data to and from the buffer memory. Bus cycles are<br>controlled by CLKA and CLKB. Direction of the transfer<br>is determined by RG and WG. Note: refer to pin diagram<br>for exact ordering of the pins.                                                           |  |  |  |  |
| No connects on PLCC package: 17, 23, 24, 29, 44 |                |                |     |                                                                                                                                                                                                                                                                                                                               |  |  |  |  |

6-90

| REGISTER | ADDRESS      | 7        | 6         | 5        | 4         | 3         | 2       | 1        | 0       | READ/<br>WRITE |
|----------|--------------|----------|-----------|----------|-----------|-----------|---------|----------|---------|----------------|
| BUFACC   | 70H          |          |           |          | BUFFER ME | MORY BYTE |         |          |         | R/W            |
| ECCCON   | 71H          | LEN1     | LEN0      | RESET    | SECTBR    | CLRECC    | FEEDINH | ECCSHIFT | ECCIN   | w              |
| ECC16    | 72H          | ECC23    | ECC22     | ECC21    | ECC20     | ECC19     | ECC18   | ECC17    | ECC0/16 | R              |
| ECC24    | 73H          | ECC31    | ECC30     | ECC29    | ECC28     | ECC27     | ECC26   | ECC25    | ECC24   | R              |
| POLY32   | 74H          | F39      | F38       | F37      | F36       | F35       | F34     | F33      | F32     | w              |
| POLY40   | 75H          | F47      | F46       | F45      | F44       | F43       | F42     | F41      | F40     | w              |
| POLY48   | 76H          | F55      | F54       | F53      | F52       | F51       | F50     | F49      | F48     | w              |
| POLY56   | 77H          | UNUSED   | F62       | F61      | F60       | F59       | F58     | F57      | F56     | w              |
| SEQBR    | 78H          |          | UNUSED    | ·        | BRADR4    | BRADR3    | BRADR2  | BRADR1   | BRADRO  | R/W            |
| SEQADDR  | 79H          |          | UNUSED    | ·····    | STADR4    | STADR3    | STADR2  | STADR1   | STADR0  | w              |
| SEQSTAT  | 79H          | AMACTIVE | DATATRANS | BRACTIVE | STOPPED   | UNUSED    | ECCERR  | COMPLO   | COMPEQ  | R              |
| OPCON    | 7 <b>A</b> H | CARRYINH | UNUSED    | TRANSINH | SEARCHOP  | UNUSED    | NRZDAT  | SECTORP  | INDEXP  | R/W            |
| WAMCON   | 7BH          |          |           | •        | AM7       | - AMO     |         |          |         | w              |
| AMDCON   | 7CH          |          |           |          | AMD7      | AMD0      |         |          |         |                |
| GPIOCON  | 7DH          | RGFSEL   | WGFSEL    | RGESEL   | WGESEL    | GPDIR3    | GPDIR2  | GPDIR1   | GPDIR0  | R/W            |
| GPIODAT  | 7EH          | UNU      | SED       | ουτ      | INP       | GP3       | GP2     | GP1      | GP0     | R/W            |
| CLKCON   | 7FH          | CLKF2    | CLKF1     | UNUSED   | CLKFO     | CLKINH    | SYN2    | SYN1     | SYN0    | w              |
| STACK    | 7FH          |          |           |          | TOP OF    | STACK     |         |          |         | R              |
| SEQADDRF | 80H          | BRCON2   | BRCON1    | BRCON0   | NEXT4     | NEXT3     | NEXT2   | NEXT1    | NEXT0   | R/W            |
|          | 9EH          | 7        |           |          |           |           |         |          |         | <u> </u>       |
| SEQCONF  | АОН          | SETWG    | SETRG     | RESWG    | STACKEN   | NRZINH    | OUTPIN  | COMPEN   | DATEN   | R/W            |
|          | BEH          | 7        |           |          |           |           |         |          |         | <u> </u>       |
| SEQTYPF  | сон          | CNT7/    | CNT6/     | CNT5/    | CNT4      | CNT3      | CNT2    | CNT1     | CNTO    | R/W            |
|          | DEH          | DITEZ    | DITPI     | DITPO    |           |           |         |          |         |                |
| SEQDATF  | ЕОН          |          |           |          | DATA      | FIELD     |         |          |         | R/W            |
|          | FEH          | 7        |           |          |           |           |         |          |         |                |
| EXT      | 63H          | LEN2     | LEN3      | UNUSED   | MODE1     |           | UNL     | JSED     |         | w              |
| POLY0    | 64H          | F7       | F6        | F5       | F4        | F3        | F2      | F1       | F0      | w              |
| POLY8    | 65H          | F15      | F14       | F13      | F12       | F11       | F10     | F9       | F8      | w              |
| POLY16   | 66H          | F23      | F22       | F21      | F20       | F19       | F18     | F17      | F16     | w              |
| POLY24   | 67H          | F31      | F30       | F29      | F28       | F27       | F26     | F25      | F24     | w              |

# FIGURE 2: REGISTER BIT MAP

0888

6

# **REGISTER DESCRIPTION**

The microprocessor which controls the system has access to all the SSI 32C452A registers and sequencer RAM through its external memory address space. The SSI 32C452A and its companion device, the SSI 32C453 Dual Port Buffer Controller, are designed to occupy a single 256 byte page. The 8 bit page address is latched from pins AD0-AD7 on a falling edge of ALE and remains valid until the next ALE falling edge.

The external registers described at the end of this section are not implemented in either the SSI 32C452A or SSI 32C453, and are assumed to be implemented in external hardware. These external registers are not required for use with the SSI 32C452A, but are included as applications information.

# ECC REGISTERS

ECOCON

The core of the ECC circuit is a 64 bit shift register whose effective length may be programmed to be 16, 24, 32, 48, 56 or 64 bits. This is accomplished in hardware by directing the input data to stage 48, 40, 32,

DeadAllaite

74 14

16, 8 or 0 of the ECC shift registers while its output is always bit 63, which is bit ECC63 of register ECC56.

The ECC polynomial to be implemented is programmed by the user into the ECC feedback registers, POLY0, POLY8, POLY16, POLY24, POLY32, POLY40, POLY48 and POLY56. Each bit in these registers enables or disables exlusive OR feedback to the output of the corresponding shift register stage. The feedback signal is the exclusive OR of the serial data stream with the output of shift register stage 63. An override bit in ECCCON forces normal shift register operation, regardless of the settings of the feedback control bits.

When WG or RG are active, the ECC shift register input is the serial read or write data and the shift clock is RD/ REFCLK. When an ECC word is being written, feedback is disabled and the shift register output is substituted for the data stream. At other times the microprocessor may set the ECCIN bit explicitly and cause a single shift register clocking to occur. For further information on implementing an ECC polynomial see the Applications Information Section at the end of this data sheet.

| 200 |              | 1644,000                                                                                                                                                                                                                                                                                                                                |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECC | CONTROL WORD |                                                                                                                                                                                                                                                                                                                                         |
| BIT | NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |
| 0   | ECCIN        | ECC SERIAL INPUT - When both RG and WG are inactive, this bit becomes the input bit for the ECC shift register. The RD/REFCLK must always be active for correct operation of the device.                                                                                                                                                |
| 1   | ECCSHIFT     | ECC SHIFT CONTROL - When both RG and WG are inactive, a single shift of the ECC register will occur when this bit is set. It is automatically cleared again when the shift is complete.                                                                                                                                                 |
| 2   | FEEDINH      | ECC FEEDBACK INHIBIT - When this bit is set all feedback is inhibited and the ECC register functions as a simple shift register of the selected length.                                                                                                                                                                                 |
| 3   | CLRECC       | CLEAR ECC - If this bit is set when either RG or WG are active, the ECC syndrome will be cleared at the end of the read/write operation. If both are inactive, the syndrome will be cleared immediately.                                                                                                                                |
| 4   | SECTBR       | ENABLE SECTOR BRANCH - If the sequencer 'branch on index or sector' instruction is executed and SECTBR is set, the sequencer will recognize the branch condition as true if either the INDEX or the SECTOR pin is active. If SECTBR is cleared, then the sequencer will only recognize the branch condition if the INDEX pin is active. |

# ECC REGISTERS (continued)

| віт  | NAME              | DESCR                                                | IPTIO                                                               | N                                                                    |                                                                           |                                                                                                                                                                                                                          |
|------|-------------------|------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5    | RESET             | CHIP RE<br>This bit i                                | ESET - V<br>s set wi                                                | Vhen this<br>nen RST                                                 | s bit is set,<br>' is true.                                               | the SSI 32C452A will be held in its reset state.                                                                                                                                                                         |
| 6-7  | LEN0-LEN1         | ECC RE<br>63 (LEN<br>0<br>1<br>1<br>0<br>0<br>0<br>0 | GISTEF<br>2 & LEN<br><u>LEN1</u><br>0<br>1<br>1<br>1<br>1<br>1<br>1 | R LENGT<br>N3), sele<br>LEN2<br>X<br>X<br>X<br>0<br>1<br>1<br>1<br>0 | TH - These<br>ct ECC re<br><u>LEN3</u><br>X<br>X<br>X<br>0<br>0<br>1<br>1 | e two bits, together with bits 6 and 7 of Register<br>gister length as follows:<br>16 bit register<br>24 bit register<br>32 bit register<br>illegal combination<br>48 bit register<br>56 bit register<br>64 bit register |
| Rese | et State: ECCCON= | 20H (ie. I                                           | RESET                                                               | -1)                                                                  |                                                                           |                                                                                                                                                                                                                          |

| ECCID 12H Read Unity | ECC16 | 72H | Read Only |
|----------------------|-------|-----|-----------|
|----------------------|-------|-----|-----------|

| ECC  | ECC DATA         |                                                                                                                                                                                                                                                                                               |  |
|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт  | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                   |  |
| 0    | ECC0/48          | ECC REGISTER LEADING BITS - This bit reflects the OR of all the ECC register bits from the input stage through bit 48. For 16 bit operation, this is bit 48. For 24 bit operation this is bit 40 + bit 41 + $\dots$ + bit 48. For 64 bit operation, this is bit 0 + bit 1 + $\dots$ + bit 48. |  |
| 1-7  | ECC49-ECC55      | ECC REGISTER BITS - These bits reflect the output of ECC shift register stages 49 to 55.                                                                                                                                                                                                      |  |
| Rese | t State: Unknown |                                                                                                                                                                                                                                                                                               |  |

# ECC24 73H Read Only

| ECC  | ECC DATA             |                                                                                          |  |
|------|----------------------|------------------------------------------------------------------------------------------|--|
| віт  | NAME                 | DESCRIPTION                                                                              |  |
| 0-7  | ECC56-ECC63          | ECC REGISTER BITS - These bits reflect the output of ECC shift register stages 56 to 63. |  |
| Rese | Reset State: Unknown |                                                                                          |  |

# ECC REGISTERS (continued)

| POLYO 64H      |                          | 64H | Write Only                                                                                                                                                                                                                                                                                                                                                                                             |                     |
|----------------|--------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| ECC POLYNOMIAL |                          |     |                                                                                                                                                                                                                                                                                                                                                                                                        |                     |
| BIT            | NAME                     |     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                            | ,                   |
| 0-7            | F0-F7                    |     | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive O feedback of both the shift register output (bit 31) and the serial input to the outp of shift register stages 0 to 7. These settings may be overriden by the FEEDIN bit in ECCCON. For ECC register lengths other than 64 bits, F0-F7 are irrelevant of the statement of the setting statement of the set of the setting statement. | R<br>ut<br>H<br>1t. |
| Rese           | Reset State: POLY0 = 00H |     |                                                                                                                                                                                                                                                                                                                                                                                                        |                     |

| POL  | <b>18 65</b>             | Write Only                                                                                                                                                                                       |         |  |  |
|------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
| ECC  | ECC POLYNOMIAL           |                                                                                                                                                                                                  |         |  |  |
| віт  | NAME                     | DESCRIPTION                                                                                                                                                                                      |         |  |  |
| 0-7  | F8-F15                   | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive O feedback to the output of shift register stages 8 to 15. For register lengths othe than 56 or 64 bits, F8-F15 are irrelevant. | R<br>ər |  |  |
| Rese | Beset State: POLY8 = 00H |                                                                                                                                                                                                  |         |  |  |

# POLY16 66H Write Only

| ECC  | ECC POLYNOMIAL    |                                                                                                                                                                                                          |  |
|------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт  | NAME              | DESCRIPTION                                                                                                                                                                                              |  |
| 0-7  | F16-F23           | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 16 to 23. For ECC register lengths other than 56 or 64 bits, F16-F23 are irrelevant. |  |
| Rese | t State: POLY16 = | 00H                                                                                                                                                                                                      |  |

# ECC REGISTERS (continued)

| POLY24 67H |                           | Write Only                                                                                                                                                                                           |  |
|------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ECC        | ECC POLYNOMIAL            |                                                                                                                                                                                                      |  |
| ΒΙΤ        | NAME                      | DESCRIPTION                                                                                                                                                                                          |  |
| 0-6        | F24-F30                   | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 24 to 30. For ECC register lengths of 16, 24 or 32 bits, F24-F30 are irrelevant. |  |
| 7          | unused                    |                                                                                                                                                                                                      |  |
| Rese       | Reset State: POLY24 = 00H |                                                                                                                                                                                                      |  |

# POLY32 74H Write Only

| ECC  | ECC POLYNOMIAL  |                                                                                                                                                                                                                                                                                                                                |  |
|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт  | NAME            | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |  |
| 0-7  | F32-F39         | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback of both the shift register output (bit 63) and the serial input to the output of shift register stages 32 to 39. These settings may be overriden by the FEEDINH bit in ECCCON. For ECC register lengths of 16 or 24 bits, F32-F39 are irrelevant. |  |
| Rese | t State: POLY32 | = 00H                                                                                                                                                                                                                                                                                                                          |  |

# POLY40 75H Write Only

| ECC POLYNOMIAL |                   |                                                                                                                                                                                        |
|----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| віт            | NAME              | DESCRIPTION                                                                                                                                                                            |
| 0-7            | F40-F47           | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 40 to 47. For register lengths of 16 bits, F40-F47 are irrelevant. |
| Rese           | t State: POLY40 = | 00H                                                                                                                                                                                    |

# ECC REGISTERS (continued)

| POL  | /48 76                    | Write Only                                                                                                    |                   |  |  |
|------|---------------------------|---------------------------------------------------------------------------------------------------------------|-------------------|--|--|
| ECC  | ECC POLYNOMIAL            |                                                                                                               |                   |  |  |
| BIT  | NAME                      | DESCRIPTION                                                                                                   |                   |  |  |
| 0-7  | F48-F55                   | ECC POLYNOMIAL FEEDBACK - These bits enable or disa feedback to the output of shift register stages 48 to 55. | able exclusive OR |  |  |
| Rese | Reset State: POLY48 = 00H |                                                                                                               |                   |  |  |

# POLY56 77H Write Only

| ECC  | ECC POLYNOMIAL    |                                                                                                                               |  |
|------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| BIT  | NAME              | DESCRIPTION                                                                                                                   |  |
| 0-6  | F56-F62           | ECC POLYNOMIAL FEEDBACK - These bits enable or disable exclusive OR feedback to the output of shift register stages 56 to 62. |  |
| 7    | unused            |                                                                                                                               |  |
| Rese | t State: POLY56 = | оон                                                                                                                           |  |

# **EXTENSION REGISTERS**

| EXT | 63H       | Write Only                                                                                                                                                                                                                                                                                |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| віт | NAME      | DESCRIPTION                                                                                                                                                                                                                                                                               |
| 0-1 | LEN2-LEN3 | Used to select ECC register length. Please see ECCCON description for detail.<br>Only in effect if LEN0 & LEN1 of ECCCON are 01 pattern.                                                                                                                                                  |
| 4   | MODE1     | If LEN0 & LEN1 of ECCCON are 01 pattern, this bit selects Mode 1 if it is set.<br>Otherwise, Mode 0 is selected.<br>When in Mode 1, a 16-bit CRC is enabled, and the sequencer RAM control field<br>has a different control arrangement. Please see description of SEQCONF (A0H-<br>BFH). |

# SEQUENCER STATUS AND CONTROL REGISTERS

The sequencer controls all the time-critical interactions with the peripheral storage device being controlled by the SSI 32C452A. The instructions directly control disk drive interface lines, provide data for writing or comparison, determine the number of bytes handled and control the sequence of instruction execution. It is programmed by the user for maximum capability and variability. There are 31 instructions which are 32 bits wide. They are divided in to 4 byte wide fields. These fields are sequencer address, control, data type and data fields. These may be further divided into subfields as described in detail below. Examples are shown in the Applications Information section at the end of this data sheet.

The next address field of the sequencer instruction contains address and branching information. Each instruction is executed for the duration of the number of byte times specified in its count field. The specified count is loaded into a down counter which clocks every 8 bit times. When the counter underflows execution of that instruction is terminated. A carry inhibit feature allows the counter to wrap around to a full count for fields which are more than 256 bytes long. Execution is passed to the instruction at the specified next address, unless a branch condition is specified in the instruction (eg. ECC error or successful data comparison). In that case, execution passes to the address specified in the SEQBR register. Sequencer operation may also be conditionally stopped. The sequencer will always stop if execution passes to address 1FH, which is outside of the 28 word instruction control store.

The control field of the sequencer instruction is used to specify the state of RG and WG, to move data to the stack and to select data transfer or data comparison operations. The count field sets the duration of each instruction in byte times and is also used to select the type of data written, such as address marks or ECC bytes.

| SEQUENCER BRANCH ADDRESS |                    |                                                                                                                                                                                                                                  |
|--------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| віт                      | NAME               | DESCRIPTION                                                                                                                                                                                                                      |
| 0-4                      | BRADR0<br>- BRADR4 | BRANCH ADDRESS BITS - When a sequencer instruction with a branch condition is finished (ie. the specified number of byte times have elapsed) and the specified condition did occur, execution will resume at this 5 bit address. |
| 5-7                      | unused             |                                                                                                                                                                                                                                  |
| Reset                    | t State: Unknown   |                                                                                                                                                                                                                                  |

SEQADDR

79H

SEQBR78H

Write Only

**Read/Write** 

| SEQUENCER START ADDRESS |                      |                                                                                                                                                                                                                                                                                                                |  |
|-------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт                     | NAME                 | DESCRIPTION                                                                                                                                                                                                                                                                                                    |  |
| 0-4                     | STADR0<br>- STADR4   | SEQUENCER START ADDRESS BITS - If the sequencer is currently halted,<br>(Bit 4 of Register 79, SEQSTAT, is set) writing this register with an address in the<br>range 00H to 1EH will cause sequencer execution to commence at that address.<br>If this register is written with 1FH, the sequencer will halt. |  |
| 5-7                     | unused               |                                                                                                                                                                                                                                                                                                                |  |
| Rese                    | Reset State: Unknown |                                                                                                                                                                                                                                                                                                                |  |

| SEQSTAT 79H |                  | Read Only                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SEQ         |                  |                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| віт         | NAME             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 0           | COMPEQ           | COMPARE EQUAL - When a sequencer instruction enables the comparison<br>operation, this bit reflects the result of all the byte comparisons performed (ie. if it<br>is set then all bytes compared so far have been equal.) If RG is enabled, the<br>comparisons occur between the instruction's data field and the data bytes being<br>read (or buffer memory if the SEARCHOP bit in OPCON is true as well). |  |  |
| 1           | COMPLO           | COMPARE LOW - Similar to COMPEQ, except that it indicates that in all comparisons the data field was smaller than the compared byte.                                                                                                                                                                                                                                                                         |  |  |
| 2           | ECCERR           | ECC ERROR - This bit is set during RG active, upon reading the last ECC bit, if there was an error in the data read. The error syndrome will be stored in the ECC registers.                                                                                                                                                                                                                                 |  |  |
| 3           | not used         |                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 4           | STOPPED          | SEQUENCER STOPPED - This bit is set when the sequencer is stopped and its instruction address is 1FH.                                                                                                                                                                                                                                                                                                        |  |  |
| 5           | BRACTIVE         | BRANCH ACTIVE - This is set when the branch condition specified in the current instruction has been satisfied. This means that the next address used will be taken from the SEQBR register. This bit is reset when the microprocessor reads this register.                                                                                                                                                   |  |  |
| 6           | DATATRANS        | DATA TRANSFER - This bit is set when the current sequencer instruction is causing data to be transferred between the buffer memory and the peripheral device. This distinguishes the activity from a search or verification operation.                                                                                                                                                                       |  |  |
| 7           | AMACTIVE         | ADDRESS MARK ACTIVE - This bit is set when the controller reads or writes an<br>address mark or sync byte. It is reset after the ECC bytes are read or written, or<br>when the sequencer is halted.                                                                                                                                                                                                          |  |  |
| Rese        | Reset State: 00H |                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |

# SEQUENCER INSTRUCTION REGISTERS

The 4 fields of 8 bits comprising a single sequencer instruction are detailed below. They are presented as arrays of 31 bytes each, corresponding to the 31 instructions at sequencer addresses 0 to 1EH.

| SEQI | SEQUENCER ADDRESS FIELD ARRAY |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                  |  |
|------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт  | NAME                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                  |  |
| 0-4  | NEXT0-NEXT4                   | NEXT ADDRES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NEXT ADDRESS FIELD - This 5 bit field specifies the address of the next instruction to be executed when the current instruction has continued for the specified number of bytes. |  |
| 5-7  | BRCON0<br>-BRCON2             | BRANCH CONTROL FIELD - This 3 bit field specifies the branch condition<br>for the current instruction. When a branch condition is satisfied, execution of the<br>current instruction is not curtailed. It continues to execute for the full byte count<br>specifed, and then the sequencer proceeds with execution of the address specified<br>in SEQBR. The branch condition used depends on the state of RG and data type<br>field (see SEQTYPF). If RG is true and ECC bytes are being read, the following<br>branch conditions apply: |                                                                                                                                                                                  |  |
|      |                               | BRCON2/1/0=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 000 No branch                                                                                                                                                                    |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 001 Stop on ECC error                                                                                                                                                            |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 010 Stop on comparison error                                                                                                                                                     |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 011 Stop on ECC or comparison error                                                                                                                                              |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100 Branch on good ECC and comparison                                                                                                                                            |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 101 Branch on ECC error                                                                                                                                                          |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 110 Branch on comparison error                                                                                                                                                   |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 111 Branch on ECC or comparison error                                                                                                                                            |  |
|      |                               | Otherwise, the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | branch conditions are:                                                                                                                                                           |  |
|      |                               | BRCON2/1/0=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 000 No branch                                                                                                                                                                    |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 001 Stop if INPUT pin active                                                                                                                                                     |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 010 Stop if INDEX or SECTOR pin active (see SECTBR bit                                                                                                                           |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | of register ECCCON).                                                                                                                                                             |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 011 Stop if comparison error                                                                                                                                                     |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 100 Branch on carry (from byte counter).                                                                                                                                         |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 101 Branch on ECC error                                                                                                                                                          |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 110 Branch if INDEX or SECTOR pin active (see SECTBR                                                                                                                             |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | bit of register ECCCON).                                                                                                                                                         |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 111 Branch on comparison error                                                                                                                                                   |  |
|      |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                  |  |

Reset State: The contents of the sequencer RAM are unchanged.

# SEQUENCER INSTRUCTION REGISTERS (continued)

# SEQCONF(n) A0H-BEH Read/Write

| SEQI | SEQUENCER CONTROL FIELD ARRAY |                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| віт  | NAME                          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 0    | DATEN                         | DATA TRANSFER ENABLE - When this bit is set, the SSI 32C452A will generate CLKB requests to transfer data bytes to or from buffer memory, depending on whether WG or RG is active.                                                                                                                                                                                                                                      |  |  |
| 1    | COMPEN                        | COMPARE ENABLE - When this bit is set and RG is active, read data bytes from<br>the peripheral will be compared with the instruction data field (SEARCHOP reset<br>in the OPCON register) or the buffer memory data (SEARCHOP set). The results<br>of the comparisons are OR'ed together for the duration of the instruction and can<br>be used for a branch condition or tested by the microprocessor.                 |  |  |
| 2    | OUTPIN                        | OUPUT PIN CONTROL - This bit appears on the OUTPUT pin and may be used to synchronize external circuitry to the sequencer.                                                                                                                                                                                                                                                                                              |  |  |
| 3    | NRZINH                        | NRZ DATA INHIBIT - When RG is active and this bit is set, the NRZ data input will be ignored. This is useful while external data recovery circuits start up.                                                                                                                                                                                                                                                            |  |  |
| 4    | STACKEN                       | STACK WRITE ENABLE - While this bit is set, bytes of NRZ data are pushed onto the recirculating stack.                                                                                                                                                                                                                                                                                                                  |  |  |
| 5    | RESWG                         | RESET WRITE GATE<br>MODE 0 - Used to turn off WG signal. WG latch will be cleared at carry and bit ring<br>4 time when the sequencer word with this bit set is executed. WG latch is also reset<br>when the sequencer comes to the stop state. Note: RG latch is always reset at<br>the end of ECC.                                                                                                                     |  |  |
|      |                               | MODE 1 - CRC Select: 1 = ECC generates or checks a fixed 16-bit CRC.<br>0 = Normal ECC function.<br>This bit must stay on or off from the time RG or WG is turned on until they are turned off.                                                                                                                                                                                                                         |  |  |
| 6    | SETRG                         | SET READ GATE<br>MODE 0 - RG signal will be set when the sequencer word with this bit set is<br>executed. The RG latch will be reset at the end of ECC or when the sequencer goes<br>to the stopped state. RG latch will not be set if WG is already on. The output of<br>RG latch is connected to the RG pin.                                                                                                          |  |  |
| 7    | SETWG                         | SET WRITE GATE<br>MODE 0 - WG signal will be set when the sequencer word with this bit set is<br>executed. The WG latch will be set at bit ring 4 time. After this is set, WG control<br>will be reset by executing a sequencer word with RESET WG bit set or when the<br>sequencer goes to the stopped state. WG latch will not be set if RG is already set.<br>The output of the WG latch is connected to the WG pin. |  |  |

# SEQUENCERS INSTRUCTION REGISTERS (continued)

| BIT  | NAME                                                                                         | DESCRIPTION                                                                                                                                                                                                                                                                            |  |
|------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6, 7 | SETRG, SETWG                                                                                 | MODE 1 - Bit 7 = 0, Bit 6 = 0 - No Operation.                                                                                                                                                                                                                                          |  |
|      |                                                                                              | MODE 1 - Bit 7 = 0, Bit 6 = 1 - Set Read Gate:<br>RG signal will be turned on when the sequencer word with this bit pattern is<br>executed. This pattern is equivalent to setting bit 6 in mode 0. Please refer to the<br>paragraph describing Bit 6 in Mode 0 for functional details. |  |
|      |                                                                                              | MODE 1 - Bit 7 = 1, Bit 6 = 0 - Set Write Gate:<br>WG signal will be set when the sequencer word with this bit pattern is executed.<br>This pattern is equivalent to setting bit 7 in mode 0. Please refer to the paragraph<br>describing Bit 7 in Mode 0 for functional details.      |  |
|      |                                                                                              | MODE 1 - Bit 7 = 1, Bit 6 = 1 - Reset Write Gate:<br>This is equivalent to setting bit 5 in mode 0. The WG signal will be turned off when<br>the sequencer word with this pattern is executed. Please refer to the paragraph<br>describing Bit 5 in Mode 0 for functional details.     |  |
| Note | Note: Mode 0 - Bit 4 of register 63 is 0, the default.<br>Mode 1 - Bit 4 of register 63 is 1 |                                                                                                                                                                                                                                                                                        |  |

Reset State: The contents of the sequencer RAM are unchanged.

# SEQTYPF(n) COH-DEH Read/Write

| SEQUENCER DATA TYPE FIELD ARRAY                                                                                                                                                                                                                                                                                   |            |                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| віт                                                                                                                                                                                                                                                                                                               | NAME       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                |
| 0-4                                                                                                                                                                                                                                                                                                               | CNT0-CNT4  | COUNT FIELD - The current sequencer instruction is executed for the number of byte times specified by the count field. If the DATEN bit is set, the count is specified as an 8 bit quantity (CNT0-CNT7). If DATEN is reset, the count is specified as a 5 bit quantity (CNT0-CNT4), and the upper three bits of this instruction field are interpreted as data type bits, described below. |
| 5                                                                                                                                                                                                                                                                                                                 | CNT5/DTYP0 | COUNT BIT 5 OR DATA TYPE 0 - When this bit is interpreted as a data type bit, it is used to initialize the bit ring with a single 1. This will occur at the next CLKA cycle. This starts CLKB so that write data bytes will be fetched from buffer memory. The bit ring will be cleared after the ECC is written.                                                                          |
| 6                                                                                                                                                                                                                                                                                                                 | CNT6/DTYP1 | COUNT BIT 6 OR DATA TYPE BIT 1 - When this bit is interpreted as a data type bit, it indicates that ECC information is being read or written.                                                                                                                                                                                                                                              |
| 7 .                                                                                                                                                                                                                                                                                                               | CNT7/DTYP2 | COUNT BIT 7 OR DATA TYPE BIT 2 - When this bit is being interpreted as a data type bit it indicates that an address mark is being written.                                                                                                                                                                                                                                                 |
| Note: When DATEN is reset, and CNT5/DTYP0, CNT6/DTYP1 and CNT7/DTYP2 are being interpreted as data type select bits, the upper 3 bits of the byte counter are forced to 0 regardless of the settings of the data type bits. When all 3 data type bits are 0, the data field is interpreted as normal binary data. |            |                                                                                                                                                                                                                                                                                                                                                                                            |
| Reset State: The contents of the sequencer RAM are unchanged                                                                                                                                                                                                                                                      |            |                                                                                                                                                                                                                                                                                                                                                                                            |

#### SEQUENCER INSTRUCTION REGISTERS (continued)

#### SEQDATF E0H-FEH Read/Write

# SEQUENCER DATA FIELD ARRAY BIT NAME DESCRIPTION 0-7 DAT0-DAT7 DATA FIELD - When RG is active, the byte in this field is used for comparison operations. If WG is active, DATATRANS is set and TRANSINH (Transfer Inhibit bit in OPCON register) is set, the write data will come from this field. This allows the sequencer to generate the necessary overhead bytes while writing a sector. Reset State: The contents of the sequencer RAM are unchanged.

#### DISK DRIVE INTERFACE REGISTERS

The disk drive interface registers provide control and status for the interface of the SSI 32C452A to the disk drive (peripheral device), and for data transfer to the buffer or host.

#### OPCON 7AH Read/Write

| OPERATION CONTROL WORD |          |                                                                                                                                                                                                                                                                            |  |
|------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BIT                    | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                |  |
| 0                      | INDEXP   | INDEX PULSE DETECTED - This bit is set when an index pulse is encoun-<br>tered and reset each time the register is read. The bit will be reset even if the<br>INDEX pin is true during the access.                                                                         |  |
| 1                      | SECTORP  | SECTOR PULSE DETECTED - This bit is set when a sector pulse is encoun-<br>tered and cleared each time the register is read. The bit will be cleared even if<br>the SECTOR pin is true during the read access. This bit is only used with hard-<br>sectored disk drives.    |  |
| 2                      | NRZDAT   | NRZ DATA IN - This bit is set when a rising edge is detected on the NRZ pin and RG is active. It is reset when the register is read.                                                                                                                                       |  |
| 3                      | UNUSED   |                                                                                                                                                                                                                                                                            |  |
| 4                      | SEARCHOP | SEARCH OPERATION - Setting this bit will cause comparisons to occur be-<br>tween the contents of the buffer memory and the read data bytes from the<br>peripheral. If SEARCHOP is reset, then read data bytes will be compared to<br>the sequencer instruction data field. |  |

# DISK DRIVE INTERFACE REGISTERS (continued)

| BIT                                                                  | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5                                                                    | TRANSINH | DATA TRANSFER INHIBIT - If WG is active and this bit is set, then the write data will come from the sequencer instruction data field instead of the buffer memory. If RG is active and this bit is set, then the read data bytes are used for comparisons only and are not written to buffer memory. Setting this bit will suppress CLKB so that no buffer memory transfers occur. |
| 6                                                                    | Unused   |                                                                                                                                                                                                                                                                                                                                                                                    |
| 7                                                                    | CARRYINH | SEQUENCER COUNTER CARRY INHIBIT - When this bit is set, the se-<br>quencer will not detect a carry (underflow) in its byte counter. This bit is reset<br>when a carry occurs.                                                                                                                                                                                                      |
| Reset State: Bits 7, 5, 4, 2-0 are reset to 0; Bits 6, 3 are unknown |          |                                                                                                                                                                                                                                                                                                                                                                                    |

# WAMCON 7BH Write Only

| WRIT | WRITE ADDRESS MARK CONTROL |                                                                                                                                                                                                                                                                                              |  |
|------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| віт  | NAME                       | DESCRIPTION                                                                                                                                                                                                                                                                                  |  |
| 0-7  | AM0-AM7                    | ADDRESS MARK BITS - When WG is active and the sequencer instruction specifies that an address mark is to be written (DATATRANS is reset, DTYP2 is set) the bits AM0-AM7 will be shifted out on the WAM/AMD pin. The pattern is delayed by two bit times to compensate for the encoder delay. |  |
| Rese | Reset State: Unknown       |                                                                                                                                                                                                                                                                                              |  |

# AMDCON 7CH Write Only

| ADD  | ADDRESS MARK DETECT CONTROL |                                                                                                                                                                                                                                                                                    |  |  |  |  |
|------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BIT  | NAME                        | DESCRIPTION                                                                                                                                                                                                                                                                        |  |  |  |  |
| 0-7  | AMD0-AMD7                   | ADDRESS MARK DETECT CONTROL - When RG and the WAM/AMD input are active, the NRZ data stream is compared to the contents of this register. Byte synchronization is established when a match occurs. The number of bits used in the comparison is determined in the CLKCON register. |  |  |  |  |
| Rese | t State: Unknown            | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                              |  |  |  |  |

#### DISK DRIVE INTERFACE REGISTERS (continued)

CLKCON 7FH Write Only

| CLO  | CK CONTROL            |                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BIT  | NAME                  | DESCRIPTION                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 0-2  | SYN0-SYN2             | SYNC COMPARE CONTROL - These 3 bits determine which bits in register AMDCON are used when looking for the sync byte, as follows:                                                                                                                                                                             |  |  |  |  |
|      |                       | SYN2/1/0 = 000 Bit 7 used                                                                                                                                                                                                                                                                                    |  |  |  |  |
|      |                       | 001 Bits 7,6 used                                                                                                                                                                                                                                                                                            |  |  |  |  |
|      |                       | 010 Bits 7,6,5 used                                                                                                                                                                                                                                                                                          |  |  |  |  |
|      |                       | 011 Bits 7,6,5,4 used                                                                                                                                                                                                                                                                                        |  |  |  |  |
|      |                       | 100 Bits 7,6,5,4,3 used                                                                                                                                                                                                                                                                                      |  |  |  |  |
|      |                       | 101 Bits 7,6,5,4,3,2 used                                                                                                                                                                                                                                                                                    |  |  |  |  |
|      |                       | 110 Bits 7,6,5,4,3,2,1 used                                                                                                                                                                                                                                                                                  |  |  |  |  |
|      |                       | 111 All bits used                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 3    | CLKINH                | CLOCK INHIBIT - When this bit is set, CLKA and CLKB are forced to a high impedance state.                                                                                                                                                                                                                    |  |  |  |  |
| 4    | CLKF0                 | CLOCK FREQUENCY SELECT - This bit sets the relationship between $\overline{\text{CLKA}}$ and RD/REFCLK when data transfers are in progress. When it is set, $\overline{\text{CLKA}}$ will be 1/4 the RD/REFCLK frequency and when it is reset, $\overline{\text{CLKA}}$ will be 1/2 the RD/REFCLK frequency. |  |  |  |  |
| 5    | Unused                |                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 6-7  | CLKF1-CLKF2           | CLOCK FREQUENCY SELECT - These bits determine the relationship be-<br>tween the frequency of CLKA and SYSCLK when no data transfers are in<br>progress, as follows:                                                                                                                                          |  |  |  |  |
|      | ×                     | CLKF2/CLKF1= 00 1/4 frequency                                                                                                                                                                                                                                                                                |  |  |  |  |
|      |                       | 01 1/2 frequency                                                                                                                                                                                                                                                                                             |  |  |  |  |
|      |                       | 10 same frequency                                                                                                                                                                                                                                                                                            |  |  |  |  |
|      |                       | 11 illegal combination                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Rese | t State: Bits 7, 6, 4 | , 3 are reset to 0; Bits 2-0 are unknown                                                                                                                                                                                                                                                                     |  |  |  |  |

# STACK 7FH Read Only

TOP OF STACK

This register provides the microprocessor read access to the top of the 8 byte stack. Each read operation causes the stack data to recirculate, with the top of the stack moving to the bottom. When the sequencer writes data to the stack, the byte on the bottom of the stack is lost.

# GENERAL PURPOSE INPUT/OUTPUT REGISTERS

# GPIOCON 7DH Read/Write

| GEN  | GENERAL PURPOSE I/O CONTROL |                                                                                                                                                            |  |  |  |
|------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT  | NAME                        | DESCRIPTION                                                                                                                                                |  |  |  |
| 0-3  | GPDIR0<br>-GPDIR3           | GENERAL PURPOSE I/O LINE DIRECTION- These bits program the direction of lines GPIO0 to GPIO3. The direction bits are set for outputs and reset for inputs. |  |  |  |
| 4    | W6ESEL                      | W6E SELECT - If this bit is set along with GPDIR0, the GPIO0 pin becomes an active low output signal decoding a microprocessor write to location 6EH.      |  |  |  |
| 5    | R6ESEL                      | R6E SELECT - If this bit is set along with GPDIR1, the GPIO1 pin becomes an active low output signal decoding a microprocessor read from location 6EH.     |  |  |  |
| 6    | W6FSEL                      | W6F SELECT - If this bit is set along with GPDIR2, the GPIO2 pin becomes an active low output signal decoding a microprocessor write to location 6FH.      |  |  |  |
| 7    | R6FSEL                      | R6F SELECT - If this bit is set along with GPDIR3, the GPIO3 pin becomes an active low output signal decoding a microprocessor read from location 6FH.     |  |  |  |
| Rese | t State: Bits 3-0 are       | e reset to 0; Bits 7, 5 are unknown                                                                                                                        |  |  |  |

# GPIODAT 7EH Read/Write

| GEN                                                                        | GENERAL PURPOSE I/O DATA                                                                              |                                                                                                                                                                                 |  |  |  |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| віт                                                                        | NAME                                                                                                  | DESCRIPTION                                                                                                                                                                     |  |  |  |
| 0-3                                                                        | GP0-GP3                                                                                               | GENERAL PURPOSE I/O PIN STATUS - These bits represent the state or output data for the GPIO0 to GPIO3 pins, depending on the direction pro-<br>grammed in the GPIOCON register. |  |  |  |
| 4                                                                          | INPUT                                                                                                 | INPUT PIN STATUS - This bit reflects the data on the INPUT pin.                                                                                                                 |  |  |  |
| <b>5</b> ,                                                                 | OUT                                                                                                   | OUTPUT PIN STATUS - This bit reflects the data on the OUTPUT pin. The OUTPUT pin is actually written to by the sequencer.                                                       |  |  |  |
| 6-7                                                                        | Unused                                                                                                |                                                                                                                                                                                 |  |  |  |
| Note: The GPIOCON register must be initialized before GPIODAT is accessed. |                                                                                                       |                                                                                                                                                                                 |  |  |  |
| Rese                                                                       | Reset State: Bits 3-0 are reset to 0 in the output direction and are not reset in the input direction |                                                                                                                                                                                 |  |  |  |

#### MICROPROCESSOR INTERFACE REGISTERS

#### SPECIAL ADDRESS DECODES 50H-51H Read/Write

#### Special decodes

Microprocessor accesses to these locations will cause the address/data bus (AD0-AD7) and the buffer data bus (D0-D7) to be bridged together internally (see external register description).

#### BUFACC 70H Read/Write

#### BUFFER ACCESS

Microprocessor accesses to this location cause the address/data bus (AD0-AD7) and the buffer data bus (D0-D7) to be bridged together internally. If a read cycle is performed, the data present will be latched into register DLR as well.

#### EXTERNAL REGISTERS (for reference only)

#### HOSTL 50H Read/Write

#### HOST BUS (LOWER BYTE)

External hardware may be used to connect the lower byte of the host bus to the buffer memory when this address is accessed.

#### HOSTH 51H Read/Write

#### HOST BUS (UPPER BYTE)

External hardware may be used to connect the upper byte of the host bus to the buffer memory when this address is accessed.

#### GPREG0 6EH Read/Write

#### GENERAL PURPOSE REGISTER 0

Systems which need extra I/O on the microprocessor data bus may take advantage of the strobes available on pins GPIO0 (write) and GPIO1 (read) to add an expansion port at this address.

#### GPREG1 6FH Read/Write

#### GENERAL PURPOSE REGISTER 1

Systems which need extra I/O on the microprocessor data bus may take advantage of the strobes available on pins GPIO2 (write) and GPIO3 (read) to add an expansion port at this address.

# **ELECTRICAL SPECIFICATIONS**

### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                 | RATING                | UNIT |
|-------------------------------------------|-----------------------|------|
| Ambient Temperature Under Bias            | 0 to 70               | ° C  |
| Storage Temperature                       | -65 to 150            | °C   |
| Voltage On Any Pin With Respect To Ground | GND -0.5 or VCC + 0.5 | v    |
| Power Supply Voltage                      | 7.0                   | v    |
| Max Current Injection                     | 25                    | mA   |

NOTE: Stress above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# RECOMMENDED OPERATING CONDITIONS

| PARA    | METER                    | CONDITIONS | MIN  | NOM | МАХ  | UNIT |
|---------|--------------------------|------------|------|-----|------|------|
| vcc     | Supply Voltage           |            | 4.75 |     | 5.25 | v    |
| ТА      | Operating Free Air Temp. |            | 0    |     | 70   | °C   |
| Input L | .ow Voltage              |            | 0    |     | 0.4  | v    |
| Input H | ligh Voltage             |            | 2.4  |     | vcc  | v    |

# D. C. CHARACTERISTICS

TA = 0°C to 70°C, VCC = 5V  $\pm$  5%, unless otherwise specified.

| PARA  | METER                       | CONDITIONS           | MIN  | NOM | МАХ      | UNIT |
|-------|-----------------------------|----------------------|------|-----|----------|------|
| VIL   | Input Low Voltage           |                      | -0.5 |     | 0.8      | v    |
| VIH   | Input High Voltage          |                      | 2.0  |     | VCC + .5 | v    |
| VOL   | Output Low Voltage (WG, RG) | IOL = 4 mA           |      |     | 0.45     | v    |
| VOL   | All Others                  | IOL = 2 mA           |      |     | 0.45     | v    |
| VOH   | Output High Voltage         | IOH = 400 mA         |      |     | 2.4      | v    |
| ICCS  | Supply Current Standby      | Inputs at GND or VCC |      |     | 25       | mA   |
| ICC   | Supply Current              |                      |      |     | 85       | mA   |
| Power | Dissipation                 |                      |      |     | 500      | mW   |

#### D. C. CHARACTERISTICS (continued)

| PARA | METER              | CONDITIONS         | MIN | NOM | МАХ | UNIT |
|------|--------------------|--------------------|-----|-----|-----|------|
| IL   | Input Leakage      | 0V < Vin < VCC     | -10 |     | 10  | μA   |
| IOL  | Output Leakage     | 0.45V < Vout < VCC | -10 |     | 10  | μA   |
| Cin  | Input Capacitance  |                    |     |     | 10  | pF   |
| Cout | Output Capacitance |                    |     |     | 10  | pF   |

# A. C. TIMING CHARACTERISTICS

TA = 0°C to 70°C, VCC =  $5v \pm 5\%$ , unless otherwise specified. Load conditions for all pins is - 30pF. Timing measurements are made at 50% of rising or falling edge. Note:  $\downarrow$  indicates falling edge;  $\uparrow$  indicates rising edge.

# MICROPROCESSOR INTERFACE TIMING (See Figure 3.)

| PARA | METER                                                     | CONDITIONS         | MIN | NOM | МАХ | UNIT |
|------|-----------------------------------------------------------|--------------------|-----|-----|-----|------|
| S    | SYSCLK Period                                             |                    | 50  |     |     | ns   |
| S/2  | SYSCLK Assert to De-assert                                |                    | 18  |     |     | ns   |
| S/2  | SYSCLK Rise and Fall                                      | Sr = Sf, S = 60 ns |     |     | 5   | ns   |
| Та   | ALE Width                                                 |                    | 45  |     |     | ns   |
| Taw  | ALE $\downarrow$ to $\overline{WR} \downarrow$            |                    | 25  |     |     | ns   |
| Tar  | ALE ↓ to RD ↓                                             |                    | 25  |     |     | ns   |
| Tw   | WR Width                                                  |                    | 200 |     |     | ns   |
| Tr   | RD Width                                                  |                    | 200 |     |     | ns   |
| As   | AD0 - AD7 in Valid to ALE $\downarrow$ .                  |                    | 7.5 |     |     | ns   |
| Ah   | ALE $\downarrow$ to AD0 - AD7 in Invalid                  |                    | 20  |     |     | ns   |
| Cs   | CS ↑ to ALE $\downarrow$                                  |                    | 7.5 |     |     | ns   |
| Ch   | $\overline{RD}$ 1 or $\overline{WR}$ 1 to CS $\downarrow$ |                    | 0   |     |     | ns   |
| Wds  | AD0 - AD7 in Valid to $\overline{\text{WR}} \uparrow$     |                    | 70  |     |     | ns   |
| Wdh  | $\overline{\text{WR}} \uparrow$ to AD0 - AD7 in Invalid   | -                  | 10  |     |     | ns   |
| Tda  | $\overline{\text{RD}}\downarrow$ to AD0 - AD7 out Valid   |                    |     |     | 145 | ns   |
| Tdh  | RD ↑ to AD0 - AD7 out Invalid                             |                    |     |     | 50  | ns   |

6



FIGURE 3: MICROPROCESSOR INTERFACE TIMING

# A. C. TIMING CHARACTERISTICS (continued)

# PERIPHERAL DEVICE INTERFACE TIMING (See Figure 4.)

| PARA | METER                                                           | CONDITIONS  | MIN | NOM | МАХ | UNIT |
|------|-----------------------------------------------------------------|-------------|-----|-----|-----|------|
| т    | RD/REFCLK Period                                                |             | 50  |     |     | ns   |
| T/2  | RD/REFCLK Assert to De-assert                                   |             | 18  |     |     | ns   |
| Tr   | RD/REFCLK Rise Time                                             | T = 62.5 ns |     |     | 5   | ns   |
| Tf   | RD/REFCLK Fall Time                                             | T = 62.5 ns |     |     | 5   | ns   |
| Ds   | NRZ in Valid to RD/REFCLK ↑                                     | Set-up time | 10  |     |     | ns   |
| Dh   | RD/REFCLK ↑ to NRZ in Invalid                                   | Hold time   | 7   |     |     | ns   |
| As   | $\overline{\text{AMD}} \downarrow \text{to RD/REFCLK} \uparrow$ | Set-up time | 10  |     |     | ns   |
| Dv   | RD/REFCLK ↑ to NRZ out                                          |             | 7   |     | 40  | ns   |
| Wv   | RD/REFCLK ↑ to WAM ↓                                            |             | 7   |     | 40  | ns   |
| Wvr  | RD/REFCLK ↑ to WAM ↑                                            |             | 7   |     | 40  | ns   |

# BUFFER INTERFACE TIMING (See Figure 5.)

| PARA | METER                                                      | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------|------------------------------------------------------------|------------|-----|-----|-----|------|
| Т    | CLKA Period                                                |            | 100 |     |     | ns   |
| T/2  | CLKA Assert to De-assert                                   |            | 40  |     |     | ns   |
| Tba  | CLKB ↓ to CLKA ↓                                           |            | 40  |     |     | ns   |
| Tab  | CLKA ↓ to CLKB ↑                                           |            | 40  |     |     | ns   |
| Dov  | CLKA ↑ to D0 - D7 out Valid                                |            | 10  |     | 50  | 'ns  |
| Doh  | $\overline{\text{CLKA}}$ $\uparrow$ to D0 - D7 out Invalid |            | 0   |     | 50  | ns   |
| Dis  | D0 - D7 in Valid to $\overline{CLKA}\downarrow$            |            | 25  |     |     | ns   |
| Dih  | $\overline{\text{CLKA}}\downarrow$ to D0 - D7 in Invalid   |            | 10  |     |     | ns   |

6



FIGURE 4: PERIPHERAL DEVICE INTERFACE TIMING



# FIGURE 5: BUFFER INTERFACE TIMING

# A. C. TIMING CHARACTERISTICS (continued)

# EXTERNAL REGISTER TIMING (See Figure 6.)

| PARAMETER |                                                       | CONDITIONS                    | MIN | NOM | МАХ | UNIT |
|-----------|-------------------------------------------------------|-------------------------------|-----|-----|-----|------|
| Tda       | D0 - D7 in Valid to<br>AD0 - AD7 out Valid            |                               |     |     | 55  | ns   |
| Tra       | $\overline{RD}\downarrow$ to D0 - D7 in Valid         | D0-D7 stable<br>before RD ↓   |     |     | 60  | ns   |
| Trh       | RD ↑ to AD0 - AD7 out Invalid                         |                               |     |     | 50  | ns   |
| Tad       | AD0 - AD7 in Valid<br>to D0 - D7 out Valid            |                               |     |     | 55  | ns   |
| Twd       | $\overline{\text{WR}}\downarrow$ to D0 - D7 out Valid | AD0-AD7 stable<br>before WR ↓ |     |     | 60  | ns   |
| Twh       | $\overline{\mathrm{WR}}$ 1 to D0 - D7 out Invalid     |                               | 50  |     |     | ns   |

# ADDRESS DECODE 6E AND 6F TIMING (See Figure 7.)

| PARA | METER                                                                              | CONDITIONS | MIN | NOM | MAX | UNIT |
|------|------------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| Tdf  | $\overline{\text{RD}}$ or $\overline{\text{WR}} \downarrow$ to Strobe $\downarrow$ |            |     |     | 40  | ns   |
| Tdr  | RD or WR ↑ to Strobe ↑                                                             |            |     |     | 40  | ns   |

6



FIGURE 6: EXTERNAL REGISTER TIMING



FIGURE 7: ADDRESS DECODE 6E AND 6F TIMING

# **APPLICATIONS INFORMATION**

#### SEQUENCER PROGRAMMING EXAMPLES

This section describes how specific controller functions are implemented with the SSI 32C452A. Sequencer programming examples for the specific case of an ST-506 Winchester disk drive are given. For convenience, all the code samples start at sequencer address 00H. In an actual implementation, the sequencer intructions would be distributed throughout the sequencer RAM, with common portions reused, so that the code for all operations would be resident simultaneously. All example values are hex quantities.

#### SECTOR ID

There are two types of Sector ID operation. In the first, the Sector ID field is read and saved by the controller for examination by the microprocessor. The 8 byte internal stack is used for this type of operation and read data is pushed to the stack under the control of the sequencer. In the second, the sector ID field is compared to a desired value in preparation for some other operation, such as sector read or sector write. In this case, the ID field parameters are compared to the data field of the controller instructions. A sequencer branch instruction is used to test for a positive field ID comparison and no ECC error before the rest of the operation proceeds. The microprocessor must program the SEQBR register with the address of the code for the following operation.

The controller establishes byte synchronism by searching for an address mark after RG is asserted. The data pattern of the address mark is specified in the AMDCON register and the number of bits actually used in the pattern is selected by the bits SYN2/1/0.

OT FOR Operating Identification example. Accuracy AMDOONL Add OV(10/4/

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |    |    |    |       | ; | 0=7                                                                                                                                                                                   |
|----|----|----|----|-------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00 | 60 | 00 | 00 | 00    | ; | Loop here until Index Pulse (SEQBR=01H)                                                                                                                                               |
| 01 | 02 | 40 | 00 | 00    | ; | Tum on RG                                                                                                                                                                             |
| 02 | 03 | 02 | 80 | A1    | ; | Look for address mark ( A1H in ST-506 format)COMPEN=1DTYP2=1 (Address Mark - Data Separator will detect deliberate coding violations and assert $\overline{WAM}/\overline{AMD}$ pin). |
| 03 | 04 | 02 | 00 | FE    | ; | Look for 2nd byte of address mark (FEH - written as normal data - no coding violations) COMPEN=1 $% \left( {\left[ {{\left[ {{\left[ {{\left[ {{\left[ {{\left[ {{\left[ {{$          |
| 05 | 06 | 12 | 00 | NCYL  | ; | $Compare \ cylinder \ number \ (NCYL) \ and \ save \ too. \ COMPEN=1, \ STACKEN=1$                                                                                                    |
| 06 | 07 | 12 | 00 | NHEAD | ; | Compare head number (NHEAD) and save too. COMPEN=1, STACKEN=1                                                                                                                         |

# **APPLICATIONS INFORMATION (cont.)**

#### SECTOR ID (cont.)

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

| 07 | 08 | 12 | 00 | NSECT | ; | Compare  sector  number  (NSECT)  and  save  too.  COMPEN=1, STACKEN=1                                                                                                                                                           |  |  |
|----|----|----|----|-------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 08 | 89 | 10 | 41 | 00    | ; | Check ID field ECC and save ECC bytes.Branch to read or write operation if positive comparison on field ID and if ECC was good (SECTBR indicates condition for desired sector operation). DTYP1=1 (ECC byte), STACKEN=1, COUNT=1 |  |  |
| 0A |    |    |    |       | ; | Here if sector ID did not match target. Actual ID field and ECC bytes are available on the stack for microprocessor check.                                                                                                       |  |  |

#### SECTOR READ

Once the sector ID field has been verified, the data field may be read. Detection of the address mark for the data portion of the sector proceeds as for ID field address mark, and causes the serializer/deserializer to be correctly synchronized with the incoming data bytes. At the end of a sector read, the microprocessor may check the ECC result to determine if a reread or error correction computation is required.

## ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

|    |             | ; | ST-506 Sector Read example assumes that sector ID field verification has been performed.                           |
|----|-------------|---|--------------------------------------------------------------------------------------------------------------------|
| 00 | 01 40 00 00 | ; | Turn on RG                                                                                                         |
| 01 | 02 02 A0 A1 | ; | Look for data field Address Mark (A1H)COMPEN=1DTYP2=1 (AM byte), DTYP0=1, enable CLKB when synchronization occurs. |
| 02 | E3 02 00 F8 | ; | Check second byte of AM. Must be F8H for ST-506 data field. Branch if AM bytes bad.COMPEN=1                        |
| 03 | 04 01 FF 00 | ; | Transfer 256 data bytesDATEN=1COUNT=FFH                                                                            |
| 04 | A5 00 41 00 | ; | Read ECC bytes, branch on errorDTYP1=1 (ECC)COUNT=1                                                                |
| 05 |             | ; | Here if read was error free.                                                                                       |

### **APPLICATIONS INFORMATION (cont.)**

#### SECTOR WRITE

Sector writes proceed in a similar fashion to reads. Once the sector ID field has been verified, the sequencer writes a short gap (the 'write splice') and then the sector data, followed by ECC bytes and another gap.

#### ADDR INSTRUCTION (SEQADRF SEQCONF SEQTYPF SEQDATF)

| ; | ST-506 Sector Write exampleAssumes that sector ID field verification has |
|---|--------------------------------------------------------------------------|
|   | been performed.                                                          |

| 00 | 01 | 00 | 02 | 00 | ; | Skip 3 bytes                                                                                             |
|----|----|----|----|----|---|----------------------------------------------------------------------------------------------------------|
| 01 | 02 | 80 | 0C | 00 | ; | Turn on WG and write 13 bytes of 00HCOUNT=0CHSETWG=1                                                     |
| 02 | 03 | 00 | A0 | A1 | ; | Write first data AM byte (A1H)DTYP2=1 (AM), DTYP0=1 (Start CLKB*)                                        |
| 03 | 04 | 00 | 00 | F8 | ; | Write second data AM byte (F8H)DTYP2=0 since this byte is written as normal data (no coding violations). |
| 04 | 05 | 01 | FF | 00 | ; | Write 256 data bytesDATEN=1 (transfer enabled, data comes from buffer memory)COUNT=FFH                   |
| 05 | 06 | 00 | 41 | 00 | ; | Write 2 ECC bytesCOUNT=1DTYP1=1 (ECC)                                                                    |
| 06 | 07 | 00 | 02 | 00 | ; | Write three bytes of 00HCOUNT=2                                                                          |
| 07 | 08 | 20 | 00 | 00 | ; | Turn WG off RESWG=1                                                                                      |
| 08 |    |    |    |    | ; | Here when sector write is finished                                                                       |

#### **OPERATIONAL INFORMATION**

Sector formatting is similar to sector writing, except that the sector ID field is written in addition to the data field. The data field is also written with a fixed value instead of data transferred from buffer memory. Examples of sequencer code to write specific data are given under sector write. When an entire track is to be written, the microprocessor may update ID field information in the sequencer RAM to reflect the next sector while the sequencer is writing the current data field. This allows an entire track to be formatted in one continuous write operation. Formatting begins after the sequencer detects an index pulse. A data search operation can be implemented by a simple modification to the sequencer programming for sector read operations. When the COMPEN bit of the sequencer control field is enabled, incoming data will be compared to buffer data instead of being stored. This allows the sector to be searched for specific data. (The SEARCHOP bit in the OPCON register must also be set for searches).

Data verification can be performed during a sector read if the TRANSINH bit (data transfer inhibit) of OPCON is enabled, because no data will be written to the buffer. However, ECC checking will continue so that at the end of the sector, the ECC result can be verified.

The controller can support extended sector sizes of greater than 256 bytes. One simple way to achieve larger sector sizes is to use several sequencer data transfer instructions in a row. The size of the data block that results will be the sum of the counts for each transfer instruction. Large sectors may also be implemented with a single sequencer instruction by using the CARRYINH bit in OPCON. Sequencer instructions terminate when the carry caused by an underflow of the byte counter is detected. When CARRYINH is set, this carry will not be recognized, so the counter (which is initially loaded with the value specified in each instruction's count field) will wrap around to a full count (FFH). The CARRYINH bit is cleared by an underflow. so that if it is not set again by the microprocessor, the sequencer instruction will terminate after an additional 256 bytes. This permits the sector length to be extended in multiples of 256 bytes.

Multi-sector reads and writes are accomplished in a similar manner to full track formatting. The sequencer is programmed as for a single sector operation. However, when the microprocessor detects that the DATA-TRANS bit in the SEQSTAT register is set (implying that a data transfer is in progress), it alters the ID field information in the sequencer's instruction RAM. When the data transfer for a particular sector is completed, the sequencer is looped back to the same sector ID routine. It will then start a new sector operation using the ID information just loaded by the microprocessor. This type of operation may proceed for an entire track.

#### ECC IMPLEMENTATION

The ECC hardware may be used for error correction as well as checksum generation. An algorithm for locating and correcting read errors is described below. The algorithm assumes the use of a 32 bit ECC polynomial capable of correcting a single burst of up to 8 bit errors. Longer bursts or multiple bursts may be incorrectable.

 If an ECC error is detected (ECCERR is set in SEQSTAT) and error correction is needed (ie. multiple reads from the same sector have failed) the error syndrome must be read from the ECC shift register and reloaded in bit-reversed order, as follows:

- 1.1 Set FEEDINH in ECCCON.
- 1.2 Read and save top 8 bits of shift register from ECC56.
- 1.3 Set ECCSHIFT in ECCCON 8 times.
- 1.4 Repeat 1.2 and 1.3 until all 4 bytes of the syndrome are RAM.
- 1.5 Copy each syndrome bit, starting with the least significant, to ECCIN and set ECCSHIFT after each copy. After 32 such operations the ECC shift register will contain the bit reversed polynomial.
- 2. The reverse ECC generator polynomial must be written to the ECC generator.
  - 2.1 Configure the bit-reversed polynomial in the 4 feedback registers, POLY32, POLY40, POLY48 and POLY56. This step is not equivalent to bit reversing the feedback register contents, since the coefficients for x<sup>0</sup> and x<sup>32</sup> are fixed in hardware. The reverse polynomial is generated by subtracting the exponents from 32. The following is a numerical example to illustrate the programming of forward and reverse polynomials for the 32 bit computer-generated code:

forward:  $X^0 + X^4 + X^6 + X^{13} + X^{15} + X^{22} + X^{26} + X^{30} + X^{32}$ ;

reverse: x<sup>32</sup>+x<sup>28</sup>+x<sup>26</sup>+x<sup>19</sup>+x<sup>17</sup>+x<sup>10</sup>+x<sup>6</sup>+x<sup>2</sup>+x<sup>0</sup>;

|        | Forward | Reverse |
|--------|---------|---------|
| POLY32 | 28H     | 22H     |
| POLY40 | 50H     | 02H     |
| POLY48 | 20H     | 05H     |
| POLY56 | 22H     | 0AH     |

2.2 Reset FEEDINH and ECCIN in the ECCCON register.

#### **ECC IMPLEMENTATION (cont.)**

- 3. The ECC shift register is operated until either the number of shifts exceeds the number of bits in the read block or the 24 least significant bits of the ECC register are zero.
  - 3.1 Compute block length in bits, including ECC and overhead bits.
  - 3.2 Initialize a shift counter to zero.
  - 3.3 Set ECCSHIFT to shift the ECC registers by one, and increment the shift counter.
  - 3.4 If the shift counter exceeds the block length, stop the computation as this means the errors are uncorrectable. Otherwise, if register ECC48 is non-zero, repeat step 3.3.
- 4. At this point, ECC56 contains the bit-reversed error pattern and the shift counter indicates its displacement from the end of the block. The pattern must be mirrored and aligned to byte boundaries so that the errors in the buffer storage may be corrected.
  - 4.1 Subtract 7 from the shift counter, to compensate for a hardware offset internal to the SSI 32C452A.
  - 4.2 Subtract 32 from the shift counter. (This is the number of the ECC bits). If the result is less than zero then no further action is required, since the errors occurred in the ECC portion of the block.
  - 4.3 Read the contents of ECC56 into RAM and bitreverse this 8 bit quantity.

- 4.4 Form a 16 bit word with the reversed error pattern as its lower byte and zero as its upper byte.
- 4.5 If the lowest three bits of the shift counter are non-zero, left shift the 16 bit word and decrement the shift counter.
- 4.6 Repeat 4.5 until the shift counter's three least significant bits are zero.
- 4.7 Divide the shift counter by 8, to convert bits into bytes.
- 5. The position and nature of the errors are now known, so they may be corrected as follows:
  - 5.1 Exclusive OR the lower byte of the error word with the data byte whose offset from the end of the data block is given by the value of the shift counter.
  - 5.2 Exclusive OR the upper byte of the error word with the data byte whose offset from the end of the data block is one more than the value of the shift counter.

The above procedure will correct a single burst of errors, provided that the degree of the error is within the capability of the chosen code. The code whose polynomial is illustrated above is capable of correcting a single burst of up to 8 error bits.

Since the error correction process is time consuming and ties up the ECC hardware, blocks with errors should be re-read to ensure that the errors observed are in fact hard errors.
SSI 32C452A



FIGURE 8: SCSI PERIPHERAL CONTROLLER CHIP SET

6-119

0888

## SSI 32C452A Storage Controller



#### **ORDERING INFORMATION**

| PART DESCRIPTIO                | ORDER NO.   | PKG. MARK      |            |
|--------------------------------|-------------|----------------|------------|
| SSI 32C452A Storage Controller | 40 Pin DIP  | SSI 32C452A-CP | 32C452A-CP |
|                                | 44 Pin PLCC | SSI 32C452A-CH | 32C452A-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on systems™

Silicon Systems, Inc., 14351 Myford Road, Tustin

CA 92680, (714) 731-7110, TWX 910-595-2809

silicon systems INNOVATORS IN INTEGRATION

August, 1988

#### DESCRIPTION

The SSI 32C453 Dual Port Buffer Controller is a CMOS device that allows low speed RAM to be configured as a dual port circular FIFO buffer. It generates all the buffer memory addressing required and manages two ports: Port A, a synchronous peripheral device interface and Port B. an asynchronous host interface. The SSI 32C453 has arbitration logic to support the SCSI protocol, host DMA transfers and uninterruptible peripheral block transfers.

On-chip counters generate the addresses needed to access the external RAM. In extended addressing mode, 16 bits of address are multiplexed onto 8 lines and the necessary strobes are provided. Direct addressing mode may be used for 10 bit addresses (DIP package) or 14 bit addresses (PLCC package) without multiplexing.

The SSI 32C453 is intended for use in intelligent controllers and includes a set of configuration/status registers which are accessed through the microprocessor interface. It is optimized for 8 bit, multiplexed address/

#### FEATURES

- Dual port circular FIFO buffer controller
- SCSI bus arbitration control
- DMA handshake control ٠
- Multiplexed mode buffer addressing up to 64 Kbytes
- · Direct mode buffer addressing up to 1 Kbyte (DIP) or 16 Kbytes (PLCC)
- High speed CMOS device has 16 MHz microprocessor interface
- Compatible with SSI 32C452 Storage Controller
- Plug and software compatible with AIC-300 buffer controller
- Single 5V supply
- Available in 44-pin PLCC or 40-pin DIP package



#### **DESCRIPTION** (Continued)

data bus processors such as the 8085 or 8051, and will also interface easily to most 8 bit microprocessors. The registers allow the designer to select buffer RAM sizes, manipulate the internal address pointers and sense impending overruns of the buffer.

The SSI 453 provides a cost-effective buffer memory and SCSI port control solution, and when used in conjunction with an 8 bit microprocessor and a peripheral controller device, such as the SSI 452, it forms the basis for an intelligent, high performance Winchester disk drive control system.

#### **FUNCTIONAL DESCRIPTION**

The major functional elements and data paths of the SSI 453 are shown in the block diagram. Data transfers are requested through two ports, Port A and Port B. The direction of and number of bytes to be transferred are determined by the setting of the status and control register. All buffer memory transfers are synchronous with the  $\overline{\text{CLK}}$  signal.

The **Port A interface** communicates with the peripheral device controller. The AREQ signal is monitored by the SSI 453 and when asserted begins the Port A data transfer. The SSI 453 then generates the necessary address and control signal to coordinate data transfer between buffer and peripheral device.

The **Port B interface** communicates with the host bus. It supports a two wire request/acknowledge protocol for transferring data asynchronously, and generates the necessary strobes, LO and BOE, for controlling and external latch and three-state drivers for host bus access.

Since peripheral data transfers occur synchronously and in blocks, Port A requests are alway honored over Port B requests. If the speed of the data transfer from the peripheral device allows, the SSI 453 has the capability to alternate Port A and Port B data transfers so that time is not lost waiting on the peripheral device.

The **buffer interface** generates buffer memory read and write cycles during data transfers and presents either the Port A or Port B address to the memory. Its memory address lines can be operated in one of two user selectable modes, supporting buffer sizes from 256 bytes to 64 Kbytes. In direct addressing mode, the buffer address is available on either 10 lines (A0-A9) or 14 lines (A0-A13), depending on the chosen buffer size. If larger buffer sizes are required, extended addressing mode supports up to 16 address lines multiplexed onto pins A0-A7. Two external 8 bit three-state latches must be provided to hold the upper 8 bits of the Port A and Port B addresses. The buffer interface provides the signals SDP and SHP for clocking the latches, and DOE and HOE for enabling the latch outputs at the appropriate times.

The address generator contains two 16 bit pointers, the read address pointer (RAP) and the write address pointer (WAP), which indicate where in the external buffer RAM data is to be read or written. During data transfers, these pointers are automatically incremented as the RAM is accessed. The pointers wrap around to 0 when the programmed buffer size is exceeded. To prevent host overruns of the buffer (caused by one of the pointers overtaking the other), the address generator includes a 16 bit stop pointer (SP). The microprocessor loads SP with the last address in buffer memory to be accessed during a host DMA transfer. When the port B address (RAP during an upload to the host or WAP during a download to the peripheral) reaches the value in SP, the DMA transfer is automatically suspended.

The SSI 453 includes the necessary logic to request a **SCSI arbitration** phase. When the microprocessor enables the SCSI logic, it will wait for a 'bus free' condition and then request arbitration. The microprocessor must generate the device address and determine whether the arbitration was favorable or not. Two output pins  $\overline{EI}$  and  $\overline{ET}$ , are provided to allow the SSI 453 to be identified as either a target or an initiator.

The **microprocessor interface** decodes microprocessor read and write requests and provides access to the appropriate status or control register location. Since both data and address information are carried on the bus lines AD0-AD7, the microprocessor signal ALE (address latch enable) is used to indicate the presence of a valid address on the bus.

The **status and control registers** contain operational status for, and control information from, the microprocessor. They include data transfer and port status and information such as transfer complete or current address. The control registers configure the SSI 453 with parameters such as buffer size, read and write pointers and stop pointer.

#### **PIN DESCRIPTION**

#### GENERAL

| NAME | DIP   | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                            |
|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| vcc  | 40    | 1    |      | POWER SUPPLY +5 volts                                                                                                                                                                                                  |
| GND  | 20-21 | 22   |      | GROUND                                                                                                                                                                                                                 |
| RST  | 13    | 14   | I    | RESET - Active low signal sets reset bit in RESCON and resets all other registers.                                                                                                                                     |
| CLK  | 15    | 16   | I    | MASTER CLOCK - All buffer memory transfers occur on a falling edge of $\overline{CLK}$ . There should be at least two $\overline{CLK}$ cycles per byte transferred to allow the host and peripheral to remain in step. |

#### MICROPROCESSOR INTERFACE

| CS      | 1              | 2              | I   | CHIP SELECT- Active high signal enables device to respond to microprocessor read or write.                                                    |
|---------|----------------|----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
| ALE     | 12             | 13             | I   | ADDRESS LATCH ENABLE - Falling edge latches register address<br>from AD0-AD7 pins.                                                            |
| RD      | 16             | 18             | I   | READ STROBE - Active low signal causes the contents of the<br>addressed register to be placed on the address/databus if CS is also<br>active. |
| WR      | 17             | 19             | I   | WRITE STROBE - Active low signal causes the data on the address/<br>data bus to be written to the addressed register if CS is also active.    |
| AD0-AD7 | 18-19<br>21-26 | 20-21<br>23-28 | I/O | ADDRESS/DATABUS - 8 bit bus which carries register address in-<br>formation and bi-directional data.                                          |

#### **BUFFER MEMORY INTERFACE**

| A0-A7  | 2-9 | 3-10 | 0 | BUFFER ADDRESS BITS - In direct addressing mode, these are<br>buffer address bits 0 to 7. In extended addressing mode, these lines<br>are multiplexed between low and high order address bytes.                                                                                                 |
|--------|-----|------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A8/SHP | 10  | 11   | 0 | A8/PORT B (HOST) ADDRESS STROBE - In direct addressing mode, this pin is buffer address bit 8. In extended addressing mode, this pin is an address strobe whose rising edge is used to clock the contents of pins A0-7 into an external latch, for the upper address byte for Port B transfers. |

#### PIN DESCRIPTION (Continued)

#### BUFFER MEMORY INTERFACE (Continued)

| NAME    | DIP | PLCC  | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                          |
|---------|-----|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A9/SDP  | 11  | 12    | 0    | A9/PORT A (DEVICE) ADDRESS STROBE - In direct addressing<br>mode, this pin is buffer address bit 9. In extended addressing<br>mode, this pin is an address strobe whose rising edge is used to clock<br>the contents of pins A0-7 into an external latch, containing the upper<br>address byte for Port A transfers. |
| A10-11  |     | 17,29 | 0    | Buffer address bits - They are valid in both addressing modes. (PLCC version only)                                                                                                                                                                                                                                   |
| A12/HOE |     | 30    | 0    | A12/PORT B (HOST) ADDRESS ENABLE - In direct addressing mode this pin is buffer address bit 12. In extended addressing mode this pin is an active low signal used to enable an external three-state latch which holds the upper address byte for Port B transfers. (PLCC version only)                               |
| A13/DOE |     | 31    | 0    | A13/PORT A (DEVICE) ADDRESS ENABLE - In direct addressing<br>mode this pin is buffer address bit 13. In extended addressing mode<br>this pin is an active low signal used to enable an external three-state<br>latch which holds the upper address byte for Port A transfers. (PLCC<br>version only)                 |
| MS      | 27  | 32    | 0    | MEMORY SELECT - This active low output is used to enable the buffer RAM for read or write access.                                                                                                                                                                                                                    |
| WE      | 28  | 33    | 0    | WRITE ENABLE - This active low output enables a write to the buffer RAM, in conjunction with $\overline{MS}$ . If $\overline{MS}$ is active while $\overline{WE}$ is inactive, the buffer access will be a read operation.                                                                                           |

#### PORT A INTERFACE

| AREQ | 14 | 15 | I | PORT A REQUEST - This active low input is sampled on each falling edge of $\overline{\text{CLK}}$ . If it is low, a Port A transfer will occur on the next falling edge of $\overline{\text{CLK}}$ . |
|------|----|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------|----|----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

#### PORT B INTERFACE

| BIE | 35 | 40 | O<br>L | PORT B INPUT ENABLE - Active low signal used to enable output of<br>an external three-state driver which presents host bus data to the<br>buffer RAM. This line is asserted either under microprocessor control<br>or as a result of a Port B DMA transfer request (BREQ). Microproces-<br>sor control of this line permits direct host to microprocessor transfers. |
|-----|----|----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-----|----|----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

## PIN DESCRIPTION (Continued)

#### PORT B INTERFACE (Continued)

| NAME | DIP | PLCC | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                  |
|------|-----|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BOE  | 36  | 41   | 0    | PORT B OUTPUT ENABLE - Active low signal used to enable output<br>of an external three-state driver which holds buffer RAM output and<br>presents it to the host data bus. This line is asserted either under<br>microprocessor control or as a result of a Port B DMA transfer request<br>(BREQ). Microprocessor control of this line permits direct micropro-<br>cessor to host transfers. |
| LO   | 37  | 42   | ο    | PORT B OUTPUT LATCH - Active high signal controls an external<br>latch which holds buffer RAM output during Port B read operations.                                                                                                                                                                                                                                                          |
| BACK | 38  | 43   | I    | PORT B ACKNOWLEDGE - Active high input signal from the host<br>indicates that a Port B transfer request has been accepted and that the<br>host bus is available.                                                                                                                                                                                                                             |
| BREQ | 39  | 44   | 0    | PORT B REQUEST - Active high output that requests the host to accept a Port B data transfer.                                                                                                                                                                                                                                                                                                 |

#### SCSI BUS ARBITRATION

| ······································ | the second se | (and the second s |   |                                                                                                                                                                                  |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BSYOUT                                 | 29                                                                                                              | 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | BUSY OUT - Active high output that is set either by the microproces-<br>sor or the arbitration logic and indicates that the SSI 32C453 is<br>requesting control of the SCSI bus. |
| BSYIN                                  | 30                                                                                                              | 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 | BUSY IN - Active high input which indicates that another device has control of the bus.                                                                                          |
| SELOUT                                 | 31                                                                                                              | 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | SELECT OUT - Active high output under microprocessor control which is asserted when bus access is granted to the peripheral controller.                                          |
| SELIN                                  | 32                                                                                                              | 37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I | SELECT IN - Active high input which indicates that another device has been granted access to the bus.                                                                            |
| ĒT                                     | 33                                                                                                              | 38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | ENABLE TARGET MODE - Active low output which allows the microprocessor to identify the peripheral controller as a SCSI Target device.                                            |
| ĒĪ                                     | 34                                                                                                              | 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0 | ENABLE INITIATOR MODE - Active low output which allows the microprocessor to identify the peripheral controller as a SCSI Initiator device.                                      |

#### **REGISTER DESCRIPTION**

The microprocessor which controls the system has access to all the SSI 32C453 registers through its external memory address space. The SSI 32C453 and its companion device, the SSI 32C452 storage controller, are designed to occupy a single 256 byte page. The 8 bit page address is latched into the SSI 32C453 from pins AD0-AD7 on a falling edge of ALE and remains valid until the next ALE falling edge. The external registers are described at the end of this section. They are not implemented in either the SSI 32C453 or SSI 32C452, and are assumed to be implemented in external hardware. They are included as an applications suggestion for a 'standard' peripheral controller design.

| REGISTER | ADDRESS | D7     | D6                                                      | D5    | D4         | D3          | D2    | D1     | D0    | ACCESS |
|----------|---------|--------|---------------------------------------------------------|-------|------------|-------------|-------|--------|-------|--------|
| IFCON    | 52H     | BSYOUT | SELOUT                                                  | BSYIN | SELIN      | BOE         | BIE   | unused | ARB   | R/W    |
| DMACON   | 53H     | TARGET | TARGET INIT DMADONE ROP/WOP RDLATCH WRLATCH BACK unused |       |            |             |       |        | R/W   |        |
| BUFSIZE  | 54H     |        | BUFFER SIZE                                             |       |            |             |       |        |       |        |
| AMODCON  | 55H     |        |                                                         |       | rese       | rved        |       |        | AMOD  | w      |
| RESCON   | 59H     |        |                                                         |       | unu        | sed         |       |        | RESET | w      |
| RAPL     | 5AH     |        |                                                         | RE.   | AD ADDRES  | S POINTER ( | J-7)  |        |       | R/W    |
| RAPH     | 5BH     |        |                                                         | RE4   | AD ADDRESS | POINTER (8  | -15)  |        |       | R/W    |
| WAPL     | 5CH     |        |                                                         | WR    | ITE ADDRES | S POINTER ( | '0-7) |        |       | R/W    |
| WAPH     | 5DH     |        |                                                         | WRI   | TE ADDRES  | S POINTER ( | 3-15) |        |       | R/W    |
| SPL      | 5EH     |        | STOP POINTER (0-7)                                      |       |            |             |       |        |       | R/W    |
| SPH      | 5FH     |        | STOP POINTER (8-15)                                     |       |            |             |       |        |       |        |
|          |         |        |                                                         |       |            |             |       |        |       |        |

#### SSI 32C453 REGISTER BIT MAP

#### **INTERNAL REGISTER DESCRIPTION**

#### IFCON 52H READ/WRITE

| INTEF | INTERFACE CONTROL WORD - Controls and monitors host bus interface and SCSI bus arbitration. |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BIT   | NAME                                                                                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 0     | ARB                                                                                         | ARBITRATION - This bit controls the SCSI bus arbitration and returns its status. When it is set, the SSI 32C453 will look for a 'bus free' condition (both SELIN and BSYIN false) and then assert BSYOUT and BOE, so that the device address may be sent to the host. When ARB is reset, the arbitration activity ceases. When the ARB bit is read it indicates that a SCSI arbitration phase has been recognized if it is set, or not if it is reset. |  |  |  |  |
| 1     | -                                                                                           | unused                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 2     | BIE                                                                                         | BUS INPUT ENABLE - While this bit is set, the $\overline{\text{BIE}}$ output pin will be asserted if the microprocessor reads locations 50H or 51H (see external registers), enabling an external driver to pass host data to the buffer memory. (Note that the $\overline{\text{BIE}}$ pin may also be asserted automatically during DMA operations).                                                                                                 |  |  |  |  |
| 3     | BOE                                                                                         | BUS OUTPUT ENABLE - While this bit is set, the BOE output pin will be asserted if the microprocessor writes locations 50H or 51H (see external registers), enabling an external three-state latch to drive buffer data onto the host data bus. (Note that the BOE pin may also be asserted automatically during DMA operations).                                                                                                                       |  |  |  |  |
| 4     | SELIN                                                                                       | SELECT IN - This bit reflects the status of the SELIN pin and is read only.                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 5     | BSYIN                                                                                       | BUSY IN - This bit reflects the status of the BSYIN pin and is read only.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 6     | SELOUT                                                                                      | SELECT OUT - This bit directly controls the SELOUT pin.                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 7     | BSYOUT                                                                                      | BUSY OUT - This bit directly controls the BSYOUT pin.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Reset | State: IFCON                                                                                | = 00H                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

0888

#### INTERNAL REGISTER DESCRIPTION (Continued)

#### DMACON 53H READ/WRITE

| DMA   | DMA CONTROL WORD - Used to initiate and control DMA transfers . |                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| BIT   | NAME                                                            | DESCRIPTION                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 0     | -                                                               | unused                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 1     | BACK                                                            | PORT B ACKNOWLEDGE - This read only bit reflects the status of the BACK pin, which is set when the host acknowledges a Port B DMA transfer request from the SSI 32C453.                                                                                                                                                                  |  |  |  |  |
| 2     | WRLATCH                                                         | WRITE LATCH - When this bit is set, a host bus to buffer RAM DMA transfer will be initiated. The transfer continues until the address pointer in WAPL/WAPH is equal to the stop value in SPL/SPH. The ROP/WOP bit in this register must be cleared. Until WRLATCH is reset, transfers will resume each time the stop pointer is changed. |  |  |  |  |
| 3     | RDLATCH                                                         | READ LATCH - When this bit is set, a buffer RAM to host bus DMA transfer will be initiated. The transfer continues until the address pointer in RAPL/RAPH is equal to the stop value in SPL/SPH. The ROP/WOP bit in this register must be set. Until RDLATCH is reset, transfers will resume each time the stop pointer is changed.      |  |  |  |  |
| 4     | ROP/WOP                                                         | READ/WRITE OPERATION SELECT - This bit determines the direction of DMA to buffer transfer.                                                                                                                                                                                                                                               |  |  |  |  |
| 5     | DMADONE                                                         | DMA DONE - This read only bit is set when a DMA transfer is completed (read or write address pointer reaches stop pointer value) and both BREQ and BACK are inactive. It is cleared when the stop pointer is updated.                                                                                                                    |  |  |  |  |
| 6     | INIT                                                            | ENABLE INITIATOR MODE - The value written to this bit is inverted and presented on the $\overline{\text{EI}}$ output pin.                                                                                                                                                                                                                |  |  |  |  |
| 7     | TARGET                                                          | ENABLE TARGET MODE - The value written to this bit is inverted and presented on the $\overline{\text{ET}}$ output pin.                                                                                                                                                                                                                   |  |  |  |  |
| Reset | State: DMACO                                                    | DN=00H                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |

#### BUFSIZE 54 READ/WRITE

BUFFER SIZE CONTROL - Used to select buffer size ranging from 256 bytes to 64K bytes. This register contains an 8 bit unsigned value which sets the buffer size as follows: Buffer Size = 256.(BUFSIZE+1) bytes In conjunction with the AMODCON register, this allows buffer sizes from 256 bytes to 64K bytes to be selected in 256 byte increments.

Reset State: BUFSIZE=00H

#### INTERNAL REGISTER DESCRIPTION (Continued)

#### AMODCON 55H WRITE ONLY

ADDRESS MODE CONTROL - Used in direct addressing mode (non-multiplexed address lines) to select the number of active address lines (10 or 14).

| BIT | NAME | DESCRIPTION                                                                                                                                                                                                  |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | AMOD | ADDRESSING MODE - In direct addressing mode, this bit determines the number of address lines supported. If AMOD=1, then 14 lines are supported (A0-A13), and if cleared then 10 lines are supported (A0-A9). |
| 1-7 | -    | reserved                                                                                                                                                                                                     |

The AMOD bit and the value chosen for buffer size (BUFSIZE) together determine the addressing mode used, as follows:

|          |                          | BUESI7E | Addressing Mode                | Maximum<br>Buffer Size |  |  |
|----------|--------------------------|---------|--------------------------------|------------------------|--|--|
|          | 0                        | 0-3     | Direct                         | 1 Kb                   |  |  |
|          | •                        |         | (10 lines)                     |                        |  |  |
|          | 0                        | 4-255   | Extended                       | 64 Kb                  |  |  |
|          |                          |         | (16 lines multiplexed)         |                        |  |  |
|          | 1                        | 0-63    | Direct                         | 16 Kb                  |  |  |
|          |                          |         | (14 lines - PLCC version only) |                        |  |  |
|          | 1                        | 64-255  | Extended                       | 64 Kb                  |  |  |
|          |                          |         | (16 lines multiplexed)         |                        |  |  |
| Reset St | Reset State: AMODCON=00H |         |                                |                        |  |  |

RESCON 59H WRITE ONLY

| RESET CONTROL - Used to return all device registers to a known condition. |       |                                                                                                                                                                                                                                                                         |  |  |  |
|---------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BIT                                                                       | NAME  | DESCRIPTION                                                                                                                                                                                                                                                             |  |  |  |
| 0                                                                         | RESET | RESET CONTROL - When this bit is set, all the registers are forced to their reset state. It must be cleared by the microprocessor. It is set either by the microprocessor or by hardware, when RST is asserted. When not set, a write to it will reset WAP, RAP and SP. |  |  |  |
| 1-7                                                                       | -     | unused                                                                                                                                                                                                                                                                  |  |  |  |
| Reset State: RESCON=01H                                                   |       |                                                                                                                                                                                                                                                                         |  |  |  |

#### INTERNAL REGISTER DESCRIPTION (Continued)

#### RAPL 5AH READ/WRITE

READ ADDRESS POINTER (LOW BYTE) - Lower 8 bits of address where next data byte will be read from buffer memory during DMA operations. When ROP/WOP is set, peripheral data will be read from the buffer RAM at this address and transferred to the host data bus, following a Port B DMA request (BREQ). When ROP/WOP is reset, host data will be read from the buffer RAM at this address and transferred to the peripheral, following Port A transfer requests (AREQ).

#### RAPH 5BH READ/WRITE

READ ADDRESS POINTER (HIGH BYTE) - Upper 8 bits of address where next data byte will be read from buffer memory.

#### WAPL 5CH READ/WRITE

WRITE ADDRESS POINTER (LOW BYTE) - Lower 8 bits of address where next data byte will be written to buffer memory. When ROP/WOP is set, peripheral data will be written to the buffer RAM at this address, following a Port A transfer request (AREQ). When ROP/WOP is reset, host data will be written to the buffer RAM at this address, following a Port B DMA transfer request (BREQ).

#### WAPH 5DH READ/WRITE

WRITE ADDRESS POINTER (HIGH BYTE) - Upper 8 bits of address where next data byte will be written to buffer memory.

#### SPL 5EH READ/WRITE

STOP ADDRESS POINTER (LOW BYTE) - During DMA the stop pointer is compared to RAP, for a peripheral to host transfer (ROP/WOP is set), or WAP, for a host to peripheral transfer (ROP/WOP is reset). Whenever the two pointers are equal, DMA is halted. DMA only resumes when the stop pointer is changed. SPL contains the lower byte of the 16 bit address.

#### SPH 5FH READ/WRITE

STOP ADDRESS POINTER (HIGH BYTE) - Upper 8 bits of the stop pointer.

#### EXTERNAL REGISTERS

#### HOSTL 50H Read/Write

Special decode - Microprocessor reads from this location will cause the BIE signal to be asserted if the BIE bit in INTCON is set. The BIE signal causes an external three-state driver to present host data to the buffer RAM. Microprocessor writes to this location will cause LO and BOE to be asserted in succession, if the BOE bit in INTCON is set. This allows buffer data to be latched and driven onto the host data bus.

#### HOSTH 51H Read/Write

Special decode - Same function as for external register HOSTL (50H). In systems with 16 bit hosts, external hardware may be used to distinguish between accesses to locations 50H and 51H, allowing separate access to the lower and upper bytes of the host bus.

#### BUFACC 70H Read/Write

BUFFER ACCESS - Microprocessor accesses to this location cause  $\overline{MS}$  to be asserted. If the access is a write operation,  $\overline{WE}$  will be asserted as well. This is intended to allow the microprocessor access to the currently addressed buffer RAM location, without altering the pointer value.

#### **ELECTRICAL SPECIFICATIONS**

#### **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                 | RATING     | UNIT |
|-------------------------------------------|------------|------|
| Ambient Temperature Under Bias            | 0 to 70    | °C   |
| Storage Temperature                       | -65 to 150 | °C   |
| Voltage on any Pin with respect to Ground | -0.5 to 7  | V    |
| Power Dissipation                         | 0.475      | W    |
| Maximum Current Injection                 | ±20        | mA   |

Note: Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETERS                         | CONDITIONS | MIN  | NOM | MAX  | UNIT |
|------------------------------------|------------|------|-----|------|------|
| VCC, Supply Voltage                |            | 4.75 |     | 5.25 | V    |
| TA, Operating Free Air Temperature |            | 0    |     | 70   | °C   |
| Input Low Voltage                  |            | 0    |     | 0.4  | v    |
| Input High Voltage                 |            | 2.4  |     | VCC  | v    |

#### D.C. CHARACTERISTICS (TA = 0°C to 70° C, VCC = recommended range unless otherwise specified.)

| PARAMETERS |                     | CONDITIONS                                                                     | MIN  | NOM | MAX     | UNIT |
|------------|---------------------|--------------------------------------------------------------------------------|------|-----|---------|------|
| VIL        | Input Low Voltage   |                                                                                | -0.5 |     | 0.8     | v    |
| VIH        | Input High Voltage  |                                                                                | 2.0  |     | VCC+0.5 | V    |
| VOL        | Output Low Voltage  | IOL = 2 mA                                                                     |      |     | 0.4     | V    |
| VOH        | Output High Voltage | IOH = 400 μA                                                                   | 2.4  |     |         | v    |
| ICC        | Supply Current      |                                                                                |      |     | 85      | mA   |
| IL         | Input Leakage       | 0V <vin<vcc< td=""><td>-10</td><td></td><td>10</td><td>μA</td></vin<vcc<>      | -10  |     | 10      | μA   |
| IOL        | Output Leakage      | 0.45V <vout<vcc< td=""><td>-10</td><td></td><td>10</td><td>μA</td></vout<vcc<> | -10  |     | 10      | μA   |
| CIN        | Input Capacitance   |                                                                                |      |     | 10      | pF   |
| COUT       | Output Capacitance  |                                                                                |      |     | 10      | pF   |

#### A. C. TIMING CHARACTERISTICS

TA = 0°C to 70°C, VCC = recommended range unless otherwise specified. Load condition for all pins - 30 pF. Timing measurements are valid at 50% of rising or falling edge. NOTE:  $\downarrow$  indicates falling edge.  $\uparrow$  indicates rising edge.

| PARA | METERS                                                                                                                                                            | CONDITIONS       | MIN | NOM | МАХ | UNIT |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| T/2  | CLK half cycle                                                                                                                                                    |                  | 100 |     |     | ns   |
| Bs   | $\overline{AREQ} \downarrow to \overline{CLK} \downarrow setup time$                                                                                              |                  | 30  |     |     | ns   |
| Bh   | $\overline{CLK}\downarrow$ to $\overline{AREQ}\uparrow$ hold time                                                                                                 |                  | 30  |     |     | ns   |
| Av   | $\frac{\overline{CLK} \downarrow \text{to Address stable}}{\text{and HOE } / \overline{DOE} \downarrow}$                                                          |                  |     |     | 100 | ns   |
| Μv   | CLK ↑ to MS ↓                                                                                                                                                     |                  |     |     | 40  | ns   |
| Mh   | CLK ↓ to MS ↑                                                                                                                                                     |                  | 15  |     | 90  | ns   |
| Wv   | CLK ↑ to WE ↓                                                                                                                                                     |                  |     |     | 40  | ns   |
| Wh   | CLK ↓ to WE ↑                                                                                                                                                     |                  |     |     | 36  | ns   |
| Ah   | $\frac{\overline{CLK} \downarrow \text{to Address stable and}}{\overline{HOE} / \overline{DOE} \uparrow \text{ hold time}}$                                       | Reading from RAM | 15  |     | 90  | ns   |
| Dwe  | $\frac{\text{WE}}{\text{HOE}} \uparrow \text{ to Address stable and} \\ \frac{\text{HOE}}{\text{HOE}} / \frac{\text{DOE}}{\text{DOE}} \uparrow \text{ hold time}$ | Writing to RAM   | 10  |     | 60  | ns   |
| Sv   | CLK ↑ to SHP / SDP ↑                                                                                                                                              |                  |     |     | 40  | ns   |
| Sh   | $\overline{CLK}\downarrow$ to SHP / SDP $\downarrow$                                                                                                              |                  |     |     | 40  | ns   |
| Auh  | Address, HOE / DOE<br>stable to SHP/SDP ↑                                                                                                                         |                  |     |     | 40  | ns   |

#### PERIPHERAL DEVICE TO BUFFER INTERFACE TIMING (see Figure 1)

NOTE: In the multiplexed addressing mode, the higher order byte of the address and the control signals are provided for the external latch(es) when RAPH and WAPH are initialized by the microprocessor. When transferring data, the counter will overflow to indicate a need to update the external latch(es). The SSI 32C453 will then provide the correct address and control signals to update the external latches. When this occurs a Port B cycle is stolen to update the latch. The Port A and Port B cycles then occur normally.



FIGURE 1: Peripheral Device to Buffer Interface Timing

#### **BUFFER TO HOST INTERFACE TIMING** (see Figure 2)

| PARAMETERS |                                       | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------------|---------------------------------------|------------|-----|-----|-----|------|
| Av         | CLK ↓ to A0-A13 stable                |            |     |     | 100 | ns   |
| Dla        | LO $\downarrow$ to A0-A13 hold        |            | 10  |     | 60  | ns   |
| Μv         | CLK ↑ to MS ↓                         |            |     |     | 40  | ns   |
| Dlm        | LO ↓ to MS ↑                          |            | 10  |     | 60  | ns   |
| Lv         | CLK ↑ to LO ↑                         |            |     |     | 40  | ns   |
| Lh         | CLK $\downarrow$ to LO $\downarrow$   |            |     |     | 36  | ns   |
| Bv         | CLK $\downarrow$ to BOE $\downarrow$  |            |     |     | 40  | ns   |
| Ва         | CLK ↑ to BREQ ↑                       |            |     |     | 40  | ns   |
| Br         | BOE ↓ to BREQ ↑                       |            | 70  |     |     | ns   |
| Ac         | BACK ↑ to CLK ↑ set up                |            | 40  |     |     | ns   |
| Ar         | BACK $\uparrow$ to BREQ $\downarrow$  |            |     |     | 40  | ns   |
| Acc        | BACK $\downarrow$ to CLK $\downarrow$ |            | 10  |     |     | ns   |



#### FIGURE 2: Buffer toHost Interface Timing

HOST TO BUFFER INTERFACE TIMING (see Figure 3)

| PARAMETERS |                                                         | CONDITIONS | MIN | NOM   | МАХ | UNIT |
|------------|---------------------------------------------------------|------------|-----|-------|-----|------|
| Bi         | CLK ↑ to BIE ↓                                          |            |     |       | 40  | ns   |
| Dwg        | $\overline{WE} \uparrow$ to BREQ $\downarrow$           |            | 10  |       | 60  | ns   |
| Bs         | BACK ↑ to CLK ↑                                         |            | 40  |       |     | ns   |
| Av         | $\overline{\text{CLK}} \downarrow$ to A0-A13 stable     |            |     | /     | 100 | ns   |
| Dwa        | WE ↑ to A0-A13 hold time                                |            | 10  |       | 60  | ns   |
| Μv         | CLK ↑ to MS ↓                                           |            |     |       | 40  | ns   |
| Mh         | CLK ↓ to MS ↑                                           |            |     |       | 40  | ns   |
| Wv         | $\overline{CLK} \uparrow$ to $\overline{WE} \downarrow$ |            |     |       | 40  | ns   |
| Wh         | CLK ↓ to WE ↑                                           |            |     | · · · | 36  | ns   |
| Ab         | BACK↓ to BREQ ↑                                         |            |     |       | 60  | ns   |
| Dwi        | WE ↑ to BIE ↑                                           |            | 10  |       | 60  | ns   |



FIGURE 3: Host to Buffer Interface

0888

| MICROPROCESSOR INTERFACE TIMING | i (see Figure 4) |
|---------------------------------|------------------|
|---------------------------------|------------------|

| PARA | METERS                                                  | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------|---------------------------------------------------------|------------|-----|-----|-----|------|
| Та   | ALE width                                               |            | 45  |     |     | ns   |
| Taw  | ALE $\downarrow$ to $\overline{WR} \downarrow$          |            | 25  |     |     | ns   |
| Tar  | ALE $\downarrow$ to $\overline{RD} \downarrow$          |            | 25  |     |     | ns   |
| Tw   | WR width                                                |            | 200 |     |     | ns   |
| Tr   | RD width                                                |            | 200 |     |     | ns   |
| As   | AD0-AD7 set-up time                                     |            | 7.5 |     |     | ns   |
| Ah   | AD0-AD7 hold time                                       |            | 20  |     |     | ns   |
| Cs   | CS set-up time                                          |            | 7.5 |     |     | ns   |
| Ch   | CS hold time                                            |            | 0   |     |     | ns   |
| Wds  | Write data set-up time                                  |            | 70  |     |     | ns   |
| Wdh  | Write data hold time                                    |            | 10  |     |     | ns   |
| Rts  | $\overline{\text{RD}}\downarrow$ to AD0-AD7 active      |            | 0   |     |     | ns   |
| Rda  | $\overline{\text{RD}}\downarrow\text{to}$ AD0-AD7 valid |            |     |     | 145 | ns   |
| Rdh  | AD0-AD7 hold from RD ↑                                  |            |     |     | 50  | ns   |



FIGURE 4: Microprocessor Interface

#### **REGISTER 70 TIMING** (see Figure 5)

| PARAMETERS |                                                                                  | CONDITIONS | MIN | NOM | МАХ | UNIT |
|------------|----------------------------------------------------------------------------------|------------|-----|-----|-----|------|
| Mcl        | $\overline{WR}\downarrowor\ \overline{RD}\downarrowto\ \overline{MS}\downarrow$  |            | 0   |     | 40  | ns   |
| Mch        | $\overline{WR} \uparrow or \ \overline{RD} \uparrow to \ \overline{MS} \uparrow$ |            | 0   |     | 40  | ns   |
| Wwi        | $\overline{WR}\downarrow$ to $\overline{WE}\downarrow$                           |            | 0   |     | 40  | ns   |
| Wwh        | WR ↑ to WE ↑                                                                     |            | 0   |     | 40  | ns   |



FIGURE 5: REGISTER 70 TIMING

#### SCSI ARBITRATION

The internal SSI 32C453 SCSI arbitration logic is shown in Figure 6. When the ARB bit in register IFCON is set, the SSI 32C453 is enabled to recognize SCSI "bus free" condition. When both the BSYIN and SELIN signals have been inactive for three  $\overline{CLK}$  cycles this condition is held in a set/reset latch. After a further four  $\overline{CLK}$  cycles, with BSYIN and SELIN remaining inactive ARB will be read as true. This indicates that a SCSI bus

arbitration phase is underway. The ARB bit will be cleared if SELIN is active and the microprocessor asserts SELOUT, by setting the SELOUT bit in the IFCON register indicating that the arbitration was successful and the selection phase has begun. Figure 7 shows an overview of the SSI 32C453 SCSI interface timing for system considerations. An example of interfacing these signals to the SCSI bus is shown in Figure 12.



#### FIGURE 6: SSI 32C453 SCSI Arbitration Logic



FIGURE 7: SSI 32C453 SCSI Arbitration Logic Timing

#### **APPLICATIONS INFORMATION**

#### EXTERNAL HARDWARE

As described previously, the SSI 32C453 provides a number of strobe outputs to control external interface hardware. Three different addressing configurations are illustrated in figures 8 to 11. Because of pin limitations, the DIP version of the SSI 32C453 does not provide either HOE or DOE. These signals may be recreated with an external D flip-flop as shown in Figure 11. In extended addressing mode, the external Port A and Port B address latches must be initialized with explicit writes to the RAPH and WAPH registers. since only internal registers are initialized upon reset. To avoid interfering with data transfers, these registers should only be accessed when both ports are inactive The ROP/WOP bit must be set correctly before these registers are written to in extended addressing mode, since this control bit can change which pointer is associated with which port. An example of interfacing the SSI 32C453 to the SCSI bus is shown in Figure 12.

A rule of thumb to use when selecting RAM for the buffer is:

Buffer cycle time =  $\frac{8 \text{ bits/byte}}{3 \text{ bit rate}}$ 

#### SINGLE BLOCK READ

The following steps must be taken to effect the transfer of a single block of data from the peripheral to the host:

- 1. Initialize SSI 32C453 using RESET bit, and select desired buffer size and addressing mode.
- 2. Select read operation by setting ROP/WOP.
- 3. Clear RAPH, WAPH explicitly when in extended addressing mode.
- 4. Instruct peripheral controller to commence peripheral read.
- 5. Wait for end of block. (Will be detected by controller or by observing value of WAP, which increments automatically).
- 6. Load stop pointer (SP) with the value (WAP-1), since WAP points to the location after the last entry in the FIFO buffer.
- 7. Set the RDLATCH bit so that the DMA request/ acknowledge cycles commence.
- 8. Wait for DMADONE to be set. (Occurs when RAP=SP).

#### SINGLE BLOCK WRITE

The following steps must be taken to effect the transfer of a single block of data from the host to the peripheral:

1. Initialize SSI 32C453 using RESET bit, and select

- desired buffer size and addressing mode. (This will clear ROP/WOP.)
- 2. Clear RAPH, WAPH explicitly when in extended addressing mode.
- 3. Set SP to be equal to the length of the data block to be transferred.
- 4. Set the WRLATCH bit so that the DMA request/acknowledge cycles commence.
- 5. Wait for DMADONE to be set. (Occurs when WAP=SP).
- 6. Instruct peripheral controller to commence peripheral read.
- 7. Wait for end of block. (Will be detected by controller or by observing value of RAP, which increments automatically).

#### MUTLIPLE BLOCK READ

The initial steps in a multiple block read are similar to those of a single block read. However, once the DMA transfer of the first block to the host is underway, the next peripheral block read can occur, provided that the buffer is sufficiently large to accomodate the next block of data. (The microprocessor can either check the value of RAP, or maintain its own count of the number of blocks currently stored in the buffer, in order to prevent buffer overruns caused by the peripheral.) When the next peripheral block transfer has been initiated, the microprocessor waits for DMADONE to be set. When the host is ready for a new DMA transfer, the value of SP may be changed and a new transfer started (provided there is sufficient data in the buffer to prevent an overrun).

#### MULTIPLE BLOCK WRITE

As in the case of multiple block reads, the microprocessor starts by causing a single block of host data to be transferred to the buffer memory. Thereafter, host and peripheral transfers may be initiated simultaneously, provided the microprocessor ensures that a buffer overrun does not occur.

6



FIGURE 8: Direct Address Mode Example - 10 Address Lines



FIGURE 9: Direct Addressing Mode Example - 14 Address Lines (SSI 32C453 PLCC Version Only)



FIGURE 10: Extended Addressing Mode Example



FIGURE 11: Extended Mode Address Strobes for DIP Package



FIGURE 12: SCSI Bus Interface Example



FIGURE 13: SCSI Peripheral Controller Chip Set

SSI 32C453 Dual Port Buffer Controller

6

#### PACKAGE PIN DESIGNATIONS

(Top View)



## ORDERING INFORMATION

| PART DESCRIPTION                       | ORDER NO.     | PKG. MARK     |
|----------------------------------------|---------------|---------------|
| SSI 32C453 Dual Port Buffer Controller |               |               |
| 40 Pin DIP                             | SSI 32C453-CP | SSI 32C453-CP |
| 44-Pin PLCC                            | SSI 32C453-CH | SSI 32C453-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680

CA 92680, (714) 731-7110, TWX 910-595-2809

on systems INNOVATORS IN INTEGRATION

## SSI 32B545 Winchester Disk Drive Support Logic

August, 1988

#### **FEATURES**

- Reduces package count in 51/4" and smaller Winchester Disk Drives
- Replaces bus interface and combinatorial logic devices between the ST 506 bus and on board processor and mechanical interfaces
- Surface mount package available for further real estate reduction

#### DESCRIPTION

The SSI 32B545 is an integrated circuit which consolidates functions in a Winchester Disk Drive normally performed by a variety of LSTTL SSI and MSI devices. Various gates, comparators and flip-flops are used to format signals compatible with the ST 506 interface requirements. All ST 506 connections have the necessary output drive or input hysteresis consistent with bus signal needs. The SSI 32B545 uses a single +5 volt supply and is available in 40 pin DIP and 44 pin PLCC packages.



#### PIN DIAGRAM

| R3 JUMPER | 1  | 40 | ]+vcc         |
|-----------|----|----|---------------|
|           | 2  | 39 | ] R6 JUMPER   |
| ОЛ1 [     | 3  | 38 | WC/CAR0       |
| IN1 [     | 4  | 37 |               |
| P22       | 5  | 36 | ] R/W         |
| P23 [     | 6  | 35 | WRGATE        |
| DRSEL     | 7  | 34 |               |
| wus [     | 8  | 33 | TRKO          |
| P21       | 9  | 32 | FAULT         |
|           | 10 | 31 | GROUND        |
|           | 11 | 30 | אספאו [       |
| די 🗋      | 12 | 29 |               |
|           | 13 | 28 |               |
| DB5       | 14 | 27 | ] STEP        |
|           | 15 | 26 | ] DIRIN       |
| DB7 [     | 16 | 25 |               |
| DB4 [     | 17 | 24 | ] ਆਹਤ         |
| DB6 [     | 18 | 23 | ] sc          |
| TRK 0     | 19 | 22 | ] РНОТО 0     |
|           | 20 | 21 | INDEX REFHEAD |

CAUTION: Use handling procedures necessary for a static sensitive component.

## SSI 32B545 Winchester Disk Drive Support Logic

### **PIN DESCRIPTIONS**

| PIN NU        | MBER           | I/O TYPE | PIN NAME      | PIN NU        | PIN NUMBER      |    | PIN NAME       |
|---------------|----------------|----------|---------------|---------------|-----------------|----|----------------|
| 40 PIN<br>DIP | 44 PIN<br>PLCC |          |               | 40 PIN<br>DIP | 44 PIN<br>PLCC∆ |    |                |
| 1             | 1              | 13       | R3 JUMPER     | 21            | 23              | *  | INDEX REF HEAD |
| 2             | 2              | O3       | ACTIVITY LAMP | 22            | 24              | *  | PHOTO0         |
| 3             | 3              | 01       | OUT1          | 23            | 25              | O2 | SC             |
| 4             | 4              | 11       | IN1           | 24            | 26              | O2 | WUS            |
| 5             | 5              | 1        | P22           | 25            | 27              |    | MODE           |
| 6             | 7              | 11       | P23           | 26            | 29              | 12 | DIRIN          |
| 7             | 8              | O2       | DRSEL         | 27            | 30              | 12 | STEP           |
| 8             | 9              | 13       | WUS           | 28            | 31              | O4 | DR SLTD        |
| 9             | 10             | 1        | P21           | 29            | 32              | 04 | READY          |
| 10            | 11             |          | GROUND        | 30            | 33              | 04 | INDEX          |
| 11            | 12             | O2       | INDEX         | 31            | 34              |    | GROUND         |
| × 12          | 13             | O2       | T1            | 32            | 35              | 04 | FAULT          |
| 13            | 14             | O2       | DIRIN         | 33            | 36              | 04 | TRK 0          |
| 14            | 15             | 11       | DB5           | 34            | 37              | 04 | SEEK COMPLETE  |
| 15            | 16             | 12       | DRSEL         | 35            | 38              | 12 | WRGATE         |
| 16            | 18             | 11       | DB7           | 36            | 40              | 01 | R/W            |
| 17            | 19             | 11       | DB4           | 37            | 41              | 01 | CAR1           |
| 18            | 20             | 1        | DB6           | 38            | 42              | 01 | WC/CAR0        |
| 19            | 21             | O2       | TRK 0         | 39            | 43              | 13 | R6 JUMPER      |
| 20            | 22             | 11       | RESET         | 40            | 44              |    | +VCC           |

 $\Delta$  Pins 6,17, 28, and 39 are not connected in the 44 Pin QUAD package \*COMPARATOR

#### **ELECTRICAL CHARACTERISTICS**

(Unless otherwise specified: 4.5 < Vcc < 5.5; 0 °C < Ta < 70 °C.)

#### ABSOLUTE MAXIMUM RATINGS

(Operation above absolute maximum ratings may permanently damage the device.)

| PARAMETER                           | RATING       | UNIT  |
|-------------------------------------|--------------|-------|
| VCC supply voltage                  | 7            | volts |
| Storage temperature                 | -65 to + 150 | ٥C    |
| Ambient operating temperature       | 0 to + 70    | °C    |
| Logic input voltage                 | -0.5 to 7.0  | VDC   |
| Lead temperature (soldering 10 sec) | 260          | ٦°    |

LOGIC OUTPUTS (Refer to Pin Descriptions for output type, pin number cross reference.)

| PARAMETER                        | CONDITIONS    | MIN | NOM | МАХ  | UNIT |
|----------------------------------|---------------|-----|-----|------|------|
| TYPE O1 (OPEN COLLECTOR) OUTPUTS |               |     |     |      |      |
| Output High Current              | VOH =5.5V     |     |     | 250  | μA   |
| Output Low Voltage               | IOL = 16 mA   |     |     | 0.5  | v    |
| TYPE O2 (TOTEM POLE) C           | UTPUTS        |     |     |      |      |
| Output High Voltage              | IOH = -400 μA | 2.5 |     |      | V    |
| Output Low Voltage               | IOL = 8 mA    |     |     | 0.5  | v    |
| Short Circuit Current            |               |     |     | -100 | mA   |
| TYPE O3 (OPEN COLLECT            | OR) OUTPUTS   | •   |     |      |      |
| Output High Current              | VOH = VCC     |     |     | 50   | μA   |
| Output Low Voltage               | IOL = 30 mA   |     |     | 0.8  | v    |
| TYPE O4 (OPEN COLLECTOR) OUTPUTS |               |     |     |      |      |
| Output High Current              | VOH = 5.5V    |     |     | 250  | μA   |
| Output Low Voltage               | IOL = 48 mA   |     |     | 0.5  | V    |
|                                  |               |     |     |      |      |

#### LOGIC INPUTS

| PARAMETER          | CONDITIONS | MIN | NOM | МАХ  | UNIT |
|--------------------|------------|-----|-----|------|------|
| TYPE I1 INPUTS     |            |     |     |      |      |
| Input High Voltage |            | 2.0 |     |      | v    |
| Input Low Voltage  |            |     |     | 0.8  | v    |
| Input Low Current  | VIL = 0.5V |     |     | -0.8 | mA   |
| Input High Current | VIH = 2.4V |     |     | 400  | μA   |

### ELECTRICAL CHARACTERISTICS (continued)

| PARAMETER                        | CONDITIONS                 | MIN | NOM | MAX  | UNIT |  |  |
|----------------------------------|----------------------------|-----|-----|------|------|--|--|
| TYPE I2 (SCHMIDT TRIGGER) INPUTS |                            |     |     |      |      |  |  |
| Threshold Voltage                | Positive going, $VCC = 5V$ | 1.3 |     | 2.0  | V    |  |  |
|                                  | Negative going, $VCC = 5V$ | 0.6 |     | 1.1  | N N  |  |  |
| Hysteresis                       | VCC = 5V                   | 0.4 |     |      | V    |  |  |
| Input High Current               | VIH = 2.4V                 |     |     | 40   | μA   |  |  |
| Input Low Current                | VIL = 0.5V                 |     |     | -0.8 | mA   |  |  |
| TYPE I3 (INTERNAL PULLUP) INPUTS |                            |     |     |      |      |  |  |
| Input High Voltage               |                            | 2.0 |     |      | V    |  |  |
| Input Low Voltage                |                            |     |     | 0.8  | v    |  |  |
| Input Low Current                | VIL = 0.5V                 |     |     | -1.2 | v    |  |  |

#### COMPARATOR INPUTS

| PARAMETER         | CONDITIONS                                                                        |                | MIN | NOM | МАХ | UNIT |
|-------------------|-----------------------------------------------------------------------------------|----------------|-----|-----|-----|------|
| Threshold Voltage | Index Ref                                                                         | Positive going |     |     | 580 | mV   |
|                   |                                                                                   | Negative going | 370 |     |     | mV   |
|                   | Photo 0                                                                           | Positive going |     |     | 280 | mV   |
|                   |                                                                                   | Negative going | 120 |     |     | mV   |
| Hysteresis        |                                                                                   |                |     | 30  |     | mV   |
| Input Resistance  | VCC = 5.0V, 0 <vin<vcc< td=""><td>10</td><td></td><td></td><td>KΩ</td></vin<vcc<> |                | 10  |     |     | KΩ   |

#### **TIMING CHARACTERISTICS** (Ta = 25°C, CL = 25 pF)

| Propagation Delay Time, | P22 to WC/CAR0            | 1. S. S. | 40  | ns |
|-------------------------|---------------------------|----------|-----|----|
| Input to Output         | P23 to CAR0               |          | 40  | ns |
|                         | DB5 to ACTIVITY LAMP      |          | 40  | ns |
|                         | DB4 to TRCK0              |          | 40  | ns |
|                         | DB7 to FAULT              |          | 40  | ns |
|                         | DRSEL to DRSEL            |          | 55  | ns |
|                         | DRSEL to ACTIVITY LAMP    |          | 55  | ns |
|                         | WUS to WUS                |          | 55  | ns |
|                         | DB6 to READY              |          | 55  | ns |
|                         | WRGATE to R/W             |          | 60  | ns |
|                         | STEP to SC, DIR IN, to T1 |          | 100 | ns |

## SSI 32B545 Winchester Disk Drive Support Logic

#### TIMING CHARACTERISTICS (continued)

| PARAMETER               | CONDITIONS                                      | MIN | NOM | МАХ | UNIT |
|-------------------------|-------------------------------------------------|-----|-----|-----|------|
| Propagation Delay Time, | P21 to SC                                       |     |     | 100 | ns   |
| Input to Output         | P21 to R/W                                      |     |     | 120 | ns   |
| Data Setup Time         | DIRIN reference to STEP                         |     |     | 50  | ns   |
| Data Hold Time          | DIRIN to STEP                                   |     |     | 5   | ns   |
| Delay Time              | INDEX REF HEAD to INDEX, with 500 mV input step |     |     | 250 | ns   |
|                         | PHOTO 0 to TRK0 with 500 mV input step          |     |     | 250 | ns   |



#### FIGURE 1: TYPICAL APPLICATION

## SSI 32B545 Winchester Disk Drive Support Logic



#### **ORDERING INFORMATION**

| PART DESCRIPTION             | ORDER NO.     | PKG. MARK |
|------------------------------|---------------|-----------|
| SSI 32B545-CH<br>44-Pin PLCC | SSI 32B545-CH | 32B545-CH |
| SSI 32B545<br>40-Pin DIP     | SSI 32B545-CP | 32B545-CP |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems™

6-150

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

## Section

# FLOPPY DISK DRIVE CIRCUITS



silicon systems" INNOVATORS IN INTEGRATION

## SSI 34D441 Data Synchronizer & Write Precompensator Device

August, 1988

#### DESCRIPTION

The SSI 34D441 floppy disk data synchronizer/write precompensator performs read-data synchronization and write data precompensation of MFM encoded data for high performance floppy disk drive systems. The SSI34D441 is optimized for use with the NEC  $\mu$ PD765A/  $\mu$ PD7265 controller family.

The SSI 34D441 contains an analog phase-lock-loop for read data synchronization, a crystal controlled reference oscillator, write precompensation circuitry, and a delay function for the DRQ signal. It employs silicon gate CMOS technology for low power consumption. The SSI 34D441 requires a +5V power supply and is available in 28-pin PDIP and 28-pin PLCC packages.

#### FEATURES

- Ideal for operation with NEC $\mu$ PD765A/ $\mu$ PD7265
- Fast acquisition analog PLL for precise read data synchronization
- No adjustments or trims needed to external components
- Programmable data rate, up to 1 Mbits/s
- Internal crystal controlled oscillator
- Selectable write precompensation intervals
- Programmable write clock
- DRQ (Data DMA Request) delay function
- Low power CMOS, +5V operation
- 28-pin PDIP and 28-pin PLCC



7-1

#### **BLOCK DIAGRAM**

UTION: Use handling procedures necessary for a static sensitive component.

#### FUNCTIONAL DESCRIPTION

#### **CRYSTAL OSCILLATOR**

The crystal controlled oscillator uses a 16.000 MHz crystal cut for fundamental series mode resonance. Its frequency is divided down and used throughout the 34D441. The device requires only one pin for the crystal input; the other crystal pin is connected to digital ground. An external source (TTL level) can also be used to drive the chip via this pin, if desired.

#### RATE-SELECT

The rate-select section generates the various writedata frequencies (WCLK), and one of the two alternative clock rates (CLK), as shown in Table 1. In addition, this section provides a time base for the read-data circuitry. The CLK and WCLK signals have their rising edges synchronized. The WCLK signal has a pulse width of 250 ns.

| R2 | R1 | WCLK    | DATA<br>RATE | SCLK | CLK   |
|----|----|---------|--------------|------|-------|
| 1  | 0  | 250 KHz | 125 KHz      | 1    | 8 MHz |
| 0  | 0  | 500 KHz | 250 KHz      | 0    | 4 MHz |
| 0  | 1  | 1 MHz   | 500 KHz      |      |       |
| 1  | 1  | 2 MHz   | 1 MHz        |      |       |

#### TABLE 1: WRITE-DATA CLOCK FREQUENCIES

#### DRQ DELAY

This circuit is used to delay the leading edge of the DRQ signal, which is generated by the NEC 765 before it is sent to the DMA controller. The output pulse appearing at DRQD has its leading edge delayed by six to eight CLK pulses. The DRQ pulse is at least nine CLK pulses wide. The falling edge of the input clears the DRQD pulse.

#### DATA SEPARATOR

This circuit consists of several blocks, which include the one-shot, VCO, IREF, and the read-path circuitry. Read-data synchronization is accomplished with a fast acquisition phase-lock-loop (PLL). The input data from the disk drive, RDTA, is phase locked with the VCO. The synchronized read data and the VCO (divided by two) are available for external data extraction at the RDD and RDW pins, respectively.

Changing the state of VCOSYNC causes the VCO to be stopped and restarted in phase with the PLL reference, which can be either the internal crystal oscillator or the RDTA input data. Restarting the VCO in phase with the input prevents the PLL from locking to harmonics and insures short lock times. (See Figure 1.)

The one-shot is used to shape the input read data. The IREF block provides reference currents to both the VCO and the One-Shot circuits. Current for the current source block is set by an external resistor connected to the IREF pin. The rate pins R1 and R2 are used to select between various frequencies. The Read-Path circuitry includes the phase detector, charge pump, data synchronizer and control logic circuitry.

The data synchronizer separates the data and clock pulses using windows derived from the VCO output. Using a VCO running at twice the expected input data frequency allows accurate centering of these windows about the expected bit positions. The phase detector controls the charge pump which causes current pulses to flow in or out of the phase-lock-loop filter. The amount of current to be sourced or sunk by the charge pump is controlled by an external resistor connected to the PDGAIN pin. This feature can be used to change the phase detector gain, KPD, which is given by:

IPDGAIN/ $2\pi$  [A/rad]

The output read data pulse, RDD, is at least 62.5 nsec wide.

#### WRITE PATH

The WDD output is a re-synchronized version of the input MFM write data (WDA) which has been time shifted, if needed, to reduce interbit interference. The amount of precompensation, as well as the direction of the pulse shifting, is controlled by the external signals PC1, PC2, PS0 and PS1. Table 2 describes the precompensation signals. The output buffer for the precompensated write data (WDD) is capable of sinking 24 mA. The write path circuitry is also used to multiplex the output of the one-shot to the WDD pin for test purposes.
#### **TABLE 2: PRECOMPENSATION DESCRIPTION**

| PC2 | PC1 | PRECOMPENSATION<br>INTERNAL | PS0 | PS1 | SHIFT              |
|-----|-----|-----------------------------|-----|-----|--------------------|
| 0   | 0   | ±62.5 ns                    | 0   | 1   | Normal (no shift)  |
| 1   | 0   | ±125 ns                     | 0   | 1   | Late (delay)       |
| 0   | 1   | ±187.5 ns                   | 1   | 0   | Early (advance)    |
| 1   | 1   | ±250 ns                     | 1   | 1   | Invalid (no Shift) |



FIGURE 1: PLL Locking Sequence

# **PIN DESCRIPTIONS**

| NAME     | PIN NO. | DESCRIP                  | TION                                                                                                                                        |                                        |                                          |                                       |                |  |
|----------|---------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|---------------------------------------|----------------|--|
| R1, R2   | 3, 4    | Used to se<br>output put | et the followi<br>se width, and                                                                                                             | ing conditions: w<br>d the (VCO) volta | vrite data clock r<br>age - controlled d | rate (WCLK), on<br>oscillator frequer | e-shot<br>ncy. |  |
|          |         | R2                       | R1                                                                                                                                          | DATA<br>RATE                           | NOMINAL<br>WCLK                          | VCO FREQ                              |                |  |
|          |         | 1                        | 0                                                                                                                                           | 125 KHz                                | 250 KHz                                  | 250 KHz                               |                |  |
|          |         | 0                        | 0                                                                                                                                           | 250 KHz                                | 500 KHz                                  | 500 KHz                               |                |  |
|          |         | 0                        | 1                                                                                                                                           | 500 KHz                                | 1 MHz                                    | 1 MHz                                 |                |  |
|          |         | 1                        | 1                                                                                                                                           | 1 MHz                                  | 2 MHz                                    | 2 MHz                                 |                |  |
| SCLK     | 5       | This pin se              | ets the clock                                                                                                                               | frequency CLK                          |                                          |                                       |                |  |
| н.<br>Н  |         | SCLK                     | CLK                                                                                                                                         | -                                      |                                          |                                       |                |  |
|          |         | 0                        | 4 MHz                                                                                                                                       |                                        |                                          |                                       | ж.<br>А.       |  |
|          |         | 1                        | 8 MHz                                                                                                                                       |                                        |                                          |                                       |                |  |
| PC2, PC1 | 6, 7    | Used to se               | t the amoun                                                                                                                                 | t of write-data p                      | recompensation.                          | •                                     | -              |  |
|          |         | PC1                      | PC2                                                                                                                                         | PRECOMPENSATION<br>INTERVAL (ns)       |                                          |                                       |                |  |
|          |         | 0                        | 0                                                                                                                                           | ±63                                    | 2.5                                      |                                       |                |  |
|          |         | 0                        | 1                                                                                                                                           | ±1                                     | 25                                       |                                       |                |  |
|          |         | 1                        | 0                                                                                                                                           | ±18                                    | 7.5                                      |                                       |                |  |
|          |         | 1                        | 1                                                                                                                                           | ±2                                     | 50                                       |                                       |                |  |
| DRQ      | 8       | Accepts D                | RQ signal fr                                                                                                                                | om NEC 765 cor                         | ntroller to delay i                      | t.                                    |                |  |
| TEST     | 10      | Should be<br>outputs the | a logic high<br>e one-shot p                                                                                                                | for normal opera<br>ulse.              | ation. When TES                          | $\overline{ST}$ is low, the WI        | od pin         |  |
| RDTA     | 11      | Accepts th               | e MFM enco                                                                                                                                  | oded read data p                       | oulses from the r                        | ead amplifier circ                    | cuits.         |  |
| VCOSYNC  | 18      | Selects the WCLK wh      | Selects the reference input to the PLL. Selects a reference frequency equal to WCLK when low, and the incoming read data (RDTA), when high. |                                        |                                          |                                       |                |  |
| WDA      | 25      | Accepts v<br>precompe    | vrite data front data front nsated before                                                                                                   | om the controlle<br>re being sent to t | er. This data i<br>he drive.             | s resynchronize                       | d and          |  |

# PIN DESCRIPTIONS (Continued)

| NAME     | PIN NO. | DESCRIP                                                                                                                                                                                                                                                    | TION                                                                                                      |                                                                                |                                                                                                             |  |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| PS0, PS1 | 26, 27  | Pins to det<br>or delay th                                                                                                                                                                                                                                 | ermine whet<br>te leading ed                                                                              | ther to precompensate<br>dge of pulses.                                        | write data pulses, and to advance                                                                           |  |
|          |         | PS0                                                                                                                                                                                                                                                        | PS1                                                                                                       | SHIFT                                                                          |                                                                                                             |  |
|          |         | 0                                                                                                                                                                                                                                                          | 1                                                                                                         | Normal (no shift)                                                              |                                                                                                             |  |
|          |         | 0                                                                                                                                                                                                                                                          | 1                                                                                                         | Late (delay)                                                                   |                                                                                                             |  |
|          |         | 1                                                                                                                                                                                                                                                          | 0                                                                                                         | Early (advance)                                                                |                                                                                                             |  |
|          |         | 1                                                                                                                                                                                                                                                          | 1                                                                                                         | Invalid (no shift)                                                             |                                                                                                             |  |
| WE       | 28      | When high<br>(WDD) is I                                                                                                                                                                                                                                    | i, causes dat<br>ow.                                                                                      | a to be output at the WI                                                       | DD pin. When WE is low, write data                                                                          |  |
| VPD      | 2       | +5V Digita                                                                                                                                                                                                                                                 | I supply                                                                                                  |                                                                                |                                                                                                             |  |
| VND      | 24      | Digital gro                                                                                                                                                                                                                                                | und for chip                                                                                              |                                                                                |                                                                                                             |  |
| VPA      | 12      | +5V analo                                                                                                                                                                                                                                                  | g supply (iso                                                                                             | plated +5V source hav                                                          | ring very little noise).                                                                                    |  |
| VNA      | 13      | Analog gro                                                                                                                                                                                                                                                 | ound                                                                                                      |                                                                                |                                                                                                             |  |
| DRQD     | 9       | Output for the input s                                                                                                                                                                                                                                     | Output for the delayed DRQ signal from the NEC 765. Only the leading edge of the input signal is delayed. |                                                                                |                                                                                                             |  |
| RDW      | 19      | This is a so<br>window to<br>clock trans                                                                                                                                                                                                                   | quare wave o<br>be used by the<br>sitions. RDV                                                            | output generated by th<br>ne NEC 765 controller t<br>V has the same freque     | e VCO which provides a read data<br>o separate the read-data and read-<br>ency as the nominal data rate.    |  |
| RDD      | 20      | This signa<br>disk that c<br>each RDD                                                                                                                                                                                                                      | l consists of<br>ould indicate<br>pulse will ap                                                           | pulses that indicate fl<br>e either clock or data<br>opear in the center of w  | ux reversals present on the floppy<br>information. The leading edge of<br>rindow defined by the RDW signal. |  |
| WCLK     | 21      | This signates the NEC 7                                                                                                                                                                                                                                    | l is the write<br>65 controlle                                                                            | clock for the controller<br>r, are related to WCLF                             | device. All write signals output by                                                                         |  |
| CLK      | 22      | This signal signal has                                                                                                                                                                                                                                     | l is used by tl<br>a 50% duty                                                                             | he NEC 765 controller cycle and the rate is s                                  | and associated devices. The CLK set by SCLK.                                                                |  |
| WDD      | 23      | This open-drain output provides re-synchronized and precompensated write data in accordance with settings on PC1,PC2, and PS0, PS1 pins. The leading edge of WDD shall be used to define data. When TEST is low, this pin will output the one-shot pulses. |                                                                                                           |                                                                                |                                                                                                             |  |
| XTAL     | 1       | Single inpu<br>digital grou<br>ible logic le                                                                                                                                                                                                               | ut pin for the<br>und. Option<br>evels and a                                                              | 16 MHz crystal oscilla<br>of providing an extern<br>40% to 60% duty cycl       | ator. Other side of crystal to go to<br>al 16MHz signal with TTL compat-<br>e.                              |  |
| IREF     | 14      | Used to se<br>Desired cu<br>between th                                                                                                                                                                                                                     | t the interna<br>rrent shall be<br>ne analog 5                                                            | l reference current ger<br>e derived from a 1% tole<br>volt supply and this pi | herated for the one-shot and VCO. erance 57.6 K $\Omega$ resistor connected n.                              |  |

# PIN DESCRIPTIONS (Continued)

| NAME   | PIN NO. | DESCRIP                                              | TION                                                                                                                                                                                                                                                                                          |  |  |  |  |
|--------|---------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| LPFOUT | 15      | Control vo<br>Control vo                             | Control voltage input of the VCO, and also for the connection of loop-filter output.<br>Control voltage shall range approximately from 0.7 to 4.5 volts.                                                                                                                                      |  |  |  |  |
| LPFIN  | 16      | Output pin<br>voltage pu<br>LPFOUT,<br>ground.       | Output pin for the current pulses from charge pump that the were converted from voltage pulses generated by phase detector. This pin is typically connected to LPFOUT, and an RC low pass loop filter network connected to the analog ground.                                                 |  |  |  |  |
| PDGAIN | 17      | Used to se<br>ohm resist<br>provide a<br>their corre | Used to set the current level to be sunk or sourced by the charge-pump. A 39K ohm resistor connected between this pin and the digital 5 volt supply VPD, shall provide a 100 $\mu$ A current to the charge-pump. Some other resistor values and their corresponding currents are given below: |  |  |  |  |
|        |         | RPDGAIN                                              | IPDGAIN                                                                                                                                                                                                                                                                                       |  |  |  |  |
|        |         | 15K                                                  | 225 μA                                                                                                                                                                                                                                                                                        |  |  |  |  |
|        |         | 22K                                                  | 160 μA                                                                                                                                                                                                                                                                                        |  |  |  |  |
|        |         | 30K                                                  | 120 μA                                                                                                                                                                                                                                                                                        |  |  |  |  |
|        |         | 46K                                                  | 80 µA                                                                                                                                                                                                                                                                                         |  |  |  |  |

# **ELECTRICAL CHARACTERISTICS**

### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                         | RATING       | UNIT |
|-----------------------------------|--------------|------|
| Storage Temperature               | -40 to +120  | °C   |
| Ambient Operating Temperature, TA | 0 to +70     | °C   |
| Supply Voltages, VPD, VPA         | -0.5 to +7.0 | VDC  |
| Voltage Applied to Logic inputs   | -0.5 to +7.0 | VDC  |
| Voltage Supplied to Logic Outputs | -0.5 to +5.5 | VDC  |
| Maximum Power Dissipation         | 750          | mW   |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                                                         | CONDITIONS                         | MIN  | NOM | МАХ  | UNIT |
|-------------------------------------------------------------------|------------------------------------|------|-----|------|------|
| Ambient Temperature, TA                                           |                                    | 0    |     | 70   | °C   |
| Power Supply Voltage, VPD, VPA                                    |                                    | 4.75 | 5   | 5.25 | VDC  |
| High Level Input Voltage, VIH                                     | Power supply = 4.75V               | 2.0  |     |      | v    |
| Input Current High, IIH                                           | Power supply =4.75V<br>VIH = 2.4V  |      |     | 20   | μA   |
| Low Level Input Voltage, VIL                                      | Power supply = 4.75V               |      |     | 0.8  | v    |
| Input Current Low, IIH                                            | Power supply = 5.25V<br>VIL = 0.4V |      |     | -20  | μA   |
| High Level Output Voltage, VOH                                    | Power supply = 4.75V<br>IOH=4 mA   | 2.4  |     |      | V    |
| Low Level Output Voltage<br>All others, VOL                       | Power supply = 4.75V<br>IOL = 8 mA |      |     | 0.4  | V    |
| Short Circuit Output Current<br>WDD only IOS (to positive supply) | Power supply = 5.25V               | 20   |     | 150  | mA   |

**DC CHARACTERISTICS** (Unless otherwise specified, power supplies = 4.75V to 5.25V, TA = 0 to 70°C, RIREF = 57.6 K $\Omega \pm$  1%, RPDGAIN = 39 K $\Omega \pm$  5%, XTAL = 16 MHz crystal in series resonance.)

| PARAMETER                                                   | CONDITIONS                               | MIN | NOM | МАХ | UNIT |
|-------------------------------------------------------------|------------------------------------------|-----|-----|-----|------|
| Supply Current Analog, IVPA                                 | Power supply = 5.25V<br>51 MHz data rate |     |     | 10  | mA   |
| Supply Current Digital, IVPD                                | Power supply = 5.25V<br>1 MHz data rate  |     |     | 6   | mA   |
| Short Circuit Output Current<br>(to ground) All others, IOS | Power supply = 5.25V                     | 30  |     | 100 | mA   |

# DYNAMIC CHARACTERISTICS AND TIMING (Load Capacitance = 50 pF)

#### DATA DETECTION CHARACTERISTICS (See Figure 2)

| PARAMETER              | CONDITIONS     | MIN             | NOM | МАХ | UNIT |
|------------------------|----------------|-----------------|-----|-----|------|
| TRDDW RDTA pulse width |                | <sup>'</sup> 25 |     |     | ns   |
| TRDWP RDW period       | R1 = 0, R2 = 1 |                 | 8   |     | µsec |
|                        | R1 = 0, R2 = 0 |                 | 4   |     | μsec |
|                        | R1 = 1, R2 = 0 |                 | 2   |     | µsec |
|                        | R1 = 1, R2 = 1 |                 | 1   |     | µsec |

### DATA DETECTION CHARACTERISTICS (Continued)

| PARAMETER                                             |                     | CONDITIONS              | MIN   | NOM        | МАХ   | UNIT |
|-------------------------------------------------------|---------------------|-------------------------|-------|------------|-------|------|
| TRDWW RDW pulse width high                            | or low              | Same R1, R2<br>as above |       | TRDWP<br>2 |       | μs   |
| TRDW RDD pulse width                                  |                     |                         | 62.5  |            | 187.5 | ns   |
| TRDDD Propagation Delay from sition to RDD positive e | n RDW tran-<br>edge | Same R1, R2<br>as above | 0.025 | TRDWP<br>4 |       | μs   |

# DRQ CHARACTERISTICS (See Figure 2)

| TDLY  | Propagation delay from DRQ pos-                                     | SCLK = 1 | 0.75 | 1.0 | μs |
|-------|---------------------------------------------------------------------|----------|------|-----|----|
|       | itive edge to DRQD positive edge                                    | SCLK = 0 | 1.50 | 2.0 | μs |
| TDRLL | Propagation delay from DRQ neg-<br>ative edge to DRQD negative edge |          |      | 50  | ns |

### **CRYSTAL CHARACTERISTICS**

| TXTALP | Crystal oscillator |  | 62.5 | ns |
|--------|--------------------|--|------|----|
|        | frequency period   |  |      |    |



FIGURE 2: Timing Diagram

### PHASE-LOCK-LOOP CHARACTERISTICS

| PARAMETER                                                               | CONDITIONS                                         | MIN | NOM                  | МАХ  | UNIT    |
|-------------------------------------------------------------------------|----------------------------------------------------|-----|----------------------|------|---------|
| VCO frequency range                                                     | Nominal frequency<br>set by R1, R2,<br>see Table 1 | ±20 |                      | ±40  | %       |
| KVCO VCO gain                                                           | R2=1, R1=0                                         |     | 0.5x10 <sup>6</sup>  |      | rad/s/V |
|                                                                         | R2=0, R1=0                                         |     | 0.96x10 <sup>6</sup> |      | rad/s/V |
|                                                                         | R2=0, R1=1                                         |     | 1.75x10 <sup>6</sup> |      | rad/s/V |
|                                                                         | R2=1, R1=1                                         |     | 2.98x10 <sup>6</sup> |      | rad/s/V |
| KPD phase detector gain                                                 | $\text{RPDGAIN} = 39 \text{K}\Omega \pm 1\%$       |     | 15.9                 |      | μA/rad  |
| VCO phase reset error                                                   |                                                    |     |                      | ±0.2 | rad     |
| Number of RDW periods delay from RDTA to RDD                            |                                                    |     | 0.5                  |      |         |
| Number of RDW periods VCO may be<br>disabled during reference switching |                                                    |     |                      | 3    |         |

# **REFERENCE CLOCK** (See Figure 3)

| PARAM | ETER                        | CONDITIONS                            | MIN | NOM  | МАХ | UNIT |
|-------|-----------------------------|---------------------------------------|-----|------|-----|------|
| тс    | CLK period                  | SCLK = 1                              |     | 125  |     | ns   |
|       |                             | SCLK = 0                              |     | 250  |     | ns   |
| тсо   | CLK pulse width low or high | · · · · · · · · · · · · · · · · · · · |     | TC/2 |     | ns   |
| TCR   | CLK rise time               |                                       |     |      | 15  | ns   |
| TCF   | CLK fall time               |                                       |     |      | 15  | ns   |

### WRITE PRECOMPENSATION SWITCHING CHARACTERISTICS (See Figure 3)

| PARAMETER |                  | CONDITIONS                 | MIN | NOM | MAX | UNIT |
|-----------|------------------|----------------------------|-----|-----|-----|------|
| TCY       | WCLK period      | R1 = 0, R2 = 1             |     | 4   |     | μs   |
|           |                  | R1 = 0, R2 = 0             |     | 2   |     | μs   |
|           |                  | R1 = 1, R2 = 0             |     | 1   |     | μs   |
|           |                  | R1 = 1, R2 = 1             |     | 0.5 |     | μs   |
| то        | WCLK pulse width | All combinations of R1, R2 |     | 250 |     | ns   |
| TR        | WCLK rise time   |                            |     |     | 15  | ns   |
| TF        | WCLK fall time   |                            |     |     | 15  | ns   |

| PARA | METER                                                                  | CONDITIONS | MIN  | NOM | МАХ | UNIT |
|------|------------------------------------------------------------------------|------------|------|-----|-----|------|
| TCWE | Propagation delay from<br>WCLK positive edge to<br>WE positive edge    |            | 10   |     | 100 | ns   |
| ТСР  | Propagation delay from<br>WCLK positive edge to<br>PS0, PS1 transition |            | 10   |     | 100 | ns   |
| TCD  | Propagation delay from<br>WCLK positive edge to<br>WDA negative edge   |            | 10   |     | 100 | ns   |
| TWDD | WDD pusle width                                                        |            | 62.5 |     |     | ns   |



# FIGURE 3: Switching Characteristics

### APPLICATION

#### LOOP FILTER

The element in the phase lock loop which controls the loop dynamics is known as the loop filter. Acquisition time, data margin, and data tracking can be optimized by the loop filter selection. One possible loop filter configuration is shown in Figure 4, where the function of  $C_1$  is as an integrating element. The larger the capacitance of  $C_1$ , the longer will be the lock time. If the capacitance is too small, the loop will tend to track high frequency jitter. The role of the resistor R is to reduce the phase shift induced by  $C_1$ . This is necessary since the loop will oscillate at the frequency where the gain is unity. The capacitor  $C_2$  will suppress high frequency it transients when switching occurs. This capacitor will have a minimal effect of the loop response if it is small compared to  $C_1$  (typically,  $C_2 = C_1/19$ ).

The loop filter transfer function is:

$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1\left(1 + sC_2R + \frac{C_2}{C_1}\right)}$$
  
if  $C_2 < C_1$   
then,  
$$F(s) = \frac{Vout}{lin} = \frac{1 + sRC_1}{sC_1}$$

The phase lock loop can be described as:



where,

 $\frac{KVCO}{S} = \text{oscillator transfer function} \quad [rad/volt - sec]$ 

N = ratio of reference input frequency vs. VCO output frequency.



FIGURE 4: Loop Filter

Therefore, the closed loop transfer function is now:

$$T(s) = \frac{\emptyset \text{ out(s)}}{\emptyset \text{ in(s)}} = \frac{G(s)}{1 + G(s)H(s)} = \frac{KD \times KVCO\left(\frac{1 + sRC_1}{C_1}\right)}{s^2 + s(N \times KD \times KVCO \times R) + \frac{N \times KD \times KVCO}{C_1}}$$

now we can put the characteristic equation (denominator) in the form:

$$s^2 + 2s\zeta\omega_n + \omega_n^2$$
  
∴  $\omega_n^2 = \frac{N \times KD \times KVCO}{C_1}$  and  $\zeta = \frac{N \times KD \times KVCO \times R}{2\omega_n}$ 

which results in:

$$C_{1} = \frac{N \times KD \times KVCO}{\omega_{n^{2}}}$$

$$R = \frac{2\zeta\omega_{n}}{N \times KD \times KVCO} \text{ and } C_{2} = \frac{C_{1}}{19}$$

For a  $\zeta = 0.8$ , the relationship between  $\omega_n$  and lock time is:

$$\omega_n = \frac{4.5}{\text{lock time}}$$

Therefore, the loop filter components  $C_1$ ,  $C_2$ , and R can be evaluated for a required lock time and coding scheme (N) frequency relationship to the VCO frequency.

#### LOOP FILTER (Continued)

For data rates of 250 Kbits/s, the bit cell is 4  $\mu$ s long. A lock time of 3 bytes translates into: lock time = 3 x 8 x 4 = 96  $\mu$ s

Therefore:

$$\omega_{n} = \frac{4.5}{96 \, \text{us}} = 47 \, \text{Krad/s}$$

$$C_{1} = \frac{15.9 \times 10^{6} \times 0.96 \times 10^{6}}{2 \times (47 \times 10^{3})^{2}} = 3500 \, \text{pF}$$

$$R = \frac{2 \times 0.8}{47 \times 10^3 \times 3.5 \times 10^9} = 9.8 \text{ K}\Omega$$

$$C_2 = \frac{C_1}{19} = 184 \, \text{pF}$$

Table 3 lists suggested loop filter component values for various data rates. These values represent only a starting point for the design of the filter and they may be changed to meet the performance requirements of the system.

#### TABLE 3:

| DATA<br>RATE | LOCK<br>TIME | LOOP<br>FILTER                                                 |
|--------------|--------------|----------------------------------------------------------------|
| 125 KHz      | 192 µs       | R = 10 KΩ, C <sub>1</sub> = 6800 pF<br>C2 = 360 pF             |
| 250 KHz      | 96 µs        | R = 10 KΩ, C <sub>1</sub> = 3300 pF<br>C <sub>2</sub> = 180 pF |
| 500 KHz      | 46 µs        | R = 11 KΩ, C <sub>1</sub> = 1500 pF<br>C <sub>2</sub> = 82 pF  |
| 1 MHz        | 24 µs        | R = 13 KΩ, C <sub>1</sub> = 680 pF<br>C <sub>2</sub> = 39 pF   |



### FIGURE 5: Application Diagram

#### PACKAGE PIN DESIGNATIONS

(Top View)



| XTAL [ | 1  | 28 | ] WE      |
|--------|----|----|-----------|
| VPD [  | 2  | 27 | PS1       |
| R2 [   | 3  | 26 | ] PS0     |
| R1 [   | 4  | 25 |           |
| SCLK [ | 5  | 24 |           |
| PC2 [  | 6  | 23 | d woo     |
| PC1 [  | 7  | 22 | ] сік     |
| DRQ [  | 8  | 21 | WCLK      |
| DRQD [ | 9  | 20 | RDD       |
| TEST [ | 10 | 19 | RDW       |
| RDTA [ | 11 | 18 | D VCOSYNC |
| VPA [  | 12 | 17 | ] PDGAIN  |
| VNA [  | 13 | 16 |           |
| IREF [ | 14 | 15 | LPFOUT    |
|        |    |    |           |

28-lead PLCC PLCC pinouts are the same as the 28-pin DIP

#### THERMAL CHARACTERISTICS: 0ja

| 28-lead PLCC | 55°C/W |
|--------------|--------|
| 28-pin PDIP  | 65°C/W |

#### 600-mil 28-pin DIP

# ORDERING INFORMATION

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |
|------------------------|---------------|-----------|
| SSI 34D441 28-pin PDIP | SSI 34D441-CP | 34D441-CP |
| SSI 34D441 28-pin PLCC | SSI 34D441-CH | 34D441-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on syste

7-13

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680, (714) 731-7110, TWX 910-595-2809

©1988 Silicon Systems, Inc.

NOTES:

silicon systems INNOVATORS IN INTEGRATION

August, 1988

# DESCRIPTION

The SSI 34P570 is an integrated circuit which performs the functions of generating write signals, amplifying and processing read signals required for a doublesided floppy disk drive. The write data circuitry includes switching differential current drivers and the erase head drive with programmable delay and hold times. The read data circuitry includes low noise amplifiers for each channel as well as a programmable gain stage and necessary equalization and filtering capability using external passive components. All logic inputs and outputs are TTL compatible and all timing is externally programmable for maximum design flexibility. The circuit operates on +12 volt and +5 volt power supplies and is available in 28-pin plastic DIP and PLCC packages.

# FEATURES

- Single-chip read/write amplifier and read data processing function
- Compatible with 8", 5 1/4" and 3 1/2" drives
- Internal write and erase current sources, externally set
- Control signals are TTL compatible
- Schmitt trigger inputs for higher noise immunity on bussed control signals
- TTL selectable write current boost
- Operates on +12 volt and +5 volt power supplies
- High gain, low noise, low peak shift (0.3% typical) read processing circuits



### **FUNCTIONAL DESCRIPTION**

#### WRITE MODE CIRCUITRY

In Write Mode (R/W low), the circuit provides controlled write and erase currents to either of two magnetic heads. The write-erase circuitry consists of two differential write current drivers, a center tap voltage reference, two erase current switches and control circuits for head selection and erase timing.

Write current is toggled between opposing sides of the head on each negative transition of the write data input (WDI) and is set externally by a single resistor, Rw connected between the Rw terminal and ground. Since driver output impedance is large, proper damping resistors must be provided across each head. A signal at the CB terminal provides write current boost.

Erase current is also set externally through resistors REc connected in series with each erase coil. Erase can be activated by, but delayed from, selection of the write mode, and is held active after mode deselection. The turn-on delay is determined by the charging of CE through RED, while the hold time is determined by the discharge of CE through the series combination of RED and REH(see connection diagram). The RECE node may be driven directly by a logic gate, with external resistors per Figure 4, if the erase period is to be controlled separately from the write mode selection. For applications where no delays are required, CE is omitted.

The Center Tap Voltage Reference supplies both write and erase currents. A power turn-on protection circuit prevents undesired writing or erasure by holding the voltage reference off until the supply voltages are within their operating ranges.

#### **READ MODE CIRCUITRY**

In the Read Mode (R/W high), the circuit performs the functions of amplifying and detecting the selected head output pulses which correspond to magnetic transitions in the media. The read circuitry consists of two differential preamplifiers, a summing amplifier, a postamplifier, an active differentiator, a zero-crossing detector, a time domain filter, and an output one-shot.

The selected preamplifier drives the summing amplifier whose outputs are AC coupled to the postamplifier through an external filter network. The postamplifier adjusts signal amplitudes prior to application of signals to the active differentiator. Postamplifier gain is set as required by connecting a resistor across the gain terminals, G1 and G2. If desired, an additional frequency/phase compensation network may also be connected across these gain terminals.

The differentiator, driven by the postamplifier, provides zero-crossing output voltages in response to input signal peaks. Differentiator response characteristics are set by an external capacitor or more complex series network connected between the D1 and D2 terminals.

The zero-crossing detector provides a unipolar output for each positive or negative zero-crossing of the differentiator output. To enhance signal peak detection the time domain filter inhibits the detection of zerocrossings if they are not sufficiently separated in time. The filter period is set by an external RC network connected to the TD pin.

The time domain filter drives the output one-shot which generates uniform output data pulses. The pulse width is set by an external RC network connected to the PW pin. The output one-shot is inhibited while in the write mode.

**ELECTRICAL CHARACTERISTIC** Unless otherwise specified, 4.75 V  $\leq$ Vcc  $\leq$ 5.25 V; 11.4 V  $\leq$ VDD $\leq$ 12.6; 0°C $\leq$ Ta $\leq$ 70°C; Rw = 430  $\Omega$ ; ReD = 62 K $\Omega$ ; Ce = 0.012  $\mu$ F; ReH = 62 K $\Omega$ ; Rec = 220  $\Omega$ 

ABSOLUTE MAXIMUM RATINGS (Operating above absolute maximum ratings may damage the device.)

| PARAMETER                             | RATING          | UNIT |
|---------------------------------------|-----------------|------|
| 5 V Supply Voltage, Vcc               | 7               | V    |
| 12 V Supply Voltage, Vod              | 14              | V    |
| Storage Temperature                   | 65 to +130      | ů    |
| Junction Operating Temperature        | 130             | °C   |
| Logic Input Voltage                   | -0.5 V to 7.0 V | dc   |
| Lead Temperature (Soldering, 10 sec.) | 260             | °C   |
| Power Dissipation                     | 800             | mW   |

### POWER SUPPLY CURRENTS

| PARAMETER                 | CONDITIONS                                       | MIN | NOM | MAX | UNIT |
|---------------------------|--------------------------------------------------|-----|-----|-----|------|
| Icc - 5 V Supply Current  | Read Mode                                        |     |     | 35  | mA   |
|                           | Write Mode                                       |     |     | 38  | mA   |
| IDD - 12 V Supply Current | Read Mode                                        |     |     | 26  | mA   |
|                           | Write Mode (excluding<br>Write & Erase currents) |     |     | 24  | mA   |

# LOGIC SIGNALS - READ/WRITE (R/W), CURRENT BOOST (CB)

| PARAMETER                | CONDITIONS  | MIN | NOM | МАХ  | UNIT |
|--------------------------|-------------|-----|-----|------|------|
| Input Low Voltage (VIL)  |             |     |     | 0.8  | v    |
| Input Low Current (IIL)  | VIL = 0.4 V |     |     | -0.4 | mA   |
| Input High Voltage (V⊮)  |             | 2.0 |     |      | v    |
| Input High Current (IIH) | Vн = 2.4 V  |     |     | 20   | μA   |

7

# LOGIC SIGNALS - WRITE DATA INPUT (WDI), HEAD SELECT (HSO/HSI)

| PARAMETER                                   | CONDITIONS                            | MIN | NOM | МАХ  | UNIT |
|---------------------------------------------|---------------------------------------|-----|-----|------|------|
| Threshold Voltage, Vr +<br>Positive - going | · · · · · · · · · · · · · · · · · · · | 1.4 |     | 1.9  | v    |
| Threshold Voltage, V⊤ -<br>Negative - going |                                       | 0.6 |     | 1.1  | v    |
| Hysteresis, VT + to VT-                     |                                       | 0.4 |     |      | v    |
| Input High Current, IIH                     | Vін = 2.4V                            |     |     | 20   | μΑ   |
| Input Low Current, IL                       | VIL = 0.4V                            |     |     | -0.4 | mA   |

# CENTER TAP VOLTAGE REFERENCE

| PARAMETER              | CONDITIONS               | MIN      | NOM | МАХ  | UNIT |
|------------------------|--------------------------|----------|-----|------|------|
| Output Voltage (Vcr)   | Iwc + IE = 3 mA to 60 mA | VDD -1.5 |     | Vdd5 | v    |
| Vcc Turn-Off Threshold | (See Note 1)             | 4.0      |     |      | v    |
| VDD Turn-Off Threshold | (See Note 1)             | 9.6      |     |      | V    |
| Vct Disabled Voltage   |                          |          |     | 1.0  | v    |

NOTE1: Voltage below which center tap voltage reference is disabled.

### ERASE OUTPUTS (E1,E0)

| PARAMETER                    | CONDITIONS        | MIN | NOM | МАХ | UNIT |
|------------------------------|-------------------|-----|-----|-----|------|
| Unselected Head Leakage      | VE0, VE1 = 12.6 V |     |     | 100 | μA   |
| Output on Voltage (VE1, VE0) | IE = 50 mA        |     |     | 0.5 | V    |

### WRITE CURRENT

| PARAMETER                       | CONDITIONS                                 | MIN      | NOM | MAX      | UNIT |
|---------------------------------|--------------------------------------------|----------|-----|----------|------|
| Unselected Head Leakage         | VE1, VE0 = 12.6 V                          |          |     | 25       | μA   |
| Write Current Range             | Rw = 820 $\Omega$ to 180 $\Omega$          | 3        |     | 10       | mA   |
| Current Reference Accuracy      | lwc = 2.3/Rw<br>Vcв(current boost) = 0.5 V | -5       |     | +5       | %    |
| Write Current Unbalance         | lwc = 3 mA to 10 mA                        |          |     | 1.0      | %    |
| Differential Head Voltage Swing | ∆ lwc ≤ 5%                                 | 12.8     |     |          | Vpk  |
| Current Boost                   | Vcb = 2.4 V                                | 1.25 lwc |     | 1.35 lwc |      |

#### **ERASE TIMING**

| PARAMETER                                                           | CONDITIONS                                                                            | MIN | NOM | MAX | UNIT |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------|
| Erase Delay Range                                                   | RED = 39 K $\Omega$ to 82 K $\Omega$<br>CE= 0.0015 $\mu$ F to 0.043 $\mu$ F           | 0.1 |     | 1.0 | msec |
| Erase Delay Accuracy<br>$\frac{\Delta T_{ED}}{T_{ED}} \times 100\%$ | TeD = 0.69 Red Ce<br>ReD = 39 KΩ to 82 KΩ;<br>Ce = 0.0015 μF to 0.043 μF              | -15 |     | +15 | %    |
| Erase Hold Range                                                    | ReH + ReD =78 KΩ to164 KΩ;<br>Ce = 0.0015 $\mu$ F to 0.043 $\mu$ F                    | 0.2 |     | 2.0 | msec |
| Erase Hold Accuracy<br>$\frac{\Delta^{T}EH}{TEH} x 100\%$           | Тен= 0.69 (Reн + Red) Ce<br>Reн + Red = 78 KΩ to 164 KΩ;<br>Ce= 0.0015 μF to 0.043 μF | -15 |     | +15 | %    |

**ELECTRICAL CHARACTERISTICS** (Unless otherwise specified: V<sub>IN</sub> (Preamplifier) = 10 mVp-p sine wave, dc coupled to center tap. (See Figure 1.) Summing Amplifier Load =  $2 \text{ K}\Omega$  line-line, ac coupled. V<sub>IN</sub> (Postamplifier) = 0.2 Vp-p sine wave, ac coupled; R<sub>G</sub> = open; Data Pulse Load =  $1 \text{ K}\Omega$  to Vcc; CD = 240 pF; CTD = 100 pF; RTD =  $7.5 \text{ K}\Omega$ ; CPW = 47 pF; RPW=  $7.5 \text{ K}\Omega$ .)

#### READ MODE

#### **PREAMPLIFIER - SUMMING AMPLIFIER**

| PARAMETER                                      | CONDITIONS                                                                                 | MIN | NOM | MAX  | UNIT |
|------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| Differential Voltage Gain                      | Freq. = 250 KHz                                                                            | 85  |     | 115  | V/V  |
| Bandwidth (-3 dB)                              |                                                                                            | 3   |     |      | MHz  |
| Gain Flatness                                  | Freq. = dc to 1.5 MHz                                                                      |     |     | ±1.0 | dB   |
| Differential Input Impedance                   | Freq. = 250 KHz                                                                            | 20  |     |      | ΚΩ   |
| Max Differential Output<br>Voltage Swing       | VıN = 250 KHz sine wave,<br>THD ≤ 5%                                                       | 2.5 |     |      | Vp-р |
| Small Signal Differential<br>Output Resistance | lo ≤ 1.0 mAp-p                                                                             |     |     | 75   | Ω    |
| Common Mode Rejection Ratio                    | Vเง = 300 mVp-p<br>@ 500 KHz Inputs Shorted                                                | 50  |     |      | dB   |
| Power Supply Rejection Ratio                   | $\Delta$ VDD = 300 mVp-p @500 KHz<br>Inputs shorted to Vct.                                | 50  |     |      | dB   |
| Channel Isolation                              | Unselected Channel VIN<br>100mVp-p @ 500 KHz<br>Selected channel input<br>connected to Vct | 40  |     |      | dB   |

#### PREAMPLIFIER - SUMMING AMPLIFIER (cont'd.)

| PARAMETER               | CONDITIONS                                           | MIN | NOM | МАХ | UNIT  |
|-------------------------|------------------------------------------------------|-----|-----|-----|-------|
| Equivalent Input Noise  | Power BW = 10 KHz to 1 MHz<br>Inputs shorted to VCT. |     |     | 10  | μVrms |
| Center Tap Voltage, Vct |                                                      |     | 1.5 |     | v     |

#### **POSTAMPLIFIER - ACTIVE DIFFERENTIATOR**

| PARAMETER                                                          | CONDITIONS                                                                                                                                                                                                                                                                | MIN | NOM | МАХ  | UNIT        |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------------|
| Ao, Differential Voltage Gain<br>+ IN, -IN to D1, D2               | Freq. = 250 KHz<br>(See Figure 2)                                                                                                                                                                                                                                         | 8.5 |     | 11.5 | V/V         |
| Bandwidth (-3 dB)<br>+ IN< -IN to D1, D2                           | $C_D = 0.1 \ \mu F, R_D = 2.5 \ K\Omega$                                                                                                                                                                                                                                  | 3   |     |      | MHz         |
| Gain Flatness<br>+ IN, -IN to D1, D2                               | Freq. = dc to 1.5 MHz CD = 0.1 $\mu$ F, RD = 2.5 K $\Omega$                                                                                                                                                                                                               |     |     | ±1.0 | dB          |
| Max Differential Output<br>Voltage Swing                           | Vin = 250 KHz sine wave,<br>ac coupled. ≤ 5% THD in<br>voltage across CD.<br>(See Figure 2)                                                                                                                                                                               | 5.0 |     |      | Vp-р        |
| Max Differential Input Voltage                                     | $V_{IN}$ = 250 KHz sine wave,<br>ac coupled. $\leq$ 5% THD in<br>voltage across CD.<br>Rg = 1.5 K $\Omega$                                                                                                                                                                | 2.5 |     |      | 2.5<br>Vp-p |
| Differential Input Impedance                                       |                                                                                                                                                                                                                                                                           | 10  |     |      | ΚΩ          |
| Gain Control Accuracy<br>$\frac{\Delta A_{R}}{A_{R}} \times 100\%$ | Ar = AoRg/(8 x 10³ + Rg)<br>Rg = 2 KΩ                                                                                                                                                                                                                                     | -25 |     | +25  | %           |
| Threshold Differential<br>Input Voltage. (See Note 2)              | Min differential input voltage<br>at post amp that results in a<br>change of state at RDP<br>VIN = 250 KHz square wave,<br>CD = 0.1 $\mu$ F, RD = 500 $\Omega$ , TR,<br>TF $\leq$ 0.2 $\mu$ sec No overshoot;<br>Data Pulse from each VIN .<br>transition. (See Figure 3) |     |     | 3.7  | mVp-p       |
| Peak Differentiator Network<br>Current                             |                                                                                                                                                                                                                                                                           | 1.0 |     |      | mA          |

NOTE 2: Threshold Differential Input Voltage can be related to peak shift by the following formula: Peak Shift = 3.7 my

$$t = \frac{3.7 \text{ mv}}{100\%} \times 100\%$$

πVin

where Vin = peak to peak input voltage at post amplifier. Note that this formula demonstrates an inverse relationship between the input amplitude and the Peak Shift.

#### TIME DOMAIN FILTER

| PARAMETER                                                 | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                             | MIN | NOM | MAX  | UNIT |
|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Delay Accuracy<br>$\frac{\Delta T TD}{T TD} \times 100\%$ | $\begin{array}{l} T\text{TD}=0.58 \text{ RTD x (CTD +}\\ 10^{-11}) +50 \text{ nsec, } \text{RTD}=5 \text{ K}\Omega,\\ \text{to } 10 \text{ K}\Omega \text{ CTD} \geq 56 \text{ pF.}\\ \text{VIN}=50\text{m Vpp } @ 250 \text{ KHz}\\ \text{square wave, } \text{Te, } \text{TF} \leq 20\\ \text{nsec, ac coupled. Delay}\\ \text{measured from 50\% input}\\ \text{amplitude to1.5 V Data}\\ \text{Pulse} \end{array}$ | -15 |     | +15  | %    |
| Delay Range                                               | Ттр = 0.58 Rтр x (Стр +<br>10 <sup>-11</sup> ) + 50 nsec, Rтр = 5 KΩ<br>to 10 KΩ, Стр = 56 pF to<br>240 pF                                                                                                                                                                                                                                                                                                             | 240 |     | 2370 | ns   |

# DATA PULSE

| PARAMETER                              | CONDITIONS                                                                                                                                  | MIN | NOM | MAX  | UNIT |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Width Accuracy<br>ΔTPW<br>TPW<br>X100% | TPW = 0.58 RPW x (CPW +8<br>x 10 <sup>-12</sup> ) + 20 nsec.<br>RPW = 5 KΩ to 10 KΩ<br>CPW = ≥36 pF<br>width measured at 1.5V<br>amplitudes | -20 |     | +20  | %    |
| Active Level Output Voltage            | Іон = 400 μА                                                                                                                                | 2.7 |     |      | v    |
| Inactive Level Output Leakage          | Iol =4 mA                                                                                                                                   |     |     | 0.5  | V    |
| Pulse Width                            | TPW = 0.58 RPW x (CPW +8<br>x10-12) + 20 nsec.<br>RPW = 5 KΩ to 10 KΩ<br>CPW = 36 pF to 200 pF                                              | 145 |     | 1225 | ns   |

#### **TEST SCHEMATICS**



#### FIGURE 1: PREAMPLIFIER CHARACTERISTICS



FIGURE 2: POSTAMPLIFIER DIFFERENTIAL OUTPUT VOLTAGE SWING AND VOLTAGE GAIN



0888



### FIGURE 4 : EXTERNAL ERASE CONTROL CONNECTIONS



### **ORDERING INFORMATION**

| PART DESCRIPTION       | ORDER NO.     | PKG. MARK |
|------------------------|---------------|-----------|
| SSI 34P570 28-Pin DIP  | SSI 34P570-CP | 34P570-CP |
| SSI 34P570 28-Pin PLCC | SSI 34P570-CH | 34P570-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

icon systems

7-24

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809



# DESCRIPTION

The SSI 34R575 device is a bipolar monolithic integrated circuit used in floppy disk systems for head control and write, erase, and read select functions. The device has either two or four discrete read, write, and erase channels. Channel select inputs are TTL compatible. The SSI 34R575 device requires +5 V and +12 V power supplies and is available in 18-pin (2-channel version) or 24-pin (4-channel version) dual inline packages.

# FEATURES

- Operates on +5 V, +12 V power supplies
- Two or four channel capability
- TTL compatible control inputs
- Read/Write functions on one-chip
- Internal center tap voltage source
- Supports all disk sizes
- Applicable to tape systems



# PIN DIAGRAM

August, 1988



CAUTION: Use handling procedures necessary for a static sensitive component.

### FUNCTIONAL DESCRIPTION

The SSI 34R575 functions as a write and erase driver or as a read amplifier for the selected head. Two TTL compatible inputs are decoded to select the desired read/write and erase heads. Head select logic is indicated in Table 1. Both the erase gate ( $\overline{EG}$ ) and write gate ( $\overline{WG}$ ) lines have internal pull up resistors to prevent an accidental write or erase condition.

#### MODE SELECTION

The read or write mode is determined by the write gate  $(\overline{WG})$  line. The input is open collector TTL compatible. With the input low, the circuit is in the write mode. With the input high (open), the circuit is in the read mode. In the read mode, or with the +5 V supply off, the circuit will not pass write current.

#### ERASE

The erase operation is controlled by an open collector TTL compatible input. With erase gate (EG) input high

**PIN DESCRIPTION** 

(open) or the +5 V supply off, the circuit will not pass erase current. With  $\overline{EG}$  low, the selected open collector erase output will be low and current will be pulled through the erase heads.

#### **READ MODE**

With the  $\overline{\text{WG}}$  line high, the read mode is enabled. In the read mode the circuit functions as a differential amplifier. The state of the head select input determines which amplifier is active. When the mode or head is switched, the read output will have a voltage level shift. External reactive elements must be allowed to recover before proper reading can commence. A current diverting circuit prevents any possible write current from appearing on a head line.

#### WRITE MODE

With the WG line low, externally generated write current is mirrored to the selected head and is switched between head windings by the state of the write data (WD) signal.

| NAME               | TYPE | DESCRIPTION                                                   |
|--------------------|------|---------------------------------------------------------------|
| Vcc                |      | +5 V                                                          |
| Vdd                |      | +12 V                                                         |
| H0X-H3X<br>H0Y-H3X |      | X, Y head connections                                         |
| DX, DY             |      | X, Y Read Data: Differential read signal out                  |
| WG                 |      | Write gate: sets write mode of operation                      |
| WC                 |      | Write current: current mirror used to drive floppy disk heads |
| WD                 |      | Write data line                                               |
| EG                 |      | Erase gate: allows erasure by selected head                   |
| E0-E3              |      | Erase head driver connections                                 |
| HS0-HS1            |      | Head select inputs                                            |
| GND                |      | Ground                                                        |
| VCT                |      | Center Tap Voltage Source                                     |

### TABLE 1: HEAD SELECT LOGIC

| 4 - CHANNELS |     |      |  |  |  |
|--------------|-----|------|--|--|--|
| HS1          | HS0 | HEAD |  |  |  |
| 0            | 0   | 0    |  |  |  |
| 0            | 1   | 1    |  |  |  |
| 1            | 0   | 2    |  |  |  |
| 1            | 1   | 3    |  |  |  |

| 2 - CHANNELS |      |  |
|--------------|------|--|
| HS1          | HEAD |  |
| 0            | 0    |  |
| 1            | 1    |  |

# **ELECTRICAL CHARACTERISTICS**

### **ABSOLUTE MAXIMUM RATINGS**

(Operating above absolute maximum ratings may damage the device.)

| PARAMETER               |                      | RATING                        | UNIT |
|-------------------------|----------------------|-------------------------------|------|
| DC Supply Voltage: Vcc  |                      | 6.0                           | V    |
|                         | Vdd                  | 14.0                          | V    |
| Write Current           |                      | 10                            | mA   |
| Head Port Voltage       |                      | 18.0                          | v    |
| Digital Input Voltages: | DX, DY, HS0, HS1, WD | -0.3 to + 10                  | V    |
|                         | EG, WG               | -0.3 to V <sub>cc</sub> + 0.3 | V    |
| DX, DY Output Current   |                      | -5                            | mA   |
| VCT Output Current      |                      | -10                           | mA   |
| Storage Temperature Ra  | ange                 | -65 to + 150                  | ٥C   |
| Junction Temperature    |                      | 125                           | °C   |
| Lead Temperature (Sold  | lering, 10 sec.)     | 260                           | ٥C   |

### RECOMMENDED OPERATING CONDITIONS (0°C<Ta<50°C, 4.7 V<Vcc<5.3 V, 11 V<VDD<13 V)

| PARAMETER          | CONDITIONS | MIN | NOM | МАХ | UNIT |
|--------------------|------------|-----|-----|-----|------|
| Vcc Supply Current |            |     |     |     |      |
| Read mode          | Vcc MAX    |     |     | 15  | mA   |
| Write mode         | Vcc MAX    |     |     | 35  | mA   |
| Vod Supply Current |            |     |     |     |      |
| Read mode          | VDD MAX    |     |     | 25  | mA   |
| Write mode         | VDD MAX    |     |     | 15  | mA   |
| Write Current      |            |     | 5.5 |     | mA   |

### **ERASE OUTPUT**

| PARAMETER         | CONDITIONS | MIN | NOM | МАХ | UNIT |
|-------------------|------------|-----|-----|-----|------|
| Erase On Voltage  | IE = 80 mA | 0.7 |     | 1.3 | VDC  |
| Erase Off Leakage |            |     |     | 100 | μA   |

### LOGIC SIGNALS

| PARAMETER                                  | CONDITIONS      | MIN  | NOM | МАХ  | UNIT |  |
|--------------------------------------------|-----------------|------|-----|------|------|--|
| Head Select (HS0, HS1) and Write Data (WD) |                 |      |     |      |      |  |
| Low Level Voltage                          |                 | -0.3 |     | 0.8  | VDC  |  |
| High Level Voltage                         |                 | 2.0  |     | 6.0  | VDC  |  |
| Low Level Current                          | VIN = 0 volts   | -1.6 |     |      | mA   |  |
| High Level Current                         | Vin = 2.7 volts |      |     | 40   | μA   |  |
| WRITE GATE (WG) and ERASE GATE (EG)        |                 |      |     |      |      |  |
| Low Level Voltage                          |                 | -0.3 |     | 0.81 | VDC  |  |
| High Level Input Current                   |                 | -300 |     |      | μA   |  |
| Low Level Current                          | Vin = 0 volts   | -2.0 |     |      | mA   |  |

# READ MODE

| PARAMETER                                | CONDITIONS                                | MIN | NOM | MAX | UNIT   |
|------------------------------------------|-------------------------------------------|-----|-----|-----|--------|
| Differential Gain                        | f = 100 KHz, Vin = 5 mV Rms<br>R∟ = 10 KΩ | 80  | 100 | 120 | V/V    |
| Bandwidth                                | Vin = 5 m W Rms<br>RL = 10 K CL = 15pF    | 9   |     |     | MHz    |
| Input Voltage Range for 95%<br>Linearity | f = 100 KHz, RL = 10 K                    | 25  |     |     | mVpp   |
| Differential Input Resistance            | f = 1 MHz                                 | 100 |     |     | ΚΩ     |
| Differential Input Capacitance           | f = 1 MHz                                 |     |     | 10  | pF     |
| Input Bias Current                       |                                           |     |     | 25  | μA     |
| Input Offset Voltage                     |                                           |     |     | 12  | mV     |
| Output Voltage, Common Mode              |                                           |     | 8   |     | VDC    |
| Output Resistance                        |                                           |     |     | 35  | Ω      |
| Output Current Sink                      |                                           | 2   |     |     | mA     |
| Output Current Source                    |                                           | 3   |     |     | mA     |
| Common Mode Rejection Ratio              | f = 1 MHz (input referred)                | 50  |     |     | dB     |
| Power Supply Rejection Ratio             | f = 1 MHz (input referred)                | 50  |     |     | dB     |
| Channel Separation                       | f = 1 MHz (input referred)                | 50  |     |     | dB     |
| Input Noise                              | BW = 100 Hz to 1 MHz,<br>Z Source = 0     |     | 7   |     | μV RMS |

# WRITE MODE

| PARAMETER                   | CONDITIONS                  | MIN  | NOM  | МАХ  | UNIT |
|-----------------------------|-----------------------------|------|------|------|------|
| Write Current Gain          | IW = 5.5 mA                 | .97  |      | 1.05 | A/A  |
| Write Current Voltage Level | IW = 5.5 mA                 | 1.2  |      | 2.1  | VDC  |
| Differential Head Voltage   | IW = 5.5 mA                 | 12.5 |      |      | VDC  |
| Unselected Head Current     | IW = 5.5 mA<br>DC Condition |      |      | 0.1  | mA   |
| Write Current Unbalance     | IW = 5.5 mA                 |      |      | 1    | %    |
| Write Current Time Symmetry | IW = 5.5 mA                 |      |      | ±10  | ns   |
| Read Amplifier Output Level |                             |      | 10.5 |      | VDC  |
| Center Tap Voltage          | (Read and Write Modes)      |      | 8.5  |      | VDC  |

### SWITCHING CHARACTERISTICS

| PARAMETER                               | CONDITIONS                    | MIN | NOM | MAX | UNIT |
|-----------------------------------------|-------------------------------|-----|-----|-----|------|
| Write and Erase<br>Gate Switching Delay | Delay to 90% of Write Current |     |     | 1   | μsec |
| Head Select Switching Delay             |                               |     |     | 1   | μsec |
| Head Current Switching Delay            | T1 in Fig. 1                  |     | 10  |     | nsec |
| Head Current Switching Time             | IW = 5.5 mA Shorted Head      |     | 10  | 30  | nsec |
| Write to Read Recovery Time             |                               |     |     | 2   | μsec |



### FIGURE 1: HEAD CURRENT SWITCHING DELAY



(TOP VIEW)



24-Pin DIP



18-Pin DIP

# **ORDERING INFORMATION**

| PART DESCRIPTION      | ORDER NO.      | PKG. MARK  |
|-----------------------|----------------|------------|
| SSI 34R575 24-Pin DIP | SSI 34R575-4CP | 34R575-4CP |
| SSI 34R575 18-Pin DIP | SSI 34R575-2CP | 34R575-2CP |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on systems

7-31

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

# NOTES:

licon systems INNOVATORS IN INTEGRATION

# SSI 34B580 Port Expander Floppy Disk Drive

August, 1988

# DESCRIPTION

The SSI 34B580 device is a bipolar integrated circuit that serves as an input/output port expander for an 8084 type microprocessor based floppy disk drive system. The device consolidates functions normally performed by a variety of LSTTL, SSI, AND MSI devices. The combination of an SSI 34P570 (read, write, and erase device), an 8048 type microprocessor, and the SSI 34B580 provides the majority of electronics required for a SA400 type floppy disk drive system, including host interface bus driver and receiver. In addition to its port expansion function, the SSI 34B580 processes system data and provides both pulse width and delay control (adjustable by external elements) for the INDEX SENSOR input. The device requires a single +5 V power supply and is available in a 28-pin package.

# FEATURES

- Reduces package count in flexible disk drive systems
- Replaces bus interface and combinational logic devices between the SSI 34P570, on board microprocessor and mechanical interfaces
- Surface mount available for further real estate reduction
- Provides drive capability for mechanical and system interfaces



### **FUNCTIONAL DESCRIPTION**

#### PORTS

The SSI 34B580 has two 4-bit input ports, Port A and Port B. Port A receives data from the host interface bus for conveyance to the drive's read/write circuitry and to the microprocessor. Three sensors report the status of the drive to the 34B580 via Port B. Common to both ports is a drive select ( $\overline{DS}$ ) signal from the host interface bus. This allows the host to address separate disk drives. There is also a 4-bit bidirectional port on the SSI 34B580. This is port 2 and it can be used by the microprocessor to write to or read from the SSI 34B580.

#### **READ MODE**

Ports A and B can be read by a microprocessor via Port 2. This allows the microprocessor to obtain data from the host interface bus and the status sensors. The PROG signal from the microprocessor provides the timing for the operation. First an OP code and a port address must be placed on Port 2 (see Table 1), then latched in on the falling edge of PROG. When the OP code and addresses have been decoded, the desired input port is selected and output on Port 2. The operation is terminated by the rising edge PROG, which returns Port 2 to the input mode.

#### WRITE MODE

In the write mode the microprocessor passes system parameters to the SSI 34B580 for logic processing and outputting. Table 2 shows how each bit of Port 2 affects the SSI 34B580. A logic one on the zero bit of Port 2 will reset the index latch. P21, qualified by the  $\overline{DS}$  signal, sends a "this drive ready" signal from the microprocessor the the host interface bus. Similarly P22 is  $\overline{DS}$  qualified and sent to the host as a signal that the head is positioned over track 0. P23 is used in the logic that sends a R/W signal to the drive's read/write circuitry. The write mode occurs when the proper OP code and address is placed on Port 2 and latched in on the falling edge of PROG (see Table 2). The microprocessor writes in the data on PROG's rising edge.

#### **INDEX PULSE**

An optical sensor connected to the INDEX SENSOR pin detects the diskette's index marker. The state of the index sensor is latched into the SSI 34B580 and is available to be read by the microprocessor on P22. The latch may be reset by writing a one to P20 from the microprocessor. The pulse received from the sensor also drives the host interface signal INDEX, the width and delay of which can be controlled by external R/C circuits. The time constant attached to the R/C D pin determines the delay from the INDEX SENSOR input to the INDEX signal on the host interface bus. The equation for the delay is Td = 0.59Rd x Cd (seconds). The width of the INDEX signal is determined by the circuit attached to the R/C W pin and the equation Tw = 0.59Rw x Cw (seconds).

#### INTERRUPT

The INTR signal is asserted every time a step command is issued to the drive on the host interface bus. Thus when INTR is tied to the interrupt pin of 8048 type microprocessor, an interrupt service routine will be executed on each step command. This routine typically obtains information on the direction the heads should move and the status of the track 0 sensor to use for generating the stepper motor control signals. The interrupt signal is cleared (set high) by first placing the the proper OP code and address on Port 2 (seeTable 2). This is latched in on the falling edge of PROG, then on its rising edge logic ones on P20 and P21 will be latched in to set INTR back to a high state. Note that an indeterminate operation will result from holding the INDEX SENSOR latch reset (holding P20 high).

#### T1 PIN

This signal changes state with the STEP command of the host interface bus when the drive is selected. It drives the T1 pin on an 8048 type microprocessor which is an input to a counter. The 8048 can use this count and the DIR signal read from Port 2 of the SSI 34B580 to monitor the head position and issue a CB (current boost) command to the SSI 34P570 when a specific track is reached.

# SSI 34B580 Port Expander Floppy Disk Drive

| INPUT T           | O PORT2      | 2 READ FROM PORT 2 |                          |              | 4-BIT             |               |
|-------------------|--------------|--------------------|--------------------------|--------------|-------------------|---------------|
| OP<br>Code<br>P22 | Addr.<br>P20 | P23                | P22                      | P21          | P20               | Input<br>Port |
| 0                 | 0            | DS                 | Index<br>Sensor<br>Latch | WR<br>Sensor | Track 0<br>Sensor | В             |
| 0                 | 1            | DS                 | WGATEIN                  | MOTORON      | DIR               | A             |

### TABLE 1: READ MODE

| INPUT TO PORT2 DATA PROCE                         |              |       | DATA PROCES | SED FROM POF | IT 2        |                         |
|---------------------------------------------------|--------------|-------|-------------|--------------|-------------|-------------------------|
| OP<br>Code<br>P22                                 | Addr.<br>P20 | WGATE | TRACKO      | READY        | INTR        | Index<br>Latch<br>Reset |
| 1                                                 | 0            | Z     | (P22•DS)    | (P21•DS)     |             | P20                     |
| 1                                                 | 1            |       |             |              | See<br>Text |                         |
| Where Z = (P23 • WR PROT SENSOR) + (DS • WGATEIN) |              |       |             |              |             |                         |

### TABLE 2: WRITE MODE



### FIGURE 1: TIMING DIAGRAM

# SSI 34B580 Port Expander Floppy Disk Drive

# **PIN DESCRIPTIONS**

| NAME                          | TYPE | DESCRIPTION                                                                                                                         |
|-------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| P20 - P23                     | I/O  | 4-bit bidirectional port, referred to as Port 2.                                                                                    |
| WGATE IN                      | I    | This input command to write is asserted by the host interface bus.                                                                  |
| MOTOR ON                      | I    | This input command to turn on the spindle motor comes from the host interface bus.                                                  |
| DIR                           | I    | Input from the host interface bus selecting the direction in which the stepper motor should move the head.                          |
| DS                            | I    | Drive Select                                                                                                                        |
| INDEX SENSOR                  | 1    | Input from the photodiode that indicates the index marker in the diskette.                                                          |
| WR PROT SENSOR                | 1    | Input from the photodiode that indicates if the diskette is write protected.                                                        |
| TRACK 0 SENSOR                | I    | Input from the photodiode that detects when the head is positioned over track 0.                                                    |
| STEP                          | I    | Input from the host interface bus indicating that the head should be moved.                                                         |
| T1                            | 0    | This pin changes state when a STEP command is received from the host interface bus.                                                 |
| RD DATA IN and<br>RD DATA OUT | I/O  | Read data path                                                                                                                      |
| WGATE                         | 0    | Output to the disk drive's read/write circuitry.                                                                                    |
| INDEX                         | 0    | Output to the host interface bus indicating index sensor status.                                                                    |
| TRACK 0                       | 0    | Output to the host interface bus indicating track 0 sensor status.                                                                  |
| READY                         | 0    | Output to the host interface bus indicating track 0 sensor status.                                                                  |
| WR PROT                       | 0    | Output to the host interface bus indicating write protect sensor status.                                                            |
| PROG                          | I    | Input from the 8048 microprocessor for I/O control of the SSI 34B580.                                                               |
| INTR                          | 0    | Output to the interrupt pin of the 8048 microprocessor.                                                                             |
| R/C D and R/C W               |      | The external resistor and capacitor networks tied to these pins determine the delay and width of the output pulse to the INDEX pin. |
| Vcc                           |      | +5 V supply                                                                                                                         |
| GND                           |      | Ground                                                                                                                              |

# ABSOLUTE MAXIMUM RATINGS (All voltages referred to GND)

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                           | RATING       | UNIT |
|-------------------------------------|--------------|------|
| DC Supply                           | + 7          | VDC  |
| Voltage Range (any pin to GND)      | -0.4 to + 7  | VDC  |
| Power Dissipation                   | 700          | mW   |
| Storage Temperature                 | -40 to + 125 | °C   |
| Lead Temperature (10 sec soldering) | 260          | °C   |

# **ELECTRICAL CHARACTERISTICS**

(Unless otherwise specified,  $4.75 \le Vcc \le 5.25 \text{ VDC}$ ;  $0^{\circ}C < Ta < 70^{\circ}C$ )

| PARAMETER                                                    | CONDITIONS                   | MIN  | NOM      | МАХ   | UNIT |
|--------------------------------------------------------------|------------------------------|------|----------|-------|------|
| Totem pole outputs (P20 - P23, INTR, T1)                     |                              |      |          |       |      |
| Output High Voltage                                          | IOH = -400 A                 | 2.5  |          |       | V    |
| Output Low Voltage                                           | IOL = 2 mA                   |      |          | 0.5   | v    |
| Open collector outputs (RD D/                                | ATA OUT, INDEX, WGATE, TRACK | REAL | DY, WR P | ROT)  |      |
| Output High Current                                          | VOH = 5.25 V                 |      |          | 250   | μA   |
| Output Low Voltage                                           | IOL = 48 mA                  |      |          | 0.5 V | v    |
| Inputs (P20 - P23, PROG, RD D                                | DATA IN)                     |      |          |       |      |
| Input High Voltage                                           |                              | 2.0  |          |       | v    |
| Input Low Voltage                                            |                              |      |          | 0.8   | v    |
| Input Low Current                                            | VIL = 0.5 V                  |      |          | -0.8  | mA   |
| Input High Current                                           | VIH = 2.4 V                  |      |          | 40    | μA   |
| Input Current                                                | Vin = 7.0 V                  |      |          | 0.1   | mA   |
| Schmitt - Trigger Inputs (WGATE IN, MOTOR ON, DIR, DS, STEP) |                              |      |          |       |      |
| Threshold Voltage                                            | Positive Going, Vcc = 5.0 V  | 1.3  |          | 2.0   | V    |
|                                                              | Negative Going, Vcc = 5.0 V  | 0.6  |          | 1.1   | v    |
| Hysteresis                                                   | Vcc = 5.0 V                  | 0.4  |          |       | v    |
| Input High Current                                           | VIH = 2.4 V                  |      |          | 40    | μΑ   |
| Input Low Current                                            | VIL = 0.5 V                  |      |          | -0.4  | mA   |
| Input Current                                                | VIN = 7.0 V                  |      |          | 0.1   | mA   |

7

# SSI 34B580 Port Expander Floppy Disk Drive

### High Impedance Inputs with Hysteresis ( WR PROT SENSOR, TRACK 0 SENSOR, INDEX SENSOR)

| PARAMETER          | CONDITION      | MIN | NOM | MAX   | UNIT |
|--------------------|----------------|-----|-----|-------|------|
| Input High Voltage |                |     |     | 2.0   | v    |
| Input Low Voltage  |                | 0.8 |     |       | V    |
| Hysteresis         |                | 0.2 |     |       | V    |
| Input Current      | Vin = 0 to Vcc |     |     | -0.25 | mA   |

TIMING CHARACTERISTICS (Unless otherwise specified; Ta =  $25^{\circ}$ C;  $4.75V \le Vcc \le 5.25V$ ; CL = 15 pf.)

| PARAMETER                        | CONDITION                                                       | MIN   | NOM | МАХ   | UNIT |
|----------------------------------|-----------------------------------------------------------------|-------|-----|-------|------|
| Propagation Delay Time           | RD DATA IN to RD DATA OUT                                       |       |     | 35    | ns   |
|                                  | DS to WGATE, TRACK 0 READY<br>WR PROT, RD DATA, INDEX           |       |     | 80    | ns   |
|                                  | PROG to INTR, WGATE, TRACK 0<br>(Rising edge) READY, WR PROT    |       |     | 100   | ns   |
|                                  | WR PROT to WGATE,<br>WR PROT SENSOR                             |       |     | 250   | ns   |
|                                  | WGATE IN to WGATE                                               |       |     | 80    | ns   |
|                                  | STEP to T1, P20                                                 |       |     | 80    | ns   |
|                                  | TRACK 0 SENSOR<br>WR PROT SENSOR to Port 2<br>INDEX SENSOR      |       |     | 250   | ns   |
|                                  | MOTOR ON<br>WGATE IN to Port 2<br>DS                            |       |     | 80    | ns   |
| Data Setup Time                  | DIR to STEP                                                     | 50    |     |       | ns   |
| Data Hold Time                   | DIR to STEP                                                     | 0     |     |       | ns   |
| Delay Accuracy<br>(Pin 13)       | Td = 0.59 Rd x Cd<br>RD = 3.9 K to 10 K<br>CD = 75 pF to 300 pF | 0.8TD |     | 1.2TD | sec  |
| Pulse Width Accuracy<br>(Pin 14) | Tw = 0.59 Rw x Cw<br>Rw = 3.9 K to 10 K<br>Cw = 75 pF to 300 pF | 0.8Tw |     | 1.2Tw | Sec  |
### SSI 34B580 Port Expander Floppy Disk Drive

| SYMBOL | DESCRIPTION           | MIN  | NOM | МАХ | UNIT |
|--------|-----------------------|------|-----|-----|------|
| TSA    | Addr. setup time      | 100  |     |     | ns   |
| THA    | Addr. hold time       | 80   |     |     | ns   |
| TSD    | Data-in setup time    | 100  |     |     | ns   |
| THD    | Data-in hold time     | 80   |     |     | ns   |
| TACC   | Data-out access time  |      |     | 700 | ns   |
| TDR    | Data-out release time |      |     | 200 | ns   |
| TPW    | PROG pulse width      | 1500 |     |     | ns   |





### FIGURE 2: TYPICAL APPLICATION

### SSI 34B580 Port Expander Floppy Disk Drive

PACKAGE PIN DESIGNATIONS



### **ORDERING INFORMATION**

| PART DESCRIPTION          | ORDER NO.     | PKG. MARK |
|---------------------------|---------------|-----------|
| SSI 34B580<br>28-Pin DIP  | SSI 34B580-CP | 34B580-CP |
| SSI 34B580<br>28-Pin PLCC | SSI 34B580-CH | 34B580-CH |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

on system

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809





ilicon systems INNOVATORS IN INTEGRATION

## SSI 35P550 4-Channel Magnetic Tape Read Circuit

August, 1988

### DESCRIPTION

Silicon Systems' SSI 35P550 combines magnetic tape head read signal amplification and processing onto a single integrated circuit. The device accepts up to 4 center-tapped magnetic read heads connected directly to the head inputs; head center tap voltage is provided by an on-chip reference. The device architecture permits system design flexibility by providing the external connections between the Preamplifier/Multiplexer, Postamplifier, Signal Level Detector, and Data Detector; this allows the implementation of many suitable filtering combinations. Low noise amplifiers are used throughout the device. The SSI 35P550 operates on +5 and +12 Volt supplies and has TTL compatible control signals.

Pin #s refer to PLCC pinout.

### FEATURES

- 4-Channel Multiplexer with differential-input Preamplifiers
- Postamplifier has component-adjustable and programmable gain
- On-chip Signal Level Detector with programmable threshold and adjustable delay
- Data Detection Circuit includes spurious signal rejection (adjustable time domain filter) and provides an adjustable uniform Data Pulse output
- Available in 40-pin DIP or 44-pin PLCC plastic packages



BLOCK DIAGRAM

8-1

CAUTION: Use handling procedures necessary for a static sensitive component.

### FUNCTIONAL DESCRIPTION

#### 4-CHANNEL PREAMPLIFIER AND MULTIPLEXER

The device contains four low level differential-input Preamplifiers. The differential output of a single Preamplifier is selectively connected to the Preamplifier output terminals by means of two logical CHANNEL SELECT signals, S0 and S1. The selected Preamplifier number is the binary value of the logical SELECT signals for active high voltage levels.

The Preamplifier inputs are intended for connection to center-tapped magnetic read heads. An appropriate Preamplifier input bias voltage level is obtained by connecting the head center taps to the circuit C.T. VOLT terminal.

The C.T. VOLT terminal is the output of a voltage reference which has a value to center the Preamplifier inputs within their operating range.

#### POSTAMPLIFIER

The Postamplifier is a differential-input, differentialoutput circuit which has two means of gain adjustment. A continuously-variable gain adjustment is obtained by use of an external resistor or potentiometer. Discrete values of gain setting are additionally obtained by applying combinations of logical signal levels to the three GAIN SELECT terminals, G0, G1, and G2.

The Postamplifier receives the output signals of the Preamplifier after frequency selection by an external filter network. The input characteristics of the Postamplifier are such that the inputs may have DC coupling to the Preamplifier output, or may be AC coupled with proper bias of 3V nom.

A suitable coupling capacitor must be connected between the GAIN1, GAIN2 terminals independent of the use of a gain setting resistor.

#### SIGNAL LEVEL DETECT CIRCUITS

The Signal Level Detect circuits consist of detector circuits which compare the amplitude of the signal envelope of the Postamplifier output with a selectable threshold and provide a logical output level which indicates the presence of Postamplifier signal greater than the threshold. AC coupling is required between the Postamplifier output and the Signal Level Detect circuits input. The Signal Level Detect input has internal bias connections so that no external bias network is required.

The threshold to which the Postamplifier signals are compared is selected by means of two THRESHOLD SELECT logical inputs T0 and T1. The result of the comparison is delayed from appearing at the circuit SIGNAL DETECT output terminal by means of a delay circuit which is adjustable by means of external components. The delay associated with signal detection is set by combinations of capacitor CDS and resistor RDS1. The delay associated with signal loss is set by combinations of CDS and resistors RDS1 plus RDS2.

#### DATA DETECTION CIRCUITS

The Data Detection circuits are AC coupled to the Postamplifier outputs through an (optional) external filter network and provide logical output pulse signals in response to positive and negative input signal amplitude peaks. This function is performed by differentiating input signals to obtain zero-crossing voltages at points of inflection and detecting these crossings to provide output signals.

To enhance the signal peak detection, spurious inflection points which occur in pairs between true signal peaks are suppressed by means of the Time Domain Filter. The filter inhibits the propagation of detected zero-crossings if they are not sufficiently separated in time. This time period is set by external capacitor CTD and resistor RTD.

Uniform DATA PULSE output signals are provided by the One-Shot Multivibrator which is triggered by outputs of the Time Domain Filter. The time duration of the DATA PULSE signals is set by external capacitor CDP and RDP.

DC paths through the external filter network to the Signal Level Detect circuits inputs are required to properly bias the Data Detection circuits. The resistance of each path is not critical and may be as large as 10 K $\Omega$ .

## SSI 35P550 4-Channel Magnetic Tape Read Circuit

### **PIN DESCRIPTION**

| NAME          | 40-PIN | 44-PIN | DESCRIPTION                                   |
|---------------|--------|--------|-----------------------------------------------|
| IN0 -         | 1      | 1      | Channel 0 (-) input                           |
| IN0 +         | 2      | 2      | Channel 0 (+) input                           |
| IN1 -         | 3      | 3      | Channel 1 (-) input                           |
| IN1 +         | 4      | 4      | Channel 1 (+) input                           |
| IN2 -         | 5      | 5      | Channel 2 (-) input                           |
| N/C           |        | 6      | No internal connection                        |
| IN2 +         | 6      | 7      | Channel 2 (+) input                           |
| IN3 -         | 7      | 8      | Channel 3 (-) input                           |
| IN3 +         | 8      | 9      | (+) input                                     |
| CT VOLT       | 9      | 10     | Center tap voltage                            |
| VCC2          | 10     | 11     | + 12 Volt supply connection                   |
| AGND          | 11     | 12     | Analog signal ground                          |
| DEL IN        | 12     | 13     | Input to delay comparator                     |
| SIGNAL DETECT | 13     | 14     | Output of delay comparator                    |
| DPN           | 14     | 15     | External RC for output pulse width            |
| TDF           | 15     | 16     | External RC for time-domain delay             |
| N/C           |        | 17     | No internal connection                        |
| DATA PULSE    | 16     | 18     | Output of time-domain filter                  |
| DGND          | 17     | 19     | Ground                                        |
| VCC1          | 18     | 20     | +5 Volt supply                                |
| то            | 19     | 21     | Threshold select signal (1 of 2)              |
| T1            | 20     | 22     | Threshold select signal (1 of 2)              |
| CAP1          | 21     | 23     | External differentiating capacitor connection |
| CAP2          | 22     | 24     |                                               |
| DIF -         | 23     | 25     | Inputs to active differentiator               |
| DIF +         | 24     | 26     |                                               |
| LEV OUT       | 25     | 27     | Output to level detector                      |
| N/C           |        | 28     | No internal connection                        |
| LEV -         | 26     | 29     | Inputs to level detector                      |
| LEV +         | 27     | 30     |                                               |
| G0            | 28     | 31     | Postamp gain select (1 of 3)                  |

| NAME     | 40-PIN | 44-PIN | DESCRIPTION                                           |
|----------|--------|--------|-------------------------------------------------------|
| PSTOUT - | 29     | 32     | Outputs of Postamplifier                              |
| PSTOUT + | 30     | 33     |                                                       |
| G1       | 31     | 34     | Postamp gain select (1 of 3)                          |
| GAIN 1   | 32     | 35     | External Postamplifier gain<br>adjusting RC terminals |
| GAIN 2   | 33     | 36     |                                                       |
| PSTIN +  | 34     | 37     | Inputs to Postamplifier                               |
| PSTIN -  | 35     | 38     |                                                       |
| N/C      |        | 39     | No internal connection                                |
| G2       | 36     | 40     | Postamp gain select (1 of 3)                          |
| PREOUT + | 37     | 41     | (+) Output of Preamplifier                            |
| PREOUT - | 38     | 42     | (-) Output of Preamplifier                            |
| S0       | 39     | 43     | Input channel select (1 of 2)                         |
| S1       | 40     | 44     | Input channel select (1 of 2)                         |

### PIN DESCRIPTION (Continued)

### **ELECTRICAL CHARACTERISTICS**

#### **ABSOLUTE MAXIMUM RATINGS**

Operation above absolute maximum ratings may permanently damage the device.

| PARAMETER                            | RATING            | UNIT |
|--------------------------------------|-------------------|------|
| Storage Temperature                  | -65 to +150       | °C   |
| Junction Operating Temperature       | 0 to 130          | °C   |
| Supply Voltage, VCC1                 | -0.5 to +6.0      | VDC  |
| Supply Voltage, VCC2                 | -0.5 to +14.0     | VDC  |
| Voltage Applied to Logic Inputs      | -0.5 to VCC1 +0.5 | VDC  |
| Voltage Applied to OFF Logic Outputs | -0.5 to VCC1 +0.5 | VDC  |
| Current Into ON Logic Outputs        | 5.0               | mA   |
| Lead Temperature (soldering, 10 sec) | +260              | °C   |

### DC CHARACTERISTICS

(Unless otherwise specified, VCC1 = 4.75V to 5.25V, VCC2 = 11.4V to 12.6V, Ta = 0 to 70 °C.)

| CHARACTERISTICS                                                   | CONDITIONS     | MIN | NOM | МАХ  | UNITS |  |
|-------------------------------------------------------------------|----------------|-----|-----|------|-------|--|
| Input Current<br>Logical Inputs HIGH                              | Vih = VCC1     |     |     | 100  | μA    |  |
| Input Current<br>Logical Inputs LOW                               | Vil = 0V       |     |     | -400 | μA    |  |
| Output Voltage<br>Delay Comparator OFF                            | loh = -400 μA  | 2.4 |     |      | V     |  |
| Output Voltage<br>Delay Comparator ON                             | lol = 2.0 mA   |     |     | 0.5  | v     |  |
| Data Pulse Inactive<br>Level Output Voltage                       | loh = -400 μA  | 2.4 |     |      | V     |  |
| Data Pulse Active<br>Level Output Voltage                         | lol = 2.0 mA   |     |     | 0.5  | v     |  |
| VCC1 Power Supply Current                                         | No Head Inputs |     |     | 30   | mA    |  |
| VCC2 Power Supply Current                                         | No Head Inputs |     |     | 62   | mA    |  |
| NOTE: Characteristic applies to Inputs S0, S1, G0, G1, G2, T0, T1 |                |     |     |      |       |  |

### PREAMPLIFIER AND MULTIPLEXER CHARACTERISTICS

Output Load = 2 KΩ line-line, Channel Select Signals (S0,S1): VON = 2V Min., VOFF = 0.8V Max.

| CHARACTERISTICS              | CONDITIONS                                                                              | MIN  | NOM | МАХ | UNITS |
|------------------------------|-----------------------------------------------------------------------------------------|------|-----|-----|-------|
| Differential Voltage Gain    | Vin = 4 mV p-p @ 100 KHz<br>ref. to CT VOLT                                             | 80   |     | 120 | V/V   |
| Gain Flatness                | Vin = 4 mV p-p DC to 0.5 MHz<br>ref. to CT VOLT                                         | ±0.5 |     |     | dB    |
| Bandwidth, -1 dB             | Vin = 4 mV p-p                                                                          | 1.5  |     |     | MHz   |
| Bandwidth, -3 dB             | Vin = 4 mV p-p                                                                          | 3.0  |     |     | MHz   |
| Differential Input Impedance | Vin = 4 mV p-p @ 100 KHz<br>ref to CT VOLT                                              | 10   |     |     | KΩ    |
| Common-Mode Rejection Ratio  | Vin = 300 mV p-p @ 500 KHz<br>Inputs shorted to CT VOLT                                 | 50   |     |     | dB    |
| Power Supply Rejection Ratio | $\Delta$ VCC = 300 mV p-p @ 500<br>KHz Inputs shorted to CT VOLT                        | 50   |     |     | dB    |
| Channel Isolation            | Unselected Vin = 100 mV p-p<br>@ 2 MHz. Selected Channel<br>inputs connected to CT VOLT | 60   |     |     | dB    |

#### PREAMPLIFIER AND MULTIPLEXER CHARACTERISTICS (Continued)

| CHARACTERISTICS                          | CONDITIONS                                             | MIN  | NOM | МАХ  | UNITS |
|------------------------------------------|--------------------------------------------------------|------|-----|------|-------|
| Total Harmonic Distortion                | Vin = 0.5 to 6.0 mV<br>p-p @ 500 KHz                   |      |     | 2    | %     |
| Equivalent Input Noise                   | Power BW = 10 KHz to 1MHz<br>Inputs shorted to CT VOLT |      |     | 10   | μVrms |
| Small Signal<br>Single-Ended Output Res. | lo = 1 mA p-p @ 100 KHz                                |      |     | 35   | Ω     |
| Maximum Diff. Output Voltage             | Freq = 100 KHz THD < 5%                                | 3    |     |      | Vp-p  |
| Output Offset Voltage                    | Inputs shorted to CT VOLT<br>Volt Load = Open Circuit  |      |     | ±1.0 | V     |
| Common-Mode Output Voltage               | Inputs shorted to CT VOLT<br>Volt Load = Open Circuit  | 2.68 |     | 3.5  | V     |
| Center Tap Voltage, CT VOLT              |                                                        |      | 3.0 |      | v     |

### DATA DETECTION CIRCUIT CHARACTERISTICS

Vin = 1.0V p-p diff. square wave, Tr, Tf < 20 nsec, dc-coupled (for biasing).

RD = 2.5 K $\Omega$ ; CD = 0.1  $\mu$ F; RTD = 7.8 K $\Omega$ ; CTD = 200 pF; RDP = 3.9 K $\Omega$ ;

CDP = 100 pF. Data Pulse load =  $2.5 \text{ K}\Omega$  to VCC1 plus 20 pF or less to PWR GND.

| CHARACTERISTICS                                        | CONDITIONS                                                                                                                           | MIN    | NOM | МАХ     | UNITS |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------|-----|---------|-------|
| Differentiator Maximum<br>Differential Input Voltage   | Vin = 100 KHz sine wave,<br>dc-coupled. < 5% THD in<br>voltage across CD.<br>CD = 620 pF RD = 0                                      | 5.0    |     |         | Vр-р  |
| Differentiator Input Impedance                         | Vin = 4V p-p diff., 100 KHz<br>sine wave. CD = 620 pF<br>RD = 0                                                                      | 10     |     |         | KΩ    |
| Differentiator Threshold<br>Differential Input Voltage | Vin = 100 KHz square wave,<br>Tr, Tf, 0.4 $\mu$ sec, no overshoot.<br>Data Pulse from each<br>Vin transition.                        |        |     | 300     | mVp-p |
| Data Pulse Width Accuracy                              | TDP = .59 RDP X CDP,<br>RDP = .85 TDP 3.9 K $\Omega$ to10 K $\Omega$ ,<br>CDP = 75 pF to 300 pF. Width<br>measured at 1.5V amplitude | .85TDP |     | 1.15TDP | Sec   |

### SSI 35P550 4-Channel Magnetic Tape Read Circuit

### DATA DETECTION CIRCUIT CHARACTERISTICS

| CHARACTERISTICS                                                                                                                   | CONDITIONS                                                                                                                                                                      | MIN    | NOM | МАХ     | UNITS |
|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|---------|-------|
| Time Domain Filter<br>Delay Accuracy                                                                                              | TTD = 0.59 RTD X CTD<br>+ 50 nsec, RTD = $3.9K\Omega$<br>to 10 K $\Omega$ , CTD = 100pF<br>to 750 pF Delay measured<br>from 50% input amplitude to<br>1.5V Data Pulse amplitude | .85TTD |     | 1.15TTD | Sec   |
| Data Pulse Width<br>Drift from + 25 °C value                                                                                      | Width measure from 1.5V amplitude                                                                                                                                               |        |     | ±5.0    | %     |
| Time Domain Filter<br>Delay Drift<br>from +25 °C value                                                                            | Delay measured from 50%<br>Input amplitude to 1.5V<br>Data Pulse amplitude                                                                                                      |        |     | ±5.0    | %     |
| Note: Differentiating network impedance should be chosen such that 1 mA peak current flows at maximum signal level and frequency. |                                                                                                                                                                                 |        |     |         |       |

### SIGNAL LEVEL DETECT CIRCUITS CHARACTERISTICS

Level Comparator Inputs connected in parallel with Differentiator Inputs. Vin (Level Comp) = 100 KHz sine wave, ac-coupled. RDS1 = 5 K $\Omega$ ; RDS2, CDS = open

| CHARACTERISTICS                                                   | CONDITIONS                                                                                      | MIN | NOM | МАХ | UNITS |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Level Comparator Input<br>Thresholds, Single-Ended,<br>Each Input | T0 VT0 = 0.8V VT1 = 0.8V<br>Vo pulse value < 0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT | 30  |     | 70  | mV pk |
|                                                                   | T1 VT0 = 2.0V VT1 = 0.8V<br>Vo pulse Value <0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT  | 97  |     | 153 | mV pk |
|                                                                   | T2 VT0 = 0.8V VT1 = 2.0V<br>Vo pulse value <0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT  | 138 |     | 202 | mV pk |
|                                                                   | T3 VT0 = 2.0V VT1 = 2.0V<br>Vo pulse value <0.5V<br>at MAX LIMIT, >VCC1 - 0.5V<br>at MIN LIMIT  | 210 |     | 290 | mV pk |
| Level Comparator Diff.<br>Input Resistance                        | Vin = 5 Vp-p @ 100 KHz                                                                          | 5   |     |     | ΚΩ    |
| Level Comparator Off<br>Output Leakage                            | Vo = VCC1                                                                                       |     |     | 25  | μA    |

| CHARACTERISTICS                             | CONDITIONS                                                  | MIN     | NOM | MAX     | UNITS |
|---------------------------------------------|-------------------------------------------------------------|---------|-----|---------|-------|
| Level Comparator ON<br>Output Voltage       | VT0 = 0.8V VT1 = 0.8V<br>Vin = ±140 mV diff. dc lo = 2.0 mA |         |     | 0.25    | V     |
| Delay Comparator Upper<br>Threshold Voltage | Vo > 2.4V                                                   | .65VCC1 |     | .75VCC1 | V     |
| Delay Comparator Lower<br>Threshold Voltage | Vo < 0.5V                                                   | .25VCC1 |     | .35VCC1 | V     |
| Delay Comparator<br>Input Current           | 0V < Vin < VCC1                                             |         |     | 25      | μA    |

### SIGNAL LEVEL DETECT CIRCUITS CHARACTERISTICS (Continued)

### POSTAMPLIFIER CHARACTERISTICS

Output Load =  $2.5 \text{ K}\Omega + 0.1 \mu\text{F}$  line-line, Vin = 100 mV p-p, 100 KHz sine wave, dc-coupled (to provide proper biasing). CG =  $0.1 \mu\text{F}$ , RG = 0.

| CHARACTERISTICS                            | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | MIN                                                                                                          | МАХ                                                                                                         | UNITS                                                                                       |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Differential Voltage<br>Gain               | A0 VG0 = $0.8V$ VG1 = $0.8V$ VG2 = $0.8V$<br>A1 VG0 = $2.0V$ VG1 = $0.8V$ VG2 = $0.8V$<br>A2 VG0 = $0.8V$ VG1 = $2.0V$ VG2 = $0.8V$<br>A3 VG0 = $2.0V$ VG1 = $2.0V$ VG2 = $0.8V$<br>A4 VG0 = $0.8V$ VG1 = $0.8V$ VG2 = $2.0V$<br>A5 VG0 = $2.0V$ VG1 = $0.8V$ VG2 = $2.0V$<br>A6 VG0 = $0.8V$ VG1 = $2.0V$ VG2 = $2.0V$<br>A7 VG0 = $2.0V$ VG1 = $2.0V$ VG2 = $2.0V$<br>ARG VG0 = $2.0V$ VG1 = $2.0V$<br>VG2 = $2.0V$ vG1 = $2.0V$<br>VG2 = $2.0V$ when RG = $2.5$ K $\Omega$ | A7 - 14.75<br>A7 - 12.75<br>A7 - 10.75<br>A7 - 8.75<br>A7 - 6.75<br>A7 - 6.75<br>A7 - 2.75<br>32<br>A7 - 7.5 | A7 - 13.25<br>A7 - 11.25<br>A7 - 9.25<br>A7 - 7.25<br>A7 - 5.25<br>A7 - 3.25<br>A7 - 1.25<br>36<br>A7 - 4.5 | 8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8<br>8 |
| Differential Input<br>Impedance            | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10                                                                                                           |                                                                                                             | ΚΩ                                                                                          |
| Bandwidth, 1dB                             | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.5                                                                                                          |                                                                                                             | MHz                                                                                         |
| Bandwidth, 3dB                             | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.0                                                                                                          |                                                                                                             | MHz                                                                                         |
| Maximum Diff.<br>Output Voltage            | VG0 = 0.8V VG1 - 0.8V VG2 = 0.8V<br>VIN = 100 KHz sine wave THD < 5%                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                                                                                            |                                                                                                             | Vp-р                                                                                        |
| Small Signal<br>Single-Ended<br>Output Res | VG0 = 2.0V VG1 = 2.0V VG2 = 2.0V<br>VIN = 0V lo = 1 mA p-p, 100 KHz                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                              | 35                                                                                                          | Ω                                                                                           |
| Input Bias Offset<br>Voltage Range         | VG0 = 0.8V VG1 = 0.8V VG2 = 0.8V<br>THD < 2.0%                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                              | ±1.0                                                                                                        | V                                                                                           |
| Input Bias<br>Common-Mode<br>Voltage Range | VG0 = 0.8V VG1 = 0.8V VG2 = 0.8V<br>THD < 2.0%                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.68                                                                                                         | 3.5                                                                                                         | V                                                                                           |

### SSI 35P550 4-Channel Magnetic Tape Read Circuit



### **ORDERING INFORMATION**

| PART DESCRIPTION | ORDER NO.     | PKG. MARK |
|------------------|---------------|-----------|
| SSI 35P550       |               |           |
| 44-Pin PLCC      | SSI 35P550-CH | 35P550-CH |
| 40-Pin DIP       | SSI 35P550-CP | 35P550-CP |

No responsibility is assumed by SSi for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of SSi. SSi reserves the right to make changes in specifications at any time without notice.

. icon systems™

14351 Myford Road, Tustin, CA 92680

(714) 731-7110, TWX 910-595-2809

0688

### NOTES:



silicon systems INNOVATORS IN INTEGRATION

Custom/Semicustom Capabilities

### SILICON SYSTEMS LEADS THE WAY DEVELOPING MIXED-SIGNAL CUSTOM/SEMICUSTOM PRODUCTS

Silicon Systems is committed to leadership in the development of high-performance, mixed-signal custom/semicustom application-specific integrated circuits (ASICs).

Silicon Systems offers innovative designs for digital, analog, and mixed analog/digital ICs; a versatile range of CMOS and bipolar processes; quick-turn design methodologies supported by advanced and integrated design automation tools; specialized manufacturing facilities; comprehensive test, quality assurance, and prototype assembly programs; and, of course, greater than 15 years of IC design experience. SSi's efforts pay off by dramatically reducing the time (and cost) it takes to deliver the most optimized custom/semicustom ICs available.

Whether a customer's application falls in SSi's specialty areas of communications, microperipherals, automotive, or other areas, SSi's technical capabilities turn designs around faster and minimize a product's time to market for the competitive advantage.





9-0

### BROAD RANGE OF ANALOG AND DIGITAL DESIGN EXPERIENCE

With a broad base of experience, systems knowledge, and applications expertise, SSi's designers provide creative IC solutions in both CMOS and bipolar process technologies for analog, digital, and mixed-signal applications.

In CMOS, SSi has designed digital products ranging from FIFOs to complex hard-disk drive controllers. Combined analog/digital products range from cross-point switches to complete, single-chip 2400 BPS modems.

In bipolar, SSi's design expertise focuses on applications requiring high-speed ECL logic combined with high-performance analog circuitry. Bipolar products range from low-noise amps to very sophisticated data separators that employ patented phase locked loops.

| TECHNIQUE                 | APPLICATION                                                                                                                                                                                                                                            | SSI-DESIGNED EXAMPLES                                                                                                                                                                                                                 |  |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CMOS Signal Processing    | For analog continuous time and<br>sampled data (switched-<br>capacitor implementation) and<br>Digital Signal Processing (DSP)<br>applications. Low-power<br>capability also allows inclusion<br>of ROMs, RAMs, and other<br>analog/digital subsystems. | -K224 complete single-chip<br>2400 BPS modem<br>-C301 single-chip telephone<br>headset amplifier<br>-14.4 KBit modem<br>-Direct-broadcast satellite<br>descrambler<br>-Motor controllers<br>-Hi-resolution analog data<br>acquisition |  |  |
| Bipolar Signal Processing | For high-performance, low<br>noise, wideband signal<br>acquisition and processing<br>applications. Offers TTL and/or<br>ECL logic interfaces with high<br>current drive.                                                                               | -Sub 1 nV/\Hz HDD R/W<br>amplifiers<br>-AGC, pulse detection amplifiers<br>-High-speed data separators<br>-Wideband transceivers<br>-PLLs (Phase Locked Loops)<br>-Optical signal processing                                          |  |  |
| Digital CMOS              | For ASIC controllers,<br>sequencers and data path<br>applications with on-board ROM,<br>RAM, and PLA sub-systems.<br>Offers standard TTL and/or<br>CMOS logic interfaces.                                                                              | -Hard disk drive controllers<br>-SCSI interface controllers<br>-UARTs<br>-Protocol controllers<br>-Digital signal processors                                                                                                          |  |  |
| Digital Bipolar           | High-speed logic and interface<br>circuitry. Offers standard logic<br>or custom interfaces.                                                                                                                                                            | -Encoders and decoders<br>-High-speed digital transceivers                                                                                                                                                                            |  |  |

### FULL ANALOG AND DIGITAL INTEGRATION ON THE SAME CHIP

Silicon Systems leads its competition in the design of complete systems on a chip which combine complex analog and digital functions. The total system solution approach allows designers to satisfy their application, cost, and performance objectives.

Custom mixed-signal Bipolar low-noise read/write IC



Standard Bipolar mixedsignal, high-performance data separator Standard product singlechip 2400 BPS modem with switched capacitor filters and RISC DSP





### "DESIGN-FOR-TESTABILITY" AND TEST SUPPORT

SSi employs design-for-testability methodologies, such as built-in test modes that allow direct testing of internal subsystems. SSi uses highly specialized equipment, test programs and test procedures for combined analog/digital designs to ensure delivery of high-quality product. To determine product reliability under extreme conditions, products are tested in-house by a wide variety of advanced analog or digital testers including:

- LTX (TS88/DX90) testers
- Eagle (LSI-4) testers
- Sentry 7 and Sentry 20 digital test systems

These testers are supported by:

- Automatic handlers (Trigon PLCC, Symtek SOIC, and MCT and Daymarc handlers)
- Burn-in sockets, temperature chambers, Aehr burn-in ovens, and Highly Accelerated Stress Test (HAST)

### CMOS TECHNOLOGIES...

SSi's state-of-the-art CMOS processes have allowed the company to become the leading supplier of systems-oriented, mixed analog/digital ASICs.

The "CH" process features a unique source/drain structure for higher voltage (12–volt) applications. Poly-poly capacitors support filtering and data conversion (A/D and D/A) applications. An epitaxial substrate provides latch-up protection for ASICs subject to adverse environments (such as motor control applications). And special poly resistors allow continuous time filters (for antialiasing functions) to be combined with sampled data, switched-capacitor filters, increasing the level of ASIC integration and lowering overall system manufacturing costs.



### **CMOS PROCESS CHART**

| PROCESS | TYPE/FEATURES                                                                  | PRODUCTION  | NEW<br>DESIGNS | GATE<br>SIZE<br>(microns) | DIGITAL | ANALOG | INTERCONNECT<br>LAYERS: PITCH<br>(microns)                     | APPLICATION<br>VOLTAGE |
|---------|--------------------------------------------------------------------------------|-------------|----------------|---------------------------|---------|--------|----------------------------------------------------------------|------------------------|
| Ste CB  | High Voltage Metal Gate                                                        | Yes         | No             | 7.2                       | Yes     | Yes    | Metal 1 (12.5)                                                 | 18V                    |
| CF      | Supports SSi 6600 Array<br>Family only                                         | Yes         | No             | 4.0                       | Yes     | Yes    | Metal 1 (10.0)<br>Poly 1 (8.0)                                 | 7V                     |
| CE      | Digital CMOS, Supports Controller<br>Group                                     | Yes         | Yes            | 2.0                       | Yes     | No     | Metal 1 (4.6)<br>Metal 2 (6.0)<br>Poly 1 (4.8)                 | 5V                     |
| CD      | Silicon Gate CMOS, High<br>ohms/square Poly Option, Epi<br>Substrate Available | Yes         | Yes            | 3,5                       | Yes     | Yes    | Metal 1 (8.8)<br>Poly 1 (5.8)<br>Poly 2 (6.4)                  | 12V                    |
| СН      | Silicon Gate CMOS, Same<br>Features as CD Plus Plasma (Dry)<br>Metal Etch      | Yes         | Yes            | 3.5                       | Yes     | Yes    | Metal 1 (6.4)<br>Poly 1 (5.8)<br>Poly 2 (6.4)                  | 12V                    |
| CG      | Dual Poly, Dual Metal Silicon Gate                                             | Development | Yes            | 1.5                       | Yes     | Yes    | Metal 1 (5:0)<br>Metal 2 (7:6)<br>Poly 1 (3:6)<br>Poly 2 (5:0) | 5V                     |

The "CG" process addresses 5-volt applications and features 1.5-micron gates and two layers of metal interconnect for high-performance digital circuitry, along with the dual poly layers required for analog circuitry. In addition to full-custom standard and customer-proprietary designs, both the "CH" and "CG" processes support a family of combined analog/digital CMOS arrays.

### AND BIPOLAR TECHNOLOGIES

SSi's leading analog/digital bipolar technology is "BK," which supports the development of a wide variety of high-performance, combined analog/digital ASICs. In addition to full-custom standard and customer-proprietary designs, the "BK" process supports a family of advanced bipolar analog/ digital arrays.

"BK" features a high-performance NPN (3 GHz FT) with an operating capability of 12 BVCEO. This process utilizes an advanced polysilicon emitter structure as well as base and collector plugs to reduce parasitic resistances for high-performance applications. Other key features include metalnitride-poly capacitors, aluminum Schottky diodes, and improved lateral PNPs through the use of lighter doped epi.



### **BK BIPOLAR PROCESS NPN TRANSISTOR**

### **BIPOLAR PROCESS CHART**

| PROCESS | TYPE/FEATURES                                      | PRODUCTION | NEW<br>DESIGNS | Emítter<br>SIZE<br>(microns) | DIGITAL | ANALOG | NPN F T | INTERCONNECT<br>LAYERS: PITCH<br>(microns) | BV CEO<br>(volts) |
|---------|----------------------------------------------------|------------|----------------|------------------------------|---------|--------|---------|--------------------------------------------|-------------------|
| BC      | "Standard" Cut Emitter Process                     | Yes        | No             | 6.0                          | Yes     | Yes    | 1 GHZ   | Metal 1 (14.0)<br>Metal 2 (24.0)           | 12 🚌              |
| BJ      | High-Performance Polysilicon<br>Emitter Structure  | Yes        | Yes            | 3.0                          | Yes     | Yes    | 3 GHZ   | Metal 1 (9.0)<br>Metal 2 (14.0)            | 9                 |
| ВК      | Base and Collector Plugs,<br>Improved Lateral PNPs | Yes        | Yes            | 2.5                          | Yes     | Yes    | 3 GHZ   | Metal 1 (9.0)<br>Metal 2 (14.0)            | 12                |

### INTEGRATED DESIGN METHODOLOGY—THE IDM™ ADVANTAGE

Silicon Systems has spent almost 10 years developing its Integrated Design Methodology (IDM<sup>™</sup>). IDM consists of an interlocking set of design methods supported by a single Computer-Aided Engineering (CAE) and Computer-Aided Design (CAD) system. As IDM supports analog and digital designs in any of SSi's CMOS and bipolar technologies, it offers the tremendous advantage of flexibility.

### COMPARE FULL-CUSTOM TO SEMICUSTOM DESIGN

IDM is based on two major design approaches: full-custom and semicustom.

Full-custom design is a "handcrafted" approach used to produce the most compact, highperformance design possible. Two approaches for full-custom physical design are possible: either composite or symbolic. In composite design, every process mask layer is drawn down to the process minimums. This yields the densest, highest-performance designs but is the most timeconsuming approach. Symbolic design utilizes correct-by-construction, stick-like, process symbols, such as resistors, capacitors, and wires. Symbolic design is significantly more productive than composite and supports a higher level of circuit verification for greater design accuracy.

Semicustom design is an "automated" approach used to produce the most timely and cost-efficient designs possible. Two approaches are possible: either automatically placed-and-routed library components, including standard cells, or prefabricated array components.

SSi's analog and digital standard cells are pre-characterized, library-maintained circuits that are automatically placed and routed to generate a layout. The automatic place-and-route software also utilizes macro cell assemblers to route full-custom circuitry. The standard cell approach requires minimal layout effort, leading to lower development cost and a higher first article success rate.

SSi's mixed-signal arrays are bipolar and CMOS families of integrated circuits which are ninety percent prefabricated. The base arrays utilize a three-tile, three-segment structure each of which is targeted for a specific design application, i.e., analog, digital, and reference. The three segments forming the array core are separated by interconnect "highways" capable of handling both analog and digital signal busses. The core, in turn, is enclosed by a periphery of predefined I/O functions.

Array customization is achieved by the definition and interconnection of metal and poly-Si layers. SSi mixed-signal arrays provide a systems designer with fast prototype cycle times, lower integration costs, and the ability to migrate to either standard cell or custom integration with a minimum perturbation in design production.

### CHOOSE THE OPTIMUM DESIGN APPROACH BASED ON TRADE-OFFS

Each IDM design approach offers unique cost, time, and performance tradeoffs.

| CUSTOM/SEMICUSTOM TRADE - OFFS |                  |                 |                        |                         |  |
|--------------------------------|------------------|-----------------|------------------------|-------------------------|--|
| TANTITATINA MANAGANA           | Full - C         | ustom           | Semicustom             |                         |  |
|                                | Composite Design | Symbolic Design | Cell - Based<br>Design | Array - Based<br>Design |  |
| Design Parameters              |                  |                 |                        |                         |  |
| Cost (Non-Recurring Expense)   | 1.0              | .5080           | .4070                  | .2040                   |  |
| Time (Schedule)                | 1.0              | .5070           | .4060                  | .2040                   |  |
| Production Parameters          |                  |                 |                        |                         |  |
| Piece Price (Production Cost)  | 1.0              | 1,2 - 1.4       | 1.5 - 2.0              | 2.0 - 2.5               |  |
| Die Size (Silicon Area)        | 1.0              | 1.1 - 1.2       | 1.3 - 1.6              | 1.6 - 2.0               |  |

NOTE: All comparisons are normalized to a composite-level design.

### MIX FULL-CUSTOM AND SEMICUSTOM DESIGN ON A SINGLE CHIP

Due to the interlocking nature of SSi's design approaches, full-custom and semicustom design can be mixed on the electrical and/or physical design of any given IC.



### CONVERT SEMI-CUSTOM DESIGN INTO FULL-CUSTOM DESIGN

With its unique integrated design automation system, SSi can easily convert a semicustom design into full-custom circuitry. This capability allows SSi's customers to reduce production costs by converting an area-inefficient semicustom design into a high-performance full-custom design.

### SOPHISTICATED DESIGN AUTOMATION TOOLS

The IDM<sup>™</sup> design automation system, with proprietary and SSi-enhanced vendor software, addresses both the electrical and physical phases of design.



### ELECTRICAL DESIGN

Electrical design is done on Mentor Graphics/Apollo engineering workstations with SSi-enhanced software that provides schematic capture, simulation, synthesis, and documentation tools. This software is supported by libraries of pre-designed cells and components. Due to our integrated CAE environment, there is no distinction between any schematic capture, simulation, or synthesis capabilities for full- or semicustom design approaches.

### ANALOG AND DIGITAL SIMULATION

Simulation ensures that we meet the customer's performance specification before converting the design into silicon. Circuit simulation, an important key to SSi's design methodology, allows us to accurately simulate the performance numbers of our technologies. For circuit simulation, we use Meta-Software's HSPICE<sup>™</sup> with a proprietary analog CMOS model that accurately predicts output impedance and other analog parameters over a wide range of operating conditions and device sizes. The HSPICE environment includes a fully hierarchical netlister, a preprocessor called PHSPICE, and a Meta-Software graphic plotter called HSPLOT<sup>™</sup>. For the analog simulation of switched capacitors, we use Columbia University's SWITCAP<sup>™</sup>.

For digital simulation, we use a proprietary version of SimuCad's SILOS<sup>™</sup> that performs gate and switch-level, zero-delay, functional logic and fault simulation. To analyze delays with a timing-based logic simulation, we use a combination of TSIM<sup>™</sup> (developed on Meta-Software's Circuit Path Finder<sup>™</sup>) and SILOS.

### DEVICE MODELING AND CHARACTERIZATION LABORATORY

Highly-accurate circuit simulation models and parameters are developed in SSi's state-of-the-art Device Modeling and Characterization (DMC) laboratory. With capabilities including precision AC measurement, RS1 statistical analysis, and worst-case modeling, the DMC lab provides complete device model data for our processes.

### PHYSICAL DESIGN

Physical design is done on Chromatics Graphics terminal/VAX computer design stations. Our proprietary, VAX-based program called ALICE<sup>™</sup> (Automated Layout for Integrated Circuit Engineering) with other SSi-enhanced vendor software is used for graphical editing, digitizing, design rules checking (DRC), circuit tracing, and pattern generation (PG).

### AUTOMATIC PLACE AND ROUTE SOFTWARE

SSi's cell-based automatic place-and-route capability, which is based on Tangent's TANCELL<sup>™</sup>, performs physical design far more rapidly than can be done by hand. Extensive proprietary software, developed to complement TANCELL, supports hierarchical routing, parameter passing, library creation and maintenance, and CMOS switched-capacitor analog macro generation directly from full-custom design. A random-logic digital macro assembler is in development. This flexible place-and-route environment supports floorplanning, automatic chip construction, and the mix and match of custom cells, standard cells, and compiled cells—all of which are used to reduce design development time.

### AUTOMATIC CIRCUIT TRACE AND VERIFICATION SOFTWARE

Using a proprietary circuit-trace program called ANITA<sup>™</sup>, we compare the completed IC layout database automatically to the Mentor schematic database to ensure that the layout implementation matches the schematic design exactly. When this trace program is applied to CMOS and bipolar mixed analog/digital designs, it performs a more detailed trace than is available through commercial layout-versus-schematic (LVS) packages. ANITA allows SSi to dramatically reduce design errors and minimize the time to product introduction.

### DESIGN AUTOMATION BENEFITS

The proprietary IDM Design Automation system gives Silicon Systems the flexibility to create increasingly complex ASIC designs for our customers while dramatically reducing design schedules, costs, and errors.

### MANUFACTURING SUPPORTS BOTH CMOS AND BIPOLAR TECHNOLOGIES

Silicon Systems is known in the ASIC industry for its commitment to producing standard and custom ASICs using a broad range of CMOS and bipolar process technologies.

SSi continually invests in quality and capacity improvements to ensure that the company's wafer fabrication, test, and assembly capabilities meet the latest manufacturing requirements. For special functional capabilities (i.e., increased speed, bandwidths, response times, etc.), SSi's 4-inch wafer fabrication facilities use sophisticated process techniques such as:

- Stepper and projection photolithography for high resolution.
- Positive resist and dry plasma etch for smaller feature size and minimal undercutting.
- And high-current ion implantation and automated sputtering, which are used to improve productivity.

SSi can also meet a wide spectrum of assembly and packaging needs. Quick-turn, low-volume assembly for prototypes is done in SSi's Tustin facility. High-volume production of plastic packages in any of DIP, PLCC, or SO configurations is done in Silicon Systems' Singapore Technology Center.





### COMPUTER-AIDED MANUFACTURING WITH PROMIS TM FOR RAPID DELIVERY OF RELIABLE ICs

Committed to Computer-Aided Manufacturing (CAM), Silicon Systems has invested in extensive computer resources. To handle the vast amounts of data required for manufacturing, monitoring, and statistical process control, SSi uses the Process and Management Information System (PROMIS<sup>™</sup>). The PROMIS system:

- manages inventory information,
- tracks wafers in process,
- monitors the clean room environment, and
- performs statistical process control.

PROMIS provides computer-controlled (i.e., paperless) facilities, which reduces sources of contamination in the wafer fab clean rooms. SSi's wafer fab is a class "50" environment with class "10" work surfaces. Cleanliness is maintained through the service chase approach, which channels a minimum of 5 air exchanges per minute.

PROMIS allows Silicon Systems to deliver reliable ICs rapidly, thus allowing customers to introduce products to the marketplace on schedule and within budget.



### SSI WORKS WITH CUSTOMERS TO CREATE THE BEST IC SOLUTION

SSi has three IC design centers located in Tustin, California; Grass Valley, California; and Singapore. An additional center in Silicon Valley will open by late 1988. Any of these design centers can accept a functional specification and complete the entire design task using either a full-custom or a cell-based approach.



### CUSTOMER INTERFACE FOR FULL-CUSTOM AND CELL-BASED DESIGNS

9-11

Or, a customer can complete most of the design, using array technology, and utilize SSi's expertise for physical layout.







### Quality Assurance and Reliability

#### TABLE OF CONTENTS

#### Section 1 A Message from Silicon Systems President and CEO

- 1.1 Introduction
- 1.2 Quality Assurance and Reliability
- Section 2 Quality Assurance
  - 2.1 Quality Program
  - 2.2 Process Control
  - 2.3 PPM Program
  - 2.4 Computer Aided Manufacturing Control

#### Section 3 Reliability

- 3.1 Reliability Program
- 3.2 Qualifications
- 3.3 Production Monitors
- 3.4 Evaluations
- 3.5 Failure Analysis
- 3.6 Data Collection & Presentation for Improvement Projects
- 3.7 Reliability Methods
- 3.8 Reliability Prediction Methodology

#### Section 4 Electrostatic Discharge Program

4.1 ESD Prevention

#### SECTION 1

#### A MESSAGE FROM SILICON SYSTEMS' PRESIDENT AND CEO

Quality is the secret to long term success. It literally overshadows the short term emphasis on price, delivery, or any other measure of performance.

At Silicon Systems, we have based our quality philosophy on the development of a "state of mind" in each employee, related to job performance and to its reflection in the overall level of quality and reliability of our product.

You won't hear very many cliches about quality in



CARMELO J. SANTORO Chairman, President & CEO

our environment. But we do strive for "zero defects" for "just in time service" and for "doing it right the first time." We think constant reminders of tired phrases can serve more as an irritant than a stimulant. Our quality ethic is based on setting examples for others and by intuitive "high quality" job performance propagating the quality ethic throughout the organization to each employee.

To be sure, we have programs related to quality and reliability. They are the subject of this brochure. We are dedicated to process control, overall product reliability and outstanding outgoing quality. Rapid analysis of failures and returns providing responsive service to our customers also generates quick solutions to our own problems. We believe that the high levels which we achieve in quality, reliability and



#### **FIGURE 1.1 ORGANIZATION CHART**

service are directly attributable to belief in the basic tenets of quality within our corporate culture.

### **1.1 INTRODUCTION**

This brochure presents the basic quality and reliability philosophy used by Silicon Systems.

Silicon Systems' management philosophy is the manufacture of a quality product consistent with company policy and customer requirements. It is the goal of the Quality Assurance and Reliability departments to ensure that these requirements are met.

Included in this brochure is Silicon Systems' ongoing program for controlling and improving the quality of devices manufactured.

The data clearly illustrates that Silicon Systems is working diligently to maintain its position as a leader in the industry. The use of highly specialized equipment, test programs and test procedures allows us to determine product reliability under extreme conditions.

Quality is built into Silicon Systems' parts from rigid incoming inspection of piece parts and materials to stringent outgoing quality verification. The assembly process flow is encompassed by an elaborate system of test and inspection gates and in-line monitors. These gates and monitors ensure a step-by-step adherence to prescribed procedure.

In addition, Silicon Systems is also incorporating statistical process control into our manufacturing operations. This approach of studying and improving the quality of processes, products and services by the use of statistical problem solving techniques, analytical controls and quantitative methods ensures that Silicon Systems' products maintain a high level of quality and reliability. Our quality organization is committed to working closely with you to provide continuously improved incoming quality levels.

#### 1.2 QUALITY ASSURANCE AND RELIABILITY

The quality of a semiconductor device is defined by its conformance to specification; the reliability of a semiconductor device is defined by how well it continues to conform to specification over time while under stress. This relationship between quality and reliability requires a program that encompasses both. Included in this brochure are outlines of our process control program and our PPM (parts-permillion) program. These programs assure conformance to specification throughout the manufacturing process.

#### 1.2.1 Organization Philosophy

To facilitate the close cooperation and coordination required of the Quality and Reliability functions, a combined organization has been established. This organization must have access to and support from the top of the organization. The R. & Q.A. organization is shown in Figure 1.1.

### SECTION 2 QUALITY ASSURANCE 2.1 QUALITY PROGRAM

Quality Assurance has the ultimate responsibility for the reliable performance of our products. This is accomplished through the administration of formal systems which assure that our products meet the requirements of customer purchase orders, and specifications for design, from raw materials through finished product.

Quality Assurance supports formal qualifications of suppliers, materials, processes, and products; administration of system and production monitors to assure that our products do meet the desired specifications; and the liaison between Silicon Systems and the customer for all product-related problems.

It is the practice of Silicon Systems to have the Quality and Reliability Program encompass all of its activities, starting with a strong commitment of support for the program from the corporate level, and continuing with customer support after the product has been shipped.

Silicon Systems firmly believes that quality must be "built into" all of its products by ensuring that employees are trained in the quality philosophy of the company. Some of the features built into Silicon Systems' Quality Program include:

- 1. Structured training programs directed at Wafer Fabrication, Test, and Process Control personnel.
- 2. Stringent in-process inspection gates and monitors.
- Total evaluation of designs, materials, and processing procedures.
- Stringent electrical testing (100% and redundant QA AQL testing).
- 5. Ongoing reliability monitors and process verifications.
- Real time use of statistical process control methodology.
- 7. Corporate level audits of manufacturing, subcontractors, and suppliers.

These structured quality methods result in products which deliver superior performance in the field.

#### 2.1.1 Lot Acceptance Testing

At Silicon Systems, all sampling for Lot Acceptance Testing is based upon MIL-STD-105D.

- Commercial Testing includes resistance to solvents, Solution A, plus external Visual Inspection to strict SSi standards.
- Industrial Testing includes hermetic-only Destructive Physical Analysis (DPA), as well as Resistance to Solvents, Solutions A and B, plus Solderability, Electrical @ 25°C, and external Visual Inspection to SSi standards.
- Extended Reliability covers hermetic-only DPA and Burn-in, as well as Resistance to Solvents, Solutions A, B, and C, plus Solderability, Fine and Gross Leak Hermeticity, Electrical @ 25°C, and external Visual Inspection to SSi standards.
- 4. High Reliability includes Destructive Physical Analysis and Burn-in, as well as Resistance to Solvents, Solutions A, B, C, and D, plus Solderability, Fine and Gross Leak Hermeticity, Electrical @ max/min temperature limits as well as 25°C, and external Visual Inspection to SSi standards.

### 2.2 PROCESS CONTROL

Silicon Systems' process control program is designed to provide continuous visibility of the performance of manufacturing processes and ensures that corrective action is taken before problems develop.

The principal areas of process control which assess the quality of processed product against quality standards are incoming materials inspection and process control monitoring.

#### 2.2.1 Incoming Inspections

Incoming inspection plays a very important role in Silicon Systems' quality program. Small deviations from material specifications can transverse the entire production cycle before being detected by outgoing quality control. By paying strict attention to quality at this early stage, the possibility of failures occurring further down the line is greatly minimized.

#### 2.2.2 In-Process Inspections

Every major manufacturing step is followed by an appropriate in-process quality control inspection gate. Silicon Systems has established inspection gates in areas such as Wafer Fabrication, Wafer Probe, Assembly, and Final Test areas. In addition to these established gates, Silicon Systems also has established monitors during various stages in the manufacturing process. It is this builtin quality that ensures failure-free shipment of Silicon Systems' products.

Quality control monitors have been placed throughout the manufacturing flow, so that data may be collected and analyzed to verify the results of intermediate manufacturing steps. This data is used to determine quality trends or long term changes in the quality of specific operations. A general description of the product flow and QC inspection points are shown in Figure 2.1.

#### FIGURE 2.1 PROCESS CONTROL GATES AND MONITORS



#### 2.3 PPM PROGRAM

The main purpose of employing a PPM program is to eliminate defects. The action portion of this program is accomplished in three stages:

- 1. Identify all defects by failure mode.
- 2. Identify defect causes and initiate corrective action.
- 3. Measure results and set improved goals.

The data generated from an established PPM program is statistically compiled as a ratio of units rejected/tested. This ratio is then expressed in terms of parts per million (PPM) with a confidence limit attached. The eventual reported PPM result therefore allows proper significance to be attached to every defect found. The final aim or goal is to achieve and maintain zero defects.

Based on significantly large volumes of PPM data and an established five-year strategic plan identifying industry-wide competitive PPM goals, Silicon Systems has progressively achieved excellent quality standards and will continue to measure the results and, therefore, improve on PPM standards as set by the industry.

#### 2.4 COMPUTER AIDED MANUFACTURING CONTROL

Computer Aided Manufacturing (CAM) requires the identification, control, collection and dissemination of vast amounts of data for logistics control. Silicon Systems uses this type of computerized system for statistical process control and manufacturing monitoring.

PROMIS (Process Management and Information System) displays document control-released recipes, processes, and procedures, tracks work-inprocess, contains accurate inventory information, allows continuous recording of facilities data, contains performance analysis capabilities, and much more. PROMIS allows for a paperless facility, which assists in keeping contamination out of the wafer fab clean room.

The configuration of PROMIS has been tailored to meet the requirements of Silicon Systems.

### SECTION 3 RELIABILITY

#### 3.1 RELIABILITY PROGRAM

Silicon Systems has defined various programs that will continuously characterize product reliability levels. These programs are categorically described as:

- 1. Qualifications
- 2. Production monitors
- 3. Evaluations
- 4. Failure analysis
- 5. Data collection and presentation for improvement projects

### 3.2 QUALIFICATIONS

The application of this program ensures that all new product designs, processes, and packaging meet the absolute maximum rated design and worst case end use criteria. The large data base generated by means of the accelerated stress testing results in a maximum confidence for determining the final use in the production environment.

#### 3.3 PRODUCTION MONITORS

This program has been established to randomly select from production a statistically significant sample and subject it to the maximum stress test levels to determine useful life of the product in a field use environment.

The following pages show reliability methods that are in use at Silicon Systems. The importance of production monitors at Silicon Systems does, in effect, assure continued reliability.

#### 3.4 EVALUATIONS

The evaluation program at Silicon Systems is an ongoing program that will continue defining standards which cover the reliability assessment of the circuit portion, process parameters, and packaging of a new product. This program continuously provides performance characteristics of the products that are part of the improvement projects at Silicon Systems.

#### 3.5 FAILURE ANALYSIS

The failure analysis program is an integral part of the Reliability Department at Silicon Systems. Being aware of the low defect density requirements in the industry along with the needed competitive edge, Silicon Systems has formed a highly technical and sophisticated failure analysis laboratory. This laboratory provides visual analysis, electrical reject mode analysis, and both destructive and non-destructive data to aid the engineers in their corrective action for improvement programs, and to help our customers implement improved field use designs. This may include metallurgical, optical, chemical, electrical and SEM with X-ray dispersive analysis as needed.

Conclusively, this in-house testing and analysis allows Silicon Systems to monitor all aspects of manufacturing to ensure that a product of highest quality is shipped to our customers.

#### 3.6 DATA COLLECTION & PRESENTATION FOR IMPROVEMENT PROJECTS

Data is collected from each of the above programs and summarized for ease of understanding among all engineering disciplines in the company. This data facilitates improvement and provides our customers an opportunity to review our product performance.

#### 3.7 RELIABILITY METHODS

The Reliability Program utilizes various stress tests that are presently being used to define performance levels of our products. Many of these stress tests are per MIL-STD. 883C as shown on following page.

#### TABLE 3.1 RELIABILITY STRESS TESTS

| TEST                             | CONDITIONS                  | PURPOSE OF EVALUATION                             |
|----------------------------------|-----------------------------|---------------------------------------------------|
| Biased temperature/humidity      | 85°C/85°%RH                 | Resistance to high humidity<br>with bias          |
| High temperature operating life  | Mil 883C<br>Method 1005     | Resistance to electrical and thermal stress       |
| Highly accelerated stress test   | SSi Method                  | Evaluates package integrity                       |
| Steam pressure                   | 121 °C/15PSI                | Resistance to high humidity                       |
| Temperature<br>cycling           | Mil 883C<br>Method 1010     | Resistance to thermal<br>excursion (air)          |
| Thermal shock                    | Mil 883C<br>Method 1011     | Resistance to thermal<br>excursion (liquid)       |
| Salt atmosphere                  | Mil 883C<br>Method 1009     | Resistance to corrosive<br>environment            |
| Constant<br>acceleration         | Mil 883C<br>Method 2001     | Resistance to constant<br>acceleration            |
| Mechanical shock                 | Mil 883C<br>Method 2002     | Resistance to mechanical<br>shocks                |
| Solderability                    | Mil 883C<br>Method 2003     | Evaluates solderability of<br>leads               |
| Lead integrity                   | Mil 883C<br>Method 2004     | Evaluates lead integrity before<br>board assembly |
| Vibration,<br>variable frequency | Mil 883C<br>Method 2007     | Resistance to vibration                           |
| Thermal resistance               | Method-SSi                  | Evaluates thermal dissipation                     |
| Electrostatic damage             | Method 3015                 | Evaluates ESD susceptibility                      |
| Latch-up                         | SSi Method                  | Evaluates latch-up<br>susceptibility              |
| Seal fine and gross leak         | Mil Std 883C<br>Method 1014 | Evaluates hermeticity of<br>sealed packages       |

#### 3.8 RELIABILITY PREDICTION METHODOLOGY

It has been known in reliability engineering principles that the failure rate of a group of devices as a function of time will follow a life curve as shown below:



The bath tub curve above, implies that the useful life of the product extends until some basic design limitation is experienced. At SSi the Arrhenius Model is used to extrapolate a failure rate at an accelerated temperature test condition to a normal use temperature condition.

The model basically states R = A e - Ea/KTwhere R = Reaction rate

- A = Constant
- Ea = Activation energy (eV)
- K = Boltzmann's constant 8.63 x 10-5 eV/°K
- T = Absolute temperature (°K)

#### SECTION 4 ELECTROSTATIC DISCHARGE PROGRAM

#### 4.1 ESD PREVENTION

Silicon Systems recognizes that procedures for the protection of Electrostatic Discharge (ESD) sensitive devices from damage by electrical transients and static electricity must be incorporated throughout all operations which come in contact with these devices.

Silicon Systems' quality program incorporates various protection measures for the control of ESD. Some of these preventive measures include handling of parts at static safe-guarded work stations; the wearing of wrist straps during all handling operations; the use of conductive lab coats in all test areas and areas which handle parts; and the packaging of components in conductive and anti-static containers.

# PACKAGING/ ORDERING INFORMATION

Section

SSi Ordering Information

Silicon Systems INNOVATORS IN INTEGRATION

### SSI PACKAGING INDEX

| DUAL-IN-LINE PACKAGE (DIP)    | PINS            | PAGE NO. |
|-------------------------------|-----------------|----------|
| Plastic                       | 8 & 14          | 11-5     |
|                               | 16 & 18         | 11-6     |
|                               | 20, 22 & 24S    | 11-7     |
|                               | 24 & 28         | 11-8     |
|                               | 32 & 40         | 11-9     |
| Ceramic                       | 8 & 16          | 11-10    |
|                               | 18 & 22         | 11-11    |
|                               | 24 & 28         | 11-12    |
| SURFACE MOUNTED DEVICES (SMD) | LEADS           | PAGE NO. |
| PLCC (Quad)                   | 28 & 44         | 11-13    |
|                               | 52 & 68         | 11-14    |
| Small Outline (SOIC)          | 8, 14 & 16 SON* | 11-15    |
|                               | 16 & 18 SOL**   | 11-16    |
|                               | 20 & 24 SOL     | 11-17    |
|                               | 28 & 34 SOL     | 11-18    |
|                               | 32 SOW***       | 11-18    |
| Flatpack                      | 10, 24, 28 & 32 | 11-19    |

\*SON is a 150 mil width package.

\*\*SOL is a 300 mil width package.

\*\*\*SOW is a 400 mil width package.
SSi Ordering Information



# SSI PACKAGING MATRIX

| Package Type  | 8 | 10 | 14 | 16 | 18 | 20 | 22 | 24 | 28 | 32 | 34 | 40 | 44 | 52 | 68 |
|---------------|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| Plastic DIP   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 300 mil       | X |    | х  | х  | х  | x  |    | S  |    |    |    |    |    |    |    |
| 400 mil       |   |    |    |    |    |    | х  |    |    |    |    |    |    |    |    |
| 600 mil       |   |    |    |    |    |    |    | х  | x  | x  |    | x  |    |    |    |
| Cerdip        |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 300 mil       | X |    | х  | X  | х  | x  |    |    |    |    |    |    |    |    |    |
| 400 mil       |   |    |    |    |    |    | х  |    |    |    |    |    |    |    |    |
| 600 mil       |   |    |    |    |    |    |    | х  | X  |    |    | х  |    |    |    |
| Side Braze    |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 300 mil       | Х |    | х  | х  | x  | x  |    | S  |    |    |    |    |    |    |    |
| 400 mil       |   |    |    |    |    |    | х  |    |    |    |    |    |    |    |    |
| 600 mil       |   |    |    |    |    |    |    | x  | x  |    |    | х  |    |    |    |
| Small Outline |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| 150 mil       | X |    | х  | x  |    |    |    |    |    |    |    |    |    |    |    |
| 300 mil       |   |    |    | x  |    | x  |    | x  | x  |    | х  |    |    |    |    |
| 400 mil       |   |    |    |    |    |    |    |    |    | х  |    |    |    |    |    |
| Flatpack      |   | X  | Х  |    |    |    |    | X  | x  | Х  |    |    |    |    |    |
| Chip Carrier  |   |    |    | х  |    | x  |    |    | x  |    |    |    |    |    |    |
| Plastic Quad  |   |    |    |    |    |    |    |    | X  |    |    |    | x  | Х  | X  |
| Ceramic Quad  |   |    |    |    |    |    |    |    | x  |    |    |    | x  |    | X  |

# MICROPERIPHERAL PRODUCTS PACKAGE TYPES

| DEVICE TYPE       | PACKAGE TYPE |          |      |                  |  |  |  |  |
|-------------------|--------------|----------|------|------------------|--|--|--|--|
|                   | Р            | F        | Н    | NLW              |  |  |  |  |
|                   | Plastic      | Flatnack | PLCC | Small<br>Outline |  |  |  |  |
| SSI 32B450A       | 1 lastic     | Параск   | 52   | Outime           |  |  |  |  |
| SSI 32B451        |              |          | 44   |                  |  |  |  |  |
| SSI 32B545        | 40           |          | 44   |                  |  |  |  |  |
| SSI 32C452        | 40           |          | 44   |                  |  |  |  |  |
| SSI 32C452A       | 40           |          | 44   |                  |  |  |  |  |
| SSI 32C453        | 40           |          | 44   |                  |  |  |  |  |
| SSI 32D531        | 24           |          | 28   |                  |  |  |  |  |
| SSI 32D5321       | 28           |          | 28   |                  |  |  |  |  |
| SSI 32D534        | 28           |          | 28   |                  |  |  |  |  |
| SSI 32D535        | 32           |          |      | 32W              |  |  |  |  |
| SSI 32D536        | 28           |          | 28   | 02.11            |  |  |  |  |
| SSI 32H101A/1012A | 8            |          |      | 8N               |  |  |  |  |
| SSI 32H116/1162   | 8            | 10       |      | 8N               |  |  |  |  |
| SSI 32H523B       |              |          |      | 14N              |  |  |  |  |
| SSI 32H566B       |              |          |      | 14N              |  |  |  |  |
| SSI 32H567        | 28           |          | 28   |                  |  |  |  |  |
| SSI 32H568        | 32           |          | 44   |                  |  |  |  |  |
| SSI 32H569        | 20           |          |      | 20L              |  |  |  |  |
| SSI 32M5901       | 8            |          |      |                  |  |  |  |  |
| SSI 32M5902       | 14           |          |      | 16L              |  |  |  |  |
| SSI 32M591        | 16           |          |      | 16L              |  |  |  |  |
| SSI 32M593        | 20           |          |      | 20L              |  |  |  |  |
| SSI 32M594        | 20           |          |      | 20L              |  |  |  |  |
| SSI 32P540        | 28           |          | 28   |                  |  |  |  |  |
| SSI 32P541        | 24           |          | 28   | 24L              |  |  |  |  |
| SSI 32P544        |              |          | 44   |                  |  |  |  |  |
| SSI 32P546        |              |          |      | 32W              |  |  |  |  |
| SSI 32R104C       |              | 24       |      | 24L              |  |  |  |  |
| SSI 32R104CL      | U            | 24       |      |                  |  |  |  |  |
| SSI 32R104CM      |              |          |      | 24L              |  |  |  |  |
| SSI 32R108        | 24           |          |      |                  |  |  |  |  |
| SSI 32R114        |              | 24       |      |                  |  |  |  |  |
| SSI 32R115-2      | 18           |          |      |                  |  |  |  |  |
| SSI 32R115-4      | 22           |          |      |                  |  |  |  |  |
| SSI 32R115-5      | 24           | 24       | 28   | 24L              |  |  |  |  |
| SSI 32R117/117R-2 | 18           |          |      |                  |  |  |  |  |
| SSI 32R117/117R-4 | 22           | 24       |      | 24L              |  |  |  |  |
| SSI 32R117/117R-6 | 28           | 28       | 28   | 28L              |  |  |  |  |

(Continued)

# MICROPERIPHERAL PRODUCTS PACKAGE TYPES (Cont.)

| DEVICE TYPE         | PACKAGE TYPE |          |      |          |  |  |  |  |
|---------------------|--------------|----------|------|----------|--|--|--|--|
|                     | Р            | F        | Н    | NLW      |  |  |  |  |
|                     |              |          |      | Small    |  |  |  |  |
|                     | Plastic      | Flatpack | PLCC | Outline  |  |  |  |  |
| SSI 32R117A/117AR-2 | 18           |          |      |          |  |  |  |  |
| SSI 32R117A/117AR-4 | 22           | 24       |      | 24L      |  |  |  |  |
| SSI 32R117A/117AR-6 | 28           | 28       | 28   | 28L      |  |  |  |  |
| SSI 32R122          | 22           |          |      |          |  |  |  |  |
| SSI 32R188          |              | 24       |      |          |  |  |  |  |
| SSI 32R501/501R-4   |              |          |      | 24L      |  |  |  |  |
| SSI 32R501/501R-6   | 28           | 28       | 28   | 28L      |  |  |  |  |
| SSI 32R501/501R-8   | 40           | 32       | 44   | 32W      |  |  |  |  |
| SSI 32R510A/510AR-2 | 18           |          |      | 20L      |  |  |  |  |
| SSI 32R510A/510AR-4 | 22           | 24       |      | 24L      |  |  |  |  |
| SSI 32R510A/510AR-6 | 28           | 28       | 28   | 28L      |  |  |  |  |
| SSI 32R511/511R-4   |              |          |      | 24L      |  |  |  |  |
| SSI 32R511/511R-6   |              |          | 28   | 28L      |  |  |  |  |
| SSI 32R511/511R-8   | 40           | 32       | 44   | 32W      |  |  |  |  |
| SSI 32R511M/511RM-6 |              |          |      | 28L      |  |  |  |  |
| SSI 32R511M/511RM-8 |              |          |      | 32W      |  |  |  |  |
| SSI 32R512/512R-8   |              |          |      | 32W      |  |  |  |  |
| SSI 32R512/512R-9   |              |          |      | 34L      |  |  |  |  |
| SSI 32R512M/512RM-8 |              |          |      | 32W      |  |  |  |  |
| SSI 32R512M/512RM-9 |              |          |      | 34L      |  |  |  |  |
| SSI 32R514/514R-2   |              |          |      | 18L      |  |  |  |  |
| SSI 32R514/514R-4   |              |          |      | 24L      |  |  |  |  |
| SSI 32R514/514R-6   |              |          | 28   | 28L      |  |  |  |  |
| SSI 32R515/515R-9   |              |          |      | 34L      |  |  |  |  |
| SSI 32R515/515R-10  |              |          | 44   |          |  |  |  |  |
| SSI 32R515M/515RM-9 |              |          |      | 34L      |  |  |  |  |
| SSI 32R520/520R     |              | 24       |      |          |  |  |  |  |
| SSI 32R521/521R     |              | 28       | 28   | 28L      |  |  |  |  |
| SSI 32R522/522R-4   |              | 24       |      |          |  |  |  |  |
| SSI 32R522/522R-6   |              |          | 28   | 28L      |  |  |  |  |
| SSI 32R524R/524RM   |              |          |      | 32W, 34L |  |  |  |  |
| SSI 32R525R         |              | 24       |      | 24L      |  |  |  |  |
| SSI 34B580          | 28           |          | 28   |          |  |  |  |  |
| SSI 34D441          | 28 -         |          | 28   |          |  |  |  |  |
| SSI 34P570          | 28           |          | 28   |          |  |  |  |  |
| SSI 34R575-2        | 18           |          |      |          |  |  |  |  |
| SSI 34R575-4        | 24           |          |      |          |  |  |  |  |
| SSI 35P550          | 40           |          | 44   |          |  |  |  |  |



# SSi Ordering Information

11-4

. . . . . . . . . . . . .





PLASTIC DIP 14 Pins



11



PLASTIC DIP 16 Pins



PLASTIC DIP 18 Pins







PLASTIC DIP 22 Pins



SUICON SUSTEMS INNOVATORS IN INTEGRATION



PLASTIC DIP 28 Pins







PLASTIC DIP 40 Pins



SILICON SUSTEMS







CERDIP 18 Pins



CERDIP 22 Pins



11



CERDIP 24 Pins



CERDIP 28 Pins



Silicon Systems

SURFACE MOUNTED QUAD (PLCC) 28 Leads









SURFACE MOUNTED QUAD (PLCC)











Silicon Systems















| Pkg.<br>Type | Lead<br>Cnt. | A     | В                   | С                   | D           | E                   | F                   | L                   | Q                   | w                   |
|--------------|--------------|-------|---------------------|---------------------|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| F            | 10           | .900  | <u>.015</u><br>.019 | <u>.045</u><br>.055 | .090<br>max | .200<br>typ         | <u>.004</u><br>.007 | <u>.250</u><br>.260 | .074<br>typ         | <u>.250</u><br>.260 |
| F            | 24           | .900  | <u>.015</u><br>.019 | .050<br>typ         | .087<br>max | .567<br>typ         | <u>.004</u><br>.007 | <u>.391</u><br>.405 | .075<br>typ         | <u>.264</u><br>.276 |
| F            | 28           | 1.150 | <u>.015</u><br>.019 | <u>.045</u><br>.055 | .092<br>max | <u>.645</u><br>.655 | <u>.004</u><br>.007 | .712<br>.728        | <u>.085</u><br>.078 | <u>.492</u><br>.508 |
| F            | 32           | 1.150 | <u>.015</u><br>.019 | <u>.045</u><br>.055 | .092<br>max | <u>.745</u><br>.755 | <u>.004</u><br>.007 | <u>.812</u><br>.828 | <u>.085</u><br>.078 | <u>.492</u><br>.508 |



# SALES OFFICES/ DISTRIBUTORS

Departure 1995









# **North American**

**Regional Offices & Sales Representatives** 

# NORTHWEST

SSI REGIONAL Jon Tammel, RM Silicon Systems, Inc. 2700 Augustine Dr. Suite 219 Santa Clara, CA 95054 Ph: 408/980-9771 TLX: 171-200 FAX: 408/748-9488

#### CALIFORNIA

Magna Sales Santa Clara Ph: 408/727-8753 TLX: 171-200 FAX: 408/727-8573

## CANADA

Enerlec Surrey, BC Ph: 604/888-1667 TLX: 04-365-634 FAX: 604/888-3381

## COLORADO

Lange Sales Littleton Ph: 303/795-3600 TLX: 450-017 FAX: 303/795-0373

#### OREGON

Western Technical Sales Beaverton Ph: 503/644-8860 FAX: 503/644-8200

## UTAH

Lange Sales Salt Lake City Ph: 801/487-0843 FAX: 801/484-5408 WASHINGTON

Western Technical Sales Bellevue Ph: 206/641-3900 FAX: 206/641-5829

Western Technical Sales Spokane Ph: 509/922-7600 FAX: 509/922-7603

# SOUTHWEST

<u>SSI REGIONAL</u> Silicon Systems, Inc. 14351 Myford Road Tustin, CA 92680 Ph: 714/731-7110 TWX: 472-2133 FAX: 714/669-8814 714/731-5457

Mel Marchbanks, RM Silicon Systems, Inc. (L.A. District) 454 Carson Plaza Drive Suite 209 Carson, CA 90745 Ph: 213/532-1524,3499 FAX: 213/532-4571

#### ARIZONA

Western High Tech Marketing, Inc. Scottsdale Ph: 602/860-2702 FAX: 602/860-2712 CALIFORNIA Hadden Associates San Diego Ph: 619/565-9444 FAX: 619/565-1802

SC Cubed Thousand Oaks Ph: 805/496-7307 FAX: 805/495-3601

SC Cubed Tustin Ph: 714/731-9206 FAX: 714/731-7801

NEW MEXICO Western High Tech Marketing Inc. Albuquerque Ph: 505/884-2256 FAX: 505/884-2258

# CENTRAL

SSI REGIONAL Silicon Systems, Inc. Tom George, RM 2201 N. Central Expressway Suite 132 Richardson, TX 75080 Ph: 214/669-3381 FAX: 214/669-3495

ILLINOIS Please call Regional Office Ph: 214/669-3381

#### INDIANA

Technology Marketing Corporation (TMC) Carmel Ph: 317/844-8462 FAX: 317/573-5472

Fort Wayne Ph: 219/432-5553 FAX: 219/432-5555

KANSAS B. C. Electronics Kansas City Ph: 913/342-1211 FAX: 314/524-8906

Wichita Ph: 316/722-0104

KENTUCKY Technology Marketing Corporation (TMC) Louisville Ph: 502/893-1377 FAX: 502/896-6679

#### MICHIGAN

A.P. Associates Brighton Ph: 313/229-6550 TLX: 816/287-310 FAX: 313/229-9356

MINNESOTA Com-Tek Eden Prairie

Eden Prairie Ph: 612/941-7181 TWX: 310/431-0122 FAX: 612/941-4322

# **North American**

Regional Offices & Sales Representatives (Continued)

# CENTRAL (Cont.)

MISSOURI B.C. Electronics St. Louis Ph: 314/521-6683

#### OHIO

Makin Associates Cincinnati Ph: 513/871-2424 FAX: 513/871-2524

Columbus Ph: 614/481-8898 FAX: 513/871-2524

Solon Ph: 216/248-7370 FAX: 513/871-2524

TEXAS OM Assoc., Inc. Austin Ph: 512/388-1151 FAX: 512/244-9505

Richardson Ph: 214/690-6746 TWX: 910-860-5368 FAX: 214/690-8721

Houston Ph: 713/789-4426 TLX: 791-363 FAX: 713/789-4825

# WISCONSIN

Please call Regional Office Ph: 214/669-3381

# EAST

<u>SSI REGIONAL</u> Wayne Taylor, RM Silicon Systems, Inc. 53 Stiles Road Salem, NH 03079 Ph: 603/898-1444 603/898-6721 603/898-6722 FAX: 603/898-9538

CONNECTICUT NRG, Ltd. Fairfield Ph: 203/384-1112 FAX: 203/335-2127

**CANADA - Ontario** Har-Tech Downsview Ph: 416/665-7773 FAX: 416/665-7290

Nepean Ph: 613/726-9410 FAX: 613/726-8834

**CANADA - Quebec** Har-Tech Pointe Claire Ph: 514/694-6110 FAX: 514/694-8501

MASSACHUSETTS

Mill-Bern Associates Woburn Ph: 617/932-3311 TWX: 710-332-0077 FAX: 617/932-0511

NEW JERSEY Technical Marketing Group Teaneck Ph: 201/692-0200 FAX: 201/692-8367

# NEW YORK

Electra Sales Rochester Ph: 716/427-7860 TLX: 82-1722 FAX: 716/427-0614

Syracuse Ph: 315/463-1248 TLX: 82-1721 FAX: 315/437-8283

Technical Marketing Group Melville Ph: 516/351-8833 FAX: 516/351-8667

#### PENNSYLVANIA

Omni Sales Erdenheim Ph: 215/233-4600 FAX: 215/233-4702

#### ALABAMA

Technology Marketing Associates (TMA) Huntsville Ph: 205/883-7893 TWX: 510-600-4721 FAX: 205/882-6162

#### GEORGIA

Technology Marketing Associates (TMA) Atlanta Ph: 404/446-3565 TWX: 510-600-4721 FAX: 404/843-8705

#### **FLORIDA**

Technology Marketing Associates (TMA) Orlando Ph: 407/857-3760 TWX: 510-600-4721 FAX: 407/857-6412

Pompano Beach Ph: 305/977-9006 TWX: 510-600-4721 FAX: 305/977-9044

Largo Ph: 813/541-1591 TWX: 510-600-4721 FAX: 813/545-8617

#### Melbourne

Ph: 407/676-3776 TWX: 510-600-4721 FAX: 407/676-4231

#### MARYLAND

Burgin-Kreh Associates Baltimore Ph: 301/265-8500 FAX: 301/265-8536

#### **NO. CAROLINA**

Technology Marketing Associates (TMA) Raleigh Ph: 919/870-1084 FAX: 919/870-1085 TWX: 510-600-4721

#### VIRGINIA

Burgin-Kreh Associates Lynchburg Ph: 804/239-2626 FAX: 804/239-1333

# International Sales Representatives / Distributors

# EUROPE

SSI EUROPEAN HDQ. Silicon Systems, Int'I R. Sharman, Tech. Sales Mgr. Woodpeckers The Common West Chiltington Pulborough RH20 2PL England Ph: (44) 7983-2331 TLX: 878411 FAX: 44/7983-2117

## BELGIUM

D & D Electronics BVBA Antwerp Ph: (32) 3-827-7934 FAX: (32) 3-828-7254 TLX: 73121 DDELEC

## DENMARK

C-88 Kokkedal Ph: (45) 2-244888 FAX: (45) 2-244889 TLX: (855) 41198

## ENGLAND

Pronto Electronic Systems Ltd Ilford, Essex Ph: (44) 1-554-6222 FAX: (44) 1-518-3222 TLX: (851) 895-4213

## FINLAND

Komdel Oy Espoo Ph: (358) 0-885011 TLX: (857) 121926 FAX: (358) 0-885-327

## FRANCE

Datadis, S. A. Boulogne Ph: (33) 1-46-05-60-00 FAX: (33) 1-69-20-49-00 TLX: (842) 201-905

#### GERMANY

Atlantik Elektronik GMBH Munich Ph: (49) 89-857-2086 FAX: (49) 89-857-3702 TWX: 521-511

#### GREECE

Peter Caritato & Associates Ltd. Athens Ph: (30) 1-361-9379 (30) 1-362-3614 FAX: (30) 1-364-6210 TLX: (863) 216-723

## ISRAEL

Rapac Tel Aviv Ph: (972) 3-477115 TLX: (922) 342173 FAX: (972) 349-3272

# ITALY

Cefra S.p.A. Milano Ph: (39) 223-5264 FAX (39) 2236-0249 TLX: 314543

#### NETHERLANDS Alcom Electronics BV

2908 LJ Capelle A/D IJSSEL Ph: (31) 10-451-9553 FAX: (31) 10-458-6482 TLX: 26160

## NORWAY

Hans H. Schive Nesbru Ph: (47) 2-845160 TLX: (856) 19124 FAX: (47) 2-846020

## SO. AFRICA

South Continental Devices Pinegowrie Ph: (27) 11-789-2400 TLX: (960) 4-24849 FAX: (27) 11-787-0831

# SPAIN

Diode Madrid Ph: (34) 1-455-3686 TLX: 42148 FAX: 34-1-456-7159

#### SWEDEN

Bexab Technology AB Taeby Ph: (46) 8-732-8980 FAX: (46) 8-732-7058 TLX: 13888 BEXTE S

## SWITZERLAND

Ellyptic AG Zurich Ph: (41)1- 493-100 TWX: 822-542 FAX: 011-41-1-700-2071

# FAR EAST

AUSTRALIA R & D Electronics Victoria Ph: 61-3-288-8911 TLX: (790) 33288 FAX: (61) 3-288-9168

## HONG KONG

CET LTD Wanchai Ph: (852)5-200922 FAX: (852) 5-285764 TLX: (780) 85148

# INDIA

Gaekwar Enterprise Bombay Ph: (91) 22-494-2583 TLX: 11-2633 FAX: 91-22-494-3459

## JAPAN

Internix Tokyo Ph: (81) 3-369-1101 TLX: (781) 26733 FAX: (81) 3-366-8566

## KOREA

Hanaro Corporation Seoul Ph: 82-2-784-1144, 1145, 1146 TLX: (787) 26878 FAX: 82-2-784-0157

#### SINGAPORE

Dynamar International Ph: (65) 747-6188 TLX: (786) 26283 FAX: (65) 747-2648

## TAIWAN

Taipei New Dynamar International Ph: (886) 2-777-5670 thru 5674 TLX: (785) 11064 DY-NAMAR FAX: (886) 2-777-5867

# SOUTH AMERICA

#### ARGENTINA

Yel S.R.L. Buenos Aires Ph: (54) 1-46-211 TLX: (390) 18605 FAX: (54) 1-45-2551

## BRAZIL

Hitech Sao Paulo Ph: 55 (11) 531-9355 TLX: (391) 11-53288 HTHB BR FAX: 55-240-2650

## MEXICO

Panamtek Mexico City Ph: (525) 754-0426 TLX: 1173470 FAX: 011-754-6480

Guadalajara Ph: (52) 36-303029 FAX: 52-36-30-3115 **North American** 

Authorized Distributor Offices All locations are "Hallmark Electronics" except as noted.

## UNITED STATES

ALABAMA Huntsville Ph: 205/837-8700

ARIZONA Phoenix Ph: 602/437-1200

CALIFORNIA Orange County Ph: 714/669-4100

Aved, Inc. Orange County Ph: 714/259-8258

San Fernando Valley Ph: 818/716-7300

San Diego Ph: 619/268-1201

Los Angeles Ph: 213/217-8400

Sacramento Ph: 916/722-8600

San Jose Ph: 408/432-0900

COLORADO Englewood Ph: 303/790-1662 CONNECTICUT Wallingford Ph: 203/271-2844

FLORIDA Clearwater Ph: 813/530-4543

Orlando Ph: 305/855-4020

Ft. Lauderdale Ph: 305/971-9280

GEORGIA Atlanta Ph: 404/447-8000

ILLINOIS Chicago Ph: 312/860-3800

INDIANA Indianapolis Ph: 317/291-5350

KANSAS Kansas City Ph: 913/888-4747

MARYLAND Baltimore/Washington DC Ph: 301/988-9800 MASSACHUSETTS Boston Ph: 617/935-9777

MINNESOTA Minneapolis Ph: 612/941-2600

MISSOURI St. Louis Ph: 314/291-5350

NEW JERSEY Philadelphia Ph: 609/235-1900

Fairfield Ph: 201/575-4415

NEW YORK New York City Ph: 516/737-0600

Rochester Ph: 716/244-9290

NORTH CAROLINA Raleigh Ph: 919/872-0712

OHIO Cincinnati Ph: 513/563-5980

Cleveland Ph: 216/349-5632

Columbus Ph: 614/888-3313 OKLAHOMA Tulsa Ph: 918/665-3200

TEXAS Austin Ph: 512/258-8848

Dallas Ph: 214/553-4300

Houston Ph: 713/781-6100

UTAH Salt Lake City Ph: 801/268-3779

WISCONSIN Milwaukee Ph: 414/797-7844

#### CANADA

ONTARIO Valtrie Marketing Toronto Ph: 416/851-0355

BRITISH COLUMBIA Enerlec Vancouver Ph: 604/888-1667

con systems™

12-4

Silicon Systems, Inc., 14351 Myford Road, Tustin,

CA 92680, (714) 731-7110, TWX 910-595-2809

