National
Semiconductor


## Linear Application Specific IC's Databook

- Audio Circuits
- Radio Circuits
- Video Circuits
- Display Drivers
- Clock Drivers
- Frequency Synthesis
- Special Automotive
- Special Functions


# LINEAR APPLICATION SPECIFIC IC's DATABOOK 

1993 Edition
Audio Circuits
Radio Circuits
Video Circuits
Display Drivers
Clock Drivers
Frequency Synthesis
Special Automotive
Special Functions
Surface Mount
Appendices/Physical Dimensions

## TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| АВіСтм | FACTTM | MICROWIRE/PLUSTM | SERIES/800'M |
| :---: | :---: | :---: | :---: |
| Abuseable ${ }^{\text {TM }}$ | FACT Quiet Series ${ }^{\text {TM }}$ | MOLETM | Series 32000® |
| AnadigTM | FAIRCADTM | MPATM | Simple SwitcherTM |
| APPSTM | Fairtech ${ }^{\text {TM }}$ | MSTTM | SofChekTM |
| ASPECTTM | FAST® | Naked-8TM | SONICTM |
| Auto-Chem DeflasherTM | FASTrTM | Nationa ${ }^{(8)}$ | SPIRETM |
| ВСРтм | Flashtm | National Semiconductor ${ }^{\text {® }}$ | Staggered Refresh ${ }^{\text {TM }}$ |
| BI-FETTM | GENIXTM | National Semiconductor | STARTM |
| BI-FET IITM | GNXTM | Corp. ${ }^{\text {® }}$ | Starlink ${ }^{\text {TM }}$ |
| BI-LINETM | GTOTM | NAX 800 ${ }^{\text {TM }}$ | STARPLEXTM |
| BIPLANTM | HEX 3000tM | Nitride Plus ${ }^{\text {TM }}$ | ST-NICTM |
| BLCTM | НРСтм | Nitride Plus OxideTM | SuperATtm |
| BLXTM | HyBaltm | NMLTM | Super-Block ${ }^{\text {TM }}$ |
| BMACTM | ${ }^{3} \mathrm{~L}$ (®) | NOBUSTM | SuperChip ${ }^{\text {TM }}$ |
| Brite-LiteTM | ICMTM | NSC800'm | SuperScript ${ }^{\text {TM }}$ |
| BSITM | Integral ISETM | NSCISETM | SYS32TM |
| BSI-2TM | Intelisplay ${ }^{\text {TM }}$ | NSX-16TM | TapePak ${ }^{\text {® }}$ |
| CDDTM | Inter-LERICTM | NS-XC-16TM | TDSTM |
| CIM ${ }^{\text {TM }}$ | Inter-RICTM | NTERCOM ${ }^{\text {TM }}$ | TeleGateTM |
| CIMBUSTM | ISETM | NURAM ${ }^{\text {TM }}$ | The National Anthem ${ }^{\text {® }}$ |
| CLASICTM | ISE/06TM | OPALTM | TLCTM |
| COMBO® | ISE/08TM | OXISSTM | TrapezoidalTM |
| COMBO ITM | ISE/16TM | P2CMOSTM | TRI-CODETM |
| COMBO IITM | ISE32TM | Perfect Watch ${ }^{\text {TM }}$ | TRI-POLYTM |
| COPSTM microcontrollers | ISOPLANARTM | PLANTM | TRI-SAFETM |
| CRDTM | ISOPLANAR-ZTM | PLANARTM | TRI-STATE ${ }^{\text {® }}$ |
| DA4TM | LERICTM | PLAYERTM | TROPICTM |
| DENSPAKTM | LMCMOSTM | Plus-2TM | Tropic Pele' ${ }^{\text {Tm }}$ |
| DIBTM | M ${ }^{2} \mathrm{CMOSTM}$ | Polycraft ${ }^{\text {TM }}$ | Tropic ReeftM |
| DISCERNTM | Macrobus ${ }^{\text {TM }}$ | Power + Controlm | TURBOTRANSCEIVERTM |
| DISTILLTM | Macrocomponent ${ }^{\text {TM }}$ | POWERplanar ${ }^{\text {TM }}$ | VIPTM |
| DNR ${ }^{\text {® }}$ | MAPLTM | QSTM | VR32TM |
| DPVM ${ }^{\text {TM }}$ | MAXI-ROM ${ }^{\text {® }}$ | QUAD3000TM | WATCHDOGTM |
| E2CMOSTM | Microbus ${ }^{\text {TM }}$ data bus | QUIKLOOKTM | ХMOSTM |
| ELSTARTM | MICRO-DACTM | RATTM | XPUTM |
| Embedded System | $\mu$ talker ${ }^{\text {TM }}$ | RICTM | Z STARTM |
| ProcessortM | MicrotalkerTM | RTX16TM | 883B/RETSTM |
| EPTM | MICROWIRETM | SCXTM | 883S/RETSTM |
| E-Z-LINKTM |  |  |  |

Dolby ${ }^{\circledR}$ and the double-D symbol are registered trademarks of Dolby Laboratories Licensing Corporation.
IBM ${ }^{\circledR}$ is a registered trademark of International Business Machines Corporation.

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR COR. PORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life suppor device or system whose failure to perform can be reason ably expected to cause the failure of the life support de vice or system, or to affect its safety or effectiveness.

National Semiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 1-800-272-9959 TWX (910) 339-9240
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.

## Definition of Terms

## Product Status Definitions

| Data Sheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information |  |  | | Formative or |
| :--- |
| In Design |$\quad$| This data sheet contains the design specifications for product |
| :--- |
| development. Specifications may change in any manner without notice. |

National Semiconductor Corporation reserves the right to make changes without further notice to any products herein to improve reliability, function or design. National does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

## Table of Contents

Alphanumeric Index ..... viii
Additional Available Linear Devices ..... xii
Cross Reference by Part Number ..... xxvi
Industry Package Cross Reference Guide ..... xxxviii
Section 1 Audio Circuits
Audio Circuits Definition of Terms ..... 1-3
Audio Circuits Selection Guide ..... 1-4
LM380 Audio Power Amplifier ..... 1-7
LM383 7 Watt Audio Power Amplifier ..... 1-11
LM384 5 Watt Audio Power Amplifier ..... 1-15
LM386 Low Voltage Audio Power Amplifier ..... 1-20
LM388 1.5-Watt Audio Power Amplifier ..... 1-25
LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array ..... 1-31
LM390 1 Watt Battery Operated Audio Power Amplifier ..... 1-39
LM391 Audio Power Driver ..... 1-44
LM831 Low Voltage Audio Power Amplifier ..... 1-55

- LM832 Dynamic Noise Reduction System DNR ..... 1-67
- LM833 Dual Audio Operational Amplifier ..... 1-75
- LM837 Low Noise Quad Operational Amplifier ..... 1-84
- LM1035/LM1036 Dual DC Operated Tone/Volume/Balance Circuits ..... 1-90
- LM1037 Dual Four-Channel Analog Switch ..... 1-100
. LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility ..... 1-106
- LM1131A Dual Dolby B-Type Noise Reduction Processor ..... 1-116
- LM1151 Dolby B-Type Noise Reduction System ..... 1-121
LM1875 20 Watt Power Audio Amplifier ..... 1-122
LM1877 Dual Power Audio Amplifier ..... 1-128
- LM1894 Dynamic Noise Reduction System DNR ..... 1-133
LM1896/LM2896 Dual Power Audio Amplifiers ..... 1-141
LM2877 Dual 4 Watt Power Audio Amplifier ..... 1-149
LM2878 Dual 5 Watt Power Audio Amplifier ..... 1-156
LM2879 Dual 8 Watt Audio Amplifier ..... 1-163
LM3875 High Performance 40 Watt Audio Power Amplifier ..... 1-170
LM3876 High Performance 40 Watt Audio Power Amplifier ..... 1-171
LMC835 Digital Controlled Graphic Equalizer ..... 1-172
LMC1982 Digitally-Controlled Stereo Tone and Volume Circuit with Two Selectable Stereo Inputs ..... 1-187
LMC1983 Digitally-Controlled Stereo Tone and Volume Circuit with Three Selectable Stereo Inputs ..... 1-198
LMC1992 Digitally-Controlled Stereo Tone and Volume Circuit with Four-Channel Input-Selector ..... 1-209
Section 2 Radio Circuits
Radio Circuits Definition of Terms ..... 2-3
- Radio Circuits Selection Guide ..... 2-4
LM1211 Broadband Demodulator System ..... 2-6
LM1596/LM1496 Balanced Modulator-Demodulators ..... 2-16
LM1865 Advanced FM IF System ..... 2-21
LM1868 AM/FM Radio System ..... 2-35
- LM3089 FM Receiver IF System ..... 2-43
- LM3189 FM IF System ..... 2-49
LM3361A Low Voltage/Power Narrow Band FM IF System ..... 2-56


## Table of Contents ${ }_{\text {(Coninues) }}$

Section 3 Video Circuits Video Definition of Terms ..... 3-3
Video Circuits Selection Guide ..... 3-5
LH4266 SPDT RF Switch ..... 3-7
LM1044 Analog Video Switch ..... 3-14
LM1201 Video Amplifier System ..... 3-23
LM1202 230 MHz Video Amplifier System ..... 3-36
LM1203 RGB Video Amplifier System ..... 3-52
LM1203A 150 MHz RGB Video Amplifier System ..... 3-66
LM1203B 100 MHz RGB Video Amplifier System ..... 3-82
LM1204 150 MHz RGB Video Amplifier System ..... 3-83
LM1391 Phase-Locked Loop ..... 3-101
LM1823 Video IF Amplifier/PLL Detector System ..... 3-106
LM1881 Video Sync Separator ..... 3-113
54ACT/74ACT715 • LM1882 Programmable Video Sync Generators ..... 3-121
LM2416/LM2416C Triple 50 MHz CRT Drivers ..... 3-133
LM2418 Triple 30 MHz CRT Driver ..... 3-137
LM2419 Triple 65 MHz CRT Driver ..... 3-141
Section 4 Display Drivers
Display Drivers-Introduction ..... 4-3
Display Drivers-Selection Guide ..... 4-4
DS8187 Vacuum Fluorescent Display Driver ..... 4-6
DS75491 MOS-to-LED Quad Segment Driver ..... 4-17
DS75492 MOS-to-LED Hex Digit Driver ..... 4-17
DS55494/DS75494 Hex Digit Drivers ..... 4-20
MM5450/MM5451 LED Display Drivers ..... 4-22
MM5452/MM5453 Liquid Crystal Display Drivers ..... 4-28
MM5480 LED Display Driver ..... 4-35
MM5481 LED Display Driver ..... 4-39
MM5483 Liquid Crystal Display Driver ..... 4-43
MM5484 16-Segment LED Display Driver ..... 4-46
MM5486 LED Display Driver ..... 4-49
MM58201 Multiplexed LCD Driver ..... 4-54
MM58241 High Voltage Display Driver ..... 4-60
MM58242 High Voltage Display Driver ..... 4-65
MM58248 High Voltage Display Driver ..... 4-70
MM58341 High Voltage Display Driver ..... 4-75
MM58342 High Voltage Display Driver ..... 4-80
MM58348 High Voltage Display Driver ..... 4-85
LM3909 LED Flasher/Oscillator ..... 4-90
LM3914 Dot/Bar Display Driver ..... 4-97
LM3915 Dot/Bar Display Driver ..... 4-112
LM3916 Dot/Bar Display Driver ..... 4-130
Section 5 Clock Drivers Clock Drivers-Selection Guide ..... 5-3

* MH0007/MH0007C DC Coupled MOS Clock Drivers DS0025C Two Phase MOS Clock Driver ..... 5-4
DS0026/DS0056 5 MHz Two Phase MOS Clock Drivers ..... 5-8
DS75325 Memory Driver ..... 5-16
DS75361 Dual TTL-to-MOS Driver ..... 5-29
DS75365 Quad TTL-to-MOS Driver ..... 5-34


## Table of Contents ${ }_{\text {(coninueas) }}$

Section 6 Frequency Synthesis
Frequency Synthesis-Introduction ..... 6-3
Frequency Synthesizers-Selection Guide ..... 6-5
DS8615/DS8616 130/225 MHz Low Power Dual Modulus Prescalers ..... 6-6
DS8673/DS8674 Low Power VHF/UHF Prescalers ..... 6-10
DS8908B AM/FM Digital Phase-Locked Loop Frequency Synthesizer ..... 6-13
DS8911/DS8913 AM/FM/TV Sound Up-Conversion Frequency Synthesizers ..... 6-21
MM5368 CMOS Oscillator Divider Circuit ..... 6-30
MM5369 Series 17 Stage Oscillator/Divider ..... 6-33
MM5437 Digital Noise Source ..... 6-36
Section 7 Special Automotive
Automotive Standard Products Selection Guide ..... 7-3
LM903 Fluid Level Detector ..... 7-4
LM1042 Fluid Level Detector ..... 7-10
LM1815 Adaptive Sense Amplifier ..... 7-17
LM1819 Air-Core Meter Driver ..... 7-21
LM1830 Fluid Detector ..... 7-29
LM1921 1 Amp Industrial Switch ..... 7-35
LM1946 Over/Under Current Limit Diagnostic Circuit ..... 7-40
LM1949 Injector Drive Controller ..... 7-51
LM1950 750 mA High Side Switch ..... 7-59
LM1951 Solid State 1 Amp Switch ..... 7-64
LM1964 Sensor Interface Amplifier ..... 7-72
LMD18400 Quad High Side Driver ..... 7-76
Section 8 Special Functions
Special Function Circuits Selection Guide ..... 8-3
DH0006/DH0006C Current Drivers ..... 8-6
DH0008 High Voltage, High Current Driver ..... 8-10
DH0011A High Voltage High Current Driver ..... 8-14
DH0035/DH0035C PIN Diode Drivers ..... 8-17
DH0034 High Speed Dual Level Translator ..... 8-20* LH0091 True RMS to DC ConverterLH0094 Multifunction Converter8-24
LM122/LM322/LM3905 Precision Timers ..... 8-33
LM194/LM394 SuperMatch Pairs ..... 8-45
LM195/LM295/LM395 Ultra Reliable Power Transistors ..... 8-53
LM555/LM555C Timers ..... 8-64
LM556/LM556C Dual Timers ..... 8-72
LM565/LM565C Phase Locked Loops ..... 8-76
LM566C Voltage Controlled Oscillator ..... 8-84
LM567/LM567C Tone Decoders ..... 8-88
LM1851 Ground Fault Interrupter ..... 8-94
LM2240 Programmable Timer/Counter ..... 8-101
LM2907/LM2917 Frequency to Voltage Converters ..... 8-110
LM3045/LM3046/LM3086 Transistor Arrays ..... 8-124
LM3146 High Voltage Transistor Array ..... 8-129
LMC555 CMOS Timer ..... 8-134
LMC567 Low Power Tone Decoder ..... 8-137
LMC568 Low Power Phase-Locked Loop ..... 8-141
LP395 Ultra Reliable Power Transistor ..... 8-145

## Table of Contents ${ }_{\text {(Continued) }}$

Section 9 Surface Mount
Surface Mount ..... 9-3
Section 10 Appendices/Physical Dimensions
Appendix A General Product Marking and Code Explanation ..... 10-3
Appendix B Device/Application Literature Cross-Reference ..... 10-4
Appendix C Summary of Commercial Reliability Programs ..... 10-11
Appendix D Military Aerospace Programs from National Semiconductor ..... 10-13
Appendix E Understanding Integrated Circuit Package Power Capabilities ..... 10-22
Appendix F How to Get the Right Information from a Datasheet ..... 10-27
Appendix G Obsolete Product Replacement Guide ..... 10-31
Physical Dimensions ..... 10-33
Bookshelf
Distributors
Alpha-Numeric Index
54ACT715 Programmable Video Sync Generator ..... 3-121
74ACT715 Programmable Video Sync Generator ..... 3-121
DH0006 Current Driver ..... 8-6
DH0006C Current Driver ..... 8-6
DH0008 High Voltage, High Current Driver ..... 8-10
DH0011A High Voltage High Current Driver ..... 8-14
DH0034 High Speed Dual Level Translator ..... 8-20
DH0035 PIN Diode Driver ..... 8-17
DH0035C PIN Diode Driver ..... 8-17
DS0025C Two Phase MOS Clock Driver ..... 5-4
DS0026 5 MHz Two Phase MOS Clock Driver ..... 5-8
DS0056 5 MHz Two Phase MOS Clock Driver ..... 5-8
DS8187 Vacuum Fluorescent Display Driver ..... 4-6
DS8615 130 MHz Low Power Dual Modulus Prescaler ..... 6-6
DS8616 225 MHz Low Power Dual Modulus Prescaler ..... 6-6
DS8673 Low Power VHF/UHF Prescaler ..... 6-10
DS8674 Low Power VHF/UHF Prescaler ..... 6-10
DS8908B AM/FM Digital Phase-Locked Loop Frequency Synthesizer ..... 6-13
DS8911 AM/FM/TV Sound Up-Conversion Frequency Synthesizer ..... 6-21
DS8913 AM/FM/TV Sound Up-Conversion Frequency Synthesizer ..... 6-21
DS55494 Hex Digit Driver ..... 4-20
DS75325 Memory Driver ..... 5-16
DS75361 Dual TTL-to-MOS Driver ..... 5-29
DS75365 Quad TTL-to-MOS Driver ..... 5-34
DS75491 MOS-to-LED Quad Segment Driver ..... 4-17
DS75492 MOS-to-LED Hex Digit Driver ..... 4-17
DS75494 Hex Digit Driver ..... 4-20

* LH0091 True RMS to DC Converter LH0094 Multifunction Converter ..... 8-24
LH4266 SPDT RF Switch ..... 3-7
LM122 Precision Timer ..... 8-33
LM194 SuperMatch Pair ..... 8-45
LM195 Ultra Reliable Power Transistor ..... 8-53
LM295 Ultra Reliable Power Transistor ..... 8-53
LM322 Precision Timer ..... 8-33
LM380 Audio Power Amplifier ..... 1-7
LM383 7 Watt Audio Power Amplifier ..... 1-11
LM3845 Watt Audio Power Amplifier ..... 1-15
LM386 Low Voltage Audio Power Amplifier ..... 1-20
LM388 1.5-Watt Audio Power Amplifier ..... 1-25
LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array ..... 1-31
LM390 1 Watt Battery Operated Audio Power Amplifier ..... 1-39
LM391 Audio Power Driver ..... 1-44
LM394 SuperMatch Pair ..... 8-45
LM395 Ultra Reliable Power Transistor ..... 8-53
LM555 Timer ..... 8-64
LM555C Timer ..... 8-64
LM556 Dual Timer ..... 8-72
LM556C Dual Timer ..... 8-72
LM565 Phase Locked Loop ..... 8-76
LM565C Phase Locked Loop ..... 8-76
Alpha-Numeric Index (Coniniues)
LM566C Voltage Controlled Oscillator ..... 8-84
LM567 Tone Decoder ..... 8-88
LM567C Tone Decoder ..... 8-88
LM831 Low Voltage Audio Power Amplifier ..... 1-55
LM832 Dynamic Noise Reduction System DNR ..... 1-67
LM833 Dual Audio Operational Amplifier ..... 1-75
LM837 Low Noise Quad Operational Amplifier ..... 1-84
LM903 Fluid Level Detector ..... 7-4
LM1035 Dual DC Operated Tone/Volume/Balance Circuit ..... 1-90
LM1036 Dual DC Operated Tone/Volume/Balance Circuit ..... 1-90
LM1037 Dual Four-Channel Analog Switch ..... 1-100
LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility ..... 1-106
LM1042 Fluid Level Detector ..... 7-10
LM1044 Analog Video Switch ..... 3-14
LM1131A Dual Dolby B-Type Noise Reduction Processor ..... 1-116
LM1151 Dolby B-Type Noise Reduction System ..... 1-121
LM1201 Video Amplifier System ..... 3-23
LM1202 230 MHz Video Amplifier System ..... 3-36
LM1203 RGB Video Amplifier System ..... 3-52
LM1203A 150 MHz RGB Video Amplifier System ..... 3-66
LM1203B 100 MHz RGB Video Amplifier System ..... 3-82
LM1204 150 MHz RGB Video Amplifier System ..... 3-83
LM1211 Broadband Demodulator System ..... 2-6
LM1391 Phase-Locked Loop ..... 3-101
LM1496 Balanced Modulator-Demodulator ..... 2-16
LM1596 Balanced Modulator-Demodulator ..... 2-16
LM1815 Adaptive Sense Amplifier ..... 7-17
LM1819 Air-Core Meter Driver ..... 7-21
LM1823 Video IF Amplifier/PLL Detector System ..... 3-106
LM1830 Fluid Detector ..... 7-29
LM1851 Ground Fault Interrupter ..... 8-94
LM1865 Advanced FM IF System ..... 2-21
LM1868 AM/FM Radio System ..... 2-35
LM1875 20 Watt Power Audio Amplifier ..... 1-122
LM1877 Dual Power Audio Amplifier ..... 1-128
LM1881 Video Sync Separator ..... 3-113
LM1882 Programmable Video Sync Generator ..... 3-121
LM1894 Dynamic Noise Reduction System DNR ..... 1-133
LM1896 Dual Power Audio Amplifier ..... 1-141
LM1921 1 Amp Industrial Switch ..... 7-35
LM1946 Over/Under Current Limit Diagnostic Circuit ..... 7-40
LM1949 Injector Drive Controller ..... 7-51
LM1950 750 mA High Side Switch ..... 7-59
LM1951 Solid State 1 Amp Switch ..... 7-64
LM1964 Sensor Interface Amplifier ..... 7-72
LM2240 Programmable Timer/Counter ..... 8-101
LM2416 Triple 50 MHz CRT Driver ..... 3-133
LM2416C Triple 50 MHz CRT Driver ..... 3-133
LM2418 Triple 30 MHz CRT Driver ..... 3-137
LM2419 Triple 65 MHz CRT Driver ..... 3-141
Alpha-Numeric Index ${ }_{\text {(conirineas) }}$
LM2877 Dual 4 Watt Power Audio Amplifier ..... 1-149
LM2878 Dual 5 Watt Power Audio Amplifier ..... 1-156
LM2879 Dual 8 Watt Audio Amplifier ..... 1-163
LM2896 Dual Power Audio Amplifier ..... 1-141
LM2907 Frequency to Voltage Converter ..... 8-110
LM2917 Frequency to Voltage Converter ..... 8-110
LM3045 Transistor Array ..... 8-124
LM3046 Transistor Array ..... 8-124
LM3086 Transistor Array ..... 8-124
LM3089 FM Receiver IF System ..... 2-43
LM3146 High Voltage Transistor Array ..... 8-129
LM3189 FM IF System ..... 2-49
LM3361A Low Voltage/Power Narrow Band FM IF System ..... 2-56
LM3875 High Performance 40 Watt Audio Power Amplifier ..... 1-170
LM3876 High Performance 40 Watt Audio Power Amplifier ..... 1-171
LM3905 Precision Timer ..... 8-33
LM3909 LED Flasher/Oscillator ..... 4-90
LM3914 Dot/Bar Display Driver ..... 4-97
LM3915 Dot/Bar Display Driver ..... 4-112
LM3916 Dot/Bar Display Driver ..... 4-130
LMC555 CMOS Timer ..... 8-134
LMC567 Low Power Tone Decoder ..... 8-137
LMC568 Low Power Phase-Locked Loop ..... 8-141
LMC835 Digital Controlled Graphic Equalizer ..... 1-172
LMC1982 Digitally-Controlled Stereo Tone and Volume Circuit with Two Selectable Stereo Inputs ..... 1-187
LMC1983 Digitally-Controlled Stereo Tone and Volume Circuit with Three Selectable Stereo Inputs ..... 1-198
LMC1992 Digitally-Controlled Stereo Tone and Volume Circuit with Four-Channel Input-Selector ..... 1-209
LMD18400 Quad High Side Driver ..... 7-76
LP395 Ultra Reliable Power Transistor ..... 8-145* MH0007 DC Coupled MOS Clock Driver* MH0007C DC Coupled MOS Clock DriverMM5368 CMOS Oscillator Divider Circuit6-30
MM5369 Series 17 Stage Oscillator/Divider ..... 6-33
MM5437 Digital Noise Source ..... 6-36
MM5450 LED Display Driver ..... 4-22
MM5451 LED Display Driver ..... 4-22
MM5452 Liquid Crystal Display Driver ..... 4-28
MM5453 Liquid Crystal Display Driver ..... 4-28
MM5480 LED Display Driver ..... 4-35
MM5481 LED Display Driver ..... 4-39
MM5483 Liquid Crystal Display Driver ..... 4-43
MM5484 16-Segment LED Display Driver ..... 4-46
MM5486 LED Display Driver ..... 4-49
MM58201 Multiplexed LCD Driver ..... 4-54
MM58241 High Voltage Display Driver ..... 4-60
MM58242 High Voltage Display Driver ..... 4-65
MM58248 High Voltage Display Driver ..... 4-70
MM58341 High Voltage Display Driver ..... 4-75
Alpha-Numeric Index ${ }_{\text {(Coninueas) }}$
MM58342 High Voltage Display Driver. ..... 4-80
MM58348 High Voltage Display Driver ..... 4-85


## Additional Available Linear Devices

| ADC0800 8-Bit A/D Converter | 2 | Data Acquisition |
| :---: | :---: | :---: |
| ADC0801 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC0802 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC0803 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC0804 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC0805 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC0808 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter with 8-Channel Multiplexer | Section 2 | Data Acquisition |
| ADC0809 8-Bit $\mu$ P Compatible A/D Converter with 8-Channel Multiplexe | Section 2 | Data Acquisition |
| ADC0811 8-Bit Serial I/O A/D Converter with 11-Channel Multiplexe | Section | Data Acquisition |
| ADC0816 8-Bit $\mu$ P Compatible A/D Converter with 16-Channel |  |  |
| Multiplexer | Section | Data Acquisition |
| ADC0817 8-Bit $\mu$ P Compatible A/D Converter with 16-Channel |  |  |
| Multiplex | Section 2 | Data Acquisition |
| ADC0819 8-Bit Serial I/O A/D Converter with 19-Cha | Section 2 | Data Acquisition. |
| ADC0820 8-Bit High Speed $\mu$ P Compatible A/D Conve |  |  |
| Functio | Sec | Data Acquisition |
| ADC0831 8-Bit Serial I/O A/D Converter with Multiplexer Options | Section 2 | Data Acquisition |
| ADC0832 8-Bit Serial I/O A/D Converter with Multiplexer Options | Section 2 | Data Acquisition |
| ADC0833 8-Bit Serial I/O A/D Converter with 4-Channel Multiplex | Section 2 | Data Acquisition |
| ADC0834 8-Bit Serial I/O A/D Converter with Multiplexer Option | Section 2 | Data Acquisition |
| ADC0838 8-Bit Serial I/O A/D Converter with Multiplexer Options | Section 2 | Data Acquisition |
| ADC0841 8-Bit $\mu$ P Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC0844 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter with Multiplexer Op | Section 2 | Data Acquisition |
| ADC0848 8-Bit $\mu \mathrm{P}$ Compatible A/D Converter with Multiplexer Options | Section 2 | Data Acquisition |
| ADC0851 8-Bit Analog Data Acquisition and Monitoring Syste | Section 1 | Data Acquisition |
| ADC0852 Multiplexed Comparator with 8-Bit Reference Divider | Section 2 | Data Acquisition |
| ADC0854 Multiplexed Comparator with 8-Bit Reference Divider | Section | Data Acquisition |
| ADC0858 8-Bit Analog Data Acquisition and Monitoring System | Section | Data Acquisition |
| ADC0881 8-Bit 20 MSPS Flash A/D Conve | Section 2 | Data Acquisition |
| ADC0882 8-Bit 20 MSPS Flash A/D Conv | ection 2 | Data Acquisition |
| ADC08031 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
| Options, Voltage Reference, and Track/Hold Functio | Section 2 | Data Acquisition |
| ADC08032 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
| Options, Voltage Reference, and Track/Hold Function | Section 2 | ata Acquisition |
| ADC08034 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
| Options, Voltage Reference, and Track/Hold Functio | Section 2 | Data Acquisition |
| ADC08038 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
| Options, Voltage Reference, and Track/Hold Function | Section 2 | Data Acquisition |
| ADC08061 500 ns A/D Converter with S/H Function and Input Multip | Section 2 | Data Acquisition |
| ADC08062 500 ns A/D Converter with S/H Function and Input Multiplex | Section 2 | Data Acquisition |
| ADC08064 500 ns A/D Converter with S/H Function and Input Multiplex | Section 2 | Data Acquisition |
| ADC08131 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
|  |  |  |
| Options, Voltage Reference, and Track/Hold Function | Section 2 | Data Acquisition |
| ADC08134 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
| Options, Voltage Reference, and Track/Hold Functio | Section 2 | Data Acquisition |
| ADC08138 8-Bit High-Speed Serial I/O A/D Converter with Multiplexer |  |  |
| Options, Voltage Reference, and Track/Hold Function | Section 2 | Data Acquisition |
| ADC08161500 ns A/D Converter with S/H Function, 2.5V Bandgap |  |  |
| Reference, and Input Multiplexer | Section 2 | Data Acquisition |

## Additional Available Linear Devices ${ }_{\text {(Continued) }}$

| ADC08164 500 ns A/D Converter with S/H Function, 2.5V Bandgap |  |  |
| :---: | :---: | :---: |
| eference, and Input Multiplex | .Section 2 | Data Acquisition |
| ADC08168 $500 \mathrm{~ns} \mathrm{A/D} \mathrm{Converter} \mathrm{with} \mathrm{S/H} \mathrm{Function}, \mathrm{2.5V} \mathrm{Bandgap}$ |  |  |
| Reference, and Input Multiplex | .Section | Data Acquisition |
| ADC08231 8-Bit $2 \mu$ s Serial I/O A/D Converter with MUX, Reference, and |  |  |
| Track/Hold | Section 2 | Data Acquisition |
| ADC08234 8-Bit $2 \mu \mathrm{~s}$ Serial I/O A/D Converter with MUX, Reference, and |  |  |
| Track/Hold | Section | Data Acquisition |
| ADC08238 8-Bit $2 \mu \mathrm{~s}$ Serial I/O A/D Converter with MUX, Reference, and |  |  |
| Track/Hold | .Section 2 | Data Acquisition |
| ADC1001 10-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC1005 10-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC1021 10-Bit $\mu$ P Compatible A/D Converter | .Section 2 | Data Acquisition |
| ADC1025 10-Bit $\mu \mathrm{P}$ Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC1031 10-Bit Serial I/O A/D Converter with Analog Multiplexer and |  |  |
| Track/Hold Function | Sectio | Data Acquisition |
| ADC1034 10-Bit Serial I/O A/D Converter with Analog Multiplexer and |  |  |
| Track/Hold Function | .Section 2 | Data Acquisition |
| ADC1038 10-Bit Serial I/O A/D Converter with Analog Multiplexer and |  |  |
| Track/Hold Function | .Section 2 | Data Acquisition |
| ADC1061 10-Bit High-Speed $\mu$ P-Compatible A/D Converter with |  |  |
| Track/Hold Function | .Section | Data Acquisition |
| ADC1205 12-Bit Plus Sign $\mu$ P Compatible A/D Converter | .Section 2 | Data Acquisition |
| ADC1210 12-Bit CMOS A/D Conve | . Section | Data Acquisition |
| ADC1211 12-Bit CMOS A/D Conve | . Section 2 | Data Acquisition |
| ADC1225 12-Bit Plus Sign $\mu$ P Compatible A/D Converter | .Section 2 | Data Acquisition |
| ADC1241 Self-Calibrating 12-Bit Plus Sign $\mu$ P-Compatible A/D Conve with Sample/Hold | .Section | Data Acquisition |
| ADC1251 Self-Calibrating 12-Bit Plus Sign A/D Converter with |  |  |
| Sample/Hold | .Section | Data Acquisition |
| ADC3511 31⁄2-Digit Microprocessor Compatible A/D Converter | .Section 2 | Data Acquisition |
| ADC3711 33/4-Digit Microprocessor Compatible A/D Converter | Section 2 | Data Acquisition |
| ADC10061 10-Bit 600 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | Section 2 | Data Acquisition |
| ADC10062 10-Bit 600 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | Sectio | Data Acquisition |
| ADC10064 10-Bit 600 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | .Section | Data Acquisition |
| ADC10154 10-Bit Plus Sign $4 \mu \mathrm{~S}$ ADC with 4- or 8-Channel MUX, |  |  |
| Track/Hold and Reference | .Section 2 | Data Acquisition |
| ADC10158 10-Bit Plus Sign $4 \mu$ S ADC with 4- or 8-Channel MUX, |  |  |
| Track/Hold and Refer | .Section 2 | Data Acquisition |
| ADC10461 10-Bit 600 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | Section | Data Acquisition |
| ADC10462 10-Bit 600 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | .Section 2 | Data Acquisition |
| ADC10464 10-Bit 600 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | .Section 2 | Data Acquisition |
| ADC10662 10-Bit 360 ns A/D Converter with Input Multiplexer and |  |  |
| Sample/Hold | .Section | Data Acquisition |

## Additional Available Linear Devices (coninueas)

ADC10664 10-Bit 360 ns A/D Converter with Input Multiplexer and
Sample/Hold ................................................................. . . Section 2 ..... Section 2
Data AcquisitionADC10731 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2ADC10732 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2ADC10734 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2ADC10738 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2ADC10831 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2ADC10832 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2
ADC10834 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2
ADC10838 10-Bit Plus Sign Serial I/O A/D Converter with MUX,Sample/Hold and ReferenceSection 2
ADC12030 Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converter withMUX and Sample/HoldSection 2
ADC12032 Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converter withMUX and Sample/HoldSection 2
ADC12034 Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converter withMUX and Sample/HoldSection 2
ADC12038 Self-Calibrating 12-Bit Plus Sign Serial I/O A/D Converter withMUX and Sample/HoldSection 2
ADC12441 Dynamically-Tested Self-Calibrating 12-Bit Plus Sign A/DConverter with Sample/HoldSection 2
ADC12451 Dynamically-Tested Self-Calibrating 12-Bit Plus Sign A/DConverter with Sample/HoldSection 2
ADD3501 3½-Digit DVM with Multiplexed 7-Segment Output Section 2
ADD3701 33/4-Digit DVM with Multiplexed 7-Segment Output ..... Section 2
AF100 Universal Active Filter Section 7
AF151 Dual Universal Active Filter Section 7
AH0014 Dual DPST-TTL/DTL Compatible MOS Analog Switch Section 8
AH0015 Quad SPST Dual DPST-TTL/DTL Compatible MOS Analog
SwitchSection 8
AH0019 Dual DPST-TTL/DTL Compatible MOS Analog Switch ............ Section 8 Data Acquisition AH0019 Dual DPST-TTL/DTL Compatible MOS Analog Switch Section 8 Data Acquisition
AH5009 Monolithic Analog Current Switch Section 8
AH5010 Monolithic Analog Current Switch Section 8
AH5011 Monolithic Analog Current Switch ..... Section 8
AH5012 Monolithic Analog Current Switch Section 8
AH5020C Monolithic Analog Current Switch Section 8
AN-450 Small Outline (SO) Package Surface Mounting Methods-
Parameters and Their Effect on Product ReliabilitySection 7
CD4016B Quad Bilateral Switch Section 8
CD4051B Single 8-Channel Analog Multiplexer/Demultiplexer Section 8
CD4052B Dual 4-Channel Analog Multiplexer/Demultiplexer Section 8
CD4053B Triple 2-Channel Analog Multiplexer/Demultiplexer Section 8
CD4066B Quad Bilateral Switch Section 8
CD4529BC Dual 4-Channel or 8-Channel Analog Data Selector Section 8Data AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data AcquisitionData Acquisition
Data AcquisitionData AcquisitionData AcquisitionData AcquisitionData AcquisitionData Acquisition
Power ICs ..... Data Acquisition Data Acquisition Data Acquisition Data Acquisition Data Acquisition Data Acquisition

## Additional Available Linear Devices ${ }_{\text {(coninives) }}$

DAC0800 8-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3 Data AcquisitionDAC0801 8-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3DAC0802 8-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3DAC0806 8-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3DAC0807 8-Bit D/A Converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3
DAC0808 8-Bit D/A Converter Section 3
DAC0830 8-Bit $\mu$ P Compatible Double-Buffered D/A Converter Section 3
DAC0831 8-Bit $\mu$ P Compatible Double-Buffered D/A Converter Section 3
DAC0832 8-Bit $\mu$ P Compatible Double-Buffered D/A Converter Section 3
DAC0854 Quad 8-Bit Voltage-Output Serial D/A Converter with Readback Section 3DAC0890 Dual 8-Bit $\mu$ P-Compatible D/A ConverterSection 3
DAC1000 $\mu$ P Compatible, Double-Buffered D/A Converter Section 3
DAC1001 $\mu$ P Compatible, Double-Buffered D/A Converter Section 3
DAC1002 $\mu$ P Compatible, Double-Buffered D/A Converter Section 3
DAC1006 $\mu$ P Compatible, Double-Buffered D/A Converter Section 3
DAC1007 $\mu$ P Compatible, Double-Buffered D/A Converter Section 3
DAC1008 $\mu$ P Compatible, Double-Buffered D/A Converter Section 3
DAC1020 10-Bit Binary Multiplying D/A Converter Section 3
DAC1021 10-Bit Binary Multiplying D/A Converter Section 3
DAC1022 10-Bit Binary Multiplying D/A Converter Section 3
DAC1208 12-Bit $\mu$ P Compatible Double-Buffered D/A Converter Section 3
DAC1209 12-Bit $\mu$ P Compatible Double-Buffered D/A Converter ..... Section 3
DAC1210 12-Bit $\mu$ P Compatible Double-Buffered D/A Converter Section 3
DAC1218 12-Bit Multiplying D/A Converter Section 3
DAC1219 12-Bit Multiplying D/A Converter ..... Section 3
DAC1220 12-Bit Binary Multiplying D/A Converter ..... Section 3
DAC1221 12-Bit Binary Multiplying D/A Converter ..... Section 3
DAC1222 12-Bit Binary Multiplying D/A Converter ..... Section 3
DAC1230 12-Bit $\mu \mathrm{P}$ Compatible Double-Buffered D/A Converter ..... Section 3
DAC1231 12-Bit $\mu$ P Compatible Double-Buffered D/A Converter ..... Section 3
DAC1232 12-Bit $\mu$ P Compatible Double-Buffered D/A Converter ..... Section 3
DAC1265 Hi-Speed 12-Bit D/A Converter with Reference ..... Section 3
DAC1266 Hi-Speed 12-Bit D/A Converter ..... Section 3
DM2502 Successive Approximation Register ..... Section 2
DM2503 Successive Approximation Register ..... Section 2
DM2504 Successive Approximation Register ..... Section 2
DP7310 Octal Latched Peripheral Driver ..... Section 5
DP7311 Octal Latched Peripheral Driver ..... Section 5
DP8310 Octal Latched Peripheral Driver ..... Section 5
DP8311 Octal Latched Peripheral Driver ..... Section 5
DS1631 CMOS Dual Peripheral Driver ..... Section 5
DS1632 CMOS Dual Peripheral Driver ..... Section 5
DS1633 CMOS Dual Peripheral Driver ..... Section 5
DS1634 CMOS Dual Peripheral Driver ..... Section 5
DS2001 High Current/Voltage Darlington Driver ..... Section 5
DS2002 High Current/Voltage Darlington Driver ..... Section 5
DS2003 High Current/Voltage Darlington Driver ..... Section 5
DS2004 High Current/Voltage Darlington Driver ..... Section 5
DS3631 CMOS Dual Peripheral Driver ..... Section 5
DS3632 CMOS Dual Peripheral Driver ..... Section 5
DS3633 CMOS Dual Peripheral Driver ..... Section 5
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs

## Additional Available Linear Devices ${ }_{\text {(conitious) }}$

DS3634 CMOS Dual Peripheral Driver ..... Section 5
DS3654 Printer Solenoid Driver ..... Section 5
DS3658 Quad High Current Peripheral Driver Section 5
DS3668 Quad Fault Protected Peripheral Driver Section 5
DS3669 Quad High Current Peripheral Driver Section 5
DS3680 Quad Negative Voltage Relay Driver Section 5
DS9665 High Current/Voltage Darlington Driver Section 5
DS9666 High Current/Voltage Darlington Driver Section 5
DS9667 High Current/Voltage Darlington Driver Section 5
DS9668 High Current/Voltage Darlington Driver Section 5
DS55451 Series Dual Peripheral Drivers Section 5
DS55452 Series Dual Peripheral Drivers Section 5
DS55453 Series Dual Peripheral Drivers Section 5
DS55454 Series Dual Peripheral Drivers Section 5
DS75450 Series Dual Peripheral Drivers Section 5
DS75451 Series Dual Peripheral Drivers Section 5
DS75452 Series Dual Peripheral Drivers Section 5
DS75453 Series Dual Peripheral Drivers Section 5
DS75454 Series Dual Peripheral Drivers Section 5
HS7067 7-Amp, Multimode, High Efficiency Switching Regulator Section 3
LF111 Voltage Comparator Section 3
LF147 Wide Bandwidth Quad JFET Input Operational Amplifier ..... Section 1
LF155 Series Monolithic JFET Input Operational Amplifiers ..... Section 1
LF156 Series Monolithic JFET Input Operational Amplifiers ..... Section 1
LF157 Series Monolithic JFET Input Operational Amplifiers ..... Section 1
LF198 Monolithic Sample and Hold Circuit Section 6
LF211 Voltage Comparator Section 3
LF298 Monolithic Sample and Hold Circuit Section 6
LF311 Voltage Comparator Section 3
LF347 Wide Bandwidth Quad JFET Input Operational Amplifier ..... Section 1
LF351 Wide Bandwidth JFET Input Operational Amplifier ..... Section 1
LF353 Wide Bandwidth Dual JFET Input Operational Amplifier ..... Section 1
LF398A Monolithic Sample and Hold Circuit ..... Section 6
LF411 Low Offset, Low Drift JFET Input Operational Amplifier ..... Section 1
LF412 Low Offset, Low Drift Dual JFET Operational Amplifier ..... Section 1
LF441 Low Power JFET Input Operational Amplifier ..... Section 1
LF442 Dual Low Power JFET Input Operational Amplifier ..... Section 1
LF444 Quad Low Power JFET Input Operational Amplifier ..... Section 1
LF451 Wide-Bandwidth JFET Input Operational Amplifier ..... Section 1
LF453 Wide-Bandwidth Dual JFET Input Operational Amplifier ..... Section 1
LF11201 Quad SPST JFET Analog Switch ..... Section 8
LF11202 Quad SPST JFET Analog Switch ..... Section 8
LF11331 Quad SPST JFET Analog Switch ..... Section 8
LF11332 Quad SPST JFET Analog Switch ..... Section 8
LF11333 Quad SPST JFET Analog Switch ..... Section 8
LF13006 Digital Gain Set ..... Section 6
LF13007 Digital Gain Set ..... Section 6
LF13201 Quad SPST JFET Analog Switch ..... Section 8
LF13202 Quad SPST JFET Analog Switch ..... Section 8
LF13331 Quad SPST JFET Analog Switch ..... Section 8
LF13332 Quad SPST JFET Analog Switch Section 8
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs
Op Amps
Op Amps
Op Amps
Op Amps
Op AmpsData AcquisitionOp Amps
Data AcquisitionOp AmpsOp AmpsOp AmpsOp AmpsData AcquisitionOp AmpsOp AmpsOp AmpsOp AmpsOp AmpsOp AmpsOp AmpsData AcquisitionData Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data AcquisitionData Acquisition

## Additional Available Linear Devices ${ }_{\text {(Continued) }}$

LF13333 Quad SPST JFET Analog Switch.

Section 8

Data Acquisition

LF13508 8-Channel Analog Multiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 8
LF13509 4-Channel Analog Multiplexer Section 8
LH0002 Buffer
Section 2
LH0003 Wide Bandwidth Operational Amplifier
Section 1
LH0004 High Voltage Operational Amplifier Section 1

* LH0020 High Gain Operational Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
* LH0022 High Performance FET Operational Amplifier Section 6
LH0023 Sample and Hold Circuit Section 6
LH0024 High Slew Rate Operational Amplifier Section 1
LH0032 Ultra Fast FET-Input Operational Amplifier Section 1
LH0033 Fast and Ultra Fast Buffers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 2
LH0036 Instrumentation Amplifier
Section 4
LH0041 0.2-Amp Power Operational Amplifier Section 1
LH0042 Low Cost FET Operational Amplifier Section 1
LH0043 Sample and Hold Circuit
Section 6
* LH0044 Series Precision Low Noise Operational Amplifiers . . . . . . . . . . . . . . . Section 6
* LH0052 Precision FET Operational Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6

LH0053 High Speed Sample and Hold Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6

* LH0061 0.5 Amp Wide Band Operational Amplifier . . . . . . . . . . . . . . . . . . . . . . . Section 6
* LH0062 High Speed FET Operational Amplifier. . . . . . . . . . . . . . . . . . . . . . . . . . Section 6

LH0063 Fast and Ultra Fast Buffers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 2
LH0070 Series BCD Buffered Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 4
LH0071 Series Precision Buffered Reference . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 4

* LH0075 Positive Precision Programmable Regulator . . . . . . . . . . . . . . . . . . . . . Section 8
* LH0076 Negative Precision Programmable Regulator . . . . . . . . . . . . . . . . . . . . Section 8
* LH0082 Optical Communication Receiver/Amplifier . . . . . . . . . . . . . . . . . . . . . Section 6
* LH0086 Digitally-Programmable-Gain Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6

LH0101 Power Operational Amplifier. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 1
LH1605 5 Amp, High Efficiency Switching Regulator . . . . . . . . . . . . . . . . . . . . . . Section 3
LH2003 100 MHz Video Line Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 2
LH2033 100 MHz Video Line Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 2

* LH2101A Dual High Performance Operational Amplifier . . . . . . . . . . . . . . . . . . Section 6
* LH2108 Dual Super Beta Operational Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
* LH2110 Dual Voltage Follower . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6 LH2111 Dual Voltage Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3
* LH2201A Dual High Performance Operational Amplifier . . . . . . . . . . . . . . . . . . . Section 6
* LH2210 Dual Voltage Follower . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6 LH2211 Dual Voltage Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3
* LH2301A Dual High Performance Operational Amplifier . . . . . . . . . . . . . . . . . . . Section 6
* LH2308 Dual Super Beta Operational Amplifier . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
* LH2310 Dual Voltage Follower . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6 LH2311 Dual Voltage Comparator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 3 LH4001 Wideband Current Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 2 LH4002 Wideband Video Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 2
* LH4003 Precision RF Closed Loop Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
* LH4006 Precision RF Closed Loop Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
'LH4008 Fast Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
'LH4009 Fast Buffer . . .................................................................. . Section 6
LH4010 Fast FET Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6
LH4011 Fast Open Loop Buffer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Section 6

Data Acquisition
Data Acquisition Op Amps Op Amps Op Amps Op Amps Op Amps
Data Acquisition Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps
Data Acquisition Op Amps Op Amps Data Acquisition Op Amps Op Amps Op Amps Data Acquisition Data Acquisition Power ICs Power ICs Op Amps Op Amps Op Amps Power ICs Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps

[^0]
## Additional Available Linear Devices (Conitives)

| * LH4012 Wideband Buffer | on 6 | Op Amps |
| :---: | :---: | :---: |
| * LH4033C Fast and Ultra Fast Buffer Amplifiers | . Section 6 | Op Amps |
| * LH4063C Fast and Ultra Fast Buffer Amplifiers | . Section 6 | Op Amps |
| * LH4101 Wideband High Current Operational Amplifier | . Section 6 | Op Amps |
| LH4104 G-MIL Fast Settling High Current Operational Amplifier | .Section 1 | Op Amps |
| * LH4105 Precision Fast Settling High Current Operational Amplifier | . Section 6 | Op Amps |
| * LH4106 $\pm 5 \mathrm{~V}$ High Speed Operational Amplifier | Section 6 | Op Amps |
| * LH4117 Precision RF Amplifier | Section 6 | Op Amps |
| LH4118 G-MIL Current Feedback Wide Band RF Amplifier | . Section 1 | Op Amps |
| * LH4124C High Slew Rate Operational Amplifier | .Section 6 | Op Amps |
| * LH4141C 0.2 Amp Power Operational Amplifier | Section 6 | Op Amps |
| * LH4161 High Speed Operational Amplifier | .Section 6 | Op Amps |
| * LH4162 Dual High Speed Operational Amplifier | . Section 6 | Op Amps |
| * LH4200 General Purpose GaAs FET Amplifier | .Section 6 | Op Amps |
| LH4860 Super Fast 12-Bit Track-Hold Amplifier | .Section 6 | Data Acquisition |
| * LH7001 Positive/Negative Adjustable Regulator | . Section 8 | Power ICs |
| LH7070 Series Precision BCD Buffered Reference | .Section 4 | Data Acquisition |
| LH7071 Series Precision Binary Buffered Reference | .Section 4 | Data Acquisition |
| LM10 Operational Amplifier and Voltage Reference | .Section 1 | Op Amps |
| LM11 Operational Amplifier . | .Section 1 | Op Amps |
| LM12L 150W Operational Amplifier | .Section 1 | Op Amps |
| LM12L 150W Operational Amplifier | .Section 4 | Power ICs |
| LM34 Precision Fahrenheit Temperature Sensor | .Section 5 | Data Acquisition |
| LM35 Precision Centigrade Temperature Sensor | Section 5 | Data Acquisition |
| LM78G 4-Terminal Adjustable Regulator | .Section 1 | Power ICs |
| LM78LXX Series 3-Terminal Positive Regulators | .Section 1 | Power ICs |
| LM78MG 4-Terminal Adjustable Voltage Regulator | .Section 1 | Power ICs |
| LM78MXX Series 3-Terminal Positive Regulator | .Section 1 | Power ICs |
| LM78S40 Universal Switching Regulator Subsystem | .Section 3 | Power ICs |
| LM79LXXAC Series 3-Terminal Negative Regulator . | .Section 1 | Power ICs |
| LM79MXX Terminal Negative Regulators . | .Section 1 | Power ICs |
| LM79XX Series 3-Terminal Negative Regulators | .Section 1 | Power ICs |
| LM101A Operational Amplifier | .Section 1 | Op Amps |
| LM102 Voltage Follower | .Section 2 | Op Amps |
| LM104 Negative Regulator | .Section 1 | Power ICs |
| LM105 Voltage Regulator | .Section 1 | Power ICs |
| LM106 Voltage Comparator | . Section 3 | Op Amps |
| LM107 Operational Amplifier. | .Section 1 | Op Amps |
| LM108 Operational Amplifier. | .Section 1 | Op Amps |
| LM109 5-Volt Regulator | .Section 1 | Power ICs |
| LM110 Voltage Follower | Section 2 | Op Amps |
| LM111 Voltage Comparator | .Section 3 | Op Amps |
| LM112 Operational Amplifier. | .Section 1 | Op Amps |
| LM113 Reference Diode | .Section 4 | Data Acquisition |
| LM117 3-Terminal Adjustable Regulator | .Section 1 | Power ICs |
| LM117HV 3-Terminal Adjustable Regulator | .Section 1 | Power ICs |
| LM118 Operational Amplifier. | .Section 1 | Op Amps |
| LM119 High Speed Dual Comparator | . Section 3 | Op Amps |
| LM120 Series 3-Terminal Negative Regulator | Section 1 | Power ICs |
| LM121 Precision Preamplifier | .Section 4 | Op Amps |
| LM123 3-Amp, 5-Volt Positive Regulator | .Section 1 | Power ICs |

## Additional Available Linear Devices (conitivesed

LM124 Low Power Quad Operational Amplifier ..... Section 1
LM125 Voltage Regulator Section 1
LM126 Voltage Regulator ..... Section 1
LM129 Precision Reference Section 4
LM131 Precision Voltage-to-Frequency Converter Section 2
LM133 3-Amp Adjustable Negative Voltage Regulator ..... Section 1
LM134 3-Terminal Adjustable Current Source ..... Section 4
LM135 Precision Temperature Sensor Section 5
LM136-2.5V Reference Diode Section 4
LM136-5.0V Reference Diode Section 4
LM137 3-Terminal Adjustable Negative Regulator Section 1
LM137HV 3-Terminal Adjustable Negative Regulator (High Voltage) Section 1
LM138 5-Amp Adjustable Regulator Section 1
LM139 Low Power Low Offset Voltage Quad Comparator Section 3
LM140 Series 3-Terminal Positive Regulator Section 1
LM140L Series 3-Terminal Positive Regulator Section 1
LM143 High Voltage Operational Amplifier Section 1
LM144 High Voltage, High Slew Rate Operational Amplifier Section 1
LM145 Negative 3-Amp Regulator Section 1
LM146 Programmable Quad Operational Amplifier Section 1
LM148 Quad 741 Operational Amplifier Section 1
LM149 Wide Band Decompensated (Av(MIN) = 5) Section 1
LM150 3-Amp Adjustable Power Regulator Section 1
LM158 Low Power Dual Operational Amplifier Section 1
LM160 High Speed Differential Comparator Section 3
LM161 High Speed Differential Comparator Section 3
LM168 Precision Voltage Reference Section 4
LM169 Precision Voltage Reference Section 4
LM185 Adjustable Micropower Voltage Reference Section 4
LM185-1.2 Micropower Voltage Reference Diode Section 4
LM185-2.5 Micropower Voltage Reference Diode Section 4
LM193 Low Power Low Offset Voltage Dual Comparator Section 3
LM194 Supermatch Pair Section 1
LM196 10-Amp Adjustable Voltage Regulator Section 1
LM199 Precision Reference Section 4
LM201A Operational Amplifier Section 1
LM204 Negative Regulator ..... Section 1
LNi205 Voltage Regulator Section 1
LM206 Voltage Comparator Section 3
LM207 Operational Amplifier Section 1
LM208 Operational Amplifier ..... Section 1
LM210 Voltage Follower ..... Section 2
LM211 Voltage Comparator ..... Section 3
LM212 Operational Amplifier Section 1
LM218 Operational Amplifier Section 1
LM219 High Speed Dual Comparator ..... Section 3
LM221 Precision Preamplifier Section 4
LM224 Low Power Quad Operational Amplifier Section 1
LM231 Precision Voltage-to-Frequency Converter ..... Section 2
LM234 3-Terminal Adjustable Current Source Section 4
LM235 Precision Temperature Sensor Section 5Op AmpsPower ICsPower ICs
Data Acquisition
Data AcquisitionPower ICs
Data Acquisition
Data Acquisition
Data Acquisition
Data AcquisitionPower ICsPower ICsPower ICsOp AmpsPower ICsPower ICsOp AmpsOp Amps
Power ICs
Op Amps
Op Amps
Op Amps
Power ICs
Op Amps
Op Amps
Op Amps
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Op Amps
Op Amps
Power ICs
Data Acquisition
Op Amps
Power ICs
Power ICs
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Data Acquisition
Data Acquisition
Data Acquisition

## Additional Available Linear Devices ${ }_{\text {(coninueses }}$

LM236-2.5V Reference Diode Section 4
LM236-5.0V Reference Diode Section 4
LM239 Low Power Low Offset Voltage Quad Comparator ..... Section 3
LM246 Programmable Quad Operational Amplifier Section 1
LM248 Quad 741 Operational Amplifier Section 1
LM258 Low Power Dual Operational Amplifier Section 1
LM261 High Speed Differential Comparator ..... Section 3
LM268 Precision Voltage Reference ..... Section 4
LM285 Adjustable Micropower Voltage Reference ..... Section 4
LM285-1.2 Micropower Voltage Reference Diode ..... Section 4
LM285-2.5 Micropower Voltage Reference Diode ..... Section 4
LM293 Low Power Low Offset Voltage Dual Comparator ..... Section 3
LM299 Precision Reference ..... Section 4
LM301A Operational Amplifier Section 1
LM302 Voltage Follower ..... Section 2
LM304 Negative Regulator ..... Section 1
LM305 Voltage Regulator Section 1
LM306 Voltage Comparator ..... Section 3
LM307 Operational Amplifier Section 1
LM308 Operational Amplifier ..... Section 1
LM309 5-Volt Regulator ..... Section 1
LM310 Voltage Follower ..... Section 2
LM311 Voltage Comparator ..... Section 3
LM312 Operational Amplifier ..... Section 1
LM313 Reference Diode ..... Section 4
LM317 3-Terminal Adjustable Regulator ..... Section 1
LM317HV 3-Terminal Adjustable Regulator ..... Section 1
LM317L 3-Terminal Adjustable Regulator ..... Section 1
LM318 Operational Amplifier ..... Section 1
LM319 High Speed Dual Comparator ..... Section 3
LM320 Series 3-Terminal Negative Regulator ..... Section 1
LM320L Series 3-Terminal Negative Regulator ..... Section 1
LM321 Precision Preamplifier ..... Section 4
LM323 3-Amp, 5-Volt Positive Regulator ..... Section 1
LM324 Low Power Quad Operational Amplifier ..... Section 1
LM325 Voltage Regulator ..... Section 1
LM326 Voltage Regulator ..... Section 1
LM329 Precision Reference ..... Section 4
LM330 3-Terminal Positive Regulator ..... Section 2
LM331 Precision Voltage-to-Frequency Converter ..... Section 2
LM333 3-Amp Adjustable Negative Voltage Regulator ..... Section 1
LM334 3-Terminal Adjustable Current Source ..... Section 4
LM335 Precision Temperature Sensor ..... Section 5
LM336-2.5V Reference Diode ..... Section 4
LM336-5.0V Reference Diode ..... Section 4
LM337 3-Terminal Adjustable Negative Regulator ..... Section 1
LM337HV 3-Terminal Adjustable Negative Regulator (High Voltage) ..... Section 1
LM337L 3-Terminal Adjustable Regulator ..... Section 1
LM338 5-Amp Adjustable Regulator ..... Section 1
LM339 Low Power Low Offset Voltage Quad Comparator ..... Section 3LM340 Series 3-Terminal Positive RegulatorSection 1

Data Acquisition
Data Acquisition
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Op Amps
Data Acquisition
Op Amps
Op Amps
Power ICs
Power ICs
Op Amps
Op Amps
Op Amps
Power ICs
Op Amps
Op Amps
Op Amps
Data Acquisition
Power ICs
Power ICs
Power ICs
Op Amps
Op Amps
Power ICs
Power ICs
Op Amps
Power ICs
Op Amps
Power ICs
Power ICs
Data Acquisition Power ICs
Data Acquisition Power ICs
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition Power ICs Power ICs Power ICs Power ICs Op Amps Power ICs
Additional Available Linear Devices ${ }_{\text {(coninues) }}$
LM340L Series 3-Terminal Positive Regulator ..... Section 1
LM341 Series 3-Terminal Positive Regulator Section 1
LM342 Series 3-Terminal Positive Regulator Section 1
LM343 High Voltage Operational Amplifier Section 1
LM344 High Voltage, High Slew Rate Operational Amplifier Section 1
LM345 Negative 3-Amp Regulator Section 1
LM346 Programmable Quad Operational Amplifier Section 1
LM348 Quad 741 Operational Amplifier Section 1
LM349 Wide Band Decompensated (Av(MIN) = 5) Section 1
LM350 3-Amp Adjustable Power Regulator Section 1
LM358 Low Power Dual Operational Amplifier Section 1
LM359 Dual, High Speed, Programmable Current Mode (Norton) Amplifier ..... Section 1
LM360 High Speed Differential Comparator Section 3
LM361 High Speed Differential Comparator Section 3
LM368 Precision Voltage Reference Section 4
LM368-2.5 Precision Voltage Reference ..... Section 4
LM369 Precision Voltage Reference ..... Section 4
LM376 Voltage Regulator Section 1
LM385 Adjustable Micropower Voltage Reference ..... Section 4
LM385-1.2 Micropower Voltage Reference Diode ..... Section 4
LM385-2.5 Micropower Voltage Reference Diode Section 4
LM392 Low Power Operational Amplifier/Voltage Comparator ..... Section 1
LM393 Low Power Low Offset Voltage Dual Comparator ..... Section 3
LM394 Supermatch Pair ..... Section 1
LM396 10-Amp Adjustable Voltage Regulator ..... Section 1
LM399 Precision Reference ..... Section 4
LM431A Adjustable Precision Zener Shunt Regulator Section 1
LM604 4-Channel MUX-Amp ..... Section 1
LM607 Precision Operational Amplifier ..... Section 1
LM611 Operational Amplifier and Adjustable Reference ..... Section 1
LM612 Dual-Channel Comparator and Reference Section 3
LM613 Dual Operational Amplifier, Dual Comparator, and Adjustable Reference Section 3
LM613 Dual Operational Amplifier, Dual Comparator, and Adjustable Reference Section 1
LM614 Quad Operational Amplifier and Adjustable Reference ..... Section 1
LM615 Quad Comparator and Adjustable Reference ..... Section 3
LM621 Brushless Motor Commutator ..... Section 4
LM627 Precision Operational Amplifier ..... Section 1
LM628 Precision Motion Controller ..... Section 4
LM629 Precision Motion Controller ..... Section 4
LM637 Precision Operational Amplifier ..... Section 1
LM675 Power Operational Amplifier ..... Section 1
LM709 Operational Amplifier ..... Section 1
LM710 Voltage Comparator ..... Section 3
LM715 High Speed Operational Amplifier ..... Section 1
LM723 Voltage Regulator ..... Section 1
LM725 Operational Amplifier ..... Section 1
LM741 Operational Amplifier ..... Section 1
LM747 Dual Operational Amplifier ..... Section 1
LM748 Operational Amplifier Section 1
Power ICs
Power ICs
Power ICs
Op Amps
Op Amps
Power ICs
Op Amps
Power ICs
Op Amps
Data Acquisition
Data Acquisition
Power ICs
Data Acquisition
Data Acquisition
Data Acquisition
Power ICs
Data Acquisition
Power ICs
Op Amps
Op Amps ..... Op Amps

Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Power ICs Op Amps Power ICs Power ICs Op Amps Op Amps Op Amps Op Amps Op Amps Power ICs Op Amps Op Amps Op Amps Op Amps

## Additional Available Linear Devices ${ }_{\text {(coninueos }}$

| LM759 Power Operational Amplifier | Section 1 | Op Amps |
| :---: | :---: | :---: |
| LM760 High Speed Differential Comparator | Section 3 | Op Amps |
| LM1201 Video Amplifier System | Section 1 | Op Amps |
| LM1202 230 MHz Video Amplifier System | Section 1 | Op Amps |
| LM1203 RGB Video Amplifier System | Section 1 | Op Amps |
| LM1203A 100 MHz RGB Video Amplifier System | Section 1 | Op Amps |
| LM1414 Dual Differential Voltage Comparator | Section 3 | Op Amps |
| LM1458 Dual Operational Amplifier | Section 1 | Op Amps |
| LM1524D Regulating Pulse Width Modulator | Section 3 | Power ICs |
| LM1558 Dual Operational Amplifier | Section 1 | Op Amps |
| LM1575 Simple Switcher 1A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM1575HV Simple Switcher 1A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM1577 Simple Switcher Step-Up Voltage Regulator | Section 3 | Power ICs |
| LM1578A Switching Regulator | Section 3 | Power ICs |
| LM1801 Battery Operated Power Comparator | Section 3 | Op Amps |
| LM1875 20 Watt Power Audio Amplifier | Section 1 | Op Amps |
| LM1877 Dual Power Audio Amplifier | Section 1 | Op Amps |
| LM1921 1 Amp Industrial Switch | Section 6 | Power ICs |
| LM1950 750 mA High Side Switch | Section 6 | Power ICs |
| LM1951 Solid State 1 Amp Switch | Section 6 | Power ICs |
| LM2524D Regulating Pulse Width Modulator | Section 3 | Power ICs |
| LM2574 Simple Switcher 0.5A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM2574HV Simple Switcher 0.5A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM2575 Simple Switcher 1A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM2575HV Simple Switcher 1A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM2576 Simple Switcher 3A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM2576HV Simple Switcher 3A Step-Down Voltage Regulator | Section 3 | Power ICs |
| LM2577 Simple Switcher Step-Up Voltage Regulator | Section 3 | Power ICs |
| LM2578A Switching Regulator | Section 3 | Power ICs |
| LM2877 Dual 4 Watt Power Audio Amplifier | Section 1 | Op Amps |
| LM2878 Dual 5 Watt Power Audio Amplifier | Section 1 | Op Amps |
| LM2879 Dual 8 Watt Audio Amplifier | Section 1 | Op Amps |
| LM2900 Quad Amplifier | Section 1 | Op Amps |
| LM2901 Low Power Low Offset Voltage Quad Comparator | Section 3 | Op Amps |
| LM2902 Low Power Quad Operational Amplifier | Section 1 | Op Amps |
| LM2903 Low Power Low Offset Voltage Dual Comparator | Section 3 | Op Amps |
| LM2904 Low Power Dual Operational Amplifier | Section 1 | Op Amps |
| LM2924 Low Power Operational Amplifier/Voltage Comparator | Section 1 | Op Amps |
| LM2925 Low Dropout Regulator with Delayed Reset | Section 2 | Power ICs |
| LM2926 Low Dropout Regulator with Delayed Reset | Section 2 | Power ICs |
| LM2927 Low Dropout Regulator with Delayed Reset | Section 2 | Power ICs |
| LM2930 3-Terminal Positive Regulator | Section 2 | Power ICs |
| LM2931 Series Low Dropout Regulators | Section 2 | Power ICs |
| LM2935 Low Dropout Dual Regulator | Section 2 | Power ICs |
| LM2936 Ultra-Low Quiescent Current 5V Regulator | Section 2 | Power ICs |
| LM2937 500 mA Low Dropout Regulator | Section 2 | Power ICs |
| LM2940/LM2940C 1A Low Dropout Regulators | Section 2 | Power ICs |
| LM2941/LM2941C 1A Low Dropout Adjustable Regulators | Section 2 | Power ICs |
| LM2984 Microprocessor Power Supply System | Section 2 | Power ICs |
| LM2990 Negative Low Dropout Regulator | Section 2 | Power ICs |
| LM2991 Negative Low Dropout Adjustable Regulator | Section 2 | Power ICs |

[^1]
## Additional Available Linear Devices ${ }_{\text {(conituas) }}$

| LM3080 Operational Transconductance Amplifier | on 1 | Op Amps |
| :---: | :---: | :---: |
| LM3301 Quad Amplifier | . Section 1 | Op Amps |
| LM3302 Low Power Low Offset Voltage Quad Comparator | . Section 3 | Op Amps |
| LM3303 Quad Operational Amplifier | . Section 1 | Op Amps |
| LM3401 Quad Amplifier | . Section 1 | Op Amps |
| LM3403 Quad Operational Amplifier | . Section 1 | Op Amps |
| LM3524D Regulating Pulse Width Modulator | . Section 3 | Power ICs |
| LM3578A Switching Regulator | . Section 3 | Power ICs |
| LM3875 High Performance 40 Watt Audio Power Amplifier | .Section 1 | Op Amps |
| LM3900 Quad Amplifier | . Section 1 | Op Amps |
| LM3911 Temperature Controller | . Section 5 | Data Acquisition |
| LM3999 Precision Reference | . Section 4 | Data Acquisition |
| LM4040 Precision Micropower Shunt Voltage Reference | . Section 4 | Data Acquisition |
| LM4041 Precision Micropower Shunt Voltage Reference | .Section 4 | Data Acquisition |
| LM4136 Quad Operational Amplifier | . Section 1 | Op Amps |
| LM4250 Programmable Operational Amplifier | . Section 1 | Op Amps |
| LM4431 Micropower Shunt Voltage Reference | . Section 4 | Data Acquisition |
| LM6118 Fast Settling Dual Operational Amplifier | . Section 1 | Op Amps |
| LM6121 High Speed Buffer | .Section 2 | Op Amps |
| LM6125 High Speed Buffer | . Section 2 | Op Amps |
| LM6161 High Speed Operational Amplifier. | . Section 1 | Op Amps |
| LM6162 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6164 High Speed Operational Amplifier . | . Section 1 | Op Amps |
| LM6165 High Speed Operational Amplifie | .Section 1 | Op Amps |
| LM6181 $100 \mathrm{~mA}, 100 \mathrm{MHz}$ Current Feedback Amplifier | .Section 1 | Op Amps |
| LM6218 Fast Settling Dual Operational Amplifier | .Section 1 | Op Amps |
| LM6221 High Speed Buffer | . Section 2 | Op Amps |
| LM6225 High Speed Buffer | .Section 2 | Op Amps |
| LM6261 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6262 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6264 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6265 High Speed Operational Amplifier | .Section 1 | Op Amps |
| LM6313 High Speed, High Power Operational Amplifier | . Section 1 | Op Amps |
| LM6321 High Speed Buffer | . Section 2 | Op Amps |
| LM6325 High Speed Buffer | .Section 2 | Op Amps |
| LM6361 High Speed Operational Amplifier | .Section 1 | Op Amps |
| LM6362 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6364 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6365 High Speed Operational Amplifier | . Section 1 | Op Amps |
| LM6685 Ultra Fast Single Latched Comparator | .Section 3 | Op Amps |
| LM6687 Ultra Fast Voltage Comparator | . Section 3 | Op Amps |
| LM7800 Series 3-Terminal Positive Regulator | .Section 1 | Power ICs |
| LM9140 Precision Micropower Shunt Voltage Reference | . Section 4 | Data Acquisition |
| LM12454 12-Bit + Sign Data Acquisition System with Self-Calibration | . Section 1 | Data Acquisition |
| LM12458 12-Bit + Sign Data Acquisition System with Self-Calibration | .Section 1 | Data Acquisition |
| LM13080 Programmable Power Operational Amplifier . | . Section 1 | Op Amps |
| LM13600 Dual Operational Transconductance Amplifier with Linearizing |  |  |
| Diodes and Buffers | .Section 1 | Op Amps |
| LM18293 Four Channel Push-Pull Driver | .Section 4 | Power ICs |
| LM18298 Dual Full-Bridge Driver | .Section 4 | Power ICs |
| LMC660 CMOS Quad Operational Amplifier | .Section 1 | Op Amps |

[^2]
## Additional Available Linear Devices ${ }_{\text {(Continued) }}$

LMC662 CMOS Dual Operational Amplifier ................................... . . . Section 1
LMC6022 Micropower CMOS Dual Operational Amplifier
Section 1
LMC6024 Micropower CMOS Quad Operational Amplifier
Section 1
LMC6032 CMOS Dual Operational Amplifier
Section 1
LMC6034 CMOS Quad Operational Amplifier
Section 1
LMC6041 CMOS Single Micropower Operational Amplifier
Section 1
LMC6042 CMOS Dual Micropower Operational Amplifier
Section 1
LMC6044 CMOS Quad Micropower Operational Amplifier
Section 1
LMC6061 Precision CMOS Single Micropower Operational Amplifier
Section 1
LMC6062 Precision CMOS Dual Micropower Operational Amplifier
Section 1
LMC6064 Precision CMOS Quad Micropower Operational Amplifier
LMC6081 Precision CMOS Single Operational Amplifier
Section 1
LMC6082 Precision CMOS Dual Operational Amplifier
Section 1
LMC6084 Precision CMOS Quad Operational Amplifier
Section 1
MC6482 CMOS Dual Rail-to-Rail Input and Output Operational Amplifier ..Section 1
LMC6484 CMOS Quad Rail-to-Rail Input and Output Operational Amplifier . .Section 1
LMC7660 Switched Capacitor Voltage Converter
LMD18200 3A, 55VH-Bridge
LMD18201 3A, 55VH-Bridge
Section 3

LMD18400 Quad High Side Driver
Section 4

LMF40 High Performance 4th-Order Switched Capacitor Butterworth Low-Pass Filter

Section 4

LMF60 High Performance 6th-Order Switched Capacitor Butterworth
Low-Pass Filter
LMF90 4th-Order Elliptic Notch Filter
LMF100 High Performance Dual Switched Capacitor Filter
LMF120 Mask Programmable Switched Capacitor Filter
LMF380 Triple One-Third Octave Switched Capacitor Active Filter
LP124 Low Power Quad Operational Amplifier
LP265 Micropower Programmable Quad Comparator
LP311 Voltage Comparator
LP324 Low Power Quad Operational Amplifier
LP339 Ultra-Low Power Quad Comparator
LP365 Micropower Programmable Quad Comparato
LP2902 Low Power Quad Operational Amplifier
LP2950 5V Adjustable Micropower Voltage Regulator
LP2951 Adjustable Micropower Voltage Regulator
LP2952 Adjustable Micropower Low-Dropout Voltage Regulator
LP2953 Adjustable Micropower Low-Dropout Voltage Regulator
LP2954 5V Micropower Low-Dropout Voltage Regulator
LPC660 Low Power CMOS Quad Operational Amplifier
LPC661 Low Power CMOS Operational Amplifier
LPC662 Low Power CMOS Dual Operational Amplifier
MF4 4th Order Switched Capacitor Butterworth Lowpass Filter
MF5 Universal Monolithic Switched Capacitor Filter
MF6 6th Order Switched Capacitor Butterworth Lowpass Filter
MF8 4th Order Switched Capacitor Bandpass Filter
MF10 Universal Monolithic Dual Switched Capacitor Filter
MM54C905 12-Bit Successive Approximation Register
MM54HC4016 Quad Analog Switch
MM54HC4051 8-Channel Analog Multiplexer
*See Appendix G

Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Power ICs
Power ICs
Power ICs
Power ICs

Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps
Op Amps Op Amps
Power ICs
Power ICs
Power ICs
Power ICs
Power ICs Op Amps Op Amps Op Amps
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition
Data Acquisition

## Additional Available Linear Devices ${ }_{\text {(Continued) }}$

| MM54HC4052 Dual 4-Channe | .Section 8 | Data Acquisition |
| :---: | :---: | :---: |
| MM54HC4053 Triple 2-Channel Analog Multiplexer | . Section 8 | Data Acquisition |
| MM54HC4066 Quad Analog Switch | . Section 8 | Data Acquisition |
| MM54HC4316 Quad Analog Switch with Level Translator | . Section 8 | Data Acquisition |
| MM74C905 12-Bit Successive Approximation Register | .Section 2 | Data Acquisition |
| MM74HC4016 Quad Analog Switch | . Section 8 | Data Acquisition |
| MM74HC4051 8-Channel Analog Multiplexer | . Section 8 | Data Acquisition |
| MM74HC4052 Dual 4-Channel Analog Multiplexer | .Section 8 | Data Acquisition |
| MM74HC4053 Triple 2-Channel Analog Multiplexer | . Section 8 | Data Acquisition |
| MM74HC4066 Quad Analog Switch | . Section 8 | Data Acquisition |
| MM74HC4316 Quad Analog Switch with Level Translator | .Section 8 | Data Acquisition |
| OP07 Low Offset, Low Drift Operational Amplifier. | .Section 1 | Op Amps |
| TL081 Wide Bandwidth JFET Input Operational Amplifier | . Section 1 | Op Amps |
| TL082 Wide Bandwidth Dual JFET Input Operational Amplifier | .Section 1 | Op Amps |

## Cross Reference by Part Number

A complete interchangeability list of Linear IC's offered by most Integrated Circuit Manufacturers is listed in this section, and references the nearest National Semiconductor Corporation direct replacement or recommended replacement with either an improved or functional replacement.
The following companies are included in this cross reference:
Analog Devices
Burr Brown
Cherry
Elantec
Fairchild (NSC)

|  | NSC |
| :--- | :---: |
| Part Number | Part Number |

ANALOG DEVICES

| AD0042 | LH0042 | 1 |
| :---: | :---: | :---: |
| AD101A | LM101A | 1 |
| AD201A | LM201A | 1 |
| AD301A | LM301A | 1 |
| AD5035 | LH0042 | S |
| AD506 | LH0022 | S |
| AD509 | LH0003 | S |
| AD521 | LH0036 | S |
| AD521 | LM363 | S |
| AD522 | LH0038 | S |
| AD524 | LM363 | S |
| AD537 | LM331 | S |
| AD546 | LPC660 | 1 |
| AD546 | LPC662 | 1 |
| AD548 | LF441 | D |
| AD549 | LPC660 | 1 |
| AD549 | LPC662 | 1 |
| AD562 | DAC1266 | S |
| AD563 | DAC1265 | S |
| AD565A | DAC1265 | S |
| AD566A | DAC1266 | S |
| AD567 | DAC1230 | S |
| AD573 | ADC1005 | S |
| AD581 | LH0070 | 1 |
| AD582 | LF398 | S |
| AD583 | LF398 | S |
| AD588 | LM369 | S |
| AD589M | LM385 | 1 |
| AD589U | LM185 | 1 |
| AD590 | LM134 | S |

Harris (GE/RCA/Intersil)
Hitachi
Linear Technology Corp.
Maxim
Motorola

| Philips | Signetics |
| :--- | :--- |
| Precision Monolithics Inc. | Siliconix |
| Raytheon | Texas Instruments |
| Samsung | Toshiba |
| SGS Thompson | Unitrode |


| Part Number | NSCPart Number |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Number } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD590 | LM135 | S | AD7542 | DAC1210 | S |
| AD590 | LM34 | S | AD7545 | DAC1208 | S |
| AD590 | LM35 | S | AD7545 | DAC1209 | S |
| AD611 | LF441 | 1 | AD7545 | DAC1210 | S |
| AD624 | LM363 | S | AD7548 | DAC1230 | S |
| AD650 | LM331 | S | AD7548 | DAC1231 | S |
| AD651 | LM331 | S | AD7548 | DAC1232 | S |
| AD654 | LM331 | S | AD7552 | ADC1220 | S |
| AD673 | ADC0841 | S | AD7552 | ADC1225 | S |
| AD707 | LM607 | 1 | AD7575 | ADC0820 | S |
| AD711 | LF411 | S | AD7576 | ADC0820 | S |
| AD712 | LF412 | S | AD7578 | ADC1205 | S |
| AD741 | LM741 | D | AD7578 | ADC1225 | S |
| AD746 | LM6218 | 1 | AD7820 | ADC0820 | D |
| AD7502 | LF13509 | S | AD7821 | ADC08061 | 1 |
| AD7523 | DAC0830 | S | AD7824 | ADC08064 | 1 |
| AD7523 | DAC0831 | S | AD7828 | ADC08068 | I |
| AD7523 | DAC0832 | S | AD844 | LM6181 | 1 |
| AD7524 | DAC0830 | S | AD846 | LM6181 | 1 |
| AD7524 | DAC0831 | S | AD847 | LM6161 | D |
| AD7524 | DAC0832 | S | AD848 | LM6164 | D |
| AD7533 | DAC1020 | D | AD849 | LM6165 | D |
| AD7533 | DAC1021 | D | AD96685 | LM6685 | 1 |
| AD7533 | DAC1022 | D | AD96687 | LM6687 | 1 |
| AD7541 | DAC1218 | S | ADDAC-08 | DAC0800 | D |
| AD7541 | DAC1219 | S | ADDAC-08 | DAC0801 | D |
| AD7541A | DAC1218 | S | ADDAC-08 | DAC0802 | D |
| AD7541A | DAC1219 | S | ADOP07 | LM607 | 1 |
| AD7542 | DAC1208 | S | HTC-0300 | LH4860 | S |
| AD7542 | DAC1209 | S |  |  |  |

The following notations are appended to assist you in finding the best option. $\mathbf{S}=$ NSC Similar Device $\quad I=$ NSC Improved Device $\quad \mathbf{D}=$ NSC Direct Replacement


| Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numb } \end{gathered}$ |  | Part Number | NSC Part Numbe |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| HARRIS (GE/RCA/Intersil) (Continued) |  |  |  |  |  |  |  |  |
|  |  |  | HA2406 | LM604 LH0023 | S | HA5141 | LM4250 | S |
| ADC0804 | ADC0804 | D | HA2420 |  | S | HA5142 | LF442 | D |
| CA081 | LF411 | S | HA2420 | LH0043 | S | HA5144 | LF444 | D |
| CA081 | TL081 | D | HA2500 | LM6161 | S | HA5160 | LF357 | S |
| CA082 | LF412 | S | HA2502 | LM6161 | S | HA5160 | LH0062 | S |
| CA082 | TL082 | D | HA2505 | LM6361 | S | HA5162 | LH0062 | S |
| CA084 | LF147 | S | HA2510 | LM118 | S | HA5170 | LF151 | S |
| CA084 | LF347 | S | HA2510 | LM318 | S | HA5170 | LF155 | S |
| CA124 | LM124 | D | HA2510 | LM6161 | S | HA5170 | LF156 | S |
| CA139 | LM139 | D | HA2512 | LM6161 | S | HA5170 | LF157 | S |
| CA139A | LM139A | D | HA2515 | LM6361 | S | HA5170 | LF355 | S |
| CA1458 | LM1458 | D | HA2520 | LM6164 | S | HA5170 | LF356 | S |
| CA1558 | LM1558 | D | HA2520 | LM6113 | S | HA5180 | LH0022 | S |
| CA158 | LM158 | D | HA2522 | LM6164 | S | HA5180 | LH0042 | S |
| CA158A | LM158A | D | HA2522 | LM6113 | S | HA5180 | LH0052 | S |
| CA224 | LM224 | D | HA2525 | LM6364 | S | HF-10 | MF10 | D |
| CA239 | LM239 | D | HA2525 | LM6313 | S | HF-201 | LF13201 | D |
| CA239A | LM239A | D | HA2529 | LM6313 | S | HF-300 | AH5020 | S |
| CA258 | LM258 | D | HA2530 | LH0024 | S | HI-201 | LF13201 | D |
| CA258A | LM258A | D | HA2535 | LH0024 | S | HI-508 | LF13508 | S |
| CA301A | LM301A | D | HA2540 | LH0032 | S | HI-509 | LF13509 | S |
| CA307 | LM307 | D | HA2541-2 | LM6161 | S | HI-5618 | DAC0800 | S |
| CA3105 | LM675 | S | HA2541-5 | LM6361 | S | HI-5618 | DAC0806 | S |
| CA311 | LM311 | D | HA2542 | LH0032 | S | HI-5618 | DAC0807 | S |
| CA324 | LM324 | D | HA2620 | LH4104 | S | HI-5618 | DAC0808 | S |
| СА3290 | LM393 | S | HA2620 | LM6164 | S | HI-565A | DAC1265 | D |
| CA339 | LM339 | D | HA2622 | LM118 | S | HI-5660 | DAC1266 | D |
| CA339A | LM339A | D | HA2625 | LM318 | S | HI-5680 | DAC1280 | S |
| СА3401 | LM3401 | D | HA2640 | LH0004 | S | HI-5685 | DAC1200 | S |
| CA358 | LM358 | D | HA2640 | LM143 | S | HI-5685 | DAC1285 | S |
| CA358A | LM358A | D | HA2640 | LM144 | S | HI-5687 | DAC1201 | S |
| CA741 | LM741 | D | HA2645 | LM343 | S | HI-5687 | DAC1285 | S |
| CA747 | LM747 | D | HA2645 | LM344 | S | HI-5690 | DAC1280 | S |
| CA748 | LM748 | D | HA4741 | LM348 | S | HI-5695 | DAC1285 | S |
| DG201 | LF13201 | D | HA5002 | LH0002 | S | HI-5697 | DAC1285 | S |
| DG211 | LF13201 | D | HA5033 | LН0033 | S | HI-574 | ADC1080 | S |
| DG212 | LF13202 | D | HA5020 | LM6181 | 1 | HI-574 | ADC1210 | S |
| HA-OP07 | LM607 | 1 | HA5102 | LM833 | S | HI-574 | ADC1211 | S |
| HA2400 | LM604 | S | HA5104 | LM837 | S | HI-574 | ADC1280 | S |
| HA2404 | LM604 | S | HA5135 | LM637 | S | HI-674 | ADC1080 | S |
| HA2405 | LM604 | S |  |  |  |  |  |  |




| Part Number | NSC Part Number |  | Part Number | NSC Part Number |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MOTOROLA (Continued) |  |  |  |  |  |
| LM311 | LM311 | D | MC1596 | LM1596 | D |
| LM317 | LM317 | D | MC1709 | LM709 | D |
| LM323 | LM323 | D | MC1710 | LM710 | D |
| LM324 | LM324 | D | MC1723 | LM723 | D |
| LM337 | LM337 | D | MC1741 | LM741 | D |
| LM339 | LM339 | D | MC1747 | LM747 | D |
| LM340-XX | LM340-XX | D | MC1748 | LM748 | D |
| LM348 | LM348 | D | MC3301 | LM3301 | D |
| LM350 | LM350 | D | MC3302 | LM3302 | D |
| LM358 | LM358 | D | MC33078 | LM833 | S |
| LM385 | LM385 | D | MС33079 | LM837 | S |
| LM3900 | LM3900 | D | MC3346 | LM3046 | D |
| LM393 | LM393 | D | MC3346 | LM3146 | 1 |
| LM833 | LM833 | D | MC3356 | LM3089 | S |
| MC1391 | LM1391 | D | MC3356 | LM3189 | S |
| MC1408 | DAC0806 | D | MC3361 | LM3361A | 1 |
| MC1408 | DAC0807 | D | MC34001 | LF351 | 1 |
| MC1408 | DAC0808 | D | MC34001 | LF353 | 1 |
| MC1414 | LM1414 | D | MC34001 | LF411 | 1 |
| MC1436 | LM343 | 1 | MC34002 | LF412 | 1 |
| MC1437 | LH2301 | S | MC34004 | LF347 | 1 |
| MC14442 | ADC0829 | S | MC3401 | LM3401 | D |
| MC14444 | ADC0830 | S | MC3410 | DAC1020 | D |
| MC145040 | ADC0811 | S | MC3412 | DAC1265 | S |
| MC145041 | ADC0811 | D | MC3456 | LM556 | D |
| MC1455 | LM555 | D | MC35001 | LF411 | 1 |
| MC1456 | LM212 | S | MC35002 | LF412 | 1 |
| MC1458 | LM1458 | D | MC3510 | DAC1020 | D |
| MC1468 | LM325 | S | MC4741 | LM348 | D |
| MC1488 | DS1488 | D | MC7812 | LM7812 | D |
| MC1489 | DS1489 | D | MC7815 | LM7815 | D |
| MC1496 | LM1496 | D | MC7824 | LM7824 | D |
| MC1508 | DAC0808 | D | MC78LXX | LM78LXX | D |
| MC1514 | LM1514 | D | MC78LXXA | LM78LXXA | D |
| MC1536 | LM143 | 1 | MC78MXX | LM341-XX | D |
| MC1537 | LH2101 | S | MC78MXX | LM78MXX | D |
| MC1537 | LH2201 | S | MC78XX | LM78XX | D |
| MC1556 | LM112 | S | MC78XXA | LM340A-XX | D |
| MC1558 | LM1558 | D | MC79LXX | LM320L-XX | D |
| MC1568 | LM125 | S | MC79LXX | LM79LXXA | D |


| Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Number } \end{gathered}$ |  |
| :---: | :---: | :---: |
| MC79MXXA | LM79MXX | 1 |
| MC79XX | LM320-XX | 1 |
| MC79XX | LM79XX | D |
| MC79XXA | LM320-XX | I |
| PHILIPS |  |  |
| $\mu$ A723 | LM723 | D |
| $\mu$ A741 | LM741 | D |
| $\mu$ A747 | LM747 | D |
| ADC0803 | ADC0803 | D |
| ADC0804 | ADC0804 | D |
| ADC0805 | ADC0805 | D |
| ADC0820 | ADC0820 | D |
| AM26LS30 | DS3691 | D |
| CA3089 | LM3089 | D |
| DAC-08 | DAC0801 | D |
| DAC-08 | DAC0800 | D |
| DAC-08 | DAC0802 | D |
| ICM7555 | LMC555 | D |
| LF198 | LF198 | D |
| LF224 | LM224 | D |
| LF298 | LF298 | D |
| LF398 | LF398 | D |
| LM111 | LM111 | D |
| LM119 | LM119 | D |
| LM124 | LM124 | D |
| LM139 | LM139 | D |
| LM139A | LM139A | D |
| LM158 | LM158 | D |
| LM193 | LM193 | D |
| LM193A | LM193A | D |
| LM211 | LM211 | D |
| LM219 | LM219 | D |
| LM224 | LM224 | D |
| LM239 | LM239 | D |
| LM239A | LM239A | D |
| LM258 | LM258 | D |
| LM2901 | LM2901 | D |
| LM2903 | LM2903 | D |
| LM293 | LM293 | D |
| LM293A | LM293A | D |

The following notations are appended to assist you in finding the best option.
$\mathbf{S}=$ NSC Similar Device $\quad I=$ NSC Improved Device $\quad \mathbf{D}=$ NSC Direct Replacement

| Part Number | NSC Part Number |  | Part Number | NSC Part Numbe |  | Part Number | NSC Part Number |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PHILIPS (Continued) |  |  |  |  |  |  |  |  |
| LM311 | LM311 | D | SG2524 | LM2524 | D | OP-07 | LM607 | 1 |
| LM319 | LM319 | D | SG3524 | LM3524 | D | OP-07 | OP07 | D |
| LM324 | LM324 | D | PRECISION MONOLITHICS INC. |  |  | OP-15 | LF411 | 1 |
| LM324A | LM324A | D |  |  |  | OP-215 | LF412 | 1 |
| LM339 | LM339 | D |  |  |  | OP-77 | LM607 | 1 |
| LM339A | LM339A | D | ADC-910 <br> ADC-910 <br> AMP-01 <br> AMP01 <br> BUF-03 | ADC1025 | S | OP02 | LM741 | S |
| LM358 | LM358 | D |  | ADC1061 | S | OP04 | LM747 | S |
| LM393 | LM393 | D |  | LH0038 | S | OP06 | LM725 | S |
| LM393A | LM393A | D |  | LM363 | S | OP08 | LM101 | S |
| MC1408 | DAC0807 | D |  | LH0033 | 1 | OP09 | LM4136 | S |
| MC1408 | DAC0808 | D | BUF-03 | LH0002 | S | OP11 | LM324 | S |
| MC1458 | LM1458 | D | CMP-08 | LM260 | S | OP11 | LM348 | S |
| MC1488 | DS1488 | D | CMP-08 | LM360 | S | OP14 | LM1458 | S |
| MC1488 | DS14C88 | 1 | DAC-02 | DAC1020 | S | OP14 | LM1558 | S |
| MC1489 | DS1489 | D | DAC-02 | DAC1021 | S | OP14 | LM358 | S |
| MC1489A | DS1489A | D | DAC-02 | DAC1022 | S | OP15 | LF351 | S |
| MC1489A | DS14C89A | 1 | DAC-03 | DAC1020 | S | OP15 | LM301 | S |
| MC1496 | LM1496 | D | DAC-03 | DAC1021 | S | OP15 | LM310 | S |
| MC1508 | DAC0808 | D | DAC-03 | DAC1022 | S | OP160 | LM6181 | 1 |
| MC1596 | LM1596 | D | DAC-05 | DAC1020 | S | OP177 | LM607 | S |
| MC3302 | LM3302 | D | DAC-05 | DAC1021 | S | OP215 | LF353 | S |
| MC3403 | LM3403 | D | DAC-05 | DAC1022 | S | OP22 | LM4250 | S |
| NE4558 | LM833 | S | DAC-08 | DAC0800 | D | OP221 | LM2904 | S |
| NE5034 | ADC0841 | S | DAC-08 | DAC0801 | D | OP221 | LM358 | S |
| NE5118 | DAC0830 | S | DAC-08 | DAC0802 | D | OP42 | LH0062 | S |
| NE5119 | DAC0830 | S | DAC-100 | DAC1020 | S | OP42 | LM318 | S |
| NE5410 | DAC1020 | S | DAC-100 | DAC1021 | S | OP421 | LM2902 | S |
| NE5532 | LM833 | D | DAC-100 | DAC1022 | S | OP421 | LM324 | S |
| NE5532 | LM833 | D | DAC-1408 | DAC0806 | S | OP421 | LM3303 | S |
| NE555 | LM555 | D |  |  | S | OP421 | L2902 | S |
| NE556 | LM556 | D | DAC-1408 | DAC0808 | S | OP421 | LP324 | S |
| NE565 | LM565 | D | DAC-312 | DAC1266 | D | OP43 | LM348 | S |
| NE566 | LM566 | D | DAC-888 | DAC0830 | S | OP43GP | LF441ACN | S |
| NE567 | LM567 | D | DAC-888 | DAC0831 | S | OP471 | LM149 | S |
| SA532 | LM2904 | 1 | DAC-888 | DAC0832 | S | OP471 | LM837 | S |
| SA534 | LM2902 | 1 | MAT02 <br> MAT02AH <br> MUX-08E <br> MUX-24E <br> OP-05 | M394 | S | OP490 | LMC6044 | S |
| SE529 | LM161 | S |  | LM194H | S | OP77 | LM607 | S |
| SE5537 | LF398 | D |  | LF13508 | D | OP97 | LM311 | S |
| SE555 | LM555 | D |  | LF13509 | D | PM0820 | ADC0820 | D |
| SE556 | LM556 | D |  | LM607 | S | PM1008 | LM308 | D |
| SE567 | LM567 | D |  |  |  |  |  |  |
| SG1532 | LM1524 | 1 |  |  |  |  |  |  |
| The following notations are appended to assist you in finding the best option. $\mathbf{S}=$ NSC SImilar Device $\quad I=$ NSC Improved Device $\quad D=$ NSC Direct Replacement |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |


| Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Number } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbel } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PRECISION MONOLITHICS INC. (Continued) |  |  |  |  |  |  |  |  |
|  |  |  | REF-43 | LM136 | D | REF-01 | LM369 | 1 |
|  |  |  | SMP10 | LF398 | S | REF-02 | LM336-5.0 | S |
| PM1012 | LM312 | S | SMP10 | LH0043 | $s$ | REF-02 | LM368-5 | S |
| PM111 | LM111 | D | SMP11 | LF398 | S | REF-03 | LM368-5 | 1 |
| PM119 | LM119 | D | SMP11 | LH0023 | S |  |  |  |
| PM139 | LM139 | D | SSM2139 | LM833 | S | SAMSUNG |  |  |
| PM139A | LM139A | D | SSM2210 | LM394 | S | KA219 | LM219 | D |
| PM148 | LM148 | D | SW-06 | LF13333 | D | KA2803 | LM1851 | S |
| PM155 | LF155 | D | SW-201 | LF13201 | D | KA2807 | LM1851 | S |
| PM155A | LF155A | D | SW-202 | LF13202 | D | KA301 | LM301 | D |
| PM156 | LF156 | D |  |  |  | KA319 | LM319 | D |
| PM156A | LF156A | D | RAYTHEON |  |  | KA331 KA3524 | LM331 <br> LM3524D | D |
| PM157 | LF157 | D | DAC-08 | DAC0800 | S |  |  | D |
| PM157A | LF157A | D | DAC-10 | DAC-1020 | S | KA431 | LM431 | D |
| PM208 | LM208 | D | DAC-10 | DAC-1021 | S | KA710 | LM710 | D |
| PM208A | LM208A | D | DAC-6012 | DAC-1220 | S | KA78S40 | LM78S40 | D |
| PM211 | LM211 | D | DAC-6012 | DAC-1221 | S | KF347 | LF347 | D |
| PM219 | LM219 | D | LH2101A | LH2101A | D | KF351 | LF351 | D |
| PM248 | LM248 | D | LH2111 | LH2111 | D | KF442 | LF442 | D |
| PM308 | LM308 | D | LM101A | LM101A | D | LM224A | LM224A | D |
| PM308A | LM308A | D | LM111 | LM111 | D | LM239 | LM239 | D |
| PM319 | LM319 | D | LM124 | LM124 | D | LM248 | LM248 | D |
| PM339A | LM339A | D | LM139 | LM139 | D | LM258A | LM258A | S |
| PM355 | LF355 | D | LM148 | LM148 | D | LM2901 | LM2901 | D |
| PM355A | LF355A | D | LM2900 | LM2900 | D | LM2902 | LM2902 | D |
| PM356 | LF356 | D | LM301A | LM301A | D | LM2903 | LM2903 | D |
| PM356A | LF356A | D | LM324 | LM324 | D | LM2904 | LM2904 | D |
| PM357 | LF357 | D | LM339 | LM339 | D | LM293 | LM293 | D |
| PM357A | LF357A | D | LM348 | LM348 | D | LM311 | LM311 | D |
| PM725 | LM725 | D | LM3900 | LM3900 | D | LM324 | LM324 | D |
| PM741 | LM741 | D | LP365 | LP365 | D | LM324A | LM324A | D |
| PM747 | LM747 | D | RC1458 | LM1458 | D | LM3302 | LM3302 | D |
| PM7533 | DAC1020 | D | RC1558 | LM1558 | D | LM339A | LM339A | D |
| PM7533 | DAC1021 | D | RC4156 | LM348 | S | LM348 | LM348 | D |
| PM7533 | DAC1022 | D | RC4157 | LM348 | S | LM358A | LM358A | D |
| PM7541 | DAC1218 | S | RC4195 | LM325 | S | LM393 | LM393 | D |
| PM7541 | DAC1219 | S | RC4195 | LM326 | S | LM393A | LM393A | D |
| REF-01 | LM368 | S | RC714 | LM607 | 1 | LM741 | LM741 | D |
| REF-01 | LM369 | S | RC741 | LM741 | D | MC1458 | LM1458 | D |
| REF-02 | LM368-5.0 | S | RC747 | LM747 | D | MC78LXX | LM78LXX | D |
| REF-03 | LM336 | S | REF-01 | LH0070 | S | MC78MXX | LM78MXX | D |
| REF-03 | LM385-2.5 | S | REF-01 | LM368 | S |  |  |  |

The following notations are appended to assist you in finding the best option.
$\mathbf{S}=$ NSC Similar Device $\quad I=$ NSC Improved Device $\quad \mathbf{D}=$ NSC Direct Replacement

| Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Number } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SAMSUMG (Continued) |  |  |  |  |  |  |  |  |
| MC78XX | LM78XX | D | LM139 | LM139 | D | LM334 | LM334 | D |
| MC79MXX | LM79MXX | D | LM139A | LM139A | D | LM335 | LM335 | D |
| MC79XX | LM79XX | D | LM148 | LM148 | D | LM336 | LM336 | D |
| NE555 | LM555 | D | LM158 | LM158 | D | LM336B | LM336B | D |
| NE556 | LM556 | D | LM158A | LM158A | D | LM339 | LM339 | D |
| SGS THOMPSON |  |  | LM1837 | LM1837 | D | LM339A | LM339A | D |
| $\mu \mathrm{A} 741$ | LM741 | D | LM193 | LM193 | D | LM346 | LM346 | D |
| $\mu$ A748 | LM748 | D | LM193A | LM193A | D | LM348 | LM348 | D |
| L293 | LM18293 | D | LM201A | LM201A | D | LM358 | LM358 | D |
| L4940 | LM2940 | S | LM208 | LM208 | D | LM358A | LM358A | D |
| L4941 | LM2940 | S | LM211 | LM211 | D | LM393 | LM393 | D |
| L78MXX | LM78MXX | D | LM218 | LM218 | D | LM393A | LM393A | D |
| L78S05 | LM323 | D | LM219 | LM219 | D | NE555 | LM555 | D |
| L78XX | LM340-XX | D | LM223 | LM223 | D | NE556 | LM556 | D |
| L78XX | LM78XX | D | LM224 | LM224 | D | SE555 | LM555 | D |
| L7912 | LM7912 | D | LM224A | LM224A | D | SG556 | LM556 | D |
| L79XX | LM320-XX | D | LM234 | LM234 | D | SG2524 | LM2524 | D |
| L79XX | LM79XX | D | LM235 | LM235 | D | SG3524 | LM3524 | D |
| LF198 | LF198 | D | LM236 | LM236 | D | SG3525 | LM3525 | D |
| LF255 | LF255 | D | LM239 | LM239 | D | SG3527 | LM3527 | D |
| LF256 | LF256 | D | LM239A | LM239A | D | TSA2040 | LM1875 | S |
| LF257 | LF257 | D | LM246 | LM246 | D | TS272 | LMC662 | S |
| LF298 | LF298 | D | LM248 | LM249 | D | TS274 | LMC660 | S |
| LF351 | LF351 | D | LM258 | LM258 | D | TS27L2 | LPC662 | S |
| LF353 | LF353 | D | LM2901 | LM2901 | D | TS27L4 | LPC660 | S |
| LF355 | LF355 | D | LM2902 | LM2902 | D | TS27M2 | LMC662 | S |
| LF355A | LF355A | D | LM2903 | LM3903 | D | TS27M4 | LMC660 | S |
| LF356 | LF356 | D | LM2904 | LM2904 | D |  |  |  |
| LF356A | LF356A | D | LM293 | LM293 | D | SIGNETICS |  |  |
| LF357 | LF357 | D | LM2930 | LM2930 | D | $\mu$ A723 | LM723 | D |
| LF357A | LF357A | D | LM2931A | LM2931A | D | $\mu$ A741 | LM741 | D |
| LF398 | LF398 | D | LM301A | LM301A | D | $\mu \mathrm{A} 747$ | LM747 | D |
| LM101A | LM101A | D | LM308 | LM308 | D | ADC0801 | ADC0801 | D |
| LM109 | LM109 | D | LM308A | LM308A | D | ADC0802 | ADC0802 | D |
| LM117 | LM117 | D | LM311 | LM311 | D | ADC0803 | ADC0803 | D |
| LM123 | LM123 | D | LM318 | LM318 | D | ADC0804 | ADC0804 | D |
| LM124 | LM124 | D | LM319 | LM319 | D | ADC0805 | ADC0805 | D |
| LM124A | LM124A | D | LM323 | LM323 | D | ADC0820 | ADC0820 | D |
| LM134 | LM134 | D | LM324 | LM324 | D | CA3089N | LM3089 | D |
| LM135 | LM135 | D | LM324A | LM324A | D |  |  |  |
| LM137 | LM137 | D |  |  |  |  |  |  |
| The following notations are appended to assist you in finding the best option.$\text { S = NSC Similar Device } \quad I=\text { NSC Improved Device } \quad D=\text { NSC Direct Replacement }$ |  |  |  |  |  |  |  |  |



The following notations are appended to assist you in finding the best option.
$\mathbf{S}=$ NSC Similar Device $\quad \mathbf{I}=$ NSC Improved Device $\quad \mathbf{D}=$ NSC Direct Replacement

| Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  | Part Number | $\begin{gathered} \text { NSC } \\ \text { Part Numbe } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TEXAS INSTRUMENTS (Continued) |  |  |  |  |  | TA75074 TA75092 | LF347 LM2902 | 1 |
| LP311 | LP311 | D | TLC14 <br> TLC1541 | MF4-100 | S | TA75092 | LM324 | S |
| LP339 | LP339 | D | TLC1541 TLC20 | ADC1031 | D | TA75339 | LM2901 | D |
| LT1004 | LM385 | D | TLC20 TLC252 | LMC662 | S | TA75339 | LM339 | D |
| LT1009 | LM336 | D | TLC252 TLC254 | LMC662 <br> LMC660 | S | TA75358 | LM2904 | 1 |
| MC1458 | LM1458 | D |  | LMC662 | S | TA75358 | LM358 | D |
| MC155 | LM1558 | D | TLC25L2 | LMC662 | S | TA75393 | LM2903 | 1 |
| MC3303 | LM3303 | D | TLC25M2 | LMC660 | S | TA75393 | LM393 | D |
| MC3403 | LM3403 | D | TLC25M4 |  | 1 | TA75458 | LM1558 | D |
| MC79LXX | LM79LXX MF10 | D | TLC27L4 | LMC6044 | 1 | TA7555 | LM555 | D |
| MF10 | MF10 | D | TLC27L7 |  |  | TA7612 | LM3914 | S |
| MF4 | MF4 | D |  | LMC6062A | 1 | TA7613 | LM1868 | S |
| NE555 | LM555 | D | TLC27M2 | LMC662 | S | TA7630 | LM1036 | S |
| NE555 | LM556 | D | TLC27M4 | LMC660 | S | TA7640 | LM1868 | S |
| NE592 | LM592 | D | TLC271 | LMC6041 | 1 | TA7640 | LM1868 | S |
| OP07 | OP07 | D | TLC272 | LMC6032 | 1 | TA76524 | LM3624 | S |
| OP27 | LM627 | 1 | TLC274 | LMC6034 | 1 | TA7654 | LM3914 | S |
| OP37 | LM63 | 1 | TLC277 | LMC6082A | 1 | TA7667 | LM3915 | S |
| RC4136 | LM4136 | D | TLC339 | LP339 | S | TA7688 | LM1896 | S |
| RC4558 | LM833 | D | TLC532 | ADC0829 | S | TA7758 | LM1868 | S |
| SA555 | LM555 | D | TLC533 | ADC0829 | D | TA7769 | LM1896 | S |
| SA556 | LM556 | D | TLC540 | ADC0811 | S | TA78LXX | LM78LXX | D |
| SE2524 | LM2524D | 1 | TLC541 | ADC0811 | D | TA78MXX | LM78MXX | D |
| SE3524 | LM3524D | 1 |  | ADC0819 | S | TA78XXX | LM78XX | D |
| SE555 | LM555 | D | TLC545 |  | D | TA79LXXX | LM79LXX | D |
| SE556 | LM556 | D | $\begin{aligned} & \text { TLC546 } \\ & \text { TLC549 } \end{aligned}$ | $\begin{aligned} & \text { ADC0819 } \\ & \text { ADC0831 } \end{aligned}$ | S | TA79XXX | LM79XX | D |
| SE592 | LM592 | D | TLC555 | LMC555 | D | TA8117 | LM1868 | S |
| TL061 | LF441 | 1 |  |  |  | TA8119 | LM1896 | S |
| TL062 | LF442 | 1 | TOSHIBA |  |  | TA8202 | LM1877 | S |
| TL064 | LF444 | 1 | TA7133 | LM1391 | S | TA8211 | LM2878 | S |
| TL071 | LF351 | 1 | TA7140 | LM386 | S | TC9154 | LMC1982 | S |
| TL071 | LF411 | 1 | TA7230 | LM1877 | S |  | LMC1982 | S |
| TL072 | LF353 | 1 | TA7232 | LM2896 | S | UNITRODE |  |  |
| TL072A | LF412 | 1 | TA7233 | LM2877 | S | L293 | LM18293 | D |
| TL074 | LF347 | 1 |  |  |  | UC117 | LM117 | D |
| TL0808 | ADC0808 | D | TA7268 | LM1875 | S | UC137 | LM137 | D |
| TL0809 | ADC0809 | D | TA7269 <br> TA7282 | LM2878 | S | UC150 | LM150 | D |
| TL081 | TL081 | D | TA7282 TA7283 | LM2896 | S | UC1524 | LM1524D | 1 |
| TL082 | TL082 | D | TA7313 | LM386 | S | UC2524 | LM2524D | , |
| TL084 TL087 | LF347 | S | TA7336 | LM390 |  | UC317 | LM317 | D |
| TL087 | LF411 | S | TA7366 |  | S | UC337 | LM337 | D |
| TL088 | LF411 | S |  | LM3914 | S | UC350 | LM350 | D |
| TL287 | LF412 | S | TA7367 | LM3914 | S | UC3524 | LM3524D | 1 |
| TL288 | LF412 LM317 | D | TA7504 | LM741 | D | UC78XX | LM340-XX | D |
| TL431 | LM431 | D | TA75061 | LF441 | 1 | UC78XX | LM78XX | D |
| TL592 | LM592 | D | TA75062 |  | 1 | UC79XX | LM320-XX | D |
| TLC04 | MF4 | D | TA75064 | LF444 | 1 | UC79XX | LM79XX | D |
| TLC0820 | ADC0820 | D | TA75071 | LF351 | 1 |  |  |  |
| TLC10 | MF10 | D | TA75072 | LF353 |  |  |  |  |
| TLC1225 | ADC1225 | D |  |  |  |  |  |  |
| The following notations are appended to assist you in finding the best option. |  |  |  |  |  |  |  |  |




Section 1
Audio Circuits

Section 1 Contents
Audio Circuits Definition of Terms ..... 1-3
Audio Circuits Selection Guide ..... 1-4
LM380 Audio Power Amplifier ..... 1-7
LM383 7 Watt Audio Power Amplifier ..... 1-11
LM3845 Watt Audio Power Amplifier ..... 1-15
LM386 Low Voltage Audio Power Amplifier ..... 1-20
LM388 1.5-Watt Audio Power Amplifier ..... 1-25
LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array ..... 1-31
LM390 1 Watt Battery Operated Audio Power Amplifier ..... 1-39
LM391 Audio Power Driver ..... 1-44
LM831 Low Voltage Audio Power Amplifier ..... 1-55
LM832 Dynamic Noise Reduction System DNR ..... 1-67
LM833 Dual Audio Operational Amplifier ..... 1-75
LM837 Low Noise Quad Operational Amplifier ..... 1-84
LM1035/LM1036 Dual DC Operated Tone/Volume/Balance Circuits ..... 1-90
LM1037 Dual Four-Channel Analog Switch ..... 1-100
LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility ..... 1-106
LM1131A Dual Dolby B-Type Noise Reduction Processor ..... 1-116
LM1151 Dolby B-Type Noise Reduction System ..... 1-121
LM1875 20 Watt Power Audio Amplifier ..... 1-122
LM1877 Dual Power Audio Amplifier ..... 1-128
LM1894 Dynamic Noise Reduction System DNR ..... 1-133
LM1896/LM2896 Dual Power Audio Amplifiers ..... 1-141
LM2877 Dual 4 Watt Power Audio Amplifier ..... 1-149
LM2878 Dual 5 Watt Power Audio Amplifier ..... 1-156
LM2879 Dual 8 Watt Audio Amplifier ..... 1-163
LM3875 High Performance 40 Watt Audio Power Amplifier ..... 1-170
LM3876 High Performance 40 Watt Audio Power Amplifier ..... 1-171
LMC835 Digital Controlled Graphic Equalizer ..... 1-172
LMC1982 Digitally-Controlled Stereo Tone and Volume Circuit with Two Selectable Stereo Inputs. ..... 1-187
LMC1983 Digitally-Controlled Stereo Tone and Volume Circuit with Three Selectable Stereo Inputs. ..... 1-198
LMC1992 Digitally-Controlled Stereo Tone and Volume Circuit with Four-Channel Input-Selector ..... 1-209

# Audio Circuits Definition of Terms 

## Amplifier

## Class A

A class A transistor audio amplifier refers to an amplifier with a single output device that has a collector flowing for the full $360^{\circ}$ of the input cycle.

## Class B

The most common type of audio amplifier that basically consists of two output devices each of which conducts for $180^{\circ}$ of the input cycle.

## Class C

In a class C amplifier the collector current flows for less than $180^{\circ}$. Although highly efficient, high distortion results and the load is frequently tuned to minimize this distortion (primarily used in R.F. power amplifiers).

## Class D

A switching or sampling amplifier with extremely high efficiency (approaching 100\%). The output devices are used as switches, voltage appearing across them only while they are off, and current flowing only when they are saturated.

## Crossover Distortion

Distortion caused in the output stage of a class B amplifier. It can result from inadequate bias current allowing a dead zone where the output does not respond to the input as the input cycle goes through its zero crossing point. Also for I/Cs an inadequate frequency response of the output PNP device can cause a turn-on delay giving crossover distortion for negative going transition through zero at the higher audio frequencies.

## Dolby B

Dolby B is a simplified version of the Dolby A professional quality noise reduction system. The amplitude of low level signals over a selected frequency range is increased prior to recording to enhance them above tape noise. On playback the original levels are restored causing a corresponding reduction in the audible tape noise. The major difference with Dolby A which used four frequency bands, is the use of a single variable frequency band with a cut-off frequency that increases in the presence of high level high frequency signals.

## Dolby Level

Because of the complementary nature of the Dolby B noise reduction system, the audio channel between the encoder and the decoder must have a fixed gain such that the decoding signal level is within 2 dB of the encoding signal level. Also if recordings are interchangeable the signals in the noise reduction system must be related to the levels in
the audio channel. Dolby level provides this reference and corresponds to a specified tape flux density when recorded with a 400 Hz tone. For reel to reel and eight track cartridge tapes this is $185 \mathrm{nWb} / \mathrm{m}$, and for cassettes Dolby level is $200 \mathrm{nWb} / \mathrm{m}$.

## Large-Signal Voltage Gain

The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.

## Output Resistance

The ratio of the change in output voltage to the change in output current with the output around zero.

## Output Voltage Swing

The peak output voltage swing, referred to zero, that can be obtained without clipping.

## Power Bandwidth

The power bandwidth of an audio amplifier is the frequency range over which the amplifier voltage gain does not fall below 0.707 of the flat band voltage gain specified for a given load and output power.
Power bandwidth also can be measured by the frequencies at which a specified level of distortion is obtained while the amplifier delivers a power output 6 dB below the rated output. For example, an amplifier rated at 60 watts with $\leq 0.25 \%$ THD, would make its power bandwidth measured as the difference between the upper and lower frequencies at which $0.25 \%$ distortion was obtained while the amplifier was delivering 30 watts.

## Power Supply Rejection

The ratio of the change in input offset voltage to the change in power supply voltages producing it.

## Slew Rate

The internally limited rate of change in output voltage with a large amplitude step function applied to the input.

## Supply Current

The current required from the power supply to operate the amplifier with no load and the output at zero.

## Thermal Resistance ( $\mathbf{R T H}_{\mathbf{T H}}$ )

An analogy for heat transfer where the ability of a heat conductive system to transfer heat is described in similar terms to those used in an electrical system for power dissipated in a resistor with a given applied voltage. The thermal resistance is given by the temperature differential established when a given amount of power is being dissipated $\left(\theta=\mathrm{T} 1-\mathrm{T} 2 / \mathrm{P}_{\mathrm{D}}\right)$ with units of ${ }^{\circ} \mathrm{C} /$ watt.

## Audio Circuits Selection Guide

Preamplifiers/Systems

|  | Application |  |  | Package | Voltage Range | Equivalent Input Noise | THD | PSR | Input Coupling | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Portable | Home | Auto |  |  |  |  |  |  |  |
| $\begin{aligned} & \text { LM833 } \\ & \text { (Note 1) } \end{aligned}$ |  | - | - | 8 Pin DIP <br> 8 Pin SO | $\pm 5 \mathrm{~V}- \pm 15 \mathrm{~V}$ | $0.5 \mu \mathrm{~V}$ | 0.002\% | 100 dB | DC | Low Noise Dual Op Amp |
| LM837 (Note 1) |  | $\bullet$ | $\bullet$ | $\begin{aligned} & 14 \text { Pin DIP } \\ & 14 \text { Pin SO } \end{aligned}$ | $\pm 5 \mathrm{~V}- \pm 15 \mathrm{~V}$ | $0.5 \mu \mathrm{~V}$ | 0.002\% | 100 dB | DC | Low Noise <br> Quad Op Amp <br> Drives 600 Load |

## Audio Power Amplifiers

|  | Application |  |  | wer* |  |  |  |  |  | Single/ | Not |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Portable Home Auto |  | $8 \Omega$ | $4 \Omega$ | $2 \Omega$ | Voltage |  |  |  |  |  |
| LM380 | - | 8 Pin DIP <br> 14 Pin DIP | 2.5 W |  |  | 18 V |  | 0.2\% |  | Single | See AN-69 <br> Fixed Gain |
| LM383 | $\bullet$ - | 5 Pin TO-220 |  | 5.5W | 8.6W | 14.4 V | Yes | 0.2\% | $2 \mu \mathrm{~V}$ | Single | Protected |
| LM384 | - | 14 Pin DIP | 5.5W |  |  | 22 V | Yes | 0.25\% |  | Single | Fixed Gain |
| LM386 | - | 8 Pin DIP <br> 8 Pin SO | 0.33W |  |  | 6 V |  | 0.2\% |  | Single | 4V Operation <br> 20 mW Quiescent |
| LM388 | $\bullet$ | 14 Pin DIP | 2.2W |  |  | 12V | Yes | 0.1\% |  | Single | 4V Operation Min Externals |
| LM389 | $\bullet$ | 18 Pin DIP | 0.33W |  |  | 6 V |  | 0.2\% |  | Single | Includes <br> Transistor Array |
| LM831 | - - | 16 Pin DIP <br> 16 Pin SOIC | 0.44W |  |  | 3V | Yes | 0.25\% | $3 \mu \mathrm{~V}$ | Dual | 1.8V-6V |
| LM390 | - | 14 Pin DIP |  | 1W |  | 6 V | Yes | 0.2\% |  | Single | Battery Operation |
| LM391 | $\bullet$ | 16 Pin DIP | 10-100W |  |  | 60V-100V | Yes | 0.01\% | $3 \mu \mathrm{~V}$ | Single | Shutdown Pin, <br> Thermal Protected <br> Power Driver |
| LM1877 | $\bullet \quad \bullet$ | 14 Pin DIP | 3W |  |  | 20 V |  | 0.05\% | $2.5 \mu \mathrm{~V}$ | Dual | 6V-24V |
| LM2877 | - - - | 11 Pin SIP | 4.5W |  |  | 20 V |  | 0.07\% | $2.5 \mu \mathrm{~V}$ | Dual | Flexible Application |


| Audio Power Amplifiers (Continued) |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Application | Package | Power* |  |  | Voltage | Bridgeable | THD* | Input Noise* | Single/ Dual | Notes |
|  | Portable Home Auto |  |  | $4 \Omega$ | $2 \Omega$ |  |  |  |  |  |  |
| LM1896 | - - - | 14 Pin DIP |  | 1.1 W |  | 6 V | Yes | 0.1\% | $1.4 \mu \mathrm{~V}$ | Dual | Low AM <br> Radiation, 3V Op |
| LM2896 | - - - | 11 Pin SIP |  | 2.5W |  | 9 V | Yes | 0.1\% | $1.4 \mu \mathrm{~V}$ | Dual | No Pops, 3-15V Op |
| LM2878 | - | 11 Pin SIP | 5.5W |  |  | 22 V | Yes | 0.15\% | $2.5 \mu \mathrm{~V}$ | Dual | 6V-32V |
| LM12 | - | 4-Pin TO-3 | 50W | 85W |  | $\pm 30 \mathrm{~V}$ | Yes | 0.01\% | $9 \mu \mathrm{~V}$ | Single | Power Op Amp; See AN-446 |
| LM1875 | - | 5 Pin TO-220 | 25W |  |  | $\pm 25 \mathrm{~V}$ |  | 0.015\% | $3 \mu \mathrm{~V}$ | Single | Low Distortion At H. Power |
| LM2879 | - | 11 Pin TO-220 | 8W |  |  | 28 V | Yes | 0.05\% | $2.5 \mu \mathrm{~V}$ | Dual | 6V-32V |

*Note that all values shown are typical. Please refer to datasheets for test conditions.

## Audio Controls

| Application |  | Package | Voltage Range | Volume Control Range | Signal to Noise | THD | Separation | Notes |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Portable Home Auto |  |  |  |  |  |  |  |
| LM1035/ LM1036 | - - | 20 Pin DIP | 8V-18V | 80 dB | 80 dB | 0.05\% | 75 dB | Dual DC Controlled <br> Tone/Volume/Balance |
| LM1037 | - - - | 18 Pin DIP | 5V-25V |  | 100 dB | 0.04\% | 100 dB | DC Audio Switch |
| LM13600 <br> (Note 1) <br> LM13700 |  | 16 Pin DIP <br> 16 Pin SO <br> 16 Pin DIP <br> 16 Pin SO | $\pm 2 \mathrm{~V}- \pm 18 \mathrm{~V}$ |  |  | 0.5\% | 100 dB | Dual Transconductance Amplifiers |
| LM3080 (Note 1) | $\bullet \quad \bullet \quad \bullet$ | 8 Pin DIP | $\pm 2 \mathrm{~V}- \pm 18 \mathrm{~V}$ |  |  |  |  | Transconductance Amplifier |
| LM1040 | - - | 24 Pin DIP | $9 \mathrm{~V}-16 \mathrm{~V}$ | 75 dB | 80 dB | 0.06\% | 75 dB | Dual DC Controlled Tone/Volume/Balance Stereo Enhancement |
| LMC835 | - - - | 28 Pin DIP | $\pm 2.5 \mathrm{~V}- \pm 8 \mathrm{~V}$ | $\pm 12 \mathrm{~dB} /$ Band | 114 dB | * |  | 7 Band Stereo <br> Graphic Equalizer <br> MICROWIRETM <br> Controlled; See AN-435 |
| LMC1982 | - | 28 Pin DIP | 7V-15V | 80 dB | 95 dB | 0.008\% | 80 dB | 2 Stereo Inputs Volume/ Tone/Fade/Select Enhanced Stereo Loudness Comp. IM Controiled |
| LMC1983 | - | 28 Pin DIP | 7V-15V | 80 dB | 95 dB | 0.008\% | 80 dB | 3 Stereo Inputs Volume/ Tone/Fade/Select Loudness Comp. IM Controlled |
| LMC1992 | - - | 28 Pin DIP | 7V-15V | 80 dB | 105 dB | 0.03\% | 95 dB | 4 Stereo Inputs Volume/ Tone/Fade/Select MICROWIRETM Controlled |

*Distortion determined by external op amps.
Note 1: Datasheet in Operational Amplifiers Databook.

|  | Application |  | Package | Voltage <br> Range | NR <br> Type | NR <br> Effect* | Encoding <br> Required | Single/ <br> Dual/ | Decode <br> S/N* | Notes |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

*Note that all values shown are typical. Please refer to datasheets for test conditions.
DNR ${ }^{\circledR}$ is a registered trademark of National Semiconductor Corporation.
Dolby® is a registered trademark of Dolby Laboratories Licensing Corporation.

## LM380 Audio Power Amplifier

## General Description

The LM380 is a power audio amplifier for consumer application. In order to hold system cost to a minimum, gain is internally fixed at 34 dB . A unique input stage allows inputs to be ground referenced. The output is automatically self centering to one half the supply voltage.
The output is short circuit proof with internal thermal limiting. The package outline is standard dual-in-line. A copper lead frame is used with the center three pins on either side comprising a heat sink. This makes the device easy to use in standard p-c layout.
Uses include simple phonograph amplifiers, intercoms, line drivers, teaching machine outputs, alarms, ultrasonic drivers, TV sound systems, AM-FM radio, small servo drivers, power converters, etc.

A selected part for more power on higher supply voltages is available as the LM384. For more information see AN-69.

## Features

- Wide supply voltage range
- Low quiescent power drain
- Voltage gain fixed at 50
- High peak current capability
- Input referenced to GND
- High input impedance
- Low distortion
- Quiescent output voltage is at one-half of the supply voltage
- Standard dual-in-line package

Connection Diagrams (Dual-l-L-Line Packages, Top View)


TL/H/6977-1
Order Number LM380N See NS Package Number N14A


TL/H/6977-2
Order Number LM380N-8 See NS Package Number N08E

Block and Schematic Diagrams


LM380N-8



## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, | Input Voltage | $\pm 0.5 \mathrm{~V}$ |  |
| :--- | ---: | :--- | ---: |
| please contact the National Semiconductor Sales | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Office/Distributors for availability and specifications. | Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| Supply Voltage | 22 V | Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Peak Current | 1.3 A | Lead Temperature (Soldering, 10 sec.) | $+260^{\circ} \mathrm{C}$ |
| Package Dissipation 14-Pin DIP (Notes 6 and 7) | 8.3 W | ESD rating to be determined |  |
| Package Dissipation 8-Pin DIP (Notes 6 and 7) | 1.67 W |  |  |

## Electrical Characteristics (Note 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pout(RMS) | Output Power | $\mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{THD}=3 \%$ (Notes 3, 4) | 2.5 |  |  | W |
| $A_{V}$ | Gain |  | 40 | 50 | 60 | V/V |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Swing | $R_{L}=8 \Omega$ |  | 14 |  | $V_{p-p}$ |
| ZIN | Input Resistance |  |  | 150k |  | $\Omega$ |
| THD | Total Harmonic Distortion | (Notes 4, 5) |  | 0.2 |  | \% |
| PSRR | Power Supply Rejection Ratio | (Note 2) |  | 38 |  | dB |
| $\mathrm{V}_{\mathrm{S}}$ | Supply Voltage |  | 10 |  | 22 | V |
| BW | Bandwidth | $\mathrm{P}_{\text {OUT }}=2 \mathrm{~W} ; \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 100k |  | Hz |
| 10 | Quiescent Supply Current |  |  | 7 | 25 | mA |
| V OUTQ | Quiescent Output Voltage |  | 8 | 9.0 | 10 | V |
| IBIAS | Bias Current | Inputs Floating |  | 100 |  | $n A$ |
| ISC | Short Circuit Current |  |  | 1.3 |  | A |

Note 1: $V_{S}=18 \mathrm{~V}$ and $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise specified.
Note 2: Rejection ratio referred to the output with $\mathrm{C}_{\mathrm{BYPASS}}=5 \mu \mathrm{~F}$.
Note 3: With device Pins $3,4,5,10,11,12$ soldered into a $1 / 16^{\prime \prime}$ epoxy glass board with 2 ounce copper foil with a minimum surface of 6 square inches.
Note 4: $\mathrm{C}_{\text {BYPASS }}=0.47 \mu \mathrm{fd}$ on $\operatorname{Pin} 1$.
Note 5: The maximum junction temperature of the LM380 is $150^{\circ} \mathrm{C}$.
Note 6: The package is to be derated at $15^{\circ} \mathrm{C} / \mathrm{W}$ junction to heat sink pins for 14 -pin pkg; $75^{\circ} \mathrm{C} / \mathrm{W}$ for 8 -pin.

## Heat Sink Dimensions



## Typical Performance Characteristics

Typical Applications




Phase Shift Oscillator


## LM383/LM383A 7 Watt Audio Power Amplifier

## General Description

The LM383 is a cost effective, high power amplifier suited for automotive applications. High current capability (3.5A) enables the device to drive low impedance loads with low distortion. The LM383 is current limited and thermally protected. High voltage protection is available (LM383A) which enables the amplifier to withstand 40 V transients on its supply. The LM383 comes in a 5 -pin TO-220 package.

## Features

- High peak current capability (3.5A)
- Large output voltage swing
- Externally programmable gain
- Wide supply voltage range ( $5 \mathrm{~V}-20 \mathrm{~V}$ )
- Few external parts required

■ Low distortion

- High input impedance
- No turn-on transients
- High voltage protection available (LM383A)
- Low noise
- AC short circuit protected


## Equivalent Schematic



TL/H/7145-1

## Connection Diagram

Plastic Package


Absolute Maximum Ratings
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Peak Supply Voltage ( 50 ms )
LM383A (Note 2) 40 V

Operating Supply Voltage 20V
Output Current Repetitive 3.5A Non-repetitive 4.5A

| Input Voltage | $\pm 0.5 \mathrm{~V}$ |
| :--- | ---: |
| Power Dissipation (Note 3) | 15 W |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $V_{S}=14.4 \mathrm{~V}, T_{T A B}=25^{\circ} \mathrm{C}, A_{V}=100(40 \mathrm{~dB}), R_{L}=4 \Omega$, unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC Output Level |  | 6.4 | 7.2 | 8 | V |
| Quiescent Supply Current | Excludes Current in Feedback Resistors |  | 45 | 80 | mA |
| Supply Voltage Range |  | 5 |  | 20 | V |
| Input Resistance |  |  | 150 |  | k $\Omega$ |
| Bandwidth | Gain $=40 \mathrm{~dB}$ |  | 30 |  | kHz |
| Output Power | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.2 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=13.8 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=14.4 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=16 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{THD}=10 \% \\ & \mathrm{R}_{\mathrm{L}}=1.6 \Omega, \mathrm{THD}=10 \% \\ & \hline \end{aligned}$ | $\begin{gathered} 4.8 \\ 7 \end{gathered}$ | $\begin{gathered} 4.7 \\ 7.2 \\ \\ 5.1 \\ 7.8 \\ \\ 5.5 \\ 8.6 \\ 9.3 \\ \\ 7 \\ 10.5 \\ 11 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \text { w } \\ & \text { w } \\ & \text { w } \\ & \text { w } \\ & \text { w } \\ & w \\ & w \\ & w \\ & w \end{aligned}$ w |
| THD | $\begin{aligned} & \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=2 \Omega, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| Ripple Rejection | $\begin{aligned} & R_{\mathrm{S}}=50 \Omega, \mathrm{f}=100 \mathrm{~Hz} \\ & \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ | 30 | $\begin{aligned} & 40 \\ & 44 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Noise Voltage | $\mathrm{R}_{\mathrm{S}}=0,15 \mathrm{kHz}$ Bandwidth |  | 2 |  | $\mu \mathrm{V}$ |
| Input Noise Current | $\mathrm{R}_{\mathrm{S}}=100 \mathrm{k} \Omega, 15 \mathrm{kHz}$ Bandwidth |  | 40 |  | pA |

Note 1: A $0.2 \mu \mathrm{~F}$ capacitor in series with a $1 \Omega$ resistor should be placed as close as possible to pins 3 and 4 for stability.
Note 2: The LM383 shuts down above 25V.
Note 3: For operating at elevated temperatures, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $4^{\circ} \mathrm{C} / \mathrm{W}$ junction to case.

## Typical Performance Characteristics



Output Power vs Supply Voltage


Power Dissipation vs Output Power


Supply Ripple Rejection vs Frequency


FREQUENCY (Hz)


Power Dissipation vs Output Power


Supply Current vs Supply Voltage



## Typical Applications



## Component Layout

Single Amplifier
$\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$
$R_{L}=4 \Omega$

Heatsink from:
Staver Company
41 Saxon Ave
P.O. Drawer H

Bay Shore, NY 11706
Tel: (516) 666-8000

*Staver V. 5

## LM3845 Watt Audio Power Amplifier

## General Description

The LM384 is a power audio amplifier for consumer application. In order to hold system cost to a minimum, gain is internally fixed at 34 dB . A unique input stage allows inputs to be ground referenced. The output is automatically selfcentering to one half the supply voltage.
The output is short-circuit proof with internal thermal limiting. The package outline is standard dual-in-line. A copper lead frame is used with the center three pins on either side comprising a heat sink. This makes the device easy to use in standard p-c layout.
Uses include simple phonograph amplifiers, intercoms, line drivers, teaching machine outputs, alarms, ultrasonic drivers, TV sound systems, AM-FM radio, sound projector systems, etc. See AN-69 for circuit details.

## Features

- Wide supply voltage range
- Low quiescent power drain
- Voltage gain fixed at 50
- High peak current capability
- Input referenced to GND
- High input impedance
- Low distortion
- Quiescent output voltage is at one half of the supply voltage
- Standard dual-in-line package


## Schematic Diagram



TL/H/7843-3

## Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. <br> Supply Voltage <br> 28V <br> Peak Current <br> 1.3A

| Power Dissipation (See Notes 3 and 4) | 1.67 W |
| :--- | ---: |
| Input Voltage | $\pm 0.5 \mathrm{~V}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics (Note 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Z IN | Input Resistance |  |  | 150 |  | $\mathrm{k} \Omega$ |
| $\mathrm{I}_{\text {BIAS }}$ | Bias Current | Inputs Floating |  | 100 |  | nA |
| $A_{V}$ | Gain |  | 40 | 50 | 60 | V/V |
| Pout | Output Power | THD $=10 \%, R_{L}=8 \Omega$ | 5 | 5.5 |  | W |
| $\mathrm{I}_{Q}$ | Quiescent Supply Current |  |  | 8.5 | 25 | mA |
| Vout ${ }^{\text {a }}$ | Quiescent Output Voltage |  |  | 11 |  | V |
| BW | Bandwidth | $\mathrm{P}_{\text {OUT }}=2 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 450 |  | kHz |
| V+ | Supply Voltage |  | 12 |  | 26 | V |
| ISC | Short Circuit Current (Note 5) |  |  | 1.3 |  | A |
| PSRRRRTO | Power Supply Rejection Ratio (Note 2) |  |  | 31 |  | dB |
| THD | Total Harmonic Distortion | $\mathrm{P}_{\text {OUT }}=4 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 0.25 | 1.0 | \% |

Note 1: $\mathrm{V}^{+}=22 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ operating with a Staver V 7 heat sink for 30 seconds.
Note 2: Rejection ratio referred to the output with $\mathrm{C}_{\text {BYPASS }}=5 \mu \mathrm{~F}$, freq $=120 \mathrm{~Hz}$.
Note 3: The maximum junction temperature of the LM384 is $150^{\circ} \mathrm{C}$.
Note 4: The package is to be derated at $15^{\circ} \mathrm{C} / \mathrm{W}$ junction to heat sink pins.
Note 5: Output is fully protected against a shorted speaker condition at all voltages up to 22V.

## Heat Sink Dimensions

Staver Company
41 Saxon Ave.
P.O. Drawer H

Bay Shore, N.Y.
Tel: (516) 666-8000


TL/H/7843-4

## Typical Performance Characteristics





Thermal Resistance vs Square Inches


Output Voltage Gain vs Frequency


Device Dissipation vs Output Power-16 $\Omega$ Load


Device Dissipation vs Output Power- $4 \Omega$ Load


Block and Connection Diagrams


## Typical Applications



TL/H/7843-6
Bridge Amplifier


Typical Applications (Continued)



## LM386 Low Voltage Audio Power Amplifier

## General Description

The LM386 is a power amplifier designed for use in low voltage consumer applications. The gain is internally set to 20 to keep external part count low, but the addition of an external resistor and capacitor between pins 1 and 8 will increase the gain to any value up to 200.
The inputs are ground referenced while the output is automatically biased to one half the supply voltage. The quiescent power drain is only 24 milliwatts when operating from a 6 volt supply, making the LM386 ideal for battery operation.

## Features

- Battery operation
- Minimum external parts
- Wide supply voltage range
$4 \mathrm{~V}-12 \mathrm{~V}$ or $5 \mathrm{~V}-18 \mathrm{~V}$
■ Low quiescent current drain
- Voltage gains from 20 to 200
- Ground referenced input
- Self-centering output quiescent voltage
- Low distortion
- Eight pin dual-in-line package


## Applications

- AM-FM radio amplifiers
- Portable tape player amplifiers
- Intercoms
- TV sound systems
- Line drivers
- Ultrasonic drivers
- Small servo drivers
- Power converters

Equivalent Schematic and Connection Diagrams


## Typical Applications



Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Supply Voltage (LM386N-1, $-3, \mathrm{LM} 386 \mathrm{M}-1$ ) | 15 V |
| Supply Voltage (LM386N-4) | 22 V |
| Package Dissipation (Note 1) (LM386N) | 1.25 W |
|  | (LM386M) |
| Input Voltage | 0.73 W |
| Storage Temperature | $\pm 0.4 \mathrm{~V}$ |
| Operating Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Junction Temperature
$+150^{\circ} \mathrm{C}$
Soldering Information
$\begin{array}{ll}\text { Dual-In-Line Package } & \\ \text { Soldering (10 sec) } & +260^{\circ} \mathrm{C}\end{array}$
Soldering ( 10 sec )
Small Outline Package
Vapor Phase ( 60 sec ) $+215^{\circ} \mathrm{C}$
Infrared ( 15 sec ) $+220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage ( $\mathrm{V}_{\mathrm{S}}$ ) LM386N-1, -3, LM386M-1 LM386N-4 |  | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 18 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { v } \end{aligned}$ |
| Quiescent Current ( $\mathrm{l}_{\mathrm{Q}}$ ) | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0$ |  | 4 | 8 | mA |
| Output Power (POUT) <br> LM386N-1, LM386M-1 <br> LM386N-3 <br> LM386N-4 | $\begin{aligned} & V_{S}=6 V, R_{L}=8 \Omega, T H D=10 \% \\ & V_{S}=9 V, R_{L}=8 \Omega, T H D=10 \% \\ & V_{S}=16 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=32 \Omega, T H D=10 \% \end{aligned}$ | $\begin{aligned} & 250 \\ & 500 \\ & 700 \end{aligned}$ | $\begin{gathered} 325 \\ 700 \\ 1000 \end{gathered}$ |  | mW <br> mW <br> mW |
| Voltage Gain ( $\mathrm{A}_{\mathrm{V}}$ ) | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pin } 1 \text { to } 8 \end{aligned}$ |  | $\begin{aligned} & 26 \\ & 46 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Bandwidth (BW) | $\mathrm{V}_{S}=6 \mathrm{~V}$, Pins 1 and 8 Open |  | 300 |  | kHz |
| Total Harmonic Distortion (THD) | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \text { PouT }=125 \mathrm{~mW} \\ & f=1 \mathrm{kHz} \text {, Pins } 1 \text { and } 8 \text { Open } \end{aligned}$ |  | 0.2 |  | \% |
| Power Supply Rejection Ratio (PSRR) | $V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{BYPASS}}=10 \mu \mathrm{~F}$ Pins 1 and 8 Open, Referred to Output |  | 50 |  | dB |
| Input Resistance ( $\mathrm{R}_{\mathrm{IN}}$ ) <br> Input Bias Current (lBIAS) | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 2 and 3 Open |  | $\begin{gathered} 50 \\ 250 \end{gathered}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{nA} \end{aligned}$ |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and 1) a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the dual-in-line package and 2 ) a thermal resistance of $170^{\circ} \mathrm{C} / \mathrm{W}$ for the small outline package.

## Application Hints

## GAIN CONTROL

To make the LM386 a more versatile amplifier, two pins (1 and 8 ) are provided for gain control. With pins 1 and 8 open the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pin 1 to 8 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to $200(46 \mathrm{~dB})$. If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200 . Gain control can also be done by capacitively coupling a resistor (or FET) from pin 1 to ground.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 1 to 5 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $R \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 8 is open. If pins 1 and 8 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than 9 .

## INPUT BIASING

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM386 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input, 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM386 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 1 and 8 ) it is necessary to bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance on the driven input.

## Typical Performance Characteristics





Power Supply Rejection Ratio (Referred to the Output) vs Frequency


Peak-to-Peak Output Voltage Swing vs Supply Voltage




Typical Applications (Continued)


TL/H/6976-6

Low Distortion Power Wienbridge Oscillator


TL/H/6976-7

Square Wave Oscillator


TL/H/6976-8


TL/H/6976-9


Typical Applications (Continued)


Note 1: Twist supply lead and supply ground very tightly.
Note 2: Twist speaker lead and ground very tightly.
Note 3: Ferrite bead is Ferroxcube K5-001-001/3B with 3 turns of wire.

## LM388 1.5 Watt Audio Power Amplifier

## General Description

The LM388 is an audio amplifier designed for use in medium power consumer applications. The gain is internally set to 20 to keep external part count low, but the addition of an external resistor and capacitor between pins 2 and 6 will increase the gain to any value up to 200.
The inputs are ground referenced while the output is automatically biased to one half the supply voltage.

## Features

- Minimum external parts
- Wide supply voltage range
- Excellent supply rejection
- Ground referenced input
- Self-centering output quiescent voltage
- Variable voltage gain
- Low distortion
- Fourteen pin dual-in-line package
- Low voltage operation, 4 V


## Applications

- AM-FM radio amplifiers
- Portable tape player amplifiers
- Intercoms
- TV sound systems
- Lamp drivers
- Line drivers
- Ultrasonic drivers
- Small servo drivers
- Power converters


## Equivalent Schematic and Connection Diagrams



## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |
| :--- |
| please contact the National Semiconductor Sales |
| Office/Distributors for availability and specifications. |
| Supply Voltage |
| Package Dissipation 14-Pin DIP (Note 1) |


| Input Voltage | $\pm 0.4 \mathrm{~V}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Supply Voltage LM388 |  | 4 |  | 12 | V |
| $\mathrm{I}_{Q}$ | Quiescent Current LM388 | $\begin{aligned} & V_{I N}=0 \\ & V_{S}=12 V \end{aligned}$ |  | 16 | 23 | mA |
| Pout | Output Power (Note 2) LM388N-1 | $\begin{aligned} & R 1=R 2=180 \Omega, T H D=10 \% \\ & V_{S}=12 V, R_{L}=8 \Omega \\ & V_{S}=6 V, R_{L}=4 \Omega \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & \text { W } \\ & \text { W } \end{aligned}$ |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & V_{S}=12 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pins } 2 \text { to } 6 \end{aligned}$ | 23 | $\begin{aligned} & 26 \\ & 46 \end{aligned}$ | 30 | dB <br> dB |
| BW | Bandwidth | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$, Pins 2 and 6 Open |  | 300 |  | kHz |
| THD | Total Harmonic Distortion | $\begin{aligned} & V_{S}=12 \mathrm{~V}, R_{\mathrm{L}}=8 \Omega, \text { Pout }=500 \mathrm{~mW} \\ & \mathrm{f}=1 \mathrm{kHz} \text {, Pins } 2 \text { and } 6 \text { Open } \end{aligned}$ |  | 0.1 | 1 | \% |
| PSRR | Power Supply Rejection Ratio (Note 3) | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{BYPASS}}=10 \mu \mathrm{~F}$ <br> Pins 2 and 6 Open, Referred to Output |  | 50 |  | dB |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance |  | 10 | 50 |  | k $\Omega$ |
| IBIAS | Input Bias Current | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$, Pins 7 and 8 Open |  | 250 |  | nA |

Note 1: Pins $3,4,5,10,11,12$ at $25^{\circ} \mathrm{C}$. Derate at $15^{\circ} \mathrm{C} / \mathrm{W}$ above $25^{\circ} \mathrm{C}$ case.
Note 2: The amplifier should be in high gain for full swing on higher supplies due to input voltage limitations.
Note 3: If load and bypass capacitor are returned to $V_{S}$ (Figure 2), rather than ground (Figure 1), PSRR is typically 30 dB .

## Typical Performance Characteristics




TL/H/7846-5

## Typical Performance Characteristics (Continued)



## Application Hints

## GAIN CONTROL

To make the LM388 a more versatile amplifier, two pins (2 and 6) are provided for gain control. With pins 2 and 6 open, the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pins 2 to 6 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to 200 ( 46 dB ). If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200. A low frequency pole in the gain response is caused by the capacitor working against the external resistor in series with the $150 \Omega$ internal resistor. If the capacitor is eliminated and a resistor connects pins 2 to 6 then the
output dc level may shift due to the additional dc gain. Gain control can also be done by capacitively coupling a resistor (or FET) from pin 6 to ground, as in Figure 7.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 6 to 13 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $\mathrm{R} \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 2

## Application Hints (Continued)

is open. If pins 2 and 6 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than $9 \mathrm{~V} / \mathrm{V}$.

## INPUT BIASING

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM388 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input, 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM388 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 2 and 6) it is necessary to bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance on the driven input.

## BOOTSTRAPPING

The base of the output transistor of the LM388 is brought out to pin 9 for Bootstrapping. The output stage of the amplifier during positive swing is shown in Figure 3 with its external circuitry.
R1 + R2 set the amount of base current available to the output transistor. The maximum output current divided by

## Typical Applications



TL/H/7846-3
FIGURE 1. Load Returned to Ground (Amplifier with Gain $=\mathbf{2 0}$ )
beta is the value required for the current in R1 and R2:

$$
(R 1+R 2)=\beta_{O} \frac{\left(V_{S} / 2\right)-V_{B E}}{l_{O M A X}}
$$

Good design values are $V_{B E}=0.7 \mathrm{~V}$ and $\beta_{\mathrm{O}}=100$.
Example: 1 watt into $8 \Omega$ load with $V_{S}=12 \mathrm{~V}$.

$$
\begin{gathered}
\text { IOMAX }=\sqrt{\frac{2 P_{O}}{R_{L}}}=500 \mathrm{~mA} \\
(R 1+R 2)=100\left(\frac{(12 / 2)-0.7}{0.5}\right)=1060 \Omega
\end{gathered}
$$

To keep the current in R2 constant during positive swing capacitor $C_{B}$ is added. As the output swings positive $C_{B}$ lifts R1 and R2 above the supply, maintaining a constant voltage across R 2 . To minimize the value of $\mathrm{C}_{\mathrm{B}}, \mathrm{R} 1=\mathrm{R} 2$. The pole due to $C_{B}$ and R1 and R2 is usually set equal to the pole due to the output coupling capacitor and the load. This gives:

$$
C_{B} \cong \frac{4 C_{c}}{\beta_{O}} \cong \frac{C_{c}}{25}
$$

Example: for 100 Hz pole and $R_{L}=8 \Omega ; C_{c}=200 \mu \mathrm{~F}$ and $\mathrm{C}_{\mathrm{B}}=8 \mu \mathrm{~F}$, if R 1 is made a diode and R 2 increased to give the same current, $C_{B}$ can be decreased by about a factor of 4, as in Figure 4.
For reduced component count the load can replace R1. The value of ( $R 1+R 2$ ) is the same, so $R 2$ is increased. Now $C_{B}$ is both the coupling and the bootstrapping capacitor (see Figure 2).


TL/H/7846-4
FIGURE 2. Load Returned to $\mathbf{V}_{\mathbf{S}}$ (Amplifier with Gain $=\mathbf{2 0}$ )


FIGURE 3


TL/H/7846-8
FIGURE 4. Ampifier with Gain $=\mathbf{2 0 0}$ and Minimum $C_{B}$


$$
\begin{array}{lll}
V_{S}=6 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=4 \Omega & \mathrm{P}_{\mathrm{O}}=1.0 \mathrm{~W} \\
\mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} & \mathrm{R}_{\mathrm{L}}=8 \Omega & \mathrm{P}_{\mathrm{O}}=4 \mathrm{~W}
\end{array}
$$

TL/H/7846-9

FIGURE 5. Bridge Amp


TL/H/7846-10
FIGURE 6a. Amplifier with Bass Boost

Typical Applications (Continued)


TL/H/7846-13
FIGURE 8. AM Radio Power Amplifier

Note 1: Twist supply lead and supply ground very tightly.
Note 2: Twist speaker lead and ground very tightly.
Note 3: Ferrite bead is Ferroxcube K5-001-001/3B with 3 turns of wire.

Note 4: R1C1 band limits input signals.
Note 5: All components must be spaced very close to IC.

## LM389 Low Voltage Audio Power Amplifier with NPN Transistor Array

## General Description

The LM389 is an array of three NPN transistors on the same substrate with an audio power amplifier similar to the LM386.
The amplifier inputs are ground referenced while the output is automatically biased to one half the supply voltage. The gain is internally set at 20 to minimize external parts, but the addition of an external resistor and capacitor between pins 4 and 12 will increase the gain to any value up to 200.
The three transistors have high gain and excellent matching characteristics. They are well suited to a wide variety of applications in DC through VHF systems.

## Features

Amplifier

- Battery operation
- Minimum external parts
- Wide supply voltage range
- Low quiescent current drain
- Voltage gains from 20 to 200
- Ground referenced input
- Self-centering output quiescent voltage

■ Low distortion
Transistors

- Operation from $1 \mu \mathrm{~A}$ to 25 mA
- Frequency range from DC to 100 MHz
- Excellent matching

Applications<br>- AM-FM radios<br>- Portable tape recorders<br>- Intercoms<br>- Toys and games<br>- Walkie-talkies<br>- Portable phonographs<br>- Power converters

## Equivalent Schematic and Connection Diagrams



Dual-In-Line Package


## Order Number LM389N

See NS Package Number N18A

## Absolute Maximum Ratings

$\begin{array}{lr}\text { If Military/Aerospace specified devices are required, } \\ \text { please contact the National Semiconductor Sales } \\ \text { Office/Distributors for availability and specifications. } \\ \text { Supply Voltage } & 15 \mathrm{~V} \\ \text { Package Dissipation (Note 1) } & 1.89 \mathrm{~W} \\ \text { Input Voltage } & \pm 0.4 \mathrm{~V} \\ \text { Storage Temperature } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Operating Temperature } & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\ \text { Junction Temperature } & 150^{\circ} \mathrm{C}\end{array}$

| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Collector to Emitter Voltage, $\mathrm{V}_{\mathrm{CEO}}$ | 12 V |
| Collector to Base Voltage, $\mathrm{V}_{\mathrm{CBO}}$ | 15 V |
| Collector to Substrate Voltage, $\mathrm{V}_{\text {CIO }}$ |  |
| $\quad$ (Note 2) | 15 V |
| Collector Current, $\mathrm{I}_{\mathrm{C}}$ | 25 mA |
| Emitter Current, | 25 mA |
| Base Current, | 5 mA |
| Power Dissipation (Each Transistor) $\mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ | 150 mW |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=22^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AMPLIFIER |  |  |  |  |  |  |
| $\mathrm{V}_{S}$ | Operating Supply Voltage |  | 4 |  | 12 | V |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ |  | 6 | 12 | mA |
| Pout | Output Power (Note 3) | $$ | 250 | $\begin{aligned} & 325 \\ & 500 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pins } 4 \text { to } 12 \end{aligned}$ | 23 | $\begin{aligned} & 26 \\ & 46 \end{aligned}$ | 30 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| BW | Bandwidth | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 4 and 12 Open |  | 250 |  | kHz |
| THD | Total Harmonic Distortion | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \text { Pout }=125 \mathrm{~mW}, \\ & f=1 \mathrm{kHz} \text {, Pins } 4 \text { and } 12 \text { Open } \end{aligned}$ |  | 0.2 | 3.0 | \% |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{BYPASS}}=10 \mu \mathrm{~F},$ $\text { Pins } 4 \text { and } 12 \text { Open, Referred to Output }$ | 30 | 50 |  | dB |
| RIN | Input Resistance |  | 10 | 50 |  | k $\Omega$ |
| IBIAS | Input Bias Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 5 and 16 Open |  | 250 |  | nA |


| $V_{\text {CEO }}$ | Collector to Emitter Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=0$ | 12 | 20 |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CBO }}$ | Collector to Base Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0$ | 15 | 40 |  | V |
| $\mathrm{V}_{\mathrm{ClO}}$ | Collector to Substrate Breakdown Voltage | $I_{C}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=\mathrm{I}_{\mathrm{B}}=0$ | 15 | 40 |  | V |
| $\mathrm{V}_{\mathrm{EBO}}$ | Emitter to Base Breakdown Voltage | $\mathrm{I}_{\mathrm{E}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{C}}=0$ | 6.4 | 7.1 | 7.8 | V |
| $\mathrm{HFE}^{\text {Fe }}$ | Static Forward Current Transfer Ratio (Static Beta) | $\begin{aligned} & I_{C}=10 \mu \mathrm{~A} \\ & I_{C}=1 \mathrm{~mA} \\ & I_{C}=10 \mathrm{~mA} \\ & \hline \end{aligned}$ | 100 | $\begin{aligned} & 100 \\ & 275 \\ & 275 \end{aligned}$ |  |  |
| $\mathrm{h}_{\text {oe }}$ | Open-Circuit Output Admittance | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{kHz}$ |  | 20 |  | $\mu \mathrm{mho}$ |
| $\mathrm{V}_{\mathrm{BE}}$ | Base to Emitter Voltage | $\mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | 0.7 | 0.85 | V |
| $\left\|\mathrm{V}_{\mathrm{BE} 1}-\mathrm{V}_{\mathrm{BE} 2}\right\|$ | Base to Emitter Voltage Offset | $\mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | 1 | 5 | mV |
| $V_{\text {CESAT }}$ | Collector to Emitter Saturation Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1 \mathrm{~mA}$ |  | 0.15 | 0.5 | V |
| $\mathrm{C}_{\text {EB }}$ | Emitter to Base Capacitance | $\mathrm{V}_{\mathrm{EB}}=3 \mathrm{~V}$ |  | 1.5 |  | pF |
| $\mathrm{C}_{\text {CB }}$ | Collector to Base Capacitance | $\mathrm{V}_{C B}=3 \mathrm{~V}$ |  | 2 |  | pF |
| $\mathrm{C}_{\mathrm{Cl}}$ | Collector to Substrate Capacitance | $\mathrm{V}_{\mathrm{Cl}}=3 \mathrm{~V}$ |  | 3.5 |  | pF |
| $\mathrm{hfe}_{\text {fe }}$ | High Frequency Current Gain | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{f}=100 \mathrm{MHz}$ | 1.5 | 5.5 |  |  |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $66^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.
Note 2: The collector of each transistor is isolated from the substrate by an integral diode. Therefore, the collector voltage should remain positive with respect to pin 17 at all times.
Note 3: If oscillation exists under some load conditions, add $2.7 \Omega$ and $0.05 \mu \mathrm{~F}$ series network from pin 1 to ground.

## Typical Amplifier Performance Characteristics



## Typical Transistor Performance Characteristics



## Application Hints

## Gain Control

To make the LM389 a more versatile amplifier, two pins (4 and 12) are provided for gain control. With pins 4 and 12 open, the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pin 4 to 12 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to $200(46 \mathrm{~dB})$. If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200. A low frequency pole in the gain response is caused by the capacitor working against the external resistor in series with the $150 \Omega$ internal resistor. If the capacitor is eliminated and a resistor connects pin 4 to 12, then the output dc level may shift due to the additional dc gain. Gain control can also be done by capacitively coupling a resistor (or FET) from pin 12 to ground.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 1 to 12 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $R \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 4 is open. If pins 4 and 12 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than 9V/V.

## Input Biasing

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM389 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input, 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM389 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 4 and 12 ) it is necessary to
bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance of the driven input.

## Supplies and Grounds

The LM389 has excellent supply rejection and does not require a well regulated supply. However, to eliminate possible high frequency stability problems, the supply should be decoupled to ground with a $0.1 \mu \mathrm{~F}$ capacitor. The high current ground of the output transistor, pin 18, is brought out separately from small signal ground, pin 17. If the two ground leads are returned separately to supply then the parasitic resistance in the power ground lead will not cause stability problems. The parasitic resistance in the signal ground can cause stability problems and it should be minimized. Care should also be taken to insure that the power dissipation does not exceed the maximum dissipation of the package for a given temperature. There are two ways to mute the LM389 amplifier. Shorting pin 3 to the supply voltage, or shorting pin 12 to ground will turn the amplifier off without affecting the input signal.

## Transistors

The three transistors on the LM389 are general purpose devices that can be used the same as other small signal transistors. As long as the currents and voltages are kept within the absolute maximum limitations, and the collectors are never at a negative potential with respect to pin 17, there is no limit on the way they can be used.
For example, the emitter-base breakdown voltage of 7.1 V can be used as a zener diode at currents from $1 \mu \mathrm{~A}$ to 5 mA . These transistors make good LED driver devices, $V_{\text {SAT }}$ is only 150 mV when sinking 10 mA .
In the linear region, these transistors have been used in AM and FM radios, tape recorders, phonographs and many other applications. Using the characteristic curves on noise voltage and noise current, the level of the collector current can be set to optimize noise performance for a given source impedance. Some of the circuits that have been built are shown in Figures 1-7. This is by no means a complete list of applications, since that is limited only by the designers imagination.

FIGURE 1. AM Radio

## Application Hints (Continued)



TL/H/7847-7
FIGURE 2. Tape Recorder


FIGURE 3. Ceramic Phono Amplifier with Tone Controls

Application Hints (Continued)


TL/H/7847-9
FIGURE 4. FM Scanner Noise Squelch Circuit


FIGURE 5. Siren


FIGURE 6. Voltage-Controlled Amplifier or Tremolo Circuit

Application Hints (Continued)


FIGURE 7. Noise Generator Using Zener Diode

## LM390 1 Watt Battery Operated Audio Power Amplifier

## General Description

The LM390 Power Audio Amplifier is optimized for $6 \mathrm{~V}, 7.5 \mathrm{~V}$, 9 V operation into low impedance loads. The gain is internally set at 20 to keep the external part count low, but the addition of an external resistor and capacitor between pins 2 and 6 wil increase the gain to any value up to 200 . The inputs are ground referenced while the output is automatically biased to one half the supply voltage.

## Features

- Battery operation
- 1W output power
- Minimum external parts
- Excellent supply rejection
- Ground referenced input
- Self-centering output quiescent voltage
- Variable voltage gain
- Low distortion
- Fourteen pin dual-in-line package


## Applications

- AM-FM radio amplifiers
- Portable tape player amplifiers
- Intercoms
- TV sound systems
- Lamp drivers
- Line drivers
- Ultrasonic drivers
- Small servo drivers
- Power converters


## Equivalent Schematic and Connection Diagrams




TL/H/7848-2
Order Number LM390N See NS Package Number N14A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage
10 V
Package Dissipation 14-Pin DIP (Note 1)
8.3W

| Input Voltage | $\pm 0.4 \mathrm{~V}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (Figure 1)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Supply Voltage |  | 4 |  | 9 | V |
| $\mathrm{I}_{\mathrm{Q}}$ | Quiescent Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0$ |  | 10 | 20 | mA |
| Pout | Output Power | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{THD}=10 \%$ | 0.8 | 1.0 |  | W |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f} 1 \mathrm{kHz} \\ & 10 \mu \mathrm{~F} \text { from Pin } 2 \text { to } 6 \end{aligned}$ | 23 | $\begin{aligned} & 26 \\ & 46 \end{aligned}$ | 30 | dB <br> dB |
| BW | Bandwidth | $\mathrm{V}_{S}=6 \mathrm{~V}$, Pins 2 and 6 Open |  | 300 |  | kHz |
| THD | Total Harmonic Distortion | $\begin{aligned} & V_{S}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \text { Pout }=500 \mathrm{~mW} \\ & f=1 \mathrm{kHz} \text {, Pins } 2 \text { and } 6 \text { Open } \end{aligned}$ |  | 0.2 | 1 | \% |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{BYPASS}}=10 \mu \mathrm{~F},$ <br> Pins 2 and 6 Open, Referred to Output <br> (Note 2) |  | 50 |  | dB |
| $\mathrm{R}_{\mathrm{IN}}$ | Input Resistance |  | 10 | 50 |  | $\mathrm{k} \Omega$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input Bias Current | $\mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$, Pins 7 and 8 Open |  | 250 |  | nA |

Note 1: Pins 3, 4, 5, 10, 11, 12 at $25^{\circ} \mathrm{C}$. Above $25^{\circ} \mathrm{C}$ case, derate at $15^{\circ} \mathrm{C} / \mathrm{W}$ junction to case, or $85^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.
Note 2: If load and bypass capacitor are returned to $\mathrm{V}_{\mathrm{S}}$ (Figure 2), rather than ground (Figure 1), PSRR is typically 30 dB .

## Typical Performance Characteristics



Peak-to-Peak Output Voltage Swing vs Supply Voltage


Quiescent Supply Current vs Supply Voltage

Voltage Gain vs Frequency


Power Supply Rejection Ratio (Referred to the Output) vs Frequency



TL/H/7848-5

## Typical Performance Characteristics

Distortion vs Output Power


Device Dissipation vs
Output Power $4 \Omega$ Load


Device Dissipation vs Output Power $8 \Omega$ Load


## Application Hints

## Gain Control

To make the LM390 a more versatile amplifier, two pins (2 and 6) are provided for gain control. With pins 2 and 6 open, the $1.35 \mathrm{k} \Omega$ resistor sets the gain at $20(26 \mathrm{~dB})$. If a capacitor is put from pin 2 to 6 , bypassing the $1.35 \mathrm{k} \Omega$ resistor, the gain will go up to $200(46 \mathrm{~dB})$. If a resistor is placed in series with the capacitor, the gain can be set to any value from 20 to 200. A low frequency pole in the gain response is caused by the capacitor working against the external resistor in series with the $150 \Omega$ internal resistor. If the capacitor is eliminated and a resistor connects pin 2 to 6 then the output dc level may shift due to the additional dc gain. Gain control can also be done by capacitively coupling a resistor (or FET) from pin 6 to ground, as in Figure 7.
Additional external components can be placed in parallel with the internal feedback resistors to tailor the gain and frequency response for individual applications. For example, we can compensate poor speaker bass response by frequency shaping the feedback path. This is done with a series RC from pin 6 to 13 (paralleling the internal $15 \mathrm{k} \Omega$ resistor). For 6 dB effective bass boost: $\mathrm{R} \cong 15 \mathrm{k} \Omega$, the lowest value for good stable operation is $R=10 \mathrm{k} \Omega$ if pin 2 is open. If pins 2 and 6 are bypassed then $R$ as low as $2 \mathrm{k} \Omega$ can be used. This restriction is because the amplifier is only compensated for closed-loop gains greater than $9 \mathrm{~V} / \mathrm{V}$.

## Input Biasing

The schematic shows that both inputs are biased to ground with a $50 \mathrm{k} \Omega$ resistor. The base current of the input transistors is about 250 nA , so the inputs are at about 12.5 mV when left open. If the dc source resistance driving the LM390 is higher than $250 \mathrm{k} \Omega$ it will contribute very little additional offset (about 2.5 mV at the input, 50 mV at the output). If the dc source resistance is less than $10 \mathrm{k} \Omega$, then shorting the unused input to ground will keep the offset low (about 2.5 mV at the input 50 mV at the output). For dc source resistances between these values we can eliminate excess offset by putting a resistor from the unused input to ground, equal in value to the dc source resistance. Of course all offset problems are eliminated if the input is capacitively coupled.
When using the LM390 with higher gains (bypassing the $1.35 \mathrm{k} \Omega$ resistor between pins 2 and 6 ) it is necessary to
bypass the unused input, preventing degradation of gain and possible instabilities. This is done with a $0.1 \mu \mathrm{~F}$ capacitor or a short to ground depending on the dc source resistance on the driven input.

## Bootstrapping

The base of the output transistor of the LM390 is brought out to pin 9 for Bootstrapping. The output stage of the amplifier during positive swing is shown in Figure 3 with its external circuitry.
R1 + R2 set the amount of base current available to the output transistor. The maximum output current divided by beta is the value required for the current in R1 and R2:

$$
(R 1+\mathrm{R} 2)=\beta_{\mathrm{O}} \frac{\left(\mathrm{~V}_{\mathrm{S}} / 2\right)-\mathrm{V}_{\mathrm{BE}}}{\mathrm{I}_{\mathrm{OMAX}}}
$$

Good design values are $\mathrm{V}_{\mathrm{BE}}=0.7 \mathrm{~V}$ and $\beta_{\mathrm{O}}=100$.
Example 0.8 watt into $4 \Omega$ load with $V_{S}=6 \mathrm{~V}$.

$$
\begin{gathered}
\text { IO MAX }=\sqrt{\frac{2 P_{O}}{R_{L}}}=632 \mathrm{~mA} \\
(R 1+\mathrm{R} 2)=100\left(\frac{(6 / 2)-0.7}{0.632}\right)=364 \Omega
\end{gathered}
$$

To keep the current in R2 constant during positive swing capacitor $C_{B}$ is added. As the output swings positive $C_{B}$ lifts R1 and R2 above the supply, maintaining a constant voltage across R 2 . To minimize the value of $\mathrm{C}_{\mathrm{B}}, \mathrm{R} 1=\mathrm{R} 2$. The pole due to $C_{B}$ and R1 and R2 is usually set equal to the pole due to the output coupling capacitor and the load. This gives:

$$
C_{B} \cong \frac{4 C_{c}}{\beta_{O}} \cong \frac{C_{c}}{25}
$$

Example: for 100 Hz pole and $\mathrm{R}_{\mathrm{L}}=4 \Omega ; \mathrm{C}_{\mathrm{c}}=400 \mu \mathrm{~F}$ and $\mathrm{C}_{\mathrm{B}}=16 \mu \mathrm{~F}$, if R 1 is made a diode and R 2 increased to give the same current, $\mathrm{C}_{\mathrm{B}}$ can be decreased by about a factor of 4, as in Figure 4.
For reduced component count the load can replace R1. The value of $(R 1+R 2)$ is the same, so $R 2$ is increased. Now $C_{B}$ is both the coupling and the bootstrapping capacitor (see Figure 2).

Typical Applications


FIGURE 1. Load Returned to Ground
(Amplifier with Gain $=\mathbf{2 0}$ )


FIGURE 3


FIGURE 2. Load Returned to Supply (Amplifier with Gain $=\mathbf{2 0}$ )


TL/H/7848-8
FIGURE 4. Amplifier with Gain $=\mathbf{2 0 0}$ and Minimum $\mathbf{C}_{\mathbf{B}}$


FIGURE 5. 2.5W Bridge Amplifier

Typical Applications (Continued)


TL/H/7848-10
FIGURE 6(a). Amplifier with Bass Boost

FIGURE 7. Intercom



FIGURE 6(b). Frequency Response with Bass Boost


FIGURE 8. AM Radio Power Amplifier

Note 1: Twist supply lead and supply ground very tightly.
Note 2: Twist speaker lead and ground very tightly.
Note 3: Ferrite bead is Ferroxcube K5-001-001/3B with 3 turns of wire.

Note 4: R1C1 band limits input signals.
Note 5: All components must be spaced very close to IC.

## LM391 Audio Power Driver

## General Description

The LM391 audio power driver is designed to drive externa power transistors in 10 to 100 watt power amplifier designs. High power supply voltage operation and true high fidelity performance distinguish this IC. The LM391 is internally protected for output faults and thermal overloads; circuitry providing output transistor protection is user programmable.

Features

| - High Supply Voltage | $\pm 50 \mathrm{~V} \max$ |
| :--- | ---: |
| - Low Distortion | $0.01 \%$ |
| - Low Input Noise | $3 \mu \mathrm{~V}$ |
| - High Supply Rejection | 90 dB |
| Gain and Bandwidth Selectable |  |
| - Dual Slope SOA Protection |  |
| Shutdown Pin |  |

0.01\% $3 \mu \mathrm{~V}$ 90 dB

- Gain and Bandwidth Selectable
- Shutdown Pin

Equivalent Schematic and Connection Diagram


Dual-In-Line Package


TL/H/7146-2
Top View
Order Number LM391N-100
See NS Package Number N16A

## Absolute Maximum Ratings

> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage

LM391N-100
Input Voltage
$\pm 50 \mathrm{~V}$ or +100 V Supply Voltage less 5 V

| Shutdown Current (Pin 14) | 1 mA |
| :--- | ---: |
| Package Dissipation (Note 1) | 1.39 W |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $90^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Applications



TL/H/7146-3
FIGURE 1. LM391 with External Components-Protection Circuitry Not Shown

## Typical Performance Characteristics



Open Loop Gain vs Frequency


Total Harmonic Distortion vs
Frequency ( $\mathrm{R}_{\mathrm{L}}=8 \Omega$ )


Input Referred Power Supply Rejection vs Frequency


Total Harmonic Distortion vs Frequency ( $\mathrm{R}_{\mathrm{L}}=4 \Omega$ )


Total Harmonic Distortion vs AB Bias Current


TL/H/7146-4

## Pin Descriptions

| Pin No. | Pin Name | Comments |
| :---: | :--- | :--- |
| 1 | + Input | Audio input |
| 2 | -Input | Feedback input |
| 3 | Compensation | Sets the dominant pole |
| 4 | Ripple Filter | Improves negative supply rejection |
| 5 | Sink Output | Drives output devices and is emitter of AB bias VBE multiplier <br> 6 BIAS |
| 7 | BIAS | Base of $V_{B E}$ multiplier |
| 8 | Source Output | Collector of $V_{\text {BE }}$ multiplier |
| 9 | Output Sense | Drives output devices |
| 10 | +Current Limit | Biases the IC and is used in protection circuits |
| 11 | +SOA Diode | Base of positive side protection circuit transistor |
| 12 | -SOA Diode | Diode used for dual slope SOA protection |
| 13 | -Current Limit | Diode used for dual slope SOA protection |
| 14 | Shutdown | Base of negative side protection circuit transistor |
| 15 | V + | Shuts off amplifier when current is pulled out of pin |
| 16 | V- | Positive supply |
|  |  | Negative supply |


| External Components (Figure 1) |  |  |
| :---: | :---: | :---: |
| Component | Typical Value | Comments |
| $\mathrm{C}_{\text {IN }}$ | $1 \mu \mathrm{~F}$ | Input coupling capacitor sets a low frequency pole with $\mathrm{R}_{\mathrm{IN}}$. $\mathrm{f}_{\mathrm{L}}=\frac{1}{2 \pi \mathrm{R}_{\mathrm{IN} \mathrm{C}_{\mathbb{I N}}}}$ |
| $\mathrm{R}_{\text {IN }}$ | 100k | Sets input impedance and DC bias to input. |
| $\mathrm{R}_{\mathrm{f}_{2}}$ | 100k | Feedback resistor; for minimum offset voltage at the output this should be equal to $\mathrm{R}_{\text {IN }}$. |
| $\mathrm{R}_{\mathrm{f}_{1}}$ | 5.1k | Feedback resistor that works with $\mathrm{R}_{\mathrm{f}_{2}}$ to set the voltage gain. $A_{V}=1+\frac{R_{f_{2}}}{R_{f_{1}}}$ |
| $\mathrm{C}_{f}$ | $10 \mu \mathrm{~F}$ | Feedback capacitor. This reduces the gain to unity at DC for minimum offset voltage at the output. Also sets a low frequency pole with $\mathrm{R}_{\mathrm{f}_{1}}$. $f_{L}=\frac{1}{2 \pi R_{f_{1}} C_{f}}$ |
| $\mathrm{C}_{\mathrm{C}}$ | 5 pF | Compensation capacitor. Sets gain bandwidth product and a high frequency pole. $\mathrm{GBW}=\frac{1}{2 \pi 5000 \mathrm{C}_{\mathrm{C}}}, \mathrm{f}_{\mathrm{h}}=\frac{\mathrm{GBW}}{\mathrm{~A}_{V}}$ <br> Max $f_{h}$ for stable design $\approx 500 \mathrm{kHz}$. |
| $\mathrm{R}_{\mathrm{A}}$ | 3.9k | $A B$ bias resistor. |
| $\mathrm{R}_{\mathrm{B}}$ | 10k | AB bias potentiometer. Adjust to set bias current in the output stage. |
| $\mathrm{C}_{\text {AB }}$ | $0.1 \mu \mathrm{~F}$ | Bypass capacitor for bias. This improves high frequency distortion and transient response. |
| $\mathrm{C}_{\mathrm{R}}$ | 5 pF | Ripple capacitor. This improves negative supply rejection at midband and high frequencies. $\mathrm{C}_{\mathrm{R}}$, if used, must equal $\mathrm{C}_{\mathrm{C}}$. |
| $\mathrm{R}_{\mathrm{eb}}$ | $100 \Omega$ | Bleed resistor. This removes stored charge in output transistors. |
| $\mathrm{R}_{\mathrm{O}}$ | $2.7 \Omega$ | Output compensation resistor. This resistor and $\mathrm{C}_{\mathrm{O}}$ compensate the output stage. This value will vary slightly for different output devices. |
| $\mathrm{C}_{0}$ | $0.1 \mu \mathrm{~F}$ | Output compensation capacitor. This works with $\mathrm{R}_{\mathrm{O}}$ to form a zero that cancels $\mathrm{f}_{\beta}$ of the output power transistors. |
| $\mathrm{R}_{\mathrm{E}}$ | $0.3 \Omega$ | Emitter degeneration resistor. This resistor gives thermal stability to the output stage quiescent current. IRC PW5 type. |
| $\mathrm{R}_{\text {TH }}$ | 39k | Shutdown resistor. Sets the amount of current pulled out of pin 14 during shutdown. |
| $\mathrm{C}_{2}, \mathrm{C}^{\prime} 2$ | 1000 pF | Compensation capacitors for protection circuitry. |
| $\mathrm{X}_{\mathrm{L}}$ | $10 \Omega \\| 5 \mu \mathrm{H}$ | Used to isolate capacitive loads, usually 20 turns of wire wrapped around a 10ת, 2W resistor. |

## Application Hints

## GENERALIZED AUDIO POWER AMP DESIGN

Givens: Power Output
Load Impedance
Input Sensitivity
Input Impedance
Bandwidth
The power output and load impedance determine the power supply requirements. Output signal swing and current are found from:

$$
\begin{align*}
& V_{\text {Opeak }}=\sqrt{2 R_{\mathrm{L}} \mathrm{P}_{\mathrm{O}}}  \tag{1}\\
& \text { lopeak }=\sqrt{\frac{2 \mathrm{P}_{\mathrm{O}}}{\mathrm{R}_{\mathrm{L}}}} \tag{2}
\end{align*}
$$

Add 5 volts to the peak output swing ( $\mathrm{V}_{\mathrm{OP}}$ ) for transistor voltage to get the supplies, i.e., $\pm\left(\mathrm{V}_{\mathrm{OP}}+5 \mathrm{~V}\right)$ at a current of $I_{\text {peak }}$. The regulation of the supply determines the unloaded voltage, usually about $15 \%$ higher. Supply voltage will also rise $10 \%$ during high line conditions.
$\max$ supplies $\approx \pm\left(V_{\text {Opeak }}+5\right)(1+$ regulation $)(1.1)$
The input sensitivity and output power specs determine the required gain.

$$
\begin{equation*}
A_{V} \geq \frac{\sqrt{P_{\mathrm{O}} R_{\mathrm{L}}}}{V_{\text {IN }}}=\frac{V_{\text {ORMS }}}{V_{\text {INRMS }}} \tag{4}
\end{equation*}
$$

Normally the gain is set between 20 and 200; for a 25 watt, 8 ohm amplifier this results in a sensitivity of 710 mV and 71 mV , respectively. The higher the gain, the higher the THD, as can be seen from the characteristics curves. Higher gain also results in more hum and noise at the output.
The desired input impedance is set by RIN. Very high values can cause board layout problems and DC offsets at the output. The bandwidth requirements determine the size of $\mathrm{C}_{\mathrm{f}}$ and $\mathrm{C}_{\mathrm{C}}$ as indicated in the external component listing.
The output transistors and drivers must have a breakdown voltage greater than the voltage determined by equation (3). The current gain of the drive and output device must be high enough to supply lopeak with 5 mA of drive from the LM391. The power transistors must be able to dissipate approximately $40 \%$ of the maximum output power; the drivers must dissipate this amount divided by the current gain of the outputs. See the output transistor selection guide, Table A.

To prevent thermal runaway of the $A B$ bias current the following equation must be valid:

$$
\begin{equation*}
\theta_{\mathrm{JA}} \leq \frac{\mathrm{R}_{\mathrm{E}}\left(\beta_{\mathrm{MIN}}+1\right)}{\mathrm{V}_{\mathrm{CEQMAX}}(\mathrm{~K})} \tag{5}
\end{equation*}
$$

where:
$\theta_{\mathrm{JA}}$ is the thermal resistance of the driver transistor, junction to ambient, in ${ }^{\circ} \mathrm{C} / \mathrm{W}$.
$R_{E}$ is the emitter degeneration resistance in ohms.
$\beta_{\text {min }}$ is that of the output transistor.
$V_{\text {CEQMAX }}$ is the highest possible value of one supply from equation (3).
K is the temperature coefficient of the driver base-emitter voltage, typically $2 \mathrm{mV} /{ }^{\circ} \mathrm{C}$.
Often the value of $R_{E}$ is to be determined and equation (5) is rearranged to be:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{E}} \geq \frac{\theta_{\mathrm{JA}}\left(\mathrm{~V}_{\text {CEQMAX }}\right) \mathrm{K}}{\beta_{\mathrm{MIN}}+1} \tag{6}
\end{equation*}
$$

The maximum average power dissipation in each output transistor is:

$$
\begin{equation*}
\overline{\mathrm{P}}_{\mathrm{DMAX}}=0.4 \mathrm{P}_{\mathrm{OMAX}} \tag{7}
\end{equation*}
$$

The power dissipation in the driver transistor is:

$$
\begin{equation*}
\overline{P_{\text {DRIVER(MAX) }}}=\frac{{\overline{P_{D M A X}}}^{\beta_{\text {MIN }}}}{\text { ( }} \tag{8}
\end{equation*}
$$

Heat sink requirements are found using the following formulas:

$$
\begin{align*}
\theta_{J A} & \leq \frac{T_{J M A X}-T_{A M A X}}{P_{D}}  \tag{9}\\
\theta_{\mathrm{SA}} & \leq \theta_{\mathrm{JA}}-\theta_{\mathrm{JC}}-\theta_{\mathrm{CS}} \tag{10}
\end{align*}
$$

where:
$\mathrm{T}_{\mathrm{j} M A X}$ is the maximum transistor junction temperature.
$\mathrm{T}_{\text {AMAX }}$ is the maximum ambient temperature.
$\theta_{\mathrm{JA}}$ is thermal resistance junction to ambient.
$\theta_{S A}$ is thermal resistance sink to ambient.
$\theta_{\mathrm{JC}}$ is thermal resistance junction to case.
$\theta_{\text {CS }}$ is thermal resistance case to sink, typically $1^{\circ} \mathrm{C} / \mathrm{W}$ for most mountings.

## Application Hints (Continued)

 PROTECTION CIRCUITRYThe protection circuits of the LM391 are very flexible and should be tailored to the output transistor's safe operating area. The protection V-I characteristics, circuitry, and resistor formulas are described below. The diodes from the output to each supply prevent the output voltage from exceeding the supplies and harming the output transistors. The output will do this if the protection circuitry is activated while driving an inductive load.

## TURN-ON DELAY

It is often desirable to delay the turn-ON of the power amplifier. This is easily implemented by putting a resistor in series with a capacitor from pin 14 to ground. The value of the

Protection Circuitry with External Components

resistor is set to limit the current to less than 1 mA (the absolute maximum). This resistor with the capacitor gives a time constant of RC. The turn-ON delay is approximately 2 time constants.

## Example:

Amplifier with maximum supply of 30 V , like the $20 \mathrm{~W}, 8 \Omega$ example in the data sheet, requiring a delay of 1 second. Time delay $=2$ RC

$$
\mathrm{R}=\frac{\mathrm{Max} \mathrm{~V}^{+}}{1 \mathrm{~mA}}
$$

So:
$R=30 k$. Solving for $C$ gives $16.7 \mu \mathrm{~F}$. Use $\mathrm{C}=20 \mu \mathrm{~F}$ with a 30 V rating.

## Protection Characteristics



TL/H/7146-6

Protection Circuit Resistor Formulas ( $\mathbf{V}_{\mathbf{B}}=\mathbf{V}+$ )

| Type of Protection | $\mathbf{R}_{\mathbf{E}}, \mathbf{R}^{\prime}$ | $\mathbf{R}_{\mathbf{1}}, \mathbf{R}_{\mathbf{1}}$ | $\mathbf{R}_{\mathbf{2}}, \mathbf{R}_{\mathbf{\prime}}$ | $\mathbf{R}_{\mathbf{2}}, \mathbf{R}_{\mathbf{\prime}}$ |
| :--- | :---: | :---: | :---: | :---: |
| Current Limit | $\mathrm{R}_{\mathrm{E}}=\frac{\phi}{\mathrm{I}_{\mathrm{L}}}$ | Not Required | Short | Not Required |
| Single Slope SOA <br> Protection | $\mathrm{R}_{\mathrm{E}}=\frac{\phi}{\mathrm{I}_{\mathrm{L}}}$ | $\mathrm{R}_{1}=\mathrm{R}_{2}\left(\frac{\mathrm{~V}_{\mathrm{M}}-\phi}{\phi}\right)$ | $1 \mathrm{k} \boldsymbol{\Omega}$ | Not Required |
| Dual Slope SOA <br> Protection <br> $\left(\mathrm{V}_{\mathrm{B}}=\mathrm{V}^{+}\right)$ | $\mathrm{R}_{\mathrm{E}}=\frac{\phi}{\mathrm{L}_{\mathrm{L}}}$ | $\mathrm{R}_{1}=\mathrm{R}_{2}\left(\frac{\mathrm{~V}_{\mathrm{M}}-\phi}{\phi}\right)$ | $1 \mathrm{k} \boldsymbol{\Omega}$ | $\mathrm{R}_{3}=\mathrm{R}_{2}\left[\frac{\mathrm{~V}+}{\mathrm{L}_{\mathrm{L}} \mathrm{R}_{\mathrm{E}}-\phi}-1\right]$ |

Note: $\phi$ is the current limit $\mathrm{V}_{\mathrm{BE}}$ voltage, 650 mV . Assumptions: $\mathrm{V}^{+} \gg \phi, \mathrm{V}_{\mathrm{M}} \gg \phi . \mathrm{V}^{+}$is the load supply voltage. $\mathrm{V}_{\mathrm{M}}$ is the maximum rated $\mathrm{V}_{\mathrm{CE}}$ of the output transistors.

## Application Hints (Continued)

## TRANSIENT INTERMODULATION DISTORTION

There has been a lot of interest in recent years about transient intermodulation distortion. Matti Otala of University of Oulu, Oulu, Finland has published several papers on the subject. The results of these investigations show that the open loop pole of the power amplifier should be above 20 kHz.
To do this with the LM391 is easy. Put a $1 \mathrm{M} \Omega$ resistor from pin 3 to the output and the open loop gain is reduced to about 46 dB . Now the open loop pole is at 30 kHz . The current in this resistor causes an offset in the input stage that can be cancelled with a resistor from pin 4 to ground. The resistor from pin 4 to ground should be $910 \mathrm{k} \Omega$ rather than $1 \mathrm{M} \Omega$ to insure that the shutdown circuitry will operate correctly. The slight difference in resistors results in about 15 mV of offset. The $40 \mathrm{~W}, 8 \Omega$ amplifier schematic shows the hookup of these two resistors.

## BRIDGE AMPLIFIER

A switch can be added to convert a stereo amplifer to a single bridge amplifer. The diagram below shows where the switch and one resistor are added. When operating in the bridge mode the output load is connected between the two outputs, the input is $\mathrm{V}_{\mathrm{IN}}$ \#1, and $\mathrm{V}_{\mathrm{IN}}$ \#2 is disconnected.

## OSCILLATIONS \& GROUNDING

Most power amplifiers work the first time they are turned on. They also tend to oscillate and have excess THD. Most oscillation problems are due to inadequate supply bypassing and/or ground loops. A $10 \mu \mathrm{~F}, 50 \mathrm{~V}$ electrolytic on each power supply will stop supply-related oscillations. However, if the signal ground is used for these bypass caps the THD is usually excessive. The signal ground must return to the power supply alone, as must the output load ground. All other grounds-bypass, output R-C, protection, etc., can tie together and then return to supply. This ground is called high frequency ground. On the 40W amplifier schematic all the grounds are labeled.
Capacitive loads can cause instabilities, so they are isolated from the amplifier with an inductor and resistor in the output lead.

## AB BIAS CURRENT

To reduce distortion in the output stage, all the transistors are biased $O N$ slightly. This results in class $A B$ operation and reduces the crossover (notch) distortion of the class B stage to a low level, (see performance curve, THD vs AB bias). The potentiometer, $\mathrm{R}_{\mathrm{B}}$, from pins 6-7 is adjusted to give about 25 mA of current in the output stage. This current is usually monitored at the supply or by measuring the voltage across $\mathrm{R}_{\mathrm{E}}$.

Typical Applications (Continued)

## Bridge Circuit Diagram



TL/H/7146-7

## Output Transistors Selection Guide

Table A.

| Power <br> Output | Driver Transistor |  | Output Transistor |  |
| :---: | :---: | :---: | :---: | :---: |
|  | PNP | NPN | PNP | NPN |
| $20 W @ 8 \Omega$ | MJE711 | MJE721 | TIP42A | TIP41A |
| $30 W @ 4 \Omega$ | MJE171 | MJE181 | 2N6490 | 2N6487 |
|  | D43C8 | D42C8 |  |  |
| $40 W @ 8 \Omega$ | MJE712 | MJE722 | 2N5882 | 2N5880 |
| $60 W @ 4 \Omega$ | MJE172 | MJE182 |  |  |

## Application Hints (Continued)

## A 20W, $8 \Omega$; 30W, $4 \Omega$ AMPLIFIER

Givens:

| Power Output | 20 W into $8 \Omega$ |
| :--- | ---: |
|  | 30 W into $4 \Omega$ |
| Input Sensitivity | 1 V Max |
| Input Impedance | 100 k |
| Bandwidth | $20 \mathrm{~Hz}-20 \mathrm{kHz} \pm 0.25 \mathrm{~dB}$ |

Equations (1) and (2) give:

$$
\begin{array}{lll}
20 \mathrm{~W} / 8 \Omega & \mathrm{~V}_{\mathrm{OP}}=17.9 \mathrm{~V} & \mathrm{l}_{\mathrm{OP}}=2.24 \mathrm{~A} \\
30 \mathrm{~W} / 4 \Omega & \mathrm{~V}_{\mathrm{OP}}=15.5 \mathrm{~V} & \mathrm{l}_{\mathrm{OP}}=3.87 \mathrm{~A}
\end{array}
$$

Therefore the supply required is:

$$
\begin{aligned}
& \pm 23 \mathrm{~V} @ 2.24 \mathrm{~A}, \text { reducing to } . . \text {. } \\
& \pm 21 \mathrm{~V} @ 3.87 \mathrm{~A}
\end{aligned}
$$

With $15 \%$ regulation and high line we get $\pm 29 \mathrm{~V}$ from equation (3).
Sensitivity and equation (4) set minimum gain:

$$
A_{V} \geq \frac{\sqrt{20 \times 8}}{1}=12.65
$$

We will use a gain of 20 with resulting sensitivity of 632 mV . Letting $R_{I N}$ equal 100k gives the required input impedance. For low DC offsets at the output we let $R_{f_{2}}=100 k$. Solving for $\mathrm{R}_{\mathrm{f}_{1}}$ gives:

$$
\begin{aligned}
R_{f_{2}} & =100 \mathrm{k} \\
R_{f_{1}}=\frac{100 k}{20-1} & =5.26 \mathrm{k} ; \text { use } 5.1 \mathrm{k}
\end{aligned}
$$

The bandwidth requirement must be stated as a pole, i.e., the 3 dB frequency. Five times away from a pole gives 0.17 dB down, which is better than the required 0.25 dB . Therefore:

$$
\begin{gathered}
\mathrm{f}_{\mathrm{L}}=\frac{20}{5}=4 \mathrm{~Hz} \\
\mathrm{f}_{\mathrm{h}}=20 \mathrm{k} \times 5=100 \mathrm{kHz}
\end{gathered}
$$

Solving for $\mathrm{C}_{\mathrm{f}}$ :

$$
\mathrm{C}_{\mathrm{f}} \geq \frac{1}{2 \pi \mathrm{R}_{\mathrm{f}_{1}} \mathrm{f}_{\mathrm{L}}}=7.8 \mu \mathrm{~F} ; \text { use } 10 \mu \mathrm{~F}
$$

The recommended value for $\mathrm{C}_{\mathrm{C}}$ is 5 pF for gains of 20 or larger. This gives a gain-bandwidth product of 6.4 MHz and a resulting bandwidth of 320 kHz , better than required.
The breakdown voltage requirement is set by the maximum supply; we need a minimum of 58 V and will use 60 V . We must now select a 60 V power transistor with reasonable beta at lopeak, 3.87A. The TIP42, TIP41 complementary pair are $60 \mathrm{~V}, 60 \mathrm{~W}$ transistors with a minimum beta of 30 at 4 A . The driver transistor must supply the base drive given 5 mA drive from the LM391. The MJE711, MJE721 complementary driver transistors are 60 V devices with a minimum beta of 40 at 200 mA . The driver transistors should be much faster (higher $\mathrm{f}_{\mathrm{T}}$ ) than the output transistors to insure that the R-C on the output will prevent instability.
To find the heat sink required for each output transistor we use equations (7), (9), and (10):

$$
\begin{gather*}
\overline{P_{\mathrm{D}}}=0.4(30)=12 \mathrm{~W}  \tag{7}\\
\theta_{\mathrm{JA}} \leq \frac{150^{\circ} \mathrm{C}-55^{\circ} \mathrm{C}}{12}=7.9^{\circ} \mathrm{C} / \mathrm{W} \text { for } \mathrm{T}_{\mathrm{AMAX}}=55^{\circ} \mathrm{C}  \tag{9}\\
\theta_{\mathrm{SA}} \leq 7.9-2.1-1.0=4.8^{\circ} \mathrm{C} / \mathrm{W} \tag{10}
\end{gather*}
$$

If both transistors are mounted on one heat sink the thermal resistance should be halved to $2.4^{\circ} \mathrm{C} / \mathrm{W}$.
The maximum average power dissipation in each driver is found using equation (8):

$$
\bar{P}_{\text {DRIVER(MAX) }}=\frac{12}{30}=400 \mathrm{~mW}
$$

Using equation (9):

$$
\theta_{\mathrm{JA}} \leq \frac{155-55}{0.4}=237^{\circ} \mathrm{C} / \mathrm{W}
$$

## Application Hints (Continued)

Since the free air thermal resistance of the MJE711, MJE721 is $100^{\circ} \mathrm{C} / \mathrm{W}$, no heat sink is required. Using this information and equation (6) we can find the minimum value of $R_{E}$ required to prevent thermal runaway.

$$
\begin{equation*}
\mathrm{R}_{\mathrm{E}} \geq \frac{100(30)(0.002)}{30+1}=0.19 \Omega \tag{6}
\end{equation*}
$$

We must now use the SOA data on the TIP42, TIP41 transistors to set up the protection circuit. Below is the SOA curve with the $4 \Omega$ and $8 \Omega$ load lines. Also shown are the desired protection lines. Note the value of $V_{B}$ is equal to the supply voltage, so we use the formulas in the table.


TL/H/7146-8

The data points from the curve are:

$$
\mathrm{V}_{\mathrm{M}}=60 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=23 \mathrm{~V}, \mathrm{I}_{\mathrm{L}}=3 \mathrm{~A}, \mathrm{I}_{\mathrm{L}}^{\prime}=7 \mathrm{~A}
$$

Using the dual slope protection formulas:

$$
\begin{gathered}
\mathrm{R}_{\mathrm{E}}=\frac{0.65}{3}=0.22 \Omega \\
\mathrm{R}_{2}=1 \mathrm{k} \\
\mathrm{R}_{1}=1 \mathrm{k}\left(\frac{60-0.65}{0.65}\right) \approx 91 \mathrm{k} \\
\mathrm{R}_{3}=1 \mathrm{k}\left(\frac{23}{7(0.22)-0.65}-1\right) \approx 24 \mathrm{k}
\end{gathered}
$$

Note that an $R_{E}$ of $0.22 \Omega$ satisfies equation (6). The final schematic of this amplifier is below. If the output is shorted the current will be 1.8 A and $\mathrm{V}_{\mathrm{CE}}$ is 23 V . Since the input is $A C$, the average power is:

$$
\text { short } \overline{P_{D}}=1 / 2(1.8)(23) \approx 21 \mathrm{~W}
$$

This power is greater than was used in the heat sink calculations, so the transistors will overheat for long-duration shorts unless a larger heat sink is used.

Typical Applications (Continued)


TL/H/7146-9
*Additional protection for LM391N; Schottky diodes and $R \cong 100 \Omega$.

## Application Hints (Continued)

A 40W/8 $\Omega, 60 \mathrm{~W} / 4 \Omega$ AMPLIFIER
Given:

| Power Output | $40 \mathrm{~W} / 8 \Omega$ |
| :--- | ---: |
|  | $60 \mathrm{~W} / 4 \Omega$ |
| Input Sensitivity | 1 V Max |
| Input Impedance | 100 k |
| Bandwidth | $20 \mathrm{Hz-20kHz} \pm 0.25 \mathrm{~dB}$ |

Equations (1) and (2) give:

$$
\begin{array}{lll}
40 \mathrm{~W} / 8 \Omega & V_{\text {OPeak }}=25.3 \mathrm{~V} & \mathrm{l}_{\text {OPeak }}=3.16 \mathrm{~A} \\
60 \mathrm{~W} / 4 \Omega & \mathrm{~V}_{\text {OPeak }}=21.9 \mathrm{~V} & \text { l }_{\text {OPeak }}=5.48 \mathrm{~A}
\end{array}
$$

Therefore the supply required is:

$$
\begin{aligned}
& \pm 30.3 \mathrm{~V} @ 3.16 \mathrm{~A}, \text { reducing to ... } \\
& \pm 26.9 \mathrm{~V} @ 5.48 \mathrm{~A}
\end{aligned}
$$

With $15 \%$ regulation and high line we get $\pm 38.3 \mathrm{~V}$ using equation (3).
The minimum gain from equation (4) is:

$$
A_{V} \geq 18
$$

We select a gain of 20 ; resulting sensitivity is 900 mV .
The input impedance and bandwidth are the same as the 20 watt amplifier so the components are the same.

$$
\begin{array}{lll}
R_{f_{1}}=5.1 \mathrm{k} & \mathrm{R}_{\mathrm{IN}}=100 \mathrm{k} & \mathrm{C}_{\mathrm{C}}=5 \mathrm{pF} \\
\mathrm{R}_{\mathrm{f}_{2}}=100 \mathrm{k} & \mathrm{C}_{\mathrm{f}}=10 \mu \mathrm{~F} &
\end{array}
$$

The maximum supplies dictate using 80 V devices. The 2N5882, 2N5880 pair are 80V, 160W transistors with a minimum beta of 40 at 2A and 20 at 6A. This corresponds to a minimum beta of 22.5 at 5.5A (lopeak). The MJE712, MJE722 driver pair are 80V transistors with a minimum beta of 50 at 250 mA . This output combination guarantees IOpeak with 5 mA from the LM391.
Output transistor heat sink requirements are found using equations (7), (9), and (10):

$$
\begin{gather*}
\overline{P_{\mathrm{D}}}=0.4(60)=24 \mathrm{~W}  \tag{7}\\
\theta_{\mathrm{JA}} \leq \frac{200-55}{24}=6.0^{\circ} \mathrm{C} / \mathrm{W} \text { for } \mathrm{T}_{\mathrm{AMAX}}=55^{\circ} \mathrm{C}  \tag{9}\\
\theta_{\mathrm{SA}} \leq 6.0-1.1-1.0=3.9^{\circ} \mathrm{C} / \mathrm{W} \tag{10}
\end{gather*}
$$

For both output transistors on one heat sink the thermal resistance should be $1.9^{\circ} \mathrm{C} / \mathrm{W}$.
Now using equation (8) we find the power dissipation in the driver:

$$
\begin{gather*}
\bar{P}_{\text {DRIVER }}=\frac{24}{20}=1.2 \mathrm{~W}  \tag{8}\\
\theta_{\mathrm{JA}} \leq \frac{150-55}{1.2}=79^{\circ} \mathrm{C} / \mathrm{W} \tag{9}
\end{gather*}
$$

Since a heat sink is required on the driver, we should investigate the output stage thermal stability at the same time to optimize the design. If we find a value of $R_{E}$ that is good for the protection circuitry, we can then use equation (5) to find the heat sink required for the drivers.
The SOA characteristics of the 2N5882, 2N5880 transistors are shown in the following curve along with a desired protection line.


TL/H/7146-10
The desired data points are:

$$
V_{M}=80 V \quad V_{B}=47 V \quad I_{L}=3 A \quad I_{L}=11 A
$$

Since the break voltage is not equal to the supply, we will use two resistors to replace $\mathrm{R}_{3}$ and move $\mathrm{V}_{\mathrm{B}}$.

Circuit Used


TL/H/7146-11

## Thevenin Equivalent



Where: $\mathbf{R}_{\mathbf{T H}}=\mathbf{R}_{3}^{A} \| \mathbf{R}_{3}^{\mathrm{B}}$

$$
V_{T H}=V^{-}\left[\frac{R_{3}^{A}}{R_{3}^{A}+R_{3}^{B}}\right]
$$

TL/H/7146-12

## Application Hints (Continued)

The formulas for $R_{E}, R_{1}$, and $R_{2}$ do not change:

$$
\begin{gathered}
R_{E}=\frac{0.65}{3 A}=0.22 \Omega \\
R_{2}=1 k \quad R_{1}=1 k \frac{80-0.65}{0.65}=120 k
\end{gathered}
$$

The formula for $\mathrm{R}_{3}$ now gives $\mathrm{R}_{\text {TH }}$ when the $\mathrm{V}^{+}$in the formula becomes $\mathrm{V}_{\mathrm{B}}$.

$$
\begin{aligned}
R_{T H} & =R_{2}\left[\frac{V_{B}}{I_{L} R_{E}-\phi}-1\right] \\
& =1 \mathrm{k}\left[\frac{47}{11(0.22)-0.65}-1\right]=25.55 \mathrm{k}
\end{aligned}
$$

$\mathrm{V}_{\mathrm{TH}}$ is the additional voltage added to the supply voltage to get $V_{B}$.

$$
V_{T H}=-\left(V_{B}-V+\right)=-(47-30)=-17 V
$$

Now we must find $\mathrm{R}_{3}^{\mathrm{A}}$ and $\mathrm{R}_{3}^{\mathrm{B}}$ using the Thevenin formulas. Putting $V_{T H}, V^{-}$, and $\mathrm{R}_{\mathrm{TH}}$ into the appropriate formulas reduces to:

$$
\mathrm{R}_{3}^{\mathrm{B}}=0.76 \mathrm{R}_{3}^{\mathrm{A}} \quad \text { and } \quad 25.55 \mathrm{k}=\mathrm{R}_{3}^{\mathrm{A}} \| \mathrm{R}_{3}^{\mathrm{B}}
$$

The easiest way to solve these equations is to iterate with standard values. If we guess $R_{3}^{A}=62 k$, then $R_{3}^{B}=47.12 k$; use 47 k . The Thevenin impedance comes out 26.7 k , which is close enough to 25.55 k .
Now we will use equation (5) to determine the heat sinking requirements of the drivers to insure thermal stability:

$$
\begin{equation*}
\theta_{\mathrm{JA}} \leq \frac{0.22(20+1)}{40(0.002)} \approx 57^{\circ} \mathrm{C} / \mathrm{W} \tag{5}
\end{equation*}
$$

This value is lower than we got with equation (9), so we will use it in equation (10):

$$
\begin{equation*}
\theta_{\mathrm{SA}} \leq 57-6-1=50^{\circ} \mathrm{C} / \mathrm{W} \tag{10}
\end{equation*}
$$

This is the required heat sink for each driver. For low TIM we add the $1 \mathrm{M} \Omega$ resistor from pin 3 to the output and a 910 k resistor from pin 4 to ground. The complete schematic is shown below.
If the output is shorted, the transistor voltage is about 28 V and the current is 5 A . Therefore the average power is:

$$
\text { short } \overline{P D}=1 / 2(28) 5=70 \mathrm{~W}
$$

This is much larger than the power used to calculate the heat sinks and the output transistors will overheat if the output is shorted too long.

Typical Applications (Continued)
40W-8 $\Omega, 60 \mathrm{~W}-4 \Omega$ Amplifier

**Input Ground
***Speaker Ground
Note: All Grounds Should be Tied Together
Only at Power Supply Ground.
$\dagger$ Additional protection for LM391N; Schottky diodes and $R \cong 100 \Omega$.

## LM831 Low Voltage Audio Power Amplifier

## General Description

The LM831 is a dual audio power amplifier optimized for very low voltage operation. The LM831 has two independent amplifiers, giving stereo or higher power bridge (BTL) operation from two- or three-cell power supplies.
The LM831 uses a patented compensation technique to reduce high-frequency radiation for optimum performance in AM radio applications. This compensation also results in lower distortion and less wide-band noise.
The input is direct-coupled to the LM831, eliminating the usual coupling capacitor. Voltage gain is adjustable with a single resistor.

## Features

- Low voltage operation, 1.8 V to 6.0 V
- High power, $440 \mathrm{~mW}, 8 \Omega$, BTL, 3 V
- Low AM radiation
- Low noise
- Low THD


## Applications

- Portable tape recorders
- Portable radios
- Headphone stereo
- Portable speakers

Typical Application
Dual Amplifier with Minimum Parts

$\mathrm{A}_{\mathrm{V}}=46 \mathrm{~dB}, \mathrm{BW}=250 \mathrm{~Hz}$ to 35 kHz
$P_{\text {OUT }}=220 \mathrm{~mW} / \mathrm{Ch}, \mathrm{R}_{\mathrm{L}}=4 \Omega$

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Supply Voltage, $\mathrm{V}_{\mathrm{S}} \quad 7.5 \mathrm{~V}$
Input Voltage, $\mathrm{V}_{\mathrm{IN}} \quad \pm 0.4 \mathrm{~V}$

| Power Dissipation (Note 1), $\mathrm{P}_{\mathrm{D}}$ | $1.3 \mathrm{~W}(\mathrm{M}$ Package) <br>  <br>  <br>  <br> Operating Temperature (Note 1), $\mathrm{T}_{\text {opr }}$ <br> (N Package) <br> Storage Temperature, $\mathrm{T}_{\text {stg }}$$\quad-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Junction Temperature, $\mathrm{T}_{\mathrm{j}}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 sec.), $\mathrm{T}_{\mathrm{L}}$ | $+150^{\circ} \mathrm{C}$ |
|  | $+260^{\circ} \mathrm{C}$ |

## Electrical Characteristics

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{f}=1 \mathrm{kHz}$, test circuit is dual or BTL amplifier with minimum parts.

| Symbol | Parameter | Conditions | Typ | Tested Limit | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | Operating Voltage |  | $\begin{aligned} & 3 \\ & 3 \end{aligned}$ | $\begin{gathered} 1.8 \\ 6 \\ \hline \end{gathered}$ | V(Min) <br> V(Max) |
| $\mathrm{I}_{Q}$ | Supply Current | $\begin{aligned} & V_{I N}=0, \text { Dual Mode } \\ & V_{I N}=0, \text { BTL Mode } \end{aligned}$ | $\begin{aligned} & 5 \\ & 6 \end{aligned}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | mA (Max) mA (Max) |
| $\mathrm{V}_{\text {OS }}$ | Output DC Offset | $\mathrm{V}_{\text {IN }}=0, \mathrm{BTL}$ Mode | 10 | 50 | mV (Max) |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance |  | 25 | $\begin{aligned} & 15 \\ & 35 \end{aligned}$ | $k$ (Min) <br> k (Max) |
| $A_{V}$ | Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.25 \mathrm{mV}_{\mathrm{rms}}, \mathrm{f}=1 \mathrm{kHz}, \\ & \text { Dual Mode } \end{aligned}$ | 46 | $\begin{aligned} & 44 \\ & 48 \end{aligned}$ | $\mathrm{dB}(\mathrm{Min})$ $\mathrm{dB}(\operatorname{Max})$ |
| PSRR | Supply Rejection | $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}+200 \mathrm{mV}$ rms $@ f=1 \mathrm{kHz}$ | 46 | 30 | dB (Min) |
| POD | Power Out | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \\ & 10 \% \text { THD, Dual Mode } \end{aligned}$ | 220 | 150 | mW (Min) |
| PODL | Power Out Low, $\mathrm{V}_{\text {S }}$ | $\begin{aligned} & V_{S}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \\ & 10 \% \text { THD, Dual Mode } \end{aligned}$ | 45 | 10 | mW (Min) |
| POB | Power Out | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \\ & 10 \% \text { THD, BTL Mode } \end{aligned}$ | 440 | 300 | mW (Min) |
| POBL | Power Out Low, $\mathrm{V}_{\mathrm{S}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=1.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \\ & 10 \% \text { THD, BTL Mode } \end{aligned}$ | 90 | 20 | mW (Min) |
| Sep | Channel Separation | Referenced to $\mathrm{V}_{\mathrm{O}}=200 \mathrm{mV}$ rms | 52 | 40 | dB (Min) |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  | 1 | 2 | $\mu \mathrm{A}$ (Max) |
| $\mathrm{En}_{\mathrm{n}}$ | Output Noise | Wide Band ( $250 \sim 35 \mathrm{kHz}$ ) | 250 | 500 | $\mu \mathrm{V}$ (Max) |
| THD | Distortion | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{PO}_{\mathrm{O}}=50 \mathrm{~mW}, \\ & \mathrm{f}=1 \mathrm{kHz}, \text { Dual } \end{aligned}$ | 0.25 | 1 | \% (Max) |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $98^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the M package or $90^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the N package.

Connection Diagram


## Typical Performance Characteristics



Supply Current vs Temperature




PSRR vs Supply Voltage


Typical Performance Characteristics (Continued)


Gain vs Frequency




Power Output vs Temperature



TL/H/6754-5

## Typical Performance Characteristics (Continued)

## Dual Mode, $R_{L}=4 \Omega$ Distortion vs Frequency <br> 




## Typical Performance Characteristics (Continued)



Distortion vs Power Output (Note 2)


Power Dissipation vs Power Output

$0.0010 .0020 .0050 .010 .02 \quad 0.05 \quad 0.10 .2 \quad 0.5102$ POWER OUTPUT (WATT)

Device Dissipation vs Ambient Temperature

 POWER OUTPUT (WATT)

Note 2: 1 kHz curve is measured with $400 \mathrm{~Hz}-\mathbf{3 0} \mathrm{kHz}$ Filter.

BTL Amplifier with Minimum Parts


BTL Amplifier for Hi-Fi Quality


TL/H/6754-9
$A_{V}=40 \mathrm{~dB}, \mathrm{BW}=20 \mathrm{~Hz}$ to 20 kHz
$P_{\text {OUT }}=440 \mathrm{~mW}, \mathrm{R}_{\mathrm{L}}=8 \Omega$
(Dynamic Range Over 80 dB )

Dual Amplifier for Hi-Fi Quality


Low-Cost Power Amplifier (No Bootstrap)


$$
\text { POUT }=150 \mathrm{~mW} / \mathrm{Ch}, \mathrm{BW}=300 \mathrm{~Hz} \text { to } 35 \mathrm{kHz}
$$

BTL Mode is also possible
*For 3-cell applications, the 120 k resistor should be changed to 20 K .

## LM831 Circuit Description Refer to the external component diagram and equivalent schematic.

The power supply is applied to $\operatorname{Pin} 9$ and is filtered by resistor $R_{1}$ and capacitor $C_{B Y}$ on Pin 16. This filtered voltage at Pin 16 is used to bias all of the LM831 circuits except the power output stage. Resistor $\mathrm{R}_{0}$ generates a biasing current that sets the output DC voltage for optimum output power for any given supply voltage.
Feedback is provided to the input transistor $Q_{1}$ emitter by $\mathrm{R}_{6}$ and $\mathrm{R}_{7}$.

The capacitor $\mathrm{C}_{\mathrm{NF}}$ on Pin 2 provides unity DC gain for maximum DC accuracy.
$Q_{2}$ provides voltage gain and the rest of the devices buffer the output load from $Q_{2}$ 's collector.
Bootstrapping of Pin 5 by $\mathrm{C}_{\mathrm{BS}}$ allows maximum output swing and improved supply rejection.
$R_{5}$ is provided for bridge (BTL) operation.

## External Component Diagram



TL/H/6754-12


External Components (Refer to External Component Diagram)

| Component | Comments | Min | Max |
| :---: | :---: | :---: | :---: |
| $\mathrm{C}_{0}$ | Required to stabilize output stage. | $0.33 \mu \mathrm{~F}$ | $1 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{c}}$ | Output coupling capacitors for Dual Mode. Sets a low-frequency pole in the frequency response. $f_{L}=\frac{1}{2 \pi C_{c} R_{L}}$ | $100 \mu \mathrm{~F}$ | 10,000 $\mu \mathrm{F}$ |
| $\mathrm{C}_{B S}$ | Bootstrap capacitors. Sets a low-frequency pole in the power BW. Recommended value is $C_{B S}=\frac{1}{10 \bullet 2 \pi \bullet f_{L} \bullet R_{\mathrm{L}}}$ | $22 \mu \mathrm{~F}$ or (short Pins $4 \& 12$ to 9$)$ | $470 \mu \mathrm{~F}$ |
| Cs | Supply bypass. Larger values improve low-battery performance by reducing supply ripple. | $47 \mu \mathrm{~F}$ | 10,000 $\mu \mathrm{F}$ |
| $\mathrm{C}_{B Y}$ | Filters the supply for improved low-voltage operation. Also sets turn-on delay. | $47 \mu \mathrm{~F}$ | $470 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{NF}}$ | Sets a low-frequency response. Also affects turn-on delay. $f_{L}=\frac{1}{2 \pi \bullet C_{N F^{\bullet}}\left(R_{A V}+80\right)}$ <br> In BTL Mode, $\mathrm{C}_{\text {NF }}$ on Pin 15 can be reduced without affecting the frequency response. However, the turn-on "POP" will be worsened. | $10 \mu \mathrm{~F}$ | $100 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\text {BTL }}$ | Used only in the Bridge Mode. Connects the output of the first amplifier to the inverting input of the other through an internal resistor. Sets a lowfrequency pole in one-half the frequency response. $f_{L}=\frac{1}{2 \pi \bullet C_{B T L} \bullet 16 k}$ | $0.1 \mu \mathrm{~F}$ | $1 \mu \mathrm{~F}$ |
| $\mathrm{C}_{\mathrm{BW}}$ | Improves clipping waveform and sets the high-frequency bandwidth. Works with an internal 16k resistor. (This equation applies for $\mathrm{R}_{\mathrm{AV}} \neq 0$. For 46 dB application, see $\mathrm{BW}-\mathrm{C}_{\mathrm{BW}}$ curve.) $f_{H}=\frac{1}{2 \pi \bullet C_{B W}{ }^{16 k}}$ | See table below |  |
| $\mathrm{R}_{\mathrm{AV}}$ | Used to reduce the gain and improve the distortion and signal to noise. If this is desired, $\mathrm{C}_{\mathrm{BW}}$ must also be used. | See table below |  |


| Typical AV | $\mathbf{R}_{\mathbf{A V}}$ | $\mathbf{C B W}_{\mathbf{B W}}$ |  |
| :---: | :---: | :---: | :---: |
|  |  | Min | Max |
| 46 dB | Short | Open | 4700 pF |
| 40 dB | 82 | 100 pF | 4700 pF |
| 34 dB | 240 | 270 pF | 4700 pF |
| 28 dB | 560 | 500 pF | 4700 pF |

## Printed Circuit Layout for LM831N (Foil Side View) Refer to External Component Diagram



TL/H/6754-14
Note: Power ground pattern should be as wide as possible. Supply bypass capacitor should be as close to the IC as possible. Output compensation capacitors should also be close to the IC.

## LM832 Dynamic Noise Reduction System DNR ${ }^{\circledR}$

## General Description

The LM832 is a stereo noise reduction circuit for use with audio playback systems. The DNR system is noncomplementary, meaning it does not require encoded source material. The system is compatible with virtually all prerecorded tapes and FM broadcasts. Psychoacoustic masking, and an adaptive bandwidth scheme allow the DNR to achieve 10 dB of noise reduction. DNR can save circuit board space and cost because of the few additional components required.
The LM832 is optimized for low voltage operation with input levels around 30 mVrms .
For higher input levels use the LM1894.

The DNR® system is licensed to National Semiconductor Corp. under U.S. patent 3,678,416 and $3,753,159$.
A trademark and licensing agreement is required for the use of this product.

## Features

- Low voltage battery operation
- Non-complementary noise reduction, "single ended"
- Low cost external components, no critical matching
- Compatible with all prerecorded tapes and FM
- 10 dB effective tape noise reduction CCIR/ARM weighted
- Wide supply range, 1.5 V to 9 V
- 150 mVrms input overload
- No royalty requirements
- Cascade connection for 17 dB noise reduction


## Applications

- Headphone stereo
- Microcassette players
- Radio cassette players
- Automotive radio/tape players

Application Circuit


FIGURE 1. Component Hook-up for Stereo DNR System
TL/H/5176-1

Soldering Information

| - Dual-In-Line Package |  |
| :--- | :--- |
| $\quad$ Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| - Small Outline Package |  |
| $\quad$ Vapor Phase ( 60 seconds) | $215^{\circ} \mathrm{C}$ |
| $\quad$ Infrared ( 15 seconds) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effects on Products Reliability" for other methods of soldering surface mount devices.'

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \mathrm{V}_{\mathrm{CC}}=$ 3.0V

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OP}}$ | Operating Voltage | Supply Voltage for Normal Operation | 1.5 | 3.0 | 9.0 | V |
| $\mathrm{ICC}(1)$ | Supply Current (1) | Pin 9 to GND $0.1 \mu \mathrm{~F}, \mathrm{BW}=\mathrm{Min}$, Note 2 |  | 2.5 | 4.0 | mA |
| $\operatorname{lcC}(2)$ | Supply Current (2) | DC GND Pin 9 with 2k, BW = Max, Note 2 |  | 5.0 | 8.0 | mA |
| $\mathrm{V}_{\text {IN }}(1)$ | Input Voltage (1) | Pin 2, Pin 13 | 0.20 | 0.36 | 0.5 | V |
| $\mathrm{V}_{\text {IN }}(2)$ | Input Voltage (2) | Pin 6 | 0.50 | 0.65 | 0.8 | V |
| $\mathrm{V}_{\text {IN }}(3)$ | Input Voltage (3) | Pin 9 | 0.50 | 0.65 | 0.8 | V |
| $\mathrm{V}_{\text {OUT }}(1)$ | Output Voltage (1) | Pin 4, Pin 11 | 0.20 | 0.35 | 0.50 | V |
| $\mathrm{V}_{\text {OUT }}(2)$ | Output Voltage (2) | Pin 5 Stereo Mode | 0.15 | 0.28 | 0.40 | V |
| $\mathrm{V}_{\text {OUT }}(3)$ | Output Voltage (3) | Pin 5 Monaural Mode, DC Ground Pin 14 | 0.10 | 0.20 | 0.30 | V |
| $V_{\text {OUT }}(4)$ | Output Voltage (4) | Pin 8 | 0.25 | 0.40 | 0.60 | V |
| $\mathrm{V}_{\text {OUT }}(5)$ | Output Voltage (5) | Pin 10 BW = Max, Note 2 | 1.00 | 1.27 | 1.50 | V |
| $\mathrm{V}_{\text {OUT }}(6)$ | Output Voltage (6) | Pin 10 BW = Min, Note 2 | 0.50 | 0.65 | 0.75 | V |
| $\mathrm{V}_{\mathrm{OS}}$ | Output DC Shift | Pin 4, PIN 11; Change BW Min to Max |  | 1.0 | 3.0 | mV |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAIN SIGNAL PATH (Note 3) |  |  |  |  |  |  |
| $A_{V}$ | Voltage Gain | $\mathrm{V}_{\text {IN }}=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}$, BW = Max, Note 2 | -1.0 | 0.0 | +1.0 | dB |
| C.B. | Channel Balance | $\mathrm{V}_{\text {IN }}=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}$, BW = Max, Note 2 | -1.0 | 0 | +1.0 | dB |
| $\mathrm{f}_{\text {MIN }}$ | Min Bandwidth | $0.1 \mu \mathrm{~F}$ between Pin 9 - GND | 600 | 1000 | 1500 | Hz |
| $\mathrm{f}_{\text {MAX }}$ | Max Bandwidth | DC Ground Pin 9 with 2 k | 24 | 30 | 46 | kHz |
| THD | Distortion | $\mathrm{V}_{\text {IN }}=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{BW}=\mathrm{Max}$, Note 2 |  | 0.07 | 0.5 | \% |
| MV ${ }_{\text {IN }}$ | Max Input Voltage | THD $=3 \%, \mathrm{f}=1 \mathrm{kHz}, \mathrm{BW}=$ Max Note 2 | 120 | 150 |  | mVrms |
| S/N | Signal to Noise | REF $=30 \mathrm{mVrms}$, $\mathrm{BW}=$ Max, CCIR/ARM | 60 | 68 |  | dB |
| $\mathrm{Z}_{\text {IN }}$ | Input Impedance | Pin 2, Pin 13 | 14 | 20 | 26 | $\mathrm{k} \Omega$ |
| C.s. | Channel Separation | Ref $=30 \mathrm{mVrms}, \mathrm{f}=1 \mathrm{kHz}$, BW= Max, Note 2 | 40 | 68 |  | dB |
| PSRR | PSRR | $\mathrm{V}_{\text {RIPPLE }}=50 \mathrm{mVrms}, \mathrm{f}=100 \mathrm{~Hz}$ | 40 | 55 |  | dB |
| CONTROL PATH |  |  |  |  |  |  |
| Avsum(1) | Summing Amp Gain (1) | $\mathrm{V}_{\mathrm{IN}}=30 \mathrm{mVrms}$ at R and $\mathrm{L}, \mathrm{f}=1 \mathrm{kHz}$ | -3.0 | -1.5 | 0.0 | dB |
| Avsum(2) | Summing Amp Gain (2) | DC Ground Pin 14, $\mathrm{f}=1 \mathrm{kHz}$ | -9.0 | -6.0 | -3.0 | dB |
| $\mathrm{A}_{\mathrm{V}}$ 1st | Gain Amp Gain | Pin 6 to Pin 8 | 25 | 30 | 35 | dB |
| $\mathrm{Z}_{\text {IN }} 1$ st | Input Impedance | Pin 6 | 28 | 40 | 52 | k $\Omega$ |
| AVPKD | Peak Detector Gain | AC In, DC Out; Pin 9 to Pin 10 | 25 | 30 | 35 | V/V |
| $\mathrm{Z}_{\text {INPKD }}$ | Input Impedance | Pin 9 | 500 | 800 | 1100 | $\Omega$ |
| $\mathrm{V}_{\text {RPKD }}$ | Output DC Change | Pin 10, Change BW Min to Max | 0.5 | 0.62 | 0.8 | V |

[^3]| External Component Guide (See Figure 1) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| P/N | Recommended Value | Purpose | Effect |  | Remarks |
|  |  |  | Smaller | Larger |  |
| C1 | $10 \mu \mathrm{~F}$ | Power supply decoupling | Poor supply rejection | Better supply rejection | Do not use less than $10 \mu \mathrm{~F}$ |
| C2,C11 | $1 \mu \mathrm{~F}$ | Input coupling capacitor | Increases frequency of lowfrequency roll-off | Reduces frequency of lowfrequency roll-off | DC voltage at pin 2 and pin 13 is 0.35 V $f=\frac{1}{2 \pi C_{2} R_{I N}}$ |
| C3,C10 | 22 nF for Stereo, 15 nF for mono | Establishment of Min and Max Bandwidth | Bandwidth becomes wider | Bandwidth becomes narrower | See Note 4 |
| C4,C8 | $1 \mu \mathrm{~F}$ | Output coupling capacitor | Increases frequency of lowfrequency roll-off | Reduces frequency of lowfrequency roll-off | DC voltage at pin 4 and pin 11 is 0.35 V $f=\frac{1}{2 \pi \mathrm{C}_{4} \mathrm{R}_{\mathrm{LOAD}}}$ |
| C5 | $0.1 \mu \mathrm{~F}$ | Works with R1 and R2 to set one of the lowfrequency corners in control path | Some high frequency program material may be attenuated | Bandwidth may increase due to low-frequency inputs, causing "Breathing" | $\mathrm{f}=\frac{1}{2 \pi \mathrm{C}_{5}(\mathrm{R} 1+\mathrm{R} 2)}=1.6 \mathrm{kHz}$ <br> See Note 4 |
| C6 | 820 pF | Works with input resistance of pin 6 to set one of the low-frequency corners in the control path | Same as above | Same as above | $\mathrm{f}=\frac{1}{2 \pi \mathrm{C}_{6} \mathrm{R}_{\text {PIN } 6}}=4.8 \mathrm{kHz}$ <br> See Note 4 |
| C7 | 39 nF | Works with input resistance of pin 9 to form part of control path frequency weighing | Same as above | Same as above | $\mathrm{f}=\frac{1}{2 \pi \mathrm{C}_{7} \mathrm{R}_{\mathrm{PIN} 7}}=4.8 \mathrm{kHz}$ <br> See Note 4 |
| C9 | $1 \mu \mathrm{~F}$ | Sets attack time | Reduces attack and decay time | Increases attack and decay time | See Note 4 |
| R1,R2 | $\mathrm{R}_{1}+\mathrm{R}_{2}=1 \mathrm{k} \Omega$ | This voltage divider sets control path sensitivity | - | - | Sensitivity should be set for maximum noise reduction and minimum audible frequency program effect on high |
| R3 | - $2 \mathrm{k} \Omega$ | Sets gain amp load when DNR is OFF | Loads gain amp output, may cause distortion | Max bandwidth will be reduced |  |

Note 4: The values of the control path filter components (C5, C6, C7, C9, R1, R2) and the integrating capacitors (C3, C10) should not be changed from the recommended values unless the characteristics of the noise or program material differ substantially from that of FM or tape sources. Failure to use the correct values may result in degraded performance, and therefore the application may not be approved for DNR trademark usage. Please contact National Semiconductor for more information and technical assistance.

Typical Performance Characteristics


FIGURE 2. Supply current vs supply voltage


TL/H/5176-5
FIGURE 5. Output level change vs supply voltage


TL/H/5176-8
FIGURE 8. Output vs frequency and control path signal


FIGURE 3. Channel separation vs frequency


TL/H/5176-6
FIGURE 6. Output level vs frequency


TL/H/5176-9
FIGURE 9. Frequency response for various input levels


TL/H/5176-11
FIGURE 11. Change in main signal path maximum bandwidth vs temperature

## Circuit Operation

The LM832 has two signal paths, a main signal path and a bandwidth control path. The main path is an audio low pass filter comprised of a $\mathrm{g}_{\mathrm{m}}$ block with a variable current, and a unity gain buffer. As seen in Figure 1, DC feedback constrains the low frequency gain to $A_{v}=-1$. Above the cutoff frequency of the filter, the output decreases at $-6 \mathrm{~dB} /$ oct due to the action of the $0.022 \mu \mathrm{~F}$ capacitor.
The purpose of the control path is to generate a bandwidth control signal which replicates the ear's sensitivity to noise in the presence of a tone. A single control path is used for both channels to keep the stereo image from wandering. This is done by adding the right and left channels together in the summing amplifier of Figure 1. The R1, R2 resistor divider adjusts the incoming noise level to slightly open the bandwidth of the low pass filter. Control path gain is about 60 dB and is set by the gain amplifier and peak detector gain. This large gain is needed to ensure the low pass filter bandwidth can be opened by very low noise floors. The capacitors between the summing amplifier output and the peak detector input determine the frequency weighting as shown in the typical performance curves. The $1 \mu \mathrm{~F}$ capacitor at pin 10, in conjunction with internal resistors, sets the attack and decay times. The voltage is converted into a proportional current which is fed into the $\mathrm{g}_{\mathrm{m}}$ blocks. The bandwidth sensitivity to $\mathrm{gm}_{\mathrm{m}}$ current is $70 \mathrm{~Hz} / \mu \mathrm{A}$. In FM stereo applications a 19 kHz pilot filter is inserted between pin 8 and pin 9 as shown in Figure 16.
Normal methods of evaluating the frequency response of the LM 832 can be misleading if the input signal is also applied to the control path. Since the control path includes a frequency weighting network, a constant amplitude but varying frequency input signal will change the audio signal path bandwidth in a non-linear fashion. Measurements of the audio signal path frequency response will therefore be in error since the bandwidth will be changing during the measurement. See Figure 9 for an example of the misleading results that can be obtained from this measurement approach. Although the frequency response is always flat below a single high-frequency pole, the lower curves do not resemble single pole responses at all.
A more accurate evaluation of the frequency response can be seen in Figure 8. In this case the main signal path is frequency swept while, the control path has a constant frequency applied. It can be seen that different control path frequencies each give a distinctive gain roll-off.

## PSYCHOACOUSTIC BASICS

The dynamic noise reduction system is a low pass filter that has a variable bandwidth of 1 kHz to 30 kHz , dependent on music spectrum. The DNR system operates on three principles of psychoacoustics.

1. Music and speech can mask noise. In the absence of source material, background noise can be very audible. However, when music or speech is present, the human ear is less able to distinguish the noise-the source material is said to mask the noise. The degree of masking is dependent on the amplitude and spectral content (frequencies) of the source material, but in general multiple tones around 1 kHz are capable of providing excellent masking of noise over a very wide frequency range.
2. The ear cannot detect distortion for less than 1 ms . On a transient basis, if distortion occurs in less than 1 ms , the ear
acts as an integrator and is unable to detect it. Because of this, signals of sufficient energy to mask noise open the bandwidth to $90 \%$ of the maximum value in less than 1 ms . Reducing the bandwidth to within $10 \%$ of its minimum value is done in about 60 ms : long enough to allow the ambience of the music to pass through, but not so long as to allow the noise floor to become audible.
3. Reducing the audio bandwidth reduces the audibility of noise. Audibility of noise is dependent on noise spectrum, or how the noise energy is distributed with frequency. Depending on the tape and the recorder equalization, tape noise spectrum may be slightly rolled off with frequency on a per octave basis. The ear sensitivity on the other hand greatly increases between 2 kHz and 10 kHz . Noise in this region is extremely audible. The DNR system low pass filters this noise. Low frequency music will not appreciably open the DNR bandwidth, thus 2 kHz to 20 kHz noise is not heard.

## Application Hints

The DNR system should always be placed before tone and volume controls as shown in Figure 1. This is because any adjustment of these controls would alter the noise floor seen by the DNR control path. The sensitivity resistors R1 and R2 may need to be switched with the input selector, depending on the noise floors of different sources, i.e., tape FM, phono. To determine the value of R1 and R2 in a tape system for instance; apply tape noise (no program material) and adjust the ratio of R1 and R2 to slightly open the bandwidth of the main signal path. This can easily be done by viewing the capacitor voltage of pin 10 with an oscilloscope, or by using the circuit of Figure 12. This circuit gives an LED display of the voltage on the peak detector capacitor. Adjust the values of R1 and R2 (their sum is always $1 \mathrm{k} \Omega$ ) to light the LEDs of pin 1 and pin 18. The LED bar graph does not indicate signal level, but rather instantaneous bandwidth of the two filters; it should not be used as a signal-level indicator. For greater flexibility in setting the bandwidth sensitivity, R1 and R2 could be replaced by a $1 \mathrm{k} \Omega$ potentiometer.
To change the minimum and maximum value of bandwidth, the integrating capacitors, C3 and C10, can be scaled up or down. Since the bandwidth is inversely proportional to the capacitance, changing this $0.022 \mu \mathrm{~F}$ capacitor to $0.015 \mu \mathrm{~F}$ will change the typical bandwidth from $1 \mathrm{kHz}-30 \mathrm{kHz}$ to 1.5 $\mathrm{kHz}-44 \mathrm{kHz}$. With C3 and C10 set at $0.022 \mu \mathrm{~F}$, the maximum bandwidth is typically 30 kHz . A double pole double throw switch can be used to completely bypass DNR.
The capacitor on pin 10 in conjunction with internal resistors sets the attack and decay times. The attack time can be altered by changing the size of C9. Decay times can be decreased by paralleling a resistor with C9, and increased by increasing the value of C9.
When measuring the amount of noise reduction of DNR in a cassette tape system, the frequency response of the cassette should be flat to 10 kHz . The CCIR weighting network has substantial gain to 8 kHz and any additional roll-off in the cassette player will reduce the benefits of DNR noise reduction. A typical signal-to-noise measurement circuit is shown in Figure 13. The DNR system should be switched from maximum bandwidth to nominal bandwidth with tape noise as a signal source. The reduction in measured noise is the signal-to-noise ratio improvement.

Application Hints (Continued)


TL/H/5176-12
FIGURE 12. Bar Graph Display of Peak Detector Voltage


TL/H/5176-13

FIGURE 13. Technique for Measuring S/N Improvement of the DNR System

## CASCADE CONNECTION

Additional noise reduction can be obtained by cascading the DNR filters. With two filters cascaded the rolloff is 12 dB per octave. For proper operating bandwidth the capacitors on pin 3 and 12 are changed to 15 nF . The resulting noise reduction is about 17 dB .

Figure 15 shows the monaural cascade connection. Note that pin 14 is grounded so only the pin 2 input is fed to the summing amp and therefore the control path.
Figure 14 shows the stereo cascade connection. Note that pin 14 is open circuit as in normal stereo operation.


FIGURE 14. Stereo Cascade Connection

## Application Hints (Continued)


*R1 + R2 $=1 \mathrm{k} \Omega$ (refer to application hints)
FIGURE 15. Monaural Cascade Connection

## FM STEREO

When using the DNR system with FM stereo as the audio source, it is important to eliminate the ultrasonic frequencies that accompany the audio. If the radio has a multiplex filter to remove the ultrasonics there will be no problem.

This filtering can be done at the output of the demodulator, before the DNR system, or in the DNR system control path.

Standard audio multiplex filters are available for use at the output of the demodulator from several filter companies. Figure 16 shows the additional components L1, C15 and C16 that are added to the control path for FM stereo applications. The coil must be tuned to 19 kHz , the FM pilot frequency.


TL/H/5176-16
FIGURE 16. FM Stereo Application

## FOR FURTHER READING

## Tape Noise Levels

1. "A Wide Range Dynamic Noise Reduction System" Blackmer, 'dB' Magazine, August-September 1972, Volume 6, \#8.
2. "Dolby B-Type Noise Reduction System", Berkowitz and Gundry, Sert Journal, May-June 1974, Volume 8.
3. "Cassette vs Elcaset vs Open Reel", Toole, Audioscene Canada, April 1978.
4. "CCIR/ARM: A Practical Noise Measurement Method", Dolby, Robinson, Gundry, JAES, 1978.

## Noise Masking

1. "Masking and Discrimination", Bos and De Boer, JAES, Volume 39, \#4, 1966.
2. "The Masking of Pure Tones and Speech by White Noise", Hawkins and Stevens, JAES, Volume 22, \# 1, 1950.
3. "Sound System Engineering", Davis, Howard W. Sams and Co.
4. "High Quality Sound Reproduction", Moir, Chapman Hall, 1960.
5. "Speech and Hearing in Communication", Fletcher, Van Nostrand, 1953.

LM832 Simple Circuit Schematic


## LM833 Dual Audio Operational Amplifier

## General Description

The LM833 is a dual general purpose operational amplifier designed with particular emphasis on performance in audio systems.
This dual amplifier IC utilizes new circuit and processing techniques to deliver low noise, high speed and wide bandwidth without increasing external components or decreasing stability. The LM833 is internally compensated for all closed loop gains and is therefore optimized for all preamp and high level stages in PCM and HiFi systems.
The LM833 is pin-for-pin compatible with industry standard dual operational amplifiers.

## Features

| Wide dynamic range | $>140 \mathrm{~dB}$ |
| :--- | ---: |
| Low input noise voltage | $4.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| - High slew rate | $7 \mathrm{~V} / \mu \mathrm{s}(\mathrm{typ})$ |
|  | $5 \mathrm{~V} / \mu \mathrm{s}(\mathrm{min})$ |
| - High gain bandwidth product | $15 \mathrm{MHz}(\mathrm{typ})$ |
|  | $10 \mathrm{MHz}(\mathrm{min})$ |
| Wide power bandwidth | 120 kHz |
| Low distortion | $0.002 \%$ |
| Low offset voltage | 0.3 mV |
| Large phase margin | $60^{\circ}$ |

Schematic Diagram (1/2 Lм833)


Connection Diagram


TL/H/5218-2
Order Number LM833M or LM833N
See NS Package Number M08A or N08E

Typical Application RIAA Preamp


TL/H/5218-3

| $A_{V}=35 \mathrm{~dB}$ | $f=1 \mathrm{kHz}$ |
| :--- | :--- |
| $E_{\mathrm{n}}=0.33 \mu \mathrm{~V}$ | A Weighted |
| $\mathrm{S} / \mathrm{N}=90 \mathrm{~dB}$ | A Weighted, $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{mV}$ |
|  | $@ \mathrm{f}=1 \mathrm{kHz}$ |


| Absolute Maximum Ratings |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified please contact the National Office/Distributors for availabil | device Semic ty and | are required, ductor Sales cifications. |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ | 36 V |
| Differential Input Voltage (Note 1) | $V_{\text {ID }}$ | $\pm 30 \mathrm{~V}$ |
| Input Voltage Range (Note 1) | $V_{1 C}$ | 15 V |
| Power Dissipation (Note 2) | PD | 500 mW |
| Operating Temperature Range | Topr | -40 |
| Storage Temperature Range | $\mathrm{T}_{\text {StG }}$ | 60 |

Soldering Information
 Soldering (10 seconds)
$260^{\circ} \mathrm{C}$ Small Outline Package Vapor Phase ( 60 seconds) $\quad 215^{\circ} \mathrm{C}$ Infrared (15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.
ESD tolerance (Note 3)
1600V

DC Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right)$

| Symbol | Conditions | Min | Typ | Max | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $V_{O S}$ | Input Offset Voltage | $R_{S}=10 \Omega$ |  | 0.3 | 5 | mV |
| $\mathrm{I}_{\mathrm{OS}}$ | Input Offset Current |  |  | 10 | 200 | nA |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  |  | 500 | 1000 | nA |
| $\mathrm{A}_{\mathrm{V}}$ | Voltage Gain | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 90 | 110 |  | dB |
| $\mathrm{~V}_{\mathrm{OM}}$ | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega$ <br> $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.5$ |  | V |
| $\mathrm{~V}_{\mathrm{CM}}$ | Input Common-Mode Range |  | $\pm 10$ | $\pm 13.4$ |  | V |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{IN}}= \pm 12 \mathrm{~V}$ | $\pm 12$ | $\pm 14.0$ |  | V |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=15 \sim 5 \mathrm{~V},-15 \sim-5 \mathrm{~V}$ | 80 | 100 |  | dB |
| $\mathrm{I}_{\mathrm{Q}}$ | Supply Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}, \mathrm{Both}$ Amps |  | 5 | 8 | mA |

AC Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{v}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega\right)$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| SR | Slew Rate | $R_{L}=2 \mathrm{k} \Omega$ | 5 | 7 |  | $\mathrm{~V} / \mu \mathrm{s}$ |
| GBW | Gain Bandwidth Product | $\mathrm{f}=100 \mathrm{kHz}$ | 10 | 15 |  | MHz |

## Design Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}\right)$

The following parameters are not tested or guaranteed.

| Symbol | Parameter | Conditions | Typ | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\Delta \mathrm{V}_{\text {OS }} / \Delta \mathrm{T}$ | Average Temperature Coefficient of Input Offset Voltage |  | 2 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| THD | Distortion | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{f}=20 \sim 20 \mathrm{kHz} \\ & \mathrm{~V}_{\text {OUT }}=3 \mathrm{Vrms}, \mathrm{~A}_{\mathrm{V}}=1 \end{aligned}$ | 0.002 | \% |
| $e_{n}$ | Input Referred Noise Voltage | $\mathrm{R}_{S}=100 \Omega, \mathrm{f}=1 \mathrm{kHz}$ | 4.5 | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $i_{n}$ | Input Referred Noise Current | $\mathrm{f}=1 \mathrm{kHz}$ | 0.7 | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| PBW | Power Bandwidth | $\mathrm{V}_{\mathrm{O}}=27 \mathrm{Vpp}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{THD} \leq 1 \%$ | 120 | kHz |
| fu | Unity Gain Frequency | Open Loop | 9 | MHz |
| $\phi_{M}$ | Phase Margin | Open Loop | 60 | deg |
|  | Input Referred Cross Talk | $f=20 \sim 20 \mathrm{kHz}$ | -120 | dB |

Note 1: If supply voltage is less than $\pm 15 \mathrm{~V}$, it is equal to supply voltage.
Note 2: This is the permissible value at $T_{A} \leq 85^{\circ} \mathrm{C}$.
Note 3: Human body model, $1.5 \mathrm{k} \Omega$ in series with 100 pF .

## Typical Performance Characteristics




TL/H/5218-7


TL/H/5218-10



TL/H/5218-8

Gain Bandwidth Product vs Ambient Temperature


Input Bias Current vs Supply Voltage


DC Voltage Gain vs Supply Voltage


TL/H/5218-9

Gain Bandwidth vs Supply Voltage


TL/H/5218-1

Typical Performance Characteristics (Continued)


Maximum
Output Voltage vs
Supply Voltage


TL/H/5218-16



Maximum
Output Voltage vs Ambient Temperature


TL/H/5218-17

Distortion vs Frequency


TL/H/5218-20



TL/H/5218-18

Typical Performance Characteristics (Continued)


## Application Hints

The LM833 is a high speed op amp with excellent phase margin and stability. Capacitive loads up to 50 pF will cause little change in the phase characteristics of the amplifiers and are therefore allowable.

Capacitive loads greater than 50 pF must be isolated from the output. The most straightforward way to do this is to put a resistor in series with the output. This resistor will also prevent excess power dissipation if the output is accidentally shorted.

Noise Measurement Circuit

Complete shielding is required to prevent induced pick up from externa sources. Always check with oscilloscope for power line noise.


TL/H/5218-27
Total Gain: 115 dB @f $=\mathbf{1 k H z}$ Input Referred Noise Voltage: $\mathbf{e}_{\mathbf{n}}=\mathbf{V 0} \mathbf{5 6 0 , 0 0 0}(\mathrm{V})$


TL./H/5218-28

Flat Amp Voltage Gain vs Frequency


TL/H/5218-29

Typical Applications


Second Order Low Pass Filter (Butterworth)


TL/H/5218-35

$$
\begin{aligned}
\text { if } C 1 & =C 2=C \\
R 1 & =\frac{\sqrt{2}}{2 \omega_{0} C}
\end{aligned}
$$

$$
C 1=\frac{\sqrt{2}}{\omega_{0} R}
$$

$$
\mathrm{C} 2=\frac{\mathrm{C} 1}{2}
$$

Illustration is $f_{0}=1 \mathrm{kHz}$

Typical Applications (Continued)


TL/H/5218-37
$f_{0}=\frac{1}{2 \pi C 1 R 1}, Q=\frac{1}{2}\left(1+\frac{R 2}{R 0}+\frac{R 2}{R G}\right), A_{B P}=Q A_{L P}=Q A_{L H}=\frac{R 2}{R G}$
Illustration is $f_{0}=1 \mathrm{kHz}, Q=10, A_{B P}=1$


TL/H/5218-38
2 Channel Panning Circuit (Pan Pot)



Typical Application (Continued)

Tone Control


TL/H/5218-4
$f_{L}=\frac{1}{2 \pi R 2 C 1}, f_{L B}=\frac{1}{2 \pi R 1 C 1}$
$\mathrm{f}_{\mathrm{H}}=\frac{1}{2 \pi \mathrm{R}_{5} \mathrm{C}^{2}}, \mathrm{f}_{\mathrm{HB}}=\frac{1}{2 \pi(\mathrm{R} 1+\mathrm{R} 5+2 \mathrm{R} 3) \mathrm{C} 2}$
Illustration is:
$\mathrm{f}_{\mathrm{L}}=32 \mathrm{~Hz}, \mathrm{f}_{\mathrm{LB}}=320 \mathrm{~Hz}$
$\mathrm{f}_{\mathrm{H}}=11 \mathrm{kHz}, \mathrm{f}_{\mathrm{HB}}=1.1 \mathrm{kHz}$


Balanced Input Mic Amp

$$
\text { If R2 }=R 5, R 3=R 6, R 4=R 7
$$

$$
v 0=\left(1+\frac{2 R 2}{R 1}\right) \frac{R 4}{R 3}\left(V 2-V_{1}\right)
$$



| fo(Hz) | $\mathbf{C}_{\mathbf{1}}$ | $\mathbf{C}_{\mathbf{2}}$ | $\mathbf{R}_{\mathbf{1}}$ | $\mathbf{R}_{\mathbf{2}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 32 | $0.12 \mu \mathrm{~F}$ | $4.7 \mu \mathrm{~F}$ | $75 \mathrm{k} \Omega$ | $500 \Omega$ |
| 64 | $0.056 \mu \mathrm{~F}$ | $3.3 \mu \mathrm{~F}$ | $68 \mathrm{k} \Omega$ | $510 \Omega$ |
| 125 | $0.033 \mu \mathrm{~F}$ | $1.5 \mu \mathrm{~F}$ | $62 \mathrm{k} \Omega$ | $510 \Omega$ |
| 250 | $0.015 \mu \mathrm{~F}$ | $0.82 \mu \mathrm{~F}$ | $68 \mathrm{k} \Omega$ | $470 \Omega$ |
| 500 | 8200 pF | $0.39 \mu \mathrm{~F}$ | $62 \mathrm{k} \Omega$ | $470 \Omega$ |
| 1 k | 3900 pF | $0.22 \mu \mathrm{~F}$ | $68 \mathrm{k} \Omega$ | $470 \Omega$ |
| 2 k | 2000 pF | $0.1 \mu \mathrm{~F}$ | $68 \mathrm{k} \Omega$ | $470 \Omega$ |
| 4 k | 1100 pF | $0.056 \mu \mathrm{~F}$ | $62 \mathrm{k} \Omega$ | $470 \Omega$ |
| 8 k | 510 pF | $0.022 \mu \mathrm{~F}$ | $68 \mathrm{k} \Omega$ | $510 \Omega$ |
| 16 k | 330 pF | $0.012 \mu \mathrm{~F}$ | $51 \mathrm{k} \Omega$ | $510 \Omega$ |

At volume of change $= \pm 12 \mathrm{~dB}$
$Q=1.7$
Reference: "AUDIO/RADIO HANDBOOK", National Semiconductor, 1980, Page 2-61

## LM837 Low Noise Quad Operational Amplifier

## General Description

The LM837 is a quad operational amplifier designed for low noise, high speed and wide bandwidth performance. It has a new type of output stage which can drive a $600 \Omega$ load, making it ideal for almost all digital audio, graphic equalizer, preamplifiers, and professional audio applications. Its high performance characteristics also make it suitable for instrumentation applications where low noise is the key consideration.

The LM837 is internally compensated for unity gain operation. It is pin compatible with most other standard quad op amps and can therefore be used to upgrade existing systems with little or no change.

## Features

- High slew rate
- Wide gain bandwidth product
- Power bandwidth
- High output current
$10 \mathrm{~V} / \mu \mathrm{s}$ (typ) $8 \mathrm{~V} / \mu \mathrm{s}$ (min) 25 MHz (typ) 15 MHz (min) 200 kHz (typ)
- Excellent output drive performance
- Low input noise voltage
$4.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$
- Low total harmonic distortion 0.0015\%
- Low offset voltage

Schematic and Connection Diagrams


Dual-In-Line Package


Top View
Order Number LM837M or LM837N See NS Package Number M14A or N14A

| Absolute Maximum Ratings |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  |  | Soldering Information Dual-In-Line Package |  |
|  |  |  |  | $260^{\circ} \mathrm{C}$ |
| Supply Voltage | $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{EE}}$ | $\pm 18 \mathrm{~V}$ | Small Outline Package |  |
| Differential Input Voltage (Note 1) | ) $V_{\text {ID }}$ | $\pm 30 \mathrm{~V}$ | Vapor Phase ( 60 seconds) Infrared ( 15 seconds) | $215^{\circ} \mathrm{C}$ |
| Common Mode Input Voltage (Note 1) | VIC | $\pm 15 \mathrm{~V}$ | ESD rating is to be determined. |  |
| Power Dissipation (Note 2) | PD | $\begin{gathered} 1.2 \mathrm{~W}(\mathrm{~N}) \\ 830 \mathrm{~mW}(\mathrm{M}) \end{gathered}$ | See AN-450 "Surface Mounting on Product Reliability" for othe | Effect ing sur- |
| Operating Temperature Range | TOPR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
| Storage Temperature Range | TSTG | $-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OS}}$ | Input Offset Voltage | $\mathrm{R}_{\mathrm{S}}=50 \Omega$ |  | 0.3 | 5 | mV |
| $\mathrm{I}_{\mathrm{OS}}$ | Input Offset Current |  |  | 10 | 200 | nA |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  |  | 500 | 1000 | nA |
| $\mathrm{A}_{\mathrm{V}}$ | Large Signal Voltage Gain | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{OUT}}= \pm 10 \mathrm{~V}$ | 90 | 110 |  | dB |
| $\mathrm{~V}_{\mathrm{OM}}$ | Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ | $\pm 12$ | $\pm 13.5$ |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=600 \Omega$ | $\pm 10$ | $\pm 12.5$ |  | V |
| $\mathrm{~V}_{\mathrm{CM}}$ | Common Mode Input Voltage |  | $\pm 12$ | $\pm 14.0$ |  | V |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{IN}}= \pm 12 \mathrm{~V}$ | 80 | 100 |  | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=15 \sim 5,-15 \sim-5$ | 80 | 100 |  | dB |
| IS | Power Supply Current | $\mathrm{R}_{\mathrm{L}}=\infty$, Four Amps |  | 10 | 15 | mA |

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| SR | Slew Rate | $R_{L}=600 \Omega$ | 8 | 10 |  | $\mathrm{~V} / \mu \mathrm{s}$ |
| GBW | Gain Bandwidth Product | $\mathrm{f}=100 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=600 \Omega$ | 15 | 25 |  | MHz |

## Design Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$ (Note 3)

| Symbol | Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PBW | Power Bandwidth | $\mathrm{V}_{\mathrm{O}}=25 \mathrm{~V}_{\mathrm{P}-\mathrm{P},} \mathrm{R}_{\mathrm{L}}=600 \Omega, \mathrm{THD}<1 \%$ |  | 200 |  | kHz |
| $e_{n 1}$ | Equivalent Input Noise Voltage | JIS A, R ${ }_{\text {S }}=100 \Omega$ |  | 0.5 |  | $\mu \mathrm{V}$ |
| $e_{\text {n2 }}$ | Equivalent Input Noise Voltage | $\mathrm{f}=1 \mathrm{kHz}$ |  | 4.5 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{in}_{n}$ | Equivalent Input Noise Current | $\mathrm{f}=1 \mathrm{kHz}$ |  | 0.7 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| THD | Total Harmonic Distortion | $\begin{aligned} & A_{V}=1, V_{\text {OUT }}=3 \mathrm{Vrms}, \\ & f=20 \sim 20 \mathrm{kHz}, R_{L}=600 \Omega \end{aligned}$ |  | 0.0015 |  | \% |
| fu | Zero Cross Frequency | Open Loop |  | 12 |  | MHz |
| $\phi_{m}$ | Phase Margin | Open Loop |  | 45 |  | deg |
|  | Input-Referred Crosstalk | $\mathrm{f}=20 \sim 20 \mathrm{kHz}$ |  | -120 |  | dB |
| $\Delta \mathrm{V}_{\mathrm{OS}} / \Delta \mathrm{T}$ | Average TC of Input Offset Voltage |  |  | 2 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

Note 1: Unless otherwise specified the absolute maximum input voltage is equal to the power supply voltage.
Note 2: For operation at ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance, junction to ambient, as follows: LM837N, $90^{\circ} \mathrm{C} / \mathrm{W}$; LM837M, $150^{\circ} \mathrm{C} / \mathrm{W}$.
Note 3: The following parameters are not tested or guaranteed.


## Typical Performance Characteristics

## 








## Maximum Output Voltage

 vs Ambient Temperature

Normalized Input Bias Current vs Ambient Temperature


Maximum Output Voltage vs Supply Voltage



Typical Performance Characteristics (Continued)


TIME ( $0.1 \mu \mathrm{~s} / \mathrm{DIV}$ )
TL/H/9047-6

Large Signal Non-Inverting
$\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=\mathbf{6 0 0} \Omega, \mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}$


TIME ( $1 \mu \mathrm{~s} / \mathrm{DIV}$ )

Current Limit


TIME ( $0.1 \mathrm{~ms} / \mathrm{DIV}$ )
TL/H/9047-7


TIME ( $1 \mu \mathrm{~s} / \mathrm{DIV}$ )
TL/H/9047-9

National Semiconductor

## LM1035/LM1036 Dual DC Operated Tone/Volume/Balance Circuits

## General Description

The LM1035/LM1036 is a DC controlled tone (bass/treble), volume and balance circuit for stereo applications in car radio, TV and audio systems. An additional control input allows loudness compensation to be simply effected.
Four control inputs provide control of the bass, treble, balance and volume functions through application of DC voltages from a remote control system or, alternatively, from four potentiometers which may be biased from a zener regulated supply provided on the circuit.
Each tone response is defined by a single capacitor chosen to give the desired characteristic.

## Features

■ Wide supply voltage range, 8 V to 18 V

- Large volume control range, 75 dB typical
- Tone control, $\pm 15 \mathrm{~dB}$ typical
- Channel separation, 75 dB typical
- Low distortion, $0.06 \%$ typical for an input level of 1 Vrms (0.3 Vrms for LM1036)
- High signal to noise, 80 dB typical for an input level of 1 Vrms (0.3 Vrms for LM1036)
- Few external components required


## Block and Connection Diagram




Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise stated)

| Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | Pin 11 | LM1036 | 9 |  | 16 | V |
|  |  | LM1035 | 8 |  | 18 | V |
| Supply Current |  |  |  | 35 | 45 | mA |
| Zener Regulated Output Voltage Current | Pin 17 |  |  | 5.4 | 5 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| Maximum Output Voltage LM1036 | Pins 8,$13 ; f=1 \mathrm{kHz}$ <br> $V_{C C}=9 \mathrm{~V}$, Maximum Gain <br> $V_{C C}=12 \mathrm{~V}$ |  | 0.8 | $\begin{aligned} & 0.8 \\ & 1.0 \\ & \hline \end{aligned}$ |  | Vrms Vrms |
| Maximum Output Voltage LM1035 | $\begin{aligned} & \text { Pins } 8,13 ; f=1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CC}}=8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=18 \mathrm{~V} \end{aligned}$ |  | 2 | $\begin{aligned} & 1.3 \\ & 2.5 \\ & 3.5 \end{aligned}$ |  | Vrms Vrms Vrms |
| Maximum Input Voltage LM1036 (Note 1) | Pins 2, $19 ; f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ <br> Flat Response, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ <br> Gain $=-10 \mathrm{~dB}$ |  | 1.3 | $\begin{aligned} & 1.1 \\ & 1.6 \end{aligned}$ |  | Vrms <br> Vrms |
| Maximum Input Voltage LM1035 (Note 1) | Pins 2, 19; $f=1 \mathrm{kHz}$ <br> Flat Response |  | 2 | 2.5 |  | Vrms |
| Input Resistance | Pins 2, 19; $\mathrm{f}=1 \mathrm{kHz}$ |  | 20 | 30 |  | $\mathrm{k} \Omega$ |
| Output Resistance | Pins 8,$13 ; \mathrm{f}=1 \mathrm{kHz}$ |  |  | 20 |  | $\Omega$ |
| Maximum Gain | $\begin{aligned} & V(\operatorname{Pin} 12)=V(\operatorname{Pin} 17) ; \\ & f=1 \mathrm{kHz} \end{aligned}$ |  | -2 | 0 | 2 | dB |
| Volume Control Range | $\mathrm{f}=1 \mathrm{kHz}$ | LM1036 | 70 | 75 |  | dB |
|  |  | LM1035 | 70 | 80 |  | dB |
| Gain Tracking Channel 1-Channel 2 | $\begin{aligned} & f=1 \mathrm{kHz} \\ & 0 \mathrm{~dB} \text { through }-40 \mathrm{~dB} \\ & -40 \mathrm{~dB} \text { through }-60 \mathrm{~dB} \end{aligned}$ |  |  | $\begin{aligned} & 1 \\ & 2 \\ & \hline \end{aligned}$ | 3 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \hline \end{aligned}$ |
| Balance Control Range | Pins 8,$13 ; f=1 \mathrm{kHz}$ |  |  | $\begin{gathered} 1 \\ -26 \end{gathered}$ | -20 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Bass Control Range (Note 2) | $\begin{aligned} & f=40 \mathrm{~Hz}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 14)=\mathrm{V}(\operatorname{Pin} 17) \\ & \mathrm{V}(\operatorname{Pin} 14)=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 12 \\ -12 \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ -15 \\ \hline \end{gathered}$ | $\begin{gathered} 18 \\ -18 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Treble Control Range (Note 2) | $\begin{aligned} & \mathrm{f}=16 \mathrm{kHz}, \mathrm{C}_{\mathrm{t}},=0.01 \mu \mathrm{~F} \\ & \mathrm{~V}(\text { Pin } 4)=\mathrm{V}(\text { Pin 17 }) \\ & \mathrm{V}(\text { Pin } 4)=0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 12 \\ -12 \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ -15 \\ \hline \end{gathered}$ | $\begin{gathered} 18 \\ -18 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Total Harmonic Distortion LM1036 | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms} \\ & \text { Gain }=0 \mathrm{~dB} \\ & \text { Gain }=-30 \mathrm{~dB} \end{aligned}$ |  |  | $\begin{aligned} & 0.06 \\ & 0.03 \\ & \hline \end{aligned}$ | 0.3 | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| Total Harmonic Distortion LM1035 | $f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=1 \mathrm{Vrms}$ <br> Maximum Gain |  |  | 0.05 | 0.2 | \% |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise stated) (Continued)

| Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Channel Separation | $f=1 \mathrm{kHz},$ <br> Maximum Gain | LM1036 | 60 | 75 |  | dB |
|  |  | LM1035 |  | 75 |  | dB |
| Signal/Noise Ratio LM1036 | Unweighted $100 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Maximum Gain, $0 \mathrm{~dB}=0.3 \mathrm{Vrms}$ CCIR/ARM (Note 3) <br> Gain $=0 \mathrm{~dB}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms}$ <br> Gain $=-20 \mathrm{~dB}, \mathrm{~V}_{\mathrm{IN}}=1.0 \mathrm{Vrms}$ |  | 75 | 80 <br> 79 <br> 72 |  | dB <br> dB <br> dB |
| Signal/Noise Ratio LM1035 | Unweighted $100 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Maximum Gain, $0 \mathrm{~dB}=1 \mathrm{Vrms}$ <br> CCIR/ARM (Note 3) $\begin{aligned} & \text { Gain }=0 \mathrm{~dB} \\ & \text { Gain }=-20 \mathrm{~dB} \end{aligned}$ |  | 76 | $\begin{aligned} & 80 \\ & 80 \\ & 64 \end{aligned}$ |  | dB <br> dB <br> dB |
| Output Noise Voltage at Minimum Gain | CCIR/ARM (Note 3) | LM1036 |  | 10 | 16 | $\mu \mathrm{V}$ |
|  |  | LM1035 |  | 25 | 35 | $\mu \mathrm{V}$ |
| Supply Ripple Rejection | 200 mVrms, 1 kHz Ripple | LM1036 | 35 | 50 |  | dB |
|  |  | LM1035 |  | 40 |  | dB |
| Control Input Currents | Pins 4, 7, 9, 12, 14 (V=0V) |  |  | -0.6 | -2.5 | $\mu \mathrm{A}$ |
| Frequency Response | -1 dB (Flat Response$20 \mathrm{~Hz}-16 \mathrm{kHz})^{-}$ |  |  | 250 |  | kHz |

Note 1: The maximum permissible input level is dependent on tone and volume settings. See Application Notes.
Note 2: The tone control range is defined by capacitors $C_{b}$ and $C_{t}$. See Application Notes.
Note 3: Gaussian noise, measured over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz and an average-responding meter.

## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)



TL/H/5142-20

## Application Notes

## TONE RESPONSE

The maximum boost and cut can be optimized for individual applications by selection of the appropriate values of $C_{t}$ (treble) and $C_{b}$ (bass).
The tone responses are defined by the relationships:

$$
\begin{aligned}
& \text { Bass Response }=\frac{1+\frac{0.00065\left(1-a_{b}\right)}{j \omega C_{b}}}{1+\frac{0.00065 a_{b}}{j \omega C_{b}}} \\
& \text { Treble Response }=\frac{1+j \omega 5500\left(1-a_{t}\right) C_{t}}{1+j \omega 5500 a_{t} C_{t}}
\end{aligned}
$$

Where $a_{b}=a_{t}=0$ for maximum bass and treble boost respectively and $a_{b}=a_{t}=1$ for maximum cut.

For the values of $C_{b}$ and $C_{t}$ of $0.39 \mu F$ and $0.01 \mu \mathrm{~F}$ as shown in the Application Circuit, 15 dB of boost or cut is obtained at 40 Hz and 16 kHz .

## ZENER VOLTAGE

A zener voltage ( pin $17=5.4 \mathrm{~V}$ ) is provided which may be used to bias the control potentiometers. Setting a DC level of one half of the zener voltage on the control inputs, pins 4, 9 , and 14, results in the balanced gain and flat response condition. Typical spread on the zener voltage is $\pm 100 \mathrm{mV}$ and this must be taken into account if control signals are used which are not referenced to the zener voltage. If this is the case, then they will need to be derived with similar accuracy.

THD vs Input Voltage-LM1035


TL/H/5142-21

## LOUDNESS COMPENSATION

A simple loudness compensation may be effected by applying a DC control voltage to pin 7. This operates on the tone control stages to produce an additional boost limited by the maximum boost defined by $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$. There is no loudness compensation when pin 7 is connected to pin 17. Pin 7 can be connected to pin 12 to give the loudness compensated volume characteristic as illustrated without the addition of further external components. (Tone settings are for flat response, $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$ as given in Application Circuit.) Modification to the loudness characteristic is possible by changing the capacitors $C_{b}$ and $C_{t}$ for a different basic response or, by a resistor network between pins 7 and 12 for a different threshold and slope.

## SIGNAL HANDLING

The volume control function of the LM1036 is carried out in two stages, controlled by the DC voltage on pin 12, to improve signal handling capability and provide a reduction of output noise level at reduced gain. The first stage is before the tone control processing and provides an initial 15 dB of gain reduction, so ensuring that the tone sections are not overdriven by large input levels when operating with a low volume setting. Any combination of tone and volume settings may be used provided the output level does not exceed $1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\left(0.8 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}\right)$. At reduced gain ( $<-6 \mathrm{~dB}$ ) the input stage will overload if the input level exceeds $1.6 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ (1.1 Vrms, $\mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ ). As there is volume control on the input stages, the inputs may be operated with a lower overload margin than would otherwise be acceptable, allowing a possible improvement in signal to noise ratio.

## Application Circuit



TL/H/5142-3

## Applications Information

## OBTAINING MODIFIED RESPONSE CURVES

The LM1036 is a dual DC controlled bass, treble, balance and volume integrated circuit ideal for stereo audio systems. In the various applications where the LM1036 can be used, there may be requirements for responses different to those of the standard application circuit given in the data sheet. This application section details some of the simple variations possible on the standard responses, to assist the choice of optimum characteristics for particular applications.

## TONE CONTROLS

Summarizing the relationship given in the data sheet, basically for an increase in the treble control range $\mathrm{C}_{\mathrm{t}}$ must be increased, and for increased bass range $C_{b}$ must be reduced.
Figure 1 shows the typical tone response obtained in the standard application circuit. ( $\mathrm{C}_{\mathrm{t}}=0.01 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ). Response curves are given for various amounts of boost and cut.


TL/H/5142-4

Figures 2 and 3 show the effect of changing the response defining capacitors $\mathrm{C}_{\mathrm{t}}$ and $\mathrm{C}_{\mathrm{b}}$ to $2 \mathrm{Ct}, \mathrm{C}_{\mathrm{b}} / 2$ and $4 \mathrm{C}_{\mathrm{t}}, \mathrm{C}_{\mathrm{b}} / 4$ respectively, giving increased tone control ranges. The values of the bypass capacitors may become significant and affect the lower frequencies in the bass response curves.


TL/H/5142-5
FIGURE 2. Tone Characteristic (Gain vs Frequency)


TL/H/5142-6
FIGURE 3. Tone Characteristic (Gain vs Frequency)

FIGURE 1. Tone Characteristic (Gain vs Frequency)

## Applications Information (Continued)

Figure 4 shows the effect of changing $C_{t}$ and $C_{b}$ in the opposite direction to $\mathrm{C}_{\mathrm{t}} / 2,2 \mathrm{C}_{\mathrm{b}}$ respectively giving reduced control ranges. The various results corresponding to the different $C_{t}$ and $C_{b}$ values may be mixed if it is required to give a particular emphasis to, for example, the bass control. The particular case with $\mathrm{C}_{\mathrm{b}} / 2, \mathrm{C}_{\mathrm{t}}$ is illustrated in Figure 5.

## Restriction of Tone Control Action at High or Low Frequencies

It may be desired in some applications to level off the tone responses above or below certain frequencies for example to reduce high frequence noise.
This may be achieved for the treble response by including a resistor in series with $\mathrm{C}_{\mathrm{t}}$. The treble boost and cut will be 3 $d B$ less than the standard circuit when $R=X_{C}$.
A similar effect may be obtained for the bass response by reducing the value of the AC bypass capacitors on pins 5 (channel 1) and 16 (channel 2). The internal resistance at these pins is $1.3 \mathrm{k} \Omega$ and the bass boost/cut will be approximately 3 dB less with $\mathrm{X}_{\mathrm{C}}$ at this value. An example of such modified response curves is shown in Figure 6. The input coupling capacitors may also modify the low frequency response.
It will be seen from Figures 2 and 3 that modifying $C_{t}$ and $C_{b}$


TL/H/5142-7
FIGURE 4. Tone Characteristic (Gain vs Frequency)


TL/H/5142-9
FIGURE 6. Tone Characteristic (Gain vs Frequency)
for greater control range also has the effect of flattening the tone control extremes and this may be utilized, with or without additional modification as outlined above, for the most suitable tone control range and response shape.

## Other Advantages of DC Controls

The DC controls make the addition of other features easy to arrange. For example, the negative-going peaks of the output amplifiers may be detected below a certain level, and used to bias back the bass control from a high boost condition, to prevent overloading the speaker with low frequency components.

## LOUDNESS CONTROL

The loudness control is achieved through control of the tone sections by the voltage applied to pin 7; therefore, the tone and loudness functions are not independent. There is normally 1 dB more bass than treble boost ( $40 \mathrm{~Hz}-16 \mathrm{kHz}$ ) with loudness control in the standard circuit. If a greater difference is desired, it is necessary to introduce an offset by means of $C_{t}$ or $C_{b}$ or by changing the nominal control voltage ranges.
Figure 7 shows the typical loudness curves obtained in the standard application circuit at various volume levels ( $\mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ).


TL/H/5142-8
FIGURE 5. Tone Characteristic (Gain vs Frequency)


TL/H/5142-10
FIGURE 7. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

Figures 8 and 9 illustrate the loudness characteristics obtained with $\mathrm{C}_{\mathrm{b}}$ changed to $\mathrm{C}_{\mathrm{b}} / 2$ and $\mathrm{C}_{\mathrm{b}} / 4$ respectively, $\mathrm{C}_{t}$ being kept at the nominal $0.01 \mu \mathrm{~F}$. These values naturally modify the bass tone response as in Figures 2 and 3.
With pins 7 (loudness) and 12 (volume) directly connected, loudness control starts at typically -8 dB volume, with most of the control action complete by -30 dB .
Figures 10 and 11 show the effect of resistively offsetting the voltage applied to pin 7 towards the control reference voltage (pin 17). Because the control inputs are high imped-


TL/H/5142-11
FIGURE 8. Loudness Compensated Volume Characteristic


TL/H/5142-13
FIGURE 10. Loudness Compensated Volume Characteristic
ance, this is easily done and high value resistors may be used for minimal additional loading. It is possible to reduce the rate of onset of control to extend the active range to -50 dB volume control and below.

The control on pin 7 may also be divided down towards ground bringing the control action on earlier. This is illustrated in Figure 12, With a suitable level shifting network between pins 12 and 7, the onset of loudness control and its rate of change may be readily modified.


TL/H/5142-12
FIGURE 9. Loudness Compensated Volume Characteristic


TL/H/5142-14
FIGURE 11. Loudness Compensated Volume Characteristic


TL/H/5142-15
FIGURE 12. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

When adjusted for maximum boost in the usual application circuit, the LM1036 cannot give additional boost from the loudness control with reducing gain. If it is required, some additional boost can be obtained by restricting the tone control range and modifying $C_{t}, C_{b}$, to compensate. A circuit illustrating this for the case of bass boost is shown in Figure 13. The resulting responses are given in Figure 14 showing the continuing loudness control action possible with bass boost previously applied.

USE OF THE LM1036 ABOVE AUDIO FREQUENCIES
The LM1036 has a basic response typically 1 dB down at 250 kHz (tone controls flat) and therefore by scaling $\mathrm{C}_{\mathrm{b}}$ and $C_{t}$, it is possible to arrange for operation over a wide frequency range for possible use in wide band equalization applications. As an example Figure 15 shows the responses obtained centered on 10 kHz with $\mathrm{C}_{\mathrm{b}}=0.039 \mu \mathrm{~F}$ and $C_{t}=0.001 \mu \mathrm{~F}$.


FIGURE 13. Modified Application Circuit for Additional Bass Boost with Loudness Control


TL/H/5142-17
FIGURE 14. Loudness Compensated Volume Characteristic


TL/H/5142-18
FIGURE 15. Tone Characteristic (Gain vs Frequency)


National Semiconductor

## LM1037 Dual Four-Channel Analog Switch

## General Description

The LM1037 is a dual, electronically controlled, analog switch with an internal muting facility. Any one of four stereo signal sources may be selected by means of four control inputs.
Its features make it ideal for stereo source selection in audio equipment and for use in a wide range of industrial, automotive, multiplexing or sampling applications.
An additional pin is included to allow parallel connection of two or more integrated circuits.

## Features

■ Wide supply voltage range, 5 V - 28 V

- Low distortion, 0.04\% typical
- Low noise, typically $5 \mu \mathrm{~V}$
- High input impedance
- Low output impedance
- TTL compatible control inputs
- Very low control current


## Block Diagram



|  |  |  |  |
| :--- | :--- | :--- | ---: |
| Absolute Maximum Ratings |  |  |  |
| If Military/Aerospace specified devices are required, | Operating Temperature Range | $-20^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| please contact the National Semiconductor Sales | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Office/Distributors for availability and specifications. | Power Dissipation (Note 1 ) | 1.3 W |  |
| Supply Voltage | 28 V | Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |
| Pin 7 Input Current | 5 mA |  |  |

## Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Typical | Tested Limit (Note 7) | Design Limit (Note 8) | Units <br> (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  |  | 28 |  | $\mathrm{V}_{(\text {max })}$ |
| Supply Voltage |  |  |  | 5 | $V_{(\text {min })}$ |
| Supply Current | $\mathrm{V}_{\text {SUPPLY }}=12 \mathrm{~V}$ | 6.4 | 8.5 |  | $\mathrm{mA}_{(\text {max }}$ |
|  | $\mathrm{V}_{\text {SUPPLY }}=28 \mathrm{~V}$ | 10 | 14 |  | $\mathrm{mA}_{(\text {max }}$ |
| Voltage Gain |  | 0 | $\pm 0.7$ |  | dB |
| Signal Handling (Notes 2, 6) | $\mathrm{V}_{\text {SUPPLY }}=12 \mathrm{~V}$ | 3.0 | 2.8 |  | $\mathrm{Vrms}_{(\text {min })}$ |
| Small-Signal Bandwidth |  | 300 |  |  | kHz |
| Distortion THD | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | 0.04 | 0.1 |  | \% (max) |
| Noise Voltage at Output (Note 3) | CCIR/ARM $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | 5 |  | 20 | $\mu \mathrm{V}_{(\text {max })}$ |
| Channel Separation (Note 4) | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | -95 |  | -70 | $\mathrm{dB}_{(\text {min })}$ |
| Relative Output in Muted State | $\mathrm{V}_{\text {SIGNAL }}=1 \mathrm{Vrms}$ @ 1 kHz | -90 | -70 |  | $\mathrm{dB}_{(\text {min })}$ |
| Output Impedance |  | 10 |  |  | $\Omega$ |
| Signal Input Impedance |  | 30 |  |  | $\mathrm{M} \Omega$ |
| Logic Low Input Level |  |  |  | 0.8 | $\mathrm{V}_{(\text {max }}$ |
| Logic High Input Level |  |  |  | 2.0 | $\mathrm{V}_{(\text {min })}$ |
| Logic High Input Level |  |  |  | $\mathrm{V}_{\text {SUPPLY }}$ | $\mathrm{V}_{(\text {max })}$ |

Typical Performance Characteristics ( $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted)




Channel Separation vs
Frequency (Note 4)


Signal-to-Noise vs Temperature (Note 3)

Attenuation of Unselected Inputs vs Frequency (Note 5)


TL/H/5199-2

Typical Performance Characteristics (Continued) $\left(V_{S}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise noted)
Total Harmonic Distortion vs Frequency


Total Harmonic Distortion vs Frequency



TL/H/5199-3
Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$ derate based on $T_{J} \max =150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=90^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: The instantaneous maximum voltage difference between any two input pins of one channel is 9.6 V . Voltages in excess of this level may cause increased distortion and degraded channel separation. Note 3: Gaussian noise, monitored over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz , and an average-responding meter. Signal to noise ratios are referenced to 1 V rms input signal.
Note 4: The level of output signal of a selected undriven amplifier with respect to the output level of a selected driven amplifier. For test purposes, signal is applied to only one input and all other inputs are decoupled to eliminate stray pick-up through external components. Channel separation is then defined as the ratio of signal levels of the two output pins.

Note 5: For test purposes, signals are connected to three unselected input pins of one channel group and all other inputs are decoupled to eliminate stray pick-up through external components.

Note 6: Supply voltage 12 V ; signal handling defined at $1 \%$ distortion, 1 kHz .
Note 7: Guaranteed and $100 \%$ production tested.
Note 8: Guaranteed but not $100 \%$ production tested. These limits are not used to calculate outgoing quality levels.

## Typical Application



## Truth Tables

LM1037
Channel selection is achieved by the application of DC voltages to the control pins. Unselected control pins should be held low.

| DC Control Pin <br> in HIGH State | Input Pair Switched to <br> Output Pins (10, 9) |  |
| :---: | :---: | :---: |
| 16 | A | $(2,4)$ |
| 18 | B | $(6,8)$ |
| 1 | C | $(11,13)$ |
| 3 | D | $(17,15)$ |
| None | Mute | $(12)$ |

Low switching level $\left(\mathrm{V}_{\mathrm{L}}\right)<0.8 \mathrm{~V}$
High switching level $\left(\mathrm{V}_{\mathrm{H}}\right)>2.0 \mathrm{~V}$ and up to $\mathrm{V}_{\text {SUPPLY }}$


## 2 DEVICES CONNECTED IN PARALLEL

To increase the channel switching capacity, two or more devices can be connected together by the direct coupling of the mute inhibit pin 7 and the output pins 9 and 10. Only one output capacitor is required for each common output.

|  | DC Control Pin <br> in HIGH State | Input Pair Switched to <br> Output Pins (10,9) |  |
| :---: | :---: | :---: | :--- |
|  | 16 | A | $(2,4)$ |
| Device | 18 | B | $(6,8)$ |
| Number 1 | 1 | C | $(11,13)$ |
|  | 3 | D | $(17,15)$ |
|  | 16 | A | $(2,4)$ |
|  | 18 | B | $(6,8)$ |
| Device | 1 | C | $(11,13)$ |
| Number 2 | 3 | D | $(17,15)$ |
|  | None | Mute | $(12)$ |

## Pin Function Description

Device Pins
Pin 16-Inputs A Select
Pin 18-Inputs B Select
Pin 1—Inputs C Select
Pin 3-Inputs D Select
Pins 2, 6, 11, 17-
Inputs for Output 1 (Pin 10)
Pins 4, 8, 13, 15-
Inputs for Output 2 (Pin 9)
Pin 12-Mute Bias Level

Pin 7-Mute Inhibit Input

Pin 9-Output 2
Pin 10-Output 1

Pin 5
Pin 14

## Description

A high input level selects the corresponding channel. Only one channel should be selected at a time. Unselected channels should have their select inputs at a low level. Open circuit pins represent a high input level.

Two sets of four high impedance channel inputs for the connection of signals to be switched.

The DC level at this pin is applied to the outputs when no input is selected and pin 7 is open. The level is internally set by a $25 \mathrm{k} \Omega$ and $33 \mathrm{k} \Omega$ potential divider at $0.6 \mathrm{~V}_{\mathrm{S}}$. This level may be adjusted by means of external resistors.
Pin 12 may also be used as an additional common input in which case this signal is present on both outputs when no control input is applied.
With this pin unconnected and no channel selection input is present; the mute level at pin 12 is applied to the outputs.
With pin 7 grounded and no channel selection input present, the device output emitterfollowers are disabled allowing parallel connection to other device outputs. This pin is a current input and any current applied should be limited to 5 mA maximum. Pin 7 of several devices may be directly connected for parallel operation.
These are common output pins for each channel. There are three possible output conditions:

1) Signal selected from 1 of 4 inputs.
2) Mute level output.
3) Device not selected-internal $6 \mathrm{k} \Omega$ pull-down resistors to ground.

Positive supply voltage.
Negative or ground supply voltage.

## Application Hints

The basic circuit arrangement with minimum external components for use with DC coupled signals is shown in Figure 1. This arrangement may be used in a normal signal selection system or in the feedback path of DC coupled amplifiers for example to make a simple dual programmable power supply. By switching feedback connections dual programmable gain or frequency response amplifiers may be obtained.
For switching between signal sources in stereo systems the LM1037 may be connected as shown in the typical application circuit. The input bias is obtainable from pin 12 or an alternative source may be used. If split supply operation is required, pin 12 may be grounded and the signals referenced to ground.


TL/H/5199-7
DC coupled signals $1.2 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<\mathrm{V}_{\mathrm{S}}-1 \mathrm{~V}$
FIGURE 1
Simplified Circuit Schematic (All signal and control inputs are Darington connected)


## LM1040 Dual DC Operated Tone/Volume/Balance Circuit with Stereo Enhancement Facility

## General Description

The LM1040 is a DC controlled tone (bass/treble), volume and balance circuit for stereo applications in car radio, TV and audio systems. A stereo enhancement facility is included whereby the apparent stereo separation of systems requiring closely spaced speakers may be improved. An additional control input allows loudness compensation to be simply effected.
Four control inputs provide control of the bass, treble, balance and volume functions through application of DC voltages from a remote control system or, alternatively, from four potentiometers which may be biased from a zener regulated supply provided on the circuit.
Each tone response is defined by a single capacitor chosen to give the desired characteristic.

## Features

- Wide supply voltage range, 9 V to 16 V
- Large volume control range, 75 dB typical
- Tone control, $\pm 15 \mathrm{~dB}$ typical
- Channel separation, 75 dB typical
- Low distortion, $0.06 \%$ typical for an input level of 0.3 Vrms
- High signal to noise, 80 dB typical for an input level of 0.3 Vrms
- Few external components required


## Block and Connection Diagrams



TL/H/5147-1

Order Number LM1040N
See NS Package Number N24A

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
```

Supply Voltage 16 V

Control Pin Voltage (Pins 6, 9, 11, 14, 16) VCC
Operating Temperature Range $\quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Storage Temperature Range
$-65^{\circ}$
$-65^{\circ}$
$5^{\circ} \mathrm{C}$ to
1.5 W

Lead Temperature (Soldering, 10 sec .) $260^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise stated)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | Pin 13 | 9 |  | 16 | V |
| Supply Current |  |  | 35 | 45 | mA |
| Zener Regulated Output Voltage Current | Pin 19 |  | 5.4 | 5 | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| Maximum Output Voltage | Pins 10,$15 ; f=1 \mathrm{kHz}$ <br> $V_{C C}=9 \mathrm{~V}$, Maximum Gain $V_{C C}=12 \mathrm{~V}$ | 0.8 | $\begin{aligned} & 0.8 \\ & 1.0 \\ & \hline \end{aligned}$ |  | Vrms <br> Vrms |
| Maximum Input Voltage (Note 1) | Pins 2, 23; $f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ <br> Flat Response, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ <br> Gain $=-10 \mathrm{~dB}$ | 1.3 | $\begin{aligned} & 1.1 \\ & 1.6 \end{aligned}$ |  | Vrms <br> Vrms |
| Input Resistance | Pins 2, 23; f= 1 kHz | 20 | 30 |  | k $\Omega$ |
| Output Resistance | Pins 10, 15; $f=1 \mathrm{kHz}$ |  | 20 |  | $\Omega$ |
| Maximum Gain | $\begin{aligned} & V(\operatorname{Pin} 14)=V(\operatorname{Pin} 19) ; \\ & f=1 \mathrm{kHz} \end{aligned}$ | -2 | 0 | 2 | dB |
| Volume Control Range | $\mathrm{f}=1 \mathrm{kHz}$ | 70 | 75 |  | dB |
| Gain Tracking Channel 1-Channel 2 | $\mathrm{f}=1 \mathrm{kHz}$ <br> 0 dB through -40 dB -40 dB through -60 dB |  | $\begin{aligned} & 1 \\ & 2 \end{aligned}$ | 3 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Balance Control Range | Pins 10,$15 ; \mathrm{f}=1 \mathrm{kHz}$ |  | $\begin{gathered} 1 \\ -26 \end{gathered}$ | -20 | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Bass Control Range (Note 2) | $\begin{aligned} & \mathrm{f}=40 \mathrm{~Hz}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 16)=\mathrm{V}(\operatorname{Pin} 19) \\ & \mathrm{V}(\operatorname{Pin} 16)=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 12 \\ -12 \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ -15 \\ \hline \end{gathered}$ | $\begin{gathered} 18 \\ -18 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Treble Control Range (Note 2) | $\begin{aligned} & f=16 \mathrm{kHz}, \mathrm{C}_{\mathrm{t}}=0.01 \mu \mathrm{~F} \\ & \mathrm{~V}(\operatorname{Pin} 6)=\mathrm{V}(\operatorname{Pin} 19) \\ & \mathrm{V}(\operatorname{Pin} 6)=0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 12 \\ -12 \\ \hline \end{gathered}$ | $\begin{gathered} 15 \\ -15 \\ \hline \end{gathered}$ | $\begin{gathered} 18 \\ -18 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Total Harmonic Distortion | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms} \\ & \text { Gain }=0 \mathrm{~dB} \\ & \text { Gain }=-30 \mathrm{~dB} \end{aligned}$ |  | $\begin{aligned} & 0.06 \\ & 0.03 \\ & \hline \end{aligned}$ | 0.3 | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| Channel Separation | $\mathrm{f}=1 \mathrm{kHz}$, Maximum Gain | 60 | 75 |  | dB |
| Signal/Noise Ratio | Unweighted $100 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Maximum Gain, $0 \mathrm{~dB}=0.3 \mathrm{Vrms}$ <br> CCIR/ARM (Note 3) <br> Gain $=0 \mathrm{~dB}, \mathrm{~V}_{\mathrm{IN}}=0.3 \mathrm{Vrms}$ <br> Gain $=-20 \mathrm{~dB}, \mathrm{~V}_{\text {IN }}=1.0 \mathrm{Vrms}$ | 75 | $\begin{aligned} & 80 \\ & \\ & 79 \\ & 72 \end{aligned}$ |  | dB <br> dB <br> dB |
| Output Noise Voltage at Minimum Gain | CCIR/ARM (Note 3) |  | 10 |  | $\mu \mathrm{V}$ |
| Supply Ripple Rejection | $200 \mathrm{mVrms}, 1 \mathrm{kHz}$ Ripple | 35 | -50 |  | dB |
| Control Input Currents | Pins 6, 9, 11, 14, 16 (V=0V) |  | -0.6 | -2.5 | $\mu \mathrm{A}$ |
| Frequency Response | -1 dB (Flat Response $20 \mathrm{~Hz}-16 \mathrm{kHz})$ |  | 250 |  | kHz |

Note 1: The maximum permissible input level is dependent on tone and volume settings. See Application Notes.
Note 2: The tone control range is defined by capacitors $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$. See Application Notes.
Note 3: Gaussian noise, measured over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz and an average-responding meter.

Typical Performance Characteristics


## Application Notes

## TONE RESPONSE

The maximum boost and cut can be optimized for individual applications by selection of the appropriate values of $\mathrm{C}_{\mathrm{t}}$ (treble) and $\mathrm{C}_{\mathrm{b}}$ (bass).
The tone responses are defined by the relationships:

$$
\begin{aligned}
& \text { Bass Response }=\frac{1+\frac{0.00065\left(1-a_{b}\right)}{j \omega C_{b}}}{1+\frac{0.00065 a_{b}}{j \omega C_{b}}} \\
& \text { Treble Response }=\frac{1+j \omega 5500\left(1-a_{t}\right) C_{t}}{1+j \omega 5500 a_{t} C_{t}}
\end{aligned}
$$

Where $a_{b}=a_{t}=0$ for maximum bass and treble boost respectively and $a_{b}=a_{t}=1$ for maximum cut.
For the values of $C_{b}$ and $C_{t}$ of $0.39 \mu \mathrm{~F}$ and $0.01 \mu \mathrm{~F}$ as shown in the Application Circuit, 15 dB of boost or cut is obtained at 40 Hz and 16 kHz .

## STEREO ENHANCEMENT

When stereo system speakers need to be closer than optimum because of equipment/cabinet limitations, an improved stereo effect can be obtained using a modest amount of phase-reversed interchannel cross-coupling. In the LM1040 the input stage transistor emitters are brought
out to facilitate this. The arrangement is shown below in basic form.


TL/H/5147-3
With a monophonic source, the emitters have the same signal and the resistor and capacitor connected between them have no effect. With a stereo signal each transistor works in the grounded base mode for stereo components, generating an in-phase signal from the opposite channel. As the normal signals are inverted at this point, the appropriate phase-reversed cross-coupling is achieved. An effective level of coupling of $60 \%$ can be obtained using 4.7 k in conjunction with the internal 6.5k emitter resistors. At low frequencies, speakers become less directional and it becomes desirable to reduce the enhancement effect. With a $0.1 \mu \mathrm{~F}$ coupling capacitor, as shown, roll-off occurs below 330 Hz . The coupling components may be varied for alternative responses.

## Application Circuit



## Application Notes (Continued)

## ZENER VOLTAGE

A zener voltage (pin $19=5.4 \mathrm{~V}$ ) is provided which may be used to bias the control potentiometers. Setting a DC level of one half of the zener voltage on the control inputs, pins 6 , 11, and 16, results in the balanced gain and flat response condition. Typical spread on the zener voltage is $\pm 100 \mathrm{mV}$ and this must be taken into account if control signals are used which are not referenced to the zener voltage. If this is the case, then they will need to be derived with similar accuracy.

## LOUDNESS COMPENSATION

A simple loudness compensation may be effected by applying a DC control voltage to pin 9 . This operates on the tone control stages to produce an additional boost limited by the maximum boost defined by $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$. There is no loudness compensation when pin 9 is connected to pin 19. Pin 9 can be connected to pin 14 to give the loudness compensated volume characteristic as illustrated without the addition of further external components. (Tone settings are for flat response, $\mathrm{C}_{\mathrm{b}}$ and $\mathrm{C}_{\mathrm{t}}$ as given in Application Circuit.) Modification to the loudness characteristic is possible by changing the capacitors $C_{b}$ and $C_{t}$ for a different basic response or, by a resistor network between pins 9 and 14 for a different threshold and slope.

## SIGNAL HANDLING

The volume control function of the LM1040 is carried out in two stages, controlled by the DC voltage on pin 14, to improve signal handling capability and provide a reduction of output noise level at reduced gain. The first stage is before the tone control processing and provides an initial 15 dB of gain reduction, so ensuring that the tone sections are not overdriven by large input levels when operating with a low volume setting. Any combination of tone and volume settings may be used provided the output level does not exceed $1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\left(0.7 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}\right)$. At reduced gain ( $<-6 \mathrm{~dB}$ ) the input stage will overload if the input level exceeds $1.6 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ ( $1.1 \mathrm{Vrms}, \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V}$ ). As there is volume control on the input stages, the inputs may be operated with a lower overload margin than would otherwise be acceptable, allowing a possible improvement in signal to noise ratio.

## Applications Information

## OBTAINING MODIFIED RESPONSE CURVES

The LM1040 is a dual DC controlled bass, treble, balance and volume integrated circuit ideal for stereo audio systems.
In the various applications where the LM1040 can be used, there may be requirements for responses different to those of the standard application circuit given in the data sheet. This application section details some of the simple variations possible on the standard responses, to assist the choice of optimum characteristics for particular applications.

## TONE CONTROLS

Summarizing the relationship given in the data sheet, basically for an increase in the treble control range $C_{t}$ must be increased, and for increased bass range $C_{b}$ must be reduced.
Figure 1 shows the typical tone response obtained in the standard application circuit. ( $\mathrm{C}_{\mathrm{t}}=0.01 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ). Response curves are given for various amounts of boost and cut.


TL/H/5147-5
FIGURE 1. Tone Characteristic (Gain vs Frequency)
Figures 2 and 3 show the effect of changing the response defining capacitors $\mathrm{C}_{\mathrm{t}}$ and $\mathrm{C}_{\mathrm{b}}$ to $2 \mathrm{Ct}, \mathrm{C}_{\mathrm{b}} / 2$ and $4 \mathrm{C}_{\mathrm{t}}, \mathrm{C}_{\mathrm{b}} / 4$ respectively, giving increased tone control ranges. The values of the bypass capacitors may become significant and affect the lower frequencies in the bass response curves.


TL/H/5147-6
FIGURE 2: Tone Characteristic (Gain vs Frequency)


TL/H/5147-7
FIGURE 3: Tone Characteristic (Gain vs Frequency)

## Applications Information (Continued)

Figure 4 shows the effect of changing $C_{t}$ and $C_{b}$ in the opposite direction to $\mathrm{C}_{\mathrm{t}} / 2,2 \mathrm{C}_{\mathrm{b}}$ respectively giving reduced control ranges. The various results corresponding to the different $C_{t}$ and $C_{b}$ values may be mixed if it is required to give a particular emphasis to, for example, the bass control. The particular case with $\mathrm{C}_{\mathrm{b}} / 2, \mathrm{C}_{\mathrm{t}}$ is illustrated in Figure 5.

## RESTRICTION OF TONE CONTROL ACTION AT HIGH OR LOW FREQUENCIES

It may be desired in some applications to level off the tone responses above or below certain frequencies for example to reduce high frequency noise.
This may be achieved for the treble response by including a resistor in series with $\mathrm{C}_{\mathrm{t}}$. The treble boost and cut will be 3 dB less than the standard circuit when $\mathrm{R}=\mathrm{X}_{\mathrm{C}}$.
A similar effect may be obtained for the bass response by reducing the value of the AC bypass capacitors on pins 7 (channel 1) and 18 (channel 2). The internal resistance at these pins is $1.3 \mathrm{k} \Omega$ and the bass boost/cut will be approximately 3 dB less with $\mathrm{X}_{\mathrm{C}}$ at this value. An example of such modified response curves is shown in Figure 6. The input coupling capacitors may also modify the low frequency response.


TL/H/5147-8
FIGURE 4. Tone Characteristic (Gain vs Frequency)


TL/H/5147-10
FIGURE 6. Tone Characteristic (Gain vs Frequency)

It will be seen from Figures 2 and 3 that modifying $\mathrm{C}_{\mathrm{t}}$ and $\mathrm{C}_{\mathrm{b}}$ for greater control range also has the effect of flattening the tone control extremes and this may be utilized, with or without additional modification as outlined above, for the most suitable tone control range and response shape.

## OTHER ADVANTAGES OF DC CONTROLS

The DC controls make the addition of other features easy to arrange. For example, the negative-going peaks of the output amplifiers may be detected below a certain level, and used to bias back the bass control from a high boost condition; to prevent overloading the speaker with low frequency components.

## LOUDNESS CONTROL

The loudness control is achieved through control of the tone sections by the voltage applied to pin 9 ; therefore, the tone and loudness functions are not independent. There is normally 1 dB more bass than treble boost ( $40 \mathrm{~Hz}-16 \mathrm{kHz}$ ) with loudness control in the standard circuit. If a greater difference is desired, it is necessary to introduce an offset by means of $C_{t}$ or $C_{b}$ or by changing the nominal control voltage ranges.
Figure 7 shows the typical loudness curves obtained in the standard application circuit at various volume levels ( $\mathrm{C}_{\mathrm{b}}=0.39 \mu \mathrm{~F}$ ).


TL/H/5147-9
FIGURE 5. Tone Characteristic (Gain vs Frequency)


TL/H/5147-11
FIGURE 7. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

Figures 8 and 9 illustrate the loudness characteristics obtained with $\mathrm{C}_{\mathrm{b}}$ changed to $\mathrm{C}_{\mathrm{b}} / 2$ and $\mathrm{C}_{\mathrm{b}} / 4$ respectively, $\mathrm{C}_{\mathrm{t}}$ being kept at the nominal $0.01 \mu \mathrm{~F}$. These values naturally modify the bass tone response as in Figures 2 and 3.
With pins 9 (loudness) and 14 (volume) directly connected, loudness control starts at typically -8 dB volume, with most of the control action complete by -30 dB .
Figures 10 and 11 show the effect of resistively offsetting the voltage applied to pin 9 towards the control reference


TL/H/5147-12
FIGURE 8. Loudness Compensated Volume Characteristic


TL/H/5147-14
FIGURE 10. Loudness Compensated Volume Characteristic
voltage (pin 19). Because the control inputs are high impedance, this is easily done and high value resistors may be used for minimal additional loading. It is possible to reduce the rate of onset of control to extend the active range to -50 dB volume control and below.
The control on pin 9 may also be divided down towards ground bringing the control action on earlier. This is illustrated in Figure 12. With a suitable level shifting network between pins 14 and 9 , the onset of loudness control and its rate of change may be readily modified.


TL/H/5147-13
FIGURE 9. Loudness Compensated Volume Characteristic


TL/H/5147-15
FIGURE 11. Loudness Compensated Volume Characteristic


TL/H/5147-16
FIGURE 12. Loudness Compensated Volume Characteristic

## Applications Information (Continued)

When adjusted for maximum boost in the usual application circuit, the LM-1040 cannot give additional boost from the loudness control with reducing gain. If it is required, some additional boost can be obtained by restricting the tone control range and modifying $\mathrm{C}_{\mathrm{t}}, \mathrm{C}_{\mathrm{b}}$, to compensate. A circuit illustrating this for the case of bass boost is shown in Figure 13. The resulting responses are given in Figure 14 showing the continuing loudness control action possible with bass boost previously applied.

## USE OF THE LM 1040 ABOVE AUDIO FREQUENCIES

The LM1040 has a basic response typically 1 dB down at 250 kHz (tone controls flat) and therefore by scaling $\mathrm{C}_{\mathrm{b}}$ and $C_{t}$, it is possible to arrange for operation over a wide frequency range for possible use in wide band equalization applications. As an example Figure 15 shows the responses obtained centered on 10 kHz with $\mathrm{C}_{\mathrm{b}}=0.039 \mu \mathrm{~F}$ and $\mathrm{C}_{\mathrm{t}}=0.001 \mu \mathrm{~F}$.


FIGURE 13. Modified Application Circuit for Additional Bass Boost with Loudness Control


TL/H/5147-18
FIGURE 14. Loudness Compensated Volume Characteristic


TL/H/5147-19
FIGURE 15. Tone Characteristic (Gain vs Frequency)

## Applications Information (Continued)

## DC CONTROL OF STEREO ENHANCEMENT AND

 LOUDNESS CONTROLFigure 16 shows a possible circuit if electronic control of these functions is required. the typical DC level at pins 3 and 22 is $7.5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=12 \mathrm{~V}\right)$, with the input signal superimposed, and this can be used to bias a FET switch as shown to save components. For switching with a $0 \mathrm{~V}-5 \mathrm{~V}$ signal a lowthreshhold FET is required when using a 12 V supply. With larger switching levels this is less critical.

The high impedance PNP base input of the loudness control pin 9 is readily switched with a general purpose NPN transistor.


TL/H/5147-20
FIGURE 16. Application Circuit with Electronic Switching


## LM1131A/LM1131B/LM1131C Dual Dolby ${ }^{\circledR}$ B-Type Noise Reduction Processor

## General Description

The LM1131 is a monolithic integrated circuit specifically designed to realize the Dolby B-Type noise reduction system.
The circuit includes two completely separate noise reduction processors and will operate in both encode and decode modes. It is ideal for stereo applications in compact equipment or for mono applications in 3-head equipment where two processors with very closely matched internal gains are required.

## Features

- Stereo Dolby noise reduction with one IC
- Wide supply voltage range, $5 \mathrm{~V}-20 \mathrm{~V}$
- Very high signal/noise ratio, 79 dB encode, 90 dB decode (CCIR/ARM)
- Very close gain matching for 3-head recorders
- Close matching to standard Dolby characteristics
- Very low temperature drift of Dolby characteristics
- High signal handling capability, $>+20 \mathrm{~dB}\left(\mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V}\right)$
- Full-wave rectifier in both channels
- Operates with both single and split supply voltages
- Excellent transient response characteristics
- Minimal input switch-on transients
- Reduced number of external components per channel
- Improved input protection

Available to licensees of Dolby Laboratories Licensing Corporation, San Francisco, from whom licensing and application information must be obtained.

Schematic Diagram (1 channel shown only)


Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage
Operating Temperature Range
$-20^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

Soldering Information Dual-In-Line Package Soldering ( 10 seconds) Small Outline Package Vapor Phase ( 60 seconds) $215^{\circ} \mathrm{C}$ $220^{\circ} \mathrm{C}$

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics

$V_{S}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified. 0 dB refers to Dolby level and is 580 mV , measured at TP1 and TP2

| Parameter | Conditions | LM1131A |  |  | LM1131B |  |  | LM1131C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage Range |  | 5 |  | 20 | 5 |  | 20 | 5 |  | 20 | V |
| Supply Current |  |  | 20 |  |  | 20 |  | 20 |  |  | mA |
| Voltage Gain (Pins 7-10 and 14-11) (Pins 10-9 and 11-12) | 1 kHz Decode <br> 1 kHz Decode | $\begin{gathered} 19.2 \\ -0.5 \end{gathered}$ | $\begin{gathered} 19.7 \\ 0 \end{gathered}$ | $\begin{gathered} 20.2 \\ 0.5 \\ \hline \end{gathered}$ | $\begin{gathered} 18.7 \\ -0.5 \end{gathered}$ | $\begin{gathered} 19.7 \\ 0 \end{gathered}$ | $\begin{gathered} 20.7 \\ 0.5 \end{gathered}$ | $\begin{array}{r} 18.2 \\ -1.0 \\ \hline \end{array}$ | $\begin{gathered} 19.7 \\ 0 \end{gathered}$ | $\begin{gathered} 21.2 \\ 1.0 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Difference in Voltage | 1 kHz Noise | -0.2 | 0 | 0.2 | -0.5 | 0 | 0.5 | -1.0 | 0 | 1.0 | dB |
| Gain between Channels | Reduction OFF |  |  |  |  |  |  |  |  |  |  |
| Crosstalk between Channels | $1 \mathrm{kHz}, 0 \mathrm{~dB}$ | -60 | -90 |  | -60 | -90 |  | -60 | -90 |  | dB |
| Signal/Noise Ratio at Pins 9 and 12 Encode Decode | (Note 1) $\begin{aligned} & R_{S}=10 \mathrm{k} \Omega \\ & R_{S}=1 \mathrm{k} \Omega \\ & R_{S}=10 \mathrm{k} \Omega \\ & R_{S}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 77 | $\begin{aligned} & 79 \\ & 82 \\ & 90 \\ & 92 \\ & \hline \end{aligned}$ |  | 75.5 | $\begin{aligned} & 79 \\ & 82 \\ & 90 \\ & 92 \\ & \hline \end{aligned}$ |  | 74 | $\begin{aligned} & 79 \\ & 82 \\ & 90 \\ & 92 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Encode Characteristics | $10 \mathrm{kHz}, 0 \mathrm{~dB}$ <br> $1.3 \mathrm{kHz},-20 \mathrm{~dB}$ <br> $5 \mathrm{kHz},-20 \mathrm{~dB}$ <br> $3 \mathrm{kHz},-30 \mathrm{~dB}$ <br> $5 \mathrm{kHz},-30 \mathrm{~dB}$ <br> $10 \mathrm{kHz},-40 \mathrm{~dB}$ | $\begin{array}{\|c\|} \hline 0 \\ -16.2 \\ -17.3 \\ -21.7 \\ -22.3 \\ -30.1 \\ \hline \end{array}$ | $\begin{gathered} 0.5 \\ -15.7 \\ -16.8 \\ -21.2 \\ -21.8 \\ -29.6 \end{gathered}$ | $\begin{gathered} 1.0 \\ -15.2 \\ -16.3 \\ -20.7 \\ -23.0 \\ -29.1 \end{gathered}$ | $\begin{gathered} 0.2 \\ -16.7 \\ -17.8 \\ -22.2 \\ -22.8 \\ -30.3 \end{gathered}$ | $\begin{gathered} 0.5 \\ -15.7 \\ -16.8 \\ -21.2 \\ -21.8 \\ -29.6 \end{gathered}$ | $\begin{gathered} 1.2 \\ -14.7 \\ -15.8 \\ -20.2 \\ -20.8 \\ -28.9 \end{gathered}$ | $\begin{gathered} \hline-0.5 \\ -17.2 \\ -18.3 \\ -22.7 \\ -23.3 \\ -30.6 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 0.5 \\ -15.7 \\ -16.8 \\ -21.2 \\ -21.8 \\ -29.6 \end{gathered}$ | $\begin{array}{\|c\|} 1.5 \\ -14.2 \\ -15.3 \\ -19.7 \\ -20.3 \\ -28.6 \\ \hline \end{array}$ | dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| Variation in Encode Characteristics <br> Temperature Voltage Distortion | $\begin{aligned} & 0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C} \\ & 5 \mathrm{~V}-20 \mathrm{~V} \\ & 1 \mathrm{kHz}, 0 \mathrm{~dB} \\ & 10 \mathrm{kHz}, 10 \mathrm{~dB} \end{aligned}$ |  | $\begin{gathered} < \pm 0.5 \\ < \pm 0.2 \\ 0.03 \\ 0.2 \\ \hline \end{gathered}$ | 0.1 |  | $\begin{gathered} < \pm 0.5 \\ < \pm 0.2 \\ 0.03 \\ 0.2 \\ \hline \end{gathered}$ | 0.1 |  | $\begin{gathered} < \pm 0.5 \\ < \pm 0.2 \\ 0.03 \\ 0.2 \\ \hline \end{gathered}$ | 0.2 | $\begin{aligned} & \text { dB } \\ & \text { dB } \\ & \% \\ & \% \\ & \hline \end{aligned}$ |
| Signal Handling | $\begin{aligned} & 1 \mathrm{kHz}, \text { Dist }=0.3 \% \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \\ & \hline \end{aligned}$ | 14.0 | $\begin{gathered} 6.5 \\ 10.5 \\ 16.0 \\ 21.0 \end{gathered}$ |  | 14.0 | $\begin{gathered} 6.5 \\ 10.5 \\ 16.0 \\ 21.0 \end{gathered}$ |  | 14.0 | $\begin{gathered} 6.5 \\ 10.5 \\ 16.0 \\ 21.0 \end{gathered}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Input Resistance | Pins 7 and 14 | 45 | 65 | 80 | 45 | 65 | 80 | 45 | 65 | 80 | k $\Omega$ |
| Output Resistance | Pins 9 and 12 <br> Pins 10 and 11 |  | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 55 \\ & 55 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | $\begin{aligned} & 55 \\ & 55 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 55 \\ & \hline \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \end{aligned}$ |

Note 1: Gaussian noise, measured over a period of 50 ms per channel, with a CCIR filter referenced to 2 kHz and an average-responding meter

## Typical Performance Characteristics

Supply Current vs Supply Voltage (1 kHz, 0 dB ; NR ON)


Signal to Noise Ratio vs Source Impedance
Encode Mode (CCIR/ARM)


Back to Back Response Error vs Frequency and Supply Voltage (Standard Dolby Encoder)



TL/H/6858-2

Gain vs Frequency (NR OFF)


TL/H/6858-3
Back to Back Response Error vs Frequency and Temperature (Encode Temperature $+25^{\circ} \mathrm{C}$ )


## Application Notes

## SUPPLY VOLTAGE

LM1131 may operate with either single or split supply voltages.

## Single Supply Voltage

Pin 1 is connected to ground, pin 20 to $\mathrm{V}_{\mathrm{S}}$.
Pins 8 and 13 are internally generated reference voltages set to approximately half-supply. They should be connected together externally.
A $220 \mu \mathrm{~F}$ capacitor must be connected between pins 8 and 13 and ground. Device turn-on time is delayed by the rise time of pins 8 and 13.

## Split Supply Voltages

Pin 1 is connected to the negative supply, pin 20 to the positive supply. Pins 8 and 13 are connected to OV and no capacitor is required. Device turn-on time is delayed only by the rise times of the supply voltages.

## SIGNAL GAIN AND FILTERING

It should be noted that LM1131 has only one internal preamplifier, AB, with no provision for interconnection of a low pass filter to remove bias or multiplex tones. In addition, main chain gain has been reduced by 6 dB in comparison with LM1112/LM1011.
If a low pass filter is required it should be connected at the input of the LM1131. Pre-adjustment of Dolby input level may then be performed, at the input of LM1131 if required.

## NOISE REDUCTION SWITCH

Noise reduction OFF is normally effected by means of a mechanical switch which open-circuits the sidechain input. An alternative method which permits the control of NR OFF by means of a DC voltage is shown in Figure 1. The DC control voltage forces the internal impedance to a minimum value and heavily attenuates the sidechain input. When using this circuit the following points should be noted:
a) Signal boost in encode mode (signal cut in decode) is reduced by increasing DC voltages on pins 3 and 18. A voltage of approximately 3 V above signal ground is adequate to achieve NR OFF.
b) Supply current may be increased significantly by high pin $3 / 18$ forcing voltages. Thus, values for V3 and R3 should ideally be chosen such that pin $3 / 18$ forced voltage is only $3 \mathrm{~V}-5 \mathrm{~V}$ greater than signal ground. Maximum permissible voltage on pin $3 / 18$ is equal to supply voltage.
c) When electrical NR switching is used in this way, NR OFF signal level is slightly affected by the restriction that the internal variable impedance cannot achieve zero impedance. Thus, at $10 \mathrm{kHz}-10 \mathrm{~dB}$, a residual boost in encode (or cut in decode) of approximately 0.4 dB remains. At low frequencies this value reduces to insignificant levels. This is not the case for mechanical NR switching.

Test Circuit Encode Mode (components shown for channel 1 only)


Note 1: Where not otherwise specified component tolerances are $\pm 10 \%$
Note 2: For LM1131AN use 2\% components for C304, R303, R305. (5\% components may cause errors up to $\pm 0.3 \mathrm{~dB}$ ).

## Connection Diagram

Dual-In-Line and Small Outline Packages


TL/H/6858-7

## Order Number LM1131AN, LM1131BN, LM1131CM or LM1131CN

 See NS Package Number M20B or N20A
## LM1151

## Dolby ${ }^{\circledR}$ B-Type Noise Reduction System

## General Description

The LM11151 is a two-channel encode/decode switchable Dolby B-type noise reduction processor.
The circuit includes two completely separate noise reduction processors and will operate in both encode and decode modes.

Electronic switching simplifies switching from record to playback modes of operation and turn on/off of noise reduction.

## Applications

- Compact stereo audio equipment
- Dubbing cassette decks

Features

- Minimum number of external components
- Electronic NR ON/OFF and REC/PB switching
- Small surface mount package
- Two channel processors on one chip
- Operates with both single and split supply voltages

Key Specifications
■ Supply Voltage Range
6.5 V to 15 V

- LINE OUT Level
- Signal Handling 387.5 mV ( -6 dBm )

Block Diagram and Typical Application


## LM1875 20 Watt Power Audio Amplifier

## General Description

The LM1875 is a monolithic power amplifier offering very low distortion and high quality performance for consumer audio applications.
The LM1875 delivers 20 watts into a $4 \Omega$ or $8 \Omega$ load on $\pm 25 \mathrm{~V}$ supplies. Using an $8 \Omega$ load and $\pm 30 \mathrm{~V}$ supplies, over 30 watts of power may be delivered. The amplifier is designed to operate with a minimum of external components. Device overload protection consists of both internal current limit and thermal shutdown.

The LM1875 design takes advantage of advanced circuit techniques and processing to achieve extremely low distortion levels even at high output power levels. Other outstanding features include high gain, fast slew rate and a wide power bandwidth, large output voltage swing, high current capability, and a very wide supply range. The amplifier is internally compensated and stable for gains of 10 or greater.

## Features

- Up to 30 watts output power
- Avo typically 90 dB
- Low distortion: $0.015 \%, 1 \mathrm{kHz}, 20 \mathrm{~W}$

■ Wide power bandwidth: 70 kHz

- Protection for AC and DC short circuits to ground
- Thermal protection with parole circuit
- High current capability: 4A
- Wide supply range $16 \mathrm{~V}-60 \mathrm{~V}$
- Internal output protection diodes
- 94 dB ripple rejection
- Plastic power package TO-220


## Applications

- High performance audio systems
- Bridge amplifiers
- Stereo phonographs
- Servo amplifiers
- Instrument systems


## Typical Applications



TL/H/5030-2

| Absolute Maximum Ratings |  |  |  |
| :--- | :--- | :--- | :--- |
| If Military/Aerospace specified devices are required, | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| please contact the National Semiconductor Sales | Junction Temperature | $150^{\circ} \mathrm{C}$ |  |
| Office/Distributors for availability and specifications. | 60 V | Lead Temperature (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |
| Supply Voltage | $-V_{\text {EE }}$ to VCC |  |  |
| Input Voltage |  |  |  |

## Electrical Characteristics

$V_{C C}=+25 \mathrm{~V},-V_{E E}=-25 \mathrm{~V}, T_{\text {AMBIENT }}=25^{\circ} \mathrm{C}, R_{L}=8 \Omega, A_{V}=20(26 \mathrm{~dB}), f_{0}=1 \mathrm{kHz}$, unless otherwise specified.

| Parameter | Conditions | Typical | Tested Limits | Units |
| :---: | :---: | :---: | :---: | :---: |
| Supply Current | $\mathrm{P}_{\text {OUT }}=0 \mathrm{~W}$ | 70 | 100 | mA |
| Output Power (Note 1) | THD $=1 \%$ | 25 |  | W |
| THD (Note 1) | $\begin{aligned} & \text { POUT }=20 \mathrm{~W}, \mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz} \\ & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{f}_{\mathrm{O}}=20 \mathrm{kHz} \\ & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz} \\ & \mathrm{P}_{\text {OUT }}=20 \mathrm{~W}, \mathrm{R}_{\mathrm{L}}=4 \Omega, \mathrm{f}_{\mathrm{O}}=20 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} 0.015 \\ 0.05 \\ 0.022 \\ 0.07 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \end{aligned}$ |
| Offset Voltage |  | $\pm 1$ | $\pm 15$ | mV |
| Input Bias Current |  | $\pm 0.2$ | $\pm 2$ | $\mu \mathrm{A}$ |
| Input Offset Current |  | 0 | $\pm 0.5$ | $\mu \mathrm{A}$ |
| Gain-Bandwidth Product | $\mathrm{f}_{0}=20 \mathrm{kHz}$ | 5.5 |  | MHz |
| Open Loop Gain | DC | 90 |  | dB |
| PSRR | $\mathrm{V}_{\mathrm{CC}}, 1 \mathrm{kHz}, 1 \mathrm{Vrms}$ $\mathrm{V}_{\mathrm{EE},} 1 \mathrm{kHz}, 1 \mathrm{Vrms}$ | $\begin{aligned} & 95 \\ & 83 \\ & \hline \end{aligned}$ | $\begin{aligned} & 52 \\ & 52 \\ & \hline \end{aligned}$ | dB <br> dB |
| Max Slew Rate | $20 \mathrm{~W}, 8 \Omega, 70 \mathrm{kHz} \mathrm{BW}$ | 8 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Current Limit | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SUPPLY }}-10 \mathrm{~V}$ | 4 | 3 | A |
| Equivalent Input Noise Voltage | $\mathrm{R}_{\mathrm{S}}=600 \Omega$, CCIR | 3 |  | $\mu \mathrm{Vrms}$ |

Note 1: Assumes the use of a heat sink having a thermal resistance of $1^{\circ} \mathrm{C} / \mathrm{W}$ and no insulator with an ambient temperature of $25^{\circ} \mathrm{C}$. Because the output limiting circuitry has a negative temperature coefficient, the maximum output power delivered to a $4 \Omega$ load may be slightly reduced when the tab temperature exceeds $55^{\circ} \mathrm{C}$.

## Typical Applications (Continued)

Typical Single Supply Operation


Typical Performance Characteristics



$\dagger$ $\dagger$ INTERFACE $=1^{\circ} \mathrm{C} / \mathrm{W}$. See Application Hints.
IOUT vs V OUT-Current Limit/ Safe Operating Area Boundary

 Open Loop Gain and 30 Phase vs Frequency

FREQUENCY (Hz)


TL/H/5030-4
*Thermal shutdown with infinite heat sink **Thermal shutdown with $1^{\circ} \mathrm{C} / \mathrm{W}$ heat sink

## Schematic Diagram



## Application Hints

## STABILITY

The LM1875 is designed to be stable when operated at a closed-loop gain of 10 or greater, but, as with any other high-current amplifier, the LM1875 can be made to oscillate under certain conditions. These usually involve printed circuit board layout or output/input coupling.
Proper layout of the printed circuit board is very important. While the LM1875 will be stable when installed in a board similar to the ones shown in this data sheet, it is sometimes necessary to modify the layout somewhat to suit the physical requirements of a particular application. When designing a different layout, it is important to return the load ground, the output compensation ground, and the low level (feedback and input) grounds to the circuit board ground point through separate paths. Otherwise, large currents flowing along a ground conductor will generate voltages on the conductor which can effectively act as signals at the input, resulting in high frequency oscillation or excessive distortion. It is advisable to keep the output compensation components and the $0.1 \mu \mathrm{~F}$ supply decoupling capacitors as close as possible to the LM1875 to reduce the effects of PCB trace resistance and inductance. For the same reason, the ground return paths for these components should be as short as possible.
Occasionally, current in the output leads (which function as antennas) can be coupled through the air to the amplifier input, resulting in high-frequency oscillation. This normally happens when the source impedance is high or the input leads are long. The problem can be eliminated by placing a small capacitor (on the order of 50 pF to 500 pF ) across the circuit input.
Most power amplifiers do not drive highly capacitive loads well, and the LM1875 is no exception. If the output of the LM1875 is connected directly to a capacitor with no series resistance, the square wave response will exhibit ringing if the capacitance is greater than about $0.1 \mu \mathrm{~F}$. The amplifier can typically drive load capacitances up to $2 \mu \mathrm{~F}$ or so without oscillating, but this is not recommended. If highly capacitive loads are expected, a resistor (at least $1 \Omega$ ) should be placed in series with the output of the LM1875. A method commonly employed to protect amplifiers from low impedances at high frequencies is to couple to the load through a $10 \Omega$ resistor in parallel with a $5 \mu \mathrm{H}$ inductor.

## DISTORTION

The preceding suggestions regarding circuit board grounding techniques will also help to prevent excessive distortion levels in audio applications. For low THD, it is also necessary to keep the power supply traces and wires separated from the traces and wires connected to the inputs of the LM1875. This prevents the power supply currents, which are large and nonlinear, from inductively coupling to the LM1875 inputs. Power supply wires should be twisted together and separated from the circuit board. Where these wires are soldered to the board, they should be perpendicular to the plane of the board at least to a distance of a couple of inches. With a proper physical layout, THD levels at 20 kHz with 10 W output to an $8 \Omega$ load should be less than $0.05 \%$, and less than $0.02 \%$ at 1 kHz .

## CURRENT LIMIT AND SAFE OPERATING AREA (SOA) PROTECTION

A power amplifier's output transistors can be damaged by excessive applied voltage, current flow, or power dissipation. The voltage applied to the amplifier is limited by the design of the external power supply, while the maximum current passed by the output devices is usually limited by internal circuitry to some fixed value. Short-term power dissipation is usually not limited in monolithic audio power amplifiers, and this can be a problem when driving reactive loads, which may draw large currents while high voltages appear on the output transistors. The LM1875 not only limits current to around 4A, but also reduces the value of the limit current when an output transistor has a high voltage across it.
When driving nonlinear reactive loads such as motors or loudspeakers with built-in protection relays, there is a possibility that an amplifier output will be connected to a load whose terminal voltage may attempt to swing beyond the power supply voltages applied to the amplifier. This can cause degradation of the output transistors or catastrophic failure of the whole circuit. The standard protection for this type of failure mechanism is a pair of diodes connected between the output of the amplifier and the supply rails. These are part of the internal circuitry of the LM1875, and needn't be added externally when standard reactive loads are driven.

## THERMAL PROTECTION

The LM1875 has a sophisticated thermal protection scheme to prevent long-term thermal stress to the device. When the temperature on the die reaches $170^{\circ} \mathrm{C}$, the LM1875 shuts down. It starts operating again when the die temperature drops to about $145^{\circ} \mathrm{C}$, but if the temperature again begins to rise, shutdown will occur at only $150^{\circ} \mathrm{C}$. Therefore, the device is allowed to heat up to a relatively high temperature if the fault condition is temporary, but a sustained fault will limit the maximum die temperature to a lower value. This greatly reduces the stresses imposed on the IC by thermal cycling, which in turn improves its reliability under sustained fault conditions.
Since the die temperature is directly dependent upon the heat sink, the heat sink should be chosen for thermal resistance low enough that thermal shutdown will not be reached during normal operation. Using the best heat sink possible within the cost and space constraints of the system will improve the long-term reliability of any power semiconductor device.

## POWER DISSIPATION AND HEAT SINKING

The LM1875 must always be operated with a heat sink, even when it is not required to drive a load. The maximum idling current of the device is 100 mA , so that on a 60 V power supply an unloaded LM1875 must dissipate 6W of power. The $54^{\circ} \mathrm{C} / \mathrm{W}$ junction-to-ambient thermal resistance of a TO-220 package would cause the die temperature to rise $324^{\circ} \mathrm{C}$ above ambient, so the thermal protection circuitry will shut the amplifier down if operation without a heat sink is attempted.

## Application Hints (Continued)

In order to determine the appropriate heat sink for a given application, the power dissipation of the LM1875 in that application must be known. When the load is resistive, the maximum average power that the IC will be required to dissipate is approximately:

$$
\mathrm{P}_{\mathrm{D}(\mathrm{MAX})} \approx \frac{\mathrm{V}_{S^{2}}}{2 \pi^{2} R_{\mathrm{L}}}+\mathrm{P}_{\mathrm{Q}}
$$

where $V_{S}$ is the total power supply voltage across the LM1875, $R_{L}$ is the load resistance, and $P_{Q}$ is the quiescent power dissipation of the amplifier. The above equation is only an approximation which assumes an "ideal" class B output stage and constant power dissipation in all other parts of the circuit. The curves of "Power Dissipation vs Power Output" give a better representation of the behavior of the LM1875 with various power supply voltages and resistive loads. As an example, if the LM1875 is operated on a 50 V power supply with a resistive load of $8 \Omega$, it can develop up to 19 W of internal power dissipation. If the die temperature is to remain below $150^{\circ} \mathrm{C}$ for ambient temperatures up to $70^{\circ} \mathrm{C}$, the total junction-to-ambient thermal resistance must be less than

$$
\frac{150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{19 \mathrm{~W}}=4.2^{\circ} \mathrm{C} / \mathrm{W}
$$

Using $\theta_{\mathrm{JC}}=2^{\circ} \mathrm{C} / \mathrm{W}$, the sum of the case-to-heat-sink interface thermal resistance and the heat-sink-to-ambient thermal resistance must be less than $2.2^{\circ} \mathrm{C} / \mathrm{W}$. The case-to-heat-sink thermal resistance of the TO-220 package varies with the mounting method used. A metal-to-metal interface will be about $1^{\circ} \mathrm{C} / \mathrm{W}$ if lubricated, and about $1.2^{\circ} \mathrm{C} / \mathrm{W}$ if dry.

If a mica insulator is used, the thermal resistance will be about $1.6^{\circ} \mathrm{C} / \mathrm{W}$ lubricated and $3.4^{\circ} \mathrm{C} / \mathrm{W}$ dry. For this example, we assume a lubricated mica insulator between the LM1875 and the heat sink. The heat sink thermal resistance must then be less than

$$
4.2^{\circ} \mathrm{C} / \mathrm{W}-2^{\circ} \mathrm{C} / \mathrm{W}-1.6^{\circ} \mathrm{C} / \mathrm{W}=0.6^{\circ} \mathrm{C} / \mathrm{W} .
$$

This is a rather large heat sink and may not be practical in some applications. If a smaller heat sink is required for reasons of size or cost, there are two alternatives. The maximum ambient operating temperature can be reduced to $50^{\circ} \mathrm{C}\left(122^{\circ} \mathrm{F}\right)$, resulting in a $1.6^{\circ} \mathrm{C} / \mathrm{W}$ heat sink, or the heat sink can be isolated from the chassis so the mica washer is not needed. This will change the required heat sink to a $1.2^{\circ} \mathrm{C} / \mathrm{W}$ unit if the case-to-heat-sink interface is lubricated.
Note: When using a single supply, maximum transfer of heat away from the LM1875 can be achieved by mounting the device directly to the heat sink (tab is at ground potential); this avoids the use of a mica or other type insulator.
The thermal requirements can become more difficult when an amplifier is driving a reactive load. For a given magnitude of load impedance, a higher degree of reactance will cause a higher level of power dissipation within the amplifier. As a general rule, the power dissipation of an amplifier driving a $60^{\circ}$ reactive load (usually considered to be a worst-case loudspeaker load) will be roughly that of the same amplifier driving the resistive part of that load. For example, a loudspeaker may at some frequency have an impedance with a magnitude of $8 \Omega$ and a phase angle of $60^{\circ}$. The real part of this load will then be $4 \Omega$, and the amplifier power dissipation will roughly follow the curve of power dissipation with a $4 \Omega$ load.

## Component Layouts



Single Supply

$\underset{\text { National }}{\text { Semiconductor }}$

## LM1877 Dual Power Audio Amplifier

## General Description

The LM1877 is a monolithic dual power amplifier designed to deliver $2 W /$ channel continuous into $8 \Omega$ loads. The LM1877 is designed to operate with a low number of external components, and still provide flexibility for use in stereo phonographs, tape recorders and AM-FM stereo receivers, etc. Each power amplifier is biased from a common interna regulator to provide high power supply rejection, and output Q point centering. The LM1877 is internally compensated for all gains greater than 10.

## Features

- 2W/channel
- -65 dB ripple rejection, output referred
- -65 dB channel separation, output referred

Wide supply range, 6V-24V

- Very low cross-over distortion
- Low audio band noise
- AC short circuit protected
- Internal thermal shutdown


## Applications

- Multi-channel audio systems
- Stereo phonographs
- Tape recorders and players
- AM-FM radio receivers
- Servo amplifiers
- Intercom systems
- Automotive products


## Connection Diagram



## Equivalent Schematic Diagram



| Absolute Maximum Ratings |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, | Lead Temperature |  |
| please contact the National Semiconductor Sales | N-Package Soldering (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Office/Distributors for availability and specifications. | M-Package Infared ( 15 sec .) | $220^{\circ} \mathrm{C}$ |
| Supply Voltage 26 V | M-Package Vapor Phase ( 60 sec .) | $215^{\circ} \mathrm{C}$ |
| Input Voltage $\pm 0.7 \mathrm{~V}$ | Thermal Resistance, $\theta_{\text {JA }}$ |  |
| Operating Temperature $\quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | M-Package | $106^{\circ} \mathrm{C} / \mathrm{W}$ |
| Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | N-Package |  |
| Junction Temperature $150^{\circ} \mathrm{C}$ |  |  |

## Electrical Characteristics

$V_{S}=20 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}$, (See Note 1) $\mathrm{R}_{\mathrm{L}}=8 \Omega, A_{V}=50(34 \mathrm{~dB})$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{P}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 25 | 50 | mA |
| Output Power LM1877 | $\begin{aligned} & \mathrm{THD}=10 \% \\ & \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \end{aligned}$ | 2.0 |  |  | W/Ch |
| Total Harmonic Distortion LM1877 | $f=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{S}}=14 \mathrm{~V}$ |  |  |  |  |
|  | $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} /$ Channel |  | 0.075 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=500 \mathrm{~mW} /$ Channel |  | 0.045 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} /$ Channel |  | 0.055 |  | \% |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-6$ |  | Vp-p |
| Channel Separation | $\begin{aligned} & C_{F}=50 \mu F, C_{I N}=0.1 \mu \mathrm{~F}, \\ & f=1 \mathrm{kHz} \text {, Output Referred } \end{aligned}$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{Vrms}$ | -50 | -70 |  | dB |
|  | $\mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{Vrms}$ |  | -60 |  | dB |
| PSRR Power Supply Rejection Ratio | $\begin{aligned} & C_{F}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \mathrm{f}=120 \mathrm{~Hz}, \text { Output Referred } \end{aligned}$ |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=1 \mathrm{Vrms}$ | -50 | -65 |  | dB |
|  | $\mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=0.5 \mathrm{Vrms}$ |  | -40 |  | dB |
| Noise | Equivalent Input Noise |  |  |  |  |
|  | $\begin{aligned} & \mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \\ & \mathrm{BW}=20 \mathrm{~Hz}-20 \mathrm{kHz} \text {, Output Noise Wideband } \end{aligned}$ |  | 2.5 |  | $\mu \mathrm{V}$ |
|  | $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{N}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{V} 200$ |  | 0.80 |  | mV |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=0, \mathrm{f}=100 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Offset Voltage |  |  | 15 |  | mV |
| Input Bias Current |  |  | 50 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Level | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$ | 9 | 10 | 11 | V |
| Slew Rate |  |  | 2.0 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Power Bandwidth |  |  | 65 |  | kHz |
| Current Limit |  |  | 1.0 |  | A |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM1877 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature.

## Typical Performance Characteristics



## Typical Applications

## Stereo Phonograph Amplifier with Bass Tone Control



TL/H/7913-4

Frequency Response of Bass Tone Control


TL/H/7913-5

Inverting Unity Gain Amplifier


Typical Applications (Continued)


TL/H/7913-7


TL/H/7913-8

## LM 1894 Dynamic Noise Reduction System DNR ${ }^{\circledR}$

## General Description

The LM1894 is a stereo noise reduction circuit for use with audio playback systems. The DNR system is non-complementary, meaning it does not require encoded source material. The system is compatible with virtually all prerecorded tapes and FM broadcasts. Psychoacoustic masking, and an adaptive bandwidth scheme allow the DNR to achieve 10 dB of noise reduction. DNR can save circuit board space and cost because of the few additional components required.

## Features

■ Non-complementary noise reduction, "single ended"

- Low cost external components, no critical matching
- Compatible with all prerecorded tapes and FM
- 10 dB effective tape noise reduction CCIR/ARM weighted
E Wide supply range, 4.5 V to 18 V
- 1 Vrms input overload


## Applications

- Automotive radio/tape players
- Compact portable tape players
- Quality HI-FI tape systems
- VCR playback noise reduction
- Video disc playback noise reduction

Typical Application


FIGURE 1. Component Hook-Up for Stereo DNR System
Order Number LM1894M or LM 1894N
See NS Package Number M14A or N14A

Soldering Information

| Dual-In-Line Package |  |
| :--- | ---: |
| Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| $\quad$ Vapor Phase ( 60 seconds) | $215^{\circ} \mathrm{C}$ |
| Infrared ( 15 seconds) | $220^{\circ} \mathrm{C}$ |
| See AN-450 "Surface Mounting Methods and Their Effect <br> on Product Reliability" for other methods of soldering sur- <br> face mount devices. |  |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=300 \mathrm{mV}$ at 1 kHz , circuit shown in Figure 1 unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Range |  | 4.5 | 8 | 18 | V |
| Supply Current | $\mathrm{V}_{\mathrm{S}}=8 \mathrm{~V}$ |  | 17 | 30 | mA |

MAIN SIGNAL PATH

| Voltage Gain | DC Ground Pin 9, Note 2 | -0.9 | -1 | -1.1 | V/V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DC Output Voltage |  | 3.7 | 4.0 | 4.3 | V |
| Channel Balance | DC Ground Pin 9 | -1.0 |  | 1.0 | dB |
| Minimum Balance | AC Ground Pin 9 with $0.1 \mu \mathrm{~F}$ Capacitor, Note 2 | 675 | 965 | 1400 | Hz |
| Maximum Bandwidth | DC Ground Pin 9, Note 2 | 27 | 34 | 46 | kHz |
| Effective Noise Reduction | CCIR/ARM Weighted, Note 3 |  | -10 | -14 | dB |
| Total Harmonic Distortion | DC Ground Pin 9 |  | 0.05 | 0.1 | \% |
| Input Headroom | Maximum $V_{\text {IN }}$ for 3\% THD AC Ground Pin 9 |  | 1.0 |  | Vrms |
| Output Headroom | Maximum VOUT for 3\% THD DC Ground Pin 9 |  | $\mathrm{V}_{S}-1.5$ |  | Vp-p |
| Signal to Noise | $B W=20 \mathrm{~Hz}-20 \mathrm{kHz}$, re 300 mV <br> AC Ground Pin 9 <br> DC Ground Pin 9 <br> CCIR/ARM Weighted re 300 mV <br> Note 4 <br> AC Ground Pin 9 <br> DC Ground Pin 9 <br> CCIR Peak, re 300 mV , Note 5 <br> AC Ground Pin 9 <br> DC Ground Pin 9 | $\begin{aligned} & 82 \\ & 70 \end{aligned}$ | 79 <br> 77 <br> 88 <br> 76 <br> 77 <br> 64 |  | dB <br> dB <br> dB <br> dB <br> dB <br> dB |
| Input Impedance | Pin 2 and Pin 13 | 14 | 20 | 26 | k $\Omega$ |
| Channel Separation | DC Ground Pin 9 | -50 | -70 |  | dB |
| Power Supply Rejection | $\begin{aligned} & \mathrm{C} 14=100 \mu \mathrm{~F}, \\ & \mathrm{~V}_{\text {RIPPLE }}=500 \mathrm{mVrms}, \\ & \mathrm{f}=1 \mathrm{kHz} \end{aligned}$ | -40 | -56 |  | dB |
| Output DC Shift | Reference DVM to Pin 14 and Measuree Output DC Shift from Minimum to Maximum Bandwidth, Note 6. |  | 4.0 | 20 | mV |

## Electrical Characteristics

$V_{S}=8 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=300 \mathrm{mV}$ at 1 kHz , circuit shown in Figure 1 unless otherwise specified (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CONTROL SIGNAL PATH |  |  |  |  |  |
| Summing Amplifier Voltage Gain | Both Channels Driven | 0.9 | 1 | 1.1 | V/V |
| Gain Amplifier Input Impedance Voltage Gain | Pin 6 <br> Pin 6 to Pin 8 | $\begin{gathered} 24 \\ 21.5 \end{gathered}$ | $\begin{aligned} & 30 \\ & 24 \end{aligned}$ | $\begin{gathered} 39 \\ 26.5 \end{gathered}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| Peak Detector Input Impedance | Pin 9 | 560 | 700 | 840 | $\Omega$ |
| Voltage Gain | Pin 9 to Pin 10 | 30 | 33 | 36 | V/V |
| Attack Time | Measured to $90 \%$ of Final Value with 10 kHz Tone Burst | 300 | 500 | 700 | $\mu \mathrm{S}$ |
| Decay Time | Measured to $90 \%$ of Final Value with 10 kHz Tone Burst | 45 | 60 | 75 | ms |
| DC Voltage Range | Minimum Bandwidth to Maximum Bandwidth | 1.1 |  | 3.8 | V |

Note 1: For operation in ambient temperature above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of 1) $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the dual-in-line package, and 2) $105^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the small outline package.
Note 2: To force the DNR system into maximum bandwidth, DC ground the input to the peak detector, pin 9 . A negative temperature coefficient of $-0.5 \% /{ }^{\circ} \mathrm{C}$ on the bandwidth, reduces the maximum bandwidth at increased ambient temperature or higher package dissipation. AC ground pin 9 or pin 6 to select minimum bandwidth. To change minimum and maximum bandwidth, see Appliction Hints.
Note 3: The maximum noise reduction CCIR/ARM weighted is about 14 dB . This is accomplished by changing the bandwidth from maximum to minimum. In actual operation, minimum bandwidth is not selected, a nominal minimum bandwidth of about $2 \mathbf{k H z}$ gives -10 dB of noise reduction. See Application Hints.
Note 4: The CCIR/ARM weighted noise is measured with a 40 dB gain amplifier between the DNR system and the CCIR weighting filter; it is then input referred. Note 5: Measured using the Rhode-Schwartz psophometer.

Note 6: Pin 10 is DC forced half way between the maximum bandwidth DC level and minimum bandwidth DC level. An AC 1 kHz signal is then applied to pin 10 . Its peak-to-peak amplitude is $V_{D C}(\max B W)-V_{D C}(\min B W)$.

## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)




TIME: $20 \mathrm{~ms} / \mathrm{DIV}$
TL/H/7918-5

## External Component Guide (Figure 1)

| Component | Value | Purpose | Component | Value | Purpose |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C1 | $\begin{aligned} & 0.1 \mu \mathrm{~F}- \\ & 100 \mu \mathrm{~F} \end{aligned}$ | May be part of power supply, or may be add- | C4, C11 | $1 \mu \mathrm{~F}$ | Output coupling capacitor. Output is at $D C$ potential of $V_{S} / 2$. |
|  |  | ed to suppress power supply oscillation. | C5 | $0.1 \mu \mathrm{~F}$ | Works with R1 and R2 to attenuate low frequency transients |
| C2, C13 | $1 \mu \mathrm{~F}$ | Blocks DC, pin 2 and pin 13 are at DC potential of $\mathrm{V}_{\mathrm{S}} / 2$. C 2 , C13 form a low fre- |  |  | which could disturb control path operation. $\mathrm{f}_{5}=\frac{1}{2 \pi \mathrm{C} 5(\mathrm{R} 1+\mathrm{R} 2)}=1.6 \mathrm{kHz}$ |
|  |  | quency pole with 20 k $\mathrm{R}_{\mathrm{IN}}$. $f_{L}=\frac{1}{2 \pi C 2 R_{I N}}$ | C6 | $0.001 \mu \mathrm{~F}$ | Works with input resistance of pin 6 to form part of control path frequency weighting. |
| C14 | $25 \mu \mathrm{~F}-$ | Improves power sup- |  |  | $f_{6}=\overline{2 \pi \text { C6R1PIN } 6}$ |
|  | $100 \mu \mathrm{~F}$ | ply rejection. | C8 | $0.1 \mu \mathrm{~F}$ | Combined with L 8 and $\mathrm{C}_{\mathrm{L}}$ forms 19 kHz filter for FM pilot. This is |
| C3, C12 | $0.0033 \mu \mathrm{~F}$ | Forms integrator with internal gm block and op amp. Sets bandwidth conversion gain of $33 \mathrm{~Hz} / \mu \mathrm{A}$ of gm current. |  |  | only required in FM applications (Note 1). |

External Component Guide (Figure 1) (Continued)

| Component | Value | Purpose |
| :---: | :---: | :---: |
| L8, $\mathrm{C}_{\mathrm{L}}$ | $\begin{aligned} & 4.7 \mathrm{mH}, \\ & 0.015 \mu \mathrm{~F} \end{aligned}$ | Forms 19 kHz filter for FM pilot. L8 is Toko coil CAN1A185HM* (Note 1). |
| C9 | $0.047 \mu \mathrm{~F}$ | Works with input resistance of pin 9 to form part of control path frequency weighting. $\mathrm{f}_{9}=\frac{1}{2 \pi \mathrm{C} 9 \mathrm{R}_{\mathrm{PIN} 9}}=4.8 \mathrm{kHz}$ |
| C10 | $1 \mu \mathrm{~F}$ | Set attack and decay time of peak detector. |
| R1, R2 | $1 \mathrm{k} \Omega$ | Sensitivity resistors set the noise threshold. Reducing attentuation causes larger signals to be peak detected and larger bandwidth in main signal path. Total value of R1 + R2 should equal $1 \mathrm{k} \Omega$. |
| R8 | $100 \Omega$ | Forms RC roll-off with C8. This is only required in FM applications. |

* Toko America Inc., 1250 Feehanville Drive, Mt. Prospect IL 60056

Note 1: When FM applications are not required, pin 8 and pin 9 hook-up as follows:


TL/H/7918-6

## Circuit Operation

The LM1894 has two signal paths, a main signal path and a bandwidth control path. The main path is an audio low pass filter comprised of a gm block with a variable current, and an op amp configured as an integrator. As seen in Figure 2, DC feedback constrains the low frequency gain to $A_{V}=-1$. Above the cutoff frequency of the filter, the output decreases at -6 dB /oct due to the action of the $0.0033 \mu \mathrm{~F}$ capacitor.

The purpose of the control paths is to generate a bandwidth control signal which replicates the ear's sensitivity to noise in the presence of a tone. A single control path is used for both channels to keep the stereo image from wandering. This is done by adding the right and left channels together in the summing amplifier of Figure 2. The R1, R2 resistor divider adjusts the incoming noise level to open slightly the bandwidth of the low pass filter. Control path gain is about 60 dB and is set by the gain amplifier and peak detector gain. This large gain is needed to ensure the low pass filter bandwidth can be opened by very low noise floors. The capacitors between the summing amplifier output and the
peak detector input determine the frequency weighting as shown in the typical performance curves. The $1 \mu \mathrm{~F}$ capacitor at pin 10, in conjunction with internal resistors, sets the attack and decay times. The voltage is converted into a proportional current which is fed into the gm blocks. The bandwidth sensitivity to gm current is $33 \mathrm{~Hz} / \mu \mathrm{A}$. In FM stereo applications at 19 kHz pilot filter is inserted between pin 8 and pin 9 as shown in Figure 1.
Figure 3 is an interesting curve and deserves some discussion. Although the output of the DNR system is a linear function of input signal, the -3 dB bandwidth is not. This is due to the non-linear nature of the control path. The DNR system has a uniform frequency response, but looking at the -3 dB bandwidth on a steady state basis with a single frequency input can be misleading. It must be remembered that a single input frequency can only give a single -3 dB bandwidth and the roll-off from this point must be a smooth $-6 \mathrm{~dB} /$ oct.
A more accurate evaluation of the frequency response can be seen in Figure 4. In this case the main signal path is frequency swept, while the control path has a constant frequency applied. It can be seen that different control path frequencies each give a distinctive gain roll-off.

## Psychoacoustic Basics

The dynamic noise reduction system is a low pass filter that has a variable bandwidth of 1 kHz to 30 kHz , dependent on music spectrum. The DNR system operates on three principles of psychoacoustics.

1. White noise can mask pure tones. The total noise energy required to mask a pure tone must equal the energy of the tone itself. Within certain limits, the wider the band of masking noise about the tone, the lower the noise amplitude need be. As long as the total energy of the noise is equal to or greater than the energy of the tone, the tone will be inaudible. This principle may be turned around; when music is present, it is capable of masking noise in the same bandwidth.
2. The ear cannot detect distortion for less than 1 ms . On a transient basis, if distortion occurs in less than 1 ms , the ear acts as an integrator and is unable to detect it. Because of this, signals of sufficient energy to mask noise open bandwidth to $90 \%$ of the maximum value in less than 1 ms . Reducing the bandwidth to within $10 \%$ of its minimum value is done in about 60 ms : long enough to allow the ambience of the music to pass through, but not so long as to allow the noise floor to become audible.
3. Reducing the audio bandwidth reduces the audibility of noise. Audibility of noise is dependent on noise spectrum, or how the noise energy is distributed with frequency. Depending on the tape and the recorder equalization, tape noise spectrum may be slightly rolled off with frequency on a per octave basis. The ear sensitivity on the other hand greatly increases between 2 kHz and 10 kHz . Noise in this region is extremely audible. The DNR system low pass filters this noise. Low frequency music will not appreciably open the DNR bandwidth, thus 2 kHz to 20 kHz noise is not heard.


TL/H/7918-7
FIGURE 2


TL/H/7918-8
FIGURE 3. Output vs Frequency


TL/H/7918-9
FIGURE 4. -3 dB Bandwidth vs Frequency and Control Signal

## Application Hints

The DNR system should always be placed before tone and volume controls as shown in Figure 1. This is because any adjustment of these controls would alter the noise floor seen by the DNR control path. The sensitivity resistors R1 and R2 may need to be switched with the input selector, depending on the noise floors of different sources, i.e., tape, FM, phono. To determine the value of R1 and R2 in a tape system for instance; apply tape noise (no program material) and adjust the ratio of R1 and R2 to open slightly the bandwidth of the main signal path. This can easily be done by viewing the capacitor voltage of pin 10 with an oscilloscope, or by using the circuit of Figure 5. This circuit gives an LED display of the voltage on the peak detector capacitor. Adjust the values of R1 and R2 (their sum is always $1 \mathrm{k} \Omega$ ) to light the LEDs of pin 1 and pin 18. The LED bar graph does not indicate signal level, but rather instantaneous bandwidth of the two filters; it should not be used as a signal-level indica-
tor. For greater flexibility in setting the bandwidth sensitivity, R1 and R2 could be replaced by a $1 \mathrm{k} \Omega$ potentiometer.
To change the minimum and maximum value of bandwidth, the integrating capacitors, C3 and C12, can be scaled up or down. Since the bandwidth is inversely proportional to the capacitance, changing this $0.0039 \mu \mathrm{~F}$ capacitor to $0.0033 \mu \mathrm{~F}$ will change the typical bandwidth from 965 Hz 34 kHz to $1.1 \mathrm{kHz}-40 \mathrm{kHz}$. With C3 and C12 set at 0.0033 $\mu \mathrm{F}$, the maximum bandwidth is typically 34 kHz . A double pole double throw switch can be used to completely bypass DNR.
The capacitor on pin 10 in conjunction with internal resistors sets the attack and decay times. The attack time can be altered by changing the size of C10. Decay times can be decreased by paralleling a resistor with C10, and increased by increasing the value of C10.

## Application Hints (Continued)

When measuring the amount of noise reduction of the DNR system, the frequency response of the cassette should be flat to 10 kHz . The CCIR weighting network has substantial gain to 8 kHz and any additional roll-off in the cassette player will reduce the benefits of DNR noise reduction. A typical
signal-to-noise measurement circuit is shown in Figure 6. The DNR system should be switched from maximum bandwidth to nominal bandwidth with tape noise as a signal source. The reduction in measured noise is the signal-tonoise ratio improvement.


FIGURE 5. Bar Graph Display of Peak Detector Voltage


TL/H/7918-11
FIGURE 6. Technique for Measuring S/N Improvement of the DNR System

## Application Hints (Continued)

## FOR FURTHER READING

Tape Noise Levels

1. "A Wide Range Dynamic Noise Reduction System", Blackmer, 'dB' Magazine, August-September 1972, Volume 6, \#8.
2. "Dolby B-Type Noise Reduction System", Berkowitz and Gundry, Sert Journal, May-June 1974, Volume 8.
3. "Cassette vs Elcaset vs Open Reel", Toole, Audioscene Canada, April 1978.
4. "CCIR/ARM: A Practical Noise Measurement Method", Dolby, Robinson, Gundry, JAES, 1978.

## Noise Masking

1. "Masking and Discrimination", Bos and De Boer, JAES, Volume 39, \#4, 1966.
2. "The Masking of Pure Tones and Speech by White Noise", Hawkins and Stevens, JAES, Volume 22, \# 1, 1950.
3. "Sound System Engineering", Davis Howard W. Sams and Co.
4. "High Quality Sound Reproduction", Moir, Chapman Hall, 1960.
5. "Speech and Hearing in Communication", Fletcher, Van Nostrand, 1953.

## Printed Circuit Layout



TL/H/7918-12

National
Semicoriductor

## LM1896/LM2896 Dual Power Audio Amplifier

## General Description

The LM1896 is a high performance 6 V stereo power amplifier designed to deliver 1 watt/channel into $4 \Omega$ or 2 watts bridged monaural into $8 \Omega$. Utilizing a unique patented compensation scheme, the LM1896 is ideal for sensitive AM radio applications. This new circuit technique exhibits lower wideband noise, lower distortion, and less AM radiation than conventional designs. The amplifier's wide supply range ( $3 \mathrm{~V}-9 \mathrm{~V}$ ) is ideal for battery operation. For higher supplies ( $\mathrm{V}_{\mathrm{S}}>9 \mathrm{~V}$ ) the LM2896 is available in an 11-lead single-inline package. The LM2896 package has been redesigned, resulting in the slightly degraded thermal characteristics shown in the figure Device Dissipation vs Ambient Temperature.

## Features

- Low AM radiation
- Low noise
- $3 V, 4 \Omega$, stereo $P_{0}=250 \mathrm{~mW}$
- Wide supply operation 3V-15V (LM2896)
- Low distortion
- No turn on "pop"
- Adjustable voltage gain and bandwidth
- Smooth waveform clipping
- $\mathrm{P}_{\mathrm{O}}=9 \mathrm{~W}$ bridged, LM2896


## Applications

- Compact AM-FM radios
- Stereo tape recorders and players
- High power portable stereos


## Typical Applications



FIGURE 1. LM2896 in Bridge Configuration ( $\mathrm{A}_{\mathrm{v}}=\mathbf{4 0 0}, \mathrm{BW}=\mathbf{2 0} \mathbf{~ k H z}$ )
Order Number LM1896N Order Number LM2896P
See NS Package Number N14A See NS Package Number P11A
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.

| Supply Voltage |
| :--- |
| LM1896 |
| LM2896 | $\mathrm{V}_{S}=12 \mathrm{~V}$

Operating Temperature (Note 1)
Storage Temperature Junction Temperature Lead Temperature (Soldering, 10 sec .)
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $150^{\circ} \mathrm{C}$ $260^{\circ} \mathrm{C}$

## Electrical Characteristics

Unless otherwise specified, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{A}_{V}=200(46 \mathrm{~dB})$. For the $\mathrm{LM} 1896 ; \mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=4 \Omega$. For LM2896, $T_{T A B}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=8 \Omega$. Test circuit shown in Figure 2.

| Parameter | Conditions | LM1896 |  |  | LM2896 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Current | $\mathrm{P}_{\mathrm{O}}=0 W$, Dual Mode |  | 15 | 25 |  | 25 | 40 | mA |
| Operating Supply Voltage |  | 3 |  | 10 | 3 |  | 15 | V |
| Output Power LM1896N-1 LM1896N-2 <br> LM2896P-1 LM2896P-2 | $\begin{aligned} & \left.\begin{array}{l} T H D=10 \%, f=1 \mathrm{kHz} \\ \mathrm{~V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \text { Dual Mode } \\ \mathrm{V}_{\mathrm{S}}=6 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \text { Bridge Mode } \\ \mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \text { Dual Mode } \\ \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \text { Dual Mode } \\ \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega \text { Bridge Mode } \\ \mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \text { Bridge Mode } \\ \mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \text { Dual Mode } \end{array}\right\} \quad \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \end{aligned} \quad \begin{aligned} & \\ & \\ & \hline \end{aligned}$ | 0.9 | $\begin{aligned} & 1.1 \\ & 1.8 \\ & 1.3 \end{aligned}$ | 2.1 | $\begin{aligned} & 2.0 \\ & 7.2 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 9.0 \\ & 7.8 \\ & 2.5 \\ & \hline \end{aligned}$ |  | W/ch W W/ch W/ch W W W/ch |
| Distortion | $\begin{aligned} & f=1 \mathrm{kHz} \\ & \mathrm{P}_{\mathrm{o}}=50 \mathrm{~mW} \\ & \mathrm{P}_{\mathrm{O}}=0.5 \mathrm{~W} \\ & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} \end{aligned}$ |  | $\begin{aligned} & 0.09 \\ & 0.11 \end{aligned}$ |  |  | $\begin{aligned} & 0.09 \\ & 0.11 \\ & 0.14 \end{aligned}$ |  | $\begin{aligned} & \% \\ & \% \\ & \% \end{aligned}$ |
| Power Supply Rejection Ratio (PSRR) | $\begin{array}{\|l\|} \hline \mathrm{C}_{\mathrm{BY}}=100 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ \text { Output Referred, } \mathrm{V}_{\text {RIPPLE }}=250 \mathrm{mV} \\ \hline \end{array}$ | -40 | -54 |  | -40 | -54 |  | dB |
| Channel Separation | $\begin{aligned} & \mathrm{C}_{\mathrm{BY}}=100 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \text { Output Referred } \end{aligned}$ | -50 | -64 |  | -50 | -64 |  | dB |
| Noise | Equivalent Input Noise $\mathrm{R}_{\mathrm{S}}=0$, $\mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{BW}=20-20 \mathrm{kHz}$ <br> CCIR/ARM <br> Wideband |  | $\begin{aligned} & 1.4 \\ & 1.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.4 \\ & 1.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mu V \\ & \mu V \\ & \mu V \end{aligned}$ |
| DC Output Level | , | 2.8 | 3 | 3.2 | 5.6 | 6 | 6.4 | V |
| Input Impedance |  | 50 | 100 | 350 | 50 | 100 | 350 | $\mathrm{k} \Omega$ |
| Input Offset Voltage |  |  | 5 |  |  | 5 |  | mV |
| Voltage Difference between Outputs | LM1896N-2, LM2896P-2 |  | 10 | 20 |  | 10 | 20 | mV |
| Input Bias Current |  |  | 120 |  |  | 120 |  | nA |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM1896/LM2896 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon mounting techniques.

## Typical Performance Curves



## Typical Performance Curves (Continued)




TL/H/7920-3

## Equivalent Schematic



6, 9 No connection on LM1896
() indicates pin number for LM2896

## Connection Diagrams



Single-In-Line Package


## Typical Applications (Continued)



6, 9 No connection on LM1896
() Indicates pin number for LM2896

FIGURE 2. Stereo Amplifier with $\mathbf{A v}_{\mathbf{V}}=\mathbf{2 0 0}, \mathrm{BW}=\mathbf{3 0} \mathbf{~ k H z}$

## External Components (Figure 2)

## Components

1. R2, R5, R10, R13
2. R3, R12
3. $\mathrm{R}_{0}$
4. C1, C14
5. $\mathrm{C} 2, \mathrm{C} 13$
6. C3, C12
7. C5, C10
8. C7
9. $C_{C}$
10. $\mathrm{C}_{0}$
11. $\mathrm{C}_{\mathrm{S}}$

## Comments

Sets voltage gain, $A_{V}=1+R 5 / R 2$ for one channel and $A_{V}=1+R 10 / R 13$ for the other channel.
Bootstrap resistor sets drive current for output stage and allows pins 3 and 12 to go above $\mathrm{V}_{\mathrm{S}}$.
Works with $\mathrm{C}_{\mathrm{o}}$ to stabilize output stage.
Input coupling capacitor. Pins 1 and 14 are at a DC potential of $\mathrm{V}_{\mathrm{S}} / 2$. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi R_{I_{N}} C_{1}}
$$

Feedback capacitors. Ensure unity gain at DC. Also a low frequency pole at:

$$
f_{L}=\frac{1}{2 \pi R 2 C 2}
$$

Bootstrap capacitors, used to increase drive to output stage. A low frequency pole is set by:

$$
f_{L}=\frac{1}{2 \pi R 3 C 3}
$$

Compensation capacitor. These stabilize the amplifiers and adjust their bandwidth. See curve of bandwidth vs allowable gain.
Improves power supply rejection (See Typical Performance Curves). Increasing C7 increases turn-on delay.
Output coupling capacitor. Isolates pins 5 and 10 from the load. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi C_{C} R_{L}}
$$

Works with $R_{0}$ to stabilize output stage.
Provides power supply filtering.

## Application Hints

## AM Radios

The LM1896/LM2896 has been designed fo fill a wide range of audio power applications. A common problem with IC audio power amplifiers has been poor signal-to-noise performance when used in AM radio applications. In a typical radio application, the loopstick antenna is in close proximity to the audio amplifer. Current flowing in the speaker and power supply leads can cause electromagnetic coupling to the loopstick, resulting in system oscillation. In addition, most audio power amplifiers are not optimized for lowest noise because of compensation requirements. If noise from the audio amplifier radiates into the AM section, the sensitivity and signal-to-noise ratio will be degraded.
The LM1896 exhibits extremely low wideband noise due in part to an external capacitor C 5 which is used to tailor the bandwidth. The circuit shown in Figure 2 is capable of a signal-to-noise ratio in excess of 60 dB referred to 50 mW . Capacitor C5 not only limits the closed loop bandwidth, it also provides overall loop compensation. Neglecting C2 in Figure 2, the gain is:

$$
\begin{gathered}
A_{V}(S)=\frac{S+A_{V} \omega_{0}}{S+\omega_{0}} \\
\text { where } A_{V}=\frac{R 2+R 5}{R 2}, \quad \omega_{0}=\frac{1}{R 5 C 5}
\end{gathered}
$$

A curve of -3 dB BW $\left(\omega_{0}\right)$ vs $A_{V}$ is shown in the Typical Performance Curves.
Figure 3 shows a plot of recovered audio as a function of field strength in $\mu \mathrm{V} / \mathrm{M}$. The receiver section in this example is an LM3820. The power amplifier is located about two inches from the loopstick antenna. Speaker leads run parallel to the loopstick and are $1 / 8$ inch from it. Referenced to a 20 dB S/N ratio, the improvement in noise performance over conventional designs is about 10 dB . This corresponds to an increase in usable sensitivity of about 8.5 dB .

## Bridge Amplifiers

The LM1896/LM2896 can be used in the bridge mode as a monaural power amplifier. In addition to much higher power output, the bridge configuration does not require output coupling capacitors. The load is connected directly between the amplifier outputs as shown in Figure 4.

Amp 1 has a voltage gain set by $1+\mathrm{R} 5 / \mathrm{R} 2$. The output of amp 1 drives amp 2 which is configured as an inverting amplifier with unity gain. Because of this phase inversion in amp 2, there is a 6 dB increase in voltage gain referenced to $V_{i}$. The voltage gain in bridge is:

$$
\frac{V_{0}}{V_{i}}=2\left(1+\frac{R 5}{R 2}\right)
$$

$C_{B}$ is used to prevent DC voltage on the output of amp 1 from causing offset in amp 2. Low frequency response is influenced by:

$$
f_{L}=\frac{1}{2 \pi R_{B} C_{B}}
$$

Several precautions should be observed when using the LM1896/LM2896 in bridge configuration. Because the amplifiers are driving the load out of phase, an $8 \Omega$ speaker will appear as a $4 \Omega$ load, and a $4 \Omega$ speaker will appear as a $2 \Omega$ load. Power dissipation is twice as severe in this situation. For example, if $V_{S}=6 \mathrm{~V}$ and $\mathrm{R}_{\mathrm{L}}=8 \Omega$ bridged, then the maximum dissipation is:

$$
\begin{gathered}
P_{D}=\frac{V_{S}^{2}}{20 R_{L}} \times 2=\frac{6^{2}}{20 \times 4} \times 2 \\
P_{D}=0.9 \text { Watts }
\end{gathered}
$$

This amount of dissipation is equivalent to driving two $4 \Omega$ loads in the stereo configuration.
When adjusting the frequency response in the bridge configuration, R5C5 and R10C10 form a 2 pole cascade and the -3 dB bandwidth is actually shifted to a lower frequency:

$$
B W=\frac{0.707}{2 \pi R C}
$$

where $R=$ feedback resistor

$$
C=\text { feedback capacitor }
$$

To measure the output voltage, a floating or differential meter should be used because a prolonged output short will over dissipate the package. Figure 1 shows the complete bridge amplifier.


TL/H/7920-9

FIGURE 3. Improved AM Sensitivity over Conventional Design

## Application Hints (Continued)



TL/H/7920-10
Figure 4. Bridge Amplifier Connection

## Printed Circuit Layout

## Printed Circuit Board Layout

Figure 5 and Figure 6 show printed circuit board layouts for the LM1896 and LM2896. The circuits are wired as stereo amplifiers. The signal source ground should return to the input ground shown on the boards. Returning the loads to power supply ground through a separate wire will keep the THD at its lowest value. The inputs should be terminated in
less than $50 \mathrm{k} \Omega$ to prevent an input-output oscillation. This oscillation is dependent on the gain and the proximity of the bridge elements $R_{B}$ and $C_{B}$ to the ( + ) input. If the bridge mode is not used, do not insert $R_{B}, C_{B}$ into the PCB.
To wire the amplifer into the bridge configuration, short the capacitor on pin 7 (pin 1 of the LM1896) to ground. Connect together the nodes labeled BRIDGE and drive the capacitor connected to pin 5 (pin 14 of the LM1896).


FIGURE 5. Printed Circuit Board Layout for the LM1896


FIGURE 6. Printed Circuit Board Layout for the LM2896

## LM2877 Dual 4-Watt Power Audio Amplifier

## General Description

The LM2877 is a monolithic dual power amplifier designed to deliver $4 \mathrm{~W} /$ channel continuous into $8 \Omega$ loads. The LM2877 is designed to operate with a low number of external components, and still provide flexibility for use in stereo phonographs, tape recorders and AM-FM stereo receivers, etc. Each power amplifier is biased from a common internal regulator to provide high power supply rejection and output Q point centering. The LM2877 is internally compensated for all gains greater than 10, and comes in an 11-lead sin-gle-in-line package.

## Features

- 4W/channel
- -68 dB ripple rejection, output referred

■ - 70 dB channel separation, output referred

- Wide supply range, 6 - 24 V
- Very low cross-over distortion
- Low audio band noise
- AC short circuit protected
- Internal thermal shutdown


## Applications

- Multi-channel audio systems
- Stereo phonographs
- Tape recorders and players
- AM-FM radio receivers
- Servo amplifiers
- Intercom systems
- Automotive products


## Connection Diagram

(Single-In-Line Package)

*Pin 6 must be connected to GND.

## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Supply Voltage | 26 V |
| Input Voltage | $\pm 0.7 \mathrm{~V}$ |


| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $V_{S}=20 \mathrm{~V}, T_{T A B}=25^{\circ} \mathrm{C}, R_{L}=8 \Omega, A_{V}=50(34 \mathrm{~dB})$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{PO}_{0}=0 \mathrm{~W}$ |  | 25 | 50 | mA |
| Operating Supply Voltage |  | 6 |  | 24 | V |
| Output Power/Channel | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{THD}=10 \%, \mathrm{~T}_{\mathrm{TAB}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=18 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=4 \Omega \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 3.6 \\ & 1.9 \end{aligned}$ |  | $\begin{aligned} & w \\ & w \\ & w \end{aligned}$ |
| Distortion, THD | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{S}}=20 \mathrm{~V} \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} / \text { Channel } \\ & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} / \text { Channel } \\ & \mathrm{P}_{\mathrm{O}}=2 \mathrm{~W} / \text { Channel } \\ & \mathrm{f}=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, R_{\mathrm{L}}=4 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} / \text { Channel } \\ & \mathrm{P}_{\mathrm{O}}=500 \mathrm{~mW} / \text { Channel } \\ & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} / \text { Channel } \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.07 \\ 0.07 \\ \\ 0.25 \\ 0.20 \\ 0.15 \\ \hline \end{gathered}$ | $1$ | $\begin{aligned} & \% \\ & \% \\ & \% \\ & \% \\ & \% \\ & \% \\ & \hline \end{aligned}$ |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-4$ |  | $\mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Channel Separation | $\begin{aligned} & C_{F}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathbb{N}}=0.1 \mu \mathrm{~F}, \mathrm{f}=1 \mathrm{kHz}, \\ & \text { Output Referred } \\ & \mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{Vrms} \\ & \mathrm{~V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=0.5 \mathrm{Vrms} \end{aligned}$ | -50 | $\begin{aligned} & -70 \\ & -60 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| PSRR Power Supply | $\mathrm{C}_{\mathrm{F}}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{f}=120 \mathrm{~Hz}$ |  |  |  |  |
| Rejection Ratio | Output Referred $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}, \mathrm{~V}_{\text {RIPPLE }}=1 \mathrm{Vrms}$ $\mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}, \mathrm{~V}_{\mathrm{RIPPLE}}=0.5 \mathrm{Vrms}$ | -50 | $\begin{aligned} & -68 \\ & -40 \end{aligned}$ |  | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Noise | Equivalent Input Noise $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{BW}=20 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> Output Noise Wideband $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{I \mathrm{~N}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{\mathrm{V}}=200$ |  | $\begin{array}{r} 2.5 \\ 0.80 \\ \hline \end{array}$ |  | $\mu \mathrm{V}$ <br> mV |
| Open Loop Gain | $\mathrm{R}_{S}=0, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Offset Voltage |  |  | 15 |  | mV |
| Input Bias Current |  |  | 50 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Level | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$ | 9 | 10 | 11 | V |
| Slew Rate |  |  | 2.0 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Power Bandwidth |  |  | 65 |  | kHz |
| Current Limit |  |  | 1.0 |  | A |

Note 1: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM2877 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon device mounting techniques.


## Typical Performance Characteristics



## Typical Applications




Typical Applications (Continued)



Typical Applications (Continued)


TL/H/7933-8
Truth Table
Truth Table

| $\mathbf{V}_{\mathbf{\prime N}}$ | High | Low |
| :---: | :---: | :---: |
| $<1 / 4 V^{+}$ | Off | On |
| $1 / 4 V^{+}$to $3 / 4 V^{+}$ | Off | Off |
| $>3 / 4 V^{+}$ | On | Off |

## Application Hints

The LM2877 is an improved LM377 in typical audio applications. In the LM2877, the internal voltage regulator for the input stage is generated from the voltage on pin 1 . Normally, the input common-mode range is within $\pm 0.7 \mathrm{~V}$ of this pin 1 voltage. Nevertheless, the common-mode range can be increased by externally forcing the voltage on pin 1 . One way to do this is to short pin 1 to the positive supply, pin 11.

The only special care required with the LM2877 is to limit the maximum input differential voltage to $\pm 7 \mathrm{~V}$. If this differential voltage is exceeded, the input characteristics may change.
Figure 1 shows a power op amp application with $A_{V}=1$. The 100k and 10 k resistors set a noise gain of 10 and are dictated by amplifier stability. The 10k resistor is bootstrapped by the feedback so the input resistance is dominated by the $1 \mathrm{M} \Omega$ resistor.


FIGURE 1

## LM2878 Dual 5 Watt Power Audio Amplifier

## General Description

The LM2878 is a high voltage stereo power amplifier designed to deliver $5 \mathrm{~W} /$ channel continuous into $8 \Omega$ loads. The amplifier is ideal for use with low regulation power supplies due to the absolute maximum rating of 35 V and its superior power supply rejection. The LM2878 is designed to operate with a low number of external components, and still provide flexibility for use in stereo phonographs, tape recorders, and AM-FM stereo receivers. The flexibility of the LM2878 allows it to be used as a power operational amplifier, power comparator or servo amplifier. The LM2878 is internally compensated for all gains greater than 10, and comes in an 11 -lead single-in-line package (SIP). The package has been redesigned, resulting in the slightly degraded thermal characteristics shown in the figure Device Dissipation vs Ambient Temperature.

## Features

- Wide operating range 6V-32V
- 5W/channel output
- 60 dB ripple rejection, output referred

■ 70 dB channel separation, output referred
■ Low crossover distortion

- AC short circuit protected
- Internal thermal shutdown


## Applications

- Stereo phonographs
- AM-FM radio receivers
- Power op amp, power comparator
- Servo amplifiers


## Typical Applications



FIGURE 1. Stereo Phonograph Amplifier with Bass Tone Control

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
$\begin{array}{lr}\text { Supply Voltage } & 35 \mathrm{~V} \\ \text { Input Voltage (Note 1) } & \pm 0.7 \mathrm{~V}\end{array}$

| Operating Temperature (Note 2) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $+260^{\circ} \mathrm{C}$ |

Electrical Characteristics $V_{S}=22 \mathrm{~V}, T_{T A B}=25^{\circ} \mathrm{C}, R_{L}=8 \Omega, A_{V}=50(34 \mathrm{~dB})$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{P}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 10 | 50 | mA |
| Operating Supply Voltage |  | 6 |  | 32 | V |
| Output Power/Channel | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{THD}=10 \%, \mathrm{~T}_{\text {TAB }}=25^{\circ} \mathrm{C}$ | 5 | 5.5 |  | W |
| Distortion | $\begin{aligned} & \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega \\ & \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW} \end{aligned}$ |  | 0.20 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=0.5 \mathrm{~W}$ |  | 0.15 |  | \% |
|  | $\mathrm{P}_{\mathrm{O}}=2 \mathrm{~W}$ |  | 0.14 |  | \% |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{S}-6 \mathrm{~V}$ |  | Vp-p |
| Channel Separation | $\begin{aligned} & \mathrm{C}_{\mathrm{BYPASS}}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \mathrm{f}=1 \mathrm{kHz} \text {, Output Referred } \\ & \mathrm{V}_{\mathrm{O}}=4 \mathrm{Vrms} \end{aligned}$ | -50 | -70 |  | dB |
| PSRR Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{C}_{\text {BYPASS }}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F} \\ & \mathrm{f}=120 \mathrm{~Hz}, \text { Output Referred } \\ & \mathrm{V}_{\text {ripple }}=1 \text { Vrms } \end{aligned}$ | -50 | -60 |  | dB |
| PSRR Negative Supply | Measured at DC, Input Referred |  | -60 |  | dB |
| Common-Mode Range | Split Supplies $\pm 15 \mathrm{~V}$, Pin 1 <br> Tied to Pin 11 |  | $\pm 13.5$ |  | V |
| Input Offset Voltage |  |  | 10 |  | mV |
| Noise | Equivalent Input Noise $\begin{aligned} & R_{S}=0, C_{\mathbb{I N}}=0.1 \mu \mathrm{~F} \\ & \mathrm{BW}=20-20 \mathrm{kHz} \end{aligned}$ |  | 2.5 |  | $\mu \mathrm{V}$ |
|  | CCIR•ARM |  | 3.0 |  | $\mu \mathrm{V}$ |
|  | Output Noise Wideband $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{\mathrm{V}}=200$ |  | 0.8 |  | mV |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=51 \Omega, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Bias Current |  |  | 100 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Voltage | $\mathrm{V}_{\mathrm{S}}=22 \mathrm{~V}$ | 10 | 11 | 12 | V |
| Slew Rate |  |  | 2 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Power Bandwidth | 3 dB Bandwidth at 2.5W |  | 65 |  | kHz |
| Current Limit |  |  | 1.5 |  | A |

Note 1: $\pm 0.7 \mathrm{~V}$ applies to audio applications; for extended range, see Application Hints.
Note 2: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM2878 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature using a thermal resistance which depends upon device mounting techniques.

## Typical Performance Characteristics



Power Dissipation vs
Power Out


TL/H/7934-3

Equivalent Schematic Diagram


## Connection Diagram

Single-In-Line Package


## Application Hints

The LM2878 is an improved LM378 in typical audio applications. In the LM2878, the internal voltage regulator for the input stage is generated from the voltage on pin 1. Normally, the input common-mode range is within $\pm 0.7 \mathrm{~V}$ of this pin 1 voltage. Nevertheless the common-mode range can be increased by externally forcing the voltage on pin 1 . One way to do this is to short pin 1 to the positive supply, pin 11.
The only special care required with the LM2878 is to limit the maximum input differential voltage to $\pm 7 \mathrm{~V}$. If this differential voltage is exceeded, the input characteristics may change.
Figure 2 shows a power op amp application with $A_{V}=1$. The 100k and 10k resistors set a noise gain of 10 and are dictated by amplifier stability. The 10k resistor is bootstrapped by the feedback so the input resistance is dominated by the $1 \mathrm{M} \Omega$ resistor.


TL/H/7934-6
FIGURE 2. Operational Power Amplifier, $\mathbf{A v}_{\mathbf{v}}=1$

## External Components (Figure 3)

1. R2, R5, R7, R10 Sets voltage gain $A_{V}=1+R 2 / R 5$ for one channel and $A_{V}=1+$ R10/R7 for the other channel.
2. R4, R8 Resistors set input impedance and supply bias current for the positive input.
3. $\mathrm{R}_{\mathrm{O}} \quad$ Works with $\mathrm{C}_{\mathrm{O}}$ to stabilize output stage.
4. C1
5. C11 Improves power supply rejection (see Typical Performance Characteristics). Stabilizes amplifier, may need to be larg- er depending on power supply filtering.

## Typical Applications (Continued)



TL/H/7934-7
FIGURE 3. Stereo Amplifier with $\mathbf{A v}_{\mathbf{V}} \mathbf{2 0 0}$
6. C4, C8
7. C5, C7
8. $\mathrm{C}_{\mathrm{O}}$
9. C2, C10

Input coupling capacitor. Pins 4 and 8 are at a $D C$ potential of $\mathrm{V}_{\mathrm{S}} / 2$. Low frequency pole set by:

$$
f_{L}=\frac{1}{2 \pi R 4 C 4}
$$

Feedback capacitors. Ensure unity gain at DC. Also low frequency pole at:

$$
f_{L}=\frac{1}{2 \pi R 5 C 5}
$$

Works with $\mathrm{R}_{\mathrm{O}}$ to stabilize output stage. Output coupling capacitor. Low frequency pole given by:

$$
f_{L}=\frac{1}{R \pi R L C 2}
$$



TL/H/7934-8
FIGURE 4. LM2878 Servo Amplifier in Bridge Configuration

Typical Applications (Continued)

Truth Table

| $V_{I N}$ | High | Low |
| :---: | :---: | :---: |
| $<1 / 4 V^{+}$ | Off | On |
| $1 / 4 V^{+}$to $3 / 4 V^{+}$ | Off | Off |
| $>3 / 4 V^{+}$ | On | Off |

FIGURE 5. Window Comparator Driving High, Low Lamps

## LM2879 Dual 8-Watt Audio Amplifier

## General Description

The LM2879 is a monolithic dual power amplifier which offers high quality performance for stereo phonographs, tape players, recorders, AM-FM stereo receivers, etc.
The LM2879 will deliver 8W/channel to an $8 \Omega$ load. The amplifier is designed to operate with a minimum of external components and contains an internal bias regulator to bias each amplifier. Device overload protection consists of both internal current limit and thermal shutdown.

## Features

- Avo typical 90 dB
- 9W per channel (typical)
- 60 dB ripple rejection
- 70 dB channel separation

■ Self-centering biasing

- $4 \mathrm{M} \Omega$ input impedance
- Internal current limiting
- Internal thermal protection


## Applications

- Multi-channel audio systems
- Tape recorders and players
- Movie projectors
- Automotive systems
- Stereo phonographs
- Bridge output stages
- AM-FM radio receivers
- Intercoms
- Servo amplifiers
- Instrument systems


## Connection Diagram and Typical Application



FIGURE 1

TOP VIEW

Order Number LM2879T
See NS Package Number TA11B
 B

TL/H/5291-1 - input

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

## Supply Voltage

35 V
Input Voltage (Note 1) $\pm 0.7 \mathrm{~V}$
Operating Temperature (Note 2)
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Electrical Characteristics $\mathrm{V}_{S}=28 \mathrm{~V}, \mathrm{~T}_{T A B}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=8 \Omega, \mathrm{~A}_{\mathrm{V}}=50(34 \mathrm{~dB})$, unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Total Supply Current | $\mathrm{P}_{\mathrm{O}}=0 \mathrm{~W}$ |  | 12 | 65 | mA |
| Operating Supply Voltage |  | 6 |  | 32 | V |
| Output Power/Channel | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{THD}=10 \%, \mathrm{~T}_{\text {TAB }}=25^{\circ} \mathrm{C}$ | 6 | 8 |  | W |
| Distortion | $\begin{aligned} & f=1 \mathrm{kHz}, R_{\mathrm{L}}=8 \Omega \\ & \mathrm{P}_{\mathrm{O}}=1 \mathrm{~W} / \text { Channel } \end{aligned}$ |  | 0.05 | 1 | \% |
| Output Swing | $\mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | $\mathrm{V}_{\mathrm{S}}-6 \mathrm{~V}$ |  | Vp-p |
| Channel Separation | $\mathrm{C}_{\text {BYPASS }}=50 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=0.1 \mu \mathrm{~F}$ <br> $\mathrm{f}=1 \mathrm{kHz}$, Output Referred $\mathrm{V}_{\mathrm{O}}=4 \mathrm{Vrms}$ | -50 | -70 |  | dB |
| PSRR Positive Supply | $\mathrm{C}_{\text {BYPASS }}=50 \mu \mathrm{~F}, \mathrm{C}_{\text {IN }}=0.1 \mu \mathrm{~F}$ $f=120 \mathrm{~Hz}$, Output Referred $\mathrm{V}_{\text {ripple }}=1 \mathrm{Vrms}$ | -50 | -60 |  | dB |
| PSRR Negative Supply | Measured at DC, Input Referred |  | -60 |  | dB |
| Common-Mode Range | Split Supplies $\pm 15 \mathrm{~V}$, Pin 1 Tied to Pin 11 |  | $\pm 13.5$ |  | V |
| Input Offset Voltage |  |  | 10 |  | mV |
| Noise | Equivalent Input Noise $\mathrm{RS}_{\mathrm{S}}=0, \mathrm{C}_{1 \mathrm{~N}}=0.1 \mu \mathrm{~F}$ $B W=20-20 \mathrm{kHz}$ <br> CCIR•ARM <br> Output Noise Wideband $\mathrm{R}_{\mathrm{S}}=0, \mathrm{C}_{\mathbb{N}}=0.1 \mu \mathrm{~F}, \mathrm{~A}_{\mathrm{V}}=200$ |  | $\begin{aligned} & 2.5 \\ & 3.0 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & \mu V \\ & \mu V \\ & m V \end{aligned}$ |
| Open Loop Gain | $\mathrm{R}_{\mathrm{S}}=51 \Omega, \mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ |  | 70 |  | dB |
| Input Bias Current |  |  | 100 |  | nA |
| Input Impedance | Open Loop |  | 4 |  | $\mathrm{M} \Omega$ |
| DC Output Voltage | $\mathrm{V}_{\mathrm{S}}=28 \mathrm{~V}$ |  | 14 |  | V |
| Slew Rate |  |  | 2 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| Power Bandwidth | 3 dB Bandwidth at 2.5 W |  | 65 |  | kHz |
| Current Limit |  |  | 1.5 |  | A |

Note 1: The input voltage range is normally limited to $\pm 0.7 \mathrm{~V}$ with respect to pin 1 . This range may be extended by shorting pin 1 to the positive supply.
Note 2: For operation at ambient temperature greater than $25^{\circ} \mathrm{C}$, the LM2879 must be derated based on a maximum $150^{\circ} \mathrm{C}$ junction temperature. Thermal resistance, junction to case, is $3^{\circ} \mathrm{C} / \mathrm{W}$. Thermal resistance, case to ambient, is $40^{\circ} \mathrm{C} / \mathrm{W}$.

## Typical Performance Characteristics



## Typical Performance Characteristics (Continued)



Total Harmonic Distortion vs Power Output


Power Output/Channel vs Supply Voltage



## Typical Applications

Two-Phase Motor Drive



Typical Applications (Continued)

## Simple Stereo Amplifier with Bass Boost



TL/H/5291-8


TL/H/5291-9

Typical Applications (Continued)


Frequency Response of Bass Tone Control


## LM3875 <br> High Performance 40W Audio Power Amplifier

## General Description

The LM3875 is a high-performance audio power amplifier. It is capable of delivering 40 W to an $8 \Omega$ load. It is fully protected using circuit techniques similar to those found in the LM12.
The output stage is protected from a short to ground or to the supplies. Protection against transients from inductive loads is provided at the output stage via internal clamp diodes. The LM3875 also contains thermal shutdown protection against operation outside its operating temperature range.
The LM3875 is internally compensated and stable for gains $\geq 10$.

## Features

- 40W output power into $8 \Omega$
- Over-voltage protection
- Dynamic Safe Area Protection
- Fully protected from $A C$ and $D C$ short-circuits
- 11-lead TO-220 package
- Under-voltage shutdown


## Typical Application



TL/H/11449-1
C-Power supply bypass using low ESR $680 \mu \mathrm{~F}$ electrolytic, $10 \mu \mathrm{~F}$ electrolytic, and 0.1 ceramic chip capacitor.
Ground Connections
*Input signal ground.
**Power supply bypass ground.
***Output signal ground.
These three ground connections should have separate return paths to the power supply ground ("star ground").

National Semiconductor

## LM3876

High Performance 40W Audio Power Amplifier

## General Description

The LM3876 is a high-performance audio power amplifier with an output mute that eliminates turn-on and turn-off transients. It is capable of delivering 40 W to an $8 \Omega$ load. It is fully protected using circuit techniques similar to those found in the LM12.
The output stage is protected from a short to ground or to the supplies. Protection against transients from inductive loads is provided at the output stage via internal clamp diodes. The LM3876 also contains thermal shutdown protection against operation outside its operating temperature range.
The LM3876 is internally compensated and stable for gains $\geq 10$.

## Features

- 40W continuous output power into $8 \Omega$
- Turn-on and turn-off mute
- Over-voltage protection
- Dynamic Safe Area Protection
- Fully protected from AC and DC short-circuits
- 11-lead TO-220 package
- Under-voltage shutdown

Typical Application


TL/H/11450-1
C-Power supply bypass using low ESR $680 \mu \mathrm{~F}$ electrolytic, $10 \mu \mathrm{~F}$ electrolytic, and 0.1 ceramic chip capacitor.

Mute-In this example, the mute pin is tied high
Ground Connections
*Input signal groúnd.
**Power Supply bypass ground.
***Output signal ground.
These three ground connections should have separate return paths to the power supply ground ("star ground").

## Connection Diagram

Plastic Package


TL/H/11450-2
Top View
Order Number LM3876CCT See NS Package Number T11A

## LMC835 Digital Controlled Graphic Equalizer

## General Description

The LMC835 is a monolithic, digitally-controlled graphic equalizer CMOS LSI for Hi-Fi audio. The LMC835 consists of a Logic section and a Signal Path section made of analog switches and thin-film silicon-chromium resistor networks. The LMC835 is used with external resonator circuits to make a stereo equalizer with seven bands, $\pm 12 \mathrm{~dB}$ or $\pm 6$ dB gain range and 25 steps each. Only three digital inputs are needed to control the equalization. The LMC835 makes it easy to build a $\mu \mathrm{P}$-controlled equalizer.
The signal path is designed for very low noise and distortion, resulting in very high performance, compatible with PCM audio.

## Features

- No volume controls required
- Three-wire interface
- 14 bands, 25 steps each
- $\pm 12 \mathrm{~dB}$ or $\pm 6 \mathrm{~dB}$ gain ranges
- Low noise and distortion
- TTL, CMOS logic compatible


## Applications

- Hi-Fi equalizer
- Receiver
- Car stereo
- Musical instrument
- Tape equalization
- Mixer
- Volume controller


## Connection Diagrams

Dual-In-Line Package


TL/H/6753-1
Top View
Order Number LMC835N
See NS Package N28B

## Molded Chip Carrier Package



TL/H/6753-26
Top View
Order Number LMC835V
See NS Package V28A


## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage, $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$
18 V
Allowable Input Voltage (Note 1)
$\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$
to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$
Storage Temperature, $\mathrm{T}_{\text {stg }} \quad-60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ), $\mathrm{N} \mathrm{Pkg} \quad+260^{\circ} \mathrm{C}$
Lead Temperature, V Pkg
Vapor Phase ( 60 sec ) $+215^{\circ} \mathrm{C}$
Infrared (15 sec) $+220^{\circ} \mathrm{C}$

## Operating Ratings

| Supply Voltage, $\mathrm{V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}$ | 5 V to 16 V |
| :--- | ---: |
| Digital Ground (Pin 13) | $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$ |
| Digital Input (Pins 14, 15, 16) | $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$ |
| Analog Input (Pins 1, 2, 3, 4, 25, 26, 27) <br> (Note 1) |  |
| Operating Temperature, $\mathrm{T}_{\mathrm{opr}}$ | $-4 \mathrm{~V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{DD}}$ |
| to $+85^{\circ} \mathrm{C}$ |  |

Electrical Characteristics (Note 2) $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{S S}=-7.5 \mathrm{~V}, \mathrm{A.GND}=\mathrm{OV}$ LOGIC SECTION

| Symbol | Parameter | Test Conditions | Typ | Tested Limit (Note 3) |  | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDDL <br> ISSL <br> IDDH <br> ISSH | Supply Current | Pins 14, 15, 16 are 0V <br> Pins 14, 15, 16 are OV <br> Pins 14, 15, 16 are 5V <br> Pins 14, 15, 16 are 5V | $\begin{gathered} 0.01 \\ 0.01 \\ 1.3 \\ 0.9 \\ \hline \end{gathered}$ | $\begin{gathered} 0.5 \\ 0.5 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 0.5 \\ 0.5 \\ 5 \\ 5 \end{gathered}$ | mA (Max) <br> mA (Max) <br> mA (Max) <br> mA (Max) |
| $\mathrm{V}_{\text {IH }}$ | High-Level Input Voltage | @Pins 14, 15, 16 | 1.8 | 2.3 | 2.5 | $V$ (Min) |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage | @Pins 14, 15, 16 | 0.9 | 0.6 | 0.4 | V (Max) |
| $\mathrm{f}_{0}$ | Clock Frequency | @Pin 14 | 2000 | 500 | 500 | kHz (Max) |
| $\mathrm{t}_{\text {w(STB) }}$ | Width of STB Input | See Figure 1 | 0.25 | 1 | 1 | $\mu \mathrm{s}$ (Min) |
| $\mathrm{t}_{\text {setup }}$ | Data Setup Time | See Figure 1 | 0.25 | 1 | 1 | $\mu \mathrm{s}$ (Min) |
| $t_{\text {hold }}$ | Data Hold Time | See Figure 1 | 0.25 | 1 | 1 | $\mu \mathrm{S}$ (Min) |
| $\mathrm{t}_{\mathrm{cs}}$ | Delay from Rising Edge of CLOCK to STB | See Figure 1 | 0.25 | 1 | 1 | $\mu s$ (Min) |
| If | Input Current | @Pins 14, 15, $160 \mathrm{~V}<\mathrm{V}_{\mathrm{IN}}<5 \mathrm{~V}$ | $\pm 0.01$ | $\pm 1$ |  | $\mu \mathrm{A}$ (Max) |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | @Pins 14, 15, $16 \mathrm{f}=1 \mathrm{MHz}$ | 5 |  |  | pF |

Note 1: Pins 2, 3 and 26 have a maximum input voltage range of $\pm 22 \mathrm{~V}$ for the typical application shown in Figure 7.
Note 2: Bold numbers apply at temperature extremes. All other numbers apply at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{D} . \mathrm{GND}=\mathrm{A} . \mathrm{GND}=0 \mathrm{~V}$ as shown in the test circuit, Figures 3 and 4.
Note 3: Guaranteed and 100\% production tested.
Note 4: Guaranteed (but not $100 \%$ production tested) over the operating temperature range. These limits are not used to calculate outgoing quality levels.

Timing Diagram


TL/H/6753-3
TL/H/6753-3
Note: To change the gain of the presently selected band, it is not necessary to send DATA 1 (Band Selection) each time.
FIGURE 1

Electrical Characteristics (Note 2) $\mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{v}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{D} . \mathrm{GND}=\mathrm{A} . \mathrm{GND}=\mathrm{OV}$
SIGNAL PATH SECTION

| Symbol | Parameter | Test Conditions | Typ |  | Design Limit (Note 4) | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{E}_{\text {A }}$ | Gain Error | $\mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> $A_{V}=0 \mathrm{~dB} @ \pm 6 \mathrm{~dB}$ Range <br> $A_{V}= \pm 1 \mathrm{~dB} @ \pm \mathrm{dB}$ Range <br> ( $\mathrm{R}_{5 \mathrm{~b}}$ or $\mathrm{R}_{5 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 2 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{4 \mathrm{~b}}$ or $\mathrm{R}_{4 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 3 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $\mathrm{R}_{3 \mathrm{~b}}$ or $\mathrm{R}_{3 \mathrm{c}}$ is ON ) <br> $A_{V}= \pm 4 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $R_{2 b}$ or $R_{2 c}$ is $O N$ ) <br> $A_{V}= \pm 5 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $R_{1 b}$ or $R_{1 c}$ is $O N$ ) <br> $A_{V}= \pm 9 \mathrm{~dB} @ \pm 12 \mathrm{~dB}$ Range <br> ( $R_{0 b}$ or $R_{0 c}$ is ON ) | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \\ & 0.1 \\ & 0.1 \\ & 0.1 \\ & 0.1 \\ & \\ & 0.2 \end{aligned}$ | $\begin{gathered} 0.5 \\ 1 \\ 0.5 \\ 0.5 \\ 0.5 \\ 0.5 \\ 0.5 \\ 0.5 \\ 1 \end{gathered}$ | $\begin{gathered} 0.5 \\ 1 \\ 0.6 \\ 0.6 \\ 0.6 \\ 0.7 \\ 0.7 \\ 1.3 \end{gathered}$ | dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) <br> dB (Max) |
| THD | Total Harmonic Distortion | $\begin{gathered} A_{V}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ V_{I N}=4 V_{r m s}, f=1 \mathrm{kHz} \\ A_{V}=12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ V_{I N}=1 V_{\text {rms }}, f=1 \mathrm{kHz} \\ V_{I N}=1 V_{r m s}, f=20 \mathrm{kHz} \\ A_{V}=-12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ V_{I N}=4 V_{\text {rms }}, f=1 \mathrm{kHz} \\ V_{I N}=4 V_{r m s}, f=20 \mathrm{kHz} \\ \hline \end{gathered}$ | $\begin{gathered} 0.0015 \\ \\ 0.01 \\ 0.1 \\ 0.01 \\ 0.1 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.5 \\ & \\ & 0.1 \\ & 0.5 \end{aligned}$ |  | \% \% (Max) \% (Max) \% (Max) \% (Max) |
| $\mathrm{V}_{\text {O Max }}$ | Maximum Output Voltage | $\begin{gathered} \mathrm{A}_{\mathrm{V}}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ \mathrm{THD}<1 \%, \mathrm{f}=1 \mathrm{kHz} \end{gathered}$ | 5.5 | 5.1 | 5 | $\mathrm{V}_{\text {rms }}$ (Min) |
| S/N | Signal to Noise Ratio | $\begin{aligned} & \hline A_{V}=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & V_{\text {ref }}=1 \mathrm{~V}_{\text {rms }} \\ & A_{V}=12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & V_{\text {ref }}=1 V_{r m s} \\ & A_{V}=-12 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & V_{\text {ref }}=1 V_{\text {rms }} \end{aligned}$ | $\begin{aligned} & \hline 114 \\ & 106 \\ & 116 \end{aligned}$ |  |  | dB <br> dB <br> dB |
| ILEAK | Leakage Current | $\begin{aligned} & A v=0 \mathrm{~dB} @ \pm 12 \mathrm{~dB} \text { Range } \\ & \text { (All internal switches are OFF) } \\ & \text { Pin } 2+3, \text { Pin } 26 \\ & \text { Pin } 5 \sim \text { Pin } 11, \text { Pin } 18 \sim \text { Pin } 24 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 500 \\ 50 \\ \hline \end{gathered}$ |  | nA (Max) <br> nA (Max) |

Note 2; Boldface numbers apply at temperature extremes. All other numbers apply at $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-7.5 \mathrm{~V}, \mathrm{D} . \mathrm{GND}=\mathrm{A} . \mathrm{GND}=0 \mathrm{~V}$ as shown in the test circuit, Figures 3 and 4.
Note 3: Guaranteed and $100 \%$ production tested.
Note 4: Guaranteed (but not $100 \%$ production tested) over the operating temperature range. These limits are not used to calculate outgoing quality levels.
Timing Diagrams


Note: To change the gain of the presently selected band, it is not necessary to send DATA 1 (Band Selection) each time.
FIGURE 2

## Truth Tables

DATA I (Band Selection)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | L | L | L | L | L | L |
| H | X | L | L | L | L | L | H |
| H | X | L | L | L | L | H | L |
| H | X | L | L | L | L | H | H |
| H | X | L | L | L | H | L | L |
| H | X | L | L | L | H | L | H |
| H | X | L | L | L | H | H | L |
| H | X | L | L | L | H | H | H |
| H | X | L | L | H | L | L | L |
| H | X | L | L | H | L | L | H |
| H | X | L | L | H | L | H | L |
| H | X | L | L | H | L | H | H |
| H | X | L | L | H | H | L | L |
| H | X | L | L | H | H | L | H |
| H | X | L | L | H | H | H | L |
| H | X | L | L | H | H | H | H |
| H | X | L | H | Valid Binary Input |  |  |  |
| H | X | H | L | Valid Binary Input |  |  |  |
| H | X | H | H | Valid Binary Input |  |  |  |
| $\begin{aligned} & \uparrow \\ & \text { (1) } \end{aligned}$ | $\begin{array}{lll} \uparrow & \uparrow & \uparrow \\ \text { (2) } & & \uparrow \\ \hline \text { (3) } \end{array}$ |  |  | $\leftarrow$ Band Code $\quad \rightarrow$ |  |  |  |

(Ch A: Band 1~7, Ch B: Band 8~14)
Ch A $\pm 12 \mathrm{~dB}$ Range, Ch B $\pm 12 \mathrm{~dB}$ Range, No Band Selection
Ch A $\pm 12 \mathrm{~dB}$ Range, Ch B $\pm 12 \mathrm{~dB}$ Range, Band 1
Ch A $\pm 12 \mathrm{~dB}$ Range, Ch B $\pm 12 \mathrm{~dB}$ Range, Band 2
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 3
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 4
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 5
Ch A $\pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 6
Ch $A \pm 12 \mathrm{~dB}$ Range, Ch $\mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 7
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 8
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 9
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 10
Ch $\mathrm{A} \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 11
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 12
$\mathrm{Ch} A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 13
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, Band 14
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 12 \mathrm{~dB}$ Range, No Band Selection
Ch $A \pm 12 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 6 \mathrm{~dB}$ Range, Band $1 \sim 14$
Ch $A \pm 6 \mathrm{~dB}$ Range, $\mathrm{Ch} B \pm 12 \mathrm{~dB}$ Range, Band $1 \sim 14$
$\mathrm{Ch} A \pm 6 \mathrm{~dB}$ Range, $\mathrm{Ch} \mathrm{B} \pm 6 \mathrm{~dB}$ Range, Band $1 \sim 14$
(1) DATA 1
(2) Don't Care
(3) $\mathrm{Ch} A \pm 6 \mathrm{~dB} / \pm 12 \mathrm{~dB}$ Range
(4) $\mathrm{Ch} \mathrm{B} \pm 6 \mathrm{~dB} / \pm 12 \mathrm{~dB}$ Range

This is the gain if the $\pm 12 \mathrm{~dB}$ range is selected by DATA I. If the $\pm 6 \mathrm{~dB}$ range is selected, then the values shown must be approximately halved. See the characteristics curves for more exact data.

(5) DATA II
(6) Boost/Cut

## Test Circuits



TL/H/6753-5
FIGURE 3. Test Circuit for AC Measurement


FIGURE 4. Test Circuit for Leakage Current Measurement

Test Circuits (Continued)


FIGURE 5. I to V Converter

TL/H/6753-7


TL/H/6753-8
FIGURE 6. Simple Word Generator

## Typical Performance Characteristics





TL/H/6753-9

Typical Performance Characteristics (Continued)


Distortion vs Frequency


Distortion vs Output Voltage
@ $\pm 6$ dB Range


Gain vs Frequency
@ $\pm 6 \mathrm{~dB}$ Range (Boost)



Distortion vs Frequency @ $\pm 6 \mathrm{~dB}$ Range


Gain vs Frequency
@ $\pm \mathbf{1 2 ~ d B ~ R a n g e ~ ( B o o s t ) ~}$


Gain vs Frequency
@ $\pm 6 \mathrm{~dB}$ Range (Cut)



Distortion vs Output Voltage @ $\pm 12 \mathrm{~dB}$ Range


Gain vs Frequency
@ $\pm 12 \mathrm{~dB}$ Range (Cut)


Gain vs Temperature


## Typical Applications



TL/H/6753-11
FIGURE 7. Stereo 7-Band Equalizer

TABLE I: Tuned Circuit Elements

| $\mathbf{Q}_{\mathbf{0}}=\mathbf{3 . 5}, \mathbf{Q}_{\mathbf{1 2 d B}}=\mathbf{1 . 0 5}$ |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{Z 1}$ | $\mathbf{f}_{\mathbf{0}} \mathbf{( H z )}$ | $\mathbf{C}_{\mathbf{0}}(\mathbf{F})$ | $\mathbf{C}_{\mathbf{L}}(\mathbf{F})$ | $\mathbf{R}_{\mathbf{L}}(\Omega)$ | $\mathbf{R}_{\mathbf{O}}(\Omega)$ |
| $\mathrm{Z1}$ | 63 | $1 \mu$ | $0.1 \mu$ | 100 k | 680 |
| Z 2 | 160 | $0.47 \mu$ | $0.033 \mu$ | 100 k | 680 |
| $\mathrm{Z3}$ | 400 | $0.15 \mu$ | $0.015 \mu$ | 100 k | 680 |
| $\mathrm{Z4}$ | 1 k | $0.068 \mu$ | $0.0068 \mu$ | 82 k | 680 |
| $\mathrm{Z5}$ | 2.5 k | $0.022 \mu$ | $0.0033 \mu$ | 82 k | 680 |
| $\mathrm{Z6}$ | 6.3 k | $0.01 \mu$ | $0.0015 \mu$ | 62 k | 680 |
| $\mathrm{Z7}$ | 16 k | $0.0047 \mu$ | 680 p | 47 k | 680 |

TL/H/6753-12
FIGURE 8. Tuned Circuit for Stereo
7-Band Equalizer (Figure 7)

Typical Applications (Continued)
Performance Characteristics (Circuit of Figure 7)



TL/H/6753-13

Typical Applications (Continued)

| $Q_{0}=4.7, Q_{12} \mathrm{~dB}=1.4$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathrm{f}_{0}(\mathrm{~Hz})$ | $\mathrm{C}_{0}$ (F) | $C_{L}(F)$ | $\mathbf{R}_{\mathrm{L}}(\Omega)$ | $\mathbf{R}_{\mathbf{O}}(\Omega)$ |  |  |  |
| Z1 | 16 | $3.3 \mu$ | $0.47 \mu$ | 100k | 680 |  |  |  |
| Z2 | 31.5 | $15 \mu$ | $0.22 \mu$ | 110k | 680 |  | , | $L_{0}=C_{L} R_{L} R_{0}$ |
| Z3 | 63 | $1 \mu$ | $0.1 \mu$ | 100k | 680 |  |  | $\mathrm{f}_{0}=\frac{1}{2 \pi \sqrt{\mathrm{~L}_{0} \mathrm{C}_{0}}}$ |
| Z4 | 125 | $0.39 \mu$ | $0.068 \mu$ | 91k | 680 |  |  |  |
| Z5 | 250 | $0.22 \mu$ | $0.033 \mu$ | 82k | 680 |  |  | $\mathrm{Q}_{0}=\sqrt{\frac{\mathrm{C}_{0} \mathrm{R}_{0}{ }^{2}}{}}$ |
| Z6 | 500 | $0.1 \mu$ | $0.015 \mu$ | 100k | 680 |  |  | $Q_{12}=\frac{R_{0} Q_{0}}{R_{0}+15}$ |
| Z7 | 1k | $0.047 \mu$ | $0.01 \mu$ | 82k | 680 |  |  | $\mathrm{Q}_{12 \mathrm{~dB}}=\overline{R_{0}+1590}$ |
| Z8 | 2k | $0.022 \mu$ | $0.0047 \mu$ | 91k | 680 | $(1590 \Omega)=55)$ | 16k//11k |  |
| Z9 | 4k | $0.01 \mu$ | $0.0022 \mu$ | 110k | 680 |  | 16k//11k/ | TL/H/6753-15 |
| Z10 | 8k | $0.0068 \mu$ | $0.001 \mu$ | 82k | 680 |  |  | Circuit for |
| Z11 | 16k | $0.0033 \mu$ | 680p | 62k | 680 |  |  | (Figure 9) |
| Z12 | 32k | $0.0015 \mu$ | 470p | 68k | 510 |  |  |  |

## Performance Characteristics (Circuit of Figure 9)



Typical Applications (Continued)


The $\frac{\mathrm{V}^{+}}{2}$ output is used to bias the gyrators
FIGURE 11. Single Supply Stereo Equalizer

Typical Applications (Continued)


TL/H/6753-18
FIGURE 12. Stereo 7-Input/1-Output Mixers (THD is not as low as equalizer circuit)


TL/H/6753-19 FIGURE 13. Stereo Volume Control, Very Low THD


FIGURE 14. LMC835-COP404L CPU Interface

## Typical Applications (Continued)

Sample Subroutine Program for Figure 14, LMC835-COP404L CPU Interface

| HEX |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| CODE | LABEL | MNEMO |  | COMMENTS |
| 3 F | LMC835: | LBI | 3 F | ;POINT TO RAMADDRESS 3F |
| 05 | SEND | LD |  | ;RAMDATA TOA |
| 22 |  | SC |  | ; SET CARRY |
| 335F |  | OGI |  | ;SET PORT G= 1111, OPEN THE AND GATES |
| 4 F |  | XAS |  | ;SWAP A AND SIO, CLOCK START |
| 05 |  | LD |  | ;RAMDATA TOA, MAKE SURE A = DATA |
| 07 |  | XDS |  | ;SWAP A AND RAMDATA, RAMADDRESS=RAMADDRESS-1 |
| 05 |  | LD |  | ;RAMDATA TOA |
| 4 F |  | XAS |  | ;SWAP A AND SIO |
| 05 |  | LD |  | ;RAMDATA TO A, MAKE SURE A=NEWDATA |
| 07 |  | XDS |  | ;SWAP A AND RAMDATA, RAMADDRESS=RAMADDRESS-1 |
| 32 |  | RC |  | ;RESET CARRY |
| 4 F |  | XAS |  | ;SWAP A AND SIO, CLOCK STOP |
| 335D |  | OGJ | 13 | ;SET PORT G=1101, MAKE STROBE LOW |
| 335B |  | OGI | 11 | ;SET PORT G=1011, MAKE STROBE HIGH, CLOSE THE GATES |
| 4E |  | CBA |  | ; BD TOA |
| 43 |  | AISC | 3 | ;RAMADDRESS<3C THEN RETURN |
| 48 |  | RET |  |  |
| 80 |  | JP | SEND |  |


|  | RAM |  |
| :---: | :---: | :---: |
|  | ADDRESS | COMMENTS |
| 3C | DATA | ;GAIN DATA D4-D7 |
| 3D | DATA | ;GAIN DATA D0-D3 |
| 3E | DATA | ;BAND DATA D4-D7 |
| 3F | DATA | ;BAND DATA DO-D3 |

## Application Hints

## SWITCHING NOISE

The LMC835 uses CMOS analog switches that have small leakages (less than 50 nA ). When a band is selected for flat gain, all the switches in that band are open and the resonator circuit is not connected to the LMC835 resistor network. It is only in the flat mode that the small leakage currents can cause problems. The input to the resonator circuit is usually a capacitor and the leakage currents will slowly charge up this capacitor to a large voltage if there is no resistive path to limit it. When the band is set to any value other than flat, the charge on the capacitor will be discharged by the resistor network and there will be a transient at the output. To limit the size of this transient, $\mathrm{R}_{\mathrm{LEAK}}$ is necessary.

## HOW TO AVOID SWITCHING NOISE DUE TO LEAKAGE CURRENT (Refer to Figures 7 and 8)

To avoid switching noise due to leakage currents when changing the gain, it is recommended to put $\mathrm{R}_{\text {LEAK }}=100$ k $\Omega$ between Pin 3 and Pin 5-11 each, Pin 26 and Pin 1224 each. The resistor limits the voltage that the capacitor can charge to, with minimal effects on the equalization. The frequency response change due to R REAK are shown in Figure 15. The gain error is only 0.2 dB and $Q$ error is only $5 \%$ at 12 dB boost or cut.

## SIMPLE WORD GENERATOR (Figure 6)

Circuit operation revolves around an MM74HC165 parallel-in/serial-out shift register. Data bits D0 through D7 are applied to the parallel of the MM74HC165 from 8 toggle switches. The bits are shifted out to the DATA input of the LMC835 in sync with the clock. When all data bits have been loaded, CLOCK is inhibited and a STROBE pulse is generated: this sequence is initiated by a START pulse.

LMC835-COP404L CPU INTERFACE (Refer to Figure 14)
The diagram shows AND gates between the COP and the LMC835. These permit G2 to inhibit the CLOCK and DATA lines (SK and SO) during a STROBE (G1) pulse. This function may also be implemented in software. As shown in Figure 2, the data groups are shifted in D0 first. Data is loaded on positive clock edges.

## POWER SUPPLIES

These applications show LM317/337 regulators for the $\pm 7.5 \mathrm{~V}$ supplies for the LMC835. Since the latter draws only 5 mA max., 1 k series dropping resistors from the $\pm 15 \mathrm{~V}$ op amp supply and a pair of 7.5 V zeners and bypass caps will also suffice.
;POINT TO RAMADDRESS 3F ;RAMDATA TOA
; SET CARRY
;SET PORT G= 1111, OPEN THE AND GATES
;SWAP A AND SIO, CLOCK START
;RAMDATA TO A, MAKE SURE A = DATA
;SWAP A AND RAMDATA, RAMADDRESS=RAMADDRESS-1
;RAMDATA TOA
; SWAP A AND SIO
;RAMDATA TO A, MAKE SURE A=NEWDATA
;SWAP A AND RAMDATA, RAMADDRESS=RAMADDRESS-1
;RESET CARRY
;SWAP A AND SIO, CLOCK STOP
;SET PORT G=1101, MAKE STROBE LOW
;SET PORT G=1011, MAKE STROBE HIGH, CLOSE THE
;BD TOA
;RAMADDRESS < 3C THEN RETURN

## Application Hints (Continued)



FIGURE 15. Effect of RLEAK

REDUCING EXTERNAL COMPONENTS
The typical application shown in Figure 7 is switching noise free. The DC-coupled circuit in Figure 16 is also switching noise free, except at $12 \mathrm{~dB} / 6 \mathrm{~dB}$ switch turn ON/OFF. This switching noise is caused by the $I_{\text {bias }}$ and $V_{\text {offset }}$ of the op

AC COUPLING

amps. Selecting a low lbias and $\mathrm{V}_{\text {offset }} \mathrm{OP}$ amp can minimize the switching noise due to the $12 \mathrm{~dB} / 6 \mathrm{~dB}$ switch. The DCcoupled application can also eliminate the $R_{F}=100 \mathrm{k}$ resistors with only a 0.5 dB gain error at 12 dB boost or cut.


FIGURE 16. Reducing External Components

## LMC1982

## Digitally-Controlled Stereo Tone and Volume Circuit with Two Selectable Stereo Inputs

## General Description

The LMC1982 is a monolithic integrated circuit that provides volume, balance, tone (bass and treble), enhanced stereo, and loudness controls and selection between two pairs of stereo inputs. These functions are digitally controlled through a three-wire communication interface. There are two digital inputs for easy interface to other audio peripherals such as stereo decoders. The LMC1982 is designed for line level input signals ( $300 \mathrm{mV}-2 \mathrm{~V}$ ) and has a maximum gain of -0.5 dB . Volume is set at minimum and tone controls are flat when supply voltage is first applied.
Low noise and distortion result from using analog switches and poly-silicon resistor networks in the signal path.
Additional tone control can be achieved using the LMC835 stereo 7-band graphic equalizer connected to the LMC1982's SELECT OUT/SELECT IN external processor loop.

## Features

- Low noise and distortion
- Two pairs of stereo inputs
- Enhanced stereo function
- Loudness compensation
- 40 position $2 \mathrm{~dB} /$ step volume attenuator plus mute
- Independent left and right volume controls
- Low noise-suitable for use with DNR $^{\circledR}$ and Dolby ${ }^{\circledR}$ noise reduction
- External processor loop
- Signal handling suitable for compact discs
- Pop-free switching
- Serially programmable: INTERMETAL bus (IM) interface
- 6 V to 12 V single supply operation
- 28 Pin DIP or PLCC package


## Applications

- Stereo television
- Music reproduction systems
- Sound reinforcement systems
- Electronic music (MIDI)
- Personal computer audio control

Block and Connection Diagrams


TL/H/11028-1

Absolute Maximum Ratings (Notes 1 and 2)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage (V+ - GND)
15 V
Voltage at any Pin GND -0.2 V to $\mathrm{V}^{+}+0.2 \mathrm{~V}$
Input Current at any Pin (Note 3) 5 mA
Package Input Current (Note 3) 20 mA
Power Dissipation (Note 4)
500 mW
Junction Temperature
$+125^{\circ} \mathrm{C}$

| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Lead Temperature |  |
| N Package, (Soldering, 10 Seconds) | $+260^{\circ} \mathrm{C}$ |
| $V$ Package, (Vapor Phase, 60 Seconds) | $215^{\circ} \mathrm{C}$ |
| Infrared, (15 Seconds) | $220^{\circ} \mathrm{C}$ |
| ESD Susceptability (Note 5) | 2 kV |
| Operating Ratings (Notes 1 and 2) |  |
| $\begin{array}{lr}\text { Temperature Range } & T \\ \text { LMC1982CIN, LMC1982CIV } & -40^{\circ}\end{array}$ | $\begin{aligned} & T_{\text {MIN }} \leq T_{A} \leq T_{M A X} \\ & \mathcal{M}^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \end{aligned}$ |
| Supply Voltage Range ( $\mathrm{V}^{+}$- $\mathrm{V}^{-}$) | 6 V to 12V |

Electrical Characteristics The following specifications apply for $\mathrm{V}^{+}=9 \mathrm{~V}, \mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}$, input signal ( 300 mV ) applied to INPUT 1, volume $=0 \mathrm{~dB}$, bass $=0 \mathrm{~dB}$, treble $=0 \mathrm{~dB}$, enhanced stereo is off, and loudness is off unless otherwise specified. All limits apply for $T_{A}=T_{J}=+25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Typical <br> (Note 6) | Limit (Note 7) | Unit <br> (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current |  | 15 | 25 | mA (max) |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage | Clipping Level (1,.0\% THD), <br> Select Out (Pins 6, 23) | 2.3 | 2.0 | $\mathrm{V}_{\text {rms }}$ (min) |
| THD | Total Harmonic Distortion | Left and Right channels; <br> Output Pins 13, 16 $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=0.3 \mathrm{~V}_{\mathrm{rms}} \\ & \mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}, 1 \mathrm{kHz}, 10 \mathrm{kHz} \\ & \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}_{\mathrm{rms}} \\ & f_{\mathrm{IN}}=100 \mathrm{~Hz}, 1 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}_{\mathrm{rms}} \\ & \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz} \end{aligned}$ <br> $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}_{\text {rms }}$; Bass and Treble Tone Controls Set at Maximum $\mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{~V}_{\mathrm{rms}} ; \text { Volume }$ <br> Attenuator at -20 dB , Bass and Treble Tone Controls Set at Maximum | $\begin{gathered} 0.008 \\ 0.4 \\ 0.5 \\ 0.07 \\ 0.06 \end{gathered}$ | 0.1 <br> 1.0 <br> 1.0 <br> 0.5 <br> 0.15 | \% (max) <br> \% (max) <br> \% (max) <br> \% (max) <br> \% (max) |
|  | DC Shifts | $\mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{~V}_{\mathrm{rms}} ; \text { Between Any }$ <br> Two Adjacent Control Settings $\mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{~V}_{\mathrm{rms}}$ <br> All Mode and Input Positions | $\begin{aligned} & 2.0 \\ & 18 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{mV}(\max ) \\ & \mathrm{mV}(\max ) \end{aligned}$ |
| ROUT | AC Output Impedance | Pins 6, 23, ( $470 \Omega$ to Ground at Input) Pins 13, 16 | $\begin{gathered} 150 \\ 26 \end{gathered}$ | $\begin{gathered} 200 \\ 40 \end{gathered}$ | $\begin{aligned} & \Omega \text { (max) } \\ & \Omega(\max ) \\ & \hline \end{aligned}$ |
| $\mathrm{R}_{\mathrm{IN}}$ | AC Input Impedance | Pins 4, 5, 24, 25 | 50 | $\begin{aligned} & 72 \\ & 35 \\ & \hline \end{aligned}$ | $\mathrm{k} \Omega$ (max) $k \Omega$ (min) |
|  | Volume Attenuator Range | Pins 13, 16; Volume <br> Attenuation at 0100010XXX000000 (0 dB) 0100010XXX101XXX (80 dB); <br> (Relative to Attenuation at the 0 dB Setting) | $\begin{aligned} & 0.5 \\ & 80 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 78 \\ & 82 \end{aligned}$ | dB (max) <br> $d B$ (min) <br> dB (max) |
|  | Volume Step Size | All Volume Attenuation Settings from 0100010XXX101XXX ( 80 dB ) to 0100010XXX000000 ( 0 dB ) (Note 9) | 2.0 | $\begin{aligned} & 1.5 \\ & 2.5 \end{aligned}$ | dB (min) dB (min) |
|  | Channel-to-Channel Volume Tracking Error | All Volume Attenuation Settings from 0100010XXX101XXX ( 80 dB ) to $0100010 \times X X 000000(0 \mathrm{~dB})$ | $\pm 0.1$ | $\pm 1.5$ | dB (min) |
|  | Mute Attenuation | $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\mathrm{rms}}$ | 105 | 86 | dB (max) |

Electrical Characteristics The following specifications apply for $\mathrm{V}+=9 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}$, input signal ( 300 mV ) applied to INPUT 1, volume $=0 \mathrm{~dB}$, bass $=0 \mathrm{~dB}$, treble $=0 \mathrm{~dB}$, enhanced stereo is off, and loudness is off unless otherwise specified. All limits apply for $T_{A}=T_{J}=+25^{\circ} \mathrm{C}$. (Continued)

| Symbol | Parameter | Conditions | Typical (Note 6) | $\begin{gathered} \text { Limit } \\ \text { (Note 7) } \\ \hline \end{gathered}$ | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Bass Gain Range | $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}$, Pins 13, 16 | $\pm 12$ | $\begin{aligned} & \pm 10.0 \\ & \pm 14.0 \end{aligned}$ | dB (min) dB (max) |
|  | Bass Tracking Error | $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}$, Pins 13, 16 | $\pm 0.1$ | $\pm 1.5$ | dB (max) |
|  | Bass Step Size | $\mathrm{f}_{\mathrm{I}}=100 \mathrm{~Hz}$, Pins 13,16 (Relative to Previous Level) | 2.0 | $\begin{aligned} & 1.5 \\ & 2.5 \end{aligned}$ | dB (min) <br> dB (max) |
|  | Treble Gain Range | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 13, 16 | $\pm 12$ | $\begin{aligned} & \pm 10.0 \\ & \pm 14.0 \end{aligned}$ | dB (min) <br> dB (max) |
|  | Treble Tracking Error | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 13, 16 | $\pm 0.1$ | $\pm 1.5$ | dB (max) |
|  | Treble Step Size | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 13,16 (Relative to Previous Level) | 2.0 | $\begin{aligned} & 1.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\mathrm{dB}(\mathrm{~min})$ $\mathrm{dB}(\max )$ |
|  | Enhanced Stereo Cross Coupling | (Note 10) | -4.4 | $\begin{array}{r} -2.5 \\ -6.9 \\ \hline \end{array}$ | dB (min) <br> dB (max) |
|  | Frequency Response | $\mathrm{V}_{\text {IN }}$ Applied to Input 1 and Input 2; <br> $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> (Relative to Signal Amplitude at 1 kHz ) | $\pm 0.1$ | $\pm 1.0$ | dB (max) |
|  | Loudness | ```Volume Attenuator \(=40 \mathrm{~dB}\), Loudness on (See Figure 5) Gain at 100 Hz (Referenced to Gain at 1 kHz ) Gain at 10 kHz (Referenced to Gain at 1 kHz )``` | 11.5 6.5 | $\begin{gathered} 13.5 \\ 9.5 \\ 8.5 \\ 4.5 \\ \hline \end{gathered}$ | dB (max) dB (min) dB (max) $\mathrm{dB}(\min )$ |
|  | Signal-to-Noise Ratio | $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\mathrm{rms}}$, A Weighted, Measured at $1 \mathrm{kHz}, \mathrm{R}_{\mathrm{S}}=470 \Omega$ | 95 | 90 | dB (min) |
|  | Channel Balance | All Volume Settings | 0.2 | 1.0 | dB (max) |
|  | Channel Separation | Input Pins 4, 25: Output Pins 13, 16; $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\text {rms }}(\text { Note } 8)$ | 80 | 60 | dB (min) |
|  | Input-Input Isolation | $470 \Omega$ to $A C$ Ground on Unused Input | 95 | 60 | dB (min) |
| PSSR | Power Supply Rejection Ratio | $\mathrm{V}^{+}=9 \mathrm{~V}_{\mathrm{DC}} ; 200 \mathrm{mV}_{\mathrm{rms}}, 100 \mathrm{~Hz}$ <br> Sinewave Applied to Pin 26 | 32 | 28 | dB (min) |
| $\mathrm{f}_{\text {CLK }}$ | Clock Frequency |  | 5.0 | 1.0 | MHz (max) |
| $\mathrm{V}_{\mathrm{IN}(1)}$ | Logic "1" Input Voltage | Pins 1, 27, 28 (IM Bus) Pins 2, 3 | $\begin{aligned} & 1.3 \\ & 2.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 5.5 \end{aligned}$ | $\mathrm{V}(\min )$ <br> $V(\min )$ |
| $\mathrm{V}_{\text {IN(0) }}$ | Logic "0" Input Voltage | Pins 1, 27, 28 (IM Bus) Pins 2, 3 | $\begin{aligned} & \hline 0.4 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 3.5 \end{aligned}$ | V (max) <br> V (max) |
| $\mathrm{V}_{\text {OUT(1) }}$ | Logic "1" Output Voltage | Pin 28 (IM Bus) |  | 2.0 | $V$ (min) |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logic "0" Output Voltage | Pin 28 (IM Bus) | 0.4 | 0.8 | V (max) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the deivce may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 2: All voltages are specified with respect to ground.
Note 3: When the input voltage ( $\mathrm{V}_{\mathbb{N}}$ ) at any pin exceeds the power supply voltages ( $\mathrm{V}_{\mathbb{N}}<\mathrm{V}^{-}$or $\mathrm{V}_{\mathbb{N}}>\mathrm{V}^{+}$) the absolute value of the current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply voltages with 5 mA current limit to four.
Note 4: The maximum power dissipation must be derated at elevated temperatures and is dictated by $\mathrm{T}_{\mathrm{JMAX}}, \boldsymbol{\theta}_{\mathrm{JA}}$, and the ambient temperature $\mathrm{T}_{\mathrm{A}}$. The maximum allowable power dissipation is $P_{D}=\left(T_{J M A X}-T_{A}\right) / \theta_{J A}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For the LMC1982CIN, $T_{J M A X}=$ $+125^{\circ} \mathrm{C}$, and the typical junction-to-ambient thermal resistance, when board mounted, is $67^{\circ} \mathrm{C} / \mathrm{W}$.
Note 5: Human body model; 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 6: Typicals are at $T_{J}=+25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 8: The Input-Input Isolation is tested by driving one input and measuring the output when the undriven input are selected.
Note 9: The Volume Step Size is defined as the change in attenuation between any two adjacent volume attenuation settings. The nominal Volume Step Size is 2 dB .
Note 10: Enhanced Stereo Cross Coupling is a measure of the ratio between the undriven right channel output signal and the driven left channel output signal. It is measured by driving the left inputs with a $300 \mathrm{mV}_{\mathrm{rms}}$ signal while the right inputs are grounded.

## Typical Performance Characteristics



THD vs
Load Impedance
 THD vs $V_{I N}$
(VOUT Constant)


Tone Control Response with Equal Bass and Treble Control Settings


Output Voltage vs Supply Voltage


CCIR Output Noise vs Volume Setting


THD vs Frequency


Loudness Response vs Frequency


THD vs
Load Impedance


Channel Separation vs Frequency


Mute Gain vs Frequency


Select Input Impedance vs Frequency


TL/H/11028-3

## Connection Diagram



## Pin Description

CLK (1) The INTERMETAL (IM) Bus clock is applied to the CLOCK pin. This input accepts a TTL or CMOS level signal. The input is used to clock the DATA signal. A data bit must be valid on the rising clock edge.
DIGITAL INPUT Internally tied high to $\mathrm{V}+$ through a $30 \mathrm{k} \Omega$ $1 \& 2(2,3) \quad$ pull-up resistor, these inputs allow a peripheral device to place any single-bit, active low digital information onto the IM Bus. It is then sent out to the controlling device through the DATA pin. Examples of such information could include indication of the presence of a Second Audio Program (SAP) or an FM stereo carrier.
INPUTS 1 \& 2 These are the LMC1982's two stereo input (4, 25; 5, 24) pairs.
SELECT OUT The selected INPUT signal is available at $(6,23)$ this output. This feature allows external signal processors such as noise reduction or graphic equalizers to be used. This output can typically sink 1 mA . These pins should be capacitively coupled to pins 7 and 22 , respectively, if no external processor is used.
SELECT IN These are the inputs that an external signal (7, 22) processor uses to return a signal to the LMC1982. These pins should be capacitively coupled to pins 6 and 23 , respectively, if no external processor is used.
TONE IN These are the inputs to the tone control $(8,21)$ amplifier. See the Application Information section titled "Tone Control Response".


TONE OUT $(9,20)$

OP AMP
OUT $(10,19)$
LOUDNESS $(11,18)$

ENHANCED STEREO
$(12,17)$

MAIN
OUTPUT $(13,16)$
BYPASS (14)

Tone control amplifier output. See the Application Information section titled "Tone Control Response".
These outputs are used with external tone control capacitors. Internally, this output is applied to the volume attenuators.
The output signal on these pins is a voltage taken from the volume attenuator's -40 dB tap point. An external R-C network is connected to these pins.
An external R-C network is connected across these pins. This provides left-right channel cross-coupling and cancellation to create an enhanced stereo channel separation effect.
The output signal from these pins drives a stereo power amplifier. The output can typically sink 1 mA .
A $10 \mu \mathrm{~F}$ capacitor is connected between this pin and ground to provide an AC ground for the internal half-supply voltage reference.

GROUND (15) This pin is connected to analog ground.
$\mathrm{V}^{+}$(26) This is the power supply connection. The LMC1982 is operational with supply voltages from 6 V to 12 V . This pin should be bypassed to ground through a $1.0 \mu \mathrm{~F}$ capacitor.

ID (27) This is the IDENTITY digital input that, when low, signals the LMC1982 to receive, from a controlling device, a device address $\left(40_{H^{-}}\right.$ $4^{47}$ ), present on the DATA line.

DATA (28) This is the serial data input for communications sent by a controller. The controller must have open drain outputs used with external pull-up resistors. The data rate has a maximum frequency of 1 MHz . The LMC1982 requires 16 bits of data to control or change a function: the first 8 bits select the LMC1982 and one of eight functions. The final eight bits set the function to a desired value. The data must be valid on the rising edge of the CLOCK input signal.

TABLE I. IM Bus Programming Codes for LMC1982

| Address (A7-A0) | Function | Data | Function Selected |
| :---: | :---: | :---: | :---: |
| 01000000 | Input Select + Mute | XXXXXX00 <br> XXXXXX01 <br> XXXXXX10 <br> XXXXXX11 | INPUT1 INPUT2 N/A MUTE |
| 01000001 | Loudness, Enhanced Stereo | XXXXXX00 <br> XXXXXX01 <br> XXXXXX10 <br> XXXXXX11 | Loudness OFF Enhanced Stereo OFF Loudness ON Enhanced Stereo OFF Loudness OFF <br> Enhanced Stereo ON Loudness ON Enhanced Stereo ON |
| 01000010 | Bass | XXXX0000 <br> XXXX0011 <br> XXXX0110 <br> XXXX1001 <br> XXXX11XX | $\begin{gathered} -12 \mathrm{~dB} \\ -6 \mathrm{~dB} \\ \text { FLAT } \\ +6 \mathrm{~dB} \\ +12 \mathrm{~dB} \end{gathered}$ |
| 01000011 | Treble | XXXX0000 <br> XXXX0011 <br> XXXX0110 <br> XXXX1001 <br> XXXX11XX | $\begin{gathered} -12 \mathrm{~dB} \\ -6 \mathrm{~dB} \\ \text { FLAT } \\ +6 \mathrm{~dB} \\ +12 \mathrm{~dB} \end{gathered}$ |
| 01000100 | Left Volume | $\begin{aligned} & \text { XX000000 } \\ & \text { XX010100 } \\ & \text { XX101XXX } \\ & \text { XX11 XXXX } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~dB} \\ -40 \mathrm{~dB} \\ -80 \mathrm{~dB} \\ -80 \mathrm{~dB} \end{gathered}$ |
| 01000101 | Right Volume | $\begin{aligned} & \text { XX000000 } \\ & \text { XX010100 } \\ & \text { XX101XXX } \\ & \text { XX11XXXX } \end{aligned}$ | $\begin{aligned} & 0 \mathrm{~dB} \\ & -40 \mathrm{~dB} \\ & -80 \mathrm{~dB} \\ & -80 \mathrm{~dB} \end{aligned}$ |
| 01000110 | Mode Select | $\begin{aligned} & \text { XXXXX100 } \\ & \text { XXXXX101 } \\ & \text { XXXXX11X } \end{aligned}$ | Left Mono Stereo Right Mono |
| 01000111 | Read Digital Input 1 or Digital Input 2 on IM Bus | XXXXXXD1D0 | D0 $=$ Digital Input 1 <br> D1 $=$ Digital Input 2 |

## General Information

The LMC1982 is a CMOS/bipolar building block intended for high fidelity audio signal processing. It is designed for line level inputs signals ( $300 \mathrm{mV}-2 \mathrm{~V}$ ) and has a maximum gain of -0.5 dB . While the LMC1982 is manufactured with CMOS processing, NPN transistors are used to build low noise op amps. The combination of CMOS switches, bipolar op amps, and poly-silicon resistors make it possible to achieve an order of magnitude quality improvement over other bipolar circuits that use analog multipliers to accomplish gain adjustment. Internal circuits set the volume to minimum, tone controls to flat, the mute to on, and all other functions off when power is first applied. Individual left and right volume controls are software programmed to achieve
the stereo balance function. Figure 1 shows the connection diagram of a typical LMC1982 application.
The LMC1982 has internal decoding logic that allows a microprocessor ( $\mu \mathrm{P}$ ) or microcontroller ( $\mu \mathrm{C}$ ) to communicate directly to the audio control circuitry through an INTERMETAL (IM) Bus interface. This three-wire interface consists of a bi-directional DATA line, a Clock (CLK) input line, and an Identity (ID) line. Address and function selection data ( 8 bits) are serially shifted from the controller to the LMC1982. This is followed by 8 bits of function value data. Data present in the internal shift register is latched and the instruction is executed.


FIGURE 1. Typical Application

## Appličation Information

## INPUT SELECTOR

The LMC1982's inpuit selector and mode control are shown in Figure 2. The input selector selects one of two stereo signal sources or a mute function with typical attenuation of 100 dB . The selected signals are then sent to a mode control matrix. As shown in Table I, the matrix provides normal stereo or can direct either channel to both LEFT or RIGHT SELECT OUTPUTs. The third matrix mode is normal stereo. The control matrix output is buffered and appears on each channel's respective SELECT OUT pin (6, 23). Switching noise is kept to a minimum when mute is selected by using a $50 \mathrm{k} \Omega$ bias resistor.
Noise performance is optimized through the use of emitter followers in the mode control matrix's output. Internal $50 \mathrm{k} \Omega$ resistors are connected to each input selector pin to provide the proper bias point for the emitter follower buffers. Each internal $50 \mathrm{k} \Omega$ bias resistor is connected to a common halfsupply ( $\mathrm{V}^{+} / 2$ ) source. This produces a voltage at pins 6 and 23 (SELECT OUT) that is 1.4 V below $\mathrm{V}+/ 2$ (typically 3.1V with $\mathrm{V}^{+}=9 \mathrm{~V}$ ). Since a DC voltage is present at the input pins (4,5,24, and 25), input signal should be AC coupled through a $1 \mu \mathrm{~F}$ capacitor.
The output signal at pins 6 and 23 can be used to drive exteral audio processing circuits such as noise reduction (LM1894-DNR or Dolby) or graphic equalizers (LMC835). It is important that if any noise reduction is used it be placed ahead of any tone controls or equalizers in the external circuit path to preserve the frequency spectrum of the selected input signal. Otherwise, any frequency equalization could prevent the proper operation of the noise reduction circuit. If no external processor is used, a capacitor should be used to
couple the SELECT OUT signals directly to pins 7 and 22, respetively.

## MINIMUM LOAD IMPEDANCE

The LMC1982 employs emitter-followers to buffer the selected stereo channels. The buffered signals are available at pins 6 and 23 (SELECT OUT). The SELECT OUT buffers operate with a typical bias current 1 mA .
The Electrical Specifications table lists a maximum input signal of $2.0 \mathrm{~V}_{\text {rms }}\left(2.5 \mathrm{~V}_{\text {peak }}\right)$ for $1 \%$ THD at the SELECT OUT pins. This distortion level is achieved when the minimum AC load impedance seen by the SELECT OUT pins is $2.5 \mathrm{k} \Omega$ ( $2.5 \mathrm{~V} / 1 \mathrm{~mA}$ ). Using lower load impedances results in clipping at lower output levels. If the load impedance is DC-coupled, an increased quiescent current can flow. Latch-up may occur if the total emitter current exceeds 5 mA . Thus, maximum output voltage can be increased and much lower distortion levels can be achieved using load impedances of at least $25 \mathrm{k} \Omega$.

## INPUT IMPEDANCE

The input impedance of pins $4,5,24$ and 25 is defined by internal bias resistors and is typically $50 \mathrm{k} \Omega$.
The SELECT IN pins have an input impedance that varies with the BASE and TREBLE control settings. The input impedance is $100 \mathrm{k} \Omega$ at DC and $19 \mathrm{k} \Omega$ at 1 kHz when the controls are set at 0 dB . Minimum input impedance of $30.4 \mathrm{k} \Omega$ at DC and $16 \mathrm{k} \Omega$ at 1 kHz occurs when maximum boost is selected. At 10 kHz the minimum input impedance, with the tone controls flat, is $6.8 \mathrm{k} \Omega$ and, with the tone controls at maximum boost, is $2.5 \mathrm{k} \Omega$.


FIGURE 2. Input and Mode Select Circuitry

## Application Information (Continued)

## EXTERNAL SIGNAL PROCESSING

The SELECT OUT pins (6 and 23) enable greater system design flexibility by providing a means to implement an external processing loop. This loop can be used for noise reduction circuits such as DNR (LM1894) or multi-band graphic equalizers (LMC835). If both are used, it is important to ensure that the noise reduction circuitry precede the equalization circuits. Failure to do so results in improper operation of the noise reduction circuits. The system shown in Figure 3 utilizes the external loop to include DNR and a multi-band equalizer.

## TONE CONTROL RESPONSE

Bass and treble tone controls are included in the LMC1982. The tone controls used just two external capacitors for each stereo channel. Each has a corner frequency determined by the value of C2 and C3 (see Figure 4) and internal resistors in the feedback loop of the internal tone amplifier. The maxi-mum-boost or cut is determined by the data sent to the LMC1982 (see Table I).
The typical tone control response shown in Typical Performance Curves were generated with $\mathrm{C} 2=\mathrm{C} 3=0.0082 \mu \mathrm{~F}$ and show the response for each step. When modifying the tone control response it is important to note that the ratio of C3 and C2 sets the mid-frequency gain. Symmetrical tone


TL/H/11028-7
FIGURE 3. System Block Diagram Utilizing the External Processing Loop (One Channel Shown)

## Application Information (Continued)



TL/H/11028-8
FIGURE 4. The Tone Control Amplifier
Increasing the values of C2 and C3 decreases the turnover and inflection frequencies: i.e., the Tone Control Response Curves shown in Typical Performance Curves will shift left when C2 and C3 are increased and shift right when C 2 and C 3 are decreased. With $\mathrm{C} 2=\mathrm{C} 3=0.0082 \mu \mathrm{~F}, 2 \mathrm{~dB}$ steps are achieved at 100 Hz and 10 kHz . Changing C 2 and C3 to $0.01 \mu \mathrm{~F}$ shifts the 2 dB per step frequency to 72 Hz and 8.3 kHz . If the tone control capacitors size is decreased these frequencies will increase. With $\mathrm{C} 2=\mathrm{C} 3=0.0068 \mu \mathrm{~F}$ the 2 dB steps take place at 130 Hz and 11.2 kHz .

## LOUDNESS

The human ear has less sensitivity to high and low frequencies relative to its sensitivity to mid-range frequencies between 2 kHz and 6 kHz for any given acoustic level. The low and high frequency sensitivity decreases faster than the sensitivity to the mid-range frequencies as the acoustic level drops. The LMC1982's loudness function can be used to help compensate for the decreased sensitivity by boosting the gain at low and high frequencies as the volume control attenuation increases (see the curve labeled "Gain vs Frequency with Loudness Active").
The LMC1982's loudness function uses external components R1, R2, C4 and C5, as shown in Figure 5, to select the frequencies where bass and treble boost begin. The amount of boost is dependent on the volume attenuator's setting. The loudness characteristic, with the volume attenuator set at 40 dB , has a transfer function of

$$
\frac{V_{0}}{V_{1}}=\frac{(\mathrm{sC} 5 R 2+1)[\mathrm{sC} 4(\mathrm{R} 1+156 \mathrm{k})+1]}{\left(\mathrm{s}^{2}\right) \mathrm{C} 4 \mathrm{C} 5 R 2(163 \mathrm{k})+\mathrm{s}[\mathrm{C} 4(156 \mathrm{k})+\mathrm{C} 5(4.9 \mathrm{R} 2+156 \mathrm{k})]+1}
$$

The external components R1 and C4 can be eliminated and pin 10(19) left open if bass boost is the only desired loudness characteristic.

As shown in Table I, loudness and enhanced stereo are controlled through the same address. It is important to remember to set both functions to the correct value any time either of these functions is updated.


TL/H/11028-9
FIGURE 5. Loudness Control Circuit

## ENHANCED STEREO

The LMC1982 has an enhanced stereo effect that can be achieved by cross-coupling reverse phase information between the left and right stereo channels. This feature can help improve the apparent stereo channel separation when, because of cabinet or equipment limitations, the left and right speakers are closer to each other than optimum.
Enhanced stereo is created by connecting an external frequency shaping RC network between the OUTPUT operational amplifiers' inverting inputs through an internal CMOS switch (see Figure 6). The external network couples $60 \%$ of each channel's output to the opposite channel's inverting input. This cancels a portion of the signal common to both channels.


TL/H/11028-10
FIGURE 6. Enhanced Stereo Circuit
The desired $60 \%$ cross-coupling is accomplished through the internal $6.5 \mathrm{k} \Omega$ feedback resistor and an external $10 \mathrm{k} \Omega$ resistor. Bass frequency cancellation is prevented by using a $0.047 \mu \mathrm{~F}$ coupling capacitor to couple only frequencies above 330 Hz . Switching noise is eliminated by using a $680 \mathrm{k} \Omega$ resistor across the $0.047 \mu \mathrm{~F}$. R3, R4 and C6 can be eliminated if enhanced stereo is not desired.
As shown in Table I, enhanced stereo and loudness are controlled through the same address. It is important to remember to set both functions to the correct value any time either of these functions is updated.

## Application Information (Continued) <br> SERIAL DATA COMMUNICATION

The LMC1982 uses the INTERMETAL serial bus (IM Bus) standard. Serial data information is sent to the LMC1982 over a three wire IM Bus consisting of Clock (CLK), Data (DATA), and Identity (ID). The DATA line is bidirectional and the CLK and ID lines are unidirectional from the microprocessor or micontroller to the LMC1982. The LMC1982's bidirectional capability is accomplished by using an open drain output on the DATA line and an external $1 \mathrm{k} \Omega$ pull-up resistor.
The LMC1982 responds to address values from 01000000 $\left(40_{H}\right)$ through $01000111\left(47_{\mathrm{H}}\right)$. The addresses select one of the eight available functions (see Table I). The IM Bus' lines have a logic high standby state when using TTL logic levels. As shown in Figure 7, data transmission is initiated by low levels on CLK and ID. Next, eight address bits are sent. This address information includes the code to select one of the LMC1982's desired functions. Each address bit is clocked in on the rising edge of CLK. The ID line is taken high after the eight bits of address data are received by the LMC1982. The controlling system continues toggling the CLK line eight more times. Data that determines the selected function's operating point is written into, or single bit information on DIGITAL INPUT 1 or DIGITAL INPUT 2 is read from, the LMC1982. Finally, the end of transmission is signalled by pulsing the ID line low for a minimum of $1 \mu \mathrm{~s}$. The transmitted function data is latched and the function changes to its new setting.
Table I also details the serial data structure, range, and bit assignments that sets each function's operating point. The volume and tone controls' function control data binarily increments from zero to maximum as the function's operating point changes from 80 dB attenuation to 0 dB attenuation (volume) or -12 dB to +12 dB (tone controls). Note that
not all data bits are needed by each function. The extra bits shown as " $X$ "s ("don't cares") are position holders and have no affect on a respective function. They are necessary to properly position the data in the LMC1982's internal data shift register. Unexpected results may take place if these bits are not sent.
The LMC1982's internal data shift register can handle either a 16 -bit word or two 8 -bit serial data transmissions. It is the final 8 bits of data received before the ID line goes high that are used as the LMC1982 selection and function addresses. The final eight bits after the ID line returns high are used to change a function's operating point. CLK must be stopped when the final 8 data bits are received. The data stored in the internal data latch remains unchanged until the ID is pulsed, signifying the end of data transmission. When ID is pulsed, the new data in the data shift register is latched into the data latch and the selected function takes on a new operating point.
A complete description and more information concerning the IM Bus is given in the appendix of ITT's CCU2000 datasheet.

## DIGITAL I/O

The LMC1982's two Digital Input pins, 2 and 3, provide sin-gle-bit communication between a peripheral device and the controller over the IM Bus. Each pin has an internal $30 \mathrm{k} \Omega$ pull-up resistor. Therefore, these pins should be connected to open collector/drain outputs. The type of information that could be received on these lines and retrieved by a controller include FM stereo pilot indication, power on/off, Secondary Audio Program (SAP), etc.
According to Table I, the logic state of DIGITAL INPUT 1 and DIGITAL INPUT 2 is latched and can be retrieved over the IM Bus using the read command ( $47_{\mathrm{H}}$ ). The single-bit information sent on the IM Bus is active low since these lines are internally pulled high.

## LMC1983

## Digitally-Controlled Stereo Tone and Volume Circuit with Three Selectable Stereo Inputs

## General Description

The LMC1983 is a monolithic integrated circuit that provides volume, balance, tone (bäss and treble), loudness controls and selection between three pairs of stereo inputs. These functions are digitally controlled through a three-wire communication interface. There are two digital inputs for easy interface to other audio peripherals such as stereo decoders. The LMC1983 is designed for line level input signals ( $300 \mathrm{mV}-2 \mathrm{~V}$ ) and has a maximum gain of -0.5 dB . Volume is set at minimum and tone controls are flat when supply voltage is first applied.
Low noise and distortion result from using analog switches and poly-silicon resistor networks in the signal path.

Additional tone control can be achieved using the LMC835 stereo 7 -band graphic equalizer connected to the LMC1983's SELECT OUT/SELECT IN external processor loop.

## Features

- Low noise and distortion
- Three pairs of stereo inputs
- Loudness compensation
- 40 position 2 dB /step volume attenuator plus mute
- Independent left and right volume controls
- Low noise-suitable for use with DNR ${ }^{\circledR}$ and Dolby® noise reduction
- External processor loop
- Signal handling suitable for compact discs
- Pop-free switching
- Serially programmable: INTERMETAL bus (IM) interface
- 6 V to 12 V single supply operation
- 28 Pin DIP or PLCC Package


## Applications

- Stereo television
- Music reproduction systems
- Sound reinforcement systems
- Electronic music (MIDI)
- Personal computer audio contro


## Block Diagram



TL/H/11279-1

| Absolute Maximum Ratings (Notes 1 and 2) |  |  |  |
| :---: | :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications. |  | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  | Lead Temperature |  |
|  |  | N Package, (Soldering, 10 Seconds) | $+260^{\circ} \mathrm{C}$ |
| Supply Voltage (V+ - GND) | 15V | $V$ Package, (Vapor Phase, 60 Seconds) | $215^{\circ} \mathrm{C}$ |
| Voltage at any Pin | GND - 0.2V to $\mathrm{V}++0.2 \mathrm{~V}$ | Infrared, (15 Seconds) | $220^{\circ} \mathrm{C}$ |
| Input Current at any Pin (Note 3) | 5 mA | ESD Susceptability (Note 5) | 2 kV |
| Package Input Current (Note 3) | 20 mA | Operating Ratings (Notes 1 and 2) |  |
| Power Dissipation (Note 4) | 500 mW |  |  |
| Junction Temperature | $+125^{\circ} \mathrm{C}$ | $\begin{array}{lr}\text { Temperature Range } & T \\ \text { LMC1983CIN, LMC1983CIV } & -40^{\circ}\end{array}$ | $\begin{aligned} & \mathrm{CIN}_{\operatorname{MIN}} \leq \mathrm{T}_{A} \leq \mathrm{T}_{\text {MAX }} \\ & { }^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+85^{\circ} \end{aligned}$ |
|  |  | Supply Voltage Range ( $\mathrm{V}^{+}-\mathrm{V}^{-}$) | 6 V to 12V |

Electrical Characteristics The following specifications apply for $\mathrm{V}^{+}=9 \mathrm{~V}, \mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}$, input signal ( 300 mV ) applied to INPUT 1, volume $=0 \mathrm{~dB}$, bass $=0 \mathrm{~dB}$, treble $=0 \mathrm{~dB}$, and loudness is off unless otherwise specified. All limits apply for $T_{A}=T_{J}=+25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Typical (Note 6) | $\begin{gathered} \text { Limit } \\ \text { (Note 7) } \end{gathered}$ | $\begin{aligned} & \text { Unit } \\ & \text { (Limit) } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current |  | 15 | 25 | mA (max) |
| VIN | Input Voltage | Clipping Level (1.0\% THD), <br> Select Out (Fins 7, 22) | 2.3 | 2.0 | $\mathrm{V}_{\text {rms }}$ (min) |
| THD | Total Harmonic Distortion | Left and Right channels; <br> Output Pins 13, 16 $\begin{aligned} \mathrm{V}_{\mathrm{IN}} & =0.3 \mathrm{~V}_{\mathrm{rms}} ; \\ \mathrm{f}_{\mathrm{IN}} & =100 \mathrm{~Hz}, 1 \mathrm{kHz}, 10 \mathrm{kHz} \end{aligned}$ $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}_{\mathrm{rms}}$ $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}, 1 \mathrm{kHz}$ <br> $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}_{\mathrm{rms}}$; $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$ <br> $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}_{\mathrm{rms}}$; Bass and Treble <br> Tone Controls Set at Maximum $\mathrm{V}_{\mathbb{I N}}=0.3 \mathrm{~V}_{\mathrm{rms}} ; \text { Volume }$ <br> Attenuator at $\mathbf{- 2 0} \mathrm{dB}$, Bass and Treble Tone Controls Set at Maximum | $\begin{gathered} 0.008 \\ 0.4 \\ 0.5 \\ 0.07 \\ 0.06 \end{gathered}$ | 0.1 <br> 1.0 <br> 1.0 <br> 0.5 <br> 0.15 | \% (max) <br> \% (max) <br> \% (max) <br> \% (max) <br> \% (max) |
|  | DC Shifts | $\mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{~V}_{\mathrm{rms}}$; between Any <br> Two Adjacent Control Settings $\mathrm{V}_{\mathrm{IN}}=0.3 \mathrm{~V}_{\mathrm{rms}}$ <br> All Mode and Input Positions | $\begin{array}{r} 2.0 \\ 18 \end{array}$ | $\begin{aligned} & 4.0 \\ & 20 \end{aligned}$ | $\begin{aligned} & m V(\max ) \\ & m V(\max ) \end{aligned}$ |
| ROUT | AC Output Impedance | Pins 7, 22, (470 $\Omega$ to Ground at Input) Pins 13, 16 | $\begin{gathered} 150 \\ 26 \end{gathered}$ | $\begin{gathered} 200 \\ 40 \end{gathered}$ | $\begin{aligned} & \Omega \text { (max) } \\ & \Omega \text { (max } \end{aligned}$ |
| $\mathrm{R}_{\mathrm{IN}}$ | AC Input Impedance | Pins 4, 5, 23, 24, 25 | 50 | $\begin{aligned} & 72 \\ & 35 \end{aligned}$ | $\mathrm{k} \Omega$ (max) <br> $\mathrm{k} \Omega$ (min) |
|  | Volume Attenuator Range | Pins 13, 16; Volume <br> Attenuation at 0100010XXX000000 (0 dB) 0100010XXX101XXX (80 dB); <br> (Relative to Attenuation at the 0 dB Setting) | $\begin{aligned} & 0.5 \\ & 80 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 78 \\ & 82 \end{aligned}$ | dB (max) <br> $d B$ (min) <br> dB (max) |
|  | Volume Step Size | All Volume Attenuation Settings from 0100010XXX101XXX ( 80 dB ) to $0100010 \times X X 000000$ ( 0 dB ) (Note 9) | 2.0 | $\begin{aligned} & 1.5 \\ & 2.5 \end{aligned}$ | $d B$ (min) dB (min) |
|  | Channel-to-Channel Tracking Error | All Volume Attenuation Settings from $0100010 \times X X 100110(76 \mathrm{~dB})$ to $0100010 \times X X 000000$ (0 dB) from 0100010XXX101XXX ( 80 dB ) to $0100010 \times X X 100111$ (78 dB) | $\pm 0.1$ | $\begin{aligned} & \pm 1.5 \\ & \pm 2.0 \end{aligned}$ | $d B(m i n)$ <br> $\mathrm{dB}(\mathrm{min})$ |
|  | Mute Attenuation | $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\text {rms }}$ | 105 | 86 | dB (max) |

Electrical Characteristics The following specifications apply for $\mathrm{V}+=9 \mathrm{~V}, \mathrm{fiN}_{\mathrm{IN}}=1 \mathrm{kHz}$, input signal ( 300 mV ) applied to INPUT 1, volume $=0 \mathrm{~dB}$, bass $=0 \mathrm{~dB}$, treble $=0 \mathrm{~dB}$, and loudness is off unless otherwise specified. All limits apply for $T_{A}=T_{J}=+25^{\circ} \mathrm{C}$. (Continued)

| Symbol | Parameter | Conditions | Typical (Note 6) | Limit (Note 7) | Unit (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Bass Gain Range | $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}$, Pins 13, 16 | $\pm 12$ | $\begin{aligned} & \pm 10.0 \\ & \pm 14.0 \end{aligned}$ | dB (min) <br> dB (max) |
|  | Bass Tracking Error | $\mathrm{fiN}^{\text {}}=100 \mathrm{~Hz}$, Pins 13, 16 | $\pm 0.1$ | $\pm 1.5$ | dB (max) |
|  | Bass Step Size | $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}$, Pins 13, 16 (Relative to Previous Level) | 2.0 | $\begin{array}{r} 1.5 \\ 2.5 \\ \hline \end{array}$ | $\begin{array}{r} \mathrm{dB}(\min ) \\ \mathrm{dB}(\max ) \\ \hline \end{array}$ |
|  | Treble Gain Range | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 13, 16 | $\pm 12$ | $\begin{aligned} & \pm 10.0 \\ & \pm 14.0 \end{aligned}$ | dB (min) <br> dB (max) |
|  | Treble Tracking Error | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 13, 16 | $\pm 0.1$ | $\pm 1.5$ | dB (max) |
|  | Treble Step Size | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 13,16 (Relative to Previous Level) | 2.0 | $\begin{aligned} & 1.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{dB}(\min ) \\ & \mathrm{dB}(\max ) \\ & \hline \end{aligned}$ |
|  | Frequency Response | $\mathrm{V}_{\text {IN }}$ Applied to Input 1 and Input 2; <br> $\mathrm{f}_{\mathrm{IN}}=20 \mathrm{~Hz}-20 \mathrm{kHz}$ <br> (Relative to Signal Amplitude at 1 kHz ) | $\pm 0.1$ | $\pm 1.0$ | dB (max) |
|  | Loudness | ```Volume Attenuator \(=40 \mathrm{~dB}\), Loudness on (See Figure 5) Gain at 100 Hz (Referenced to Gain at 1 kHz ) Gain at 10 kHz (Referenced to Gain at 1 kHz )``` | $\begin{gathered} 11.5 \\ 6.5 \end{gathered}$ | $\begin{gathered} 13.5 \\ 9.5 \\ 8.5 \\ 4.5 \\ \hline \end{gathered}$ | dB (max) <br> dB (min) <br> dB (max) <br> $\mathrm{dB}(\mathrm{min})$ |
|  | Signal-to-Noise Ratio | $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\mathrm{rms}}$, A Weighted, Measured at $1 \mathrm{kHz}, \mathrm{R}_{\mathrm{S}}=470 \Omega$ | 95 | 90 | dB ( min ) |
|  | Channel Balance | All Volume Settings | 0.2 | 1.0 | dB (max) |
|  | Channel Separation | Input Pins 4, 25: Output Pins 13, 16; $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\text {rms }}$ (Note 8) | 80 | 60 | dB ( min ) |
|  | Input-Input Isolation | $470 \Omega$ to $A C$ Ground on Unused Input | 95 | 60 | dB (min) |
| PSSR | Power Supply Rejection Ratio | $\mathrm{V}^{+}=9 \mathrm{~V}_{\mathrm{DC}} ; 200 \mathrm{mV}_{\mathrm{rms}}, 100 \mathrm{~Hz}$ <br> Sinewave Applied to Pin 26 | 32 | 28 | dB (min) |
| $\mathrm{f}_{\text {CLK }}$ | Clock Frequency |  | 5.0 | 1.0 | MHz (max) |
| $\mathrm{V}_{\mathrm{IN}(1)}$ | Logic "1" Input Voltage | Pins 1, 27, 28 (IM Bus) Pins 2, 3 | $\begin{aligned} & 1.3 \\ & 2.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & V(\min ) \\ & V(\min ) \end{aligned}$ |
| $\mathrm{V}_{\text {IN(0) }}$ | Logic "0" Input Voltage | Pins 1, 27, 28 (IM Bus) Pins 2, 3 | $\begin{aligned} & 0.4 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 3.5 \\ & \hline \end{aligned}$ | $V$ (max) <br> V (max) |
| $\mathrm{V}_{\text {OUT(1) }}$ | Logic "1" Output Voltage | Pin 28 (IM Bus) |  | 2.0 | $V$ (min) |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logic "0" Output Voltage | Pin 28 (IM Bus) | 0.4 | 0.8 | V (max) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the deivce may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Note 2: All voltages are specified with respect to ground.
Note 3: When the input voltage $\left(\mathrm{V}_{\mathbb{I}}\right)$ at any pin exceeds the power supply voltages ( $\mathrm{V}_{\mathbb{I}}<\mathrm{V}^{-}$or $\mathrm{V}_{\mathbb{N}}>\mathrm{V}^{+}$) the absolute value of the current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply voltages with 5 mA current limit to four.

Note 4: The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{J M A X}, \theta_{J A}$, and the ambient temperature $T_{A}$. The maximum allowable power dissipation is $\mathrm{P}_{\mathrm{D}}=\left(\mathrm{T}_{\mathrm{JMAX}}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For the $\mathrm{LMC1983CIN}, \mathrm{~T}_{\mathrm{JMAX}}=$ $+125^{\circ} \mathrm{C}$, and the typical junction-to-ambient thermal resistance, when board mounted, is $67^{\circ} \mathrm{C} / \mathrm{W}$.
Note 5: Human body model; 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 6: Typicals are at $\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 8: The Input-Input Isolation is tested by driving one input and measuring the output when the undriven input are selected.
Note 9: The Volume Step Size is defined as the change in attenuation between any two adjacent volume attenuation settings. The nominal Volume Step Size is 2 dB .

Typical Performance Characteristics


THD vs Load Impedance



Tone Control Response with Equal Bass and Treble Control Settings


Output Voltage vs Supply Voltage


 Loudness Response
vs Frequency


THD vs
Load Impedance


Channel Separation vs Frequency


Mute Gain vs Frequency


Select Input Impedance vs Frequency


## Connection Diagram



Order Number LMC1983CIN See NS Package Number N28B

## Pin Description

| CLK (1) | The INTERMETAL (IM) Bus clock is ap- <br> plied to the CLOCK pin. This input ac- <br> cepts a TTL or CMOS level signal. The <br> input is used to clock the DATA signal. A |
| :--- | :--- |
| data bit must be valid on the rising clock |  |
| edge. |  |

INPUTS 1, 2 \& 3 These are the LMC1983's three stereo (4, 25; 5,24 ; input pairs.
6,23 )

SELECT OUT $(7,22)$

SELECT IN
The selected INPUT signal is available at this output. This feature allows external signal processors such as noise reduction or graphic equalizers to be used. This output can typically sink 1 mA . These pins should be capacitively coupled to pins 8 and 21, respectively, if no external processor is used. nal processor uses to return a signal to the LMC1983. These pins should be capacitively coupled to pins 7 and 22, respectively, if no external processor is used.


Top View
Order Number LMC1983CIV See NS Package Number V28A

TONE IN These are the inputs to the tone control (9,20) amplifier. See the Application Information section titled "Tone Control Response".
TONE OUT Tone control amplifier output. See the $(10,19) \quad$ Application Information section titled "Tone Control Response".
OP AMP These outputs are used with external OUT $(11,18)$ tone control capacitors. Internally, this output is applied to the volume attenuators.
LOUDNESS The output signal on these pins is a volt$(12,17) \quad$ age taken from the volume attenuator's - 40 dB tap point. An external R-C network is connected to these pins.
MAIN The output signal from these pins drives OUTPUT a stereo power amplifier. The output can $(13,16)$
BYPASS (14) A $10 \mu \mathrm{~F}$ capacitor is connected between this pin and ground to provide an AC ground for the internal half-supply voltage reference.
GROUND (15) This pin is connected to analog ground. $\mathrm{V}+$ (26)

This is the power supply connection. The LMC1983 is operational with supply voltages from 6 V to 12 V . This pin should be bypassed to ground through a $1.0 \mu \mathrm{~F}$ capacitor.
This is the IDENTITY digital input that, when low, signals the LMC1983 to receive, from a controlling device, a device address $\left(40_{H}-47_{H}\right)$, present on the DATA line.

## Pin Description (Continued)

DATA (28) This is the serial data input for communications sent by a controller. The controller must have open drain outputs used with external pull-up resistors. The data rate has a maximum frequency of 1 MHz . The LMC1983 requires 16 bits of data to control or change a function: the first 8 bits select the LMC1983 and one of eight functions. The final eight bits set the function to a desired value. The data must be valid on the rising edge of the CLOCK input signal.

## General Information

The LMC1983 is a CMOS/bipolar building block intended for high fidelity audio signal processing. It is designed for line level inputs signals ( $300 \mathrm{mV}-2 \mathrm{~V}$ ) and has a maximum gain of -0.5 dB . While the LMC1983 is manufactured with CMOS processing, NPN transistors are used to build low noise op amps. The combination of CMOS switches, bipolar
op amps, and poly-silicon resistors make it possible to achieve an order of magnitude quality improvement over other bipolar circuits that use analog multipliers to accomplish gain adjustment. Internal circuits set the volume to minimum, tone controls to flat, the mute to on, and all other functions off when power is first applied. Individual left and right volume controls are software programmed to achieve the stereo balance function. Figure 1 shows the connection diagram of a typical LMC1983 application.
The LMC1983 has internal decoding logic that allows a microprocessor ( $\mu \mathrm{P}$ ) or microcontroller ( $\mu \mathrm{C}$ ) to communicate directly to the audio control circuitry through an INTERMETAL (IM) Bus interface. This three-wire interface consists of a bi-directional DATA line, a Clock (CLK) input line, and an Identity (ID) line. Address and function selection data ( 8 bits) are serially shifted from the controller to the LMC1983. This is followed by 8 bits of function value data. Data present in the internal shift register is latched and the instruction is executed.


FIGURE 1. Typical Application

## Application Information

## INPUT SELECTOR

The LMC1983's input selector and mode control are shown in Figure 2. The input selector selects one of three stereo signal sources or a mute function with typical attenuation of 100 dB . The selected signals are then sent to a mode control matrix. As shown in Table I, the matrix provides normal stereo or can direct any given channel to both LEFT or RIGHT SELECT OUTPUTs. The third matrix mode is normal stereo. The control matrix output is buffered and appears on each channel's respective SELECT OUT pin $(7,22)$. Switching noise is kept to a minimum when mute is selected by using a $50 \mathrm{k} \Omega$ bias resistor.
Noise performance is optimized through the use of emitter followers in the mode control matrix's output. Internal $50 \mathrm{k} \Omega$ resistors are connected to each input selector pin to provide the proper bias point for the emitter follower buffers. Each internal $50 \mathrm{k} \Omega$ bias resistor is connected to a common halfsupply ( $\mathrm{V}+/ 2$ ) source. This produces a voltage at pins 7 and 22 (SELECT OUT) that is 1.4 V below $\mathrm{V}+/ 2$ (typically 3.1 V with $\mathrm{V}^{+}=9 \mathrm{~V}$ ). Since a DC voltage is present at the input pins (4, 5, 6, 23, 24, and 25), input signals should be AC coupled through a $1 \mu \mathrm{~F}$ capacitor.
The output signal at pins 7 and 22 can be used to drive exteral audio processing circuits such as noise reduction (LM1894-DNR or Dolby) or graphic equalizers (LMC835). It is important that if any noise reduction is used it be placed ahead of any tone controls or equalizers in the external circuit path to preserve the frequency spectrum of the selected input signal. Otherwise, any frequency equalization could prevent the proper operation of the noise reduction circuit. If no external processor is used, a capacitor should be used to
couple the SELECT OUT signals directly to pins 8 and 21, respectively.

## MINIMUM LOAD IMPEDANCE

The LMC1983 employs emitter-followers to buffer the selected stereo channels. The buffered signals are available at pins 7 and 22 (SELECT OUT). The SELECT OUT buffers operate with a typical bias current of 1 mA .
The Electrical Specifications table lists a maximum input signal of $2.0 \mathrm{~V}_{\text {rms }}$ ( $2.8 \mathrm{~V}_{\text {peak }}$ ) for $1 \%$ THD at the SELECT OUT pins. This distortion level is achieved when the minimum AC load impedance seen by the SELECT OUT pins is $2.5 \mathrm{k} \Omega$ $(2.5 \mathrm{~V} / 1 \mathrm{~mA})$. Using lower load impedances results in clipping at lower output levels. If the load impedance is DC-coupled, an increased quiescent current can flow. Latch-up may occur if the total emitter current exceeds 5 mA . Thus, maximum output voltage can be increased and much lower distortion levels can be achieved using load impedances of at least $25 \mathrm{k} \Omega$

## INPUT IMPEDANCE

The input impedance of pins $4,5,6,23,24$ and 25 is defined by internal bias resistors and is typically $50 \mathrm{k} \Omega$.
The SELECT IN pins have an input impedance that varies with the BASS and TREBLE control settings. The input impedance is $100 \mathrm{k} \Omega$ at $D C$ and $19 \mathrm{k} \Omega$ at 1 kHz when the controls are set at 0 dB . Minimum input impedance of $30.4 \mathrm{k} \Omega$ at DC and $16 \mathrm{k} \Omega$ at 1 kHz occurs when maximum boost is selected. At 10 kHz the minimum input impedance, with the tone controls flat, is $6.8 \mathrm{k} \Omega$ and, with the tone controls at maximum boost, is $2.5 \mathrm{k} \Omega$.


FIGURE 2. Input and Mode Select Circuitry

Application Information (Continued)
TABLE I. IM Bus Programming Codes for LMC1983

| Address (A7-A0) | Function | Data | Function Selected |
| :---: | :---: | :---: | :---: |
| 01000000 | Input Select + Mute | $\begin{aligned} & \text { XXXXXX00 } \\ & \text { XXXXXX01 } \\ & \text { XXXXXX10 } \\ & \text { XXXXX11 } \end{aligned}$ | INPUT1 <br> INPUT2 <br> INPUT3 <br> MUTE |
| 01000001 | Loudness | $\begin{aligned} & \text { XXXXXXX0 } \\ & \text { XXXXXX1 } \end{aligned}$ | Loudness OFF Loudness ON |
| 01000010 | Bass | Xxxx0000 <br> XXXX0011 <br> XXXX0110 <br> XXXX1001 <br> XXXX11XX | $\begin{gathered} -12 \mathrm{~dB} \\ -6 \mathrm{~dB} \\ \text { FLAT } \\ +6 \mathrm{~dB} \\ +12 \mathrm{~dB} \end{gathered}$ |
| 01000011 | Treble | XXXX0000 <br> XXXX0011 <br> XXXX0110 <br> XXXX1001 <br> XXXX11XX | $\begin{gathered} -12 \mathrm{~dB} \\ -6 \mathrm{~dB} \\ \text { FLAT } \\ +6 \mathrm{~dB} \\ +12 \mathrm{~dB} \\ \hline \end{gathered}$ |
| 01000100 | Left Volume | $\begin{aligned} & \text { XX000000 } \\ & \text { XX010100 } \\ & \text { XX101 XXX } \\ & \text { XX11 XXXX } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~dB} \\ -40 \mathrm{~dB} \\ -80 \mathrm{~dB} \\ -80 \mathrm{~dB} \end{gathered}$ |
| 01000101 | Right Volume | $\begin{aligned} & \text { XX000000 } \\ & \text { XX010100 } \\ & \text { XX101XXX } \\ & \text { XX11 XXXX } \end{aligned}$ | $\begin{gathered} 0 \mathrm{~dB} \\ -40 \mathrm{~dB} \\ -80 \mathrm{~dB} \\ -80 \mathrm{~dB} \end{gathered}$ |
| 01000110 | Mode Select | $\begin{aligned} & X X X X X 100 \\ & X X X X 101 \\ & X X X X 11 X \end{aligned}$ | Left Mono Stereo Right Mono |
| 01000111 | Read Digital Input 1 or Digital Input 2 on IM Bus | XXXXXXD1D0 | $\begin{aligned} & \mathrm{DO}=\text { Digital Input } 1 \\ & \mathrm{D} 1=\text { Digital Input } 2 \end{aligned}$ |

## Application Information (Continued)

## EXTERNAL SIGNAL PROCESSING

The SELECT OUT pins (7 and 22) enable greater system design flexibility by providing a means to implement an external processing loop. This loop can be used for noise reduction circuits such as DNR (LM1894) or multi-band graphic equalizers (LMC835). If both are used, it is important to ensure that the noise reduction circuitry precede the equalization circuits. Failure to do so results in improper operation of the noise reduction circuits. The system shown in Figure 3 utilizes the external loop to include DNR and a multi-band equalizer.

## TONE CONTROL RESPONSE

Bass and treble tone controls are included in the LMC1983. The tone controls use just two external capacitors for each stereo channel. Each has a corner frequency determined by the value of C2 and C3 (see Figure 4 ) and internal resistors in the feedback loop of the internal tone amplifier. The maxi-mum-boost or cut is determined by the data sent to the LMC1983 (see Table I).
The typical tone control response shown in Typical Performance Curves were generated with $\mathrm{C} 2=\mathrm{C} 3=0.0082 \mu \mathrm{~F}$ and show the response for each step. When modifying the tone control response it is important to note that the ratio of C3 and C2 sets the mid-frequency gain. Symmetrical tone
response is achieved when $\mathrm{C} 2=\mathrm{C} 3$. However, with $\mathrm{C} 2=2(\mathrm{C} 3)$ and the tone controls set to "flat", the frequency response will be flat at 20 Hz and 20 kHz , and +6 dB at 1 kHz.
The frequency where a tone control begins to deviate from a flat response is referred to as the turn-over frequency. With $\mathrm{C}=\mathrm{C} 2=\mathrm{C} 3$, the LMC1983's treble turn-over frequency is nominally

$$
\mathrm{f}_{\mathrm{TT}}=\frac{1}{2 \pi \mathrm{C}(14 \mathrm{k} \Omega)}
$$

The bass turn-over frequency is nominally

$$
f_{B T}=\frac{1}{2 \pi \mathrm{C}(30.4 \mathrm{k} \Omega)}
$$

when maximum boost is chosen. The inflection points (the frequencies where the boost or cut is within 3 dB of the final value) are for treble and bass

$$
\begin{aligned}
\mathrm{f}_{\mathrm{TI}} & =\frac{1}{2 \pi \mathrm{C}(1.9 \mathrm{k} \Omega)} \\
\mathrm{f}_{\mathrm{BI}} & =\frac{1}{2 \pi \mathrm{C}(169.6 \mathrm{k} \Omega)}
\end{aligned}
$$



TL/H/11279-5
FIGURE 3. System Block Diagram Utilizing the External Processing Loop (One Channel Shown)

## Application Information (Continued)



FIGURE 4. The Tone Control Amplifier
Increasing the values of C2 and C3 decreases the turnover and inflection frequencies: i.e., the Tone Control Response Curves shown in Typical Performance Curves will shift left when C2 and C3 are increased and shift right when C2 and C 3 are decreased. With $\mathrm{C} 2=\mathrm{C} 3=0.0082,2 \mathrm{~dB}$ steps are achieved at 100 Hz and 10 kHz . Changing C2 and C3 to $0.01 \mu \mathrm{~F}$ shifts the 2 dB per step frequency to 72 Hz and 8.3 kHz . If the tone control capacitors' size is decreased these frequencies will increase. With $\mathrm{C} 2=\mathrm{C} 3=0.0068 \mu \mathrm{~F}$ the 2 dB steps take place at 130 Hz and 11.2 kHz .

## LOUDNESS

The human ear has less sensitivity to high and low frequencies relative to its sensitivity to mid-range frequencies between 2 kHz and 6 kHz for any given acoustic level. The low and high frequency sensitivity decreases faster than the sensitivity to the mid-range frequencies as the acoustic level drops. The LMC1983's loudness function can be used to help compensate for the decreased sensitivity by boosting the gain at low and high frequencies as the volume control attenuation increases (see the curve labeled "Gain vs Frequency with Loudness Active").
The LMC1983's loudness function uses external components R1, R2, C4 and C5, as shown in Figure 5, to select the frequencies where bass and treble boost begin. The amount
of boost is dependent on the volume attenuator's setting. The loudness characteristic, with the volume attenuator set at 40 dB , has a transfer function of

$$
\frac{\mathrm{V}_{\mathrm{O}}}{\mathrm{~V}_{1}}=\frac{(\mathrm{sC} 5 \mathrm{R} 2+1)[\mathrm{sC} 4(\mathrm{R} 1+156 \mathrm{k})+1]}{\left(\mathrm{s}^{2}\right) \mathrm{C} 4 \mathrm{C} 5 \mathrm{R} 2(163 \mathrm{k})+\mathrm{s}[\mathrm{C} 4(156 \mathrm{k})+\mathrm{C} 5(4.9 \mathrm{R} 2+156 \mathrm{k})]+1}
$$

The external components R1 and C4 can be eliminated and pin 11(18) left open if bass boost is the only desired loudness characteristic.


TL/H/11279-7

## FIGURE 5. Loudness Control Circuit

## SERIAL DATA COMMUNICATION

The LMC1983 uses the INTERMETAL serial bus (IM Bus) standard. Serial data information is sent to the LMC1983 over a three wire IM Bus consisting of Clock (CLK), Data (DATA), and Identity (ID). The DATA line is bidirectional and the CLK and ID lines are unidirectional from the microprocessor or micontroller to the LMC1983. The LMC1983's bidirectional capability is accomplished by using an open drain output on the DATA line and an external $1 \mathrm{k} \Omega$ pull-up resistor.
The LMC1983 responds to address values from 01000000 $\left(40_{\mathrm{H}}\right)$ through $01000111(47 \mathrm{H})$. The addresses select one of the eight available functions (see Table I). The IM Bus' lines have a logic high standby state when using TTL logic levels. As shown in Figure 6, data transmission is initiated by low levels on CLK and ID. Next, eight address bits are sent. This address information includes the code to select one of the LMC1983's desired functions. Each address bit is clocked in on the rising edge of CLK. The ID line is taken high after the eight bits of address data are received by the LMC1983.


FIGURE 6. LMC1983's INTERMETAL Serial Bus Timing

## Application Information (Continued)

The controlling system continues toggling the CLK line eight more times. Data that determines the selected function's operating point is written into, or single bit information on DIGITAL INPUT 1 or DIGITAL INPUT 2 is read from, the LMC1983. Finally, the end of transmission is signaled by pulsing the ID line low for a minimum of $3 \mu \mathrm{~s}$. The transmitted function data is latched and the function changes to its new setting.
Table I also details the serial data structure, range, and bit assignments that sets each function's operating point. The volume and tone controls' function control data binarily increments from zero to maximum as the function's operating point changes from 80 dB attenuation to 0 dB attenuation (volume) or -12 dB to +12 dB (tone controls). Note that not all data bits are needed by each function. The extra bits shown as " $X$ "s ("don't cares") are position holders and have no affect on a respective control. They are necessary to properly position the data in the LMC1983's internal data shift register. Unexpected results may take place if these bits are not sent.
The LMC1983's internal data shift register can handle either a 16-bit word or two 8 -bit serial data transmissions. It is the final 8 bits of data received before the ID line goes high that are used as the LMC1983 selection and function addresses. The final eight bits after the ID line returns high are used to
change a function's operating point. CLK must be stopped when the final 8 data bits are received. The data stored in the internal data latch remains unchanged until the ID is pulsed, signifying the end of data transmission. When ID is pulsed, the new data in the data shift register is latched into the data latch and the selected function takes on a new operating point.
A complete description and more information concerning the IM Bus is given in the appendix of ITT's CCU2000 datasheet.

## DIGITAL I/O

The LMC1983's two Digital Input pins, 2 and 3, provide sin-gle-bit communication between a peripheral device and the controller over the IM Bus. Each pin has an internal $30 \mathrm{k} \boldsymbol{\Omega}$ pull-up resistor. Therefore, these pins should be connected to open collector/drain outputs. The type of information that could be received on these lines and retrieved by a controller include FM stereo pilot indication, power on/off, Secondary Audio Program (SAP), etc.
According to Table I, the logic state of DIGITAL INPUT 1 and DIGITAL INPUT 2 is latched and can be retrieved over the IM Bus using the read command ( $47_{\mathrm{H}}$ ). The single-bit information sent on the IM Bus is active low since these lines are internally pulled high.

## LMC1992 Digitally-Controlled Stereo Tone and Volume Circuit with Four-Channel Input-Selector

## General Description

The LMC1992 is a monolithic integrated circuit that provides four stereo inputs, bass and treble tone controls, and volume, balance, and front-rear fader controls. These functions are digitally controlled through a three-wire communication interface. All of the LMC1992s functions are achieved with only three external capacitors per channel. It is designed for line level input signals ( $300 \mathrm{mV}-2 \mathrm{~V}$ ) and has a maximum gain of 0 dB .
The internal design is optimized for external capacitors having values of $0.1 \mu \mathrm{~F}$ or less. This allows the use of chip capacitors for coupling and tone control functions.
Low noise and distortion result from using analog switches and thin-film silicon-chromium resistor networks in the signal path.
Volume and fader are at minimum and tone controls are flat when supply voltage is first applied.
Additional tone control can be achieved using the LMC835 stereo 7-band graphic equalizer connected to the LMC1992's select-out/select-in external processor loop.

## Features

- Low noise and distortion
- Four stereo inputs
- 40 volume levels including mute
- 20 fader levels
- All attenuators have a 2 dB of attenuation per step
- Front/back fade control
- External processor loop
- Only three external components per channel
- Serial programmable: standard MICROWIRETM interface
■ Single supply operation: 6V to 12 V supply voltage
- Protection address (similar to DS8906)
- DC-coupled inputs
- Single supply operation


## Applications

- Automotive audio systems
- Sound reinforcement systems
- Home entertainment-stereo television and music reproduction systems
- Electronic music (MIDI)


## Block and Connection Diagrams




Order Number LMC1992CCN See NS Package Number N28B

[^4]Absolute Maximum Ratings (Notes 1 and 2)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage (V ${ }^{+}$- GND) | 15 V |
| :--- | ---: |
| Voltage at Any Pin | GND -0.2 V to $\mathrm{V}+$0.2 V <br> Input Current at Any Pin (Note 3) <br> Package Input Current (Note 3) <br> Power Dissipation (Note 4) <br> Junction Temperature$\quad 20 \mathrm{~mA}$ |
|  | 500 mW |


| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Lead Temperature |  |
| N Package, Soldering, 10 sec. | $+260^{\circ} \mathrm{C}$ |
| ESD Susceptibility (Note 5) | 2000V |
| Pins 9, 10, 11, 19, 20, 21 | 850 V |
| Operating Ratings (Notes 1 and 2) |  |
| Temperature Range <br> LMC1992CCN | $\begin{gathered} \mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }} \\ 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \end{gathered}$ |
| Supply Voltage Range ( $\mathrm{V}^{+}$- $\mathrm{V}^{-}$) | 6 V to 12 V |

Electrical Characteristics The following specifications apply for $\mathrm{V}^{+}=8 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}$, input signal applied to channel 1, volume $=0 \mathrm{~dB}$, bass $=0 \mathrm{~dB}$, treble $=0 \mathrm{~dB}$, and faders $=0 \mathrm{~dB}$ unless otherwise specified. All limits $T_{A}=T_{J}=$ $25^{\circ} \mathrm{C}$.

| Symbol | Parameter | Conditions | Typical (Note 6) | $\begin{aligned} & \text { Limit } \\ & \text { (Note 7) } \end{aligned}$ | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current |  |  | 27.0 | mA (max) |
| $\mathrm{V}_{\text {IN }}$ | Input Voltage | Clipping Level (1.0\% THD), <br> Select Out (Pins 8, 22) | 2.3 | 2.0 | $\mathrm{V}_{\text {rms }}$ (min) |
| V OUT | Output Voltage | Clipping Level (1.0\% THD), Outputs (Pins 13, 14, 16, 17) | 1.2 | 0.65 | $\mathrm{V}_{\text {rms }}$ (min) |
| THD | Total Harmonic Distortion | All Four Channels <br> Volume Attenuator at 0 dB , Input Level $0.3 \mathrm{~V}_{\mathrm{rms}}$ <br> Volume Attenuator at -20 dB, Input Level $0.6 \mathrm{~V}_{\text {rms }}$ | $\begin{aligned} & 0.15 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \%(\max ) \\ & \%(\max ) \end{aligned}$ |
| EnOUT | Output Noise | All Four Channels CCIR/ARM Filter, $\mathrm{R}_{\mathrm{S}}=0 \Omega$ | 6.5 | 30.0 | $\mu \mathrm{V}_{\text {rms }}$ (max) |
| $\mathrm{E}_{\text {nout }}$ | Output Noise | All Four Channels CCIR/ARM Filter, $\mathrm{R}_{\mathrm{S}}=0 \Omega$ <br> Volume Attenuator $=-80 \mathrm{~dB}$ | 5.0 | 20.0 | $\mu \mathrm{V}_{\text {rms }}$ (max) |
| ROUT | DC Output Impedance | Pins 8, 22 <br> Pins 13, 14, 16, 17 | $\begin{aligned} & 100 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 120 \end{aligned}$ | $\begin{aligned} & \Omega(\max ) \\ & \Omega(\max ) \end{aligned}$ |
| $\mathrm{R}_{\text {IN }}$ | DC Input Impedance | Pins 4, 5, 6, 7, 23, 24, 25, 26 | 2 |  | $\mathrm{M} \Omega$ |
|  | Volume Attenuator Range | Pins 16, 17; Volume Attenuation at 0101110100X (0 dB); (Absolute Gain) 01011000000 ( 80 dB ); (Relative to Attenuation at the 0 dB setting) | $\begin{gathered} -1.0 \\ 80.0 \end{gathered}$ | $\begin{gathered} -1.5 \\ 75.0 \end{gathered}$ | dB (max) <br> dB (min) |
|  | Volume Step Size | All Volume Attenuation Settings from 01011001010 ( 60 dB ) to $0101110100 \mathrm{X}(0 \mathrm{~dB})$ (Note 9) | 2.0 | $\begin{aligned} & 0.7 \\ & 4.3 \\ & \hline \end{aligned}$ | dB (min) dB (max) |
|  | Channel-to-Channel Volume Tracking Error | Fader Attenuation from 1XXX000000 ( 40 dB ) to 1XXX1010X (0 dB) | $\pm 0.5$ | $\pm 1.0$ | dB (max) |
|  | Fader Attenuation Range | Pins 16, 17; Fader Attenuation at 011XXX1010X (0 dB); (Absolute Gain) 011 XXX00000 ( 40 dB ); (Relative to Attenuation at the 0 dB setting) | $\begin{gathered} -1.0 \\ 40 \end{gathered}$ | $\begin{aligned} & -1.5 \\ & 38.0 \end{aligned}$ | dB (max) $d B$ (min) |
|  | Fader Step Size | All Fader Attenuation Settings from 011XXX00000 ( 40 dB ) to 011XXX1010X (0 dB) (Note 10) | 2.0 | $\begin{aligned} & 1.0 \\ & 4.5 \end{aligned}$ | dB (min) dB (max) |

Electrical Characteristics The following specifications apply for $\mathrm{V}^{+}=8 \mathrm{~V}, \mathrm{f}_{\mathrm{N}}=1 \mathrm{kHz}$, input signal applied to channel 1, volume $=0 \mathrm{~dB}$, bass $=0 \mathrm{~dB}$, treble $=0 \mathrm{~dB}$, and faders $=0 \mathrm{~dB}$ unless otherwise specified. All limits $T_{A}=T_{J}=$ $25^{\circ} \mathrm{C}$. (Continued)

| Symbol | Parameter | Conditions | Typical (Note 6) | $\begin{aligned} & \text { Limit } \\ & \text { (Note 7) } \end{aligned}$ | Units <br> (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Bass Gain Range | $\mathrm{fiN}^{\text {a }}=100 \mathrm{~Hz}$, Pins 14, 16 | $\pm 12$ | $\pm 10.0$ | $\mathrm{dB}(\min )$ |
|  | Bass Tracking Error | $\mathrm{f}_{\mathrm{IN}}=100 \mathrm{~Hz}$, Pins 14, 16 | $\pm 0.1$ | $\pm 1.0$ | dB (max) |
|  | Bass Step Size | $f_{\mathrm{IN}}=100 \mathrm{~Hz} \text {, Pins } 14,16$ <br> (Relative to Previous Level) | 2.0 | $\begin{aligned} & 1.0 \\ & 3.0 \end{aligned}$ | $d B$ (min) <br> dB (max) |
|  | Treble Gain Range | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 14, 16 | $\pm 12$ | $\pm 10.0$ | dB (min) |
|  | Treble Tracking Error | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 14, 16 | $\pm 0.1$ | $\pm 1.0$ | dB (max) |
|  | Treble Step Size | $\mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}$, Pins 14, 16 (Relative to Previous Level) | 2.0 | $\begin{aligned} & 1.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $d B$ (min) <br> dB (max) |
|  | Frequency Response | $\begin{aligned} & -3 \mathrm{~dB} \\ & -0.3 \mathrm{~dB} \text { (Relative to Signal Amplitude at } 1 \mathrm{kHz} \text { ) } \end{aligned}$ | 450 | 20 | $\begin{gathered} \mathrm{kHz} \\ \mathrm{kHz}(\mathrm{~min}) \end{gathered}$ |
|  | Channel Separation | $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\text {rms }}$ | 97 | 70 | dB (min) |
|  | Input-Input Isolation | $\mathrm{V}_{\mathrm{IN}}=1.0 \mathrm{~V}_{\text {rms }}($ Note 8$)$ | 90 | 70 | dB (min) |
| PSRR | Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{V}^{+}=8 \mathrm{~V}_{\mathrm{DC}} ; 100 \mathrm{mV} \mathrm{P}_{\text {P-P }} \\ & 100 \mathrm{~Hz} \text { Sinewave Applied to Pin } 28 \end{aligned}$ | 40 | 31 | dB (min) |
| $\mathrm{f}_{\text {CLK }}$ | Clock Frequency |  | 1.0 | 0.5 | MHz (max) |
| $\mathrm{V}_{\text {IN(1) }}$ | Logic "1" Input Voltage |  | 1.3 | 2.0 | $V$ (min) |
| $\mathrm{V}_{\mathrm{IN}(0)}$ | Logic "0" Input Voltage |  | 0.4 | 0.8 | V (max) |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 2: All voltages are specified with respect to ground.
Note 3: When the input voltage $\left(\mathrm{V}_{\mathbb{I}}\right)$ at any pin exceeds the power supply voltages ( $\mathrm{V}_{\mathrm{IN}}<\mathrm{V}^{-}$or $\mathrm{V}_{\mathbb{I N}}>\mathrm{V}^{+}$) the absolute value of the current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply voltages with 5 mA current limit to four.
Note 4: The maximum power dissipation must be de-rated at elevated temperatures and is dictated by $T_{J M A X}, \phi_{J A}$, and the ambient temperature $T_{A}$. The maximum allowable power dissipation is $P D=\left(T_{J M A X}-T_{A}\right) / \theta_{J A}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For the LMC1992CCN, $T_{J M A X}$ $=125^{\circ} \mathrm{C}$, and the typical junction-to-ambient thermal resistance, when board mounted, is $67^{\circ} \mathrm{C} / \mathrm{W}$.
Note 5: Human body model; 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 6: Typicals are at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 7: Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 8: The Input-Input Isolation is tested by driving one input and measuring the front outputs when the undriven inputs are selected.
Note 9: The Volume Step Size is defined as the change in attenuation between any two adjacent volume attenuation settings. The nominal Volume Step Size is 2 dB .
Note 10: The Fader Step Size is defined as the change in attenuation between any two adjacent fader attenuation settings. The nominal Volume Step Size is 2 dB .

Typical Performance Characteristics


TL/H/10789-3
Total Harmonic Distortion vs Output AC Load


TL/H/10789-6



TL/H/10789-4
Total Harmonic Distortion vs Select Out AC Load


TL/H/10789-7
Total Harmonic Distortion
 TL/H/10789-10


TL/H/10789-5
CCIR Output Noise Voltage vs Volume Setting


TL/H/10789-8


TL/H/10789-11

Typical Performance Characteristics (Continued)


## Connection Diagram



Pin Description
DATA(1) This is the serial data input for communications sent by a controller. The data rate has a maximum frequency of 500 kHz . The LMC1992 requires 11 bits of data to control or change a function: the first two bits, a 1 and 0, select the LMC1992, the next three bits select a function, and the final six bits set the function to a desired value. The data must be valid on the rising edge of the CLOCK input signal.
CLOCK(2) The CLOCK input accepts a TTL or CMOS level clocking signal. The input is used to clock the DATA input signal and determines when a data bit is valid.
ENABLE(3) This input accepts a logic low signal when a controller is addressing the LMC1992. When ENABLE is active, the LMC1992 responds to input signals present on the DATA and CLOCK inputs.
INPUT 1-4 Four two-channel analog inputs are available
(4-7, 23-26) on the LMC1992. These pins should be dc-biased to mid-supply.
SELECT OUT The selected INPUT signal is available at this $(8,22) \quad$ output. This feature allows the use of external signal processing such as noise reduction or graphic equalizers. This output can typically sink 1 mA .
SELECT IN This is the input that an external signal proc-
$(9,21)$ essor uses to return a signal to the LMC1992.
TONE IN This is the input to the tone control amplifier.
$(10,20) \quad$ See the Application Information section titled "Tone Control Response".
TONE OUT Tone control amplifier output. See the Appli$(11,19) \quad$ cation Information section titled "Tone Control Response".
OP AMP OUT This output is used externally with the tone $(12,18) \quad$ control capacitors. Internally, this output is applied to the volume attenuators.

REAR OUT $(13,17)$

This pin's output signal is intended for the rear amplifiers in a four speaker stereo system. The output can typically sink $350 \mu \mathrm{~A}$.
FRONT OUT This pin's output signal is intended for the $(14,16)$ front amplifiers in a four speaker stereo system. The output can typically sink $350 \mu \mathrm{~A}$.
GROUND
This is the system ground connection.
This is the power supply connection. The LMC1992 is operational with supply voltages from 6 V to 12 V . It is recommended that this pin is bypassed with $0.1 \mu \mathrm{~F}$ capacitor.
BYPASS (27) A $10 \mu \mathrm{~F}$ capacitor is connected between this pin and ground.

## General Information

The LMC1992 is a CMOS/bipolar high quality building block intended for high fidelity audio signal processing. It is designed for line level input signals ( $300 \mathrm{mV}-2 \mathrm{~V}$ ) and has a maximum gain of -1 dB . While the LMC1992 is manufactured with CMOS processing, NPN transistors are used to build low noise op amps. The combination of CMOS switches, bipolar op amps, and SiCr resistors make it possible to achieve an order of magnitude quality improvement over other bipolar circuits that use analog multipliers to accomplish gain adjustment.
The LMC1992 has internal decoding logic that allows a computer ( $\mu \mathrm{P}$ ) to communicate directly to the audio control circuitry through a standard MICROWIRE interface. This three-wire interface consists of a DATA input line, a CLOCK input line, and an ENABLE line. When the ENABLE line is low, data can be serially shifted from the controller to the LMC1992. As the ENABLE line goes through the low-tohigh transition, any additional data is ignored. Data present in the internal shift register is latched and the instruction is executed.
Figure 1 shows the connection diagram of a typical LMC1992 application.


## Applications Information

## MINIMUM LOAD IMPEDANCE

The LMC1992 employs emitter-follower buffers at pins 8 and 22 (SELECT OUT), 13 and 14 (LEFT FRONT and REAR OUTPUTs), and 16 and 17 (RIGHT FRONT-andREAR OUTPUTs) that buffer output signals. Typical bias current of 1 mA is used for the SELECT OUTPUT buffers and $350 \mu \mathrm{~A}$ for the LEFT-and-RIGHT, FRONT-and-REAR OUTPUT buffers.

The Electrical Specifications table lists a maximum input signal of $2.3 \mathrm{~V}_{\text {rms }}$ ( $3.25 \mathrm{~V}_{\text {peak }}$ ) for $1 \%$ THD at the SELECT OUT pins. This distortion level is achieved when the minimum ac load impedance seen by the SELECT OUT pin is $3.25 \mathrm{k} \Omega(3.25 \mathrm{~V} / 1 \mathrm{~mA})$. For the LEFT-and-RIGHT, FRONT-and-REAR OUTPUTs, the typical maximum output is 1.2 $\mathrm{V}_{\text {rms }}$ ( $1.55 \mathrm{~V}_{\text {peak }}$ ). Therefore, the minimum load impedance is $4.43 \mathrm{k} \Omega(1.55 \mathrm{~V} / 0.35 \mathrm{~mA})$. Trying to use a lower impedance results in a clipped output signal. Therefore, the chance of clipping can be greatly reduced and much lower distortion levels can be achieved by using load impedances that are an order of magnitude higher than shown here.
For applications that require dc coupling and the INPUTs biased to $\mathrm{V}+/ 2$, the minimum load impedance will differ from that detailed in the above discussion. The emitter followers may be potentially operating at high currents because there is a dc voltage $\mathrm{V}+/ 2-0.7 \mathrm{~V}$ at the SELECT OUT pins; dc resistance to ground will result in increased current flow. Latch-up may occur if the total emitter current exceeds 5 mA . This current is a combination of the emitter follower's 1 mA current source and 4 mA drawn by the external load. Therefore, to prevent this possibility, the minimum dc load impedance should be

$$
\frac{V_{\text {peak }}+(V+/ 2-0.7 V)}{4 m A}=1638 \Omega
$$

$V_{\text {peak }}=3.25 \mathrm{~V}$
$\mathrm{V}^{+}=8 \mathrm{~V}$
To allow for variations and part tolerances, $2.0 \mathrm{k} \Omega$ is a good choice for this minimum dc load impedance.
When dc coupling is used at the LEFT-and-RIGHT, FRONT-and-REAR OUTPUTs, the output emitter followers will be operating at a nominal dc voltage of $\mathrm{V}+/ 2-2(0.7 \mathrm{~V})$. Latch-up may occur if the total emitter current exceeds 1 mA . This current is a combination of the emitter follower's 0.35 mA current source and 0.65 mA drawn by the external load. Therefore, to prevent this possibility, the minimum dc load impedance should be

$$
\frac{V_{\text {peak }}+\left(V^{+} / 2-2(0.7 \mathrm{~V})\right)}{0.65 \mathrm{~mA}}=9 \mathrm{k} \Omega
$$

$V_{\text {peak }}=3.25 \mathrm{~V}$
$\mathrm{V}+=8 \mathrm{~V}$


TL/H/10789-20
FIGURE 2. Input Bias Network
To allow for variations and part tolerances, $10 \mathrm{k} \Omega$ is a good choice for this minimum dc load impedance.

## INPUT IMPEDANCE

For ac coupled input signals the input impedance value is determined by bias resistor R1, as shown in Figure 2. A directly coupled input signal will see an emitter follower's nominal input impedance of $2 \mathrm{M} \Omega$.
The SELECT IN pins have an input impedance that varies with the BASS and TREBLE control settings. The input impedance is $96 \mathrm{k} \Omega$ at dc and $27 \mathrm{k} \Omega$ at 1 kHz when the controls are set at 0 dB . Minimum input impedance of $28 \mathrm{k} \Omega$ at dc and $24 \mathrm{k} \Omega$ at 1 kHz occurs when maximum boost is selected. At 10 kHz the minimum input impedance, with the tone controls flat, is $8 \mathrm{k} \Omega$ and, with the tone controls at maximum boost, is $3 \mathrm{k} \Omega$.

## STEREO SIGNAL INPUTS

When operating with a single supply voltage, the stereo signal inputs must be dc biased to one-half of the supply voltage, as shown in Figure 2. As an example, with a supply voltage of 8 V , all signal sources should have a dc bias of 4 V . The maximum input signal level of $6.5 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ (for $1 \%$ THD) would then swing from 0.75 V to 7.25 V . Input-to-input crosstalk can be minimized by using a separate dc bias circuit for each stereo input pair.

## EXTERNAL SIGNAL PROCESSING

The signal present at the selected input will be available at the SELECT OUT pins 8 (left) and 22 (right). The dc bias voltage at those pins will be one base-emitter voltage, approximately $0.7 \mathrm{~V}_{\mathrm{dc}}$, below the source because of the internal emitter follower. Therefore, if the selected input has a bias of $4.0 \mathrm{~V}_{\mathrm{dc}}$ the dc component at pins 8 and 22 will be about $3.3 \mathrm{~V}_{\mathrm{dc}}$.
The LMC1992's SELECT OUT emitter followers allow additional signal sources using emitter follower outputs (such as multiple LMC1992s) to be "wired-ORed" together. When this feature is in use, the input channel of the LMC1992 not in use should be set to "open" input codes 01000XX0000 or 01000XX011X.

## Applications Information (Continued)



TL/H/10789-19
FIGURE 3. System Block Diagram Showing Inclusion of DNR ${ }^{\circledR}$ Noise Reduction (LM1894) and Equalizer (LMC835) (One Channel Only-LMC1992)

The SELECT OUT pins (8 and 22) enable greater system design flexibility by providing a means to implement an external processing loop. This loop can be used for noise reduction circuits such as DNR (LM1894) or mulit-band graphic equalizers (LMC835). It is important to ensure that if both are used, the noise reduction circuitry precede the equalization circuits. Failure to do so will result in improper operation of the noise reduction circuits. The system shown in Figure 3 utilizes the external loop to include DNR and a multi-band equalizer.

## AUDIO MUTE

A mute function with attenuation of 100 dB is possible with the volume control set to -80 dB and the INPUT select code set to 01000XX0000 (open circuit).

## TONE CONTROL RESPONSE

Base and treble tone controls are included in the LMC1992. The tone controls use just two external capacitors for each stereo channel. Each has a corner frequency determined by the value of C2 and C3 (Figure 4) and internal resistors in the feedback loop of the internal tone amplifier. The maximum amplitude boost or cut is determined by the data sent to the LMC1992 (see Table I).

The typical tone control response shown in the Typical Performance Curves were generated with C2 = C3 = $0.0082 \mu \mathrm{~F}$ and show the response for each step. When modifying the tone control response it is important to note that the ratio of C3 and C2 sets the mid-frequency gain. Symmetrical tone response is achieved when C2 = C3. However, with C2 = 2(C3) and the tone controls set to "flat", the frequency response will be flat at 20 Hz and 20 kHz , and +6 dB at 1 kHz .
The frequency where a tone control begins to deviate from a flat response will be referred to as the turn-over frequency. With $\mathrm{C}=\mathrm{C} 2=\mathrm{C} 3$, the LMC1992's treble turn-over frequency is nominally

$$
\mathrm{f}_{\mathrm{TT}}=\frac{1}{2 \pi \mathrm{C}(14.2 \mathrm{k} \Omega)}
$$

The base turn-over frequency is nominally

$$
\mathrm{f}_{\mathrm{BT}}=\frac{1}{2 \pi \mathrm{C}(27.7 \mathrm{k} \Omega)}
$$

when maximum boost is chosen. The inflection points (the frequencies where the boost or cut is within 3 dB of the final value) are for treble and bass

$$
\begin{aligned}
\mathrm{f}_{\mathrm{TI}} & =\frac{1}{2 \pi \mathrm{C}(2.3 \mathrm{k} \Omega)} \\
\mathrm{f}_{\mathrm{BI}} & =\frac{1}{2 \pi \mathrm{C}(164.1 \mathrm{k} \Omega)}
\end{aligned}
$$

## Applications Information (Continued)



TL/H/10789-22
FIGURE 4. The Tone Control Amplifier
Increasing the values of C2 and C3 decreases the turnover and inflection frequencies: i.e., the Tone Control Response Curves shown in Typical Performance Curves will shift left when C2 and C3 are increased and shift right when C2 and C 3 are decreased. With C2 $=\mathrm{C} 3=0.0082,2 \mathrm{~dB}$ steps are achieved at 100 Hz and 10 kHz . Changing C2 and C3 to $0.01 \mu \mathrm{~F}$ shifts the 2 dB per step frequency to 72 Hz and 8.3 kHz . If the tone control capacitors' size is decreased these frequencies will increase. With C2 $=\mathrm{C} 3=0.0068 \mu \mathrm{~F}$ the 2 dB steps take place at 130 Hz and 11.2 kHz .

## FADER FUNCTION

The four fader functions are all independently adjustable and therefore no balance control is needed. Emulating a balance control is accomplished through software by simultaneously changing a channel's front and rear faders by equal amounts. To satisfy normal balance requirements the faders have an attenuation range of 40 dB .

## SERIAL COMMUNICATION INTERFACE

Figure 5 shows the LMC1992's timing diagram for its three wire MICROWIRE interface. A controller's data stream can be any length; once the correct device address is received by the LMC1992, any number of data bits can be sent; the last nine bits occurring before ENABLE goes high are used by the LMC1992. The first two bits in a valid data stream are decoded and used as device address bits. The LMC1992 uses a unique address of 1,0 . The LMC1992 will not respond to information on the DATA line if any other address is used. This allows other MICROWIRE serially programmable devices to share the same three-wire communication bus. When ENABLE goes high, any further serial data is ignored and the contents of the shift register is transferred to the data latches. Only when information is received by the data latches do any function or setting changes take place. The first three of nine bits select one of the LMC1992s functions. The remaining six bits set the selected function to the desired value or position.
A data bit is accepted as valid and clocked into an internal shift register on each rising edge of the signal appearing at the LMC1992s CLOCK input pin. Proper data interpretation and operation is ensured when ENABLE makes its falling transition during the time when CLOCK is low. Erroneous operation will result if the ENABLE signal makes its falling transition at any other time.


TL/H/10789-21
Note 1: Negative transition on ENABLE clears previous address. Clock must be low during transition.
Note 2: Additional don't care states may be inserted here for ease of programming. (Optional.)
Note 3: Positive transition on ENABLE latches in new data if the LMC1992 has been addressed. Clock can either be high or low during transition.

> FIGURE 5. Clocking Data into the Standard MICROWIRE Interface
> (Minimum Number of Bits in Data Stream)

## Applications Information (Continued)

TABLE I. Programming Codes for LMC1992

| Address <br> A2 <br> A1 |  | A0 | Function |  | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Note 1: All attenuators $2 \mathrm{~dB} /$ step.
Note 2: Tone controls $2 \mathrm{~dB} /$ step @ 100 Hz and 10 kHz .
Note 3: Use of data that deviates from the values shown in the table may result in erroneous results.

## SERIAL DATA FORMAT

Table I displays the required data format needed by the LMC1992. Not shown is the 2-bit device address (10). These two bits of information must precede the final ninebits used as the data word. The first three of these nine bits is the function address.
The VOLUME, TONE, and FADER controls are designed to increment their settings (in 2 dB steps) as the control data is incremented by one LSB. Disregarding the device address and the function address, the VOLUME input code increases from $000000(-80 \mathrm{~dB})$ to $10100 \mathrm{X}(0 \mathrm{~dB})$. The TONE
controls' input code increases from XX0000 ( -12 dB ) to XX0110 ( 0 dB ) to XX1100 ( +12 dB ). The code for the FADERs starts from X00000 ( -40 dB ) and goes to X1010X ( 0 dB ).
The table shows that VOLUME is the only function that uses all six bits to choose that function's setting. The remaining functions use less than six bits; the unused bits are shown as " $X$ "s ("don't care"). While these "don't care" bits have no effect on their respective function, the LMC1992 must receive them for proper operation. If neglected, erroneous or unknown results will occur.

## Applications Information (Continued)

## DATA TRANSFER EXAMPLE

The following routines, based on the flowchart shown in Figure 6, are examples of COPSTM microcontroller instruction code that can be used to control the LMC1992 (see National Semiconductor's COPS Microcontrollers Databook for more information). These routines arbitrarily select COPS register 0 for I/O purposes. When these routines are entered, it is assumed that chip select is high, SK (clock) is low, and SO (data) is low. These routines exit with chip select high and SK and SO low. Output port GO is arbitrarily chosen to send the chip select signal to the LMC1992.
The 11 data bits needed to control the LMC1992 are assumed to be in the 4-bit registers, 13-15, with the 4 MSBs in register 13. With this configuration there is an extra bit for a data stream that is 12 bits long. As previously mentioned, there can be any number of extra bits between the device address and the function address.

## DATA TRANSFER ROUTINE 1

This general purpose routine handles all the overhead except loading data into registers 13-15. It sends the data according to the conditions discussed above. The data will be lost at the conclusion of the routine. This routine consumes only 17 ROM memory locations.

| OUT1: | LBI | 0,13 | ;POINT TO START OF DATA <br> ;WORD |
| :--- | :--- | :--- | :--- |
|  | SC |  | ;SET C TO ENABLE SK CLOCK |

## DATA TRANSFER ROUTINE 2

This routine performs the same function as routine 1 while preserving the contents of the data registers. This routine takes only 21 ROM memory locations.

| OUT1: | LBI | 0,13 | ;POINT TO START OF DATA ;WORD |
| :---: | :---: | :---: | :---: |
|  | SC |  | ;SET C TO ENABLE SK CLOCK |
|  | OGI | 14 | ;SELECT EXTERNAL DEVICE GO :=0 |
|  | LEI | 8 | ;ENABLE SHIFT REGISTER ;OUTPUT |
|  | JP | SEND2 |  |
| SEND1: | XAS |  |  |
| SEND2: | LD |  | ;DATA TRANSMISSION LOOP |
|  | XIS |  | ;TURN-ON CLOCK |
|  | JP | SEND1 |  |
|  | XAS |  | ;SEND LAST DATA |
|  | RC |  | ;WAIT 4 CYCLES - DATA <br> ;GOING OUT |
|  | CLRA |  |  |
|  | NOP |  |  |
|  | XAS |  | ;TURN SK CLOCK OFF |
|  | OGI | 15 | ;DE-SELECT DEVICE |
|  | LEI | 0 | ;SET SO TO 0 |
|  | RET |  |  |

Applications Information (Continued)


FIGURE 6. General Data Transmission Flowchart to Send Serial Data to the LMC1992's MICROWIRE Compatible Digital Inputs

Section 2
Radio Circuits

## Section 2 Contents

Radio Circuits Definition of Terms ..... 2-3
Radio Circuits Selection Guide ..... 2-4
LM1211 Broadband Demodulator System ..... 2-6
LM1596/LM1496 Balanced Modulator-Demodulators ..... 2-16
LM1865 Advanced FM IF System ..... 2-21
LM1868 AM/FM Radio System ..... 2-35
LM3089 FM Receiver IF System ..... 2-43
LM3189 FM IF System ..... 2-49
LM3361A Low Voltage/Power Narrow Band FM IF System ..... 2-56

AGC dc Output Shift: The shift of the quiescent IC output voltage of the AGC section for a given change in AGC central voltage.
AGC Figure of Merit: The widest possible range of input signal level required to make the output signal drop by a specified amount from the specified maximum output level. Typical F.O.M. numbers are from 40 dB to 50 dB , for domestic radios and about 60 dB for automotive radios (for -10 dB output level change).
AGC Input Current: The current required to bias the central voltage input of the AGC section.
AM Rejection Ratio: The ratio of the recovered audio output produced by a desired FM signal of specified level and deviation to the recovered audio output produced by an unwanted AM signal of specified amplitude and modulating index.
Channel Separation: The level of output signal of an undriven amplifier with respect to the output level of an adjacent driven amplifier.
Detection Bandwidth: That frequency range about the free running frequency of the tone decoder/phase locked loop where a signal above a specified level will cause a detected signal condition at the output.
Detection Bandwidth Skew: The measure of how well the detection bandwidth is centered about the free running frequency. It is equal to the maximum detection bandwidth frequency plus the minimum detection bandwidth frequency minus twice the free running frequency.
Hold In Range: That range of frequencies about the free running frequency for which the phase locked loop will stay in lock if initially starting out in lock.
Input Resistance: The ratio of the change in input voltage to the change in input current on either input with the other grounded.
Input Sensitivity: The minimum level of input signal at a specified frequency required to produce a specified signal-to-noise ratio at the recovered audio output.
Input Voltage Range: The range of voltages on the input terminals for which the amplifier operates within specifications.
Large-Signal Voltage Gain: The ratio of the output voltage swing to the change in input voltage required to drive the output from zero to this voltage.
-3 dB Limiting Sensitivity: In FM the input signal level which causes the recovered audio output level to drop 3 dB from the output level with a specified large signal input.
Lock In Range: That range of frequencies about the free running frequency for which the phase locked loop will come into lock if initially starting out of lock.
Maximum Sweep Rate: The maximum rate that the VCO may be made to vary its oscillating frequency over its Sweep Range.
Output Resistance: The ratio of the change in output voltage to the change in output current with the output around zero.
Output Voltage Swing: The peak output voltage swing, referred to zero, that can be obtained without clipping.
Phase Detector Sensitivity: The change in the output voltage of the phase detector for a given change in phase between the two input signals to the phase detector.
Power Bandwidth: The power bandwidth of an audio amplifier is the frequency range over which the amplifier voltage gain does not fall below 0.707 of the flat band voltage gain specified for a given load and output power.
Power bandwidth also can be measured by the frequencies at which a specified level of distortion is obtained while the amplifier delivers a power output 6 dB below the rated output. For example, an amplifier rated a 60 W with $\leq 0.25 \%$ THD, would make its power bandwidth measured as the difference between the upper and lower frequencies at which $0.25 \%$ distortion was obtained while the amplifier was delivering 30W.
Power Supply Rejection: The ratio of the change in input offset voltage to the change in power supply voltages producing it.
Slew Rate: The internally limited rate of change in output voltage with a large amplitude step function applied to the input.
Supply Current: The current required from the power supply to operate the amplifier with no load and the output at zero.
Sweep Range: That ratio of maximum oscillating frequency to minimum operating frequency produced by varying the central voltage of the VCO from its maximum value to its minimum value with fixed values of timing resistance and capacitance.
VCO Sensitivity: The change in operating frequency for a given change in VCO central voltage.

# Radio Circuits Selection Guide 

| AM RF/IF Detector |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device | Portable | Home | Auto | Synthesized | Pin Count (Dip Package) | Supply <br> Range | Max Input Sensitivity for 20 dB S/N Ratio | AM and FM IF | Audio <br> Power Amplifier | Internal Detector | Meter Output |
| LM1868 | - | - |  |  | 20 | $4.5-15 \mathrm{~V}$ | $12 \mu \mathrm{~V}$ | - | - | - |  |

*SO Surface Mount Package Only

| Device | Portable | Home | Auto | Pin Count Dip Package | Supply <br> Range | THD | Separation | Blend | High Cut | Lamp Driver | Output Buffer | ARI Interference Rejection |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LM4500A | - | - | $\bullet$ | 16 | 8-16V | 0.1\% | 40 dB |  |  | - | - | - |

Modulators \& Demodulators Selection Guide

|  | LM1211 | LM1496 |
| :--- | :--- | :--- |
| Typical Application | Broadband Demodulator | Balanced Modulator-Demodulator |
| Key Features | $\bullet$ Configurable for AM or FM Based Signals | • Wide Frequency Response to 100 MHz |
|  | $\bullet 20 \mathrm{MHz}-80 \mathrm{MHz}$ Operating Frequency Range | $\bullet$ Fully Balanced Inputs and Outputs |
|  | $\bullet 25 \mathrm{MHz}$ Detector Output Bandwidth | $\bullet$ Adjustable Gain and Signal Handling |
|  | $\bullet$ Linear Output Phase Response |  |




## LM1211 Broadband Demodulator System

## General Description

The LM1211 is a high performance IF amplifier and product detection system for operation in the $20-80 \mathrm{MHz}$ frequency range. It is suitable for data or video recovery from broadband local area networks and other communications systems.
The high gain IF amplifier has a SAW filter compatible input and can be gain-controlled in excess of 40 dB . A flexible product detector is used in which the input signal is multiplied by a reference derived from limiting and phase-shifting the input. The signal input is separate from the reference path, which has a port for external connections. A DC-operated phase control is provided for detection phase adjustment.
The detector is followed by a 25 MHz bandwidth amplifier which has a symmetric output swing capability around OV. A fast attack, peak-following AGC detector is also provided for use in AM systems.

## Features

- Configurable for AM or FM based signals
- $20-80 \mathrm{MHz}$ operating frequency range
- IF input SAW filter compatible
- $>40 \mathrm{~dB}$ IF gain control range
- 25 MHz detector output bandwidth
- Linear output phase response
- Output swings $\pm 3.5 \mathrm{~V}$ referenced to ground
- Gateable peak-following AGC detector
- DC-adjustable detection phase

■ DC-adjustable 0 carrier output level

## Connection Diagram



## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, | Power Dissipation |  |  |
| :--- | ---: | :--- | ---: |
| please contact the National Semiconductor Sales | Thermal Resistance | 1.67 W |  |
| Office/Distributors for avallability and specifications. | Junction Temperature | $60^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| Power Supply Voltage, V12 | 15 V | Operating Temperature Range | $125^{\circ} \mathrm{C}$ |
| IF Supply Current, I13 | 40 mA | Storage Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Detector Output Current, I3 | 15 mA | Lead Temp. (Soldering, 10 sec.) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Detector Input Signal, V9 | 1 Vrms | ESD Susceptibility (Note 1) | $260^{\circ} \mathrm{C}$ |
| Ref. Limiter Input Signal, V10 | 1 Vrms |  | 3000 V |
| AGC Bias/Gate Current, l20 | 3 mA |  |  |

## DC Electrical Characteristics

$T_{A}=25^{\circ} \mathrm{C}$, Test Circuit, $\mathrm{V}_{\mathrm{IF}}=\mathrm{V}_{\mathrm{Det}}=0, \mathrm{~V}_{\mathrm{AGC}}=0, \mathrm{~V}_{\mathrm{PH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OC}}=6 \mathrm{~V}$, all switches open unless noted.

| Symbol | Parameter | Test Conditions | Typ | Tested Limit (Note 2) | Design Limit (Note 3) | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | SW 3 closed, $\mathrm{V}_{\text {AGC }}=3 \mathrm{~V}$ | 67 | 80 |  | mA (max) |
| $\mathrm{V}_{13}$ | IF Regulator Voltage | SW 3 closed, $\mathrm{V}_{\text {AGC }}=3 \mathrm{~V}$ | 6.5 | $\begin{aligned} & 5.8 \\ & 7.0 \\ & \hline \end{aligned}$ |  | $V$ (min) <br> $V$ (max) |
| $\mathrm{V}_{15 / 16}$ | IF Input Voltage | SW 2, 3 closed | 3.9 | $\begin{aligned} & 3.4 \\ & 4.4 \end{aligned}$ |  | $V$ (min) <br> V (max) |
| $\mathrm{V}_{14}-\mathrm{V}_{17}$ | IF Decouple V ${ }_{\text {OS }}$ | SW 2, 3 closed, measure $\mathrm{V}_{14}-\mathrm{V}_{17}$ | 0 | $\pm 50$ |  | mV (max) |
| $\mathrm{l}_{11}$ | IF Output Current | $\text { SW 2, } 3 \text { closed, } V_{\text {AGC }}=6 \mathrm{~V}, \mathrm{I}_{11}=\frac{12 \mathrm{~V}-\mathrm{V}_{11}}{50}$ | 4.0 | $\begin{aligned} & 2.5 \\ & 5.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA}(\min ) \\ & \mathrm{mA}(\max ) \end{aligned}$ |
| $\mathrm{V}_{10}$ | Limiter Input Bias | SW 1, 2, 3 closed | 5.1 | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | $V(\min )$ $\mathrm{V}(\max )$ |
| $\mathrm{V}_{9}$ | Detector Input Bias | SW 1, 2, 3 closed | 5.1 | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | V (min) <br> V (max) |
| $\mathrm{V}_{5 / 6}$ | Reference DC Voltage | SW 1, 2, 3 closed | 4.6 | $\begin{aligned} & 4.0 \\ & 5.2 \end{aligned}$ |  | $V(\min )$ <br> V (max) |
| $\mathrm{V}_{3}$ | O Carrier Output Voltage | SW 1, 2, 3 closed | 0 | $\pm 0.5$ |  | $V$ (max) |
| $\mathrm{V}_{\mathrm{OC}}$ | O Carrier Adjust Voltage | SW 1, 2, 3 closed, adjust $\mathrm{V}_{\text {OC }}$ for $\mathrm{V}_{3}=\mathrm{OV}$ | 6.0 | $\begin{gathered} 1.0 \\ 11.0 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{V}(\min ) \\ & \mathrm{V}(\max ) \end{aligned}$ |
| $\mathrm{I}_{19 \text { (D) }}$ | AGC Discharge Current | SW 1, 3 closed, $\mathrm{V}_{\text {AGC }}=2 \mathrm{~V}$ | -11 | $\begin{gathered} -7 \\ -16 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{A}(\min ) \\ & \mu \mathrm{A}(\max ) \end{aligned}$ |
| $\mathrm{I}_{19}(\mathrm{C})$ | AGC Charge Current | SW 1, 4 closed, $\mathrm{V}_{\text {AGC }}=6 \mathrm{~V}$ | 1.0 | $\begin{aligned} & 0.7 \\ & 1.3 \end{aligned}$ |  | mA (min) <br> mA (max) |
| $\mathrm{I}_{19(\mathrm{~L})}$ | AGC Leakage Current | SW 1, 2, 4 closed, $\mathrm{V}_{\text {AGC }}=4 \mathrm{~V}$ | -25 | $\pm 200$ |  | nA (max) |

Note 1: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 2: Tested limits are guaranteed and $100 \%$ production tested.
Note 3: Design limits are guaranteed, but not $100 \%$ production tested. These limits are not used to determine outgoing quality levels.

Detector AC Set-up Procedure $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Test Circuit, $\mathrm{Sw} 1,2,3$ closed, $\mathrm{V}_{\mathrm{AGC}}=0, \mathrm{~V}_{\mathrm{PH}}=4 \mathrm{~V}$.

1. With no input ( $V_{\text {Det }}=0$ ), adjust $V_{O C}$ for $V 3=0 \mathrm{~V}$.
2. Apply $V_{\text {Det }}=100 \mathrm{mVrms}, 60 \mathrm{MHz} C W$ at the input. Tune L 2 for maximum DC voltage at output Pin 3.

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Test Circuit, Follow AC set-up procedure, $\mathrm{f}=60 \mathrm{MHz}, \mathrm{V}_{\mathrm{AGC}}=0$,
$\mathrm{V}_{\mathrm{PH}}=4 \mathrm{~V}, \mathrm{~V}_{0 \mathrm{C}}$ as per set-up, all switches open unless noted.

| Symbol | Parameter | Test Conditions | Typ | Tested Limit (Note 1) |  | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Z15/16 | IF Input Impedance | Measure Differential Impedance between Pins 15 and 16. | 60 |  | $\begin{aligned} & 40 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{aligned} & \Omega(\min ) \\ & \Omega(\max ) \end{aligned}$ |
| $\overline{A v}(\mathrm{IF})$ | Maximum IF Gain (Note 3) | $\begin{aligned} & \text { SW } 2 \text { Closed, } V_{\text {IF }}=0.5 \mathrm{mVrms} \text {, Measure } \mathrm{V}_{\text {out. }} \\ & \operatorname{Av}(\mathrm{IF})=20 \log \left(\frac{V_{\text {out }}}{5 \times 10^{-4}}\right) \end{aligned}$ | 30 | 20 |  | dB (min) |
| $\mathrm{V}_{\text {AGC20 }}$ | 20 dB Gain Reduction | SW 2 Closed, $\mathrm{V}_{\mathrm{IF}}=5 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\text {AGC }}$ for Same $V_{\text {out }}$ as in $A v$ (IF) Test. | 2.6 | $\begin{aligned} & 2.2 \\ & 3.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & V(\min ) \\ & V(\max ) \end{aligned}$ |
| $\mathrm{V}_{\text {AGC40 }}$ | 40 dB Gain Reduction | SW 2 Closed, $\mathrm{V}_{\text {IF }}=50 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\text {AGC }}$ for Same $V_{\text {out }}$ as in $A v$ (IF) Test. | 3.8 | $\begin{aligned} & 3.3 \\ & 4.3 \end{aligned}$ |  | $V$ (min) <br> V (max) |
| IM | IF Intermodulation (Note 3) | SW 2 Closed, $\mathrm{f}_{1}=60 \mathrm{MHz}, \mathrm{f}_{2}=65 \mathrm{MHz}$, $V_{\text {IF }}=10 \mathrm{mVrms}$ Ea, Adjust $V_{\text {AGC }}$ for $V_{\text {out }}=10 \mathrm{mVrms}$ Ea, Measure IM Products Relative to $V_{\text {out }}$. | -40 |  | -30 | dB (min) |
| Z9 | Detector Input Impedance | Measure Impedance into Pin 9 | 3.0 |  | $\begin{aligned} & 2.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{K} \Omega(\min ) \\ & \mathrm{pF}(\max ) \\ & \hline \end{aligned}$ |
| Z10 | Reference Limiter Input Impedance | Measure Impedance into Pin 10 | 2.0 |  | $\begin{aligned} & 1.3 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{K} \Omega(\min ) \\ & \mathrm{pF}(\max ) \end{aligned}$ |
| $\overline{\operatorname{Av}(\mathrm{D})}$ | Detector Conversion Gain | SW 1, 2, 3 Closed, $V_{\text {Det }}=100 \mathrm{mVrms}$, Measure $V_{3 D C} \cdot \operatorname{Av}(D)=20 \log \left(\frac{V_{3}}{0.1}\right)$ | 24 | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ |  | $\mathrm{dB}(\min )$ dB (max) |
| LIN | Detector-6dB Linearity | SW 1, 3 Closed, $V_{\text {Det }}=50 \mathrm{mVrms}$, Measure $V_{3^{\prime}} . \operatorname{LIN}=20 \log \left(\frac{V_{3}{ }^{\prime}}{V_{3}}\right)$ | -6 | $\begin{aligned} & -5 \\ & -7 \end{aligned}$ |  | $d B$ (min) <br> dB (max) |
| $V_{3(T h)}$ | AGC Threshold | SW 1, 3 Closed, Increase $V_{\text {Det }}$ until I19 $=100 \mu \mathrm{~A}$, Measure $\mathrm{V}_{3}$. | 2.8 |  | $\begin{aligned} & 2.6 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V}(\min ) \\ & \mathrm{V}(\max ) \end{aligned}$ |
| $\mathrm{V}_{3(\mathrm{OL})}$ | Detector Overload Capability | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=1 \mathrm{Vrms}$, Measure $\mathrm{V}_{3}$. | 4.1 | 3.5 |  | V (min) |
| PHA(+) | DC Phase Adjust (+) | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mV}$ Vms, Measure Ratio of $\mathrm{V}_{3}$ with $\mathrm{V}_{\mathrm{PH}}=6 \mathrm{~V}$ to $\mathrm{V}_{3}$ with $\mathrm{V}_{\mathrm{PH}}=4 \mathrm{~V}$. | 0.65 | 0.95 |  | V/V (max) |
| PHA(-) | DC Phase Adjust (-) | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mVrms}$, Measure Ratio of $\mathrm{V}_{3}$ with $\mathrm{V}_{\mathrm{PH}}=2 \mathrm{~V}$ to $\mathrm{V}_{3}$ with $\mathrm{V}_{\mathrm{PH}}=4 \mathrm{~V}$. | 0.30 | 0.60 |  | V/V (max) |
| $V_{3(-)}$ | Negative Output Swing | SW 1, 2, 3 Closed, $f=70 \mathrm{MHz}, \mathrm{V}_{\text {Det }}=300 \mathrm{mVrms}$, $\mathrm{V}_{\mathrm{PH}}=6 \mathrm{~V}$, Measure $\mathrm{V}_{3}$. | -3.7 | -3.0 |  | V (min) |
| DBW | Detector Output Bandwidth | SW 1, 2, 3 Closed, Modulate $V_{\text {Det }}$ with 30\% AM Modulation. Increase Modulation Frequency Until Pin 3 Signal Drops 3 dB. | 25 |  | 20 | MHz (min) |
| DHL | Detector Harmonic Levels | SW 1, 2, 3 Closed, $\mathrm{V}_{\text {Det }}=100 \mathrm{mVrms}$, Measure 60 MHz and 120 MHz Levels Relative to $\mathrm{V}_{3}$ | -35 |  | -20 | dB (min) |

Note 1: Tested limits are guaranteed and 100\% production tested.
Note 2: Design limits are guaranteed, but not $100 \%$ production tested. These limits are not used to determine outgoing quality levels.
Note 3: The IF amplifier output is measured with the IF output connected to a $50 \Omega$ measurement system resulting in a $25 \Omega$ loaded impedance. The gain in an actual application will typically be 20 dB higher.

## Test Circuit


$\mathrm{T} 1=50 \Omega$ unbal. to bal. Mini-circuits Lab TM01T-1T
$L 2=41 / 2 T$ \# 22 wire on $3 / 16^{\prime \prime}$ form with HF core, shielded

## Typical Performance Characteristics

(All characteristics apply to the typical application circuit. Figure numbers are referenced in the applications information.)

FIGURE 1
IF Amplifier Gain Reduction Characteristic


FIGURE 4


FIGURE 2
IF Amplifier
Frequency Response


FIGURE 5
Detector Phase Adjust Characteristic


FIGURE 3
IF Amplifier Noise Figure vs. AGC


FIGURE 6
Output Amplifier


## Typical Application Circuit



## Applications Information (Refer to Typical

Performance Characteristics and Application Circuit.)
The LM1211 broadband demodulator system provides essentially independent IF amplifier and wideband detector blocks on the same integrated circuit. The IF amplifier consists of 5 differential stages, 3 of which have gain control capability. The detector is a highly flexible product detector with separate signal and reference input pins and a wideband output amplifier. An AGC comparator operating from the detector output is also provided. The operation of each of these blocks will now be described.

## IF AMPLIFIER

The IF amplifier is powered from an internal shunt regulator between IF supply Pin 13 and IF ground Pin 18. The regulator has a nominal value of 6.5 V and the IF amplifier current is delivered through a dropping resistor from the 12 V rail supplying the remainder of the LM1211. The $0.001 \mu \mathrm{~F}$ ceramic RF decoupling capacitor at Pin 13 should be grounded through very short leads-preferably on the copper side of the PCB. A nominal current level into Pin 13 is 23 mA , set by a $240 \Omega$ resistor. This current should not exceed 40 mA and the minimum current is about 16 mA , below which the IF amplifier will start to lose gain as the Pin 13 voltage drops below the regulated level.

## IF Amplifier Input Configuration

Circuit detail for the IF amplifier input Pins 14-17 is shown in Figure 7. The input stage is a common-base differential amplifier designed to give good rejection of unwanted IF output and detector reference signals that may be radiated back to the input.
The low differential input impedance of $60 \Omega$ ensures that SAW filters are terminated sufficiently to keep the triple transit echo (TTE) more than 40 dB below the signal level, even with low impedance SAW filters. Because it is a common base stage, the input stage gain is inversely proportional to the source impedance Zs presented to the input. A normal range for differential Zs is from $100 \Omega$ to $1 \mathrm{~K} \Omega$. As an example, a typical high impedance SAW filter has an output impedance that can be modeled as a $2 \mathrm{~K} \Omega$ resistor in parallel with 6 pF capacitance, yielding $\mathrm{Zs}=372 \Omega$ at 70 MHz . Alternatively, the IF may be used with a transformer input configuration similar to that shown in the Test Circuit, as long as the required source impedance is maintained.
A balanced input is extremely important since the input leads to Pins 14-17 are the most sensitive points in the system to unwanted IF coupling. For example, if the IF out-
put or detector reference signals couple into these pins it can cause changes in the frequency response and can easily promote oscillation. A spectrum analyzer is invaluable for helping determine the system susceptibility to this phenomenon. With the input terminated by the IF filter (or an equivalent resistor), the IF amplifier output noise spectrum will show if oscillation is likely to occur at maximum gain. A good layout will have symmetrical input leads placed as close together as possible, shielded input coils (where used), and external components mounted as close to the I.C. as possible. The DC feedback decoupling capacitor connected between Pins 14 and 17 should be right against the pins.

## Gain Control Stages

The second through fourth differential stages of the IF amplifier are gain controlled by the voltage at the AGC Filter Pin 19. OV corresponds to maximum IF gain, while increasing the Pin 19 voltage results in the gain reduction curve shown in Figure 1.
In most AM applications, the Pin 19 voltage will be under control of the AGC detector (to be described later) in a closed feedback loop. If Pin 20 of the AGC detector is grounded, Pin 19 is tri-stated, allowing it to be externally controlled. In the tri-stated condition the typical input bias current at Pin 19 is only 25 nA , allowing small filter capacitors to be used in gated AGC systems. The Figure 1 characteristics has a temperature dependence of approximately $-0.1 \mathrm{~dB} /{ }^{\circ} \mathrm{C}$. While this has no bearing in a closed loop system, it precludes setting a temperature stable fixed gain via a resistive divider at Pin 19.
For FM applications, the IF amplifier may be locked at maximum gain by grounding Pin 19. Under these conditions none of the 5 stages saturate when overdriven, allowing the amplifier to function as a basic wideband limiter.

## IF Amplifier Output

The fifth and final IF amplifier stage has a single-ended output, with no internal connection to the detector block. The output Pin 11 is an open collector NPN transistor which must be returned to Pin 12 via a DC path. Pin 11 is also a point at which any additional signal filtering may be applied. A resistive load connected to Pin 12 can be used, but the maximum value is limited in practice to less than $500 \Omega$ at intermediate frequencies because of stray capacitance and the loading of the detector stage input impedance.

## Applications Information (Refer to Typical

## Performance Characteristics and Application Circuit.)

 (Continued)The frequency response for the IF amplifier with a $200 \Omega$ load is shown in Figure 2. The high frequency rolloff gives rise to a potential problem called "till." This occurs in wide bandwidth signals when the upper frequency components are attenuated relative to the lower frequency components, which can cause amplitude distortion following demodulation. Tilt can be easily compensated at Pin 11 by using an inductive load to provide an increasing impedance with frequency. The impedance of inductive load L1, including the effects of stray capacitance, is given by:

$$
\left|Z_{L}\right|=\frac{\omega L_{1}}{1-\omega^{2} L_{1} C_{S}}
$$

For example, a $0.33 \mu \mathrm{H}$ coil with 8 pF stray capacitance at Pin 11 has an impedance of $300 \Omega$ at 70 MHz , and this impedance is on a frequency dependent slope of $0.4 \mathrm{~dB} / \mathrm{MHz}$. As the inductance is increased, the slope becomes steeper until resonance with the stray capacitance is reached. By using this technique, a flat IF response can be obtained over the frequency range of interest.

## IF Amplifier Gain and Noise Figure

As described earlier, the maximum IF amplifier gain in the LM1211 is externally determined by the input source impedance, Zs , in conjunction with the output load impedance, $\mathrm{Z}_{\mathrm{L}}$. This gain is approximately given by:

$$
A_{V}=\frac{(1000)\left|Z_{L}\right|}{\left|Z_{S}\right|+60}
$$

The IF amplifier noise figure (NF) as a function of gain reduction is shown in Figure 3. The contribution of IF NF to the overall system NF depends on the amount of gain ahead of the IF in the mixer and IF filter.
The SAW filter output mistermination, determined by the IF amplifier input impedance, is desirable from the viewpoint of keeping the TTE more than 40 dB below the signal. However, the mismatch at the input to the SAW filter is not so desirable as it simply increases the filter losses. Therefore a preferable solution is to use a low impedance SAW filter which will reduce losses, or to provide a pre-amplifier stage such as shown in Figure 8 between the mixer and SAW filter. Since this stage can also be used to match the mixer output to the SAW filter input, the filter losses can be reduced.
To illustrate the effectiveness of this approach, a 10 dB gain pre-amp with a 4 dB NF will put the NF after the mixer stage at 23 dB , and the increase in NF with AGC action (by about 4 dB ) will not contribute significantly to the system NF. A useful rule of thumb is that the total NF of the stages following the mixer should not exceed the mixer gain.


FIGURE 8. SAW Filter Gain Stage

## Detector

The detector section operates from a 12 V supply between Pin 12 and ground Pin 8. The LM1211 uses a product detector comprised of a multiplier, reference limiter, detector phase adjuster, and wideband output amplifier (see block diagram). The demodulation process of multiplying the detector input by a limited version of the input is called quasisynchronous detection. This process provides a wider reference bandwidth but reduced efficiency in carrier nulls relative to a true synchronous detector.
While the following description will apply to quasi-synchronous detection, the LM1211 can be made to function as a true synchronous detector if an external phase-locked loop (PLL) is used. In this mode, the reference limiter input Pin 10 is decoupled and the voltage-controlled oscillator (VCO) signal from the PLL is coupled into the reference port at Pins 5 and 6. Differential coupling of any external signal into the reference port is critical to minimize feedback to the IF amplifier inputs.

## Multiplier

The heart of the product detector is the 6 transistor balanced multiplier shown in Figure 9. The detector input Vs(t) at Pin 9 is coupled to the linear differential pair, while the reference input $\mathrm{Vr}(\mathrm{t})$ switches the upper quad devices at the carrier rate.
If $\mathrm{Vs}(\mathrm{t})$ is an amplitude modulated carrier $\mathrm{Fm}(\mathrm{t}) \operatorname{coswt}$ and $\mathrm{Vr}(\mathrm{t})$ is a square wave of the same frequency w and relative phase $\phi$, then the filtered output is given by:

$$
\mathrm{V}_{\text {OUT }}=\frac{2}{\pi} \frac{\mathrm{RL}}{\mathrm{Re}} \mathrm{Fm}(\mathrm{t}) \cos \phi
$$

The output depends on the amplitude of $\mathrm{Vs}(\mathrm{t})$ and relative phase $\phi$ between $\operatorname{Vs}(\mathrm{t})$ and $\operatorname{Vr}(\mathrm{t})$. If $\phi$ is made 0 degrees so $\cos \phi$ is 1 , then the multiplier acts as an amplitude detector and can be used to detect the amplitude modulation $\mathrm{Fm}(\mathrm{t})$ on the IF carrier. Note that around 0 degrees $\cos \phi$ changes very little with phase. The multiplier can also be used as a

## Detector (Continued)



TL/H/9127-7

## FIGURE 9. Balanced Multiplier Circuit

phase or frequency detector if $\mathrm{Vs}(\mathrm{t})$ is limited to remove amplitude information and $\phi$ is centered at 90 degrees, where $\cos \phi$ produces the largest change in output for a given change in phase.
Thus a vital part of setting up the detector will be to obtain the correct relative phase for the type of demodulation desired.

## Reference Limiter

The purpose of the reference limiter is to create the reference signal required for product detection by stripping AM modulation off the input signal. This should not be confused with the limiter required in an FM system, which is in the main signal path. FM limiting would be performed by locking the IF amplifier at maximum gain as previously described, in which case the reference limiter becomes redundant.
A single differential limiter stage is provided between Pin 10 and the reference port at Pins 5 and 6. Pin 10 is internally biased from a 5.1 V source through a $3.3 \mathrm{~K} \Omega$ resistor; the detector input Pin 9 is biased from the same source through $5 \mathrm{~K} \Omega$. By sharing a common bias point Pins 9 and 10 can be directly shorted together when fed from the same signal, thus saving a coupling capacitor. Alternatively, Pins 9 and 10 may be fed separately allowing phase and/or amplitude differences to be introduced.
The reference limiter output is a differential signal across the reference port Pins 5 and 6 . Pins 5 and 6 are internally biased at 4.6 V and have a $1 \mathrm{~K} \Omega$ differential impedance. Limiting begins with 20 mVrms at Pin 10 and heavy limiting occurs above 100 mVrms input. The maximum limited output voltage is 350 mVrms .

## Detector Phasing

As we have seen, the relative phase between the detector and reference inputs of the multiplier determines the LM1211 demodulation characteristic. The detector input phase is known since it connects directly to Pin 9. However, the reference phase depends on several factors: The external components at Pins 10,5, and 6, the phase shift through the reference limiter, and lastly the setting of the detector phase adjust control at Pin 7. The general approach for
phasing the detector is to first select the external components which produce the desired detection phase when the phase adjust control is in the center of its range (V7 $=4 \mathrm{~V}$ ), and then use the control to trim part-to-part and external component variations.
The curves of Figure 4 give the multiplier detection phase versus frequency for different values of L2 with Pins 9 and 10 shorted together. These curves can be used to select the L2 value and to determine whether additional phase shift between Pins 9 and 10 is required. The detection phase versus temperature is approximately - 0.25 degrees/ ${ }^{\circ} \mathrm{C}$.
A detection phase of $\phi=0$ degrees corresponds to maximum ( + ) amplitude detection efficiency, i.e. the detector output voltage increasing with Pin 9 input level. In the simplest case this can be obtained by choosing the L2 for which the Figure 4 curve passes through 0 degrees at or near the IF frequency. When the proper phasing cannot be obtained by this means, phase lead or lag must be introduced at Pin 10 relative to Pin 9. A simple RC lead-lag network which can provide up to $\pm 90$ degrees phase shift is shown in Figure 10.
When XC1 $=\mathrm{XC2}=240 \Omega$ in the Figure 10 circuit, approximately 90 degrees of phase difference between Pins 9 and 10 is produced with 3 dB additional attenuation. Pin 10 is shown lagging Pin 9, but the two pins could be reversed to produce phase lead. If C 1 is increased or C 2 is decreased, the phase difference is reduced.
A wideband FM quadrature detector is implemented in Figure 11 by configuring the IF Amplifier for maximum gain and replacing L2 with an LC tank tuned to the IF frequency. Since the IF Amplifier performs the limiting function, the reference limiter is not used; rather, the quadrature signal is fed directly to the reference port via an RC phasing network. The DC offset at Pin 10 ( $13 \mathrm{~K} \Omega$ to 12 V ) prevents signal leakage through the reference limiter to Pins 5 and 6.
The FM detector sensitivity depends on the phase slope of the LC tank, which is determined by the Q. For example, the tank in Figure 11 is resonant around 70 MHz and has a $\mathrm{Q} \cong$ 2 defined by the internal $1 \mathrm{~K} \Omega$ resistance across Pins 5 and 6 in parallel with the external resistor. Deviating the input frequency produces an output characteristic given by:

$$
\mathrm{V} 3=\mathrm{V}_{\mathrm{pk}}[\cos (90 \pm \Delta 0)]
$$

where $\mathrm{V}_{\mathrm{pk}}$ is the theoretical peak output level set by the IF Pin 11 load impedance, and $\Delta 0$ is the combined phase swing produced by the tank and detector. For the Figure 11 circuit, $\mathrm{V}_{\mathrm{pk}}=6 \mathrm{~V}$ and $\Delta 0 \cong 5$ degrees $/ \mathrm{MHz}$, yielding an output swing of $\pm 0.5 \mathrm{~V} / \mathrm{MHz}$.


TL/H/9127-8

FIGURE 10. Detector Input Phasing Network

## Detector (Continued)

## Phase Adjust Control

Once the external components have been selected for the correct nominal phasing, the detector phase adjust is used to perform the final set-up by monitoring the detector output either for maximum output in the case of AM detection or for OV average level for FM detection. The phase adjust control Pin 7 is externally biased via a potentiometer and resistor from 12 V and requires a 2 V to 6 V minimum range at Pin 7 . The amount of phase lead or lag added to the reference path as a function of $\mathrm{V}_{7}$ is given in Figure 5. For example, at 70 MHz a cumulative phase error of $\pm 50$ degrees could be compensated for by the phase adjust control.
While the previously cited -0.25 degrees $/{ }^{\circ} \mathrm{C}$ detection phase temperature dependence is not noticeable in AM detection applications, it can cause the average DC level of the FM detector output to drift. This can be reduced by using the phase adjust control in a feedback loop as shown in Figure 11. Finally, it should be re-emphasized that the Pin 7 adjustment is intended as a trim rather than a substitute for correct detector phasing.

## Detector Output

The LM1211 output amplifier has an NPN emitter follower driving Pin 3 through a $50 \Omega$ damping resistor as shown
in Figure 12. The nominal 0 carrier (no input signal) output voltage is 0 V , and a negative supply is required as a return point for the external load resistor R3. The output may be biased at up to 5 mA in order to maintain the $(-)$ slew rate into capacitive loads.
The 0 carrier output voltage is adjusted by the control voltage on a potentiometer at Pin 4. The center of the Pin 4 range is $1 / 2$ supply with an adjustment sensitivity of approximately $0.1 \mathrm{~V} / \mathrm{V}$. Thus on a 12 V supply up to $\pm 0.6 \mathrm{~V}$ part-topart output variation can be trimmed out. The Pin 3 output is capable of swinging up to $\pm 4 \mathrm{~V}$; however, in certain AM detector applications the output will always remain above 0 V . In these cases it may be possible to omit the negative supply and return the Pin 3 load resistor directly to ground. This will result in some degradation in linearity at low output voltages which can be minimized by pre-biasing the 0 carrier level high $(V 4=12 \mathrm{~V})$.
The output amplifier frequency response is shown in Figure 6. The output exhibits a linear phase response of approximately -5.5 degrees $/ \mathrm{MHz}$ out to 30 MHz . The first 70 MHz carrier harmonic is approximately -46 dB and the second harmonic -40 dB referenced to a 3 V peak output.



TL/H/9127-10

FIGURE 12. Detector Output Amplifier

## Alignment sequence:

1. With no input, adjust $\mathrm{R}_{\mathrm{Oc}}$ for $\mathrm{V} 3=0 \mathrm{~V}$.
2. Apply $\mathrm{V}_{\text {in }} \geq 10 \mathrm{mVrms}$, Fo $=70 \mathrm{MHz} \pm 5 \mathrm{MHz}$ Dev, $\mathrm{Fm}=100 \mathrm{kHz}$;

Tune Quadrature coil for best output linearity.
3. Adjust $\mathrm{R}_{\text {PH }}$ for output DC centering.

FIGURE 11. 70 MHz FM Detector Application

## Detector (Continued)

## AGC Comparator

An AGC comparator is provided for use in AM systems. The $(+$ ) input is internally connected to the detector output Pin 3 while the $(-)$ input is biased from an external resistive divider at AGC threshold Pin 1. An output current charges and discharges the AGC filter capacitor at Pin 19 to control the IF amplifier gain. The comparator is biased by a current into bias/gate Pin 20. Internally, Pin 20 has a diode in series with $1 \mathrm{~K} \Omega$ to ground so that the current level from an external resistor R20 to 12 V is given by:

$$
\mathrm{I} 20=\frac{11.3}{\mathrm{R} 20+1000}
$$

Whenever the detector output exceeds the AGC threshold, a current equal to the Pin 20 bias current is delivered to Pin 19 to charge the AGC filter capacitor. When the detector output is below the AGC threshold, approximately $11 \mu \mathrm{~A}$ discharge current flows into Pin 19. Thus the charge to discharge current ratio at Pin 19 is given by $120 / 11 \mu \mathrm{~A}$, or $90: 1$ for $120=1 \mathrm{~mA}$. This large ratio creates a peak-detecting action in which the AGC loop holds the detector ( + ) output peaks at the AGC threshold voltage, typically $1-3 \mathrm{~V}$. Be-
cause of the large ratio of charge to discharge current, the LM1211 AGC has inherently faster recovery from a step increase in signal than from a decrease. The overall speed is inversely proportional to the AGC filter capacitor, with $0.05 \mu \mathrm{~F}$ being a practical lower limit for $\mathrm{I} 20=1 \mathrm{~mA}$. It is important to use a quality (low Rs) capacitor at Pin 19 to prevent AGC oscillation.
The AGC detector can be used at lower charge/discharge ratios by reducing 120 which has a direct effect on the charge current but only a second order effect on the discharge current. For $120=100 \mu \mathrm{~A}$ a $15: 1$ ratio is produced and a $0.01 \mu \mathrm{~F}$ minimum capacitor can be used. As the charge/discharge ratio is reduced, peak detection no longer occurs and gating of Pin 20 may be necessary. This requires an external gate pulse generator to turn on the Pin 20 bias current only during the time the detector output is to be sampled. In between gate pulses the Pin 19 output will be tri-stated and the filter capacitor will hold the previous voltage until the next gate pulse. Permanently grounding Pin 20 turns off the AGC comparator, allowing an external AGC signal at Pin 19 to control the IF amplifier gain.


TL/H/9127-11
Printed Circult Layout (component side)

## LM1596/LM1496 Balanced Modulator-Demodulator

## General Description

The LM1596/LM1496 are doubled balanced modulator-demodulators which produce an output voltage proportional to the product of an input (signal) voltage and a switching (carrier) signal. Typical applications include suppressed carrier modulation, amplitude modulation, synchronous detection, FM or PM detection, broadband frequency doubling and chopping.
The LM1596 is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The LM1496 is specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

- Excellent carrier suppression

65 dB typical at 0.5 MHz
50 dB typical at 10 MHz

- Adjustable gain and signal handling
- Fully balanced inputs and outputs
- Low offset and drift

■ Wide frequency response up to 100 MHz

## Schematic and Connection Diagrams



TL/H/7887-1
Numbers in parentheses show DIP connections.


TL/H/7887-2
Top View
Note: Pin 10 is connected electrically to the case through the device substrate.
Order Number LM1496H or LM1596H See NS Package Number H08C

Dual-In-Line and Small Outline Packages


TL/H/7887-3
Order Number LM1496M or LM1496N
See NS Package Number M14A or N14A

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Internal Power Dissipation (Note 1) }500\textrm{mW
Applied Voltage (Note 2)
    30V
Differential Input Signal (V7 - V8) 
Differential Input Signal (V4 - V 
Input Signal (V2 - V 
Bias Current (I5) 12 mA
Operating Temperature Range LM1596 -55 C C to +125 %
    LM1496
        0.O to +70'C
Storage Temperature Range - 65 C to +150 %
```

Soldering Information

- Dual-In-Line Package

Soldering (10 seconds)
$260^{\circ} \mathrm{C}$

- Small Outline Package

| Vapor Phase ( 60 seconds) | $215^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Infrared ( 15 seconds) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and their effects on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified, see test circuit)

| Parameter | Conditions | LM1596 |  |  | LM1496 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Carrier Feedthrough | $\mathrm{V}_{\mathrm{C}}=60 \mathrm{mVrms}$ sine wave $\mathrm{f}_{\mathrm{C}}=1.0 \mathrm{kHz}$, offset adjusted $\mathrm{V}_{\mathrm{C}}=60 \mathrm{mVrms}$ sine wave $\mathrm{f}_{\mathrm{C}}=10 \mathrm{kHz}$, offset adjusted $\mathrm{V}_{\mathrm{C}}=300 \mathrm{mV}$ pp square wave $\mathrm{f}_{\mathrm{C}}=1.0 \mathrm{kHz}$, offset adjusted $\mathrm{V}_{\mathrm{C}}=300 \mathrm{mV} \mathrm{Vp}_{\mathrm{p}}$ square wave $\mathrm{f}_{\mathrm{C}}=1.0 \mathrm{kHz}$, not offset adjusted |  | $\begin{gathered} 40 \\ 140 \\ 0.04 \\ 20 \end{gathered}$ | $\begin{aligned} & 0.2 \\ & 100 \end{aligned}$ |  | $\begin{gathered} 40 \\ 140 \\ 0.04 \\ 20 \end{gathered}$ | $\begin{aligned} & 0.2 \\ & 150 \end{aligned}$ | $\mu \mathrm{Vrms}$ <br> $\mu \mathrm{Vrms}$ <br> mVrms <br> mVrms |
| Carrier Suppression | $\begin{aligned} & \mathrm{f}_{\mathrm{S}}=10 \mathrm{kHz}, 300 \mathrm{mVrms} \\ & \mathrm{f}_{\mathrm{C}}=500 \mathrm{kHz}, 60 \mathrm{mVrms} \text { sine wave offset adjusted } \\ & \mathrm{f}_{\mathrm{S}}=10 \mathrm{kHz}, 300 \mathrm{mVrms} \\ & \mathrm{f}_{\mathrm{C}}=10 \mathrm{MHz}, 60 \mathrm{mVrms} \text { sine wave offset adjusted } \end{aligned}$ | 50 | 65 <br> 50 |  | 50 | $65$ $50$ |  | dB <br> dB |
| Transadmittance Bandwidth | $R_{L}=50 \Omega$ <br> Carrier Input Port, $\mathrm{V}_{\mathrm{C}}=60 \mathrm{mVrms}$ sine wave $\mathrm{fs}_{\mathrm{S}}=1.0 \mathrm{kHz}, 300 \mathrm{mVrms}$ sine wave Signal Input Port, $\mathrm{V}_{\mathrm{S}}=300 \mathrm{mVrms}$ sine wave $\mathrm{V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc}$ |  | $\begin{aligned} & 300 \\ & 80 \end{aligned}$ |  |  | $\begin{aligned} & 300 \\ & 80 \end{aligned}$ |  | $\mathrm{MHz}$ $\mathrm{MHz}$ |
| Voltage Gain, Signal Channel | $\begin{aligned} & V_{S}=100 \mathrm{mVrms}, \mathrm{f}=1.0 \mathrm{kHz} \\ & \mathrm{~V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc} \end{aligned}$ | 2.5 | 3.5 |  | 2.5 | 3.5 |  | V/V |
| Input Resistance, Signal Port | $\begin{aligned} & f=5.0 \mathrm{MHz} \\ & V_{7}-V_{8}=0.5 \mathrm{Vdc} \end{aligned}$ |  | 200 |  |  | 200 |  | k $\Omega$ |
| Input Capacitance, Signal Port | $\begin{aligned} & f=5.0 \mathrm{MHz} \\ & V_{7}-V_{8}=0.5 \mathrm{Vdc} \end{aligned}$ |  | 2.0 |  |  | 2.0 |  | pF |
| Single Ended Output Resistance | $\mathrm{f}=10 \mathrm{MHz}$ |  | 40 |  |  | 40 |  | $\mathrm{k} \Omega$ |
| Single Ended Output Capacitance | $\mathrm{f}=10 \mathrm{MHz}$ |  | 5.0 |  |  | 5.0 |  | pF |
| Input Bias Current | $\left(I_{1}+1_{4}\right) / 2$ |  | 12 | 25 |  | 12 | 30 | $\mu \mathrm{A}$ |
| Input Bias Current | $\left(I_{7}+I_{8}\right) / 2$ |  | 12 | 25 |  | 12 | 30 | $\mu \mathrm{A}$ |
| Input Offset Current | $\left(I_{1}-I_{4}\right)$ |  | 0.7 | 5.0 |  | 0.7 | 5.0 | $\mu \mathrm{A}$ |
| Input Offset Current | $\left(1_{7}-l_{8}\right)$ |  | 0.7 | 5.0 |  | 5.0 | 5.0 | $\mu \mathrm{A}$ |
| Average Temperature Coefficient of Input Offset Current | $\begin{aligned} & \left(-55^{\circ} \mathrm{C}<\mathrm{T}_{A}<+125^{\circ} \mathrm{C}\right) \\ & \left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}\right) \end{aligned}$ |  | 2.0 |  |  | 2.0 |  | $\mathrm{nA} /{ }^{\circ} \mathrm{C}$ $n A /{ }^{\circ} \mathrm{C}$ |
| Output Offset Current | $\left(1_{6}-l_{9}\right)$ |  | 14 | 50 |  | 14 | 60 | $\mu \mathrm{A}$ |
| Average Temperature Coefficient of Output Offset Current | $\begin{aligned} & \left(-55^{\circ} \mathrm{C}<\mathrm{T}_{A}<+125^{\circ} \mathrm{C}\right) \\ & \left(0^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+70^{\circ} \mathrm{C}\right) \end{aligned}$ |  | 90 |  |  | 90 |  | $\begin{aligned} & n A /{ }^{\circ} \mathrm{C} \\ & \mathrm{nA} /{ }^{\circ} \mathrm{C} \end{aligned}$ |

Electrical Characteristics $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$, unless otherwise specified, see test circuit) (Continued)

| Parameter | Conditions | LM1596 |  |  | LM1496 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Signal Port Common Mode Input Voltage Range | $\mathrm{f}_{\mathrm{S}}=1.0 \mathrm{kHz}$ |  | 5.0 |  |  | 5.0 |  | $V_{p-p}$ |
| Signal Port Common Mode Rejection Ratio | $\mathrm{V}_{7}-\mathrm{V}_{8}=0.5 \mathrm{Vdc}$ |  | -85 |  |  | -85 |  | dB |
| Common Mode Quiescent Output Voltage |  |  | 8.0 |  |  | 8.0 |  | Vdc |
| Differential Output Swing Capability |  |  | 8.0 |  |  | 8.0 |  | $V_{p-p}$ |
| Positive Supply Current | $\left(I_{6}+I_{g}\right)$ |  | 2.0 | 3.0 |  | 2.0 | 3.0 | mA |
| Negative Supply Current | $\left(l_{10}\right)$ |  | 3.0 | 4.0 |  | 3.0 | 4.0 | mA |
| Power Dissipation |  |  | 33 |  |  | 33 |  | mW |

Note 1: LM1596 rating applies to case temperatures to $+125^{\circ} \mathrm{C}$; derate linearly at $6.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for ambient temperature above $75^{\circ} \mathrm{C}$. LM1496 rating applies to case temperatures to $+70^{\circ} \mathrm{C}$.
Note 2: Voltage applied between pins 6-7, 8-1, 9-7, 9-8, 7-4, 7-1, 8-4, 6-8, 2-5, 3-5.
Note 3: Refer to rets1596x drawing for specifications of military LM1596H versions.

## Typical Performance Characteristics



## Sideband Output vs

 Carrier Levels

Carrier Suppression vs Frequency


Sideband and Signal Port Transadmittances vs Frequency


Carrier Feedthrough vs Frequency


Signal-Port Frequency Response


## Typical Application and Test Circuit

Suppressed Carrier Modulator


Note: $S_{1}$ is closed for "adjusted" measurements


TL/H/7887-6
This figure shows the LM1596 used as a single sideband (SSB) suppressed carrier demodulator (product detector). The carrier signal is applied to the carrier input port with sufficient amplitude for switching operation. A carrier input level of 300 mVrms is optimum. The composite SSB signal is applied to the signal input port with an amplitude of 5.0 to 500 mVrms . All output signal components except the desired demodulated audio are filtered out, so that an offset adjustment is not required. This circuit may also be used as an AM detector by applying composite and carrier signals in the same manner as described for product detector operation.

## Typical Applications (Continued)



The frequency doubler circuit shown will double low-level signals with low distortion. The value of C should be chosen for low reactance at the operating frequency. Signal level at the carrier input must be less than 25 mV peak to maintain operation in the linear region of the switching differential amplifier. Levels to 50 mV peak may be used with some distortion of the output waveform. If a larger input signal is available a resistive divider may be used at the carrier input, with full signal applied to the signal input.

## LM1865 Advanced FM IF System

## General Description

Reduced external component cost, improved performance, and additonal functions are key features to the LM1865 FM IF system. The LM1865 is designed for use in electronically tuned radio applications. It contains both deviation and signal level stop circuitry in addition to an open-collector stop output. The LM1865 generates a reverse AGC voltage (ie: decreasing AGC voltage with increasing signal).

## Features

- On-chip buffer to provide gain and terminate two ceramic filters
- Low distortion $0.1 \%$ typical with a single tuned quadrature coil for $100 \%$ modulation.
- Broad off frequency distortion characteristic
- Low THD at minimum AFT offset
- Meter output proportional to signal level
- Stop detector with open-collector output
- Adjustable signal level mute/stop threshold, controlled either by ultrasonic noise in the recovered audio or by the meter output
- Adjustable deviation mute/stop threshold
- Separate time constants for signal level and deviation mute/stop
- Dual threshold AGC eliminates need for local/distance switch and offers improved immunity from third order intermodulation products due to tuner overload
- User control of both AGC thresholds
- Excellent signal to noise ratio, AM rejection and system limiting sensitivity


## Block Diagram



FIGURE 1

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Supply Voltage, Pin }1
16V
Package Dissipation (Note 1) 2.0W
Storage Temperature Range }\quad-5\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ to +150}\mp@subsup{}{}{\circ}\textrm{C
Operating Temperature Range }\quad-2\mp@subsup{0}{}{\circ}\textrm{C}\mathrm{ to +85
Max Voltage on Pin 16 (Stop Output) 16V
```


## Electrical Characteristics

Test Circuit, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}+=12 \mathrm{~V}$; S 1 in position 2 ; S 2 in position 1 ; and S 3 in position 2 unless indicated otherwise

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC CHARACTERISTICS |  |  |  |  |  |
| Supply Current |  |  | 33 | 45 | mA |
| Pin 9, Regulator Voltage |  |  | 5.7 |  | V |
| Operating Voltage Range | (See Note 2) | 7.3 |  | 16 | V |
| Pin 18, Output Leakage Current | Pin 20 Open, $\mathrm{V}_{\mathrm{IF}}=0, \mathrm{~S} 3$ in Position 1 |  | 0.1 |  | $\mu \mathrm{A}$ |
| Pin 16, Stop Low Output Voltage | S1 in Position 1, S2 in Position 3 |  | 0.3 |  | V |
| Pin 16, Stop High Output Leakage Current | S2 in Position 2, V14 = V9 |  | 0.1 |  | $\mu \mathrm{A}$ |
| Pin 15, Audio Output Resistance |  |  | 4.7 |  | k $\Omega$ |
| Pin 1, Buffer Input Resistance | Measured at DC |  | 350 |  | $\Omega$ |
| Pin 3, Buffer Output Resistance | Measured at DC |  | 350 |  | $\Omega$ |
| Pin 20, Wide Band Input Resistance | Measured at DC |  | 2 |  | $\Omega$ |
| Pin 8, Meter Output Resistance |  |  | 1 |  | k $\Omega$ |

DYNAMIC CHARACTERISTICS $\mathrm{f}_{\mathrm{MOD}}=400 \mathrm{~Hz}, \mathrm{f}_{\mathrm{o}}=10.7 \mathrm{MHz}$, Deviation $= \pm 75 \mathrm{kHz}$

| -3 dB Limiting Sensitivity | IF Only (See Note 3) |  | 60 | 120 | $\mu \mathrm{V}$ rms |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Buffer Voltage Gain | $\mathrm{V}_{\text {IN }} \operatorname{Pin} 1=10 \mathrm{mVrms}$ at 10.7 MHz | 19 | 22 | 25 | dB |
| Recovered Audio | $\mathrm{V}_{\text {IF }}=10 \mathrm{mVrms}, \mathrm{V} 14=\mathrm{V} 9$ | 275 | 320 | 470 | mVrms |
| Signal-to-Noise | $\mathrm{V}_{\text {IF }}=10 \mathrm{mVrms}, \mathrm{V} 14=\mathrm{V} 9$ (See Note 4) | 70 | 84 |  | dB |
| AM Rejection | $\begin{aligned} & V_{14}=V 9 \\ & V_{I F}=1 \mathrm{mV}, 30 \% \text { AM Mod } \\ & V_{I F}=10 \mathrm{mV}, 30 \% \text { AM Mod } \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 60 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & d B \\ & d B \end{aligned}$ |
| Minimum Total Harmonic Distortion | $\mathrm{V}_{\text {IF }}=10 \mathrm{mV}$ |  | 0.1 | 0.35 | \% |
| THD at Frequency where V14 $=$ V9 (Zero AFT Offset) | $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mV}$, Tune until V14 $=\mathrm{V} 9$ |  | 0.1 | 0.45 | \% |
| THD $\pm 10 \mathrm{kHz}$ from Frequency where V14 = V9 | $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mV}$ |  | 0.15 |  | \% |
| AFT Offset Frequency for Low Stop Output at Pin 16 | $V_{\text {IF }}=10 \mathrm{mV}, \mathrm{S} 2$ in Position $3, f_{\text {MOD }}=0$ <br> Offset $=$ (Frequency for Pin 16 Low) - <br> (Frequency where V14 = V9) |  | $\pm 50$ |  | kHz |
| Ultrasonic Mute/Stop Level Threshold | $\begin{aligned} & \text { V14 }=\mathrm{V} 9, \mathrm{~S} 1 \text { in Position } 3 \text { (See Note 5) } \\ & \mathrm{V}_{\text {IF }}=10 \mathrm{mV} \\ & \mathrm{f}_{\mathrm{MOD}}=100 \mathrm{kHz} \\ & \text { S2 in Position } 3 \\ & \text { Amount of Deviation where V16 } \rightarrow \text { Low } \end{aligned}$ |  | 60 |  | kHz |

Electrical Characteristics Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=12 \mathrm{~V} ; \mathrm{S} 1$ in position $2 ; \mathrm{S} 2$ in position 1 ; and S 3 in position 2 unless indicated otherwise (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC CHARACTERISTICS $\mathrm{f}_{\text {MOD }}=400 \mathrm{~Hz}, \mathrm{f}_{0}=10.7 \mathrm{MHz}$, Deviation $= \pm 75 \mathrm{kHz}$ (Continued) |  |  |  |  |  |
| Pin 13 Mute/Stop Threshold Voltage | $\begin{aligned} & \text { V14 }=\mathrm{V} 9, \mathrm{~S} 1 \text { in Position } 4 \\ & \text { S2 in Position } 3 \\ & \text { V13 where V16 } \rightarrow \text { Low } \end{aligned}$ |  | 220 |  | mV |
| Amount of Muting (LM1965 Only) | $\mathrm{S} 2 \mathrm{in} \mathrm{Position} \mathrm{4}$,S 1 in Position 1, $\mathrm{V}_{\mathrm{IF}}=10 \mathrm{mV}$ |  | 66 |  | dB |
| Amount of Muting with Pin 13 and Pin 16 Grounded | S1 in Position 1 $\mathrm{V} 14,=\mathrm{V} 9, \mathrm{~V}_{\mathrm{IF}}=10 \mathrm{mV}$ |  | 0 |  | dB |
| Narrow Band AGC Threshold | Increase IF Input until I AGC $=0.1 \mathrm{~mA}$ Pin $20=30 \mathrm{mVrms}$ | 100 | 210 | 300 | $\mu \mathrm{Vrms}$ |
| Wide Band AGC Threshold | $\begin{aligned} & \mathrm{V}_{\mathrm{IF}}=100 \mathrm{mVrms} \\ & \text { Increase Signal to Pin } 20 \text { until } \mathrm{I}_{\mathrm{AGC}}=0.1 \mathrm{~mA} \end{aligned}$ | 5 | 12 | 22 | mVrms |
| Pin 18, Low Output Voltage (LM1865 and LM1965 only) | $\mathrm{V}_{\text {IN }}$ Pin $20=100 \mathrm{mV}, \mathrm{V}_{\text {IF }}=100 \mathrm{mVrms}$ |  | 0.2 | 0.5 | V |
| Pin 18, High Output Voltage (LM2065 only) | $\mathrm{V}_{\text {IN }}$ Pin $20=100 \mathrm{mV}, \mathrm{V}_{\text {IF }}=100 \mathrm{mVrms}$, (See Note 6) |  | 11.7 |  | V |
| Pin 8, Meter Output Voltage | $\begin{aligned} & V_{\text {IF }}=10 \mu \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IF}}=300 \mu \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IF}}=3 \mathrm{mV} \end{aligned}$ |  | $\begin{aligned} & 0.1 \\ & 1.1 \\ & 2.6 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |

Note 1: Above $T_{A}=25^{\circ} \mathrm{C}$ derate based on $T_{J(\text { max })}=150^{\circ} \mathrm{C}$ and $\theta_{J A}=60^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: All data sheet specifications are for $\mathrm{V}^{+}=12 \mathrm{~V}$ may change slightly with supply.
Note 3: When the IF is preceded by 22 dB gain in the buffer, excellent system sensitivity is achieved.
Note 4: Measured with a notch at 60 Hz and 20 Hz to 100 kHz bandwidth.
Note 5: FM modulate RF source with a 100 kHz audio signal and find what modulation level, expressed as kHz deviation, results in V16 $\rightarrow 12 \mathrm{~V}$.

## Test Circuit



FIGURE 2

Typical Performance Characteristics (from Test Circuit)


Coils and ceramic filters are available from:

Toko America
1250 Feehanville Drive
Mount Prospect, IL 60056
(312) 297-0070

Murata
2200 Lake Park Drive
Smyrna, GA 30080
(404) 436-1300

## Application Circuit



FIGURE 3

## IC External Components (See Application Circuit)

| Component | Typical Value |
| :---: | :---: |
| C1 | $0.01 \mu \mathrm{~F}$ |
| C2 | $0.01 \mu \mathrm{~F}$ |
| C3, C4 | $0.01 \mu \mathrm{~F}$ |
| C5 | $10 \mu \mathrm{~F}$ |
| C6 | $0.01 \mu \mathrm{~F}$ |
| C7 | $50 \mu \mathrm{~F}$ |
| C8 | $2.2 \mu \mathrm{~F}$ |
| C9 | $5 \mu \mathrm{~F}$ |
| C10 | $0.1 \mu \mathrm{~F}$ |
| C11 | $0.01 \mu \mathrm{~F}$ |
| C12 | $25 \mu \mathrm{~F}$ |
| C13 | $0.01 \mu \mathrm{~F}$ |
| R1 | Tuner Dependent |
| R2, R3 | Tuner Dependent |
| R4 | Meter Dependent |
| R5 | 5k1 |
| R6 | 25k |
| R7 | 5k |
| R8 | 10k Pot |
| R9 | 12k |
| R10 | 10k |
| R11 | 50k |
| R12 | 3k9 |
| R13 | $62 \Omega$ |
| L1 | $18 \mu \mathrm{H} \mathrm{Q}_{\mathrm{u}}>50$ @ 10.7 MHz <br> TDK Electronics <br> TPO $410-180 \mathrm{~K}$ or equivalent |
| T1 | $Q_{u}>70 @ 10.7 \mathrm{MHz}$, $L$ to resonate w/82 pF @ 10.7 MHz TOKO KAC-K2318HM or equivalent <br> TL/H/7509-5 |
| CF1, CF2 | Murata SFE10.7ML or equivalent |

## Typical Application

## LAYOUT CONSIDERATIONS

Although the pinout of the LM1865 has been chosen to minimize layout problems, some care is required to insure stability. The ground terminal on CF1 should return to both
the input signal ground and the buffer ground, pin 19. The ground terminal on CF2 should return to the ground side of C4. The quadrature coil T1 and inductor L1 should be separated from the input circuitry as far as possible.

PC Layout (Component Side)


## PERFORMANCE CHARACTERISTICS OF TYPICAL APPLICATION WITH TUNER

The following data was taken using the typical application circuit in conjunction with an FM tuner with 43 dB of gain, a
5.5 dB noise figure, and 30 dB of AGC range. The tuner was driven from a $50 \Omega$ source. $75 \mu \mathrm{~s}$ of de-emphasis was used on the audio output, pin 15 . The 0 dB reference is for $\pm 75$ kHz deviation at 400 Hz modulation.


## Application Notes

## ADJUSTABLE MUTE/STOP THRESHOLD

The threshold adjustments for the mute and stop functions are controlled by the same pins. Thus, the term mute/stop will be used to designate either function.
The adjustable mute/stop threshold in the LM1865 allows for user programming of the signal level at which muting or stop indication takes place. The adjustment can be made in two mutually exclusive ways. The first way is to take a voltage divider from the meter output (pin 8) to the off channel mute input (pin 13). When the voltage at pin 13 falls below 0.22 V , an internal comparator is tripped causing muted or causing the stop output to go low. Adjustment of the voltage divider ratio changes the signal level at which this happens.
The second method of mute/stop detection as a function of signal level is to use the presence of ultrasonic noise in the recovered audio to trip the internal comparator. As the signal level at the antenna of the radio drops, the amount of noise in the recovered audio, both audible and ultrasonic, increases.
The recovered audio is internally coupled through a high pass filter to pin 13 which is internally biased above the comparator trip point. Large negative-going noise spikes will drive pin 13 below the comparator trip point and cause mute/stop action. A simplified circuit is shown in Figure 4.
Since the input to the comparator is noise, the output of the comparator is noise. Consequently, a mute/stop filter on pin 12 is required to convert output noise spikes to an average DC value. This filter is not necessary if pin 13 is driven from the meter.
Adjustment of the mute/stop threshold in the noise mode is accomplished by adjusting the pole of the high pass filter coupled to the comparator input. This is done with a series capacitor/resistor combination, R9 C11, from pin 13 to ground. As the pole is moved higher in frequency (i.e., R9 gets smaller) more ultrasonic noise is required in the recovered audio in order to initiate mute/stop action. This corre-
sponds to a weaker signal at the antenna of the radio. In choosing the correct value for R9 it is important to make sure that recovered audio below 75 kHz is not sufficient to cause mute/stop action. This is because stereo and SCA information are contained in the audio signal up to 75 kHz . Also note that the ultrasonic mute/stop circuit will not operate properly unless a tuner is connected to the IF. This is because, at low signal levels, the noise at the tuner output dominates any noise sources in the IC. Consequently, driving the IC directly with a $50 \Omega$ generator is much less noisy than driving the IC with a tuner and therefore not realistic. The RC filter on pin 12 not only filters out noise from the comparator output but controls the "feel" when manually tuning. For example, a very long time constant will cause the mute to remain active if you rapidly tune through valid strong stations and will only release the mute if you slowly tune to a valid station. Conversely, a short time constant will allow the mute to kick in and out as one tunes rapidly through valid stations.
The advantage in using the noise mute/stop approach versus the meter driven approach is that the point at which mute/stop action occurs is directly related to the signal-tonoise ratio in the recovered audio. Furthermore, the mute/ stop threshold is not subject to production and temperature variations in the meter output voltage at low signal levels, and thus might be able to be set without a production adjustment of the radio. The noise mute/stop threshold is very insensitive to temperature and gain variations. Proper operation of this circuit requires that the signal level mute/stop threshold be set at a signal level that achieves 45 dB S/N ( $\pm 3 \mathrm{~dB}$ ) in mono. in a radio. In an electronically tuned radio, the signal level stop threshold can be set to a much larger level by gain reducing the tuner (ie. pulling the AGC line) in scan mode and then releasing the AGC once the radio stops on a station. In an environment where temperature variations are minimal and manual adjustment of the signal level mute/stop threshold is desired, then the meter driven approach is the best alternative.


TL/H/7509-8
FIGURE 4. Simplified Level Mute/Stop Circuit

## Application Notes (Continued)

## STOP TIME

An electronically tuned radio (ETR) pauses at fixed intervals across the FM band and awaits the stop indication from the LM1865. If within a predetermined period of time, no stop indication is forthcoming, the controller circuit concludes that there is no valid station at that frequency and will tune to the next interval. There are several time constants that can affect the amount of time it takes the LM1865 to output a valid stop indication on pin 16. In this section each time constant will be discussed.

## Deviation Stop Time Constant

An offset voltage is generated by the AFT if the LM1865 is tuned to either side of a station. Since deviation stop detection in the LM1865 is detected by the voltage at pin 14, it is important that this voltage move fast enough to make the deviation stop decision within the time allowed by the controller. The speed at which the voltage at pin 14 moves is governed by the RC time constant, R5 C9. This time constant must be chosen long enough to remove recovered audio from pin 14 and short enough to allow for reasonable stop detection time.

## Signal Level Stop Using Ultrasonic Noise Detection

As previously mentioned, the R6 C8 time constant on pin 12 is necessary to filter the noise spikes on the output of the internal comparator in the LM1865. This time constant also determines the level stop time. When the voltage at pin 12 is above a threshold voltage of about 0.6 V , the stop output is low. The maximum voltage at pin 12 is about 0.8 V . The level stop time is dominated by the amount of time it takes the voltage at pin 12 to fall from 0.8 V to 0.6 V . The voltage at pin 12 follows an exponential decay with RC time constant given by R6 C8. For example if $\mathrm{R} 6=25 \mathrm{k}$ and $\mathrm{C} 8=2.2 \mu \mathrm{~F}$ the stop time is given by

$$
t=-(24 \mathrm{k})(2.2 \mu \mathrm{~F}) \ell \mathrm{n}\left(\frac{0.6}{0.8}\right)
$$

which yields $t=15 \mathrm{~ms}$. It should be noted that the 0.6 V threshold at pin 12 has a high temperature dependence and can move as much as 100 mV in either direction.

## Signal Level Stop Using the Meter Output, Pin 8

As mentioned previously, R6 C8 is not necessary when the meter output is used to drive pin 13. Consequently, this time constant is not a factor in determining the stop time. However, the speed at which the meter voltage can move may become important in this regard. This speed is a function of the resistive load on pin 8 and filter capacitance, C5.

## AGC Time Constant

In tuning from a strong station to a weaker station above the level stop threshold, the AGC voltage will move in order to try to maintain a constant tuner output. The AGC voltage must move sufficiently fast so that the tuner is gain increased to the point that the level stop indicates a valid station. This time constant is controlled by R11 and C13.

## DISTORTION COMPENSATION CIRCUIT

The quadrature detector of the LM1865 has been designed with a special circuit that compensates for distortion generated by the non-linear phase characteristic of the quadrature coil. This circuit not only has the effect of reducing distortion, but also desensitizes the distortion as a function of tuning characteristic. As a result, low distortion is achieved with a single tuned quad coil without the need for a double tuned coil which is costly and difficult to adjust on a production basis. The lower distortion has been achieved without any degradation of the noise floor of the audio output. Futhermore, the compensation circuit first-order cancels the effect of quadrature coil $Q$ on distortion.
When measuring the total harmonic distortion (THD) of the LM1865, it is imperative that a low distortion RF generator be used. In the past it has been possible to cancel out distortion in the generator by adjustment of the quadrature coil. This is because centering the quadrature coil at other than the point of inflection on the S-curve introduces 2nd harmonic distortion which can cancel 2nd harmonic distortion in the generator. Thus low THD numbers may have been obtained wrongly. Large AFT offsets asymmetrical off tuning characteristic, and less than minimum THD will be observed if alignment of the quadrature coil is done with a high distortion RF generator.
Care must also be taken in choosing ceramic filters for the LM1865. It is important to use filters with good group delay characteristics and wide enough bandwidth to pass enough FM sidebands to achieve low distortion.

## Application Notes (Continued)

The LM1865 has been carefully designed to insure low AFT offset current at the point of minimum THD. AFT offset current will cause a non-symmetric deviation mute/stop window about the point of minimum THD. No external AFT offset adjustment should be necessary with the LM1865. The amount of resistance in series with the $18 \mu \mathrm{H}$ quadrature coil drive inductor, L1, has a significant effect on the minimum THD. This series resistance is contributed not only by R13 but also by the Q of L1. The Q of L1 should be as high as possible (ie: $Q>50$ ) in order to avoid production problems with the Q variation of L1. Once R13 has been optimized for minimum THD, adjustment on a radio by radio basis should be un-necessary.

## DUAL THRESHOLD AGC (AUTOMATIC LOCAL/DISTANCE SWITCH)

There is a well recognized need in the field for gain reducing (AGCing) the front end (tuner) of an FM receiver. This gain reduction is important in preventing overload of the front end which might occur for large signal inputs. Overloading the front end with two out-of-band signals, one channel spacing apart and one channel spacing from center frequency, or, two channel spacings apart and two channel spacings from center frequency, will produce a third order intermodulation product $\left(\mathrm{IM}_{3}\right)$ which falls inband. This $\mathrm{IM}_{3}$ product can completely block out a weaker desired station. The AGC in the LM1865 has been specially designed to deal with the problem of $\mathrm{IM}_{3}$.

With the LM1865 system, a low AGC threshold is achieved whenever there are strong out-of-band signals that might generate an interfering $I M_{3}$ product, and a high AGC threshold is achieved if there are no strong out-of-band signals. The high AGC threshold allows the receiver to obtain its best signal-to-noise performance when there is no possibility of an $\mathrm{IM}_{3}$ product. The low AGC threshold allows for weaker desired stations to be received without gain-reducing the tuner. It should be noted that when the AGC threshold is set low, there will be a signal-to-noise compromise, but is assumed that it is more desirable to listen to a slightly noisy station than to listen to an undesired $\mathrm{IM}_{3}$ product. The simplified circuit diagram (Figure 5) of the AGC system shows how the dual AGC thresholds are achieved.
$\mathrm{V}_{\mathrm{m}}=1 \mathrm{~V}$ corresponds to a fixed in-band signal level (defined as $\mathrm{V}_{\mathrm{NB}}$ ) at the tuner output. $\mathrm{V}_{\mathrm{NB}}$ will be referred to as the "narrow band threshold". $\mathrm{V}_{\text {WB }}$ also corresponds to a fixed tuner output which can either be an in-band or out-ofband signal. This fixed tuner output will be called the "wide band threshold". Always $\mathrm{V}_{\mathrm{WB}}>\mathrm{V}_{\mathrm{NB}}$. R11 and C13 define the AGC time constant. A reverse AGC system is shown. This means that $\mathrm{V}_{\mathrm{AGC}}$ decreases to gain-reduce the tuner. The LM1865 AGC output is an open-collector current source capable of sinking at least 1 mA .

## Application Notes (Continued)

First examine what happens with a single in-band signal as we vary the strength of this signal. Figures 6 and 7 illustrate what happens at the tuner and AGC outputs.


In Figure 7 there is no AGC output until the tuner output equals the wide band threshold. At this point both SW2 and SW1 are closed and the AGC holds the tuner output in Figure 6 relatively constant.
Another simple case to examine is that of the single out-ofband signal. Here there is no AGC output even if the signal exceeds $\mathrm{V}_{\mathrm{WB}}$. There is no output because the ceramic filters prevent the out-of-band signal from getting to the input of the IF. With no signal at the IF input there is no meter output and SW1 is open, which means No AGC.
Figures 8 and 9 illustrate what happens at the tuner and AGC outputs when the strength of an in-band signal is varied in the presence of a strong out-of-band signal (i.e., greater than $\mathrm{V}_{\text {WB }}$ ) which is held constant at the tuner input. For this example, the in-band signal at the tuner output will be referred to as $V_{D}$ (desired signal), and the out-of-band signal as $\mathrm{V}_{\mathrm{UD}}$ (undesired signal).
In Figure 9, we see that there is no AGC output until the tuner output exceeds the narrow band threshold, $\mathrm{V}_{\text {NB }}$. At this point $V_{m}>1 V$ and SW1 closes. Further increase of the desired signal at the tuner input results in an AGC current that tries to hold the desired signal at the tuner output constant. This gain reduction of the tuner forces the undesired signal at the tuner output to fall. At the point that $\mathrm{V}_{\text {UD }}$ reaches the wide band threshold, no further gain reduction can occur as $\mathrm{V}_{0}$ would fall below $\mathrm{V}_{\mathrm{WB}}$ (refer to Figure 5). At this point, control of the AGC shifts from the meter output (narrow band loop) to the out-of-band signal (wide band loop). Here $V_{U D}$ is held constant along with the AGC



## Application Notes (Continued)

voltage, while $V_{D}$ is allowed to increase. $V_{D}$ will increase until it reaches the level of the wide band threshold at the tuner output. When this occurs $V_{U D}$ is no longer needed to keep $V_{0}>V_{W B}$ as $V_{D}$ takes over the job. Thus $V_{U D}$ will drop as the amount of AGC increases, while $V_{D}$ is held constant by the AGC.
When compared to the simple case of a single in-band signal, we see that because of the presence of a strong out-ofband signal, AGC action has occurred earlier. For the simple case, AGC started when $V_{D} \geq V_{\text {WB }}$. For the two signal case above, AGC started when $\mathrm{V}_{\mathrm{D}} \geq \mathrm{V}_{\mathrm{NB}}$. Thus, the LM1865 achieves an early AGC when there are strong adjacent channels that might cause $I M_{3}$, and a later AGC when these signals aren't present.
For the range of signal levels that the tuner was gain-reduced and $\mathrm{V}_{\mathrm{D}}<\mathrm{V}_{\mathrm{WB}}$ there was loss in signal-to-noise in the recovered audio as compared to the case where there was no gain reduction in this interval. Note, however, that the tuner is not desensitized by the AGC to weak desired stations below the narrow band threshold.

## NARROW BAND AGC THRESHOLD ADJUSTMENT

Both the narrow band and wide band AGC thresholds are user adjustable. This allows the user to optimize the AGC response to a given tuner. Referring to Figure 5, when the meter output exceeds 1 V a comparator closes SW1. A simplified circuit diagram of this comparator is shown in Figure 10.

The 1 K resistor in series with pin 8 allows for an upward adjustment of the narrow band threshold. This is accomplished by externally loading pin 8 with a resistor. Figure 11 illustrates how this adjustment takes place.
From Figure 11 it is apparent that loading the meter output not only moves the narrow band threshold, but also decreases the meter output for a given input.
In general one chooses the narrow band threshold based on what signal-to-noise compromise is considered acceptable.


TL/H/7509-12
FIGURE 10. Narrow Band Threshold Circuit


TL/H/7509-13
FIGURE 11. Affect of Meter Load on Narrow Band Threshold

## Application Notes (Continued)

## WIDE BAND AGC THRESHOLD ADJUSTMENT

There are a number of criteria that determine where the wide band threshold should be set. If the threshold is set too high, protection against $I M_{3}$ will be lost. If the threshold is set too low, the front end, under certain input conditions, may be needlessly gain-reduced, sacrificing signal-to-noise performance. Ideally, the wide band threshold should be set to a level that will insure AGC operation whenever there are out-of-band signals strong enough to generate an $\mathrm{IM}_{3}$ product of sufficient magnitude to exceed the narrow band threshold. Ideally, this level should be high enough to allow for a single in-band desired station to AGC the tuner, only after the maximum signal-to-noise has been achieved.
In order to insure that the wide band loop is activated whenever the $\mathrm{I}_{3}$ exceeds the narrow band threshold, $\mathrm{V}_{\mathrm{NB}}$, determine the minimum signal levels for two out-of-band signals necessary to produce an $\mathrm{IM}_{3}$ equal to $\mathrm{V}_{\mathrm{NB}}$. Then, arrange for the wide band loop to be activated whenever the tuner output exceeds the rms sum of these signals. There are many combinations of two out-of-band signals that will produce an $\mathrm{IM}_{3}$ of a given level. However, there is only one combination whose rms sum is a minimum at the tuner output. $\mathrm{IM}_{3}$ at the tuner output is given according to the equation:
$\mathrm{IM}_{3}=\mathrm{aV}_{\mathrm{UD} 1^{2}} \mathrm{~V}_{\mathrm{UD} 2}$ (assuming no gain reduction)
where $\mathrm{a}=$ constant dependent on the tuner;
$\mathrm{V}_{\mathrm{UD1}}=$ out-of-band signal 400 kHz from center frequency, applied to tuner input;
$\mathrm{V}_{\mathrm{UD} 2}=$ out-of-band signal 800 kHz from center frequency and 400 kHz away from $\mathrm{V}_{\text {UD1 }}$, applied to tuner input.
In general, due to tuned circuits within the tuner, the tuner gain is not constant with frequency. Thus, if the tuner is kept fixed at one frequency while the input frequency is changed, the output level will not remain constant. Figure 12 illustrates this.
It can be shown that for a given $\mathrm{IM}_{3}$, the combination of $\mathrm{V}_{\mathrm{UD1}}$ and $\mathrm{V}_{\mathrm{UD} 2}$ that produces the smallest rms sum at the tuner output is given by the equations:

$$
\begin{align*}
& V_{U D 1}=1.12\left(\frac{A 2}{A 1} \frac{I M_{3}}{a}\right)^{1 / 3}  \tag{2}\\
& V_{U D 2}=0.794\left(\frac{A 1^{2}}{A 2^{2}} \frac{I M_{3}}{a}\right)^{1 / 3} \tag{3}
\end{align*}
$$

Therefore, in order to guarantee that the AGC will be keyed for an $\mathrm{IM}_{3}=\mathrm{V}_{\mathrm{NB}}$ we need only satisfy the condition:
$V_{W B} \leq \sqrt{V_{N B}^{2}+\left[(A 1)(1.12)\left(\frac{A 2}{A 1} \frac{V_{N B}}{a}\right)^{1 / 3}\right]^{2}+\left[A 2(0.794)\left(\frac{A 1^{2}}{A 2^{2}} \frac{V_{N B}}{a}\right)^{1 / 3}\right]^{2}}$ (4)

The right hand term of equation (4) defines an upper limit for $\mathrm{V}_{\text {WB }}$ called $\mathrm{V}_{\text {WBUL }}$. $\mathrm{V}_{\text {WBUL }}$ is the rms sum of all the signals at the tuner output for two out-of-band signals, VUD1 and $\mathrm{V}_{\text {UD2 }}$ [as expressed in equations (2) and (3)], applied to the tuner input.


Define $\mathrm{A}=$ tuner gain at center frequency
A1 $=$ tuner gain at $f_{0}+400 \mathrm{kHz}$
$\mathrm{A} 2=$ tuner gain at $f_{0}+800 \mathrm{kHz}$

FIGURE 12

## Application Notes (Continued)

In order to make the calculation in equation (4), the constants a, A1, A2 must first be determined. This is done by the following procedure:

1. Connect together two RF generators and apply them to the tuner input. Since the generators will terminate each other, remove the $50 \Omega$ termination at the tuner input.
2. Connect a spectrum analyzer to the tuner output. Most spectrum analyzers have $50 \Omega$ input impedances. To make sure that this impedance does not load the tuner output use a FET probe connected to the spectrum analyzer. The tuner output should be terminated with a ceramic filter.
3. Disconnect the AGC line to the tuner. Make sure that the tuner is not gain-reduced.
4. Adjust the two RF generators for about 1 mV input and to frequencies 400 kHz and 800 kHz away from center frequency (Figure 13).
5. Note the three output levels in volts.
6. Knowing the tuner input levels for $\mathrm{V}_{\mathrm{UD1}}$ and $\mathrm{V}_{\mathrm{UD} 2}$ and the resulting $\mathrm{IM}_{3}$ just measured, " $a$ " is calculated from the formula:

$$
\begin{equation*}
a=\frac{I M_{3}}{V_{U D 1}{ }^{2} V_{U D 2}} \tag{5}
\end{equation*}
$$

where all levels are in volts rms. A typical value for "a" might be $2 \times 10^{6}$.
7. A1 and A2 are calculated according to the following formulas

$$
\begin{align*}
\mathrm{A} 1 & =\frac{\mathrm{V} 1}{\left.\mathrm{~V}_{\mathrm{IN}}\right|_{f_{\mathrm{O}}+400 \mathrm{kHz}}}  \tag{6}\\
\mathrm{~A} 2 & =\frac{\mathrm{V} 2}{\left.\mathrm{~V}_{\mathrm{IN}}\right|_{f_{0}}+800 \mathrm{kHz}} \tag{7}
\end{align*}
$$



TL/H/7509-15
FIGURE 13. Spectrum Analyzer Display of Tuner Output

If the wide band threshold was set to $\mathrm{V}_{\text {WBUL }}$, then when a single in-band station reached the level $\mathrm{V}_{\text {WBUL }}$ at the tuner output, AGC action would start to take place. For this reason it is hoped that $V_{\text {WBUL }}$ is above the level that will allow for maximum signal-to-noise. If, however, this is not the case, consideration might be given to improving the intermodulation performance of the tuner.
The lower limit for $V_{W B}$ is the minimum tuner output that achieves the best possible signal-to-noise ratio in the recovered audio. In general, it is desirable to set $\mathrm{V}_{\mathrm{WB}}$ closer to the upper limit rather than the lower limit. This is done to prevent AGC action within the narrow band loop except when there is a possibility of an $\mathrm{IM}_{3}$ greater than $\mathrm{V}_{\text {NB }}$.
The wide band threshold at the pin 20 input to the LM1865 is fixed at 12 mVrms . Generally speaking, if pin 20 were driven directly from the tuner output. $\mathrm{V}_{\mathrm{WB}}$ would be too low. Therefore, in general, pin 20 is not connected directly to the tuner output. Instead the tuner output is attenuated and then applied to pin 20. Increasing attenuation increases the wide band threshold, $\mathrm{V}_{\text {WB }}$.
Pin 20 has an input impedance at 10.7 MHz that can be modeled as a $500 \Omega$ resistor in series with a 19 pF capacitor, giving a total impedance of $940 \Omega \angle-58^{\circ}$. Thus an easy way to attenuate the input to pin 20 is with the arrangement shown in Figure 14.
Notice that pin 20 must be AC coupled to the tuner output and that C 1 is a bypass capacitor. R1 adjusts the amount of attenuation to pin 20 . The wide band threshold will roughly increase by a factor of (R1 $+940 \Omega$ )/940 $\Omega$.

## AGC CIRCUIT USED AS A CONVENTIONAL AGC

If for some reason the dual AGC thresholds are not desired, it is easy to use the LM1865 as a more conventional LM3189 type of AGC. This is accomplished by AC coupling the pin 20 input after the ceramic filters rather than before the filters. Thus, as with the LM3189, only in-band signals will be able to activate the AGC.


FIGURE 14. Wide Band Threshold Adjustment

## Simplified Diagram



## National <br> Semiconductor

## LM1868 AM/FM Radio System

## General Description

The combination of the LM1868 and an FM tuner will provide all the necessary functions for a 0.5 watt AM/FM radio. Included in the LM 1868 are the audio power amplifier, FM IF and detector, and the AM converter, IF, and detector. The device is suitable for both line operated and 9 V battery applications.

## Features

- DC selection of AM/FM mode
- Regulated supply
- Audio amplifier bandwidth decreased in AM mode, reducing amplifier noise in the AM band
- AM converter AGC for excellent overload characteristics
- Low current internal AM detector for low tweet radiation


## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for avallability and specifications. |  |
| Supply Voltage (Pin 19) | 15 V |
| Package Dissipation | 2.0 W |
| Above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Derate Based on |  |
| $\mathrm{T}_{J(\mathrm{MAX})}=150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=60^{\circ} \mathrm{C} / \mathrm{W}$ |  |


| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=8 \Omega$ (unless otherwise noted)

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| STATIC CHARACTERISTICS $\mathrm{e}_{\mathrm{AM}}=0, \mathrm{e}_{\mathrm{FM}}=0$ |  |  |  |  |  |
| Supply Current | AM Mode, S1 in Position 1 |  | 22 | 30 | mA |
| Regulator Output Voltage (Pin 16) |  | 3.5 | 3.9 | 4.8 | V |
| Operating Voltage Range |  | 4.5 |  | 15 |  |

DYNAMIC CHARACTERISTICS-AM MODE
$\mathrm{f}_{\mathrm{AM}}=1 \mathrm{MHz}, \mathrm{f}_{\mathrm{mod}}=1 \mathrm{kHz}, 30 \%$ Modulation, S 1 in Position $1, \mathrm{PO}_{\mathrm{O}}=50 \mathrm{~mW}$ unless noted

| Maximum Sensitivity | Measure $\mathrm{e}_{\mathrm{AM}}$ for $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$, Maximum Volume | 8 |  | 16 | $\mu \mathrm{V}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Signal-to-Noise | $\mathrm{e}_{\mathrm{AM}}=10 \mathrm{mV}$ | 40 | 50 |  | dB |
| Detector Output | $\mathrm{e}_{\mathrm{AM}}=1 \mathrm{mV}$ <br> Measure at Top of Volume Control | 40 | 60 | 85 | mV |
| Overload Distortion | $\mathrm{e}_{\mathrm{AM}}=50 \mathrm{mV}, 80 \%$ Modulation |  | 2 | 10 | \% |
| Total Harmonic Distortion (THD) | $\mathrm{e}_{\text {AM }}=10 \mathrm{mV}$ |  | 1.1 | 2 | \% |
| DYNAMIC CHARACTERISTICS-FM MODE $\mathrm{f}_{\mathrm{FM}}=10.7 \mathrm{MHz}, \mathrm{f}_{\text {mod }}=400 \mathrm{~Hz}, \Delta \mathrm{f}= \pm 75 \mathrm{kHz}, \mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}, \mathrm{~S} 1$ in Position 1 |  |  |  |  |  |
| -3 dB Limiting Sensitivity |  |  | 15 | 45 | $\mu \mathrm{V}$ |
| Signal-to-Noise Ratio | $e_{\text {FM }}=10 \mathrm{mV}$ | 50 | 64 |  | dB |
| Detector Output | $e_{F M}=10 \mathrm{mV}, \Delta \mathrm{f}= \pm 22.5 \mathrm{kHz}$ Measure at Top of Volume Control | 40 | 60 | 85 | mV |
| AM Rejection | $\mathrm{e}_{\mathrm{FM}}=10 \mathrm{mV}, 30 \% \mathrm{AM}$ Modulation | 40 | 50 |  | dB |
| Total Harmonic Distortion (THD) | $\Theta_{\mathrm{FM}}=10 \mathrm{mV}$ |  | 1.1 | 2 | \% |
| DYNAMIC CHARACTERISTICS-AUDIO AMPLIFIER ONLY $\mathrm{f}=1 \mathrm{kHz}, \mathrm{e}_{\text {AM }}=0, \mathrm{e}_{\mathrm{FM}}=0, \mathrm{~S} 1$ in Position 2 |  |  |  |  |  |
| Power Output | $\begin{aligned} & \text { THD }=10 \%, R_{L} 8 \Omega \\ & V_{S}=6 V \\ & V_{S}=9 V \end{aligned}$ | $\begin{array}{r} 250 \\ 500 \\ \hline \end{array}$ | $\begin{aligned} & 325 \\ & 700 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mW} \\ & \mathrm{~mW} \end{aligned}$ |
| Bandwidth | AM Mode, $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$ <br> FM Mode, $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$ |  | $\begin{aligned} & 11 \\ & 22 \end{aligned}$ |  | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \end{aligned}$ |
| Total Harmonic Distortion (THD) | $\mathrm{P}_{\mathrm{O}}=50 \mathrm{~mW}$, FM Mode |  | 0.2 |  | \% |
| Voltage Gain |  |  | 41 |  | dB |

Typical Performance Characteristics (Test Circuit) All curves are measured at audio output



FM IF AM Rejection



Test Circuit



## PC Board Layout



TL/H/7909-6
Component Side

Typical Performance Characteristics Typical Application
All curves are measured at audio output



TL/H/7909-8

IC External Components (Application Circuit)

| Component | Typical Value | Comments | Component | Typical <br> Value | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C1 | 100 pF | Removes tuner LO from IF input | R9 | 240k | Set AGC time constant |
| C2 | $0.1 \mu \mathrm{~F}$ | Antenna coupling capacitor | C19 | $1 \mu \mathrm{~F}$ |  |
| C4, C5 | $0.01 \mu \mathrm{~F}$ | FM IF decoupling capacitors | C7 | $10 \mu \mathrm{~F}$ | IF coupling |
| C6, C9 | $0.005 \mu \mathrm{~F}$ | AM smoothing/FM de-emphasis | C8 | $0.1 \mu \mathrm{~F}$ | IF coupling |
| R5 | 1k | network, de-emphasis pole is given by. $1$ | $\begin{aligned} & \text { C20 } \\ & \text { R10 } \end{aligned}$ | $\begin{aligned} & 0.1 \mu F \\ & 5 \Omega \end{aligned}$ | High frequency load for audio amplifier, required to stabilize audio amplifier |
|  |  | $2 \pi(\mathrm{C} 6+\mathrm{C} 9)\left(\frac{\mathrm{R} 4 \mathrm{R} 6}{\mathrm{R} 4+\mathrm{R} 6}\right)$ | $\mathrm{C} 21$ | $250 \mu \mathrm{~F}$ | Output coupling capacitor |
| C10 | $10 \mu \mathrm{~F}$ | Regulator decoupling capacitor |  |  | Sets $Q$ of quadrature coil, determining FM THD and |
| C11 | $0.1 \mu \mathrm{~F}$ | Regulator decoupling capacitor |  |  | recovered audio |
| C12 | $10 \mu \mathrm{~F}$ | AC coupling to volume control | R2 | 12k | IF amplifier bias R |
| C13 | $0.1 \mu \mathrm{~F}$ | Power supply decoupling | R3 | 5k6 | Sets gain of AM IF and Q of AM IF output tank |
| C14 | $50 \mu \mathrm{~F}$ | Power supply decoupling | R4 | 10k | Detector load resistor |
| C15 | $0.1 \mu \mathrm{~F}$ | Audio amplifier input coupling | R6 | 50k | Volume control |
| R7 | 3k | Roll off signals from detector in | C18 | $0.02 \mu \mathrm{~F}$ | Power supply decoupling |
| $\begin{aligned} & \text { C16 } \\ & \text { C17 } \end{aligned}$ | $\begin{aligned} & 0.001 \mu \mathrm{~F} \\ & 100 \mu \mathrm{~F} \end{aligned}$ | the AM band to prevent radiation <br> Power amplifier feedback | R11, R12 | $0.02 \mu \mathrm{~F}$ $150 \Omega$ | Terminates the ceramic filter, biases FM IF input stage |
| R8 | 16 | supply rejection | D1 | 1N4148 | Optional. Quickens the AGC response during turn on |

## Coil and Tuning Capacitor Specifications

C1 AMANT $140 \mathrm{pF} \max 5.0 \mathrm{pF}$ min $\mathrm{FM} 20 \mathrm{pF} \max 45 \mathrm{pF}$ min AM OSC 82 pF max 5.0 pF min TOKO $\quad$ TV $\max 4.5 \mathrm{pF}$ min Trimmers 5 pF

L1 $\quad 640 \mu \mathrm{H}, \mathrm{Q}_{\mathrm{u}}=200$
$\mathrm{R}_{\mathrm{P}}=3 \mathrm{k} 5$ @ $\mathrm{F}=796 \mathrm{kHz}$
(At secondary)
LO, L2 $360 \mu \mathrm{H}, \mathrm{Q}_{\mathrm{U}}>80$ @ $\mathrm{F}=796 \mathrm{kHz}$


TL/H/7909-9
L4 SWG \#20, $N=31 / 2 T$, inner diameter $=5 \mathrm{~mm}$
L5 SWG \#20, N = 3 $1 / 2 \mathrm{~T}$, inner diameter $=5 \mathrm{~mm}$
L6 $\quad L=0.44 \mu H, N=4 \frac{1}{2} T, Q u=70$
L7 SWG \#20, $N=21 / 2 \mathrm{~T}$, inner diameter $=5 \mathrm{~mm}$
CF2 $\quad 10.7 \mathrm{MHz}$ ceramic filter MURATA SFE 10.7 mA or equivalent

T1 TOKO CY2-22124PT

AM antenna
$1 \mathrm{mV} /$ meter induces approximately $100 \mu \mathrm{~V}$ open circuit at the secondary
TOKO RWO-6A5105 or equivalent
Toko America 1250 Feehanville Drive Mount Prospect, IL 60056 (312) 297-0070





TL/H/7909-10


TL/H/7909-11
CF1


TL/H/7909-12

$Q_{u}>70 @ 10.7 \mathrm{MHz}$, Lto resonate $\mathrm{w} / 82 \mathrm{pF}$ @ 10.7 MHz TOKO KAC-K2318 or equivalent
$Q_{u}>14$ @ 455 kHz , L to resonate $\mathbf{w} / 180 \mathrm{pF}$ @ 455 kHz TOKO 159GC-A3785 or equivalent

TOKO CFU-090D or equivalent BW $>4.8 \mathrm{kHz}$ @ 455 kHz

Apollo Electronics NS-107C or equivalent

## Layout Considerations

## AM SECTION

Most problems in an AM radio design are associated with radiation of undesired signals to the loopstick. Depending on the source, this radiation can cause a variety of problems including tweet, poor signal-to-noise, and low frequency oscillation (motor boating). Although the level of radiation from the LM1868 is low, the overall radio performance can be degraded by improper PCB layout. Listed below are layout considerations association with common problems.

1. Tweet: Locate the loopstick as far as possible from detector components $\mathrm{C} 6, \mathrm{C} 9, \mathrm{R} 4$, and R5. Orient C6, C9, R4, and R5 parallel to the axis of the loopstick. Return R8, C6, C9, and C19 to a separate ground run (see Typical Application PCB).
2. Poor Signal-to-Noise/Low Frequency Oscillation: Twist speaker leads. Orient R10 and C20 parallel to the axis of the loopstick. Locate C11 away from the loopstick.


TL/H/7909-14
In general, radiation results from current flowing in a loop. In case 1 this current loop results from decoupling detector harmonics at pin 17; while in case 2 , the current loop results from decoupling noise at the output of the audio amplifier and the output of the regulator. The level of radiation picked up by the loopstick is approximately proportional to: 1) $1 / \mathrm{r}^{3}$; where $r$ is the distance from the center of the loopstick to the center of the current loop; 2) $\operatorname{SIN} \theta$, where $\theta$ is the angle between the plane of the current loop and the axis of the loopstick; 3) I, the current flowing in the loop; and 4) A, the cross-sectional area of the current loop.
Pickup is kept low by short leads (low A), proper orientation ( $\theta \cong 0$ so $\operatorname{SIN} \theta \cong 0$ ), maximizing distance from sources to loopstick, and keeping current levels low.

## FM SECTION

The pinout of the LM1868 has been chosen to minimize layout problems, however some care in layout is required to insure stability. The input source ground should return to C 4 ground. Capacitors C13 and C18 form the return path for signal currents flowing in the quadrature coil. They should connect directly to the proper pins with short PC traces (see Typical Application PCB). The quadrature coil and input circuitry should be separated from each other as far as possible.

## AUDIO AMPLIFIER

The standard layout considerations for audio amplifiers apply to the LM1868, that is: positive and negative inputs should be returned to the same ground point, and leads to the high frequency load should be kept short. In the case of the LM1868 this means returning the volume control ground (R6) to the same ground point as C17, and keeping the leads to C20 and R10 short.

Circuit Description (See Equivalent Schematic)

## AM SECTION

The AM section consists of a mixer stage, a separate local oscillator, an IF gain block, an envelope detector, AGC circuits for controlling the IF and mixer gains, and a switching circuit which disables the AM section in the FM mode.
Signals from the antenna are AC-coupled into pin 7, the mixer input. This stage consists of a common-emitter amplifier driving a differential amp which is switched by the local oscillator. With no mixer AGC, the current in the mixer is $330 \mu \mathrm{~A}$; as the AGC is applied, the mixer current drops, decreasing the gain, and also the input impedance drops, reducing the signal at the input. The differential amp connected to pin 8 forms the local oscillator. Bias resistors are arranged to present a negative impedance at pin 8 . The frequency of oscillation is determined by the tank circuit, the peak-to-peak amplitude is approximately $300 \mu \mathrm{~A}$ times the impedance at pin 8 in parallel with 8 k 2 .
After passing through the ceramic filter, the IF signals are applied to the IF input. Signals at pin 11 are amplified by two AGC controlled common-emitter stages and then applied to the PNP output stage connected to pin 13. Biasing is arranged so that the current in the first two stages is set by the difference between a $250 \mu \mathrm{~A}$ current source and the Darlington device connected to pin 12.
When the AGC threshold is exceeded, the Darlington device turns ON, steering current away from the IF into ground, reducing the IF gain. Current in the IF is monitored by the mixer AGC circuit. When the current in the IF has dropped to $30 \mu \mathrm{~A}$, corresponding to 30 dB gain reduction in the IF, the mixer AGC line begins to draw current. This causes the mixer current and input impedance to drop, as previously described.
The IF output is level shifted and then peak detected at detector cap C1. By loading C1 with only the base current of the following device, detector currents are kept low. Drive from the AGC is taken at pin 14, while the AM detector output is summed with the FM detector output at pin 17.

## FM SECTION

The FM section is composed of a 6 -stage limiting IF driving a quadrature detector. The IF stages are identical with the exceptions of the input stage, which is run at higher current to reduce noise, and the last stage, which is switched OFF in the AM mode. The quadrature detector collectors drive a level shift arrangement which allows the detector output load to be connected to the regulated supply.

## AUDIO AMPLIFIER

The audio amplifier has an internally set voltage gain of 120 . The bandwidth of the audio amplifier is reduced in the AM mode so as to reduce the output noise falling in the AM band. The bandwidth reduction is accomplished by reducing the current in the input stage.

## REGULATOR

A series pass regulator provides biasing for the AM and FM sections. Use of a PNP pass device allows the supply to drop to within a few hundred millivolts of the regulator output and still be in regulation.


## LM3089 FM Receiver IF System

## General Description

The LM3089 has been designed to provide all the major functions required for modern FM IF designs of automotive, high-fidelity and communications receivers.

## Features

■ Three stage IF amplifier/limiter provides $12 \mu \mathrm{~V}$ (typ) -3 dB limiting sensitivity

- Balanced product detector and audio amplifier provide 400 mV (typ) of recovered audio with distortion as low as $0.1 \%$ with proper external coil designs.
- Four internal carrier level detectors provide delayed AGC signal to tuner, IF level meter drive current and interchannel mute control
- AFC amplifier provides AFC current for tuner and/or center tuning meters
- Improved operating and temperature performance, especially when using high $Q$ quadrature coils in narrow band FM communications receivers
- No mute circuit latchup problems
- A direct replacement for CA3089E


## Connection Diagram




```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the Natlonal Semiconductor Sales
Office/Distributors for avallability and specifications.
Supply Voltage Between Pin }11\mathrm{ and Pins 4,14 +16V
DC Current Out of Pin 12 5 mA
DC Current Out of Pin 13 5 mA
DC Current Out of Pin 15 2 mA
```

| Power Dissipation (Note 2) | 1500 mW |
| :--- | ---: |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature <br> (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(T_{A}=25^{\circ}, \mathrm{V}_{c \mathrm{C}}=+12 \mathrm{~V}\right.$, see Test Circuit)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS ( $\mathrm{V}_{\mathbf{I N}}=0$, NOT MUTED) |  |  |  |  |  |  |
| 11 | Supply Current |  | 16 | 23 | 30 | mA |
| V1, 2, 3 | IF Input and Bias |  | 1.2 | 1.9 | 2.4 | V |
| V6 | Audio Output |  | 5.0 | 5.6 | 6.0 | V |
| V7 | AFC Output |  | 5.0 | 5.6 | 6.0 | V |
| V10 | Reference Bias |  | 5.0 | 5.6 | 6.0 | V |
| V12 | Mute Control |  | 5.0 | 5.4 | 6.0 | V |
| V13 | IF Level |  |  | 0 | 0.5 | V |
| V15 | Delayed AGC |  | 4.2 | 4.7 | 5.3 | V |
| DYNAMIC CHARACTERISTICS $\mathrm{f}_{0}=10.7 \mathrm{MHZ}, \Delta f= \pm \mathbf{7 5 ~ k H z}$ @ 400 Hz |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}($ LIM $)$ | Input Limiting -3 dB |  |  | 12 | 25 | $\mu \mathrm{V}$ |
| AMR | AM Rejection | $\mathrm{V}_{\text {IN }}=100 \mathrm{mV}, \mathrm{AM}: 30 \%$ |  | 55 |  | -dB |
| $V_{O}(A F)$ | Recovered Audio | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{mV}$ | 300 | 400 | 500 | mVrms |
| THD | Total Harmonic Distortion Single Tuned (Note 1) | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ |  | 0.5 | 1.0 | \% |
|  | Double Tuned (Note 1) | $V_{\text {IN }}=100 \mathrm{mV}$ |  | 0.1 | 0.3 | \% |
| $S+N / N$ | Signal to Noise Ratio | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ | 60 | 70 |  | dB |
| V12 | Mute Control | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ |  | 0 | 0.5 | V |
| V13 | IF Level | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}$ | 4.0 | 5.0 | 6.0 | V |
| V13 | IF Level | $\mathrm{V}_{\text {IN }}=500 \mu \mathrm{~V}$ | 1.0 | 1.5 | 2.0 | V |
| V15 | Delayed AGC | $V_{\text {IN }}=100 \mathrm{mV}$ |  | 0.1 | 0.5 | V |
| V15 | Delayed AGC | $\mathrm{V}_{\text {IN }}=30 \mathrm{mV}$ |  | 2.5 |  | V |
| $\mathrm{V}_{\mathrm{O}}$ (AF) | Audio Muted | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV}, \mathrm{V} 5=+2.5 \mathrm{~V}$ |  | 60 |  | -dB |

Note 1: Distortion is a function of quadrature coil used.
Note 2: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Performance Characteristics



Typical AGC (Pin 15) and Meter Output (Pin 13) vs IF Input Signal


AM Rejection ( $\mathbf{3 0 \%}$ Mod) vs IF Input Signal



## Typical Performance Characteristics



## AC Test Circuit


*For single tuned dectector coil:
Lo tunes with 100 pF at 10.7 MHz
$Q_{U L}$ (unloaded) $\simeq 75$
$Q_{L}$ (loaded) $\cong 13$ for $\mathrm{V} 9 \cong 150 \mathrm{mVrms}$
**For double tuned detector coil:
QULPRI $=$ QULSEC $\cong 75$
$k Q \cong 0.7$ for $\mathrm{V} 9 \cong 150 \mathrm{mVrms}$
Note:
The recovered audio output voltage will be approximately 0.5 dB less when using the double tuned detector coil.
For proper operation of the mute circuit, the RF voltage at pin 9 should be $150 \mathrm{mVrms} \pm 30 \mathrm{mV}$.

## 渚 <br> National <br> Semiconductor

## LM3189 FM IF System

## General Description

The LM3189N is a monolithic integrated circuit that provides all the functions of a comprehensive FM IF system. The block diagram of the LM3189N includes a three stage FM IF amplifier/limiter configuration with level detectors for each stage, a doubly balanced quadrature FM detector and an audio amplifier that features the optional use of a muting (squelch) circuit.
The advanced circuit design of the IF system includes desirable deluxe features such as programmable delayed AGC for the RF tuner, an AFC drive circuit, and an output signal to drive a tuning meter and/or provide stereo switching logic. In addition, internal power supply regulators maintain a nearly constant current drain over the voltage supply range of +8.5 V to +16 V .
The LM3189N is ideal for high fidelity operation. Distortion in an LM3189N FM IF system is primarily a function of the phase linearity characteristic of the outboard detector coil.
The LM3189N has all the features of the LM3089N plus additions.
The LM3189N utilizes the 16-lead dual-in-line plastic package and can operate over the ambient temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Features

■ Exceptional limiting sensitivity: $12 \mu \mathrm{~V}$ typ at -3 dB point

- Low distortion: $0.1 \%$ typ (with double-tuned coil)
- Single-coil tuning capability
- Improved $(S+N) / N$ ratio
- Externally programmable recovered audio level
- Provides specific signal for control of inter-channel muting (squelch)
- Provides specific signal for direct drive of a tuning meter
- On channel step for search control
- Provides programmable AGC voltage for RF amplifier
- Provides a specific circuit for flexible audio output
- Internal supply voltage regulators
- Externally programmable ON channel step width, and deviation at which muting occurs


## Block Diagram



TL/H/7960-1
All resistance values are in $\Omega$
*L tunes with $100 \mathrm{pF}(\mathrm{C})$ at $10.7 \mathrm{MHz}, \mathrm{Q}_{0} \cong 75$
(Toko No. KACS K586HM or equivalent)

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage Between Pin 11 and Pins 4, 14 | 16 V |
| :--- | ---: |
| DC Current Out of Pin 12 | 5 mA |
| DC Current Out of Pin 13 | 5 mA |
| DC Current Out of Pin 15 | 2 mA |


| Power Dissipation (Note 2) | 1500 mW |
| :--- | ---: |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}^{+}=12 \mathrm{~V}$

| Symbol | Parameter | Conditions <br> (See Single-Tuned Test Circuit) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATIC (DC) CHARACTERISTICS |  |  |  |  |  |  |  |
| $\mathrm{I}_{11}$ | Quiescent Circuit Current | No Signal Input, Non Muted |  | 20 | 31 | 44 | mA |
| V1 | DC Voltages: <br> Terminal 1 (IF Input) |  |  | 1.2 | 2.0 | 2.4 | V |
| V2 | Terminal 2 (AC Return to Input) |  |  | 1.2 | 2.0 | 2.4 | V |
| V3 | Terminal 3 (DC Bias to Input) |  |  | 1.2 | 2.0 | 2.4 | V |
| V15 | Terminal 15 (RF AGC) |  |  | 7.5 | 9.5 | 11 | V |
| V10 | Terminal 10 (DC Reference) |  |  | 5 | 5.75 | 6 | V |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |  |  |
| $\mathrm{V}_{1}$ (lim) | Input Limiting Voltage ( -3 dB Point) | $\begin{aligned} & V_{I N}=0.1 \mathrm{~V} \\ & A M \text { Mod. }=30 \% \end{aligned}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{o}}=10.7 \mathrm{MHz}, \\ & f_{\text {mod }}=400 \mathrm{~Hz}, \\ & \text { Deviation } \pm 75 \mathrm{kHz} \end{aligned}$ |  | 12 | 25 | $\mu \mathrm{V}$ |
| AMR | AM Rejection (Term. 6) |  |  | 45 | 55 |  | dB |
| $\mathrm{V}_{0}(\mathrm{AF})$ | Recovered AF Voltage (Term. 6) |  |  | 325 | 500 | 650 | mV |
| THD | ```Total Harmonic Distortion (Note 1) Single Tuned (Term. 6) Double Tuned (Term. 6)``` | $\mathrm{V}_{\text {IN }}=0.1 \mathrm{~V}$ |  |  | $\begin{aligned} & 0.5 \\ & 0.1 \\ & \hline \end{aligned}$ | 1 | $\begin{aligned} & \% \\ & \% \\ & \hline \end{aligned}$ |
| $\mathrm{S}+\mathrm{N} / \mathrm{N}$ | Signal Plus Noise to Noise Ratio (Term. 6) |  |  | 65 | 80 |  | dB |
| $\mathrm{f}_{\mathrm{DEV}}$ | Deviation Mute Frequency |  | $\mathrm{f}_{\text {mod }}=0$ |  | $\pm 40$ |  | kHz |
| V16 | RF AGC Threshold |  |  |  | 1.25 |  | V |
| V12 | On Channel Step | $\mathrm{V}_{\mathrm{IN}}=0.1 \mathrm{~V}$ | $\begin{aligned} & \mathrm{f}_{\mathrm{DEV}}< \pm 40 \mathrm{kHz} \\ & \mathrm{f}_{\mathrm{DEV}}> \pm 40 \mathrm{kHz} \end{aligned}$ |  | $\begin{gathered} 0 \\ 5.6 \end{gathered}$ |  | V |

Note 1: THD characteristics are essentially a function of the phase characteristics of the network connected between terminals 8,9 , and 10 .
Note 2: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Connection Diagram


Test Circuits
Test Circuit for LM3189N Using a Single-Tuned Detector Coil

All resistance values are in $\Omega$
*L tunes with $100 \mathrm{pF}(\mathrm{C})$ at 10.7 MHz ,
$\mathrm{Q}_{\mathrm{o}}$ (unloaded) $\cong 75$ (Toko No. KACS K586HM or equivalent)
** $\mathrm{C}=0.01 \mu \mathrm{~F}$ for $50 \mu \mathrm{~s}$ de-emphasis (Europe)
$=0.015 \mu \mathrm{~F}$ for $75 \mu \mathrm{~s}$ de-emphasis (USA)


TL/H/7960-3
Test Circuit for LM3189N Using a Double-Tuned Detector Coil

All resistance values are in $\Omega$
*T:PRI- $Q_{0}$ (unloaded- $\cong 75$ (tunes with 100 pF (C12)) 20t of $34 e$ on $7 / 32^{\prime \prime}$ dia form SEC- $\mathrm{Q}_{0}$ (unloaded) $\cong 75$ (tunes with 100 pF (C2)) 20t of $34 e$ on 7/32" dia form
kQ(percent of critical coupling) $\cong 70 \%$ (adjusted for coil voltage $\left(\mathrm{V}_{\mathrm{C}}\right)=150 \mathrm{mV}$
Above values permit proper operation of mute (squelch) circuit " $E$ " type slugs, spacing 4 mm
${ }^{* *} \mathrm{C}=0.01 \mu \mathrm{~F}$ for $50 \mu \mathrm{~s}$ de-emphasis (Europe)
$=0.015 \mu \mathrm{~F}$ for $75 \mu \mathrm{~s}$ de-emphasis (USA)

## Complete FM IF System for High Quality Tuners

The circuit provides a complete FM IF system for a high quality receiver. Either one or two stages of amplification and bandpass filtering may be desired, depening on the
receiver requirements. See graph for Typical Limiting and Noise Characteristics for each circuit configuration which can be compared to the LM3189N alone.

## Complete FM IF System for High Quality Receivers



TL/H/7960-5
Printed Circuit Board and Component Layout


## Typical Performance Characteristics



Mute Control Output (Pin 12) vs IF Input Signal


Typical Audio Attenuation (Pin 6) vs Mute Input Voltage (Pin 5)



Deviation Mute Threshold as
a Function of Load Resistance
(Between Term 7 and Term 10)



Typical Limiting and Noise Characteristics


Schematic Diagram


TL/H/7960-8

## LM3361A Low Voltage/Power Narrow Band FM IF System

## General Description

The LM3361A contains a complete narrow band FM demodulation system operable to less than 2 V supply voltage. Blocks within the device include an oscillator, mixer, FM IF limiting amplifier, FM demodulator, op amp, scan control, and mute switch. The LM3361A is similar to the MC3361 with the following improvements: the LM3361A has higher voltage swing both at the op amp and audio outputs. It also has lower nominal drain current and a squelch circuit that draws significantly less current than the MC3361. Device pinout functions are identical with some slightly different operating characteristics.

## Features

- Functions at low supply voltage (less than 2 V )
- Highly sensitive ( -3 dB limiting at $2.0 \mu \mathrm{~V}$ input typical)
- High audio output (increased 6 dB over MC3361)
- Low drain current ( 2.8 mA typ., $\mathrm{V}_{\mathrm{CC}}=3.6 \mathrm{~V}$ )
- Minimal drain current increase when squelched
- Low external parts count


## Block Diagram and Test Circuit



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Package Dissipation (Note 1)
1500 mW
Power Supply Voltage ( $\mathrm{V}_{\mathrm{S}}$ )
12 V
RF Input Voltage ( $\mathrm{V}_{\mathrm{S}}>3.6 \mathrm{~V}$ ) 1 Vrms
Mute Function (pin 14)
-0.7 to 5 Vp
Operating Ambient Temperature Range
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

| Soldering Information |  |
| :--- | :--- |
| Dual-In-Line Package |  |
| Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase ( 60 seconds) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 seconds) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Parameters Guaranteed By Electrical Testing

(Test ckt., $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=3.6 \mathrm{~V}, \mathrm{f}_{\mathrm{O}}=10.7 \mathrm{MHz}, \Delta \mathrm{f}= \pm 3 \mathrm{kHz}, \mathrm{f}_{\mathrm{MOD}}=1 \mathrm{kHz}, 50 \Omega$ source)

| Parameter | Measure | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Range | $\mathrm{V}_{S}$ | 2.0 | 3.6 | 9.0 | V |
| Supply Current Squelch Off Squelch On | $\begin{aligned} & \text { Is } \\ & \text { Is } \end{aligned}$ |  | $\begin{aligned} & 2.8 \\ & 3.6 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| RF Input for -3 dB Limiting | RF input |  | 2.0 | 6.0 | $\mu \mathrm{V}$ |
| Recovered Audio at Audio Output | Audio Output | 200 | 350 |  | $\mathrm{mV}_{\text {RMS }}$ |
| Audio Out DC | $\mathrm{V}_{9}$ | 1.2 | 1.5 | 1.8 | $V_{D C}$ |
| Op Amp Gain | $\mathrm{V}_{11} / \mathrm{V}_{\text {IN }}$ | 40 | 55 |  | dB |
| Op Amp Output DC | $\mathrm{V}_{10}$ | 0.4 | 0.7 |  | $V_{D C}$ |
| Op Amp Input Bias Current | $\left(\mathrm{V}_{10}-\mathrm{V}_{11}\right) / 1 \mathrm{M} \Omega$ |  | 20 | 75 | nA |
| ```Scan Voltage Pin }12\mathrm{ high (2V) Pin 12 Low (0V)``` | $\begin{aligned} & \mathrm{V}_{13} \\ & \mathrm{~V}_{13} \\ & \hline \end{aligned}$ | 3.0 | $\begin{gathered} 0 \\ 3.4 \end{gathered}$ | 0.5 | $\begin{aligned} & \mathrm{V}_{\mathrm{DC}} \\ & \mathrm{~V}_{\mathrm{DC}} \end{aligned}$ |
| Mute Switch Impedance, Pin $12=0 \mathrm{~V}$ Switch S1 from pos. 1 to pos. 2 | $\Delta \mathrm{V}_{14} / \Delta \mathrm{l}_{14}$ |  | 15 | 30 | $\Omega$ |

## Design Parameters Not Tested or Guaranteed

Mixer Conversion Gain (Note 2)
Mixer Input Resistance
Mixer Input Capacitance
Detector Output Impedance
Squelch Hysterisis
Mute Off Impedance (measure pin 14 with pin 12 @ 2 V )
Squelch Threshold
Detector Center Frequency Slope

Note 1. For operation above $25^{\circ} \mathrm{C}$ ambient temperature, the device must be derated based on $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance $\theta_{\mathrm{JA}}$ of $80^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2. Mixer gain is supply dependent and effects overall sensitivity accordingly (See Typical Performance Characteristics).

Coils:
Toko America
1250 Feehanville Drive
Mount Prospect, IL 60056
(312) 297-0070

Filters:
Murata
2200 Lake Park Drive
Smyrna, GA 30080
(404) $436-1300$





*19EEW7

## Applications Information (See Internal Schematic)

## OSCILLATOR

The Colpitts type oscillator is internally biased with a regulated current source which assures proper operation over a wide supply range. The collector, base, and emitter terminals are at pins 4, 1, and 2 respectively. The crystal, which is used in the parallel resonant mode, may be replaced with an appropriate inductor if the application does not require the stability of a crystal oscillator. In this case, the resonant frequency will be determined by the inductor in parallel with the series combination of C1 and C2.


TL/H/5586-4
so $\mathrm{Ct}=(\mathrm{C} 1)(\mathrm{C} 2) /(\mathrm{C} 1+\mathrm{C} 2)$

$$
\text { and } f_{O}=.159 / \sqrt{L(C t)}
$$

## MIXER

The mixer is double balanced to reduce spurious responses. The upper pairs are switched by the oscillator while the RF input is applied to the lower pair (pin 16). R43 sets the mixer input impedance at $3.6 \mathrm{k} \Omega$. The mixer output impedance of $1.8 \mathrm{k} \Omega$ will properly match the input impedance of a ceramic filter which is used as a bandpass filter coupling the mixer output to the IF limiting amplifier.

## IF LIMITER

The IF amplifier consists of six differential gain stages, with the input impedance set by R2 at $1.8 \mathrm{k} \Omega$ to properly terminate the ceramic filter driving the IF. The IF alone (without mixer) has a -3 dB limiting sensitivity of approximately 50 $\mu \mathrm{V}$. The system bandwidth is limited to about 5 MHz due to high impedances in the IF which are necessary to meet low power requirements. The IF output is connected to the external quad coil at pin 8 via an internal 10 pF capacitor.

## FM DEMOD AUDIO OUT

A conventional quadrature detector is used to demodulate the FM signal. The Q of the quad coil, which is determined by the external resistor placed across it, has multiple effects on the audio output. Increasing the $Q$ increases output level but because of nonlinearities in the tank phase characteris-
tic, also increases distortion (see Typical Performance Characteristics). For proper operation, the voltage swing on pin 8 should be adequate to drive the upper rank of the multiplier into switching (about 100 mVrms ). This voltage level is dependent on the internal 10 pF capacitor and the tank $R_{p}$ voltage divider network. After detection and de-emphasis, the audio output at pin 9 is buffered by an emitter follower.

## OP AMP

The op amp inverting input (pin 10) which is internally referenced to 0.7 V , receives dc bias from the output at pin 11 through the external feedback network. Because of the low D.C. bias, maximum swing on the op amp output with $10 \%$ distortion is 500 mVrms . This can be increased when operating on supplies over 2.3 V by adding a resistor from the op amp input to ground which raises the quiescent D.C. at the output allowing more swing (see figure below for selection of added resistor). The op amp is normally utilized as either a bandpass filter to extract a specific frequency from the audio output, such as a ring or dial tone, or as a high pass filter to detect noise due to no input at the mixer. The latter condition will generate a signal at the op amp output, which when applied to pin 12 can mute the external audio amp.
For max swing: $\mathrm{V}_{\mathrm{OUT}}=\left(\mathrm{V}_{\mathrm{S}}-\mathrm{V}_{\mathrm{BE}}\right) / 2$ (from internal circuit)

$$
\begin{aligned}
\text { so }\left(V_{S}-V_{B E}\right) / 2 & =0.7\left(1+\frac{R 2}{R 3}\right) \\
\text { therefore } \frac{R 2}{R 3} & =\left(\frac{V_{S}-V_{B E}}{1.4}\right)-1
\end{aligned}
$$



TL/H/5586-5
Increasing OP Amp Swing

## SQUELCH TRIGGER CIRCUIT

The squelch trigger circuit is configured such that a low bias on the input (pin 12) will force pin 13 high ( 200 mV below supply), where it can support at least a 1 mA load, and pin 14 to be a low impedance, typically $15 \Omega$ to ground. Connecting pin 14 to a high impedance ground reference point in the audio path between pin 9 and the audio amp will mute the audio output. Pulling pin 12 above mute threshold ( 0.65 V ) will force pin 13 to an impedance of about $60 \mathrm{k} \Omega$ to ground and pin 14 will be an open circuit. There is 100 mV of hysterisis at pin 12 which effectively prevents jitter.

Section 3
Video Circuits

Section 3 Contents
Video Definition of Terms ..... 3-3
Video Circuits Selection Guide ..... 3-5
LH4266 SPDT RF Switch ..... 3-7
LM1044 Analog Video Switch ..... 3-14
LM1201 Video Amplifier System ..... 3-23
LM1202 230 MHz Video Amplifier System ..... 3-36
LM1203 RGB Video Amplifier System ..... 3-52
LM1203A 150 MHz RGB Video Amplifier System ..... 3-66
LM1203B 100 MHz RGB Video Amplifier System ..... 3-82
LM1204 150 MHz RGB Video Amplifier System ..... 3-83
LM1391 Phase-Locked Loop ..... 3-101
LM1823 Video IF Amplifier/PLL Detector System ..... 3-106
LM1881 Video Sync Separator ..... 3-113
54ACT/74ACT715 • LM1882 Programmable Video Sync Generators ..... 3-121
LM2416/LM2416C Triple 50 MHz CRT Drivers ..... 3-133
LM2418 Triple 30 MHz CRT Driver ..... 3-137
LM2419 Triple 65 MHz CRT Driver ..... 3-141

Aspect Ratio: The ratio of picture width to picture height. For the NTSC system this is $4: 3$.
Back Porch: The section of the composite video signal between the trailing edge of the line (horizontal) sync pulse and the end of the blanking pulse period (when picture information begins). For a monochrome signal the back porch is simply at the blanking level. For a color signal, the color burst is added within this section.
Black Level: The DC voltage level in the picture signal which corresponds to beam cut-off on the display tube. It can be at the blanking level (given by the back porch) or slightly higher ( $7.5 \%$ to $10 \%$ of the peak white signal above the blanking level).
Blacker-than-Black: The amplitude region in the composite video signal that extends below the reference black level in the direction of the synchronizing pulses.
Blanking: A portion of the composite video signal whose instantaneous amplitude makes the vertical and horizontal scan retrace not visible on the display tube.
Blanking Level: The level of the front and back porches of the composite video signal.
Blanking Period: The period in the composite video signal where the level is reduced to the blanking level, below which the display electron beam is cut-off. This allows nonvisible retrace of the beam from the right side of the display to the left side at the end of each scan line (horizontal blanking) and non-visible return of the electron beam from the bottom of the display to the top. Horizontal blanking occurs for approximately $11 \mu \mathrm{~s}$ between each scan line and vertical blanking for 1.2 ms between each field.
Blooming: Defocussing of the picture in regions where the brightness is too high.
Breezeway: The section in the signal blanking period between the end of the sync pulse and the start of the color burst.
C.C.I.R.: International Radio Consultative Committee-a worldwide standards organization.
Chrominance Signal: That part of the NTSC signal that contains the color information.
Clamping: A process that established a fixed DC voltage level for the picture signal. This is important for proper RF modulation and for maintaining the correct picture black level.
Color: An attribute of an object being scanned that distinguishes it from other objects, apart from shape, texture, and brightness. In television systems the color of an object is further subdivided into hue (tint) and saturation. The hue or tint refers to the dominant wavelength of a spectral color, i.e., light red is the same hue as deep red and dark red.

Deep red has more vividness or saturation (less white), whereas dark red has less brightness. Similar terms are used to describe non-spectral colors (a mixture of hues).
Color Burst: Normally refers to approximately 9 cycles of the 3.58 MHz subcarrier superimposed on the back porch of the composite video signal. The phase of this burst establishes the reference color phase for tint or hue, and the amplitude provides a reference for the color saturation level.
Color Subcarrler: A subcarrier at 3.579545 MHz (NTSC) whose modulation sidebands are added to a monochrome video signal to convey the color information. Similar subcarriers are used for SECAM and PAL.
Composite Video Signal: The complete video signal. For monochrome, it consists of blanking and synchronizing signals, with a picture signal representing the scene brightness. For color, an additional subcarrier is added for color synchronization and picture color content.
Compression: An undesired decrease in amplitude of one portion of the composite video signal relative to another portion.
Contrast: The range of dark and light values in a picture.
Cross-talk: An undesired signal interfering with a desired signal.
Definition: See resolution.
Differential Gain: The amplitude change in the 3.58 MHz color subcarrier as the picture signal varies from blanking to peak white level. This is the result of system non-linearities and is measured in percent change.
Differentlal Phase: The phase change, measured in degrees, of the 3.58 MHz color subcarrier as the picture signal varies from blanking to peak white level.
Equalizing Puises: Pulses of one half the width of the line (horizontal) sync pulses, transmitted at twice the line rate for the three line periods before and after the field (vertical) sync pulse. They are used to help the vertical sync system of the receiver accommodate the half line difference in the number of scan lines on successive fields.
Field: One half of a complete picture interval. A field will contain either all the odd numbered scanning lines or all the even numbered scanning lines in the picture.
Field Frequency: The rate at which a complete field is scanned. For NTSC color signals this is nominally 59.94 Hz .
Fly-back: See Horizontal Retrace.
Frame: A complete picture consisting of two interlocking fields.
Frame Frequency: The rate at which a complete frame is scanned. In the U.S. this is nominally 30 frames or pictures per second.

Front Porch: The section of the composite video signal between the end of the picture information on a scan line (start of blanking) and the start of the line synchronization pulse.
Horizontal Blanking: The blanking signal at the end of each scan line that prevents the retrace of the display tube electron beam from being visible.
Horizontal Retrace: The rapid return of the scanning electron beam from the right side of the raster to the left side.
Horizontal Hum Bars: Relatively broad horizontal bars drifting slowly up the screen as a result of interference from the 60 Hz main frequency.
Hue (Tint): Describes the color that is being represented on the screen, i.e., red, blue, magenta, green, orange, etc.
Interlace: A scanning process in which each adjacent line belongs to the alternate field.
I.R.E.: Institute of Radio Engineers. Now combined with the AIEE to form the IEEE.
I.R.E. Scale: An oscilloscope scale calibrated for composite video and divided vertically into 140 units. The picture signal occupies the range from 0 to 100 with syncs in the range 0 to -40 .
Luminance: The monochrome or brightness part of the color signal, composed of specific proportions of the three primary colors, red, blue, and green.
N.T.S.C.: National Television System Committee, used in reference to the system adopted for color television broadcasting in the U.S. at the end of 1953.
Noise: In a television picture, 'noise' refers to random interference producing a salt and pepper pattern over the picture. Heavy noise totally obscuring the picture is called "snow".
Overshoot: An (excessive) response to a unidirectional signal change. Overshoot is often used deliberately to enhance the luminance portion of a signal.
Pairing: A partial or complete failure of interlace in which scan lines of alternate fields fall in pairs, one on top of the other.
Pedestal Level: See Blanking Level.

## Percentage Sync:

Video: The ratio in percent of the amplitude of the synchronizing pulse to the peak amplitude of the picture signal between blanking and reference white level. For a properly constituted composite video signal this is $40 \%$.
RF: The ratio is a percent of the amplitude of the synchronizing pulse to the peak amplitude of the modulated RF signal. For correct modulation this is $25 \%$.
P.A.L.: Phase Alternation Line. A variation of the NTSC system involving phase reversal of one of the color difference signals on a line by line basis, introduced into the U.K. and Germany in 1967.
Picture Signal: That portion of the composite video signal which is above the blanking level and contains the picture information.
Pre-emphasis: An increase in the level of a band of frequency components with respect to the remainder of the
signal. For U.S. television, the audio signal is increased at a $6 \mathrm{db} /$ octave rate above 2.1 kHz .
Raster: The area on the face of the display tube that is scanned by the electron beam. This is not always entirely visible since commercial receivers employ overscan so that the edges of the raster are hidden by the faceplate.
Reference Signals: See V.I.T.S. and V.I.R.S.
Resolution (Horizontal): The amount of resolvable detail in the horizontal direction of the picture. This depends on the high frequency and phase response of the transmission system and the receiver.
Resolution (Vertical): The amount of resolvable detail in the vertical direction of the picture. This depends primarily on the number of scan lines that are used and secondarily on the size (shape) of the electron scanning beam.
Saturation (Color): The amplitude of the chrominance signal. Increased saturation means increased chrominance signal level. Visibly, this refers to a color increasing from pale or pastel to deep.
S.E.C.A.M.: Sequential Couleur Avec Memoire. The color broadcasting system used predominantly in France which utilizes sequential transmission of the color difference signals, which are FM modulated on two separate subcarriers (1967).

Setup: The difference in level between the blanking level and the reference black level expressed as a percent of the reference white level.
Smear: Smear describes a picture condition where objects appear extended in the horizontal direction producing an illdefined, blurry picture. This often occurs when the receiver is tuned slightly above the proper pix carrier frequency.
Sync: Abbreviation for synchronizing or synchronization.
Sync Level: The level of the synchronizing pulse tips.
Vertical Blanking: The blanking signal at the end of each field starting three lines before the vertical sync pulse.
Vertical Retrace: The return of the electron beam from the bottom of the display to the top after a complete field has been scanned.
V.I.R.S.: Vertical Interval Reference Signal. A quality control signal added to a horizontal scan line during the vertical blanking period. It is used to provide a chrominance, luminance and black level reference.
V.I.T.S.: Vertical Interval Test Signals. A series of test signals that are added to horizontal lines during the vertical blanking for in-service testing of the transmission equipment. They can be deleted or added at various points in the transmission link, unlike the VIRS, which is added at program origination and stays with the program material.
Vestigal Sideband Transmission: A broadcast transmission technique wherein only one side band of an amplitude modulated carrier is fully transmitted with the other sideband (usually lower) truncated.
Video: The visible portion of the transmitted signal representing the picture.


Video Circuits (Continued)
Video IFs

|  | Application | Package | Comments |
| :---: | :--- | :--- | :--- |
| LM1211 | Broadband Demodulator | 20 Pin DIP | Operating Range 20 MHz-80 MHz <br>  <br>  <br>  <br>  <br> Date or Video Recovery <br> from LANs, Other Comm. Systems |
|  |  | Quasi-Synchronous Detector <br> 25 MHz Output Amplifier |  |
| LM1823 | Video IF Signal Processing | 28 Pin DIP | Operating Range 20 MHz-70 MHz <br>  |
|  |  | Synchronous Detector using PLL |  |
|  |  | 9 MHz Output Amplifier |  |

Other Video Products

|  | Function | Package | Supply Voltage | Comments |
| :---: | :---: | :---: | :---: | :---: |
| LM1044 | Video Switch | 24 Pin DIP | 8V-16V | - DC Switch between 3 Composite Video Channels or 2 RGB Channels <br> - 60 dB Channel Separation |
| LH4266 | SPDT rf Switch | 24 Pin <br> Hermetic | $\pm 8 \mathrm{~V}- \pm 18 \mathrm{~V}$ | - DC to 150 MHz Switch <br> - Break-before-Make <br> - TTL Control Input <br> - Low Insertion Loss 1.5 dB (50ת) |

## LH4266 SPDT RF Switch

## General Description

The LH4266 is a single pole double throw switch intended for RF and video switching applications. The device has a TTL compatible control signal and can be configured as a multiplexer or demultiplexer which will fulfill most switching needs.
The non-selected input may be terminated to provide a match to the source driving that port and prevent spurious oscillations that might occur from an unterminated transmission line.

## Features

- Single pole double throw (SPDT)
- DC to 150 MHz

■ +27.5 dBm maximum signal ( $50 \Omega$ )

- Low insertion loss $1.5 \mathrm{~dB}(50 \Omega)$
- Non-selected input terminated
- Break before make
- TTL compatible control signal
- Internal power supply bypassing


## Applications

- ATE pin driver switch
- Computer RF switch
- Tester switching matrix
- RF voltage multiplexer


## Connection Diagram



Note: NC means no internal connection.
Order Number LH4266CD or LH4266D See NS Package Number D24I

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Supply Voltage, (VS) | $\pm 18 \mathrm{~V}$ |
| :--- | :---: |
| Power Dissipation, (PD)(See Curve) | 2.0 W |
| Input Signal, (VIN) | $\pm \mathrm{V}_{\mathrm{S}}$ |
| ESD | TBD |


| Control Voltage, ( $\mathrm{V}_{\mathrm{C}}$ ) | V S-2V |
| :---: | :---: |
| Storage Temperature Range, ( STG) $^{\text {a }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature Range, ( $\mathrm{T}_{\mathrm{A}}$ ) |  |
| LH4266CD | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| LH4266D | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature ( $T_{L}$ ) <br> (Soldering, < 10 seconds) | 300 |

DC Electrical Characteristics $V_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions | LH4266C |  |  | Units (Max. unless otherwise noted) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typical | Tested Limit (Note 2) | Design Limit (Note 3) |  |
| Is | Supply Current | $\mathrm{V}^{+}$ | 4.8 | 7 |  | mA |
|  |  | V- | -47 | -60 |  |  |
| $\mathrm{V}_{\text {TH }}$ | Logic High |  | 1.5 | 2.0 |  | $V$ (Min) |
| $\mathrm{V}_{\mathrm{TL}}$ | Logic Low |  | 0.5 | 0.8 |  | V |
| IN | Control Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 5 V | 2.0 | 3.0 |  | $\mu \mathrm{A}$ |
| $\mathrm{R}_{\mathrm{ON}}$ | On Resistance | $\begin{aligned} & V_{1}=V_{2}=0 V \\ & I_{D}=1 \mathrm{~mA} \end{aligned}$ | 15 | 18 |  | $\Omega$ |
| $\Delta_{r}$ | Resistance Match |  |  | 4 |  |  |
|  | Leakage Current | $V_{1-2}=V_{D}= \pm 5 \mathrm{~V},$ <br> Switch On, Note 4 |  | 100 |  | nA |
|  |  | $V_{1-2}=V_{D}= \pm 5 \mathrm{~V}$ <br> Switch Off, Note 4 |  | 100 |  |  |
|  |  | $V_{1-2}=V_{D}= \pm 5 \mathrm{~V},$ Input to Input |  | 100 |  |  |

## DC Electrical Characteristics

$V_{S}= \pm 15 \mathrm{~V}, R_{S}=50 \Omega, R_{L}=50 \Omega, T_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted. (Note 1)

| Symbol | Parameter | Conditions | LH4266 |  |  | Units (Max. unless otherwise noted) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typical |  | Design Limit (Note 3) |  |
| Is | Supply Current | V ${ }^{+}$ | 4.8 | 7 |  | mA |
|  |  | V- | -47 | -60 |  |  |
| $\mathrm{V}_{\text {TH }}$ | Logic High |  | 1.5 | 1.8 |  | $V$ (Min) |
| $V_{T L}$ | Logic Low |  | 0.5 | 0.8 |  | V |
| IN | Control Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ to 5 V | 2.0 | 3.0 |  | $\mu \mathrm{A}$ |
| RON | On Resistance | $\begin{aligned} & V_{1}=V_{2}=0 V \\ & I_{D}=1 \mathrm{~mA} \end{aligned}$ | 15 |  | 30 | $\Omega$ |
| $\Delta_{r}$ | Resistance Match |  |  | 6 |  |  |
|  | Leakage Current | $V_{1-2}=V_{D}= \pm 5 \mathrm{~V},$ <br> Switch On, Note 4 |  | 1 |  | $\mu \mathrm{A}$ |
|  |  | $V_{1-2}=V_{D}= \pm 5 \mathrm{~V},$ <br> Switch Off, Note 4 |  | 1 |  |  |
|  |  | $V_{1-2}=V_{D}= \pm 5 \mathrm{~V}$ <br> Input to Input |  | 1 |  |  |

AC Electrical Characteristics $\mathrm{V}_{S}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=50 \Omega, \mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.

| Symbol | Parameter | Conditions | LH4266C/LH4266 |  |  | Units (Max. unless otherwise noted) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typical |  |  |  |
|  | Insertion Loss | 10 MHz | 1.0 | 1.5 |  | dB |
|  |  | 100 MHz | 2.0 | 2.3 |  |  |
|  | Isolation Input to Output See Test Circuit | 10 MHz | 90 | 75 |  | $\begin{gathered} d B \\ (\mathrm{Min}) \end{gathered}$ |
|  |  | 100 MHz | 75 | 60 |  |  |
|  | Isolation Input1 to Input2 | 10 MHz | 90 |  |  |  |
|  |  | 100 MHz | 60 |  |  |  |
|  | Distortion | $\mathrm{V}_{\text {OUT }}=10 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 1.0 |  |  | \% |
| $V_{\text {SWR }}$ |  | Unselected Input | 1.5:1 |  |  | Ratio |
| $\mathrm{T}_{\text {SW }}$ | Switching Speed |  | 500 |  |  | ns |

Note 1: Boldface limits are guaranteed over full temperature range.
Note 2: Tested limits are guaranteed and 100\% production tested.
Note 3: Design limits are guaranteed (but not production tested) over the indicated temperature range. These limits are not used to calculate outgoing quality level.
Note 4: Leakage current is measured with signal applied to each input. See test circuit.

## Typical Performance Characteristics





TL/K/9404-7


TL/K/9404-11
*Same test for Input 2.
Test Circuit for Isolation Input to Output


TL/K/9404-12

## Applications Information, LH4266

The LH4266 uses hybrid technology to give increased circuit performance. In order to maintain its excellent cross talk and feedthru specifications, proper RF grounding and shielding should be incorporated in the printed circuit board layout. For example; the input traces should not run next to output traces and grounds should be provided by a ground plane under the device (see Figure 1a, b for suggested PC board layout).
The device contains two internal termination resistors and switches. If termination of the non-selected input is desired, connect the termination pin to the adjacement input pin and the deselected input will be terminated with approximately $50 \Omega$.

Note that the internal termination resistors are internally connected to the device's ground pin. Thus if the internal termination resistors are used then the input ground planes should remain isolated from the output ground plane (as in Figure 1) so as not to form a ground loop. When using external termination resistors at the input, the resistors should be connected to their respective ground planes, and, pin 16 should be tied to input1's ground plane while pin 21 is tied to input2's ground plane. Since pins 16 and 21 are internally connected to the device ground pin, the input and output ground planes should remain isolated. LH4266's power supplies are internally bypassed with high frequency capacitors
for ease of use. Thus for high frequency applications bypass capacitors are not required, however, at low frequencies (10 MHz or less) a $4.7 \mu \mathrm{~F}$ bypass capacitor for each supply is recommended.
Due to the unique design of the LH4266 it can easily be used as a multiplexer or demultiplexer. In fact several units can be connected to give a 1 to 4 multiplexer or a 4 to 1 demultiplexer by simply adding the required units as shown in Figures 2 to 5.
The action of the switches can be seen in the following truth table.

LH4266 Truth Table

| Control | Pin 24 <br> Input 2 | Pin 13 <br> Input 1 |
| :---: | :---: | :---: |
| Low $=0$ | On | Off |
| High $=1$ | Off | On |

Double Sided Board, Bottom Side


TL/K/9404-2
FIGURE 1a. LH4266, Recommended Printed Circuit Board Layout

Double Sided Board, Top Side


TL/K/9404-13
FIGURE 1b. LH4266, Recommended Printed Circuit Board Layout

## Video Switch

The LH4266 is ideally suited for video signal switching applications. Figure 7 shows how the LH4266 may be used to select one of two video input signals while the LH4006 buffer allows driving four doubly terminated $75 \Omega$ cables. R1 biases the buffer's output to OV and prevents the output stage from saturating when both switches are momentarily open. Meanwhile, R2 eliminates the offset voltage caused by the buffer's input bias current, and, a 10 pF capacitor across R2 prevents undesirable oscillations caused by stray capacitance at the buffers's inverting input. The circuit is capable of producing $\pm 1 \mathrm{~V}$ at the terminated ends of the $75 \Omega$ cables. To maintain LH4266's excellent input to output isolation and input to input crosstalk specifications, extreme care should be exercised while laying out the printed circuit board. From Figure 1's recommended printed circuit board layout it can be observed that there are three separate ground planes. Each input signal should be referenced to it's respective ground plane while the output signal, control signal and power supplies are referenced to the output ground plane. Note that LH4266's internal termination resistors are internally connected to the device's ground pin. Consequently, if LH4266's internal termination resistors are used then the input and output ground planes should remain isolated (as in Figure 1) so as to prevent a ground loop from occurring. When an external termination resistor is used as in Figure 7 , the resistor should be connected to its respective ground plane, while pin 16 is tied to input1's ground plane and pin 21 is tied to input2's ground plane. Moreover, all ground planes should remain isolated because pins 16 and 21 are internally connected to the device ground pin.

## Application Circuits, LH4266



TL/K/9404-3
FIGURE 2. 2 to 1 Multiplexer


TL/K/9404-4
FIGURE 3. 1 to 2 Demultiplexer


TL./K/9404-5
FIGURE 4.4 to 1 Multiplexer


FIGURE 5. 1 to 4 Demultiplexer


FIGURE 6. ATE Pin Driver Switch


FIGURE 7. Video Switch

National Semiconductor

## LM1044 Analog Video Switch

## General Description

Primarily intended for, but not restricted to, the switching of video signals, the LM1044 is a monolithic DC controlled analog switch with buffered outputs, allowing the selection of three 5 MHz bandwidth, 6 dB gain channels, or two RGB + Sync, 30 MHz bandwidth, 0 dB gain channels. Channel selection is achieved via latched, TTL compatible, logic inputs which may be controlled by microprocessor derived signals. The device is supplied in a 24 pin dual in line plastic

## Features

- Wide RGB bandwidth, typically 30 MHz
- High signal to noise ratio, typically 60 dB
- Excellent channel isolation typically -60 dB @ 5 MHz
- High RGB output currents; typically 4 mA peak
- RGB channels may be DC restored or clamped
- Logically compatible with the LM1038 stereo audio switch IC


## Block Diagram



| Absolute Maximum Ratings |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, | Output Current, $\mathrm{l}_{23}, \mathrm{l}_{17}, \mathrm{l}_{16}, \mathrm{l}_{15}$ | 10 mA |
| please contact the National Semiconductor Sales | ESD Susceptibility (Note 5) | 2000 V |
| Office/Distributors for availability and specifications. | Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Supply Voltage (V) $\mathrm{V}_{\mathrm{S}}$ 17V | Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Package Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 8) 2.0 W | Lead Temperature (Soldering, 10 sec.$)$ | $265^{\circ} \mathrm{C}$ |
| Voltage at Control and Signal Inputs $\quad-0.2 \mathrm{~V}$ to Vs +0.2 V | Junction Temperature | $150^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings
please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
$\begin{array}{lr}\text { Supply Voltage }\left(V_{S}\right) & 17 \mathrm{~V} \\ \text { Package Dissipation at } \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (Note 8) } & 2.0 \mathrm{~W} \\ \text { Voltage at Control and Signal Inputs } & -0.2 \mathrm{~V} \text { to Vs }+0.2 \mathrm{~V}\end{array}$

Electrical Characteristics $\mathrm{v}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated

| Parameter | Conditions | Test Limit (Note 6) |  | Design Limit (Note 7) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max |  |
| Supply Voltage, Vs |  | 8 | 16 | 8 | 12 | 16 | V |
| Supply Current | RGB1 Channel Selected with No Input Signals Applied |  | 60 |  | 42 | 60 | mA |
| Control Inputs Logic High Level Control Inputs Logic Low Level | $\} \begin{aligned} & \text { Control Inputs A, B, C and } \\ & \text { Enable Input }\end{aligned}$ | 2.0 | 0.8 | 2.0 |  | 0.8 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Enable Input Current, Pin 22 | OV to Vs |  |  |  | 2 | 10 | $\mu \mathrm{A}$ |
| Control Input Current | OV Logic Level 5V Logic Level |  |  |  | $\begin{gathered} 20 \\ 250 \end{gathered}$ | $\begin{gathered} 50 \\ 500 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Enable Pulse Width |  |  |  | 5 |  |  | $\mu \mathrm{s}$ |
| Channel Select Time |  |  |  |  | 5 | 7 | $\mu \mathrm{s}$ |


| COMPOSITE VIDEO CHANNELS | Inputs-Pins 1, 2, 3 Output-Pin 23 |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Input Voltage Swing | For Output THD $=1 \%$ @ 1 kHz |  | 1.2 |  |  | $V_{p-p}$ |
| Input Impedance |  |  | 1.2 | 1.5 | 1.7 | k $\Omega$ |
| Dynamic Output Impedance |  |  |  | 10 |  | $\Omega$ |
| Voltage Gain | Input Signal $=0.5 \mathrm{~V}_{\mathrm{p-p}} @ 100 \mathrm{kHz}$ | 5.3 | 5.3 | 5.8 | 6.3 | dB |
| Bandwidth | Input Signal $=0.5 \mathrm{~V}_{\mathrm{p}-\mathrm{p}},-3 \mathrm{~dB}$, | 4.0 | 4.0 | 5.0 |  | MHz |
| Signal to Noise Ratio | Bandwidth $=5 \mathrm{MHz}$ |  |  | 60 |  | dB |
| Channel Isolation (Note 1) | Input Signal $=0.5 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ @ 3 MHz |  |  | 60 |  | dB |
| Crosstalk (Note 2) | Input Signal $=0.5 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ @ 3 MHz |  |  | -60 |  | dB |
| Load Resistance (Note 3) | AC Coupled DC Coupled to GND |  | $\begin{gathered} 600 \\ 2 \end{gathered}$ |  |  | $\begin{gathered} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}$ Modulated $1 \mathrm{~V}_{\mathrm{p} \text {-p }}$ @ 1 kHz | 40 |  | 50 |  | dB |
| CV Bias (Pin 14) Input Impedance |  |  |  | 1.0 |  | k $\Omega$ |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=600 \Omega, \mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise stated (Continued)

| Parameter | Conditions | Test Limit (Note 6) |  | Design Limit (Note 7) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Typ | Max |  |

RGB CHANNELS
Inputs-Pins 4, 5, 6, 8, 9, 10
Outputs-Pins 15, 16, 17

| CLAMP INPUT-Pin 18 Minimum Input Voltage Maximum Input Voltage | For Clamp on For Clamp off |  | 9 |  | 5 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Current | Pin $18=0 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| Clamp Pulse Delay (Note 4) |  |  |  |  | 0.2 | $\mu \mathrm{s}$ |
| Maximum Input Voltage Swing | for Output THD $=1 \%$ @ 1 kHz |  | 3.0 |  |  | $\mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Input Bias Current | Clamp off, Channel Selected |  |  | 20 |  | $\mu \mathrm{A}$ |
| Dynamic Output Impedance |  |  |  | 20 |  | $\Omega$ |
| Voltage Gain | Input Signal $=1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ @ 100 kHz | -0.5 | -0.5 | 0 | +0.5 | dB |
| Bandwidth | Input Signal $=1 \mathrm{~V}_{\mathrm{p} \text {-p, }},-3 \mathrm{~dB}$ | 6.0 | 24 | 30 |  | MHz |
| Signal to Noise Ratio | $\mathrm{R}_{\text {IN }}=50 \Omega$, Bandwidth $=10 \mathrm{MHz}$ |  |  | 60 |  | dB |
| Load Resistance (Note 3) | AC Coupled $3 \mathrm{~V}_{\mathrm{p} \text {-p }}$ DC Coupled to GND |  | $\begin{gathered} 600 \\ 2 \end{gathered}$ |  |  | $\begin{gathered} \Omega \\ \mathrm{k} \Omega \end{gathered}$ |
| Channel Isolation (Note 1) | Input Signal $=1 \mathrm{~V}$ p-p @ 5 MHz |  |  | 60 |  | dB |
| Crosstalk (Note 2) | Input Signal $=1 \mathrm{~V}_{\mathrm{p} \text {-p }}$ @ 5 MHz |  |  | -50 |  | dB |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}$ Modulated $1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ @ 1 kHz |  |  | 50 |  | dB |
| Pin 13 Output Impedance |  |  |  | 60 |  | $\Omega$ |

SYNC CHANNELS Inputs-Pins 7, 11
Outputs-Pin 23

| Maximum Input Voltage Swing | for Output THD $=1 \%$ @ 1 kHz |  |  | 3.0 |  |  | $V_{p-p}$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Impedance |  |  |  | 1.8 | 2.3 | 2.8 | $\mathrm{k} \Omega$ |
| Dynamic Output Impedance |  |  |  |  | 40 |  | $\Omega$ |
| Voltage Gain | Input Signal $=1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}} @ 100 \mathrm{kHz}$ | -1.0 |  | -1.0 | -0.4 | +0.2 | dB |
| Bandwidth | Input Signal $=1 \mathrm{~V}_{\mathrm{p}-\mathrm{p},}-3 \mathrm{~dB}$, | 6.0 |  | 18 | 24 |  | MHz |
| Signal to Noise Ratio | $\mathrm{R}_{\mathrm{IN}}=50 \Omega$, Bandwidth $=10 \mathrm{MHz}$ |  |  |  | 60 |  | dB |

Note 1: CV channels defined with a CV mute condition set up ( $\mathrm{ABC}=001$ ) and all CV inputs driven. Isolation is the output measured with respect to the input level for $R_{L}$ of $600 \Omega$. Channel isolation for RGB channels is measured in the same way with signals applied to the $R, G$ or $B$ inputs while a RGB mute condition is selected.

Note 2: CV crosstalk measured with selected channel input AC grounded and with signal applied to the other CV inputs. Resulting output voltage is measured with $R_{L}$ of $600 \Omega$. RGB crosstalk is measured similarly with signals applied to unselected channel inputs and measuring the selected channel output. Note that high frequency crosstalk measurements are very dependent on board layout. An effective ground plane and input to input shielding are required.
Note 3: DC output current sourced from device to load should not exceed 10 mA , care should be taken to avoid shorting outputs to GND.
Note 4: Delay between clamp pulse input at Pin 18 and resulting clamping action as seen at RGB inputs.
Note 5: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 6: Guaranteed and $100 \%$ production tested.
Note 7: Design limits are guaranteed to National's AOQL, but are not 100\% production tested.
Note 8: When operating at elevated temperatures, the maximum power dissipation must be derated based on a maximum junction temperature of $150^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=60^{\circ} \mathrm{C} / \mathrm{W}$.

## Typical Performance Characteristics








CV and RGB Bias
vs Supply Voltage


## Pin Description

Note: The pin designations CV, R, G, B, and Sync are assigned for the convenience of description and are not intended to be a limitation. For example RGB could be YUV, or they could all be independent signal sources.

| Pin 1 | Composite video input 1 (CV1), biased internally via $1.8 \mathrm{k} \Omega$ to $\frac{\mathrm{V}_{\mathrm{S}}}{2}+1 \mathrm{~V}$. |
| :---: | :---: |
| Pin 2 | Composite video input 2 (CV2), biased as for pin 1 (CV1) above. |
| Pin 3 | Composite video input 3 (CV3), biased as for pin 1 (CV1) above. |
| Pin 4 | RGB input R1. This pin is internally biased via a clamp circuit to $\frac{\mathrm{V}_{\mathrm{S}}}{2}+1 \mathrm{~V}$ and should be AC coupled to a low impedance source. The input coupling capacitor also acts as a clamp capacitor, see application notes. |
| Pin 5 | RGB input G1, biased as for pin 4 (R1) above. |
| Pin 6 | RGB input B1, biased as for pin 4 (R1) above. |
| Pin 7 | Sync input S 1 , biased internally via 2.5 k to $\frac{\mathrm{V}_{\mathrm{S}}}{2}+1 \mathrm{~V}$. |
| Pin 8 | RGB input R2, biased as for pin 4 (R1) above. |
| Pin 9 | RGB input G2, biased as for pin 4 (R1) above. |
| Pin 10 | RGB input B2, biased as for pin 4 (R1) above. |
| Pin 11 | Sync input S2, biased as for pin 7 (S1) above. |
| Pin 12 | Negative supply (GND) |
| Pin 13 | Connect a capacitor to GND to decouple the internal bias of the RGB amplifiers. |
| Pin 14 | Internal bias for the CV and Sync Amplifiers, decouple with a capacitor to GND. |
| Pin 15 | B Output. |
| Pin 16 | G Output. |
| Pin 17 | R Output. |
| Pin 18 | This is the clamp pulse input pin. A positive going pulse activates the RGB input bias clamps. <br> See application notes. |
| Pin 19 | Channel select input, control C. |
| Pin 20 | Channel select input, control B. |
| Pin 21 | Channel select input, control A. |
| Pin 22 | Enable input for control latches. Channel selection is locked while this input is low and is updated when high. The minimum enable pulse width is $5 \mu \mathrm{~s}$. |
| Pin 23 | CV output or Sync output when an RGB channel is selected. |
| Pin 24 | Supply pin (VS). This pin should be well decoupled at high frequencies, a 100 nF capacitor connected close to the supply pins is normally adequate. |

## Application Notes

## DEVICE DESCRIPTION

The LM1044 video switch circuit has a configuration as illustrated in Figure 1 and consists of a 3 input to 1 output, 5 MHz switch with 6 dB gain, three 2 input to 1 output, 30 $\mathrm{MHz}, 0 \mathrm{~dB}$ gain switches, coupled together with a 2 input to 1 output switch sharing the 3 way switch output. All switch stages are current switched differential amplifers with feedback, providing low impedance buffered outputs. Latched logic inputs with control decoding are provided for switch control and a DC clamp facility is available on the 30 MHz channels.
The principle application of this device is the selection between various composite video (CV) or Red, Green, and Blue (RGB) sources now found in video systems using various signal sources, e.g., VCR's, satellite receivers, home computers and video games. Other possible application examples, for example security camera switching, are shown towards the end of these notes.
The 5 MHz channels are ideally suited for the switching of composite video sources and have a gain of 6 dB to allow amplification from terminated inputs back up to internal signal levels. The 30 MHz channels are suitable for direct RGB inputs to display high quality graphics and will also handle high quality linear signals. The fourth switch channel shares the CV output pin and is ideal for routing synchronization signals from the RGB/YUV sources into the path to the sync separator and timebase circuits.

## CHANNEL SELECTION

The switch selections are made via the enable and 3 logic control inputs, according to the truth table shown on the following page. This gives a choice of 3 CV video signal sources or 2 RGB plus Sync signals on the video display.


FIGURE 1

Application Notes (Continued)
Truth Table

| Control Logic |  |  |  | Channel Selected |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { EN } \\ & 22 \end{aligned}$ |  | $\begin{gathered} B \\ 20 \end{gathered}$ | $\begin{gathered} A \\ 21 \end{gathered}$ |  |
| 1 0 0 0 <br> 1 0 0 1 <br> 1 0 1 0 <br> 1 0 1 1$\|$ |  |  |  | CV1, RGB Outputs Muted |
|  |  |  |  | CV2, RGB Outputs Muted |
|  |  |  |  | CV3, RGB Outputs Muted |
|  |  |  |  | RGB1 with Sync1 |
| 1 | 1 | 1 | 1 | RGB2 with Sync2 |
| 1 | 1 | 1 | 0 | Mute |
| 1 | 1 | 0 | 1 | Mute |
| 1 | 1 | 0 | 0 | Mute |
| 0 | X | X | X | Previous selection retained |

The shaded section of the truth table indicates selection compatible with the LM1038 four channel stereo audio switch logic to give a possible selection of CV1 + Audio1, CV2 + Audio2, CV3 + Audio3, RGB1 + Audio4 and RGB2 + Mute or Audio4; see Figure 3.
The mute conditions in the table correspond to disabled CV/Sync (output pulled low) and high impedance RGB outputs which may be connected in parallel with other device outputs for further expansion of the switch system. If all the RGB inputs are being used to switch composite video signals then the RGB outputs can be connected into the CV inputs to allow multiplexing down to 1 output from a large number of input signals.

## LOGIC AND ENABLE INPUTS

If undriven the enable input will assume a high impedance logic 1 condition and should be defined externally. The Logic selection inputs have internal pulldowns, typically $20 \mathrm{k} \Omega$, which will define logic low levels if unconnected, giving CV1 in default of any other control input.

## INPUT BIAS FOR CV CHANNELS

The CV and Sync inputs are biased via internal $1.5 \mathrm{k} \Omega$ and $2.3 \mathrm{k} \Omega$ resistors, respectively, to the internally generated 7 V bias $\left(V_{S}=12 \mathrm{~V}\right)$ level at pin 14. Input coupling capacitors need to be chosen to give an adequate low frequency response when driving the $1.5 \mathrm{k} \Omega$ input impedance, for example, for less than $2 \%$ tilt on a frame rate waveform $330 \mu \mathrm{~F}$ will be required. Depending on the effectiveness of any following clamp circuitry the input coupling capacitors may be reduced in value. These inputs may also be driven with DC coupled signals, provided the standing DC level is sufficiently near to 7 V to maintain the output within the output signal range ( 4.5 to 8.5 V for $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ ).
The bias at pin 14 has a DC output resistance typically of 1 $k \Omega$ and requires a decoupling capacitor to properly define the gain and crosstalk. To ensure an adequate low frequency response this capacitor should be $100 \mu \mathrm{~F}$ or more. This pin may also be biased from an external voltage source
provided the output remains within the output window. Note this bias will also affect the voltage at pin 13.

## INPUT BIAS FOR RGB CHANNELS

The 6 RGB inputs may be biased in one of three ways;

1) DC restored above an internal 4.5 V level
2) Clamped to an internal 7 V bias level
3) Driven directly with DC coupled signals

With an AC coupled input signal and the clamp pulse held low the negative going peaks will DC restore to a level greater than 3 diode drops below the reference bias level at pin 13 , typically 4.5 V for $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$. The source resistance of the diode restoring path is $1 \mathrm{k} \Omega$ for currents below $200 \mu \mathrm{~A}$.

## Simplified Schematic of RGB Stage



The simplified schematic of the CV stage is virtually identical to the RGB stage except that the CV stage does not incorporate the clamp circuitry.
Clamping to the internal 7 V bias is arranged by applying a positive going clamp pulse to pin 18 during a time when the input signals are at a black reference level. This is usually during the back porch or during the blanking period of signals without syncs. The clamp pulse width should not be less than $3 \mu \mathrm{~s}$. During the time pin 18 is high all six inputs R1, R2, G1, G2, B1 and B2 are connected to the RGB bias voltage developed at pin 13, charging the input coupling capacitors to this level. These coupling capacitors are chosen to optimize value versus tilt introduced during the active line period. A value of $330 \mu \mathrm{~F}$ gives less than $1 \%$ tilt for input currents less than $20 \mu \mathrm{~A}$. The effective impedance of the clamp path when conducting is $300 \Omega$. The voltage at pin 13 is a low impedance, $60 \Omega$, buffered version of the CV bias voltage at pin 14 and decoupling is required to remove high frequencies and maintain channel separation. The voltage at pin 13 may be changed by driving pin 14 as described for CV bias.

## Application Notes (Continued)



TL/H/9252-7
FIGURE 2. LM1044 Basic Application Circuit


If the clamp pulse input is held low the RGB inputs may be driven directly with DC coupled signals provided the levels
are such as to remain within the output window. Such signals could be directly coupled from the RGB outputs of a preceeding LM1044, avoiding the need for coupling capacitors when expanding the switching capability. External resistive biasing to the bias voltage available at pin 13 may also be used for a mean level bias with AC coupled signals not having reference levels.

## OPERATION AT SUPPLIES OTHER THAN 12V

The LM1044 may be operated at supply voltages between 8 V and 16 V . Note that the CV and RGB bias voltages, together with the clamp pulse threshold, will track with supply variations whilst the logic input thresholds will remain essentially constant. At lower supply voltages the signal handling may be optimized with an external bias voltage to pin 14.


## OPERATION WITH SPLIT SUPPLIES

The LM1044 may be operated with split supplies with due regard to the maximum supply voltage (16V) and output signal range. An example of operation in this way is illustrated below. With $\pm 5 \mathrm{~V}$ and pin 14 held at 0 V the RGB outputs can swing $+2 \mathrm{~V},-1.5 \mathrm{~V}$ and the CV and Sync output can swing $+1.3 \mathrm{~V},-1.3 \mathrm{~V}$. Similarly with $+10 \mathrm{~V},-5 \mathrm{~V}$ supplies, pin 14 to $0 \mathrm{~V}, \mathrm{RGB}$ output swings of $+5.5 \mathrm{~V},-1.5 \mathrm{~V}$ and CV/ Sync swings of +4.5 V and -1.5 V can be obtained. This supply configuration has the advantage that pin 14 can be grounded and all signals may be DC coupled avoiding the need for coupling capacitors. Offsets introduced are typical-
ly -30 mV for CV and RGB channels, and $\mathbf{- 1 4 0} \mathrm{mV}$ for Sync channels.

## OTHER APPLICATIONS

The LM1044 can be used in other than the standard CV with RGB circuit and an example is given below of a dual 6 input to 1 output multiplexer for video or indeed any kind of signals up to $2 \mathrm{~V}_{\mathrm{p} \text {-p }}$. In this particular example the RGB outputs are cross-coupled into the CV inputs of the other channel to complete the multiplexing down to 2 outputs. The clamp circuits are disabled to allow direct drive on the inputs. Such circuits are ideal for security cameras and other multiple video source monitoring systems.

Application Notes (Continued)


FIGURE 4. Application Circuit Example Using Two LM1044 Devices as a Dual 6 Channel Multiplexer and Illustrating Use of Split Supplies

## LM1201 Video Amplifier System

## General Description

The LM1201 is a wideband video amplifier system intended for high resolution monochrome or RGB monitor applications. In addition to the wideband video amplifier the LM1201 contains a gated differential input black level clamp comparator for brightness control and an attenuator circuit for contrast control. The LM1201 also contains a voltage reference for the video input. For medium resolution RGB color monitor applications also see the LM1203 Video Amplifier System data sheet.

## Features

■ Wideband video amplifier ( 200 MHz @ -3 dB )

- Attenuator circuit for contrast control (>40 dB range)
- Externally gated comparator for brightness control
- Provisions for external gain set and peaking of video amplifier
- Video input voltage reference
- Low impedance output driver


## Typical Applications

- CRT video amplifiers
- Video switches
- High frequency video preamplifiers
- Wideband gain controls
- PC monitors
- Workstations
- Facsimile machines
- Printers


## Block and Connection Diagram



TL/H/10006-1
FIGURE 1
Order Number LM1201M or LM1201N
See NS Package Number M16A or N16E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage VCC Pins 10, 12, 15
to Ground Pins, 1, 7
13.5 V
$\begin{array}{lr}\text { Voltage at Any Input Pin }\left(V_{I N}\right) \quad V_{C C} \geq V_{I N} \geq G N D \\ \text { Video Output Current }\left(l_{8}\right) & 28 \mathrm{~mA} \\ \text { Package Power Dissipation at } T_{A}=25^{\circ} \mathrm{C} & 1.56 \mathrm{~W}\end{array}$

| Junction Temperature ( $T_{J}$ ) | $150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $265^{\circ} \mathrm{C}$ |
| ESD Susceptibility | 2 kV |
| Human body model: 100 pF discharged through a $1.5 \mathrm{k} \Omega$ |  |
| resistor |  |

(Above $25^{\circ} \mathrm{C}$ derate based on ( $\theta_{\mathrm{JA}}$ and $\mathrm{T}_{\mathrm{J}}$ )
Package Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) N16E $80^{\circ} \mathrm{C} / \mathrm{W}$
Package Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) M16A $100^{\circ} \mathrm{C} / \mathrm{W}$
Electrical Characteristics See Test Circuit (Figure 2), $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=\mathrm{V}_{\mathrm{CC} 3}=12 \mathrm{~V}$
DC Static Tests s9 Open; $\mathrm{V} 4=6 \mathrm{~V} ; \mathrm{V} 5=0 \mathrm{~V} ; \mathrm{V} 6=2.0 \mathrm{~V}$ unless otherwise stated

| Symbol | Parameter | Conditions | Typical | Tested Limit (Note 1) | Design Limit (Note 2) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | $V_{C C}$ Pins 12, 15 Only | 45 | 57 |  | mA(max) |
| $V_{3}$ | Video Input Reference Voltage |  | 2.65 | 2.4 |  | $V(\min )$ |
|  |  |  |  | 2.95 |  | V (max) |
| $l_{16}$ | Video Input Bias Current | $\left(V_{3}-V_{16}\right) / 10 \mathrm{k} \Omega$ | 5.0 | 20 |  | $\mu A(\max )$ |
| $\mathrm{V}_{5 \mathrm{~L}}$ | Clamp Gate Low Input Voltage | Clamp Comparator On | 1.2 | 0.8 |  | $V(\min )$ |
| $\mathrm{V}_{5 \mathrm{H}}$ | Clamp Gate High Input Voltage | Clamp Comparator Off | 1.6 | 2.0 |  | $V$ (max) |
| $\mathrm{I}_{5 \mathrm{~L}}$ | Clamp Gate Low Input Current | $\mathrm{V}_{5}=0 \mathrm{~V}$ | -0.5 | -5.0 |  | $\mu A(\max )$ |
| $\mathrm{I}_{5 \mathrm{H}}$ | Clamp Gate High Input Current | $\mathrm{V}_{5}=12 \mathrm{~V}$ | 0.005 | 1 |  | $\mu A($ max $)$ |
| $\mathrm{l}_{2+}$ | Clamp Cap Charge Current | $\mathrm{V}_{2}=0 \mathrm{~V}$ | 1 | 0.55 |  | $\mathrm{mA}(\mathrm{min})$ |
| $\mathrm{I}_{2}-$ | Clamp Cap Discharge Current | $\mathrm{V}_{2}=5 \mathrm{~V}$ | -1 | -0.55 |  | mA (min) |
| $\mathrm{V}_{8 \mathrm{~L}}$ | Video Output Low Voltage | $\mathrm{V}_{2}=0 \mathrm{~V}$ | 0.5 | 0.9 |  | V (max) |
| $\mathrm{V}_{8 \mathrm{H}}$ | Video Output High Voltage | $\mathrm{V}_{2}=5 \mathrm{~V}$ | 8.5 | 8.0 |  | $V(\min )$ |
| Vos | Comparator Input Offset Voltage | $\mathrm{V}_{6}-\mathrm{V}_{9}$ | $\pm 0.5$ | $\pm 25$ |  | mV (max) |

AC Dynamic Tests s9 Closed, $\mathrm{v}_{5}=0 \mathrm{~V}, \mathrm{v}_{6}=4 \mathrm{~V}$

| Symbol | Parameter | Conditions | Typ | Tested <br> Limit (Note 1) | Design <br> Limit (Note 2) | Units <br> (Limits) |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| Av max | Video Amplifier Gain | $\mathrm{V}_{4}=12 \mathrm{~V}$ | 8 | 5.5 |  | $\mathrm{~V} / \mathrm{V}(\mathrm{min})$ |
| $\Delta \mathrm{Av} 5 \mathrm{~V}$ | Attenuation @ 5V | Ref: Av max, $\mathrm{V}_{4}=5 \mathrm{~V}$ | -10 |  |  | dB |
| $\Delta \mathrm{Av} 2 \mathrm{~V}$ | Attenuation @ 2V | Ref: $A v$ max, $\mathrm{V}_{4}=2 \mathrm{~V}$ | -45 |  |  | dB |
| THD | Video Amplifier Distortion | $\mathrm{V}_{4}=5 \mathrm{~V}, \mathrm{~V}_{0}=1 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 0.3 |  |  | $\%$ |
| $\mathrm{f}(-3 \mathrm{~dB})$ | Video Amplifier Bandwidth (Note 3) | $\mathrm{V}_{4}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=100 \mathrm{mV} \mathrm{V}_{\mathrm{rms}}$ | 200 |  | 170 | $\mathrm{MHz}(\mathrm{min})$ |
| $\mathrm{t}_{\mathrm{r}}$ | Output Rise Time (Note 3) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 2.5 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time (Note 3) | $\mathrm{V}_{0}=4 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ | 3 |  |  | ns |

Note 1: These parameters are guaranteed and $100 \%$ production tested.
Note 2: Design limits are guaranteed (but not $100 \%$ production tested). These limits are not used to calculate outgoing quality levels.
Note 3: When measuring video amplifier bandwidth or pulse rise and fall times, a double sided full ground plane printed circuit board without socket is recommended.


FIGURE 2. LM1201 AC/DC Test Circuit
Note: When $\mathrm{V}_{5} \leq 0.8 \mathrm{~V}$ and S 9 is closed, DC feedback around the Video Amplifier is provided by the clamp comparator. Under these conditions sine wave or $50 \%$ duty cycle square waves can be used for test purposes. The low frequency dominant pole is determined by C2 at Pin 2. Capacitor C9 at pin 9 prevents overloading the clamp comparator inverting input. See applications section for additional information.


TL/H/10006-3
FIGURE 3. Typical Application of the LM1201

* $30 \Omega$ resistor is added to the input pin for protection against current surges coming from the $10 \mu \mathrm{~F}$ input capacitor. By increasing this resistor to well over $100 \Omega$ the rise and fall times of the LM1201 can be increased for EMI considerations.


## APPLICATIONS INFORMATION

Figure 4 shows the block diagram of a typical analog monochrome monitor. The monitor is used with CAD/CAM work stations, PCs, arcade games and in a wide range of other applications that benefit from the use of high resolution display terminals. Monitor characteristics may differ in such ways as sweep rates, screen size, or in video amplifier speed but will still be generally configured as shown in Figure 4. Separate horizontal and vertical sync signals may be required or they may be contained as a composite signal in the video input signal. The video input signal is usually
supplied by coaxial cable which is terminated in $75 \Omega$ at the monitor input and internally AC coupled to the video amplifier. The input signal is approximately 1 V peak-to-peak in amplitude and at the input of the high voltage video section, approximately 6 V peak-to-peak. At the cathode of the CRT the video signals can be as high as 60 V peak to peak. The block in Figure 4 labeled "Video Amplification with DC Controlled Gain/Black Level" contains the function of the LM1201 video amplifier system.


TL/H/10006-4
FIGURE 4. Typical Monochrome Monitor Block Diagram

## Circuit Description

Figure 5 is a block diagram of the LM1201 along with the contrast and brightness controls. The contrast control is a DC operated attenuator which varies the AC gain of the amplifier without introducing any signal distortions or DC output shift. The brightness control function requires a "sample and hold" circuit (black level clamp) which holds the DC bias of the video amplifier and CRT cathodes constant during the black level reference portion of the video waveform. The clamp comparator, when gated on during this reference period, will charge or discharge the clamp capacitor until the non-inverting input of the clamp comparator matches that of the inverting input voltage which was set by the brightness control.
Figure 6 is a simplified schematic of the LM1201 video amplifier along with the recommended external components. The IC pin numbers are circled with all external components shown outside of the dashed line. The video input is applied
to pin 16 via the $10 \mu \mathrm{~F}$ coupling capacitor. DC bias to the video input is through the $10 \mathrm{k} \Omega$ resistor which is connected to the 2.6 V reference at pin 3 . The low frequency roll-off of the amplifier is set by these two components. Transistor Q1 buffers the video signal to the base of Q2. The Q2 collector current is then directed to the $\mathrm{V}_{\mathrm{CC}}$ supply through Q3 or to $V_{C C 2}$ through Q4 and the $500 \Omega$ load resistor depending upon the differential DC voltage at the bases of Q3 and Q4. The Q3 and Q4 differential base voltage is determined by the contrast control circuit which is described below. The black level DC voltage at the collector of Q4 is maintained by Q5 and Q6 which are part of the black level clamp circuit also described below. The video signal appearing at the collector of Q4 is then buffered by Q7 and level shifted down by Z1 and Q8 to the base of Q9 which will then provide additional system gain.


FIGURE 5. Block Diagram of LM201 Video Amplifier with Contrast and Black Level Control


TL/H/10006-6

## Circuit Description (Continued)

The "Drive" pin will allow the user to set the maximum gain of the amplifier based on the range of input video signal levels and the CRT stage gain if it is fixed or limited. When using three LM1201 devices for high resolution RGB applications, the "Drive" pin allows the user to trim the gain of each channel to correct for differences in the three CRT cathodes. A small capacitor ( 12 pF ) in shunt with a $51 \Omega$ drive resistor at this pin will extend the high frequency gain of the video amplifier by compensating for some of the internal high frequency roll off. The $51 \Omega$ resistor will set the system gain to approximately 8 or 18 dB . The video signal at the collector of Q9 is buffered and level shifted down by Q10 and Q11 to the base of the output emitter follower Q12. Between the emitter of Q12 and the video output pin is a $50 \Omega$ resistor which is included to prevent spurious oscillations when driving capacitive loads. An external emitter resistor must be added between the video output pin and ground. The value of this resistor should not be less than $330 \Omega$, otherwise package power limitations may be exceeded when worst case (high supply, max supply current, max temp) calculations are made. If negative going pulse slewing is a problem because of high capacitive loads ( $>10 \mathrm{pF}$ ), a more efficient method of emitter pull down would be to connect a suitable resistor to a negative supply voltage. This has the effect of a current source pull down when the minus supply voltage is -12 V , and the emitter current is approximately 10 mA . The system gain will also increase slightly because less signal will be lost across the internal $50 \Omega$ resistor. Precautions must be taken to prevent the video
output pin from going below ground since IC substrate currents may cause erratic operation. The collector current from the video output transistor is returned to the power supply at $\mathrm{V}_{\mathrm{CC}}$, pin 10 . When making power dissipation calculations note that the datasheet specifies only the $\mathrm{V}_{\mathrm{CC}} 1$ and $\mathrm{V}_{\mathrm{CC} 2}$ supply currents at 12V. The IC power dissipation contribution of $V_{\mathrm{CC}}$ is dependent upon the video output emitter pull down load.
In normal operation the minimum black level voltage that can be set at the video output pin is approximately 2 V at maximum contrast setting. In applications that require a lower black level voltage, a resistor (approximately $16 \mathrm{k} \Omega$ ) can be added from pin 3 to ground. This has the effect of raising the DC voltage at the collector of Q4 which will extend the range of the black level clamp by allowing $Q 5$ to remain active. In applications that require video amplifier shutdown due to fault conditions detected by monitor protection circuits, pin 3 and the wiper arms of the contrast and brightness controls can be grounded without harming the IC. This assumes some series resistance between the top of the control potentiometers and $\mathrm{V}_{\mathrm{CC}}$.
Figure 7 shows the internal construction of the pin 32.6 V reference circuit which is used to provide temperature and supply voltage tracking compensation for the video amplifier input. The value of the external DC biasing resistors should not be larger than $10 \mathrm{k} \Omega$ when using more than one LM1201 (e.g. in RGB systems) because minor differences in input bias currents on the individual video amplifiers may cause offsets in gain.


FIGURE 7. LM1201 Video Input Voltage Reference and Contrast Control Circuits

## Circuit Description (Continued)

Figure 7 also shows how the contrast control circuit is configured. Resistors R23, R24, diodes D3, D4, and transistor Q13 are used to establish a low impedance zero TC half supply voltage reference at the base of Q14. The differential amplifier formed by Q15, Q16 and feedback transistor Q17 along with resistors R27, R28 establish a differential base voltage for Q3 and Q4 in Figure 6. When externally adding or subtracting current from the collector of Q16, a new differential voltage is generated that reflects the change in the ratio of currents in Q15 and Q16. To provide voltage control of the Q16 current, resistor R29 is added between the Q16 collector and pin 4. A capacitor should be added from pin 4 to ground to prevent noise from the contrast control pot from entering the IC.
Figure 8 is a simplified schematic of the clamp gate and clamp comparator section of the LM1201. The clamp gate circuit consists of a PNP input buffer transistor (Q18), a PNP emitter coupled pair referenced on one side to 2.1V (Q19, Q20) and an output switch (Q21). When the clamp gate input at pin 5 is high ( $>1.5 \mathrm{~V}$ ), the Q21 switch is on and
shunts the 111 mA current to ground. When pin 5 is low ( $<1.3 \mathrm{~V}$ ), the Q21 switch is off and the 111 mA current source is mirrored or "turned around" by reference diode D5 and Q26 to provide a 1 mA current source for the clamp comparator. The inputs to the comparator are similar to the clamp gate input except that an NPN emitter coupled pair is used to control the current which will charge or discharge the clamp capacitor at pin 2. PNP transistors are used at the inputs because they offer a number of advantages over NPNs. PNPs will operate with base voltages at or near ground and will usually have a greater reverse emitter-base breakdown voltage (BVebo). Because the differential input voltage to the clamp comparator during the video scan period could be greater than the BVebo of NPN transistors, resistor R34 with a value one half that of R33 or R35 is connected between the bases of Q23 and Q27. This resistor will limit the maximum differential input to Q24, Q25 to approximately 350 mV . The clamp comparator common mode range extends from ground to approximately 9 V and the maximum differential input voltage is $\mathrm{V}_{\mathrm{CC}}$ and ground.


TL/H/10006-8
FIGURE 8. Simplified Schematic of LM1201 Clamp Gate and Clamp Comparator Circults

## Applications Information

Figure 9 shows the configuration of a high frequency amplifier with non-gated DC feedback. Pin 5 is tied low to turn on the clamp comparator (feedback amplifier). The inverting input (pin 9 ) is connected to the amplifier output from a low
pass filter. Additional low frequency filtering is provided by the clamp capacitor. The Drive pin is grounded to allow for the widest range of output signals. Maximum output swing is achieved when the DC output is set to approximately 4.5 V .


TL/H/10006-9
FIGURE 9. High Frequency Amplifier/Attenuator Circuit with Non-Gated DC Feedback (Non-Video Applications)

## Applications Information (Continued)

Figure 10 shows the LM1201 set up as a video amplifier with biphase outputs. Because the collector of output transistor Q12 is the only internal connection to $\mathrm{V}_{\mathrm{CC}}$, a $75 \Omega$ termination to the power supply voltage allows one to obtain inverted video at pin 10. Black level on the non-inverted video output (pin 8 ) is set to 1.5 V by the voltage divider on pin 6.
Figure 11 shows how a high frequency video switch may be designed using multiple LM1201 devices. All outputs can
be OR'ed together assuming no more than one channel is selected at any given time. Channel selection is accomplished by keeping the appropriate SELECT SWITCH open. Closing the SELECT SWITCH on a given channel disables that channel's output (pin 8) leaving it in a high impedance state. A single pair of contrast and brightness potentiometers control the selected channel's gain and output DC level.


TL/H/10006-10
FIGURE 10. Preclamped Video Amplifier with Biphase Outputs

## Applications Information (Continued)




TL/H/10006-12

Fall Time No Socket


TL/H/10006-14
HP8082 pulse generator
HP10241A 10:1 voltage divider
HP1120A 500 MHz FET probe
Tektronix 2465 A 350 MHz scope


TL/H/10006-13

Fall Time In Socket


TL/H/10006-15

- Actual output signal swings
$4 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$ (10:1 divider is used)
- Contrast is set to maximum
- $\mathrm{V}_{\mathrm{IN}}=500 \mathrm{mV}_{\mathrm{p}-\mathrm{p}}$
- RDRIVE $=50 \Omega$
- Vertical scale is actually $1 \mathrm{~V} /$ div and not $100 \mathrm{mV} /$ div due to 10:1 attenuator used.
- Outputs are centered at 4V DC.

Scale for All Photos-Vert: 1V/Div
Horiz: 5 ns/Div


TL/H/10006-16
Note: The p.c.b. layout shown above is suitable for evaluating the performance of the LM1201. Although it is similar to the typical application circuit of Figure 3, there is no c.r.t. driver stage. Instead, a feedback resistor is connected between Pins 8 and 9 and the brightness control is connected to Pin 6. Again, for best results, a socket should not be used for the LM1201.

## COMPONENT VALUES:

| R1 | $75 \Omega, 5 \%, 1 / 4$ watt, carbon composition | C1 | $0.1 \mu \mathrm{~F}$, ceramic |
| :--- | :--- | :--- | :--- |
| R3 | $10 \mathrm{k} \Omega, 5 \%, 1 / 4$ watt, carbon composition | C2 | $0.1 \mu \mathrm{~F}$, ceramic |
| R4 | $50 \Omega, 5 \%, 1 / 4$ watt, carbon composition | C4 | $0.1 \mu \mathrm{~F}$, ceramic |
| R5 | $200 \Omega, 5 \%, 1 / 4$ watt, carbon composition | C5 | $0.1 \mu \mathrm{~F}$, ceramic |
| R6 | $75 \Omega, 5 \%, 1 / 4$ watt, carbon composition | C6 | $10 \mu \mathrm{~F} / 6 \mathrm{~V}$, electrolytic |
| R7 | $330 \Omega, 5 \%, 1 / 4$ watt, carbon composition | C 7 | $0.1 \mu \mathrm{~F}$, ceramic |
| R8 | $680 \mathrm{k} \Omega, 5 \%, 1 / 4 \mathrm{watt}$, carbon composition | C8 | $0.1 \mu \mathrm{~F}$, ceramic |
| R9 | $10 \mathrm{k} \Omega$, trim pot, helitrim model 91 | C9 | $0.1 \mu \mathrm{~F}$, ceramic |
| R10 | $5.1 \mathrm{k} \Omega, 5 \%, 1 / 4$ watt, carbon composition | C10 | $0.1 \mu \mathrm{~F}$, ceramic |
| R11 | $43 \mathrm{k} \Omega, 5 \%, 1 / 4$ watt, carbon composition | C 11 | $0.1 \mu \mathrm{~F}$, ceramic |
| R12 | $12 \mathrm{k} \Omega, 5 \%, 1 / 4$ watt, carbon composition | C 12 | $0.1 \mu \mathrm{~F}$, ceramic |
| R13 | $10 \mathrm{k} \Omega$, trim pot, helitrim model 91 | C13 | $100 \mu \mathrm{~F} / 15 \mathrm{~V}$, electrolytic |
| R14 | $2 \mathrm{k} \Omega, 5 \%, 1 / 4$ watt, carbon composition | C 14 | $0.001 \mu \mathrm{~F}$, mica |
| R15 | $200 \Omega, 5 \%, 1 / 4$ watt, carbon composition | C 15 | $0.1 \mu \mathrm{~F}$, ceramic |
| IC1 | LM1201 |  |  |

## LM1202 230 MHz Video Amplifier System

## General Description

The LM1202 is a very high frequency video amplifier system intended for use in high resolution monochrome or RGB color monitor applications. In addition to the wideband video amplifier the LM1202 contains a gated differential input black level clamp comparator for brightness control, a DC controlled attenuator for contrast control and a DC controlled sub contrast attenuator for drive control. The DC control for the contrast attenuator is pinned out separately to provide a more accurate control system for RGB color monitor applications. All DC controls offer a high input impedance and operate over a 0 V to 4 V range for easy interface to bus controlled alignment systems. The LM1202 operates from a nominal 12 V supply but can be operated with supply voltages down to 8 V for applications that require reduced IC package power dissipation characteristics.

## Features

- Wideband video amplifier
( $\mathrm{f}_{-3 \mathrm{~dB}}=230 \mathrm{MHz}$ at $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP}}$ )
- $t_{r}, t_{f}=1.5 \mathrm{~ns}$ at $V_{O}=4 V_{P P}$
- Externally gated comparator for brightness control
- 0 V to 4 V high input impedance DC contrast control ( $>40 \mathrm{~dB}$ range)
- 0 V to 4 V high input impedance DC drive control ( $\pm 3 \mathrm{~dB}$ range)
- Easy to parallel three LM1202s for optimum color tracking in RGB systems
■ Output stage clamps to 0.65 V and provides up to 9 V output voltage swing
- Output stage directly drives most hybrid or discrete CRT amplifier stages


## Applications

High resolution CRT monitors
Video switches
Video AGC amplifier
Wideband amplifier with gain and DC offset control

## Block and Connection Diagram



| Absolute Maximum Ratings (Note 1) |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, | Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) | $150^{\circ} \mathrm{C}$ |
| please contact the National Semiconductor Sales | Storage Temperature Range ( $\mathrm{T}_{\text {stg }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Office/Distributors for availability and specifications. | Lead Temperature |  |
| Supply Voltage VCC Pins 4, 7, 16 to <br> Ground Pins 5, 13, 15 | N Package (Soldering, 10 sec.$)$ | $265^{\circ} \mathrm{C}$ |
| Voltage at Any Input Pin ( $\mathrm{V}_{\text {IN }}$ ) $\quad \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\text {IN }} \geq \mathrm{GND}$ | ESD Susceptibility Human Body Model: 100 pF Discharged through a 1.5 k Resistor | d $\quad 1.5 \mathrm{kV}$ |
| Video Output Current (117) 28 mA |  |  |
| Package Power Dissipation at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Above $25^{\circ} \mathrm{C}$ Derate Based $\theta_{\mathrm{JA}}$ and $\mathrm{T}_{\mathrm{J}}$ ) | Operating Ratings (Note 2) |  |
| Package Thermal Resistance ( $\theta_{\mathrm{JA}}$ ) | Temperature Range | $-20^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ |
| N20A $688^{\circ} \mathrm{C} / \mathrm{W}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | $8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 13.2 \mathrm{~V}$ |
| M20B 90% W |  |  |

DC Electrical Characteristics See Test Circuit (Figure 1), $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V} 4=\mathrm{V} 7=\mathrm{V} 16=12 \mathrm{~V}, \mathrm{~S} 1$ Open, $\mathrm{V} 19=4 \mathrm{~V}, \mathrm{~V} 8=4 \mathrm{~V}, \mathrm{~V} 9=4 \mathrm{~V}, \mathrm{~V} 14=0 \mathrm{~V}$ unless otherwise noted.

| Symbol | Conditions | Typical <br> $($ Note 3) | Limit <br> $($ Note 4) | Units |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{S}} 4,7,16$ | Total Supply Current | $\mathrm{R}_{\text {Load }}=\infty($ Note 5) | 48 | 60 | $\mathrm{~mA}(\mathrm{max})$ |
| $\mathrm{V}_{6}$ | Video Input Bias Voltage |  | 2.4 | 2 | $\mathrm{~V}(\mathrm{~min})$ |
| $\mathrm{V}_{14 \mathrm{~L}}$ | Clamp Gate Low Input Voltage | Clamp Comparator On |  | 0.8 | $\mathrm{~V}(\mathrm{max})$ |
| $\mathrm{V}_{14 \mathrm{H}}$ | Clamp Gate High Input Voltage | Clamp Comparator Off |  | 2 | $\mathrm{~V}(\mathrm{~min})$ |
| $\mathrm{I}_{14 \mathrm{~L}}$ | Clamp Gate Low Input Current | $\mathrm{V}_{14}=0 \mathrm{~V}$ | -0.5 |  | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{14 \mathrm{H}}$ | Clamp Gate High Input Current | $\mathrm{V}_{14}=12 \mathrm{~V}$ | 0.005 |  | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{12+}$ | Clamp Cap Charge Current | $\mathrm{V}_{12}=0 \mathrm{~V}$ | 800 | 500 | $\mu \mathrm{~A}(\mathrm{~min})$ |
| $\mathrm{I}_{12-}$ | Clamp Cap Discharge Current | $\mathrm{V}_{12}=5 \mathrm{~V}$ | -800 | -500 | $\mu \mathrm{~A}(\mathrm{~min})$ |
| $\mathrm{V}_{17 \mathrm{~L}}$ | Video Output Low Voltage | $\mathrm{V}_{12}=0 \mathrm{~V}$ | 0.2 | 0.65 | $\mathrm{~V}(\mathrm{max})$ |
| $\mathrm{V}_{17 \mathrm{H}}$ | Video Output High Voltage | $\mathrm{V}_{12}=6 \mathrm{~V}$ | 10 | 9 | $\mathrm{~V}(\mathrm{~min})$ |
| $\mathrm{V}_{\mathrm{OS}}$ | Comparator Input Offset Voltage | $\mathrm{V}_{18}-\mathrm{V}_{19}$ | 15 | $\pm 50$ | $\mathrm{mV}(\mathrm{max})$ |

AC Electrical Characteristics See Test Circuit (Figure 1), $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V} 4=\mathrm{V} 7=\mathrm{V} 16=12 \mathrm{~V}, \mathrm{~S} 1$ Closed, $\mathrm{V} 19=4 \mathrm{~V}, \mathrm{~V} 8=4 \mathrm{~V}, \mathrm{~V} 9=4 \mathrm{~V}, \mathrm{~V} 14=0 \mathrm{~V}$ unless otherwise noted.

| Symbol | Parameter | Conditions | Typical <br> (Note 3) | Limit (Note 4) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\mathrm{IN}}$ | Video Amplifier Input Resistance | $\mathrm{f}_{\mathrm{IN}}=12 \mathrm{kHz}$ | 20 |  | $\mathrm{k} \Omega$ |
| $A_{V}$ max | Video Amplifier Gain | $\mathrm{V}_{8}=4 \mathrm{~V}, \mathrm{~V}_{9}=4 \mathrm{~V}$ | 20 | 16 | $\mathrm{V} / \mathrm{V}$ (min) |
| $\Delta A_{V} 2 \mathrm{~V}$ | Attenuation at 2 V | Ref: $A_{V}$ max, $V_{8}=2 \mathrm{~V}$ | -6 |  | dB |
| $\Delta A_{V} 0.5 \mathrm{~V}$ | Attenuation at 0.5 V | Ref: $A_{V}$ max, $\mathrm{V}_{8}=0.5 \mathrm{~V}$ | -38 | -23 | $\mathrm{dB}(\mathrm{min})$ |
| $\Delta$ Drive | $\Delta$ Gain Range | $\mathrm{V}_{9}=0 \mathrm{~V}$ to 4 V | 6 | 5 | dB (min) |
| THD | Video Amplifier Distortion | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP},} \mathrm{f}_{\mathrm{IN}}=12 \mathrm{kHz}$ | 0.5 | 1 | \% (max) |
| $f-3 \mathrm{~dB}$ | Video Amplifier Bandwidth (Note 6) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V} \mathrm{PP}$ | 230 |  | MHz |
| $\mathrm{t}_{\mathrm{r}}$ | Output Rise Time (Note 6) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP}}$ | 1.5 | 2 | ns (max) |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time (Note 6) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V} \mathrm{PP}$ | 1.5 | 2 | ns (max) |

## Electrical Characteristics (Continued)

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
Note 2: Operating Ratings indicate conditions for which the device is functional but do not guarantee specific performance limits. For guaranteed specifications and test conditions see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 3: Typical specifications are specified at $+25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 4: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 5: The supply current specified is the quiescent current for $V_{C C 1}, V_{C C 2}$ and $V_{C C 3}$ with $R_{\text {Load }}=\infty$, see Figure 1's test circuit. The total supply current also depends on the output load, R Load. $^{\text {The }}$ Thcrease in device power dissipation due to R Load $^{\text {must }}$ be taken into account when operating the device at the maximum ambient temperature.
Note 6: When measuring video amplifier bandwidth or pulse rise and fall times, a double sided full ground plane printed circuit board is recommended. The measured rise and fall times are effective rise and fall times, taking into account the rise and fall times of the generator and the oscilloscope.

## Test Circuit



FIGURE 1. LM1202 Test Circuit

Typical Performance Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right.$ unless otherwise specified)



[^5]
## Circuit Description

Figure 2 shows a block diagram of the LM1202 video amplifier along with contrast and brightness (black level) control. Contrast control is a DC-operated attenuator which varies the AC gain of the amplifier. Signal attenuation (contrast) is achieved by varying the base drive to a differential pair and thereby unbalancing the current through the differential pair. As shown in Figure 2, pin 20 provides a 5.3V bias voltage for the positive input of the attenuator (pin 1). Pin 3 provides a control voltage for the negative input (pin 2) of the attenuator. The voltage at pin 3 varies as the voltage at the contrast control input (pin 8) varies thus providing signal attenuation. The gain is maximum ( 0 dB attenuation) if the voltage at pin 8 is 4 V and is minimum (maximum attenuation) if the voltage at pin 8 is 0 V . The 0 V to 4 VDC -operated drive control at pin 9 provides a 6 dB gain adjustment range. This feature is necessary for RGB applications where independent gain adjustment of each channel is required.
The brightness or black level clamping requires a "sample and hold" circuit which holds the DC bias of the video amplifier constant during the black level reference portion of the video waveform. Black level clamping, often referred to as DC restoration, is accomplished by applying a back porch clamp signal to the clamp gate input pin (pin 14). The clamp comparator is enabled when the clamp signal goes low during the black level reference period (see Figure 2). When the clamp comparator is enabled, the clamp capacitor connected to pin 12 is either charged or discharged until the
voltage at the minus input of the comparator matches the voltage set at the plus input of the comparator. During the video portion of the signal, the clamp comparator is disabled and the clamp capacitor holds the proper DC bias. In a DC coupled cathode drive application, picture brightness function can be achieved by varying the voltage at the comparator's plus input. Note that the back porch clamp pulse width (tw in Figure 2) must be greater than 100 ns for proper operation.

## VIDEO AMPLIFIER SECTION (Input Stage)

A simplified schematic of LM1202's video amplifier input stage is shown in Figure 3. The 5.4V zener diode, Q1, Q6 and R2 bias the base of Q7 at 2.6 V . The AC coupled video signal applied to pin 6 is referenced to the 2.6 V bias voltage. Transistor Q7 buffers the video signal, $\mathrm{V}_{\mathrm{IN}}$, and $\mathrm{Q8}$ converts the voltage to current. The AC collector current through Q8 is $\mathrm{I}_{\mathrm{C} 8}=\mathrm{V}_{\mathrm{IN}} / \mathrm{R} 9$. Under maximum gain condition, transistors Q9 and Q11 are off and all of IC8 flows through the load resistors R10 and R11. The maximum signal gain at the base of Q13 is, $A_{V 1}=-(R 10+R 11) / R 9=-2$. Signal attenuation is achieved by varying the base drive to the differential pairs Q9, Q10 and Q11, Q12 thereby unbalancing the collector currents through the transistor pairs. Base of Q10 is biased at 5.3 V by externally connecting pin 1 to pin 20 through a $100 \Omega$ resistor. Pin 2 is connected to pin 3 through a $100 \Omega$ resistor. Adjusting the contrast voltage at


## Circuit Description (Continued)

pin 8 produces a control voltage at pin 3 which drives the base of Q9. By varying the voltage at the base of Q9, Q8's collector current ( $\mathrm{l}_{\mathrm{CB}}$ ) is diverted away from the load resistors R10 and R11, thereby providing signal attenuation. Maximum attenuation is achieved when all of IC8 flows through Q9 and no current flows through the load resistors.

The differential pair Q11 and Q12 provide drive control. Q12's base is internally biased at 7.3V. Adjusting the voltage at the drive control input (pin 9) produces a control voltage at the base of Q11. With Q9 off and Q12 off, all of Ic8 flows through R10, thus providing a gain of $A_{V_{1}}=$ $-\left(\right.$ R10/R9) $\times \mathrm{V}_{\mathrm{IN}}=-1$. Drive control thus provides a 6 dB attenuation range.


FIGURE 3. Simplified Schematic of the LM1202 Video Amplifier Input Stage

## Circuit Description (Continued)

## VIDEO AMPLIFIER SECTION (Output Stage)

A simplified schematic of LM1202's video amplifier output stage is shown in Figure 4. The output stage is the second gain stage. Ideally the gain of the second gain stage would be $A_{\text {V2 }}=-$ R21/R18 $=-16$. Because of the output stage's low open loop gain, the gain is approximately $A_{V 2}=-10$. Thus the maximum gain of the video amplifier is $A_{V}=A_{V 1} \times A_{V 2}=20$. Transistors Q23 and Q24 provide a push-pull drive to the load. The output voltage can swing from 0.2 V to 10 V .

## CONTRAST CONTROL SECTION

A simplified schematic of LM1202's contrast control section is shown in Figure 5. A OV to 4V DC voltage is applied at the contrast input (pin 8). Transistors Q29, Q30 and Q34 buffer and level shift the contrast voltage to the base of Q36. The voltage at the emitter of Q36 equals the contrast voltage ( $V_{\text {cont }}$ ) and the current through Q36's collector is given by $\mathrm{I}_{\text {c36 }}=\mathrm{V}_{\text {cont }} /$ R28.
Transistor Q36's collector current is used to unbalance the current through the differential pair comprised of Q38
and Q40. Q40's base is internally biased at 5.3 V and made available at pin 20 . Pin 20 is externally connected to pin 1 through a $100 \Omega$ resistor (see Figures 2 and 3). The base of Q38 (pin 3) is externally connected to pin 2 through a $100 \Omega$ resistor (see Figures 2 and 3). With $\mathrm{V}_{\text {cont }}=2 \mathrm{~V}$, the differential pair (Q38, Q40) is balanced and the voltage at pins 1 and 2 is 5.3 V . Under this condition, Q8's collector current is equally split between Q9 and Q10 (see Figure 3) and the amplifier's gain is half the maximum gain. If contrast voltage at pin 8 is greater than 2V then Q36's collector current increases, thus pulling Q38's collector node lower and consequently moving Q38's base below 5.3 V . With pin 2 at a lower voltage than pin 1, current through Q10 (see Figure 3) increases and the amplifier's gain increases. With $\mathrm{V}_{\text {cont }}=4 \mathrm{~V}$, the amplifier's gain is maximum.
If the contrast voltage at pin 8 is less than 2 V then Q36's collector current decreases and Q38's base is pulled above 5.3 V . With pin 2 voltage greater than pin 1 voltage, less current flows through Q10 (see Figure 3), consequently the amplifier's gain decreases. With $\mathrm{V}_{\text {cont }}=\mathrm{OV}$, the amplifier's gain is minimum (i.e., maximum attenuation).


FIGURE 4. Simplified Schematic of LM1202 Video Amplifier Output Stage


## Circuit Description (Continued)

## DRIVE CONTROL SECTION

A simplified schematic of the LM1202's drive control section is shown in Figure 6. A OV to 4V DC voltage is applied at the drive control input (pin 9). Transistors Q49, Q50 and Q54 buffer and level shift the contrast voltage to the base of Q56. The voltage at the emitter of Q56 equals the drive voltage, $\mathrm{V}_{\text {drive }}$ and the current through Q56's collector is given by $\mathrm{I}_{\mathrm{C} 56}=\mathrm{V}_{\text {drive }} / \mathrm{R} 43$.
Transistor Q56's collector current is used to unbalance the current through the differential pair comprised of Q58 and Q60. Q60's base is internally biased at 7.3V and connected to the base of Q12 (see Figure 3). Q58's base is internally connected to the base of Q11 (see Figure 3). With $\mathrm{V}_{\text {cont }}=$ 2 V , the differential pair (Q58, Q60) is balanced and the voltage at the bases of Q11 and Q12 is 7.3 V . Under this condition, Q10's collector current is equally split between Q11 and Q12 (see Figure 3). If the drive voltage at pin 9 is greater than 2 V then Q 56 's collector current increases, thus pulling Q58's collector node lower and consequently moving Q58's base below 7.3V. With base of Q11 below 7.3V, current through Q12 (see Figure 3) increases and the amplifier's gain increases. With $V_{\text {drive }}=4 \mathrm{~V}$, the amplifier's gain is maximum under maximum contrast condition (i.e., $\mathrm{V}_{\text {cont }}=$ 4 V ).
If the drive voltage at pin 8 is less than 2 V then Q56's collector current decreases and Q58's base is pulled above 7.3V. With base of Q11 greater than 7.3V, less current flows through Q12 (see Figure 3), consequently the amplifier's gain decreases. With $\mathrm{V}_{\text {drive }}=0 \mathrm{~V}$, the amplifier's gain is 6 dB less than the maximum gain.

## CLAMP GATE AND CLAMP COMPARATOR SECTION

Figures 7 and 8 show simplified schematics of the clamp gate and clamp comparator circuits. The clamp gate circuit (Figure 7) consists of a PNP input buffer transistor (Q82), a PNP emitter coupled pair (Q85 and Q86) referenced on one side to 2.1 V and an output switch transistor Q89. When the clamp gate input at pin 14 is high ( $>1.5 \mathrm{~V}$ ) the Q89 switch is on and shunts the $200 \mu \mathrm{~A}$ current from current source Q90 to ground. When pin 14 is low ( $<1.3 \mathrm{~V}$ ) the Q89 switch is off and the $200 \mu \mathrm{~A}$ current is mirrored by the current mirror comprised of Q91 and Q75 (see Figure 8). Consequently the clamp comparator comprised of the differential pair Q74 and Q77 is enabled. The input of the clamp comparator is similar to the clamp gate except that an NPN emitter coupled pair is used to control the current that will charge or discharge the clamp capacitor externally connected from pin 12 to ground. PNP transistors are used at the inputs because they offer a number of advantages over NPNs. PNPs will operate with base voltages at or near ground and will usually have a greater emitter base breakdown voltage (BVebo). Because the differential input voltage to the clamp comparator during the video scan period could be greater than the BVebo of NPN transistors, a resistor (R63) with a value one half that of R60 or R68 is connected between the bases of Q71 and Q79. The clamp comparator's common mode range is from ground to approximately 9 V and the maximum differential input voltage is $\mathrm{V}_{\mathrm{C}}$.


Circuit Description (Continued)


FIGURE 7. Simplified Schematic of the LM1202 Clamp Gate Circuit

## Circuit Description (Continued)



## Applications of the LM1202

## SINGLE VIDEO CHANNEL

A typical application for a single video channel is shown in Figure 9. The video signal is AC coupled to pin 6. The LM1202 internally biases the video signal to $2.6 \mathrm{~V}_{\mathrm{DC}}$. Contrast control is achieved by applying a OV to 4V DC voltage at pin 8 . The amplifier's gain is minimum (i.e., maximum signal attenuation) if pin 8 is at 0 V and is maximum if pin 8 is at 4 V . With pin 9 (drive control) at 0 V , the amplifier has a maximum gain of 10.
For DC restoration, a clamp signal must be applied to the clamp gate input (pin 14). The clamp signal should be logic low (less than 0.8 V ) only during the back porch (black level reference period) interval (see Figure 2). The clamp gate input is TTL compatible. Brightness control is provided by applying a 0 V to $4 \mathrm{~V} D C$ voltage at pin 19. For example, if pin 19 is biased at 1V then the video signal's black level will be clamped at 1V. A $510 \Omega$ load resistor is connected from the video output pin (pin 17) to ground. This resistor biases the output stage of the amplifier. For power dissipation considerations, the load resistor should not be much less than 510ת.

## RGB VIDEO PREAMPLIFIER

Figure 10 shows an RGB video preamplifier circuit using three LM1202s. Note that pins 1 and 2 of IC1 are connected to pins 1 and 2 of IC2 and IC3 respectively. This allows IC1 to provide a master contrast control and optimum contrast tracking. Adjusting the contrast voltage at pin 8 of IC1 will vary the gain of all three video channels. Drive control input (pin 9) of each LM1202 allows individual gain adjustment for achieving white balance.
The black level of each video channel can be individually adjusted to the desired voltage by adjusting the voltage at pin 19. In a DC-coupled cathode drive application, adjusting the voltage at pin 19 of each IC will provide cutoff adjustment. In an AC-coupled cathode drive application, the video signal is AC coupled and DC restored at the cathode. In such an application, the video signal's black level may be clamped to the desired level by simply biasing pin 19 to the black level voltage by using a voltage divider at pin 19.

## Applications of the LM1202 (Continued)



TL/H/11440-10
FIGURE 9. Typical LM1202 Application (Single Video Channel)


TL/H/11440-11

FIGURE 10. Typical RGB Application with Contrast, Drive and Black Level (Cutoff) Control

## Power Down Characteristics

The LM1202 includes a built-in power down spot killer to prevent a flash on the screen upon power down. The LM1202's output voltage decreases as the device is being powered down, thus preventing a flash on the screen. In some preamplifiers, the video output signal may go high as the device is being powered down. This may cause a whiter-than-white level at the output of the CRT driver, thus causing a flash on the screen.

## PC Board Layout Considerations

For optimum performance and stable operation, a doublesided printed circuit board with adequate ground plane and power supply decoupling as close to the $V_{C C}$ pins as possible is recommended. For suggestions on optimum PC board layout, please see the reference section below.

## Reference

Ott, Henry W, Noise Reduction Techniques in Electronic Systems, John Wiley \& Sons, New York, 1976.

## LM1203 RGB Video Amplifier System

## General Description

The LM1203 is a wideband video amplifier system intended for high resolution RGB color monitor applications. In addition to three matched video amplifiers, the LM1203 contains three gated differential input black level clamp comparators for brightness control and three matched attenuator circuits for contrast control. Each video amplifier contains a gain set or "Drive" node for setting maximum system gain ( $\mathrm{Av}=4$ to 10) as well as providing trim capability. The LM1203 also contains a voltage reference for the video inputs. For high resolution monochrome monitor applications see the LM1201 Video Amplifier System datasheet.

## Features

■ Three wideband video amplifiers ( 70 MHz @ -3dB)

- Inherently matched ( $\pm 0.1 \mathrm{~dB}$ or $1.2 \%$ ) attenuators for contrast control
- Three externally gated comparators for brightness control
- Provisions for independent gain control (Drive) of each video amplifier
■ Video input voltage reference
- Low impedance output driver


## Block and Connection Diagram



TL/H/9178-1
FIGURE 1
Order Number LM1203N
See NS Package Number N28B

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage, VCC Pins 1, 13, 23, 28
(Note 1)
13.5 V

Voltage at Any Input Pin, $\mathrm{V}_{\mathrm{IN}} \quad \mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{IN}} \geq$ GND
Video Output Current, I16, 20 or 2528 mA
Power Dissipation, $\mathrm{PD}_{\mathrm{D}}$
(Above $25^{\circ} \mathrm{C}$ ) Derate Based on $\theta_{J A}$ and $T_{J}$
Thermal Resistance, $\theta_{\mathrm{JA}}$
$50^{\circ} \mathrm{C} / \mathrm{W}$
Junction Temperature, $\mathrm{T}_{\mathrm{J}}$
$150^{\circ} \mathrm{C}$

Operating Temperature Range, $\mathrm{T}_{\mathrm{A}}$
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Storage Temperature Range, TSTG $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature, (Soldering, 10 sec .) $265^{\circ} \mathrm{C}$ ESD susceptibility 1 kV
Human body model: 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor

DC Static Tests S17, 21, 26 Open; $\mathrm{V} 12=6 \mathrm{~V} ; \mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=2.0 \mathrm{~V}$ unless otherwise stated

| Label | Parameter | Conditions | Typ | Tested Limit (Note 2) | Design Limit (Note 3) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | $\mathrm{V}_{\text {CC }} 1$ only | 73 | 90.0 |  | mA(max) |
| V11 | Video Input Reference Voltage |  | 2.4 | 2.2 |  | V (min) |
|  |  |  |  | 2.6 |  | V (max) |
| lb | Video Input Bias Current | Any One Amplifier | 5.0 | 20 |  | $\mu \mathrm{A}$ (max) |
| V14 I | Clamp Gate Low Input Voltage | Clamp Comparators On | 1.2 | 0.8 |  | V (max) |
| V14 h | Clamp Gate High Input Voltage | Clamp Comparators Off | 1.6 | 2.0 |  | $V(\min )$ |
| 1141 | Clamp Gate Low Input Current | $\mathrm{V} 14=0 \mathrm{~V}$ | -0.5 | -5.0 |  | $\mu A(\max )$ |
| 114 h | Clamp Gate High Input Current | $\mathrm{V} 14=12 \mathrm{~V}$ | 0.005 | 1 |  | $\mu \mathrm{A}$ (max) |
| Iclamp+ | Clamp Cap Charge Current | $\mathrm{V}, 8$ or $10=0 \mathrm{~V}$ | 850 | 500 |  | $\mu \mathrm{A}(\mathrm{min})$ |
| Iclamp- | Clamp Cap Discharge Current | $\mathrm{V} 5,8$ or $10=5 \mathrm{~V}$ | -850 | -500 |  | $\mu \mathrm{A}(\mathrm{min})$ |
| Vol | Video Output Low Voltage | $\mathrm{V} 5,8$ or $10=0 \mathrm{~V}$ | 0.9 | 1.25 |  | V (max) |
| Voh | Video Output High Voltage | $\mathrm{V} 5,8$ or $10=5 \mathrm{~V}$ | 8.9 | 8.2 |  | V (min) |
| $\Delta \mathrm{Vo}(2 \mathrm{~V})$ | Video Output Offset Voltage | Between Any Two Amplifiers $\mathrm{V} 15=2 \mathrm{~V}$ | $\pm 0.5$ | $\pm 50$ |  | mV(max) |
| $\Delta \mathrm{Vo}(4 \mathrm{~V})$ | Video Output Offset Voltage | Between Any Two Amplifiers $\mathrm{V} 15=4 \mathrm{~V}$ | $\pm 0.5$ | $\pm 50$ |  | mV(max) |

## AC Dynamic Tests $\mathrm{s} 17,21,26 \mathrm{Closed} ; \mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=4 \mathrm{~V}$; unless otherwise stated

| Symbol | Parameter | Conditions | Typ | Tested Limit (Note 2) | Design Limit (Note 3) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Av max | Video Amplifier Gain | $\mathrm{V} 12=12 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=560 \mathrm{mVp}-\mathrm{p}$ | 6.0 | 4.5 |  | $\mathrm{V} / \mathrm{V}$ (min) |
| $\Delta A v 5 V$ | Attenuation @ 5V | Ref: Av max, V12 = 5V | -10 |  |  | dB |
| $\Delta \mathrm{Av} 2 \mathrm{~V}$ | Attenuation @ 2V | Ref: Av max, V12 = 2V | -40 |  |  | dB |
| Av match | Absolute gain match @ Av max | $\mathrm{V} 12=12 \mathrm{~V}$ (Note 5) | $\pm 0.5$ |  |  | dB |
| $\Delta \mathrm{Av}$ track1 | Gain change between amplifiers | $\mathrm{V} 12=5 \mathrm{~V}$ ( Notes 5, 8) | $\pm 0.1$ |  | $\pm 0.5$ | dB (max) |
| $\Delta \mathrm{Av}$ track2 | Gain change between amplifiers | $\mathrm{V} 12=2 \mathrm{~V}$ ( Notes 5, 8) | $\pm 0.3$ |  | $\pm 0.7$ | dB (max) |
| THD | Video Amplifier Distortion | $\mathrm{V} 12=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{Vp}-\mathrm{p}$ | 0.5 |  |  | \% |
| $\mathrm{f}(-3 \mathrm{~dB}$ ) | Video Amplifier Bandwidth (Notes 4, 6) | $\begin{aligned} & V_{12}=12 \mathrm{~V}, \\ & V_{O}=100 \mathrm{mV} \mathrm{~V}_{\mathrm{rms}} \end{aligned}$ | 70 |  |  | MHz |
| $t_{r}$ | Output Rise Time (Note 4) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{Vp}-\mathrm{p}$ | 5 |  |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time (Note 4) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{Vp}-\mathrm{p}$ | 7 |  |  | ns |

AC Dynamic Tests $\mathrm{s} 17,21,26$ Closed; $\mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=4 \mathrm{~V}$; unless otherwise stated (Continued)

| Symbol | Parameter | Conditions | Typ | Tested <br> Limit (Note 2) | Design <br> Limit (Note 3) | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Vsep <br> 10 kHz | Video Amplifier 10 kHz Isolation | $\mathrm{V} 12=12 \mathrm{~V}($ Note 7) | -65 |  |  | dB |
| Vsep <br> 10 MHz | Video Amplifier 10 MHz Isolation | $\mathrm{V} 12=12 \mathrm{~V}($ Notes 4, 7) | -46 |  | dB |  |

Note 1: $\mathrm{V}_{\mathrm{CC}}$ supply pins $1,13,23,28$ must be externally wired together to prevent internal damage during $\mathrm{V}_{\mathrm{CC}}$ power on/off cycles.
Note 2: These parameters are guaranteed and $100 \%$ production tested.
Note 3: Design limits are guaranteed (but not $100 \%$ production tested). These limits are not used to calculate outgoing quality levels.
Note 4: When measuring video amplifier bandwidth or pulse rise and fall times, a double sided full ground plane printed circuit board without socket is recommended. Video Amplifier 10 MHz isolation test also requires this printed circuit board.

Note 5: Measure gain difference between any two amplifiers. $\mathrm{V}_{\mathrm{IN}}=1 \mathrm{Vp}-\mathrm{p}$.
Note 6: Adjust input frequency from 10 kHz ( $\mathrm{Av}_{\text {max }}$ ref level) to the -3 dB corner frequency (f -3 dB ).
Note 7: Measure output levels of the other two undriven amplifiers relative to driven amplifier to determine channel separation. Terminate the undriven amplifier inputs to simulate generator loading. Repeat test at $f_{\mathrm{IN}}=10 \mathrm{MHz}$ for Vsep $=10 \mathrm{MHz}$.
Note 8: $\Delta A v$ track is a measure of the ability of any two amplifiers to track each other and quantifies the matching of the three attenuators. It is the difference in gain change between any two amplifiers with the Contrast Voltage V 12 at either 5 V or 2 V measured relative to an Av max condition $\mathrm{V} 12=12 \mathrm{~V}$. For example, at Av max the three amplifiers gains might be $17.4 \mathrm{~dB}, 16.9 \mathrm{~dB}$, and 16.4 dB and change to $7.3 \mathrm{~dB}, 6.9 \mathrm{~dB}$, and 6.5 dB respectively for $\mathrm{V} 12=5 \mathrm{~V}$. This yields the measured typical $\pm 0.1 \mathrm{~dB}$ channel tracking.


TL/H/9178-2
FIGURE 2. LM1203 Test Circuit

## Typical Performance Characteristics




Attenuation vs Contrast Voltage


Contrast Voltage V12 (V)
TL/H/9178-14

TL/H/9178-13

Pulse Response


Rise \& Fall Times
Vert. $=1 \mathrm{~V} /$ Div
Horiz. $=10 \mathrm{~ns} /$ Div

-     - GND

TL/H/9178-15


TL/H/9178-3
FIGURE 3. LM1203 Typical Application

* $30 \Omega$ resistors are added to the input pins for protection against current surges coming through the $10 \mu \mathrm{~F}$ input capacitors. By increasing these resistors to well over $100 \Omega$ the rise and fall times of the LM1203 can be increased for EMI considerations.


## Applications Information

Figure 4 shows the block diagram of a typical analog RGB color monitor. The RGB monitor is used with CAD/CAM work stations, PC's, arcade games and in a wide range of other applications that benefit from the use of color display terminals. The RGB color monitor characteristics may differ in such ways as sweep rates, screen size, CRT color trio spacing (dot pitch), or in video amplifier bandwidths but will still be generally configured as shown in Figure 4. Separate horizontal and vertical sync signals may be required or they may be contained in the green video input signal. The video input signals are usually supplied by coax cable which is terminated in $75 \Omega$ at the monitor input and internally ac cou-
pled to the video amplifiers. These input signals are approximately 1 volt peak to peak in amplitude and at the input of the high voltage video section, approximately 6 V peak to peak. At the cathode of the CRT the video signals can be as high as 60 V peak to peak. One important requirement of the three video amplifiers is that they match and track each other over the contrast and brightness control range. The Figure 4 block labeled "VIDEO AMPLIFICATION WITH GAIN AND DC CONTROL" describes the function of the LM1203 which contains the three matched video amplifiers, contrast control and brightness control.


FIGURE 4. Typical RGB Color Monitor Block Diagram

## Circuit Description

Figure 5 is a block diagram of one of the video amplifiers along with the contrast and brightness controls. The contrast control is a dc-operated attenuator which varies the ac gain of all three amplifiers simultaneously while not introducing any signal distortions or tracking errors. The brightness control function requires a "sample and hold" circuit (black level clamp) which holds the dc bias of the video amplifiers and CRT cathodes constant during the black level reference portion of the video waveform. The clamp comparator, when gated on during this reference period, will charge or discharge the clamp capacitor until the plus input of the clamp comparator matches that of the minus input voltage which was set by the brightness control.
Figure 6 is a simplified schematic of one of the three video amplifiers along with the recommended external components. The IC pin numbers are circled with all external components shown outside of the dashed line. The video input is applied to pin 6 via the $10 \mu \mathrm{~F}$ coupling capacitor. DC bias
to the video input is through the $10 \mathrm{k} \Omega$ resistor which is connected to the 2.4 V reference at pin 11 . The low frequency roll-off of the amplifier is set by these two components. Transistor Q1 buffers the video signal to the base of Q2. The Q2 collector current is then directed to the $\mathrm{V}_{\mathrm{CC}} 1$ supply directly or through the 1 k load resistor depending upon the differential DC voltage at the bases of Q3 and Q4. The Q3 and Q4 differential base voltage is determined by the contrast control circuit which is described below. RF decoupling capacitors are required at pins 2 and 3 to insure high frequency isolation between the three video amplifiers which share these common connections. The black level dc voltage at the collector of Q4 is maintained by Q5 and Q6 which are part of the black level clamp circuit also described below. The video signal appearing at the collector of Q4 is then buffered by Q7 and level shifted down by Z1 and Q8 to the base of Q9 which will then provide additional system gain.


TL/H/9178-5
FIGURE 5. Block Diagram of LM1203 Video Amplifier with Contrast and Black Level Control


TL/H/9178-6
FIGURE 6. Simplified LM1203 Video Amplifier Section with Recommended External Components

## Circuit Description (Continued)

The "Drive" pin will allow the user to trim the Q9 gain of each amplifier to correct for differences in the CRT and high voltage cathode driver gain stages. A small capacitor ( 33 pF ) at this pin will extend the high frequency gain of the video amplifier by compensating for some of the internal high frequency roll off. To use this capacitor and still provide variable gain adjustment, the $51 \Omega$ and series $100 \Omega$ pot should be used with the red and green drive pins. The $91 \Omega$ resistor used with the blue drive pin will set the system gain to approximately 6.2 and allow adjustment of the red and green gains to 6.2 plus or minus $25 \%$. The video signal at the collector of Q9 is buffered and level shifted down by Q10 and Q11 to the base of the output emitter follower Q12. Between the emitter of Q12 and the video output pin is a $40 \Omega$ resistor which was included to prevent spurious oscillations when driving capacitive loads. An external emitter resistor must be added between the video output pin and ground. The value of this resistor should not be less than $390 \Omega$ or package power limitations may be exceeded when worst case (high supply, max supply current, max temp) calculations are made. If negative going pulse slewing is a problem because of high capacitive loads ( $>10 \mathrm{pF}$ ), a more efficient method of emitter pull down would be to connect a suitable resistor to a negative supply voltage. This has the effect of a current source pull down when the minus supply voltage is -12 V and the emitter current is approximately

10 mA . The system gain will also increase slightly because less signal will be lost across the internal $40 \Omega$ resistor. Precautions must be taken to prevent the video output pin from going below ground because IC substrate currents may cause erratic operation. The collector currents from the video output transistors are returned to the power supply at $\mathrm{V}_{\mathrm{CC}} 2$ pin 23. When making power dissipation calculations note that the data sheet specifies only the $\mathrm{V}_{\mathrm{CC}} 1$ supply current at 12 V . The IC power dissipation contribution of $\mathrm{V}_{\mathrm{CC}} 2$ is dependent upon the video output emitter pull down load.
In applications that require video amplifier shut down because of fault conditions detected by monitor protection circuits, pin 11 and the wiper arms of the contrast and brightness controls can be grounded without harming the IC. This assumes some series resistance between the top of the control pots and $\mathrm{V}_{\mathrm{CC}}$.
Figure 7 shows the internal construction of the pin 112.4 V reference circuit which is used to provide temperature and supply voltage tracking compensation for the video amplifier inputs. The value of the external DC biasing resistors should not be larger than $10 \mathrm{k} \Omega$ because minor differences in input bias currents to the individual video amplifiers may cause offsets in gain.


TL/H/9178-7
FIGURE 7. LM1203 Video Input Voltage Reference and Contrast Control Circuits

## Circuit Description (Continued)

Figure 7 also shows how the contrast control circuit is configured. Resistors R23, 24, diodes D3, 4 and transistor Q13 are used to establish a low impedance zero TC half supply voltage reference at the base of Q14. The differential amplifier formed by Q15, 16 and feedback transistor Q17 along with resistors R27, 28 establish a diferential base voltage for Q3 and Q4 in Figure 6. When externally adding or subtracting current from the collector of Q16, a new differential voltage is generated that reflects the change in the ratio of currents in Q15 and Q16. To provide voltage control of the Q16 current, resistor R29 is added between the Q16 collector and pin 12. A capacitor should be added from pin 12 to ground to prevent noise from the contrast control pot from entering the IC.
Figure 8 is a simplified schematic of the clamp gate and clamp comparator sections of the LM1203. The clamp gate circuit consists of a PNP input buffer transistor (Q18), a PNP emitter coupled pair referenced on one side to 2.1 V (Q19, 20) and an output switch (Q21). When the clamp gate input at pin 14 is high $(>1.5 \mathrm{~V})$ the Q21 switch is on and shunts
the $11850 \mu \mathrm{~A}$ current to ground. When pin 14 is low ( $<1.3 \mathrm{~V}$ ) the Q21 switch is off and the I1 $850 \mu \mathrm{~A}$ current source is mirrored or "turned around" by reference diode D5 and Q26 to provide a $850 \mu \mathrm{~A}$ current source for the clamp comparator(s). The inputs to the comparator are similar to the clamp gate input except that an NPN emitter coupled pair is used to control the current which will charge or discharge the clamp capacitors at pins 5, 8, or 10. PNP transistors are used at the inputs because they offer a number of advantages over NPNs. PNPs will operate with base voltages at or near ground and will usually have a greater reverse emitter base breakdown voltage (BVebo). Because the differential input voltage to the clamp comparator during the video scan period could be greater than the BVebo of NPN transistors a resistor (R34) with a value one half that of R33 or R35 is connected between the bases of Q23 and Q27. This resistor will limit the maximum differential input to Q24, 25 to approximately 350 mV . The clamp comparator common mode range is from ground to approximately 9 V and the maximum differential input voltage is $\mathrm{V}_{\mathrm{CC}}$ and ground.


TL/H/9178-8
FIGURE 8. Simplified Schematic of LM1203 Clamp Gate and Clamp Comparator Circuits

## Additional Applications of the LM1203

Figure 9 shows how the LM1203 can be set up as a video buffer which could be used in low cost video switcher applications. Pin 14 is tied high to turn off the clamp comparators. The comparator input pins should be grounded as shown. Sync tip (black level if sync is not included) clamping is provided by diodes at the amplifier inputs. Note that the clamp cap pins are tied to the Pin 112.4 V reference. This was done, along with the choice of $200 \Omega$ for the drive pin resistor, to establish an optimum DC output voltage. The
contrast control (Pin 12) will provide the necessary gain or attenuation required for channel balancing. Changing the contrast control setting will cause minor DC shifts at the amplifier output which will not be objectionable as the output is AC coupled to the load. The dual NPN/PNP emitter follower will provide a low impedance output drive to the AC coupled $75 \Omega$ output impedance setting resistor. The dual $500 \mu \mathrm{~F}$ capacitors will set the low frequency response to approximately 4 Hz .


TL/H/9178-9
FIGURE 9. RGB Video Buffer with Diode Sync Tip Clamps and 75ת Cable Driver

## Additional Applications of the LM1203

When diode D4 at Pin 11 is switched to ground the input video signals will be DC shifted down and clamped at a voltage near ground (approximately 250 mV ). This will disable the video amplifiers and force the output DC level low. The DC outputs from other similarly configured LM1203s could overide this lower DC level and provide the output signals to the $75 \Omega$ cable drivers. In this case any additional LM1203s would share the same $390 \Omega$ output resistor. The maximum DC plus peak white output voltage should not be allowed to exceed 7V because the "off" amplifier output stage could suffer internal zener damage. See Figure 3 and text for a description of the internal configuration of the video amplifier.
(Continued)
Figure 10 shows the configuration for a three channel high frequency amplifier with non gated DC feedback. Pin 14 is tied low to turn on the clamp comparators (feedback amplifiers). The inverting inputs (Pins 17, 21, 26) are connected to the amplifier outputs from a low pass filter. Additional low frequency filtering is provided by the clamp caps. The drive resistors can be made variable or fixed at values between 0 and $300 \Omega$. Maximum output swings are achieved when the DC output is set to approximately 4 V . The high frequency response will be dependent upon external peaking at the drive pins.


TL/H/9178-10
FIGURE 10. Three Channel High Frequency Amplifier with Non-gated DC Feedback (Non-video Applications)


TL/H/9178-16
FIGURE 11. LM1203/LM1881 Application Circuit for PC Board


## LM1203A

## 150 MHz RGB Video Amplifier System

## General Description

The LM1203A is an improved version of the popular LM1203 wideband video amplifier system. The device is intended for high resolution RGB CRT monitors. In addition to three matched video amplifiers, the LM1203A contains three gated differential input black level clamp comparators for brightness control and three matched attenuator circuits for contrast control. Each video amplifier contains a gain set or "Drive" node for setting maximum system gain or providing gain trim capability for white balance. The LM1203A also contains a voltage reference for the video inputs. The LM1203A is pin and function compatible with the LM1203.

## Features

- Three wideband video amplifiers 150 MHz @ -3 dB
- Matched ( $\pm 0.1 \mathrm{~dB}$ or $1.2 \%$ ) attenuators for contrast control
- Three externally gated comparators for brightness control
- Provisions for individual gain control (Drive) of each video amplifier
- Video input voltage reference
- Low impedance output driver


## Improvements over LM1203

- 150 MHz vs 70 MHz bandwidth
- V Vut low: 0.15 V vs 0.9 V
- $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}: 4 \mathrm{~ns}$ vs 7 ns
- Built in power down spot killer


## Applications

- High resolution RGB CRT monitors
- Video AGC amplifiers
- Wideband amplifiers with gain and DC offset controls

Block and Connection Diagrams


FIGURE 1
Order Number LM1203AN See NS Package Number N28B


DC Electrical Characteristics See Test Circuit (Figure 2), $T_{A}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=12 \mathrm{~V}$. S17, 21, 26
Open; V12 $=6 \mathrm{~V} ; \mathrm{V} 14=0 \mathrm{~V} ; \mathrm{V} 15=2.0 \mathrm{~V}$ unless otherwise stated.

| Symbol | Parameter | Conditions | Typical (Note 5) | Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | $\mathrm{V}_{\mathrm{CC} 1}+\mathrm{V}_{\mathrm{CC} 2}, \mathrm{R}_{\mathrm{L}}=\infty$ (Note 7) | 70 | 95 | mA (max) |
| V11 | Video Input Reference Voltage |  | 2.8 | 2.5 | $V(\min )$ |
|  |  |  |  | 3.1 | $V$ (max) |
| $I_{B}$ | Video Input Bias Current | Any One Amplifier | 7 | 20 | $\mu \mathrm{A}$ (max) |
| $\mathrm{V}_{14 \mathrm{~L}}$ | Clamp Gate Low Input Voltage | Clamp Comparators On | 1.2 | 0.8 | $V$ (max) |
| $\mathrm{V}_{14 \mathrm{H}}$ | Clamp Gate High Input Voltage | Clamp Comparators Off | 1.6 | 2.0 | $V$ (min) |
| $\mathrm{I}_{14 \mathrm{~L}}$ | Clamp Gate Low Input Current | $\mathrm{V} 14=0 \mathrm{~V}$ | -1 | -5.0 | $\mu \mathrm{A}$ (max) |
| $\mathrm{l}_{14 \mathrm{H}}$ | Clamp Gate High Input Current | $\mathrm{V} 14=12 \mathrm{~V}$ | 0.07 | 0.2 | $\mu A(\max )$ |
| ICLAMP+ | Clamp Cap Charge Current | $\mathrm{V} 5,8$ or $10=0 \mathrm{~V}$ | 750 | 500 | $\mu A($ min $)$ |
| ICLAMP - | Clamp Cap Discharge Current | $\mathrm{V} 5,8$ or $10=5 \mathrm{~V}$ | -750 | -500 | $\mu \mathrm{A}($ min $)$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Video Output Low Voltage | $\mathrm{V} 5,8$ or $10=0 \mathrm{~V}$ | 0.15 | 0.5 | $V$ (max) |
| $\mathrm{V}_{\mathrm{OH}}$ | Video Output High Voltage | $\mathrm{V} 5,8$ or $10=5 \mathrm{~V}$ | 7.5 | 7 | V (min) |
| $\Delta \mathrm{V}_{\text {O(2V) }}$ | Video Output Offset Voltage | Between Any Two Amplifiers, V15 = 2V | 2 | $\pm 25$ | mV (max) |
| $\Delta \mathrm{V}_{\text {O(4V) }}$ | Video Output Offset Voltage | Between Any Two Amplifiers, V15 $=4 \mathrm{~V}$ | 2 | $\pm 25$ | mV (max) |

AC Electrical Characteristics See Test Circuit (Figure 2), $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{CC} 1}=\mathrm{V}_{\mathrm{CC} 2}=12 \mathrm{~V} . \mathrm{S} 17,21,26$ Closed; $\mathrm{V} 14=0 \mathrm{~V}$; $\mathrm{V} 15=4 \mathrm{~V}$ unless otherwise stated.

| Symbol | Parameter | Conditions | Typical (Note 5) | Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $A_{V}{ }_{\text {max }}$ | Video Amplifier Gain | $\mathrm{V} 12=12 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=560 \mathrm{mV} \mathrm{PP}$ | 6.5 | 4.5 | V/V (min) |
| $\Delta A_{V 5 V}$ | Attenuation @ 5V | Ref: $A_{V}$ max, $\mathrm{V} 12=5 \mathrm{~V}$ | -8 |  | dB |
| $\Delta A_{V}{ }_{2 V}$ | Attenuation @ 2V | Ref: $A_{V}$ max, $\mathrm{V} 12=2 \mathrm{~V}$ | -30 |  | dB |
| $A_{V}$ match | Absolute Gain Match @ AV max | $\mathrm{V} 12=12 \mathrm{~V}$ (Note 8) | $\pm 0.3$ |  | dB |
| $\Delta A_{V}$ track 1 | Gain Change Between Amplifiers | $\mathrm{V} 12=5 \mathrm{~V}$ ( Notes 8, 9) | $\pm 0.1$ |  | dB |
| $\Delta A_{V}$ track 2 | Gain Change Between Amplifiers | $\mathrm{V} 12=5 \mathrm{~V}$ ( Notes 8, 9) | $\pm 0.3$ |  | dB |
| THD | Video Amplifier Distortion | $\mathrm{V} 12=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=1 \mathrm{~V} P \mathrm{P}$ | 1 |  | \% |
| $f(-3 \mathrm{~dB}$ ) | Video Amplifier Bandwidth (Notes 10, 11) | $\mathrm{V} 12=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP}}$ <br> (No External Peaking Capacitor) | 100 |  | MHz |
| $f(-3 d B)$ | Video Amplifier Bandwidth (Notes 10, 11) | $\mathrm{V} 12=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP}}$ <br> With 18 pF Peaking Cap from <br> Pins 18, 22 and 27 to GND | 150 |  | MHz |
| $\mathrm{tr}_{\mathrm{r}}$ | Output Rise Time (Note 10) | $\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}_{\mathrm{PP}}$ <br> (No External Peaking Capacitor) | 3 |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Output Fall Time (Note 10) | $V_{O}=4 V_{P P}$ <br> (No External Peaking Capacitor) | 4 |  | ns |
| $\mathrm{V}_{\text {sep }} 10 \mathrm{kHz}$ | Video Amplifier 10 kHz Isolation | $\mathrm{V} 12=12 \mathrm{~V}$ ( Note 12) | -70 |  | dB |
| $V_{\text {sep } 10 \mathrm{MHz}}$ | Video Amplifier 10 MHz Isolation | V12 $=12 \mathrm{~V}$ (Notes 10, 12) | -50 |  | dB |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
Note 2: Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 3: $V_{C C}$ supply pins $1,13,23,28$ must be externally wired together to prevent internal damage during $V_{C C}$ power on/off cycles.
Note 4: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 5: Typical specifications are specified at $+25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 6: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 7: The supply current specified is the quiescent current for $V_{C C 1}$ and $V_{C C 2}$ with $R_{L}=\infty$, see Figure 2's test circuit. The supply current for $V_{C C 2}$ (pin 23) also depends on the output load. With video output at 2V DC, the additional current through $\mathrm{V}_{\mathrm{CC} 2}$ is 18 mA for Figure 2's test circuit.
Note 8: Measure gain difference between any two amplifiers. $\mathrm{V}_{\mathbb{I N}}=1 \mathrm{~V}_{\mathrm{PP}}$.
Note 9: $\Delta A_{V}$ track is a measure of the ability of any two amplifiers to track each other and quantifies the matching of the three attenuators. It is the difference in gain change between any two amplifiers with the contrast voltage (V12) at either 5 V or 2 V measured relative to an $\mathrm{A}_{\mathrm{V}}$ max condition, $\mathrm{V} 12=12 \mathrm{~V}$. For example, at $A_{V}$ max the three amplifiers' gains might be $17.4 \mathrm{~dB}, 16.9 \mathrm{~dB}$ and 16.4 dB and change to $7.3 \mathrm{~dB}, 6.9 \mathrm{~dB}$, and 6.5 dB respectively for $\mathrm{V} 12=5 \mathrm{~V}$. This yields the measured typical $\pm 0.1 \mathrm{~dB}$ channel tracking.
Note 10: When measuring video amplifier bandwidth or pulse rise and fall times, a double sided full ground plane printed circuit board without socket is recommended. Video amplifier 10 MHz isolation test also requires this printed circuit board.
Note 11: Adjust input frequency from 10 kHz (AV max reference level) to the -3 dB corner frequency ( $f-3 \mathrm{~dB}$ ).
Note 12: Measure output levels of the other two undriven amplifiers relative to the driven amplifier to determine channel separation. Terminate the undriven amplifier inputs to simulate generator loading. Repeat test at $f_{I N}=10 \mathrm{MHz}$ for $V_{\text {sep }}=10 \mathrm{MHz}$.


Typical Performance Characteristics $\mathrm{v}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified (Continued)


TL/H/11441-4


TL/H/11441-5


TL/H/11441-6


## Applications Information

Figure 4 shows the block diagram of a typical analog RGB color monitor. The RGB monitor is used with CAD/CAM work stations, PC's, arcade games and in a wide range of other applications that benefit from the use of color display terminals. The RGB color monitor characteristics may differ in such ways as sweep rates, screen size, CRT color trio spacing (dot pitch), or in video amplifier bandwidths but will still be generally configured as shown in Figure 4. Separate horizontal and vertical sync signals may be required or they may be contained in the green video input signal. The video input signals are usually supplied by coax cable which is terminated in $75 \Omega$ at the monitor input and internally AC coupled to the video amplifiers. These input signals are approximately 1 V peak to peak in amplitude and at the input of the high voltage video section, approximately 6 V peak to peak. At the cathode of the CRT the video signals can be as high as 60 V peak to peak. One important requirement of the three video amplifiers is that they match and track each other over the contrast and brightness control range. The Figure 4 block labeled "VIDEO AMPLIFICATION WITH GAIN AND DC CONTROL" describes the function of the LM1203A which contains the three matched video amplifiers, contrast control and brightness control.

## Circuit Description

Figure 5 is a block diagram of one of the video amplifiers along with the contrast and brightness controls. The contrast control is a DC-operated attenuator which varies the AC gain of all three amplifiers simultaneously while not introducing any signal distortions or tracking errors. The brightness control function requires a "sample and hold" circuit (black level clamp) which holds the DC bias of the video amplifiers and CRT cathodes constant during the black level reference portion of the video waveform. The clamp comparator, when gated on during this reference period, will charge or discharge the clamp capacitor until the plus input of the clamp comparator matches that of the minus input voltage which was set by the brightness control.

## VIDEO AMPLIFIER SECTION

Figure 6 is a simplified schematic of one of the three video amplifiers along with the recommended external components. The IC pin numbers are circled and all external components are shown outside the dashed line. The video input is applied to pin 6 via a $10 \mu \mathrm{~F}$ coupling capacitor. DC bias for the video input is through the 10k resistor connected to the 2.8 V reference at pin 11. The low frequency roll-off of the amplifier is set by these two components. Transistor Q1 buffers the video signal to the base of Q2. Q2's collector current is then directed to the $\mathrm{V}_{\mathrm{CC}}$ supply directly or through the 2 k load resistor depending upon the differential DC voltage at the bases of Q3 and Q4. This differential DC voltage is generated by the contrast control circuit which is described in the following sections. A $0.01 \mu \mathrm{~F}$ decoupling capacitor in series with a $30 \Omega$ resistor is required between pins 2 and 3 to ensure high frequency isolation between the three video amplifiers which share these common connections. The video signal is buffered by Q5 and Q6 and DC level shifted by the voltage drop across R5. The magnitude of the current through R5 is determined by the voltage at pin 8. The voltage at pin 8 is set by the clamp comparator output current which charges or discharges the clamp hold capacitor during the black level period of the video waveform. Transistors Q9 and Q10 are Darlington connected to ensure a minimum discharge of the clamp hold capacitor during the time that the clamp capacitor is gated off. Q7, Q8 and R6 form a current mirror which sets a voltage at the base of Q11. Q11 buffers the video signal to the base of Q12 which provides additional signal gain. The "Drive" pin allows the user to trim the Q12 gain of each amplifier to correct for gain differences in the CRT and high voltage cathode driver gain stages. A small capacitor (several pico-Farads) from the "Drive" pin to ground will cause high frequency peaking and slightly improve the amplifier's bandwidth.


TL/H/11441-8
FIGURE 4. Typical RGB Color Monitor Block Diagram

## Circuit Description (Continued)

For individual gain adjustment of each video channel, a $51 \Omega$ resistor in series with a $100 \Omega$ potentiometer should be used with the red and green channel drive pins. A $91 \Omega$ resistor used with the blue channel drive pin sets the blue channel amplifier gain at approximately 6.2. The $100 \Omega$ potentiometer at the red and green channel drive pins allow a gain of 6.2 with $\pm 25 \%$ gain adjustment. The video signal at the collector of Q12 is buffered and level shifted down by Q13, Q14 and Q15 to the base of the output emitter follower Q16. A $50 \Omega$ decoupling resistor is included in series with the emitter of Q16 and the video output pin so as to prevent oscillations when driving capacitive loads. An external resistor should be connected between the video output pin and ground.

The value of this resistor should not be less than $390 \Omega$ or else package power limitations may be exceeded under worst case conditions (high supply voltage, maximum current, maximum temperature). The collector current from the video output transistor of each video channel is returned to the power supply at $\mathrm{V}_{\mathrm{CC2}}$, pin 23 . When making power dissipation calculations note that the data sheet specifies only the $\mathrm{V}_{\mathrm{CC} 1}$ and $\mathrm{V}_{\mathrm{CC}}$ supply current at 12 V supply voltage with no pull down resistor at the output (i.e., $\mathrm{R}_{\mathrm{L}}=\infty$, see test circuit Figure 2). The IC power dissipation due to $\mathrm{V}_{\mathrm{CC}}$ is dependant upon the external video output pull down resistor.


FIGURE 5. Block Diagram of LM1203A Video Amplifier with Contrast and Black Level Control

## Circuit Description (Continued)



TL/H/11441-10
FIGURE 6. Simplified Schematic of LM1203A Video Amplifier Section with Recommended External Components

## Circuit Description (Continued)

## INPUT REFERENCE AND CONTRAST CONTROL SECTION

Figure 7 shows the input reference and contrast control circuitry. A temperature compensated 2.8 V reference voltage is made available at pin 11. The external DC biasing resistors shown should not be larger than 10k because minor differences in input bias currents of the individual video amplifiers may cause offsets in gain. Figure 7 also shows how the contrast control circuit is configured. R21, R22, Q22, Q23 and Q24 establish a low impedance zero TC half supply voltage reference at the base of Q25. The differential amplifier formed by Q27, Q28 and feedback transistor Q29 along with R28 and R29 establish a differential base voltage for Q3 and Q4 in Figure 6. When externally adding or subtracting current from the collector of Q28, a new differential voltage is generated that reflects the change in the ratio of currents in Q27 and Q28. To allow voltage control of the current through Q28, resistor R27 is added between the collector Q28 and pin 12. A capacitor should be connected from pin 12 to ground to prevent noise from the contrast control potentiometer from entering the IC.

## CLAMP GATE AND CLAMP COMPARATOR SECTION

Figures 8 and 9 show simplified schematics of the clamp gate and clamp comparator circuits. The clamp gate circuit
(Figure 8) consists of a PNP input buffer transistor (Q46), a PNP emitter coupled pair (Q47 and Q49) referenced on one side to 2.1V and an output switch transistor Q53. When the clamp gate input at pin 14 is high ( $>1.5 \mathrm{~V}$ ) the Q53 switch is on and shunts the $200 \mu \mathrm{~A}$ current from current source Q54 to ground. When pin 14 is low ( $<1.3 \mathrm{~V}$ ) the Q53 switch is off and the $200 \mu \mathrm{~A}$ current is mirrored by the current mirror comprised of Q55 and Q36 (see Figure 9). Consequently the clamp comparator comprised of the differential pair Q35 and Q37 is enabled. The input of each clamp comparator is similar to the clamp gate except than an NPN emitter coupled pair is used to control the current that will charge or discharge the clamp capacitors at pins 5, 8 and 10. PNP transistors are used at the inputs because they offer a number of advantages over NPNs. PNPs will operate with base voltages at or near ground and will usually have a greater emitter base breakdown voltage (BVebo). Because the differential input voltage to the clamp comparator during the video scan period could be greater than the BVebo of NPN transistors, a resistor (R37) with a value one half that of R36 or R39 is connected between the bases of Q34 and Q38. The clamp comparator's common mode range is from ground to approximately 9 V and the maximum differential input voltage is $V_{C C}$ and ground.


FIGURE 7. Simplified Schematic of LM1203A Video Input Reference and Contrast Control Circuits

## Circuit Description (Continued)



FIGURE 8. Simplified Schematic of LM1203A Clamp Gate Circuit

## Circuit Description (Continued)



FIGURE 9. Simplified Schematic of LM1203A Clamp Comparator Circuits

## Additional Applications of the LM1203A

Figure 10 shows the configuration for a three channel high frequency amplifier with non gated DC feedback. Pin 14 is tied low to turn on the clamp comparators (feedback amplifiers). The inverting inputs (Pins 17, 21, 26) are connected to the amplifier outputs from a low pass filter. Additional low frequency filtering is provided by the clamp caps. The drive resistors can be made variable or fixed at values between $0 \Omega$ and $300 \Omega$. Maximum output swings are achieved when the DC output is set to approximately 4 V . The high frequency response will be dependent upon external peaking at the drive pins.
Figure 11 shows a complete RGB video preamplifier circuit using the LM1203A. A quad Exclusive-OR gate (MM74HC86) is used to generate the back porch clamp signal from the composite sync input signal. The composite H

Sync input signal may have either polarity. The back porch clamp signal applied to LM1203A's pin 14 allows clamping the video output signals to the black reference level, thereby providing DC restoration. The back porch clamp pulse width is determined by the time constant due to the product of R11 and C15. For fast horizontal scan rates, the back porch clamp pulse width can be made narrower by decreasing the value of R11 or C15 or both. Note that an MM74C86 Exclusive-OR gate may also be used, however, the pin out is different than that of the MM74HC86.
For optimum performance and maximum bandwidth, high speed buffer transistors (Q1, Q2 and Q3 in Figure 11) are recommended. The 2N5770 NPN transistors maintain high speed at high currents when driving the inputs of high voltage CRT drivers.


TL/H/11441-14
FIGURE 10. Three Channel High Frequency Amplifier with Non-gated DC Feedback (Non-video Application)

## Additional Applications of the LM1203A (Continued)



FIGURE 11. LM1203A Applications Circuit

## LM1203A vs LM1203

LM1203A is an improved version of the LM1203 RGB video amplifier system and is pin and function compatible with the LM1203. LM1203A's output voltage can swing as low as 0.15 V as opposed to 0.9 V for the LM1203. This eliminates the need for a level shift stage between the preamplifier and the CRT driver in most applications.
The LM1203A also offers faster rise and fall times of 4 ns vs 7 ns for the LM1203 and 100 MHz bandwidth vs 70 MHz for LM1203. With a peaking capacitor across the drive resistor, LM1203A's bandwidth can be extended to 150 MHz . Because of LM1203A's wide bandwidth, the device may oscillate if plugged directly into an existing LM1203 board. For optimum performance and stable operation, a double sided
printed circuit board with adequate ground plane and power supply decoupling as close to the $\mathrm{V}_{\mathrm{CC}}$ pins as possible is recommended. Figure 12 shows the layout of the PC board for Figure 11's circuit. For suggestions on optimum PC board layout, please see the reference section below.
The LM1203A also includes a built-in power down spot killer to prevent a flash on the screen upon power down. In some preamplifiers, the video output signal may go high as the device is being powered down. This may cause a whiter than white level at the output of the CRT driver, thus causing a flash on the screen.

## REFERENCE

Ott, Henry W. Noise Reduction Techniques in Electronic Systems, John Wiley \& Sons, New York, 1976.


FIGURE 12(a). PC Board Silk Screen

## Additional Applications of the LM1203A (Continued)



TL/H/11441-17
FIGURE 12(b). PC board layout of bottom side. Top side of PC board (not shown) is full ground plane.

## LM1203B <br> 100 MHz RGB Video Amplifier System

## General Description

The LM1203B is an improved version of the popular LM1203 wideband video amplifier system. The device is intended for high resolution RGB CRT monitors. In addition to three matched video amplifiers, the LM1203B contains three gated differential input black level clamp comparators for brightness control and three matched attenuator circuits for contrast control. Each video amplifier contains a gain set or "Drive" node for setting maximum system gain or providing gain trim capability for white balance. The LM1203B also contains a voltage reference for the video inputs. The LM1203B is pin and function compatible with the LM1203.

## Applications

- High resolution RGB CRT monitors
- Video AGC amplifiers
- Wideband amplifiers with gain and DC offset controls


## Features

- Three wideband video amplifiers ( 100 MHz @ -3 dB )
- Matched ( $\pm 0.1 \mathrm{~dB}$ or $1.2 \%$ ) attenuators for contrast control
- Three externally gated comparators for brightness control
- Provisions for individual gain control (Drive) of each video amplifier
- Video input voltage reference
- Low impedance output driver
- Stable on a single sided board


## Improvements over LM1203

■ 100 MHz vs 70 MHz bandwidth

- Vout low:
0.15 V vs 0.9 V
- $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ :
3.7 ns vs 5 ns
- Built in power down spot killer


## Block and Connection Diagrams



## National <br> semiconductor

## LM1204 150 MHz RGB Video Amplifier System

## General Description

The LM1204 is a triple 150 MHz video amplifier system designed specifically for high resolution RGB video display applications. In addition to three matched video amplifiers, the LM1204 contains a DC operated contrast control, a DC operated drive control for each amplifier, and a dual clamping system for both brightness control and video blanking. The LM1204 also contains a back porch clamp pulse generator which is activated by an externally supplied $\pm$ H/HV sync signal or by an external composite video signal. The $\pm H / H V$ sync input will have priority over the composite video input. A single -H/HV sync output is provided for the automatically selected sync input signal. The back porch clamp pulse width is user adjustable from $0.3 \mu \mathrm{~s}$ to $4 \mu \mathrm{~s}$.
The LM1204 video output stage will directly drive most Hybrid or discrete CRT amplfier input stages without the need for an external buffer transistor. The device has been designed to operate from a 12 V supply with all DC controls operating over a $O V$ to 4 V range providing for an easy interface to serial digital buss controlled monitors.

## Features

- Built-in video blanking function
- Built-in sync separator for composite video input
- Includes DC restoration of video signals
- Back porch clamp pulse width user adjustable
- DC control of brightness, contrast, blanking level, drive and cutoff
- DC controis are OV to 4 V for easy interfacing to a digitally controlled system


## Key Specifications

- 150 MHz large signal bandwidth (typ)
- 2.6 ns rise/fall times (typ)
- 0.1 dB contrast tracking (typ)
- $\pm 3 \mathrm{~dB}$ drive ( $\Delta$ gain) adjustments on R, G, B channels (typ)


## Applications

- High resolution CRT monitors
- Video AGC amplifier
- Wideband amplifier with gain and DC offset control

Block Diagram and Connection Diagram


TL/H/11238-1
Ordering Information
Order Number LM1204V
See NS Package Number V44A


| Thermal Resistance, $\theta_{J A}$ | $52^{\circ} \mathrm{C} / \mathrm{W}$ |
| :--- | ---: |
| Junction Temperature, $\mathrm{T}_{J}$ | $150^{\circ} \mathrm{C}$ |
| ESD Susceptibility (Note 4) | 2.5 kV |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Lead Temperature |  |
| $\quad$ Vapor Phase ( 60 seconds) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 seconds) | $220^{\circ} \mathrm{C}$ |
| Operating Ratings (Note 2) |  |
| Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ | $10.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 13.2 \mathrm{~V}$ |

## DC Electrical Characteristics (Video Amplifier Section)

The following specifications apply for $\mathrm{V}_{C C}$ (pins $2,4,6,19,31,36,41$ and 44 ) $=12 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified. $\mathrm{S} 1=\mathrm{B}, \mathrm{S} 2=\mathrm{B}, \mathrm{S} 3,4,5$ closed, $\mathrm{V} 9,13,15=2 \mathrm{~V}, \mathrm{~V} 20,21,22,24,43=0.5 \mathrm{~V}$ unless otherwise specified; see test circuit, Figure 1.

| Symbol | Parameter | Conditions | Typical (Note 5) | Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Is | Supply Current | No Video or Sync Input Signals, S1 = A | 100 | 125 | $\underset{(\mathrm{Max})}{\mathrm{mA}}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current <br> (Pin 9, 13, 15, 20, 21 or 22) | S1 $=\mathrm{A}$ | 0.3 | 2 | $\mu \mathrm{A}$ <br> (Max) |
| $\mathrm{l}_{24}$ | Blank Gate Input High Current | $\mathrm{V} 24=4 \mathrm{~V}$ | 0.01 | 2 | $\begin{gathered} \mu A \\ (\text { Max }) \\ \hline \end{gathered}$ |
| 1241 | Blank Gate Input Low Current | $\mathrm{V} 24=0 \mathrm{~V}$ | 2 | 5 | $\mu \mathrm{A}$ <br> (Max) |
| $\mathrm{I}_{\text {FB }}$ | Feedback Input Current (Pin 28, 33 or 38) |  | 150 |  | nA |
| IBlank+ | Blank Cap Charge Current | $\mathrm{V}_{32,37,42}=0 \mathrm{~V}$ | 185 | 75 | $\mu \mathrm{A}$ (Min) |
| IBlank- | Blank Cap Discharge Current | $\mathrm{V}_{32,37,42}=5 \mathrm{~V}$ | -185 | -75 | $\mu \mathrm{A}$ (Min) |
| $I_{B B}$ | Blank Cap Bias Current (Pins 32, 37, 42) |  | 20 |  | nA |
| IClamp+ | Clamp Cap Charge Current | $\mathrm{V}_{5,10,14}=0 \mathrm{~V}$ | 185 | 75 | $\mu \mathrm{A}$ (Min) |
| IClamp- | Blank Cap Discharge Current | $V_{5,10,14}=5 \mathrm{~V}$ | -185 | -75 | $\mu \mathrm{A}$ (Min) |
| $\mathrm{I}_{\mathrm{CB}}$ | Clamp Cap Bias Current (Pins 5, 10, 14) |  | 20 |  | nA |
| $\mathrm{V}_{24}$ | Blank Gate High Input Voltage | Input Signal is Not Blanked |  | 2 | $V(\mathrm{Min})$ |
| $\mathrm{V}_{241}$ | Blank Gate Low Input Voltage | Input Signal is Blanked |  | 0.8 | V (Max) |
|  | Blank Comparator Offset Voltage | Voltage between V43 and Any One Video Output | 2 | 50 | mV (Max) |
| $\mathrm{V}_{\mathrm{H}}$ | Video Output High Voltage (Pins 30, 35, 40) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega \\ & \mathrm{~V} 28,33,38=0 \mathrm{~V} \end{aligned}$ | 8.7 | 7 | V(Min) |
| $\mathrm{V}_{\mathrm{L}}$ | Video Output Low Voltage (Pins 30, 35, 40) | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=350 \Omega \\ & \mathrm{~V} 28,33,38=4 \mathrm{~V} \end{aligned}$ | 0.1 | 0.5 | V(Max) |
| $\mathrm{V}_{\text {CM43 }}$ | Common Mode Range of Blank Comparator (Pins 43, 28, 33, 38) |  |  | $0.5$ $4$ | V(Min) <br> V(Max) |

## DC Electrical Characteristics (Sync Separator/Processor Section)

The following specifications apply for $\mathrm{V}_{\mathrm{CC}}$ (Pins $2,4,6,19,31,36,41$ and 44 ) $=12 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified. S1 = B, S2 = B, S3, 4, 5 closed, V9, $13,15=2 \mathrm{~V}, \mathrm{~V} 20,21,22,24,43=0.5 \mathrm{~V}$, unless otherwise specified; see Test Circuit Figure 1.

| Symbol | Parameter | Conditions | Typical <br> (Note 5) | Limit <br> (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $-H V_{O H}$ | $-H$ Sync Output Logic High (Pin 26) |  | 4.2 | 2.4 | $\mathrm{~V}(\mathrm{Min})$ |
| $-\mathrm{H} \mathrm{V}_{\mathrm{OL}}$ | -H Sync Output Logic Low (Pin 26) |  | 0.1 | 0.4 | $\mathrm{~V}(\mathrm{Max})$ |
| $\mathrm{V}_{23}$ | Quiescent DC Voltage at $\pm \mathrm{H}$ <br> Sync Input |  | 3 |  | V |

## AC Electrical Characteristics (Video Amplifier Section)

The following specifications apply for $\mathrm{V}_{\mathrm{CC}}$ (Pins 2, 4, 6, 19, 31, 36, 41 and 44) $=12 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified. S1 = B, S2 = B, S3, 4, 5 closed, V9, 13, 15, 21, 24, $43=4 \mathrm{~V}, \mathrm{~V} 20=2 \mathrm{~V}$, unless otherwise specified; see Test Circuit Figure 1.

| Symbol | Parameter | Conditions | Typical (Note 5) | Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {IN }}$ | Video Amplifier Input Resistance |  | 20 |  | k $\Omega$ |
| $A_{\text {Vmax }}$ | Maximum Video Amplifier Gain | $\mathrm{fiN}^{\prime}=12 \mathrm{kHz}$ | 10 | 5.5 | $\mathrm{V} / \mathrm{V}$ (Min) |
| $\Delta A_{\text {vtrack }}$ | Amplifier Gain (Contrast) Tracking (Note 7) |  | 0.1 |  | dB |
| $\Delta A_{\text {V2V }}$ | Attenuation at 2V | Ref: $\mathrm{V}_{\mathrm{max}} \quad \mathrm{V} 21=2 \mathrm{~V}$ | 6 |  | dB |
| $\Delta \mathrm{A}_{\mathrm{V} 0.5 \mathrm{~V}}$ | Attenuation at 0.5 V |  | 28 | 20 | dB(Min) |
| $\Delta$ Gain | $\Delta$ Gain Range (Pins 9, 13, 15) | V 9, $13,15=0 \mathrm{~V}$ to 4 V | $\pm 3$ |  | dB |
| $\Delta \mathrm{V}_{\mathrm{O}}$ | Max Brightness Tracking Error (Note 8) |  | 100 |  | mV |
| $\mathrm{f}_{-3 \mathrm{~dB}}$ | Video Amplifier Bandwidth (Note 9) | $\mathrm{V}_{\text {OUT }}=3.5 \mathrm{~V}_{\mathrm{PP}}$ | 150 |  | MHz |
| THD | Video Amplifier Distortion | $\mathrm{V}_{\text {OUT }}=1 \mathrm{VPP}, \mathrm{f}=12 \mathrm{kHz}$ | 0.3 |  | \% |
| $t_{R}$ | Video Output Rise Time (Note 9) | Square Wave Input $\mathrm{V}_{\mathrm{OUT}}=3.5 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{L}}=350 \Omega$ | 2.6 |  | ns |
| ${ }^{\text {t }}$ | Video Output Fall Time (Note 9) | Square Wave Input $\mathrm{V}_{\text {OUT }}=3.5 \mathrm{~V}_{\mathrm{PP}}, \mathrm{R}_{\mathrm{L}}=350 \Omega$ | 2.6 |  | ns |
| VISO (1 MHz) | Video Amplifier 1 MHz Isolation (Notes 9, 10) |  | -50 |  | dB |
| VISO ( 130 MHz ) | Video Amplifier 130 MHz Isolation (Notes 9, 10) |  | -10 |  | dB |

## AC Electrical Characteristics (Sync Separator/Processor Section)

The following specifications apply for $V_{C C}$ (Pins 2, 4, 6, 19, 31, 36, 41 and 44) $=12 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise specified. $\mathrm{S} 1=\mathrm{A}, \mathrm{S} 2=\mathrm{B}, \mathrm{S} 3,4,5$ closed, V9, 13, 15, 20, 21, $43=2 \mathrm{~V}$, unless otherwise specified; see Test Circuit Figure 1 and Timing Diagram for input waveform.

| Symbol | Parameter | Conditions | Typical (Note 5) | Limit (Note 6) | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & V_{18(\text { Min })} \\ & V_{18(\text { Max })} \end{aligned}$ | Composite Video Input Voltage (Pin 18) <br> Composite Video Input Voltage (Pin 18) | $\begin{aligned} & S 2=A, \text { Input }=10 \% \text { Duty } \\ & \text { Cycle, Test for Loss of BP } \\ & \text { Pulse at Pin } 26 \end{aligned}$ |  | $\begin{gathered} 0.15 \\ 2 \end{gathered}$ | $V_{P P}$ <br> (Min) <br> $V_{P P}$ <br> (Max) |
| $\mathrm{V}_{23}$ | $\pm$ H Sync Input Voltage (Pin 23) | Input $=10 \%$ Duty Cycle |  | 1.6 | $V_{P P}$ <br> (Min) |
|  | Back Porch Clamp Pulse Width at $V_{24}=1 \mathrm{~V}$ <br> Back Porch Clamp Pulse Width at $V_{24}=4 \mathrm{~V}$ | $\mathrm{S} 2=\mathrm{A}, \mathrm{Pin} 26=$ BP Output |  | 1.4 <br> 600 | $\begin{gathered} \mu s \\ (\operatorname{Max}) \\ \mathrm{ns} \\ (\mathrm{Max}) \end{gathered}$ |
|  | Maximum $\pm$ H Sync Input Frequency |  | 600 |  | KHz |
| $\begin{aligned} & \mathrm{D}_{\mathrm{HI}} \\ & \mathrm{D}_{\mathrm{LO}} \end{aligned}$ | Max Duty Cycle of Active High H Sync (Pin 23) <br> Max Duty Cycle of Active Low H Sync (Pin 23) | Test for Loss of Sync at Pin 26 | $\begin{aligned} & 22 \\ & 22 \end{aligned}$ |  | \% <br> \% |
| $t_{\text {pdI1 }}$ | $\pm$ H Sync Input to -H Sync Output Low Delay | Input $=10 \%$ Duty Cycle | 100 |  | ns |
| ${ }_{\text {tpdh1 }}$ | $\pm$ H Sync Input to -H Sync Output High Delay | Input $=10 \%$ Duty Cycle | 65 |  | ns |
| $t_{\text {pd1 }}$ | $\pm$ H Sync Input Trailing Edge to Back Porch Clamp Output Delay | $\begin{aligned} & \text { Input }=10 \% \text { Duty Cycle, } \\ & \mathrm{S} 2=\mathrm{A} \end{aligned}$ | 70 |  | ns |
| $t_{\text {pd12 }}$ | Composite Video Input to - H Sync Output Low Delay | Input $=10 \%$ Duty Cycle | 106 |  | ns |
| $t_{\text {pdh2 }}$ | Composite Video Input to - H Sync Output High Delay | Input $=10 \%$ Duty Cycle | 68 |  | ns |
| $t_{\text {pd2 }}$ | Composite Video Input Trailing Edge to Back Porch Clamp Output Delay | $\begin{aligned} & \text { Input }=10 \% \text { Duty Cycle } \\ & \text { S2 }=A \end{aligned}$ | 78 |  | ns |
| $\mathrm{t}_{\mathrm{pdl2}}-\mathrm{t}_{\text {pdl1 }}$ | Composite Video and $\pm \mathrm{H}$ Sync Input to -H Sync Output Delta Delay | Input $=10 \%$ Duty Cycle | 6 |  | ns |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.
Note 2: Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
Note 3: $\mathrm{V}_{\mathrm{CC}}$ supply pins $2,4,6,19,31,36,41$ and 44 must be externally wired together to prevent internal damage during $\mathrm{V}_{\mathrm{CC}}$ power on/off cycle.
Note 4: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.
Note 5: Typical specifications are specified at $+25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 6: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 7: $\Delta A_{V}$ tracking is a measure of the ability of any two amplifiers to track each other and quantifies the matching of the three attenuators. It is the difference in gain change between any two amplifiers with the contrast voltage, V 21 , at either 4 V or 2 V measured relative to an $\mathrm{A}_{\mathrm{V}}$ max condition $\mathrm{V} 21=4 \mathrm{~V}$. For example, at AV max, the three amplifier gains might be $17.4 \mathrm{~dB}, 16.9 \mathrm{~dB}$ and 16.4 dB and change to $7.3 \mathrm{~dB}, 6.9 \mathrm{~dB}$ and 6.5 dB respectively for $\mathrm{V} 21=\mathbf{2 V}$. This yields the measured typical $\pm 0.1 \mathrm{~dB}$ channel tracking.

Note 8: Brightness tracking error is measured with all three video channels set for equal gain. The measured value is limited by the resolution of the measurement equipment.

Note 9: When measuring video amplifier bandwidth or pulse rise and fall times, a double sided full ground plane printed circuit board is recommended. Video amplifier isolation tests also require this printed circuit board. The measured rise and fall times are effective rise and fall times, taking into account the rise and fall times of the generator.
Note 10: Measure output levels of either undriven amplifier relative to the driven amplifier to determine channel isolation. Terminate the undriven amplifier inputs.

Typical Performance Characteristics $\mathrm{V}_{C C}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified



## Timing Diagram

## Input/Output Stages



Composite Video Input


TL/H/11238-6

TL/H/11238-5


## Input/Output Stages (Continued)



## Pin Descriptions

$V_{C C}$ (Pins 2, 4, 6, 19, All $V_{C C}$ pins must be externally wired together. For stable operation, each supply pin should be

31, 36, 41, 44)
Contrast Cap (Pins 1, 3) An external decoupling capacitor of value $0.1 \mu \mathrm{~F}$ should be connected between pins 1 and 3 for contrast control.
R Clamp Cap (Pin 5) A $0.022 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows clamping of the red channel video signal to the reference black level.
B Clamp Cap (Pin 10) A $0.022 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows clamping of the blue channel video signal to the reference black level.
G Clamp Cap (Pin 14) A $0.022 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows clamping of the green channel video signal to the reference black level.
$R$ Video $\ln$ (Pin 7) This is the input for the red channel video signal, the signal should be AC coupled to the input through a $10 \mu \mathrm{~F}$ capacitor.
B Video In (Pin 11) This is the input for the blue channel video signal, the signal should be AC coupled to the input through a $10 \mu \mathrm{~F}$ capacitor.
G Video In (Pin 17) This is the input for the green channel video signal, the signal should be AC coupled to the input through a $10 \mu \mathrm{~F}$ capacitor.
$R \Delta$ Gain (Pin 9) This is the gain adjustment pin for the red video channel. $A O V$ to $4 V_{D C}$ voltage is applied to this pin to vary the gain of the red channel. Usually, the red channel is set for maximum gain and the gains of the blue and green channels are reduced relative to the red channel until white balance is achieved on the CRT screen.
$B \Delta$ Gain (Pin 13) This is the gain adjustment pin for the blue video channel. $A O V$ to $4 V_{D C}$ voltage is applied to this pin to vary the gain of the blue channel.
$G \Delta$ Gain (Pin 15) This is the gain adjustment pin for the green video channel. A OV to $4 V_{D C}$ voltage is applied to this pin to vary the gain of the green channel.
Compose Video Input This is the sync separator input pin. For Sync on Green systems, the green channel video signal (Pin 18)
Brightness Control (Pin 20)

Contrast Control (Pin 21)
should be AC coupled to pin 18 through a $0.1 \mu \mathrm{~F}$ capacitor.
If the LM1204 is used without blanking then this pin should be biased at $2.0 \mathrm{~V}_{\mathrm{DC}}$. Brightness control for all three video channels is now controlled by pin 43 (blank level adjust pin). See Figure 4. If the LM1204 is used with blanking then this pin allows the user to simultaneously DC offset the video portion of the output signals of all three channels thus allowing brightness control (See Figure 5).
This pin simultaneously controls the gain of all three video channels. A OV to $4 \mathrm{~V}_{\mathrm{DC}}$ input voltage is applied to this pin, with OV corresponding to minimum gain (i.e., maximum attenuation of video signal) and 4 V corresponding to maximum gain (i.e., minimum attenuation of the video signal).

| Pin Descriptions (Continued) |  |
| :---: | :---: |
| Back Porch Clamp Width Adjust (Pin 22) | The LM1204 provides DC restoration or clamping during the back porch interval of the video signal. The width of LM1204's internally generated back porch clamp signal can be varied by applying a 0 V to $4 \mathrm{~V}_{D C}$ voltage to this pin. The back porch clamp signal width can be varied from approximately $0.3 \mu \mathrm{~s}$ to $4.0 \mu \mathrm{~s}$ by applying 4 V to 0.5 V respectively. By connecting the blank gate input pin (pin 24) to $\mathrm{V}_{\mathrm{CC}}$, the back porch clamp pulse can be monitored on the -H Sync output pin (pin 26). See Figures 4 and 5. By connecting pin 22 to $\mathrm{V}_{\mathrm{CC}}$, the LM1204 functions as a non-gated amplifier requiring no clamping. See Section 4 under application hints for further information. |
| $\pm$ H Sync In (Pin 23) | This is the external sync input pin, it accepts a negative or positive polarity signal, either horizontal sync or a composite sync ( 1.2 VPP minimum amplitude). The LM1204 also provides a negative polarity (TTL compatible) horizontal sync or composite sync output on pin 26 . If the composite video input (pin 18) is not used then an H Sync signal should be AC coupled to this pin through a $0.1 \mu \mathrm{~F}$ capacitor. The $\pm \mathrm{H}$ Sync input has priority over the composite video input if both signals are present. |
| Blank Gate In (Pin 24) | This is the blank gate input pin. The LM1204 allows video blanking at the preamplifier. If blanking is desired then a TTL compatible, negative polarity blanking signal should be applied to this pin. During the blanking interval, all three video outputs are level shifted to the blank level set by the voltage at pin 43. If blanking is not required then, pin 24 should be biased at 4 V . |
|  | Connecting pin 24 to $\mathrm{V}_{\mathrm{CC}}$ will cause pin 26 to output the internally generated back porch clamp signal. The user can observe the change in back porch width as the potential at pin 22 is varied (see Figures 4 and 5). |
| Integrator Cap (Pin 25) | A $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows the LM1204 to integrate the $\pm \mathrm{H}$ Sync input signal and genreate the proper polarity switch for -H Sync output. |
| -H Sync Out (Pin 26) | This output pin provides a negative polarity horizontal sync signal for other system uses. There is approximately 100 ns delay between the $\pm \mathrm{H}$ Sync input signal at pin 23 and the -H Sync output signal at pin 26. |
|  | Connecting pin 24 to $\mathrm{V}_{\mathrm{CC}}$ will cause pin 26 to output the internally generated back porch clamp signal. The user can observe the change in back porch clamp pulse width as the potential at pin 22 is varied (See Figures 4 and 5). |
| G Feedback (Pin 28) | This is the cutoff adjustment input for the green video channel. The green video output signal from pin 30 is fed back to this input through a potentiometer thus allowing the user to individually adjust the cutoff (black reference) level for each gun. The signal level at this pin should be between 0.5 V and 4 V . |
| B Feedback (Pin 33) | This is the cutoff adjustment input for the blue video channel. The blue video output signal from pin 35 is fed back to this input through a potentiometer thus allowing the user to individually adjust the cutoff (black reference) level for each gun. The signal level at this pin should be between 0.5 V and 4 V . |
| R Feedback (Pin 38) | This is the cutoff adjustment input for the red video channel. The red video output signal from pin 40 is fed back to this input through a potentiometer thus allowing the user to individualy adjust the cutoff (black reference) level for each gun. The signal level at this pin should be between 0.5 V and 4 V . |
| G Video Output (Pin 30) | This is the green channel video output. |
| B Video Output (Pin 35) | This is the blue channel video output. |
| R Video Output (Pin 40) | This is the red channel video output. |
| G Blank Clamp Cap (Pin 32) | $\mathrm{A} 0.022 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows blanking for the green video channel. |
| B Blank Clamp Cap (Pin 37) | $\mathrm{A} 0.022 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows blanking for the blue video channel. |
| R Blank Clamp Cap (Pin 42) | $\mathrm{A} 0.022 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$ capacitor should be connected from this pin to ground. This capacitor allows blanking for the red video channel. |
| Blank Level Adjust (Pin 43) | This pin serves two functions depending on whether the LM1204 is used with blanking or without blanking. If blanking is not selected then pin 20 should be biased at $2.0 \mathrm{~V}_{\mathrm{DC}}$ and pin 43 assumes the role of brightness control. Varying the potential at pin 43 will simultaneously DC offset the video output signals of all three channels (See Figure 4). If the LM1204 is used with blanking then during the blanking interval, all three video output signals will be level shifted to the blank level. The desired blank level can be set by adjusting the potential at pin 43 . Brightness control is now made possible by varying the potential at pin 20 . Adjusting the brightness control DC offsets the video portion of the signal relative to the fixed blank level (all channels are affected simultaneously). See Figure 5. |
| GND (Pins 8, 12 16, 27, 29, 34, 39) | Ground. All ground pins must be connected to the ground plane. |

## Applications Hints

The LM1204 is a wideband video amplifier system designed specifically for high resolution RGB CRT monitors. The device includes circuitry for $D C$ restoration of video signals and also allows contrast and brightness control. DC restoration is done during the back porch interval of the video signal. An internal sync separator generates a back porch clamp signal either from a "Sync on Green" signal applied to the composite video input (pin 18) or from an externally supplied $\pm H$ Sync signal. The LM1204 first looks at the $\pm H$ Sync input (pin 23), if an external horizontal sync signal is not present then the device syncs off the composite video input. The internally generated back porch clamp pulse width is user adjustable.
A blanking function is also included. This allows the user to cutoff the beam current in the CRT's guns during the blanking interval thereby preventing horizontal retrace lines from being visible. Normally blanking is done by applying a high voltage pulse at the grid. However, blanking at the cathode using the LM1204 leads to ease of design and lowered cost.
Figure 2 shows the block diagram of the green video channel and the control logic. The two modes of operation, with and without blanking, are described below in detail.

### 1.0 Operation without Blanking

For operation without blanking, the blank gate input (pin 24) should be connected to +4 V . This causes the blank comparator to connect switch S2 to position Y (See Figure 2).
Furthermore, the brightness control input pin (pin 20) should be biased at a potential between 1 V (Min) and 3.8 V (Max), it is best to bias this pin at 2 V . The video signal is $A C$ coupled to the input of the LM1204 as shown for the green channel in Figure 2. During the back porch interval of the video signal (See Figure 3), the internally generated back porch clamping pulse goes low, causing switches S1A and S1B to be closed. The closure of S1A causes $\mathrm{g}_{\mathrm{m}} 1$ to charge capacitor C 2 to a potential determined by the DC voltage at pin 20. This allows $\mathrm{gm}^{1} 1$ to set up an average DC bias for the AC coupled video signal at the input of $A 1$. When the back porch clamping pulse is high, S 1 A and S 1 B are opened. With S1A open, $g_{m} 1$ is effectively disconnected from C2, C2 now holds the DC bias voltage. The transconductance stage $g_{m} 1$ therefore functions as a sample and hold device and holds the input of A1 at the desired DC bias.
The LM1204 uses black level clamping at the back porch of the video signal to accomplish DC restoration. The transconductance stage $\mathrm{gm}_{\mathrm{m}} 2$ is enabled during the back porch clamp period to provide a sample and hold function. During the back porch clamp period, DC feedback from LM1204's video output is compared with the voltage set by potentiometer R9. Depending on A2's output voltage, C6 is either charged or discharged so that the feedback loop consisting of $\mathrm{gm}_{\mathrm{m}} 2$ and A2 is stabilized and the output is clamped to the black level. All this occurs during the back porch clamp period. During the video portion of the signal, $\mathrm{gm}_{\mathrm{m}} 2$ is disabled and C6 holds the fixed black level reference voltage. The beginning of each new line on the raster always starts from a fixed reference black level thus restoring the DC component of each line.
A2 is a summing amplifier that adds a DC offset component from $\mathrm{gm}^{2}$ to the video signal from the multiplier. Adjusting R9 will DC offset the output signals of all three channels thus providing brightness control. Individual cutoff adjust-
ment for each channel is done by varying the feedback voltage at each of the R, G and B feedback inputs (Pins 38, 28 and 33). For example, cutoff adjustment for the green channel is done by potentiometer R8 shown in Figure 2.
Adjusting the contrast control (potentiometer R3 in Figure 2) varies the peak to peak amplitude (includes sync tip if present) of all three video output signals relative to their black reference level. The $\Delta$ Gain adjust (pins 9, 15 and 13 for R, G, and B channels respectively) allows the user to individually adjust the AC gain of each channel. For example the AC gain of the green channel is adjusted using potentiometer R5 as shown in Figure 2. Normally the red channel is set for maximum gain and the gains of the blue and green channels are reduced until white balance is achieved on the CRT monitor's screen. Figure 4 shows the adjustrnents for operation without blanking.

### 2.0 Operation with Blanking

Much of what was discussed in Section 1.0 also applies when the LM1204 is used with the blanking function. However, there are notable differences as described herein. For operation with blanking, a TTL compatible blanking signal must be applied to the blank gate input (pin 24).
During the blanking period, the blanking comparator connects switch S 2 to position X (See Figure 2). This causes the LM1204 to level shift the video output signal to the blank level. Adjusting R9 will adjust the blank level of all three channels. Individual blank level adjustment for each channel is done by varying the feedback voltage at each of the R, G and B feedback inputs (pin 38, 28 and 33). In Figure 2 this is done by adjusting potentiometer R8 for the green channel.

During the video portion of the video signal, S 2 is connected to position Y. Brightness control is now accomplished by varying the potential at the brightness control pin (pin 20). Adjusting R6 offsets the video portion of all three output signals relative to the fixed blank level, restoring the DC level of the video signal. Figure 5 shows the adjustments for operation with blanking.

### 3.0 Stability Considerations

For optimum performance and stable operation, a double sided PC board with adequate ground plane is essential. Moreover, soldering the LM1204 on to the PC board will yield best results. Each supply pin (pins 2, 4, 6, 19, 31, 36 41 and 44 ) should be bypassed with a $0.01 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ capacitor connected as close to the supply pin as is possi ble.
When driving the LM1204 from a $75 \Omega$ video source, the cable is terminated with $75 \Omega$ to minimize reflections caused by transmission line effects. However, the input impedance of LM1204 is capacitive and is also affected by the stray capacitance of the PC board. Thus the input impedance is a function of frequency. This changes the impedance of the cable termination. This can introduce overshoot and ringing in LM1204's pulse response. A $100 \Omega$ resistor in series with the blocking capacitor at the video input will minimize overshoot and ringing (see Figure 8). The value of the resistor is empirically determined. $100 \Omega$ is a good starting value.
Since the LM1204 is a wide bandwidth amplifier with high gain at high frequencies, the device may oscillate when driving a large capacitive/inductive load. To prevent oscillation, the amplifier's gain is rolled off at high frequencies. This is accomplished by an RC network comprised of a resistor in

### 3.0 Stability Considerations (Continued)

series with a capacitor connected from the video output pin to ground (see Test Circuit, Figure 1). A $110 \Omega$ to $200 \Omega$ resistor in series with 10 pF is quite adequate for most applications. However, if oscillations don't cease then the value of the resistor should be decreased or the value of the capacitor should be increased or a combination of the two.

## Non-Gated High Frequency Application

By connecting the back porch width adjust pin (pin 22) to $\mathrm{V}_{\mathrm{CC}}$, the LM1204 functions as a non-gated amplifier requiring no sync or blanking signals. Figure 9 shows a triple high frequency amplifier with variable gain and DC offset control. In this mode of operation, filtered DC feedback must be provided to pins 28, 33 and 38 as shown in Figure 9.

## LM1204



TL/H/11238-9
FIGURE 2. Block Diagram Showing Timing Circuitry and Green Video Channel


FIGURE 3. Composite Video and Timing Signals


TL/H/11238-11


TL/H/11238-13


TL/H/11238-14
FIGURE 4. LM1204 Adjustments without Blanking


FIGURE 5. LM1204 Adjustments with Blanking



Typical Applications Circuits (Continued)


TL/H/11238-18
FIGURE 8. Complete circuitry for an RGB CRT video board using the LM1204 and LH2426AS. The video output signals from LH2426AS are AC coupled and diode clamped to greater than 80V.

Typical Applications Circuits (Continued)


FIGURE 8. (Continued)


FIGURE 9. Three channel high frequency amplifier with gain and DC offset control (non-video application). Each VCC pin should be
bypassed with a $0.01 \mu \mathrm{~F}$ and a $0.1 \mu \mathrm{~F}$ capacitor connected as close to the pin as is possible.

## LM1391 Phase-Locked Loop

## General Description

The LM1391 integrated circuit has been designed primarily for use in the horizontal section of TV receivers, but may find use in other low frequency signal processing applications. It includes a stable VCO, linear pulse phase detector, and variable duty cycle output driver.

## Features

- Internal active regulator for improved supply rejection
- Uncommitted collector of output transistor

Output transistor with low saturation and high voltage swing

- APC of the oscillator with a synchronizing signal
- DC controlled output duty cycle
- $\pm 300 \mathrm{~Hz}$ typical pull-in
- Linear balanced phase detector
- Low thermal frequency drift
- Small static phase error
- Adjustable DC loop gain

Schematic Diagram

(*) Pin 4 Base of Q16 (LM1391) for use with (+) flyback pulse

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Current
$40 \mathrm{~mA} A_{D C}$
$40 \mathrm{~V}_{D C}$
$30 \mathrm{~mA} \mathrm{D}_{\mathrm{CC}}$
$5.0 \mathrm{Vp}-\mathrm{p}$

| Flyback Input Voltage (Pin 4) | $5.0 \mathrm{Vp}-\mathrm{p}$ |
| :--- | ---: |
| Power Dissipation (Package Limitation) |  |
| Plastic Package (Note 1) | 1000 mW |
| Operating Temperature Range (Ambient) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (see test circuit, all switches in position 1)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Regulated Voltage (Pin 6) | $\mathrm{I}_{6}=22 \mathrm{mADC}$ | 8.0 | 8.6 | 9.2 | $V_{D C}$ |
| Supply Current (Pin 6) |  |  | 20 |  | $m A_{D C}$ |
| Collector-Emitter Saturation Voltage of Output Transistor (Pin 1) | $\mathrm{IC1}=20 \mathrm{~mA}$ |  | 0.30 | 0.40 | $V_{D C}$ |
| Pin 4 Voltage |  |  | 2.0 |  | $V_{D C}$ |
| Oscillator Pull-in Range | Adjust $\mathrm{R}_{H}$ |  | $\pm 300$ |  | Hz |
| Oscillator Hold-in Range | Adjust $\mathrm{R}_{H}$ |  | $\pm 900$ |  | Hz |
| Static Phase Error | $\Delta f=300 \mathrm{~Hz}$ |  | 0.5 |  | $\mu \mathrm{s}$ |
| Free-running Frequency Supply Dependance | S1 in position 2 |  | $\pm 3.0$ |  | $\mathrm{Hz} / \mathrm{V}_{\mathrm{DC}}$ |
| Phase Detector Leakage (Pin 5) | All switches in position 2 |  |  | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Sync Input Voltage (Pin 3) |  | 2.0 |  | 5.0 | Vp-p |
| Sawtooth Input Voltage (Pin 4) |  | 1.0 |  | 3.0 | Vp-p |
| Maximum Oscillator Frequency |  |  | 500 |  | kHz |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $120^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

## Typical Performance Characteristics



Output Duty Cycle vs $\mathbf{V}_{\mathbf{M}}$ Voltage


TL/H/7889-3

## Application Information

The following equations may be considered when using the LM1391 in a particular application.

DC Loop Gain $\mu \beta \cong 3.2 \times 10^{-5}$ Rofo $\mathrm{Hz} / \mathrm{rad}$ Noise Bandwidth

$$
f_{n n} \cong \frac{1+2 \pi \frac{R_{X}^{2}}{R_{Y}} C_{C} \mu \beta}{4 R_{X} C_{C}} H z
$$

$\mathrm{f}_{\mathrm{O}} \cong \frac{1}{0.6 \mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}}} \mathrm{Hz} 1.5 \mathrm{k} \leq \mathrm{R}_{\mathrm{O}}<51 \mathrm{k}$
Damping Factor

$$
\mathrm{K} \cong \frac{\pi}{2} \frac{\mathrm{R}_{X}{ }^{2}}{\mathrm{R}_{Y}} \mathrm{C}_{\mathrm{C}} \mu \beta
$$



Typical Applications


FIGURE 1. TV Horizontal Processor


FIGURE 2. General Purpose Phase-Lock Loop (See Applications Information)

Typical Applications (Continued)


TL/H/7889-7
FIGURE 3. Variable Duty Cycle Oscillator
(See Applications Information)

## LM1823 Video IF Amplifier/PLL Detector System

## General Description

The LM1823 is a complete video IF signal processing system on a chip. It contains a 5-stage gain-controlled IF amplifier, a PLL synchronous amplitude detector, self-contained gated AGC, and a switchable AFC detector. The increased flexibility of the LM1823 makes it suitable for a wide variety of television applications where high quality video or sound carrier recovery is required. These include home receiver video IFs, cable and subscription TV decoders, and parallel sound IF/intercarrier detector systems. Typical operating frequencies are $38.9 \mathrm{MHz}, 45.75 \mathrm{MHz}, 58.75 \mathrm{MHz}$, and 61.25 MHz.

## Features

- Low differential gain and phase
- IF and detector pin compatible with LM1822
- Common-base IF inputs for SAW filters
- True synchronous video detector using PLL
- Excellent stability at high system gains
- Noise-averaged gated AGC system
- Uncommitted AGC comparator input
- Internal AGC gate generator

■ Superior small-signal detector linearity

- AFC detector with adjustable output bias
- 9 MHz video bandwidth
- Reverse tuner AGC output

Test Circuit Measure parameters at indicated test points


```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
```

Power Supply Voltage, V2
15 V IF Supply Current, $\mathrm{I}_{5} \quad 60 \mathrm{~mA}$ AGC Gate Voltage, V14 $\pm 5 \mathrm{~V}$
Video Output Current, $l_{16}$ PLL Filter Current, $l_{18}$

10 mA 5 mA

| Detector Input Signal, $\nu_{\text {DET }}$ | 1 Vrms |
| :--- | ---: |
| Power Dissipation | 2 W |
| Thermal Resistance, $\theta_{\mathrm{JA}}$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics parameters guaranteed by electrical testing

$T_{A}=25^{\circ} \mathrm{C}$, Test Circuit, $\nu_{\mathrm{IF}}=\nu_{\mathrm{DET}}=0, \mathrm{~V}_{\mathrm{PH}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=4 \mathrm{~V}$, and all switches in position 0 (open) unless noted.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 12V Supply Current, $\mathrm{I}_{1}+\mathrm{l}_{2}$ | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V} . \mathrm{V}_{\text {COMP }}=6 \mathrm{~V}$ | 35 | 60 | 80 | mA |
| IF Regulator Voltage, V5 | $V_{\text {AGC }}=6.7 \mathrm{~V}$, SW4 Position 1 | 5.8 | 6.4 | 7.0 | V |
| IF Input Voltage, V7, V8 | $\mathrm{V}_{\text {AGC }}=2 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 | 3.2 | 3.7 | 4.1 | V |
| IF Decouple Offset, V6-V9 | $V_{\text {AGC }}=2 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 |  | 0 | $\pm 30$ | mV |
| IF Peaker Voltage (Max Gain), V3, V4 | $\mathrm{V}_{\text {AGC }}=2 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 | 2.3 | 3.0 | 3.6 | V |
| IF Output Current, II | $\mathrm{V}_{\mathrm{AGC}}=9 \mathrm{~V}$, SW 2, 3, 4 Position 1, Measure V1, $\mathrm{I}_{1}=(12-\mathrm{V} 1) / 50$ | 3.1 | 5.5 | 7.8 | mA |
| IF Peaker Voltage (Min Gain), V3, V4 | $\mathrm{V}_{\text {AGC }}=9 \mathrm{~V}, \mathrm{SW} 2,3,4$ Position 1 | 5.5 | 6.2 |  | V |
| Detector Input Voltage, V28 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}, \mathrm{SW} 1,4$ Position 1 | 4.3 | 4.9 | 5.5 | V |
| Limiter Tank Voltage, V24, V25 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}$, SW 1, 4 Position 1 | 6.4 | 7.0 | 7.6 | V |
| AFC Tank Voltage, V23, V26 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}, \mathrm{SW} 1,4$ Position 1 | 4.3 | 4.9 | 5.5 | V |
| VCO Tank Voltage, V19, V20 | $\mathrm{V}_{\text {AGC }}=6.7 \mathrm{~V}, \mathrm{SW} 1,4$ Position 1 | 4.7 | 5.2 | 5.7 | V |
| AGC Sync Threshold, V17 | SW 1, 2 Position 1, Adjust $\mathrm{V}_{\text {COMP }}$ for $\mathrm{I}_{13}=0$ | 3.8 | 4.0 | 4.2 | V |
| AGC Filter Leakage Current, $\mathrm{l}_{13}$ | SW 1, 2, 4 Position 1 |  | 0 | $\pm 5$ | $\mu \mathrm{A}$ |
| AGC Filter Charge Current, $\mathrm{I}_{13}$ | SW 1, 2 Position 1, $\mathrm{V}_{\text {COMP }}=3.5 \mathrm{~V}$ | 1.6 | 2.2 | 2.8 | mA |
| AGC Filter Discharge Current, $\mathrm{I}_{13}$ | SW 1, 2 Position 1, $\mathrm{V}_{\text {COMP }}=4.5 \mathrm{~V}$ | -0.45 | -0.70 | -0.90 | mA |
| RF AGC Leakage current, $\mathrm{l}_{11}$ | $\mathrm{V}_{\mathrm{AGC}}=2 \mathrm{~V}$, All Switches Position 1, Measure V11, $\mathrm{I}_{11}=(12-\mathrm{V} 11) / 6000$ |  | 0 | 20 | $\mu \mathrm{A}$ |
| RF AGC Output Current, $\mathrm{l}_{11}$ | $\mathrm{V}_{\mathrm{AGC}}=10 \mathrm{~V}$, All Switches Position 1, Measure V11, $\mathrm{I}_{11}=(12-\mathrm{V} 11) / 6000$ | 1.5 | 1.8 |  | mA |

Detector AC Set-Up Procedure sw 1,4 position $1, V_{A G C}=0 V$

1. Apply $\nu_{D E T}=10 \mathrm{mVrms}, 45.75 \mathrm{MHzCW}$ at the detector input. Tune L 1 for maximum AC signal at pin 25 , measured with a 10 x FET probe or through a 1 pF capacitor to prevent loading of the limiter tank.
2. Increase $\nu_{D E T}$ to 60 mVrms . Adjust L3 until the PLL locks, as indicated by a DC voltage at the video output pin 16.
3. With the detector locked, adjust L3 for 4.0 V at pin 18.
4. Adjust $\mathrm{V}_{\mathrm{PH}}$ for maximum detector efficiency by monitoring pin 16 for a minimum DC voltage.
5. Adjust L 2 for 3.0 V at pin 27 (on sensitive slope of AFC curve).

## AC Electrical Characteristics parameters guaranteed by electrical testing

$T_{A}=25^{\circ} \mathrm{C}$, Test Circuit, detector set-up as above, $f=45.75 \mathrm{MHz}, \mathrm{V}_{\mathrm{AGC}}=6.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{COMP}}=4 \mathrm{~V}$, and all switches in position 0 (open) unless noted.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| IF Amplifier Gain, $\nu_{\text {OUT }} / \nu_{\text {IF }}$ (Note 1) | $\begin{aligned} & \mathrm{V}_{\mathrm{AGC}}=2 \mathrm{~V}, \mathrm{SW} 2,3,4 \text { Position 1, } \\ & \boldsymbol{v}_{\mathrm{IF}}=500 \mu \mathrm{Vrms} \end{aligned}$ | 25 | 35 |  | dB |
| $\mathrm{V}_{\text {AGC }}$ for 15 dB Gain Reduction | SW 2, 3, 4 Position 1, $\nu_{\text {IF }}=2.8 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\text {AGC }}$ for Same vout as Gain Test | 4.2 | 4.6 | 5.0 | V |
| $\mathrm{V}_{\text {AGC }}$ for 45 dB Gain Reduction | SW 2, 3, 4 Position 1, $\nu_{I F}=89 \mathrm{mVrms}$, Adjust $\mathrm{V}_{\text {AGC }}$ for Same vout as Gain Test | 5.1 | 5.5 | 6.1 | V |
| Zero Carrier Level, V16 | SW 1, 2, 4 Position 1, vDET $=0$ | 6.6 | 7.4 | 8.4 | V |
| Detected Output Level, $\mathrm{SV}^{\text {V }}$ | SW 1, 2, 4 Position 1, $\nu_{\text {DET }}=60 \mathrm{~m} / \mathrm{Vrms}$, Measure Change in V16 from Zero Carrier Test | 2 | 3 | 4.3 | V |
| Overload Output Voltage, V16 | SW 1, 2, 4 Position 1, $\nu_{\text {DET }}=600 \mathrm{mVrms}$ |  | 2 | 3 | V |
| AFC Output Voltage (OFF), V27 | SW 1, 2, 4 Position 1, $\nu_{\text {DET }}=0$ | 2.8 | 3.0 | 3.2 | V |
| AFC Minimum Output Voltage, V27 | SW 1, 4 Position 1, $\nu_{\text {DET }}=60 \mathrm{mVrms}$, 46.75 MHz |  | 0.5 | 1.0 | V |
| AFC Maximum Output Voltage, V27 | SW 1, 4 Position 1, $\nu_{\text {DET }}=60 \mathrm{mVrms}$, 44.75 MHz | 9 | 10 |  | V |
| PLL Pull-In Range, $\Delta \mathrm{f}$ | SW 1, 4 Position $1, \nu_{\text {DET }}=60 \mathrm{mVrms}$, Vary Frequency and Measure the Difference between Lock Points | 2 | 3 |  | MHz |

Note 1: The IF amplifier gain is specified with the IF output connected to a $50 \Omega$ measurement system which results in a $25 \Omega$ loaded impedance. The gain in an actual application will typically be 26 dB higher.

Design Parameters not tested or guaranteed Typical Application Circuit

| Parameter | Typ | Units |
| :--- | :---: | :---: |
| Maximum System Operating Frequency | 70 | MHz |
| IF Input Impedance (Differential Pin 7-8), 45 MHz | 60 | $\Omega$ |
| IF Output Impedance, 45 MHz | 10 | $\mathrm{k} \Omega$ |
| IF Gain Control Range | 55 | dB |
| Detector Input Impedance, 45 MHz | 2 | $\mathrm{k} \Omega$ |
| Detector Output Bandwidth, -3 dB | 9 | MHz |
| Detector Differential Gain (Note 2) | 3 | $\%$ |
| Detector Differential Phase (Note 2) | 1 | deg |
| Detector Output Harmonic Levels below 3 Vp-p Video | -40 | dB |
| VCO Temperature Coefficient | -150 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |

Note: 2: Differential gain and phase measured with the limiter tank adjusted for minimum differential phase.

## Typical Application 45.75 MHz (see Application Notes)



## Application Notes Refer to Typical Application Circuit

## COMMENTS ON RF Coupling

The LM1823 is a high gain RF system which is critically dependent on the ground plane and positioning of the external components. For this reason, it is suggested that the printed circuit layout shown in Figure 3 be strictly adhered to.
The most sensitive points in the system to unwanted RF coupling are the IF input pins 6-9. There are two different signals which can cause different problems when coupling into the IF inputs. If the IF output is coupling to the input, it can cause bandpass tilting, peaking, and in extreme cases, oscillation. The other signal which can couple to the IF inputs is the PLL detector VCO. This VCO coupling can cause AFC skewing, non-symmetrical detector pull-in, and failure of the detector to acquire lock at weak signal levels. These input coupling problems will be most acute at maximum gain and will decrease as the IF is gain reduced by AGC action. The differential IF inputs offer a large amount of inherent rejection to unwanted RF coupling. Therefore, A FULLY BALANCED INPUT SOURCE IS MANDATORY. The input leads must be routed together and socketless operation is recommended above 50 MHz . However, residual coupling may still dictate the maximum IF amplifier gain which can be taken (see Pin Descriptions).

## PIN DESCRIPTIONS

Pin 1-IF Amplifier Output: Pin 1 is connected to an opencollector NPN device. The load on pin 1 must be returned to the 12 V supply as close as possible to pin 2. The IF output load may be either resistive as shown in the Typical Application, or an LC tank. The tank need only be used if a tunable bandpass characteristic is desired, or in conjunction with a sound trap.
Pin 2-12V Supply: The LM1823 requires a nominal 12V supply but can accept a $\pm 10 \%$ variation. Pin 2 must be RF decoupled to a good ground as close as possible to the IC.
Pins 3, 4-IF Gain Adjustment: Pins 3 and 4 are connected to the two emitters of the 4th IF differential amplifier such that the gain of the stage is set by the impedance between the pins. There is an internal $1360 \Omega$ resistor to set the minimum gain when the pins are left open. Adding an external resistor increases the gain by the ratio of the parallel impedance to the original 1360л. The pin 3 to 4 external resistor primarily affects the maximum IF gain; the relative gain increase goes away over the first 20 dB of AGC.
Pin 5-IF Supply: The IF supply employs an internal 6.4V shunt regulator which is fed by an external dropping resistor from pin 2 to pin 5 . RF decoupling from pin 5 to the pin 10 ground plane is critical.
Pins 6-9-IF Input and Decouple Pins: The LM1823 uses a common-base differential input stage as shown in Figure 1. Pins 7 and 8 connect directly to the emitters of the input devices, while pins 6 and 9 decouple the DC feedback loop at the bases.
The gain of a common-base amplifier depends inversely on the source impedance. The LM1823 is designed to operate from differential impedances in the $500 \Omega$ to $2000 \Omega$ range, which is typical for surface acoustic wave (SAW) filters. AIternatively, the IF may be used with a transformer input configuration similar to that shown in the Test Circuit, as long as the required source impedance is maintained. In all cases a balanced source must be used.


TL/H/5222-3
FIGURE 1. IF Input Stage
Both the input network to pins 7 and 8 and decoupling capacitor between pin 6 and pin 9 must be as close to the device as is physically possible to minimize RF coupling.
Pin 10-IF Ground: Pin 10 grounds the IF and AGC circuits in the LM1823. It is separate from the detector and chip substrate grounds to prevent internal coupling.
Pin 11-RF AGC Output: Pin 11 is connected to an opencollector NPN device. It begins to conduct current when the voltage on the AGC filter capacitor at pin 13 exceeds the voltage set at the takeover pin 12 by approximately 0.6 V . When connected to a resistor to 12 V , this produces a falling voltage at pin 11 suitable for reverse tuner AGC inputs.
Pin 12-RF AGC Takeover Adjust: The voltage preset at pin 12 determines when the IF stops gain reducing and the tuner begins gain reducing as the pin 13 AGC filter capacitor voltage increases with signal level. A higher voltage at pin 12 delays the RF AGC takeover until more IF gain reduction has been taken (higher signal levels), while a lower voltage limits the IF gain reduction before RF takeover.
When the LM1823 is being used without a tuner, pin 12 may be connected to supply.
Pin 13-AGC Filter: Pin 13 is a push-pull current source output from the AGC comparator. The comparator compares the negative sync tips of noise-averaged pin 17 video with an internal 4V reference. Increases in signal produce a current out of pin 13 which charges the filter capacitor, while decreases discharge the capacitor. The resulting change in voltage at pin 13 controls the IF and tuner gains to maintain the pin 17 sync tip level at 4 V . An optional capacitor between pin 13 and the takeover pin 12 couples the ripple produced by a rapidly varying signal into the takeover pin to enhance the AGC loop response.
Pin 14-AGC Gate Generator Time Constant: The AGC comparator is gated on during sync time by a pulse from an internal gate generator. The gate pulse which activates the comparator is derived from the sync pulse in the same video which feeds the comparator input (see pin 17 description). An RC time constant on pin 14 determines the slice level on the leading edge of the sync pulse at which the comparator is gated on. This level is approximately $\mathrm{V}_{\text {SLICE }}=1 /(2 R C)$ in millivolts above the sync tip, and should be set at $\leq 25 \%$ of the sync amplitude. Note that $V_{\text {SLICE }}$ only determines when the AGC comparator turns on, and is unrelated to the comparator reference.
In the Typical Application, $\mathrm{V}_{\text {SLICE }}=100 \mathrm{mV}$, or $10 \%$ of a 1 V sync pulse. Increasing $V_{\text {SLICE }}$ improves the AGC recovery from step changes in signal level but increases the risk of video interaction. When modifying the time constant, change the capacitor value only.

## Application Notes (Continued) Refer to Typical Application Circuit

Pin 15-Supply Decouple: Pin 15 is an additional connection to the 12 V supply to allow RF decoupling on the detector side of the chip.
Pin 16-Video Output: Pin 16 is a Darlington NPN emitterfollower output supplying negative sync video. With no detector input signal the pin 16 voltage sits at the zero carrier level, representing peak white. As the input signal level increases, the pin 16 voltage decreases towards black. The sync pulses are normally the most negative portion of the recovered video.


TL/H/5222-4
FIGURE 2. Adjustable Recovered Video Level
Pin 17-AGC Comparator Input: External negative sync video is fed to the AGC comparator and gate generator via pin 17. An internal low pass filter removes high frequency noise and transients. The peak-to-peak video level with the AGC loop active is determined by the difference between the zero carrier level at pin 17 and the 4 V sync tip level being held by the AGC comparator (see pin 13 description).
When the LM1823 is being used to recover normal video, pin 17 may simply be returned to pin 16. This results in a nominal 3 Vp -p video level, but which is subject to variations in the pin 16 zero carrier level. The network shown in Figure 2 can be used to change the zero carrier at pin 17, thus providing an adjustable recovered video level. The pin 16 video level should be maintained at between $1 \mathrm{Vp}-\mathrm{p}$ minimum and 4 Vp -p maximum.
In suppressed sync systems, the recovered video at pin 16 may require processing to restore normal sync amplitude before being fed to pin 17. In this case, it is mandatory that a DC path be maintained for the zero carrier level through any external circuitry. Any DC level shift between pins 16 and 17 will have the effect of changing the video level as previously described.
Pin 18-PLL Filter: Pin 18 is connected to both the output of the phase detector and the control input of the VCO. The polarity of the VCO control characteristic is such that increasing the pin 18 voltage increases the VCO frequency. An external resistive divider at pin 18 serves two functions. The divider parallel impedance sets the gain of the phase detector, while the divider ratio places the quiescent voltage at the center of the VCO control characteristic. The $20 \mathrm{k} \Omega$ impedance, $1 / 3$ supply divider shown in the Typical Application has been chosen to provide optimum performance. The series capacitor and resistor to ground complete the PLL filter.
An internal zener clamp to ground at pin 18 prevents the phase detector output from pulling the VCO control input over 5.6 V . For this reason, external voltages should not be forced at pin 18 to avoid damaging the clamp.
Pins 19, 20-VCO Tank: A parallel LC tank between pins 19 and 20 sets the VCO center frequency. The tank $Q$ is RpL/Xc, where RpL is the coil Rp loaded by an internal
$1500 \Omega$ resistor. Increasing the $Q$ (larger C) improves stability but reduces the VCO control range. The tank shown in the Typical Application will yield a loaded $Q$ of around 15, providing stable operation with a control range in excess of 2 MHz .
Pin 21-Substrate Ground: Pin 21 grounds the chip substrate along with all of the AFC and PLL detector grounds.
Pin 22-Detector Phase Adjust: The video detector requires a reference signal in phase with the input signal carrier for maximum detection efficiency. However, the action of the PLL inherently sets the VCO phase in quadrature (at 90 degrees) with the limiter output. Therefore a variable phase shift network, controlled by pin 22, is used internally between the VCO and video detector to insure proper phasing. Pin 22 requires an adjustment voltage centered at $1 / 3$ supply with $\pm 2 \mathrm{~V}$ of control range.
The pin 22 adjustment procedure described in the Detector AC Set-Up Procedure is an open loop approach where the voltage is adjusted for maximum detected output with a fixed detector input signal. In the Typical Application, with the detector input being fed from the IF amplifier and the AGC loop active, the pin 22 adjustment is made by maximizing the AGC filter voltage at pin 13. In all cases the detector phase adjustment must be performed after the limiter is tuned.
Pins 23, 26-AFC Tank: A parallel LC tank between pins 23 and 26 sets the center of the AFC characteristic. The internal resistance is typically $20 \mathrm{k} \Omega$, so that $Q$ will be dominated by the coil Rp. The L/C ratio shown in the Typical Application maximizes $Q$ to provide a steep AFC output slope.
A quadrature input signal is required at the AFC tank to operate the AFC detector. This signal is derived by light capacitive coupling from the limiter tank. For applications at 45 MHz and above, the stray printed circuit capacitance from the adjacent limiter tank couples sufficient signal for proper operation. However, at lower IF frequencies, small (1 $\mathrm{pF}-5 \mathrm{pF}$ ) capacitors may be required between the adjacent pins as shown in the Test Circuit.
A second function of pins 23 and 26 allows turning the AFC detector OFF by grounding either side of the AFC tank. Up to $2 \mathrm{k} \Omega$ may be placed in series with the switch connection to prevent unbalancing the tank.
Pins 24, 25-Limiter Tank: A parallel LC tank between pins 24 and 25 forms the tuned load for a single stage limiting amplifier which strips amplitude information from the signals feeding the AFC and phase detectors. The amplifier has a small signal gain of approximately 50 , with internal Schottky diodes across the tank to limit the output amplitude to 500 mVp -p.
The linearity of the detector video outputs depends directly on limiter tuning. Making the limiter adjustment based on maximum signal level at pins 24, 25 as outlined in the Detector AC Set-Up Procedure results in nearly optimum output linearity. However, to completely null the output differential phase the limiter should be adjusted while monitoring this parameter.
Pin 27-AFC Detector Output: Pin 27 is push-pull current source output from the AFC detector. The polarity is such that pin 27 sources current when the input signal is below the center frequency, and sinks current above the center frequency. An external resistive divider sets both the gain and quiescent output voltage of the AFC. Although the net-

Application Notes (Continued) Refer to Typical Application Circuit
work shown in the Typical Application sets up the output at $1 / 4$ supply, it could easily be changed to $1 / 2$ supply by using equal-valued resistors. When setting up the AFC detector, the tank should always be tuned so the output is at the quiescent divider voltage with the desired center frequency applied.

Pin 28-Detector Input: Pin 28 is internally DC-biased and requires an AC-coupled input signal. The network between pins 1 and 28 should not allow over 1 Vrms at the input during signal transients to prevent overloading the detector. When a tank is being used for the IF output load, a capacitive divider may be used from pin 1 to pin 28 in which the series equivalent capacitance resonates with the coil.


TL/H/5222-5
FIGURE 3. Printed Circuit Layout (Component Side).

## LM1881 Video Sync Separator

## General Description

The LM1881 Video sync separator extracts timing information including composite and vertical sync, burst/back porch timing, and odd/even field information from standard negative going sync NTSC, PAL*, and SECAM video signals with amplitude from 0.5 V to 2 V p-p. The integrated circuit is also capable of providing sync separation for non-standard, faster horizontal rate video signals. The vertical output is produced on the rising edge of the first serration in the vertical sync period. A default vertical output is produced after a time delay if the rising edge mentioned above does not occur within the externally set delay period, such as might be the case for a non-standard video signal.

## Features

- AC coupled composite input signal
- $>10 \mathrm{k} \Omega$ input resistance

■ < 10 mA power supply drain current

- Composite sync and vertical outputs
- Odd/even field output
- Burst gate/back porch output
- Horizontal scan rates to 150 kHz
- Edge triggered vertical output
- Default triggered vertical output for non-standard video signal (video games-home computers)


## Connection Diagram



Order Number LM1881M or LM1881N
See NS Package Number M08A or N08E

| Absolute Maximum Ratings |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Supply Voltage | 13.2 V |
| Input Voltage | $3 \mathrm{Vpp}\left(\mathrm{VCC}_{\mathrm{CC}}=5 \mathrm{~V}\right)$ |
|  | $6 \mathrm{Vpp}\left(\mathrm{V}_{\mathrm{CC}} \geq 8 \mathrm{~V}\right)$ |
| Output Sink Currents; Pins $1,3,5$ | 5 mA |
| Output Sink Current; Pin 7 | 2 mA |
| Package Dissipation (Note 1) | 1100 mW |
| Operating Temperature Range | $0^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}$ |


| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :---: | :---: |
| ESD Susceptibility (Note 2) | 2 kV |
| Soldering Information |  |
| Dual-in-Line Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase ( 60 sec .) | $215^{\circ} \mathrm{C}$ |
| Infrared ( 15 sec .) | $220^{\circ} \mathrm{C}$ |
| See AN-450 "Surface Mounting Product Reliability" for other me mount devices. | and their Effect on f soldering surface |

## Electrical Characteristics

$V_{C C}=5 \mathrm{~V}$; Rset $=680 \mathrm{k} \Omega ; \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$; Unless otherwise specified


Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a package thermal resistance of $110^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.
Note 2: ESD susceptibility test uses the "human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor".
Note 3: Typicals are at $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 4: Tested Limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 5: Relative difference between the input clamp voltage and the minimum input voltage which produces a horizontal output pulse.
Note 6: Careful attention should be made to prevent parasitic capacitance coupling from any output pin (Pins 1, 3,5, and 7) to the RSET pin (Pin 6).
Note 7: Delay time between the start of vertical sync (at input) and the vertical output pulse.

## Typical Performance Characteristics



## Application Notes

The LM1881 is designed to strip the synchronization signals from composite video sources that are in, or similar to, the N.T.S.C. format. Input signals with positive polarity video (increasing signal voltage signifies increasing scene brightness) from 0.5 V ( $p-p$ ) to 2 V ( $p-p$ ) can be accommodated. The LM1881 operates from a single supply voltage between 5 V DC and 12 V DC. The only required external components beside power supply and set current decoupling are the input coupling capacitor and a single resistor that sets internal current levels, allowing the LM1881 to be adjusted for source signals with line scan frequencies differing from 15.734 kHz . Four major sync signals are available from the I/C: composite sync including both horizontal and vertical scan timing information; a vertical sync pulse; a burst gate or back porch clamp pulse; and an odd/even output. The odd/even output level identifies which video field of an interlaced video source is present at the input. The outputs from the LM1881 can be used to gen-lock video camera/VTR signals with graphics sources, provide identification of video fields for memory storage, recover suppressed or contaminated sync signals, and provide timing references for the extraction of coded or uncoded data on specific video scan lines.
To better understand the LM1881 timing information and the type of signals that are used, refer to Figure 2(a-e) which shows a portion of the composite video signal from the end of one field through the beginning of the next field.

## COMPOSITE SYNC OUTPUT

The composite sync output, Figure $2(b)$, is simply a reproduction of the signal waveform below the composite video black level, with the video completely removed. This is obtained by clamping the video signal sync tips to 1.5 V DC at Pin 2 and using a comparator threshold set just above this voltage to strip the sync signal, which is then buffered out to Pin 1. The threshold separation from the clamped sync tip is nominally 70 mV which means that for the minimum input level of $0.5 \mathrm{~V}(p-p)$, the clipping level is close to the halfway point on the sync pulse amplitude (shown by the dashed line on Figure 2(a) ). This threshold separation is independent of the signal amplitude, therefore, for a 2 V (p-p) input the clipping level occurs at $11 \%$ of the sync pulse amplitude. The charging current for the input coupling capacitor is 0.8 mA , whereas the discharge current is only $11 \mu \mathrm{~A}$, typically. This allows relatively small capacitor values to be used- $0.1 \mu \mathrm{~F}$ is generally recommended.
Normally the signal source for the LM1881 is assumed to be clean and relatively noise-free, but some sources may have excessive video peaking, causing high frequency video and chroma components to extend below the black level reference. Some video discs keep the chroma burst pulse present throughout the vertical blanking period so that the burst actually appears on the sync tips for three line periods instead of at black level. A clean composite sync signal can be generated from these sources by filtering the input signal. When the source impedance is low, typically $75 \Omega$, a $620 \Omega$ resistor in series with the source and a 510 pF capacitor to ground will form a low pass filter with a corner frequency of 500 kHz . This bandwidth is more than sufficient to pass the sync pulse portion of the waveform; however, any subcarrier content in the signal will be attenuated by almost 18 dB , effectively taking it below the comparator threshold. Filtering will also help if the source is contaminated with thermal noise. The output waveforms will become delayed
from between 40 ns to as much as 200 ns due to this filter. This much delay will not usually be significant but it does contribute to the sync delay produced by any additional signal processing. Since the original video may also undergo processing, the need for time delay correction will depend on the total system, not just the sync stripper.

## VERTICAL SYNC OUTPUT

A vertical sync output is derived by internally integrating the composite sync waveform (Figure 3). To understand the generation of the vertical sync pulse, refer to the lower left hand section Figure 3. Note that there are two comparators in the section. One comparator has an internally generated voltage reference called $\mathrm{V}_{1}$ going to one of its inputs. The other comparator has an internally generated voltage referance called $\mathrm{V}_{2}$ going to one of its inputs. Both comparators have a common input at their noninverting input coming from the internal integrator. The internal integrator is used for integrating the composite sync signal. This signal comes from the input side of the composite sync buffer and are positive going sync pulses. The capacitor to the integrator is internal to the LM1881. The capacitor charge current is set by the value of the external resistor $\mathrm{R}_{\text {set }}$. The output of the integrator is going to be at a low voltage during the normal horizontal lines because the integrator has a very short time to charge the capacitor, which is during the horizontal sync period. The equalization pulses will keep the output voltage of the integrator at about the same level, below the $\mathrm{V}_{1}$. During the vertical sync period the narrow going positive pulses shown in Figure 2 is called the serration pulse. The wide negative portion of the vertical sync period is called the vertical sync pulse. At the start of the vertical sync period, before the first Serration pulse occurs, the integrator now charges the capacitor to a much higher voltage. At the first serration pulse the integrator output should be between $\mathrm{V}_{1}$ and $\mathrm{V}_{2}$. This would give a high level at the output of the comparator with $\mathrm{V}_{1}$ as one of its inputs. This high is clocked into the " $D$ " flip-flop by the falling edge of the serration pulse (remember the sync signal is inverted in this section of the LM1881). The " $Q$ " output of the " $D$ " flip-flop goes through the OR gate, and sets the R/S flipflop. The output of the R/S flip-flop enables the internal oscillator and also clocks the ODD/EVEN "D" flip-flop. The ODD/EVEN field pulse operation is covered in the next section. The output of the oscillator goes to a divide by 8 circuit, thus resetting the R/S flip-flop after 8 cycles of the oscillator. The frequency of the oscillator is established by the internal capacitor going to the oscillator and the external $R_{\text {set }}$. The " $\bar{Q}$ " output of the R/S flip-flop goes to pin 3 and is the actual vertical sync output of the LM1881. By clocking the "D" flip-flop at the start of the first serration pulse means that the vertical sync output pulse starts at this point in time and lasts for eight cycles of the internal oscillator as shown in Figure 2.
How $\mathrm{R}_{\text {set }}$ affects the integrator and the internal oscillator is shown under the Typical Performance Characteristics. The first graph is " $\mathrm{R}_{\text {set }}$ Value Selection vs Vertical Serration Pulse Separation". For this graph to be valid, the vertical sync pulse should last for at least $85 \%$ of the horizontal half line ( $47 \%$ of a full horizontal line). A vertical sync pulse from any standard should meet this requirement; both NTSC and PAL do meet this requirement (the serration pulse is the remainder of the period, $10 \%$ to $15 \%$ of the horizontal

## Application Notes (Continued)



TL/H/9150-3
FIGURE 2. (a) Composite Video; (b) Composite Sync; (c) Vertical Output Pulse; (d) Odd/Even Field Index; (e) Burst Gate/Back Porch Clamp


## Application Notes (Continued)

half line). Remember this pulse is a positive pulse at the integrator but negative in Figure 2. This graph shows how long it takes the integrator to charge its internal capacitor above $\mathrm{V}_{1}$.
WITH $\mathrm{R}_{\text {set }}$ too large the charging current of the integrator will be too small to charge the capacitor above $\mathrm{V}_{1}$, thus there will be no vertical synch output pulse. As mentioned above, $\mathrm{R}_{\text {set }}$ also sets the frequency of the internal oscillator. If the oscillator runs too fast its eight cycles will be shorter than the vertical sync portion of the composite sync. Under this condition another vertical sync pulse can be generated on one of the later serration pulses after the divide by 8 circuit resets the R/S flip-flop. The first graph also shows the minimum $\mathrm{R}_{\text {set }}$ necessary to prevent a double vertical pulse, assuming that the serration pulses last for only three full horizontal line periods (six serration pulses for NTSC). The actual pulse width of the vertical sync pulse is shown in the "Vertical Pulse Width vs R set" graph. Using NTSC as an example, lets see how these two graphs relate to each other. The Horizontal line is $64 \mu \mathrm{~s}$ long, or $32 \mu \mathrm{~s}$ for a horizontal half line. Now round this off to $30 \mu \mathrm{~s}$. In the " $\mathrm{R}_{\text {set }}$ Value Selection vs Vertical Serration Pulse Separation" graph the minimum resistor value for $30 \mu \mathrm{~s}$ serration pulse separation is about $550 \mathrm{k} \Omega$. Going to the "Vertical Pulse Width vs $\mathrm{R}_{\text {set }}$ " graph one can see that $550 \mathrm{k} \Omega$ gives a vertical pulse width of about $180 \mu \mathrm{~s}$, the total time for the vertical sync period of NTSC ( 3 horizontal lines). A $550 \mathrm{k} \Omega$ will set the internal oscillator to a frequency such that eight cycles gives a time of $180 \mu \mathrm{~s}$, just long enough to prevent a double vertical sync pulse at the vertical sync output of the LM1881.
The LM1881 also generates a default vertical sync pulse when the vertical sync period is unusually long and has no serration pulses. With a very long vertical sync time the integrator has time to charge its internal capacitor above the voltage level $\mathrm{V}_{2}$. Since there is no falling edge at the end of a serration pulse to clock the "D" flip-flop, the only high signal going to the OR gate is from the default comparator when output of the integrator reaches $\mathrm{V}_{2}$. At this time the R/S flip-flop is toggled by the default comparator, starting the vertical sync pulse at pin 3 of the LM1881. If the default vertical sync period ends before the end of the input vertical sync period, then the falling edge of the vertical sync (positive pulse at the "D" flip-flop) will clock the high output from the comparator with $\mathrm{V}_{1}$ as a reference input. This will retrigger the oscillator, generating a second vertical sync output pulse. The "Vertical Default Sync Delay Time vs R ${ }_{\text {set }}$ " graph shows the relationship between the $\mathrm{R}_{\text {set }}$ value and the delay time from the start of the vertical sync period before the default vertical sync pulse is generated. Using the NTSC example again the smallest resistor for $\mathrm{R}_{\text {set }}$ is 500 $k \Omega$. The vertical default time delay is about $50 \mu \mathrm{~s}$, much longer than the $30 \mu \mathrm{~s}$ serration pulse spacing.
A common question is how can one calculate the required $\mathrm{R}_{\text {set }}$ with a video timing standard that has no serration pulses during the vertical blanking. If the default vertical sync is to be used this is a very easy task. Use the "Vertical Default

Sync Delay Time vs $R_{\text {set }}$ " graph to select the necessary $\mathrm{R}_{\text {set }}$ to give the desired delay time for the vertical sync output signal. If a second pulse is undesirable, then check the "Vertical Pulse Width vs $\mathrm{R}_{\text {set }}$ " graph to make sure the vertical output pulse will extend beyond the end of the input vertical sync period. In most systems the end of the vertical sync period may be very accurate. In this case the preferred design may be to start the vertical sync pulse at the end of the vertical sync period, similar to starting the vertical sync pulse after the first serration pulse. A VGA standard is to be used as an example to show how this is done. In this standard a horizontal line is $32 \mu$ s long. The vertical sync period is two horizontal lines long, or $64 \mu \mathrm{~s}$. The vertical default sync delay time must be longer than the vertical sync period of $64 \mu \mathrm{~s}$. In this case $\mathrm{R}_{\text {set }}$ must be larger than $680 \mathrm{k} \Omega$. $\mathrm{R}_{\text {set }}$ must still be small enough for the output of the integrator to reach $\mathrm{V}_{1}$ before the end of the vertical period of the input pulse. The first graph can be used to confirm that $\mathrm{R}_{\text {set }}$ is small enough for the integrator. Instead of using the vertical serration pulse separation, use the actual pulse width of the vertical sync period, or $64 \mu \mathrm{~s}$ in this example. This graph is linear, meaning that a value as large as $2.7 \mathrm{M} \Omega$ can be used for $\mathrm{R}_{\text {set }}$ (twice the value as the maximum at $30 \mu \mathrm{~s}$ ). Due to leakage currents it is advisable to keep the value of $\mathrm{R}_{\text {set }}$ under $2.0 \mathrm{M} \Omega$. In this example a value of $1.0 \mathrm{M} \Omega$ is selected, well above the minimum of $680 \mathrm{k} \Omega$. With this value for $R_{\text {set }}$ the pulse width of the vertical sync output pulse of the LM1881 is about $340 \mu \mathrm{~s}$.

## ODD/EVEN FIELD PULSE

An unusual feature of LM1881 is an output level from Pin 7 that identifies the video field present at the input to the LM1881. This can be useful in frame memory storage applications or in extracting test signals that occur only in alternate fields. For a composite video signal that is interlaced, one of the two fields that make up each video frame or picture must have a half horizontal scan line period at the end of the vertical scan-i.e., at the bottom of the picture. This is called the "odd field" or "field 1". The "even field" or "field 2" has a complete horizontal scan line at the end of the field. An odd field starts on the leading edge of the first equalizing pulse, whereas the even field starts on the leading edge of the second equalizing pulse of the vertical retrace interval. Figure 2(a) shows the end of the even field and the start of the odd field.
To detect the odd/even fields the LM1881 again integrates the composite sync waveform (Figure 3). A capacitor is charged during the period between sync pulses and discharged when the sync pulse is present. The period between normal horizontal sync pulses is enough to allow the capacitor voltage to reach a threshold level of a comparator that clears a flipflop which is also being clocked by the sync waveform. When the vertical interval is reached, the shorter integration time between equalizing pulses prevents this

## Application Notes (Continued)

threshold from being reached and the $Q$ output of the flipflop is toggled with each equalizing pulse. Since the half line period at the end of the odd field will have the same effect as an equalizing pulse period, the $Q$ output will have a different polarity on successive fields. Thus by comparing the $Q$ polarity with the vertical output pulse, an odd/even field index is generated. Pin 7 remains low during the even field and high during the odd field.

## BURST/BACKPORCH OUTPUT PULSE

In a composite video signal, the chroma burst is located on the backporch of the horizontal blanking period. This period, approximately $4.8 \mu \mathrm{~s}$ long, is also the black level reference for the subsequent video scan line. The LM1881 generates a pulse at Pin 5 that can be used either to retrieve the chroma burst from the composite video signal (thus providing a subcarrier synchronizing signal) or as a clamp for the DC restoration of the video waveform. This output is obtained simply by charging an internal capacitor starting on the trailing edge of the horizontal sync pulses. Simultaneously the output of Pin 5 is pulled low and held until the capacitor charge circuit times out-4 $\mu$ s later. A shorter output burst gate pulse can be derived by differentiating the burst output using a series C-R network. This may be necessary in applications which require high horizontal scan rates in combination with normal $(60-120 \mathrm{~Hz})$ vertical scan rates.

## APPLICATIONS

Apart from extracting a composite sync signal free of video information, the LM1881 outputs allow a number of interesting applications to be developed. As mentioned above, the burst gate/backporch clamp pulse allows DC restoration of the original video waveform for display or remodulation on an R.F. carrier, and retrieval of the color burst for color synchronization and decoding into R.G.B. components. For frame memory storage applications, the odd/even field level allows identification of the appropriate field ensuring the correct read or write sequence. The vertical pulse output is particularly useful since it begins at a precise time-the rising edge of the first vertical serration in the sync waveform. This means that individual lines within the vertical blanking period (or anywhere in the active scan line period) can easily be extracted by counting the required number of transitions in the composite sync waveform following the start of the vertical output pulse.
The vertical blanking interval is proving popular as a means to transmit data which will not appear on a normal T.V. receiver screen. Data can be inserted beginning with line 10 (the first horizontal scan line on which the color burst appears) through to line 21. Usually lines 10 through 13 are not used which leaves lines 14 through 21 for inserting signals, which may be different from field to field. In the U.S., line 19 is normally reserved for a vertical interval reference
signal (VIRS) and line 21 is reserved for closed caption data for the hearing impaired. The remaining lines are used in a number of ways. Lines 17 and 18 are frequently used during studio processing to add and delete vertical interval test signals (VITS) while lines 14 through 18 and line 20 can be used for Videotex/Teletext data. Several institutions are proposing to transmit financial data on line 17 and cable systems use the available lines in the vertical interval to send decoding data for descrambler terminals.
Since the vertical output pulse from the LM1881 coincides with the leading edge of the first vertical serration, sixteen positive or negative transitions later will be the start of line 14 in either field. At this point simple counters can be used to select the desired line(s) for insertion or deletion of data.

## VIDEO LINE SELECTOR

The circuit in Figure 4 puts out a single video line according to the binary coded information applied to line select bits b0-b7. A line is selected by adding two to the desired line number, converting to a binary equivalent and applying the result to the line select inputs. The falling edge of the LM1881's vertical pulse is used to load the appropriate number into the counters (MM74C193N) and to set a start count latch using two NAND gates. Composite sync transitions are counted using the borrow out of the desired number of counters. The final borrow out pulse is used to turn on the analog switch (CD4066BC) during the desired line. The falling edge of this signal also resets the start count latch, thereby terminating the counting.
The circuit, as shown, will provide a single line output for each field in an interlaced video system (television) or a single line output in each frame for a non-interlaced video system (computer monitor). When a particular line in only one field of an interlaced video signal is desired, the odd/ even field index output must be used instead of the vertical output pulse (invert the field index output to select the odd field). A single counter is needed for selecting lines 3 to 14; two counters are needed for selecting lines 15 to 253; and three counters will work for up to 2046 lines. An output buffer is required to drive low impedance loads.

## MULTIPLE CONTIGUOUS VIDEO LINE SELECTOR WITH BLACK LEVEL RESTORATION

The circuit in Figure 5 will select a number of adjoining lines starting with the line selected as in the previous example. Additional counters can be added as described previously for either higher starting line numbers or an increased number of contiguous output lines. The back porch pulse output of the LM1881 is used to gate the video input's black level through a low pass filter ( $10 \mathrm{k} \Omega, 10 \mu \mathrm{~F}$ ) providing black level restoration at the video output when the output selected line(s) is not being gated through.

## Typical Applications



TL/H/9150-5
FIGURE 4. Video Line Selector


FIGURE 5. Multiple Contiguous Video Line Selector With Black Level Restoration

## 54ACT/74ACT715•LM1882 54ACT/74ACT715-R•LM1882-R Programmable Video Sync Generator

## General Description

The 'ACT715/LM1882 and 'ACT715-R/LM1882-R are 20-pin TTL-input compatible devices capable of generating Horizontal, Vertical and Composite Sync and Blank signals for televisions and monitors. All pulse widths are completely definable by the user. The devices are capable of generating signals for both interlaced and noninterlaced modes of operation. Equalization and serration pulses can be introduced into the Composite Sync signal when needed.
Four additional signals can also be made available when Composite Sync or Blank are used. These signals can be used to generate horizontal or vertical gating pulses, cursor position or vertical Interrupt signal.
These devices make no assumptions concerning the system architecture. Line rate and field/frame rate are all a function of the values programmed into the data registers, the status register, and the input clock frequency.
The 'ACT715/LM1882 is mask programmed to default to a Clock Disable state. Bit 10 of the Status Register, Register 0 , defaults to a logic " 0 ". This facilitates (re)programming before operation.
The 'ACT715-R/LM1882-R is the same as the 'ACT715/LM1882 in all respects except that the
'ACT715-R/LM1882-R is mask programmed to default to a Clock Enabled state. Bit 10 of the Status Register defaults to a logic " 1 ". Although completely (re)programmable, the 'ACT715-R/LM1882-R version is better suited for applications using the default 14.31818 MHz RS-170 register values. This feature allows power-up directly into operation, following a single CLEAR pulse.

## Features

- Maximum Input Clock Frequency $>130 \mathrm{MHz}$
- Interlaced and non-interlaced formats available
- Separate or composite horizontal and vertical Sync and Blank signals available
- Complete control of pulse width via register programming
- All inputs are TTL compatible
- 8 mA drive on all outputs
- Default RS170/NTSC values mask programmed into registers
- 4 KV minimum ESD immunity
- 'ACT715-R/LM1882-R is mask programmed to default to a Clock Enable state for easier start-up into 14.31818 MHz RS170 timing


## Connection Diagrams



TL/F/10137-1

## Order Number LM1882CN or LM1882CM

## For Default RS-170, Order Number LM1882-RCN or

 LM1882-RCMPin Assignment for LCC
$D_{7} D_{6} D_{5} D_{4} D_{3}$


## Logic Block Diagram



TL/F/10137-3

## Pin Description

There are a Total of 13 inputs and 5 outputs on the 'ACT715/LM1882.
Data Inputs D0-D7: The Data Input pins connect to the Address Register and the Data Input Register.
 device on the falling edge of the LOAD signal. The signal determines if an address (0) or data (1) is present on the data bus.
L/HBYTE: The I/HBYTE signal is latched into the device on the falling edge of the LOAD signal. The signal determines if data will be read into the 8 LSB's (0) or the 4 MSB's (1) of the Data Registers. A 1 on this pin when an ADDR/ DATA is a 0 enables Auto-Load Mode.
LOAD: The LOAD control pin loads data into the Address or Data Registers on the rising edge. $\overline{A D D R} / D A T A$ and L/HBYTE data is loaded into the device on the falling edge of the LOAD. The LOAD pin has been implemented as a Schmitt trigger input for better noise immunity.
CLOCK: System CLOCK input from which all timing is derived. The clock pin has been implemented as a Schmitt trigger for better noise immunity. The CLOCK and the LOAD signal are asynchronous and independent. Output state changes occur on the falling edge of CLOCK.
CLR: The CLEAR pin is an asynchronous input that initializes the device when it is HIGH. Initialization consists of setting all registers to their mask programmed values, and initializing all counters, comparators and registers. The CLEAR pin has been implemented as a Schmitt trigger for better noise immunity. A CLEAR pulse should be asserted by the user immediately after power-up to ensure proper initialization of the registers-even if the user plans to (re)program the device.
Note: A CLEAR pulse will disable the CLOCK on the 'ACT715/LM1882 and will enable the CLOCK on the 'ACT715-R/LM1882-R.

ODD/EVEN: Output that identifies if display is in odd (HIGH) or even (LOW) field of interlace when device is in interlaced mode of operation. In noninterlaced mode of operation this output is always HIGH. Data can be serially scanned out on this pin during Scan Mode.
VCSYNC: Outputs Vertical or Composite Sync signal based on value of the Status Register. Equalization and Serration pulses will (if enabled) be output on the VCSYNC signal in composite mode only.
VCBLANK: Outputs Vertical or Composite Blanking signal based on value of the Status Register.
HBLHDR: Outputs Horizontal Blanking signal, Horizontal Gating signal or Cursor Position based on value of the Status Register.
HSYNVDR: Outputs Horizontal Sync signal, Vertical Gating signal or Vertical Interrupt signal based on value of Status Register.

## Register Description

All of the data registers are 12 bits wide. Width's of all pulses are defined by specifying the start count and end count of all pulses. Horizontal pulses are specified with-respect-to the number of clock pulses per line and vertical pulses are specified with-respect-to the number of lines per frame.

## REGO-STATUS REGISTER

The Status Register controls the mode of operation, the signals that are output and the polarity of these outputs. The default value for the Status Register is $0(000 \mathrm{Hex})$ for the 'ACT715/LM1882 and is " 512 " ( 200 Hex ) for the 'ACT715-R/LM1882-R.

Register Description (Continued)
Bits 0-2

| $\mathbf{B}_{\mathbf{2}}$ | $\mathbf{B}_{\mathbf{1}}$ | $\mathbf{B}_{\mathbf{0}}$ | VCBLANK | VCSYNC | HBLHDR | HSYNVDR |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | CBLANK | CSYNC | HGATE | VGATE |
| (DEFAULT) |  |  |  |  |  |  |
| 0 | 0 | 1 | VBLANK | CSYNC | HBLANK | VGATE |
| 0 | 1 | 0 | CBLANK | VSYNC | HGATE | HSYNC |
| 0 | 1 | 1 | VBLANK | VSYNC | HBLANK | HSYNC |
| 1 | 0 | 0 | CBLANK | CSYNC | CURSOR | VINT |
| 1 | 0 | 1 | VBLANK | CSYNC | HBLANK | VINT |
| 1 | 1 | 0 | CBLANK | VSYNC | CURSOR | HSYNC |
| 1 | 1 | 1 | VBLANK | VSYNC | HBLANK | HSYNC |

Blts 3-4

| $\mathbf{B}_{\mathbf{4}}$ | $\mathbf{B}_{\mathbf{3}}$ | Mode of Operation |
| :---: | :---: | :--- |
| 0 | 0 | Interlaced Double Serration and |
| $($ DEFAULT) | Equalization |  |
| 0 | 1 | Non Interlaced Double Serration |
| 1 | 0 | Illegal State |
| 1 | 1 | Non Interlaced Single Serration |
|  |  | and Equalization |

Double Equalization and Serration mode will output equalization and serration pulses at twice the HSYNC frequency (i.e., 2 equalization or serration pulses for every HSYNC pulse). Single Equalization and Serration mode will output an equalization or serration pulse for every HSYNC pulse. In Interlaced mode equalization and serration pulses will be output during the VBLANK period of every odd and even field. Interlaced Single Equalization and Serration mode is not possible with this part.

## Blts 5-8

Bits 5 through 8 control the polarity of the outputs. A value of zero in these bit locations indicates an output pulse active LOW. A value of 1 indicates an active HIGH pulse.
B5- VCBLANK Polarity
B6- VCSYNC Polarity
B7- HBLHDR Polarity
B8— HSYNVDR Polarity
Bits 9-11
Bits 9 through 11 enable several different features of the device.
B9- Enable Equalization/Serration Pulses (0)
Disable Equalization/Serration Pulses (1)
B10- Disable System Clock (0)
Enable System Clock (1)
Default values for B10 are " 0 " in the 'ACT715/ LM1882 and " 1 " in the 'ACT715-R/LM1882-R.
B11- Disable Counter Test Mode (0)
Enable Counter Test Mode (1)
This bit is not intended for the user but is for internal testing only.

## HORIZONTAL INTERVAL REGISTERS

The Horizontal Interval Registers determine the number of clock cycles per line and the characteristics of the Horizontal Sync and Blank pulses.
REG1- Horizontal Front Porch
REG2- Horizontal Sync Pulse End Time
REG3- Horizontal Blanking Width
REG4- Horizontal Interval Width \# of Clocks per Line

## VERTICAL INTERVAL REGISTERS

The Vertical Interval Registers determine the number of lines per frame, and the characteristics of the Vertical Blank and Sync Pulses.
REG5-Vertical Front Porch
REG6- Vertical Sync Pulse End Time
REG7- Vertical Blanking Width
REG8- Vertical Interval Width \# of Lines per Frame

## EQUALIZATION AND SERRATION PULSE SPECIFICATION REGISTERS

These registers determine the width of equalization and serration pulses and the vertical interval over which they occur.
REG 9- Equalization Pulse Width End Time
REG10- Serration Pulse Width End Time
REG11- Equalization/Serration Pulse Vertical Interval Start Time
REG12- Equalization/Serration Pulse Vertical Interval End Time
VERTICAL INTERRUPT SPECIFICATION REGISTERS
These Registers determine the width of the Vertical Interrupt signal if used.
REG13- Vertical Interrupt Activate Time
REG14- Vertical Interrupt Deactivate Time

## CURSOR LOCATION REGISTERS

These 4 registers determine the cursor position location, or they generate separate Horizontal and Vertical Gating signals.
REG15- Horizontal Cursor Position Start Time
REG16- Horizontal Cursor Position End Time
REG17- Vertical Cursor Position Start Time
REG18- Vertical Cursor Position End Time

## Signal Specification

## HORIZONTAL SYNC AND BLANK SPECIFICATIONS

All horizontal signals are defined by a start and end time. The start and end times are specified in number of clock cycles per line. The start of the horizontal line is considered pulse 1 not 0 . All values of the horizontal timing registers are referenced to the falling edge of the Horizontal Blank signal (see Figure 1). Since the first CLOCK edge, CLOCK \#1, causes the first falling edge of the Horizontal Blank reference pulse, edges referenced to this first Horizontal edge are $n+1$ CLOCKs away, where " $n$ " is the width of the timing in question. Registers 1, 2, and 3 are programmed in this manner. The horizontal counters start at 1 and count until HMAX. The value of HMAX must be divisible by 2 . This

## Signal Specification (Continued)



TL/F/10137-4
FIGURE 1. Horizontal Waveform Specification
limitation is imposed because during interlace operation this value is internally divided by 2 in order to generate serration and equalization pulses at $2 \times$ the horizontal frequency. Horizontal signals will change on the falling edge of the CLOCK signal. Signal specifications are shown below.

```
Horizontal Period (HPER) = REG(4) }\times\mathrm{ ckper
Horizontal Blanking Width = [REG(3) - 1] }\times\mathrm{ ckper
Horizontal Sync Width = [REG(2) - REG(1)] }\times\mathrm{ ckper
Horizontal Front Porch =[REG(1) - 1] }\times\mathrm{ ckper
```


## VERTICAL SYNC AND BLANK SPECIFICATION

All vertical signals are defined in terms of number of lines per frame. This is true in both interlaced and noninterlaced modes of operation. Care must be taken to not specify the Vertical Registers in terms of lines per field. Since the first CLOCK edge, CLOCK \# 1, causes the first falling edge of the Vertical Blank (first Horizontal Blank) reference pulse, edges referenced to this first edge are $n+1$ lines away, where " n " is the width of the timing in question. Registers 5 , 6 , and 7 are programmed in this manner. Also, in the interlaced mode, vertical timing is based on half-lines. Therefore registers 5,6 , and 7 must contain a value twice the total horizontal (odd and even) plus 1 (as described above). In non-interlaced mode, all vertical timing is based on wholelines. Register 8 is always based on whole-lines and does not add 1 for the first clock. The vertical counter starts at the value of 1 and counts until the value of VMAX. No restrictions exist on the values placed in the vertical registers. Vertical Blank will change on the leading edge of HBLANK. Vertical Sync will change on the leading edge of HSYNC. (See Figure 2A.)

Vertical Frame Period (VPER) $=$ REG(8) $\times$ hper Vertical Field Period (VPER/n) $=$ REG $(8) \times \mathrm{hper} / \mathrm{n}$ Vertical Blanking Width $=[R E G(7)-1] \times$ hper $/ n$ Vertical Syncing Width $=[$ REG(6) - REG(5)] $\times \mathrm{hper} / \mathrm{n}$ Vertical Front Porch $=[\operatorname{REG}(5)-1] \times$ hper $/ n$ where $\mathrm{n}=1$ for noninterlaced

$$
n=2 \text { for interlaced }
$$

## COMPOSITE SYNC AND BLANK SPECIFICATION

Composite Sync and Blank signals are created by logically ANDing (ORing) the active LOW (HIGH) signals of the corresponding vertical and horizontal components of these signals. The Composite Sync signal may also include serration and/or equalization pulses. The Serration pulse interval occurs in place of the Vertical Sync interval. Equalization pulses occur preceding and/or following the Serration pulses. The width and location of these pulses can be programmed through the registers shown below. (See Figure 2B.)
Horizontal Equalization PW $=[$ REG(9) - REG(1)] $\times$ ckper REG $9=(\mathrm{HFP})+(\mathrm{HEQP})$ $+1$
Horizontal Serration PW $=[R E G(4) / n+$ REG(1) REG(10)] $\times$ ckper REG $10=($ HFP $)+(H P E R /$ 2) $-($ HSERR $)+1$

Where $\mathrm{n}=1$ for noninterlaced single serration/equalization $\mathrm{n}=2$ for noninterlaced double serration/equalization
$\mathrm{n}=2$ for interlaced operation

## Signal Specification (Continued)



TL/F/10137-5
FIGURE 2A. Vertical Waveform Specification


TL/F/10137-12
FIGURE 2B. Equalization/Serration Interval Programming

## HORIZONTAL AND VERTICAL GATING SIGNALS

Horizontal Drive and Vertical Drive outputs can be utilized as general purpose Gating Signals. Horizontal and Vertical Gating Signals are available for use when Composite Sync and Blank signals are selected and the value of Bit 2 of the Status Register is 0 . The Vertical Gating signal will change in the same manner as that specified for the Vertical Blank.


## CURSOR POSITION AND VERTICAL INTERRUPT

The Cursor Position and Vertical Interrupt signal are available when Composite Sync and Blank signals are selected
and Bit 2 of the Status Register is set to the value of 1 . The Cursor Position generates a single pulse of $n$ clocks wide during every line that the cursor is specified. The signals are generated by logically ORing (ANDing) the active LOW (HIGH) signals specified by the registers used for generating Horizontal and Vertical Gating signals. The Vertical Interrupt signal generates a pulse during the vertical interval specified. The Vertical Interrupt signal will change in the same manner as that specified for the Vertical Blanking signal.
Horizontal Cursor Width $=[$ REG(16) - REG(15) $] \times$ ckper
Vertical Cursor Width $=[$ REG(18) - REG(17) $] \times$ hper
Vertical Interrupt Width $=[$ REG(14) - REG(13)] $\times$ hper

## Addressing Logic

The register addressing logic is composed of two blocks of logic. The first is the address register and counter (ADDRCNTR), and the second is the address decode (ADDRDEC).

## ADDRCNTR LOGIC

Addresses for the data registers can be generated by one of two methods. Manual addressing requires that each byte of each register that needs to be loaded needs to be addressed. To load both bytes of all 19 registers would require a total of 57 load cycles ( 19 address and 38 data cycles). Auto Addressing requires that only the initial register value be specified. The Auto Load sequence would require only 39 load cycles to completely program all registers (1 address and 38 data cycles). In the auto load sequence the low order byte of the data register will be written first followed by the high order byte on the next load cycle. At the
time the High Byte is written the address counter is incremented by 1. The counter has been implemented to loop on the initial value loaded into the address register. For example: If a value of 0 was written into the address register then the counter would count from 0 to 18 before resetting back to 0 . If a value of 15 was written into the address register then the counter would count from 15 to 18 before looping back to 15 . If a value greater than or equal to 18 is placed into the address register the counter will continuously loop on this value. Auto addressing is initiated on the falling edge of LOAD when ADDRDATA is 0 and LHBYTE is 1 . Incrementing and loading of data registers will not commence until the falling edge of LOAD after ADDRDATA goes to 1. The next rising edge of LOAD will load the first byte of data. Auto Incrementing is disabled on the falling edge of LOAD after ADDRDATA and LHBYTE goes low.

| Manual Addressing Mode |  |  |
| :---: | :--- | :--- |
| Cycle \# | Load Falling Edge | Load Rising Edge |
| 1 | Enable Manual Addressing | Load Address m |
| 2 | Enable Lbyte Data Load | Load Lbyte m |
| 3 | Enable Hbyte Data Load | Load Hbyte m |
| 4 | Enable Manual Addressing | Load Address n |
| 5 | Enable Lbyte Data Load | Load Lbyte n |
| 6 | Enable Hbyte Data Load | Load Hbyte n |



Auto Addressing Mode

| Cycle \# | Load Falling Edge | Load Rising Edge |
| :---: | :--- | :--- |
| 1 | Enable Auto Addressing | Load Start Address $n$ |
| 2 | Enable Lbyte Data Load | Load Lbyte ( $n$ ) |
| 3 | Enable Hbyte Data Load | Load Hbyte (n); Inc Counter |
| 4 | Enable Lbyte Data Load | Load Lbyte ( $n+1$ ) |
| 5 | Enable Hbyte Data Load | Load Hbyte $(n+1)$ Inc Counter |
| 6 | Enable Manual Addressing | Load Address |



## Addressing Logic (Continued)

## ADDRDEC LOGIC

The ADDRDEC logic decodes the current address and generates the enable signal for the appropriate register. The enable values for the registers and counters change on the falling edge of LOAD. Two types of ADDRDEC logic is enabled by 2 pair of addresses, Addresses 22 or 54 (Vectored Restart logic) and Addresses 23 or 55 (Vectored Clear logic). Loading these addresses will enable the appropriate logic and put the part into either a Restart (all counter registers are reinitialized with preprogrammed data) or Clear (all registers are cleared to zero) state. Reloading the same ADDRDEC address will not cause any change in the state of the part. The outputs during these states are frozen and the internal CLOCK is disabled. Clocking the part during a Vectored Restart or Vectored Clear state will have no effect on the part. To resume operation in the new state, or disable the Vectored Restart or Vectored Clear state, another nonADDRDEC address must be loaded. Operation will begin in the new state on the rising edge of the non-ADDRDEC load pulse. It is recommended that an unused address be loaded following an ADDRDEC operation to prevent data registers from accidentally being corrupted. The following Addresses are used by the device.
Address $0 \quad$ Status Register REG0
Address 1-18 Data Registers REG1-REG18
Address 19-21 Unused
Address 22/54 Restart Vector (Restarts Device)
Address 23/55 Clear Vector (Zeros All Registers)
Address 24-31 Unused
Address 32-50 Register Scan Addresses
Address 51-53 Counter Scan Addresses
Address 56-63 Unused
At any given time only one register at most is selected. It is possible to have no registers selected.

## VECTORED RESTART ADDRESS

The function of addresses $22(16 \mathrm{H})$ or $54(36 \mathrm{H})$ are similar to that of the CLR pin except that the preprogramming of the registers is not affected. It is recommended but not required that this address is read after the initial device configuration load sequence. A 1 on the ADDRDATA pin (Auto Addressing Mode) will not cause this address to automatically increment. The address will loop back onto itself regardless of the state of ADDRDATA unless the address on the Data inputs has been changed with ADDRDATA at 0.

## VECTORED CLEAR ADDRESS

Addresses $23(17 \mathrm{H})$ or $55(37 \mathrm{H})$ is used to clear all registers to zero simultaneously. This function may be desirable to use prior to loading new data into the Data or Status Registers. This address is read into the device in a similar fashion as all of the other registers. A 1 on the ADDRDATA pin (Auto Addressing Mode) will not cause this address to automatically increment. The address will loop back onto itself regardless of the state of ADDRDATA unless the address on the Data inputs has been changed with ADDRDATA at 0 .

## ADDR



LOAD


TL/F/10137-9

## FIGURE 3. ADDRDEC Timing

## GEN LOCKING

The 'ACT715/LM1882 and 'ACT715-R/LM1882-R is designed for master SYNC and BLANK signal generation. However, the devices can be synchronized (slaved) to an external timing signal in a limited sense. Using Vectored Restart, the user can reset the counting sequence to a given location, the beginning, at a given time, the rising edge of the LOAD that removes Vector Restart. At this time the next CLOCK pulse will be CLOCK 1 and the count will restart at the beginning of the first odd line.
Preconditioning the part during normal operation, before the desired synchronizing pulse, is necesasry. However, since LOAD and CLOCK are asynchronous and independent, this is possible without interruption or data and performance corruption. If the defaulted 14.31818 MHz RS-170 values are being used, preconditioning and restarting can be minimized by using the CLEAR pulse instead of the Vectored Restart operation. The 'ACT715-R/LM1882-R is better suited for this application because it eliminates the need to program a 1 into Bit 10 of the Status Register to enable the CLOCK. Gen Locking to another count location other than the very beginning or separate horizontal/vertical resetting is not possible with the 'ACT715/LM1882 nor the 'ACT715-R/ LM1882-R.

## SCAN MODE LOGIC

A scan mode is available in the ACT715/LM1882 that allows the user to non-destructively verify the contents of the registers. Scan mode is invoked through reading a scan address into the address register. The scan address of a given register is defined by the Data register address +32 . The internal Clocking signal is disabled when a scan address is read. Disabling the clock freezes the device in it's present state. Data can then be serially scanned out of the data registers through the ODD/EVEN Pin. The LSB will be scanned out first. Since each register is 12 bits wide, completely scanning out data of the addressed register will require 12 CLOCK pulses. More than 12 CLOCK pulses on the same register will only cause the MSB to repeat on the output. Re-scanning the same register will require that register to be reloaded. The value of the two horizontal counters and 1 vertical counter can also be scanned out by using address numbers 51-53. Note that before the part will scan out the data, the LOAD signal must be brought back HIGH.

## Addressing Logic (Continued)

Normal device operation can be resumed by loading in a non-scan address. As the scanning of the registers is a nondestructive scan, the device will resume correct operation from the point at which it was halted.

## RS170 Default Register Values

The tables below show the values programmed for the RS170 Format (using a 14.31818 MHz clock signal) and how they compare against the actual EIA RS170 Specifications. The default signals that will be output are CSYNC, CBLANK, HDRIVE and VDRIVE. The device initially starts at the beginning of the odd field of interlace. All signals have active low pulses and the clock is disabled at power up. Registers 13 and 14 are not involved in the actual signal information. If the Vertical Interrupt was selected so that a pulse indicating the active lines would be output.

| Reg | D Value H |  | Register Description |
| :---: | :---: | :---: | :--- |
| REG0 | 0 | 000 | Status Register (715/LM1882) |
| REG0 | 512 | 200 | Status Register (715-R/LM1882-R) |
| REG1 | 23 | 017 | HFP End Time |
| REG2 | 91 | $05 B$ | HSYNC Pulse End Time |
| REG3 | 157 | $09 D$ | HBLANK Pulse End Time |
| REG4 | 910 | $38 E$ | Total Horizontal Clocks |
| REG5 | 7 | 007 | VFP End Time |
| REG6 | 13 | 00 D | VSYNC Pulse End Time |
| REG7 | 41 | 029 | VBLANK Pulse End Time |
| REG8 | 525 | $20 D$ | Total Vertical Lines |
| REG9 | 57 | 038 | Equalization Pulse End Time |
| REG10 | 410 | $19 A$ | Serration Pulse Start Time |
| REG11 | 1 | 001 | Pulse Interval Start Time |
| REG12 | 19 | 013 | Pulse Interval End Time |
| REG13 | 41 | 029 | Vertical Interrupt Activate Time |
| REG14 | 526 | 20 E | Vertical Interrupt Deactivate Time |
| REG15 | 911 | 38 F | Horizontal Drive Start Time |
| REG16 | 92 | 05 C | Horizontal Drive End Time |
| REG17 | 1 | 001 | Vertical Drive Start Time |
| REG18 | 21 | 015 | Vertical Drive End Time |


|  | Rate | Period |
| :--- | :--- | :--- |
| Input Clock | 14.31818 MHz | 69.841 ns |
| Line Rate | 15.73426 kHz | $63.556 \mu \mathrm{~s}$ |
| Field Rate | 59.94 Hz | 16.683 ms |
| Frame Rate | 29.97 Hz | 33.367 ms |

RS170 Horizontal Data

| Signal | Width | $\mu \mathrm{s}$ | \%H | Specification ( $\mu \mathbf{s}$ ) |
| :---: | :---: | :---: | :---: | :---: |
| HFP | 22 Clocks | 1.536 |  | $1.5 \pm 0.1$ |
| HSYNC Width | 68 Clocks | 4.749 | 7.47 | $4.7 \pm 0.1$ |
| HBLANK Width | 156 Clocks | 10.895 | 17.15 | $10.9 \pm 0.2$ |
| HDRIVE Width | 91 Clocks | 6.356 | 10.00 | $0.1 \mathrm{H} \pm 0.005 \mathrm{H}$ |
| HEQP Width | 34 Clocks | 2.375 | 3.74 | $2.3 \pm 0.1$ |
| HSERR Width | 68 Clocks | 4.749 | 7.47 | $4.7 \pm 0.1$ |
| HPER iod | 910 Clocks | 63.556 | 100 |  |
| RS170 Vertical Data |  |  |  |  |
| VFP | 3 Lines | 190.67 |  | 6 EQP Pulses |
| VSYNC Width | 3 Lines | 190.67 |  | 6 Serration Pulses |
| VBLANK Width | 20 Lines | 1271.12 | 7.62 | $0.075 \mathrm{~V} \pm 0.005 \mathrm{~V}$ |
| VDRIVE Width | 11.0 Lines | 699.12 | 4.20 | $0.04 \mathrm{~V} \pm 0.006 \mathrm{~V}$ |
| VEQP Intrvl | 9 Lines |  | 3.63 | 9 Lines/Field |
| VPERiod (field) | 262.5 Lines | 16.683 ms |  | $16.683 \mathrm{~ms} /$ Field |
| VPERiod (frame) | 525 Lines | 33.367 ms |  | $33.367 \mathrm{~ms} /$ Frame |

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage (VCC)
DC Input Diode Current (lik)

$$
\begin{aligned}
& V_{1}=-0.5 \mathrm{~V} \\
& V_{I}=V_{C C}+0.5 \mathrm{~V}
\end{aligned}
$$

-0.5 V to +7.0 V

- 20 mA
$+20 \mathrm{~mA}$
DC Input Voltage ( $\mathrm{V}_{1}$ )
DC Output Diode Current (lok)
$V_{\mathrm{O}}=-0.5 \mathrm{~V}$
$V_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
DC Output Voltage ( $\mathrm{V}_{\mathrm{O}}$ )
DC Output Source or Sink Current (lo)
DC VCC or Ground Current per Output Pin (ICC or IGND)
Storage Temperature (TSTG)

| $\begin{aligned} &-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\ & \\ &-20 \mathrm{~mA} \\ &+20 \mathrm{~mA}\end{aligned}$ | Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature and output/input loading variables. National does not recommend operation of $\operatorname{FACT} T^{T M}$ circuits outside databook specifications. |
| :---: | :---: |
| -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | Recommended Operating |
| -20 mA | Conditions |
| $+20 \mathrm{~mA}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) 4.5V to 5.5 V |
| -0.5 V to $\mathrm{V} \mathrm{CC}+0.5 \mathrm{~V}$ | Input Voltage ( $\mathrm{V}_{1}$ ) $\mathrm{OV}^{\text {to }} \mathrm{V}_{\mathrm{CC}}$ |
|  | Output Voltage ( $\mathrm{V}_{\mathrm{O}}$ ) OV to $\mathrm{V}_{\mathrm{CC}}$ |
| $\pm 15 \mathrm{~mA}$ | Operating Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) |
|  | $74 \mathrm{ACT} \quad-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\pm 20 \mathrm{~mA}$ | $54 \mathrm{ACT} \quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  | Minimum Input Edge Rate ( $\Delta \mathrm{V} / \Delta \mathrm{t}$ ) |
|  | $\mathrm{V}_{\text {IN }}$ from 0.8 V to 2.0 V |
|  | $\mathrm{V}_{\mathrm{CC}}$ @ 4.5V, 5.5 V |

Junction Temperature $\left(T_{J}\right)$

## Ceramic

$175^{\circ} \mathrm{C}$
Plastic
$140^{\circ} \mathrm{C}$
Note 1: Absolute maximum ratings are those values beyond which damage
 exception, mend operation of FACTTM circuits outside databook specifications.

## Recommended Operating

Conditions

DC Characteristics For 'ACT Family Devices over Operating Temperature Range (unless otherwise specified)

| Symbol | Parameter | $V_{\text {cc }}$ <br> (V) | ACT/LM1882 |  | 54ACT/LM1882 | 74ACT/LM1882 | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} T_{A}=-55^{\circ} \mathrm{C} \\ \text { to }+125^{\circ} \mathrm{C} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  |  |
|  |  |  | Typ | Guaranteed Limits |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 4.49 \\ & 5.49 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\text {OUT }}=-50 \mu \mathrm{~A}$ |
|  |  | $\begin{array}{r} 4.5 \\ 5.5 \\ \hline \end{array}$ |  | $\begin{array}{r} 3.86 \\ 4.86 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 4.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.76 \\ 4.76 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & { }^{*} \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} / \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.001 \\ & 0.001 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ | lout $=50 \mu \mathrm{~A}$ |
|  |  | $\begin{aligned} & 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 0.36 \\ 0.36 \\ \hline \end{array}$ | $\begin{aligned} & 0.5 \\ & 0.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.44 \\ & 0.44 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ | $\begin{aligned} & * \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} / \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{OH}}=+8 \mathrm{~mA} \end{aligned}$ |
| IOLD | Minimum Dynamic Output Current | 5.5 |  |  | 32.0 | 32.0 | mA | $\mathrm{V}_{\text {OLD }}=1.65 \mathrm{~V}$ |
| IOHD | Minimum Dynamic Output Current | 5.5 |  |  | -32.0 | -32.0 | mA | $\mathrm{V}_{\mathrm{OHD}}=3.85 \mathrm{~V}$ |
| IN | Maximum Input Leakage Current | 5.5 |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{Cc}}, \mathrm{GND}$ |
| Icc | Supply Current Quiescent | 5.5 |  | 8.0 | 160 | 80 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{GND}$ |
| ICCT | Maximum ICC/Input | 5.5 | 0.6 |  | 1.6 | 1.5 | mA | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}-2.1 \mathrm{~V}$ |

*All outputs loaded; thresholds on input associated with input under test.
Note 1: Test Load 50 pF, $500 \Omega$ to Ground.

AC Electrical Characteristics

| Symbol | Parameter | Vcc <br> (V) | ACT/LM1882$\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | 54ACT/LM1882$\begin{aligned} & T_{A}=-55^{\circ} \mathrm{C} \\ & \text { to }+125^{\circ} \mathrm{C} \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  | 74ACT/LM1882$\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |  |  |  |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |
| $\mathrm{f}_{\text {MAXI }}$ | Interlaced $f_{\text {MAX }}$ (HMAX/2 is ODD) | 5.0 | 170 | 190 |  | 130 |  | 150 |  | MHz |
| $f_{\text {max }}$ | Non-Interlaced $\mathrm{f}_{\mathrm{MAX}}$ (HMAX/2 is EVEN) | 5.0 | 190 | 220 |  | 145 |  | 175 |  | MHz |
| tplH1 $t_{\text {PHL1 }}$ | Clock to Any Output | 5.0 | 4.0 | 13.0 | 15.5 | 3.5 | 19.5 | 3.5 | 18.5 | ns |
| $\begin{aligned} & \text { tpLH2 } \\ & \text { tpHL2 }^{2} \end{aligned}$ | Clock to ODDEVEN (Scan Mode) | 5.0 | 4.5 | 15.0 | 17.0 | 3.5 | 22.0 | 3.5 | 20.5 | ns |
| tPLH3 | Load to Outputs | 5.0 | 4.0 | 11.5 | 16.0 | 3.0 | 20.0 | 3.0 | 19.5 | ns |

## AC Operating Requirements

| Symbol | Parameter | VCc <br> (V) | ACT | 882 | 54ACT/LM1882 | 74ACT/LM1882 | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathbf{A}}=+25^{\circ} \mathrm{C}$ |  | $\begin{gathered} T_{A}=-55^{\circ} \mathrm{C} \\ \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  |
|  |  |  | Typ | Guaranteed Minimums |  |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{sc}} \\ & \mathrm{t}_{\mathrm{sc}} \end{aligned}$ | Control Setup Time ADDR/DATA to LOAD L/HBYTE to LOAD- | 5.0 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {sd }}$ | Data Setup Time D7-D0 to LOAD+ | 5.0 | 2.0 | 4.0 | 4.5 | 4.5 | ns |
| thc | Control Hold Time <br> LOAD - to ADDR/DATA <br> LOAD - to L/HBYTE | 5.0 | $\begin{aligned} & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {hd }}$ | Data Hold Time LOAD+ to D7-D0 | 5.0 | 1.0 | 2.0 | 2.0 | 2.0 | ns |
| trec | LOAD+ to CLK (Note 1) | 5.0 | 5.5 | 7.0 | 8.0 | 8.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\text {wld- }} \\ & \mathrm{t}_{\text {wld }+} \end{aligned}$ | Load Pulse Width LOW HIGH | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 7.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {w }}$ cir | CLR Pulse Width HIGH | 5.0 | 5.5 | 6.5 | 9.5 | 9.5 | ns |
| ${ }^{\text {w wck }}$ | CLOCK Pulse Width (HIGH or LOW) | 5.0 | 2.5 | 3.0 | 4.0 | 3.5 | ns |

Note 1: Removal of Vectored Reset or Restart to Clock.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 7.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation <br> Capacitance | 17.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## AC Operating Requirements (Continued)



## Additional Applications Information

## POWERING UP

The 'ACT715/LM1882 default value for Bit 10 of the Status Register is 0 . This means that when the CLEAR pulse is applied and the registers are initialized by loading the default values the CLOCK is disabled. Before operation can begin, Bit 10 must be changed to a 1 to enable CLOCK. If the default values are needed ( no other programming is required) then Figure 5 illustrates a hardwired solution to facilitate the enabling of the CLOCK after power-up. Should control signals be difficult to obtain, Figure 6 illustrates a possible solution to automatically enable the CLOCK upon pow-er-up. Use of the 'ACT715-R/LM1882-R eliminates the need for most of this circuitry. Modifications of the Figure 6 circuit can be made to obtain the lone CLEAR pulse still needed upon power-up.
Note that, although during a Vectored Restart none of the preprogrammed registers are affected, some signals are affected for the duration of one frame only. These signals are the Horizontal and Vertical Drive signals. After a Vectored Restart the beginning of these signals will occur at the first CLK. The end of the signals will occur as programmed. At the completion of the first frame, the signals will resume to their programmed start and end time.

## PREPROGRAMMING "ON-THE-FLY"

Although the 'ACT715/LM1882 and 'ACT715-R/LM1882-R are completely programmable, certain limitations must be set as to when and how the parts can be reprogrammed. Care must be taken when reprogramming any End Time registers to a new value that is lower than the current value. Should the reprogramming occur when the counters are at a count after the new value but before the old value, then the counters will continue to count up to 4096 before rolling over.
For this reason one of the following two precautions are recommended when reprogramming "on-the-fly". The first recommendation is to reprogram horizontal values during the horizontal blank interval only and/or vertical values during the vertical blank interval only. Since this would require delicate timing requirements the second recommendation may be more appropriate.
The second recommendation is to program a Vectored Restart as the final step of reprogramming. This will ensure that all registers are set to the newly programmed values and that all counters restart at the first CLK position. This will avoid overrunning the counter end times and will maintain the video integrity.


FIGURE 5. Default RS170 Hardwire Configuration

Additional Applications Information (Continued)


Note: A 74HC221A may be substituted for the 74HC423A Pin 6 and Pin 14 must be hardwired to GND
Components
R1: 4.7k C1: $10 \mu \mathrm{~F}$
R2: $10 \mathrm{k} \quad \mathrm{C} 2: 50 \mathrm{pF}$
FIGURE 6. Circuit for Clear and Load Pulse Generation

## LM2416／LM2416C Triple 50 MHz CRT Driver

## General Description

The LM2416 contains three wide bandwidth，large signal amplifiers designed for large voltage swings．The amplifiers have a gain of 13．The device is intended for use in color CRT monitors and is a low cost solution to designs conform－ ing to VGA，Super VGA and the IBM ${ }^{\circledR} 8514$ graphics stan－ dard．
The part is housed in the industry standard 11－lead TO－220 molded power package．The heat sink is floating and may be grounded for ease of manufacturing and RFI shielding．

## Features

－ 50 Vpp output at 45 MHz drives CRT directly
－Rise／fall time typically 10 ns with 8 pF load
－ 65 V output swing capability

## Applications

－CRT driver for RGB monitors
－High voltage amplifiers

## Schematic and Connection Diagram

（One Section）



TL／K／10738－2
Top View
Order Number LM2416T or LM2416CT See NS Package Number TA11B

## Absolute Maximum Ratings

| Supply Voltage, V + | +85 V |
| :--- | ---: |
| Power Dissipation, PD | 10 W |
| Storage Temperature Range, TSTG | $-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| Operating Temperature Range, TCASE | $-20^{\circ} \mathrm{C}$ to $+90^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, $<10 \mathrm{sec}$. .) | $300^{\circ} \mathrm{C}$ |
| ESD Tolerance | 4 kV |

If Milltary/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

## Electrical Characteristics

$\mathrm{V}^{+}=80 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=8 \mathrm{pF}, \mathrm{DC}$ input bias, $\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}_{\mathrm{DC}} .50 \mathrm{~V}$ PP output swing, $\mathrm{V}_{\mathrm{BIAS}}=+12 \mathrm{~V}$. See Figure $1 . \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions | LM2416 |  |  | LM2416C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typical | Max | Min | Typ | Max |  |
| ICC | Supply Current (per Amplifier) | No Input or Output Load | 18 | 22 | 26 | 16 | 22 | 28 | mA |
| Vout | Output Offset Voltage | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$ | 38 | 42 | 46 | 35 | 42 | 48 | $V_{D C}$ |
| $\mathrm{tr}_{\mathrm{r}}$ | Rise Time | $\begin{aligned} & 10 \% \text { to } 90 \% \\ & \text { (Note 3) } \end{aligned}$ |  | 8 | 13 |  | 12 | 16 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | $\begin{aligned} & 10 \% \text { to } 90 \% \\ & \text { (Note 3) } \end{aligned}$ |  | 10 | 13 |  | 12 | 16 | ns |
| BW | Bandwidth | $-3 \mathrm{~dB}$ |  | 42 |  |  | 35 |  | MHz |
| $A_{V}$ | Voltage Gain |  | -11 | -13 | -15 | -10 | -13 | -16 | V/V |
| OS | Overshoot | Figure 1 |  | 0 |  |  | 0 |  | \% |
| LE | Linearity Error | (Note 1) |  | 8 |  |  | 10 |  | \% |
| $\Delta A_{V}$ | Gain Matching | (Note 2) |  | 0.2 |  |  | 0.5 |  | dB |

Note 1: Linearity Error is defined as the variation in small signal gain from +20 V to +70 V output with a $100 \mathrm{mV} \mathrm{AC}, 1 \mathrm{MHz}$, input signal.
Note 2: Calculated value from Voltage Gain test on each channel.
Note 3: Guaranteed parameter, not tested.

## Test Circuit



TL/K/10738-3

* 8 pF is total load capacitance. It includes all parasitic capacitance.

FIGURE 1. Test Circuit (One Section)
Figure 1 shows a typical test circuit for evaluation of the LM2416. This circuit is designed to allow testing of the LM2416 in a $50 \Omega$ environment such as a pulse generator, oscilloscope or network analyzer.

Typical Performance Characteristics


TL/K/10738-4
LM2416 Pulse Response


TL/K/10738-5

## LM2416—Theory of Operation

The LM2416 is a high voltage triple CRT driver suitable for VGA，Super VGA，IBM 8514 and 1K by 768 non－interlaced display applications．The LM2416 features 80 volt operation and low power dissipation．The part is housed in the industry standard 11 lead TO－220 molded power package．The heat sink is floating and may be grounded for ease of manufac－ turing and RFI shielding．
The circuit diagram of the LM2416 is shown in Figure 2．Q1 and R2 provides a conversion of input voltage to current， while Q2 acts as a common base or cascode amplifier stage to drive the load resistor R1．Emitter followers Q3 and Q4 isolate the impedance of R1 from the capacitance of the CRT cathode，and make the circuit relatively insensitive to load capacitance．The gain of this circuit is－R1／R2 and is fixed at -13 ．The bandwidth of the circuit is set by the collector time constant formed by the load resistor R1 and associated capacitance of Q2，Q3，Q4，and stray layout ca－ pacitance．Proprietary transistor design allows for high bandwidth with low operating power．


TL／K／10738－6
FIGURE 2．LM2416 CRT Driver （One Section）

## Thermal Considerations

The transfer characteristics of the amplifier are shown in Figure 3．Power supply current increases as the input signal increases and consequently power dissipation also increas－ es．
The LM2416 cannot be used without heat sinking．Figure 3 shows the power dissipated in each channel over the oper－ ating voltage range of the device．Typical＂average＂power dissipation with the device output voltage at one half the supply voltage is 1.8 W per channel for a total dissipation of 5．4W package dissipation．Under white screen conditions， i．e．： 15 V output，dissipation increases to 3 W per channel or 9 W total．The LM2416 case temperature must be main－ tained below $90^{\circ} \mathrm{C}$ ．If the maximum expected ambient tem－ perature is $50^{\circ} \mathrm{C}$ ，then a heat sink is needed with thermal resistance equal to or less than：

$$
\mathrm{R}_{\mathrm{th}}=\frac{\left(90-50^{\circ} \mathrm{C}\right)}{9 \mathrm{~W}}=4.4^{\circ} \mathrm{C} / \mathrm{W}
$$

The Thermalloy \＃6400 is one example of a heatsink that meets this requirement．
WARNING：THE LM2416 IS NOT PROTECTED AGAINST OUTPUT SHORT CIRCUITS．The minimum resistance the LM2416 can drive is $600 \Omega$ to ground or $\mathrm{V}^{+}$．


TL／K／10738－7 FIGURE 3．LM2416 DC Characteristics


FIGURE 4. Typical Application LM1203-LM2416 Application

A typical application of the LM2416 is shown in Figure 4. Used in conjunction with a LM1203, a complete video channel from monitor input to CRT cathode is shown. Performance is satisfactory for all applications to 1 k by 768 non-interlaced. Typical rise-fall times are 12 ns , with better than 50 V p-p drive signals available to an 8 pF load. In this
application, feedback is local to the LM1203. An alternative scheme would be feedback from the output of the LM2416 to the positive clamp inputs of the LM1203. This would provide slightly better black level control of the system.

## LM2418 Triple 30 MHz CRT Driver

## General Description

The LM2418 contains three large signal voltage amplifiers designed to directly drive CRT cathodes for VGA Color Graphics Displays. Output swings greater than 50 VPp are achieved with a 90 V power supply. The nominal voltage gain of each amplifier is 18 with gain matching of 1.0 dB between amplifiers.
Packaging is the industry standard molded 11 lead TO-220. The heatsink tab is isolated and may be grounded to improve RFI shielding and simplify assembly.

## Features

- 50 Vpp output at 30 MHz drives CRT directly
- Rise/fall time typically 12 ns with 8 pF load
- 65V output swing capability
- Optimized output stage for low crossover distortion
- Gain matching of 1 dB
- Voltage gain of -19
- Includes oscillation supression resistors


## Applications

- CRT driver for RGB monitors
- High voltage amplifiers


## Schematic and Connection Diagram



TL/K/11125-1
FIGURE 1


PIN 1 DESIGNATOR
TL/K/11125-2
Top View
Order Number LM2418T See NS Package Number TA11B

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Operating Temperature Range, TCASE | $-20^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature (Soldering, $<10 \mathrm{sec}$. ) | $300^{\circ} \mathrm{C}$ |
| ESD Tolerance | tbd |

Storage Temperature Range, TstG $\quad-25^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$

$$
-25^{\circ} \mathrm{C} \text { to }+100^{\circ} \mathrm{C}
$$

## Electrical Characteristics

$\mathrm{V}^{+}=90 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=8 \mathrm{pF}, \mathrm{DC}$ input bias, $\mathrm{V}_{\mathrm{IN}}=3.6 \mathrm{~V}_{\mathrm{DC}} .50 \mathrm{~V}_{\mathrm{PP}}$ output swing, $\mathrm{V}_{\mathrm{BI}} \mathrm{AS}=+12 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

| Symbol | Parameter | Conditions | LM2418 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| Icc | Supply Current (per Amplifier) | No Input or Output Load |  | 18 | 26 | mA |
| V OUT | Output Offset Voltage | $\mathrm{V}_{\text {IN }}=3.6 \mathrm{~V}$ | 46 | 53 | 60 | $V_{D C}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | 10\% to 90\% (Note 3) |  | 12 | 20 | ns |
| $t_{f}$ | Fall Time | 10\% to 90\% (Note 3) |  | 12 | 20 | ns |
| BW | Bandwidth | $-3 \mathrm{~dB}$ |  | 30 |  | MHz |
| $A_{V}$ | Voltage Gain |  | -17 | -19 | -23 | V/V |
| OS | Overshoot |  |  | 5 |  | \% |
| LE | Linearity Error | (Note 1) |  | 8 |  | \% |
| $\Delta A_{V}$ | Gain Matching | (Note 2) |  | 1.0 |  | dB |

Note 1: Linearity Error is defined as the variation in small signal gain from +20 V to +70 V output with a $100 \mathrm{mV} \mathrm{AC}, 1 \mathrm{MHz}$, input signal.
Note 2: Calculated value from Voltage Gain test on each channel.
Note 3: Guaranteed parameter, not tested.

## AC Test Circuit

Figure 2 shows a typical test circuit for evaluation of the LM2418. This circuit is designed to allow testing of the LM2418 in a $50 \Omega$ environment such as a pulse generator, oscilloscope or network analyzer.


TL/K/11125-3
*8 pF is total load capacitance. It includes all parasitic capacitance
FIGURE 2. Test Circuit (One Section)
Typical Performance Characteristics


TL/K/11125-4
TL/K/11125-5
FIGURE 3

## LM2418-Theory of Operation

The LM2418 is a high voltage triple CRT driver suitable for VGA display applications. The LM2418 features 90V operation and low power dissipation. The part is housed in the industry standard 11 -lead TO-220 molded power package. The heat sink is electrically isolated from the circuitry and may be grounded for ease of manufacturing and RFI shielding.
The circuit diagram of the LM2418 is shown in Figure 1. Q1 and R2 provide a conversion of input voltage to current, while Q2 acts as a common base or cascode amplifier stage to drive the load resistor R1. Emitter followers Q3 and Q4 isolate the impedance of R1 from the capacitance of the CRT cathode, and make the circuit relatively insensitive to load capacitance. The gain of this circuit is -R1/R2 and is fixed at -19 . The bandwidth of the circuit is set by the collector time constant formed by the load resistor R1 and associated capacitance of Q2, Q3, Q4, and stray layout capacitance. Diodes D1 and D2 provide forward bias to the output stage to reduce crossover distortion at low signal levels, while R3 provides a DC bias offset to match the output level characteristics of the LM1203 RGB Video Amplifier System. Proprietary transistor design allows for high bandwidth with low operating power.
Figure 2 shows a typical test circuit for evaluation of the LM2418. This circuit is designed to allow testing of the LM2418 in a $50 \Omega$ environment such as a pulse generator and a scope, or a network analyzer. In this test circuit, two resistors in series totaling $4.95 \mathrm{k} \Omega$ form a wideband low


TL/K/11125-7
FIGURE 4. LM2418 DC Characteristics
capacitance probe to match the output of the LM2418 to a $50 \Omega$ cable and load. Typical AC performance of the circuit is shown in Figure 3. The input signal is AC coupled to the base of Q1, while a DC bias of 12 V is applied to the base of Q2 (See Figure 2).

## Thermal Considerations

The transfer characteristics of the amplifier are shown in Figures 4 and 5. Power supply current increases as the input signal increases and consequently power dissipation also increases.
The LM2418 cannot be used without heat sinking. Figure 5 shows the power dissipated in each channel over the operating voltage range of the device. Typical "average" power dissipation with the device output voltage at one half the supply voltage is 1.8 W per channel for a total dissipation of 5.4W package dissipation. Under white screen conditions, i.e., 20 V output, dissipation increases to 3.0 W per channel or 9W total. The LM2418 case temperature must be maintained below $100^{\circ} \mathrm{C}$. If the maximum expected ambient temperature is $60^{\circ} \mathrm{C}$, then a maximum heat sink thermal resistance can be calculated:

$$
\mathrm{R}_{\mathrm{th}}=\frac{\left(100^{\circ} \mathrm{C}-60^{\circ} \mathrm{C}\right)}{9 \mathrm{~W}}=4.4^{\circ} \mathrm{C} / \mathrm{W}
$$

PRECAUTION: THE LM2418 IS NOT PROTECTED AGAINST OUTPUT SHORT CIRCUITS. The minimum resistance the LM2418 can drive is $800 \Omega$ to ground or $\mathrm{V}+$.


TL/K/11125-9
FIGURE 5. LM2418 Output Swing and Power Characteristics

## Typical Application

A typical application of the LM2418 is shown in Figure 6. Used in conjunction with an LM1203, a complete video channel from monitor input to CRT cathode is shown. Performance is satisfactory for all applications up to 640 by 480 lines. Typical rise/fall times of this circuit are 15 ns , with
better than 50 VPP drive signals available to a 10 pF load. In this application, feedback is local to the LM1203, an alternative scheme would feed back from the output of the LM2418 to the positive clamp inputs of the LM1203. This would provide better black level control of the system.


TL/K/11125-10
FIGURE 6. Typical Application LM1203-LM2418 Application

## LM2419

## Triple 65 MHz CRT Driver

## General Description

The LM2419 contains three wide bandwidth, large signal amplifiers designed for large voltage swings. The amplifiers have a gain of -15 . The device is intended for use in color CRT monitors and is a low cost solution to designs conforming to $1024 \times 768$ display resolution.
The device is mounted in the industry standard 11-lead TO-220 molded power package. The heat sink is electrically isolated and may be grounded for ease of manufacturing and EMI/RFI shielding.

## Features

- $50 \mathrm{~V}_{\mathrm{PP}}$ output swing at 65 MHz
- Rise/Fall time < 7 ns with 12 pF load
- 60 Vpp output swing capability
- Pin and function compatible with LM2416
- No low frequency tilt


## Applications

- CRT driver for SVGA, IBM 8514 and $1024 \times 768$ display resolution RGB monitors


## Schematic and Connection Diagrams




PIN 1 DESIGNATOR
Order Number LM2419T See NS Package Number TA11B

Section 4 Display Drivers
Section 4 Contents
Display Drivers-Introduction ..... 4-3
Display Drivers-Selection Guide ..... 4-4
DS8187 Vacuum Fluorescent Display Driver ..... 4-6
DS75491 MOS-to-LED Quad Segment Driver ..... 4-17
DS75492 MOS-to-LED Hex Digit Driver ..... 4-17
DS55494/DS75494 Hex Digit Drivers ..... 4-20
MM5450/MM5451 LED Display Drivers ..... 4-22
MM5452/MM5453 Liquid Crystal Display Drivers ..... 4-28
MM5480 LED Display Driver ..... 4-35
MM5481 LED Display Driver ..... 4-39
MM5483 Liquid Crystal Display Driver ..... 4-43
MM5484 16-Segment LED Display Driver ..... 4-46
MM5486 LED Display Driver ..... 4-49
MM58201 Multiplexed LCD Driver ..... 4-54
MM58241 High Voltage Display Driver ..... 4-60
MM58242 High Voltage Display Driver ..... 4-65
MM58248 High Voltage Display Driver ..... 4-70
MM58341 High Voltage Display Driver ..... 4-75
MM58342 High Voltage Display Driver ..... 4-80
MM58348 High Voltage Display Driver ..... 4-85
LM3909 LED Flasher/Oscillator ..... 4-90
LM3914 Dot/Bar Display Driver ..... 4-97
LM3915 Dot/Bar Display Driver ..... 4-112
LM3916 Dot/Bar Display Driver ..... 4-130

## MOS/LSI DISPLAY DRIVERS

National's comprehensive family of display drivers provides direct interface to all of the common display technologies-light-emitting diode (LED), liquid crystal display (LCD), and vacuum fluorescent (VF).

## FUNCTION SIMILAR FAMILY

Each driver utilizes a simple serial-data input channel, onchip shift register, latches and buffer/driver outputs. The serial input channel allows direct interface to most microprocessors, including COPSTM, NSC800TM, 8080 series, and TMS1000 series. Besides a serial-data input, each driver requires a clock input. Some offer a latch (data) input and/or data output for easy cascade interconnect of additional drivers.
Once loaded, the shift register data can be transferred to the on-chip latches, which then output to the buffer/driver and respective display. This buffer/driver is where each provides the unique driver interface desired by the particular display technology-LED, LCD, or VF.

## THE MM58241 SERIES-VF

Each of the products in the MM58241 series provides highvoltage (several up to 60 V ) drive of VF displays. All are ideal
for direct or multiplexed interface to large complex VF panel arrays or $5 \times 7$ (or larger) dot-matrix character strings. Each of the drivers are cascadable for further expansion. Application note AN-371 provides further details and other application information.

THE MM5450 SERIES-LED
National's MM5450 series of LED display drivers rounds out this comprehensive product family. This popular series offers direct drive of LED displays by providing up to 25 mA of current drive per LED segment.

## CMOS/LSI

Many of the products in the display driver family utilize CMOS technology and are further evidence of National's capabilities and commitment to CMOS/LSI-the technology of the '80s.
In addition, National offers a line of bipolar segment and digit drivers with a broad range of output sink and source currents.
Detailed features/functions of the 16-member display driver family are high-lighted in the following product guide.


TL/XX/0100-1
FIGURE 1. Typical Block Dlagram

National
Semiconductor

## LSI Display Driver Selection Guide

| Display Technology | Product Number | Features |
| :---: | :---: | :---: |
| Vacuum <br> Fluorescent (VF) | MM58241 | 32-segment, direct/multiplexed drive to 60 V , data enable, brightness control, cascadable, 40-pin DIP or 44-pin PCC package. |
| VF | MM58242 | 20-digit, direct/multiplexed drive to 60 V , data enable, brightness control, cascadable, 28 -pin DIP or PCC package. |
| VF | MM58248 | 35-segment, direct/multiplexed drive to 60 V , pin-compatible to MM5448, 40-pin DIP or 44-pin PCC package. |
| VF | MM58341 | 32-segment, direct/multiplexed drive to 35 V , data enable, brightness control, cascadable, 40-pin DIP or 44-pin PCC package. |
| VF | MM58342 | 20-digit, direct/multiplexed drive to 35 V , data enable, brightness control, cascadable, 28 -pin DIP or PCC package. |
| VF | MM58348 | 35-segment, direct/multiplexed drive to 35 V , pin-compatible to MM5448, 40-pin DIP or 44-pin PCC package. |
| Liquid Crystal (LCD) | MM5452 | 32-segment, direct drive, serial-data input, data enable, on-chip backplane (B/P) oscillator, 40-pin DIP or 44-pin PCC package. |
| LCD | MM5453 | 33-segment, direct drive, serial-data input, B/P oscillator, 40-pin DIP or 44-pin PCC package. |
| LCD | MM5483 | 31-segment, direct drive, serial-data input/output, latch (data) control, 40-pin DIP or 44-pin PCC package. |
| LCD | MM58201 | Multiplexed drive, 192 segments ( 8 backplanes, 24 segments), 192-bit RAM, cascadable, R/C oscillator, serial-data input/output, 40-pin DIP or 44-pin PCC package. |
| Light-Emitting Diode (LED) | MM5450 | 34-segment, direct drive up to 25 mA , brightness control, data enable, 40-pin DIP or 44-pin PCC package. |
| LED | MM5451 | 35-segment, direct drive up to 25 mA , brightness control, 40-pin DIP or 44-pin PCC package. |
| LED | MM5480 | 23-segment, direct drive up to 25 mA , serial-data input, brightness control, 28 -pin DIP package. |
| LED | MM5481 | 14-segment, direct drive up to 25 mA , serial-data input, brightness control, 20-pin DIP package. |
| LED | MM5484 | 16-segment, direct drive up to 10 mA , serial-data input/output, cascadable, 22-pin DIP package. |
| LED | MM5486 | 33-segment, direct drive up to 25 mA , serial-data input/output, brightness control, latch (data) control, 40-pin DIP package. |


|  | ational niconductor |  | ar Disp lectio | lay Dr Guid | rer |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device Number and Temperature Range |  | Drivers/ Package | Io/Digit (mA) |  | $\mathrm{V}_{\text {MAX }}(\mathrm{V})$ |  | Comments |
|  |  | Sink (Common Anode) | Source (Common Cathode) |  |  |  |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  | Input | Supply |  |
| DS75491 |  | 4 |  | 50 | 10 | 10 |  |
| DS75494 | DS55494 | 6 | 150 |  | 10 | 10 | Enable Control |
| DS75492 |  | 6 | 250 |  | 10 | 10 |  |
| LM3909 |  | 1 | 45 | 45 | 2.1 | 6.4 | LED Flasher/ Oscillator |
| LM3914 |  | 10 | 0 | 30* | 35 | 25 | Dot/Bar Driver Linear Scale |
| LM3915 |  | 10 | 0 | 30* | 35 | 25 | Dot/Bar Driver Log Scale |
| LM3916 |  | 10 | 0 | 30* | 35 | 25 | Dot/Bar Driver VU Meter Scale |

*Per segment, use common external supply for anodes

## DS8187 Vacuum Fluorescent Display Driver

## General Description

The DS8187 is a vacuum fluorescent display tube driver. This device is implemented in CMOS technology, to provide high voltage output drivers and low power. Dimming may be accomplished by either analog or digital input. Autoload capability is accomplished by connecting the DATA OUT pin to the LOAD ENABLE input pin, with the addition of a start bit to the input data stream.

## Features

- 33 Segment Direct Drive $25-0.8 \mathrm{~mA}$ and $8-2 \mathrm{~mA}$ output drivers
- 49 steps of dimming, mask programmable
- Analog or digital input dimming control
- DATA OUT pin for cascading
- Mask options allow reconfiguring of outputs with respect to shift register bit position
- Autoload or external load capability

Block Diagram


TL/F/11220-4
FIGURE 1.

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Volitage (VCC)
-0.3 to +20 V
-0.3 to $\mathrm{VCC}+0.3 \mathrm{~V}$
-65 to $+150^{\circ} \mathrm{C}$ $260^{\circ} \mathrm{C}$
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Storage Temperature Range
Lead Temperature (Soldering, 10 sec .)

## Operating Conditions

|  | Min | Max | Unit |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 8 | 18 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Electro-Static Discharge (ESD) |  | 2 K | V |

Power Dissipation (PD) at $25^{\circ} \mathrm{C}$ DIP Board Mount
DIP Socket Mount TBD
Typical Values
日JA DIP Board Mount $\mathrm{TBD}^{\circ} \mathrm{C} / \mathrm{W}$
өJA DIP Socket Mount
TBD ${ }^{\circ} \mathrm{C} / \mathrm{W}$

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=8 \mathrm{~V}$ to 18 V , All voltages referenced to GND, unless otherwise specified

| Symbol | Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High Level Input Voltage |  | 3.8 | 6 | V |
| $\mathrm{V}_{\text {IL }}$ | Low Level Input Voltage |  | 0 | 0.8 | V |
| $\mathrm{I}_{\mathrm{H} 1}$ | High Level Input Current (Clock, Data In, Load, VK) | $\mathrm{V}_{\mathrm{H} 1}=5.0 \mathrm{~V}$ | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1} \mathrm{H} 2$ | High Level Input Current (Blank) | $\mathrm{V}_{\mathrm{lH} 2}=5.0 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}$ | -20 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{1} \mathrm{H}$ | High Level Input Current (TEST2) | $\mathrm{V}_{1 \mathrm{H} 3}=\% .0 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}$ | -100 | 20 | $\mu \mathrm{A}$ |
| IL1 | Low Level Input Current (Clock, Data In, Load, VK) | $\mathrm{V}_{\mathrm{IL} 1}=0 \mathrm{~V}$ | -5 | 5 | $\mu \mathrm{A}$ |
| IIL2 | Low Level Input Current (BLANKIN) | $\mathrm{V}_{\mathrm{IL} 2}=0 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}$ | -125 | -5 | $\mu \mathrm{A}$ |
| IIL3 | Low Level Input Current (TEST2) | $\mathrm{V}_{1 L 3}=0 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}$ | -700 | -100 | $\mu \mathrm{A}$ |
| ILI | Input Leak Current (VD) | $\mathrm{V}_{\mathrm{IN}} 0 \mathrm{~V}$ to 6 V | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH} 1}$ | High Level Output Voltage (Low Current Driver) | $\mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH} 1}=-0.8 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | High Level Output Voltage (High Current Drive) | $\mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH} 2}=-2 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{CC}}-0.8$ |  | V |
| $\mathrm{V}_{\mathrm{OH} 3}$ | High Level Output Voltage (DATA OUT, PWM OUT) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH} 3}=-200 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH} 3}=-20 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 4 \\ 4.5 \\ \hline \end{gathered}$ | $\begin{aligned} & 6 \\ & 6 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL1 }}$ | Low Level Output Voltage (All Drivers) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL} 1}=500 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL} 1}=200 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL} 1}=2 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 2 \\ 1 \\ 0.3 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL2 }}$ | Low Level Output Voltage (DATA OUT,PWM OUT) | $\mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL} 2}=200 \mu \mathrm{~A}$ |  | 0.8 | V |
| ICC | Supply Current | No Load |  | 20 | mA |

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur.

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Min | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Frequency |  |  | 250 | kHz |
| $\mathrm{PW}_{\mathrm{C}}$ | Clock Pulse Width |  | 1.3 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{S}}$ | Data Set-Up Time |  | 1 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time |  | 200 |  | ns |
| $\mathrm{PW}_{\mathrm{L}}$ | Load Pulse Width |  | 1.3 |  | $\mu \mathrm{~s}$ |
| $\mathrm{to}_{\mathrm{DB}}$ | Output Delay from Blank | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 7 | $\mu \mathrm{~s}$ |
| $\mathrm{to}_{\mathrm{DL}}$ | Output Delay from Load | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  | 8 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time (All Driver Outputs) | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{t}=20 \%$ to $80 \%$ of $\mathrm{V}_{\mathrm{CC}}$ |  | 5 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time (All Driver Outputs) | $\mathrm{CL}=100 \mathrm{pF}, \mathrm{t}=80 \%$ to $20 \%$ of $\mathrm{V}_{\mathrm{CC}}$ |  | 5 | $\mu \mathrm{~s}$ |

## Dimming Characteristics

## DC Characteristics

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D}$ Offset Voltage <br> (Note 2) | $\pm \mathrm{V}_{\mathrm{D}}(3 \%+6 \%)$ |  |  | $\pm 10$ | mV |

## AC Characteristics

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Pulse Width Error | No Load (Note 3) |  |  | $\pm 100$ | ns |
| PWM OUT Frequency |  | 150 | 250 | 400 | Hz |
| OSC Frequency |  | 307.2 | 512 | 819.2 | kHz |

Note 2: Reference voltage is 6.1 V typical.
Note 3: Under the ideal condition of DC parameters.

## AC Test Conditions

| Input Pulse Levels | 0.5 V to 3.5 V |
| :--- | ---: |
| Input Rise and Fall Times | $6 \mathrm{~ns}(10 \%$ to $90 \%)$ |
| Propagation Delays Measured at <br> of respective waveforms |  |

Timing Waveforms


TL/F/11220-3

## Functional Description

## SHIFT REGISTER OPERATION

Refer to block diagram Figure 1 while LOAD ENABLE is low, data is entered into the shift register on the rising edge of the clock. The first data bit entered is stored in position \#0, the last data bit entered is stored in position \#33. A high voltage level applied to the LOAD ENABLE input transfers the data from the shift register to the data latch. The data is presented to the output drivers through a $33 \times 33$ matrix. This matrix determines shift register output designation. The DS8187 has 34 shift register positions, 33 data latches, and 33 output drivers.

## AUTO LOAD MODE

In this mode, the DATA OUT pin is connected to the LOAD ENABLE pin. The data word consists of 34 bits including a leading start bit(logic 1). On the positive-going-edge of the 34th clock (LOAD ENABLE goes High), data is transferred to the data latches and the shift register is cleared.

## DIRECT LOAD MODE

In this mode the DATA OUT pin is not connected to the LOAD ENABLE pin. The LOAD ENABLE pin is controlled directly by the user. When LOAD ENABLE goes High, the contents of the shift register are latched, presented to the output drivers through the $33 \times 33$ PLA matrix, and the shift register is cleared.

## DIMMING FUNCTION

When VK is Low, the BLANK IN/PWM OUT pin functions as an input blanking signal. When BLANK IN/PWM is High, the output duty cycle is $100 \%$. The duty cycle of a user supplied signal to this pin will determine the brightness of the output. When VK is High, the duty cycle of the output drivers is controlled by an analog voltage applied to the VD pin. Table I indicates the duty cycle of the output drivers with respect to the analog voltage applied to VD pin.

## Connection Diagram

## Analog Dimming and $\mathbf{V}_{\mathbf{D}}$ Offset Description

When using analog dimming, the brightness attainable is $10.2 \%$ of maximum brightness. The voltage ( $\mathrm{V}_{\text {REF }}$ ) is the external voltage from which $V_{D}$ is developed (usually from a variable resistor). This voltage should be in the range of 5.7 V to $\mathrm{V}_{\mathrm{CC}}$ so that the maximum $10.2 \%$ PWM duty cycle is achieved easily.
The $V_{D}$ offset error represents the difference between the actual analog input voltage when using analog dimming and the internal analog voltage created by the D/A converter. Table III indicates the PWM duty cycle with respect to voltage at the $\mathrm{V}_{\mathrm{D}}$ pin over 49 steps of dimming. To determine the Min/Max PWM, $V_{D}$ offset must be subtracted from/added to the threshold voltage of Table III. The Dimming Curves (Figure 6) are a graphical representation of Table III showing the $V_{D}$ offset.

## Load Enable Description

The positive going edge of the Load Enable input signal latches data from the shifter and resets the shifter. While Load Enable is "high", the shifter will not accept data. The Load Enable should be driven high during the low level of the clock.

## Output Circuit Description

The segment output drivers are push-pull active high. There are 2.5 low current drivers ( 0.8 mA ) and 8 high current drivers ( 2 mA ). These outputs nominally swing from 0.3 V to ( $\mathrm{V}_{\mathrm{Cc}}-0.8 \mathrm{~V}$ ) and are designed to drive the anodes of low voltage (about 13 V ) vacuum fluorescent displays. The digital outputs (DATA OUT and PWM OUT) typically swing form 0.5 V to 5 V and are designed to drive other logic devices. For example, referring to (Figure 3), if DS8187 devices are cascaded, then DATA OUT and PWM OUT of the first are connected respectively to DATA IN and BLANK IN of the second.
Figures 3, 4 and 5 are typical applications of the DS8187.


FIGURE 3. Cascading Two Drivers with Digital Dimming

| Pin Description |  |  | " . . |
| :---: | :---: | :---: | :---: |
| Pin No. | Pin Name | 1/0 | Description |
| 1 | TEST2 | 1 | This pin is used to select TEST MODE. (Factory Test) |
| 2 | LOAD ENABLE | 1 | While Low, data is enabled into the shift register. When this pin goes High, the contents of the shift register are loaded into the latch circuit and the shift register is reset to 0 . |
| 3 | DATA IN | 1 | This pin inputs data to the shift register. When data is High, the output is ON. When data is Low, the output is OFF. |
| 4 | CLOCK | 1 | This pin is the clock for the shift register. Data is input to the shift register on the positive-going-edge of the clock. |
| 5 | VD | 1 | This analog voltage input pin specifies the output duty cycle per Table l. |
| 6 | $\mathrm{V}_{\mathrm{CC}}$ |  | This is the power supply pin. |
| 7 | TEST1 |  | This pin is used to select TEST MODE. (Factory Test) |
| 8-14 | OUTPUT 1 to OUTPUT 7 | 0 | These are low current output pins. |
| 15-22 | OUTPUT 8 to OUTPUT 15 | 0 | These are high current output pins. |
| 23-31 | OUTPUT 16 to OUTPUT 24 | 0 | These are low current output pins. |
| 32 | No Connect (NC) |  | Free pin, no connection to the chip. |
| 33-41 | OUTPUT 25 to OUTPUT 33 | 0 | These are low current output pins. |
| 42 | VK | 1 | VK input terminal. This pin selects between analog dimming and digital dimming (duty cycle). When a Logic 0 is applied to VK, the BLANK IN/PWM OUT pin functions as an input blanking signal. When a Logic 1 is applied to VK, the dimming is controlled by an analog voltage applied to the VD pin. |
| 43 | No Connect (NC) |  | Free pin, no connection to the chip. |
| 44 | OSC | 1 | This pin generates an oscillation of 500 kHz with an external capacitor of 47 pF connected between the OSC pin and GND. |
| 45 | GND |  | This is the GND pin. |
| 46 | DATA OUT | 1/O | This pin outputs the data from the 34-bit shift register. Connecting the pin to the DATA IN pin on the next stage provides a cascade connection. Connecting the pin to the LOAD ENABLE pin causes the contents of the shift register to be latched on the leading edge of the signal at the DATA OUT pin. (Auto load function). In the Test Mode, this pin functions as an input. |
| 47 | No Connect (NC) |  | Free pin, no connection to the chip. |
| 48 | BLANK IN/PWM OUT | 1/0 | When the internal dimming function is not used (VK = Low), this pin receives an external blank signal and controls the output duty cycle. This pin functions as an output when the internal dimming function is used (VK = High), and in Test Mode. |

## Typical Application



FIGURE 4. Analog Dimming Control Using the $V_{D}$ Pin


FIGURE 5. Digital Dimming Using the BLANK IN/PWM OUT Pin
TABLE I. Output Pin to Shift Register Conversion for Pattern "AA"

| TABLE I. Output Pin to Shift Register Conversion for Pattern "AA" |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin Name | Shift Register | Pin Name | Shift Register | Pin Name | Shift Register |  |
| OUTPUT 1 | BIT 14 | OUTPUT 12 | BIT 2 | OUTPUT 23 | BIT 12 |  |
| OUTPUT 2 | BIT 15 | OUTPUT 13 | BIT 10 | OUTPUT 24 | BIT 19 |  |
| OUTPUT 3 | BIT 1 | OUTPUT 14 | BIT 26 | OUTPUT 25 | BIT 24 |  |
| OUTPUT 4 | BIT 33 | OUTPUT 15 | BIT 29 | OUTPUT 26 | BIT 25 |  |
| OUTPUT 5 | BIT 5 | OUTPUT 16 | BIT 8 | OUTPUT 27 | BIT 20 |  |
| OUTPUT 6 | BIT 6 | OUTPUT 17 | BIT 3 | OUTPUT 28 | BIT 32 |  |
| OUTPUT 7 | BIT 7 | OUTPUT 18 | BIT 9 | OUTPUT 29 | BIT 21 |  |
| OUTPUT 8 | BIT 28 | OUTPUT 19 | BIT 4 | OUTPUT 30 | BIT 22 |  |
| OUTPUT 9 | BIT 27 | OUTPUT 20 | BIT 11 | OUTPUT 31 | BIT 23 |  |
| OUTPUT 10 | BIT 31 | OUTPUT 21 | BIT 16 | OUTPUT 32 | BIT 30 |  |
| OUTPUT 11 | BIT 18 | OUTPUT 22 | BIT 17 | OUTPUT 33 | BIT 13 |  |

PLA Code Chart



| TABLE III. VD Threshold Dimming Voltage V.S. PWM Duty Cycle (Typical Value at $\mathbf{V}_{\mathbf{C C}}=\mathbf{1 2 . 8 V}$ ) 10.2\% PWM Maximum |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Pulse Step Number | PWM Duty Cycle |  | Threshold Voltage | Pulse Step Number | PWM Duty Cycle |  | Threshold Voltage |
|  | Pulse Count | \% |  |  | Pulse Count | \% |  |
|  |  |  | $\mathrm{V}_{\text {REF }}$ | 26 | 56/2048 | 2.73 | 3.385 |
|  |  |  | $V_{\text {REF }}$ | 25 | 52/2048 | 2.54 | 3.323 |
|  |  |  | $V_{\text {REF }}$ | 24 | 48/2048 | 2.34 | 3.263 |
| 49 | 208/2048 | 10.2 | $V_{\text {REF }}$ | 23 | 46/2048 | 2.25 | 3.204 |
| 48 | 192/2048 | 9.38 | 4.621 | 22 | 44/2048 | 2.15 | 3.155 |
| 47 | 184/2048 | 8.98 | 4.541 | 21 | 42/2048 | 2.05 | 3.118 |
| 46 | 176/2048 | 8.59 | 4.488 | 20 | 40/2048 | 1.95 | 3.076 |
| 45 | 168/2048 | 8.20 | 4.434 | 19 | 38/2048 | 1.86 | 3.027 |
| 44 | 160/2048 | 7.81 | 4.381 | 18 | 36/2048 | 1.76 | 2.983 |
| 43 | 152/2048 | 7.42 | 4.333 | 17 | 34/2048 | 1.66 | 2.941 |
| 42 | 144/2048 | 7.03 | 4.286 | 16 | 32/2048 | 1.56 | 2.898 |
| 41 | 136/2048 | 6.64 | 4.231 | 15 | 30/2048 | 1.46 | 2.860 |
| 40 | 128/2048 | 6.25 | 4.170 | 14 | 28/2048 | 1.37 | 2.822 |
| 39 | 120/2048 | 5.86 | 4.106 | 13 | 26/2048 | 1.27 | 2.785 |
| 38 | 112/2048 | 5.47 | 4.043 | 12 | 24/2048 | 1.17 | 2.744 |
| 37 | 104/2048 | 5.08 | 3.980 | 11 | 23/2048 | 1.12 | 2.692 |
| 36 | 96/2048 | 4.69 | 3.914 | 10 | 22/2048 | 1.07 | 2.650 |
| 35 | 92/2048 | 4.49 | 3.831 | 9 | 21/2048 | 1.03 | 2.622 |
| 34 | 88/2048 | 4.30 | 3.766 | 8 | 20/2048 | 0.98 | 2.597 |
| 33 | 84/2048 | 4.10 | 3.719 | 7 | 19/2048 | 0.93 | 2.569 |
| 32 | 80/2048 | 3.91 | 3.673 | 6 | 18/2048 | 0.88 | 2.539 |
| 31 | 76/2048 | 3.71 | 3.631 | 5 | 17/2048 | 0.83 | 2.511 |
| 30 | 72/2048 | 3.52 | 3.594 | 4 | 16/2048 | 0.78 | 2.478 |
| 29 | 68/2048 | 3.32 | 3.551 | 3 | 15/2048 | 0.73 | 2.455 |
| 28 | 64/2048 | 3.13 | 3.501 | 2 | 14/2048 | 0.68 | 2.425 |
| 27 | 60/2048 | 2.93 | 3.444 | 1 | 13/2048 | 0.63 | 2.392 |
|  |  |  |  |  |  |  | 0.000 |
|  <br> FIGURE 6. Dimming Curve (Graphical Representation of Table III) |  |  |  |  |  |  |  |

## DS75491 MOS-to-LED Quad Segment Driver DS75492 MOS-to-LED Hex Digit Driver

## General Description

The DS75491 and DS75492 are interface circuits designed to be used in conjunction with MOS integrated circuits and common-cathode LEDs in serially addressed multi-digit displays. The number of drivers required for this time-multiplexed system is minimized as a result of the segment-ad-dress-and-digit-scan method of LED drive.

## Features

- 50 mA source or sink capability per driver (DS75491)
- 250 mA sink capability per driver (DS75492)
- MOS compatability (low input current)
- Low standby power
- High-gain Darlington circuits

Schematic and Connection Diagrams


TL/F/5830-1

DS75491 Dual-In-Line Package


DS75492 (each driver)


TL/F/5830-2

DS75492 Dual-In-Line Package


Order Number DS75491N or DS75492N
See NS Package Number N14A

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

DS75491 DS75492

Input Voltage Range (Note 4)
Collector Output Voltage (Note 5)
Collector Output to Input Voltage
Emitter to Ground Voltage ( $\mathrm{V}_{1} \geq 5 \mathrm{~V}$ )
Emitter to Input Voltage
Voltage at $V_{\text {SS }}$ Terminal with Respect to any Other Device Terminal 10 V 10V

Collector Output Current
Each Collector Output $\quad 50 \mathrm{~mA} \quad 250 \mathrm{~mA}$ All Collector Outputs $\quad 200 \mathrm{~mA} .600 \mathrm{~mA}$

|  | DS75491 | DS75492 |
| :--- | :---: | :---: |
| Continuous Total Dissipation | 600 mW | 600 mW |
| Operating Temperature Range | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temp. (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ | $300^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation <br> at $25^{\circ} \mathrm{C}$ |  |  |
| Molded Package |  | $1207 \mathrm{~mW}^{*}$ |

*Derate molded package $9.66 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
†Derate molded package $10.24 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics $\mathrm{V}_{\mathrm{SS}}=10 \mathrm{~V}$ (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS75491 |  |  |  |  |  |  |  |  |
| $V_{\text {CE ON }}$ | "ON" State Collector Emitter Voltage | $\begin{aligned} & \text { Input }=8.5 \mathrm{~V} \text { through } 1 \mathrm{k} \Omega, \\ & \mathrm{~V}_{\mathrm{E}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=50 \mathrm{~mA} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.9 | 1.2 | V |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ |  |  | 1.5 | V |
| IC OFF | "OFF" State Collector Current | $\begin{aligned} & V_{\mathrm{C}}=10 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{I}_{\mathrm{IN}}=40 \mu \mathrm{~A}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\text {IN }}=0.7 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| 11 | Input Current at Maximum Input Voltage | $\mathrm{V}_{I N}=10 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=20 \mathrm{~mA}$ |  |  |  | 2.2 | 3.3 | mA |
| $\mathrm{I}_{\mathrm{E}}$ | Emitter Reverse Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{E}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0 \mathrm{~mA}$ |  |  |  |  | 100 | $\mu \mathrm{A}$ |
| Iss | Current Into $\mathrm{V}_{\text {SS }}$ Terminal |  |  |  |  |  | 1 | mA |
| DS75492 |  |  |  |  |  |  |  |  |
| VOL | Low Level Output Voltage | $\begin{aligned} & \text { Input }=6.5 \mathrm{~V} \text { through } 1 \mathrm{k} \Omega, \\ & \text { IOUT }=250 \mathrm{~mA} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 0.9 | 1.2 | V |
|  |  |  |  | $\mathrm{T}_{\mathrm{A}}=0-70^{\circ} \mathrm{C}$ |  |  | 1.5 | V |
| $\mathrm{IOH}^{\prime}$ | High Level Output Current | $\mathrm{V}_{\mathrm{OH}}=10 \mathrm{~V}$ | $\mathrm{I}_{1} \mathrm{~N}=40 \mu \mathrm{~A}$ |  |  |  | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |  |  |  | 200 | $\mu \mathrm{A}$ |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{\mathrm{IN}}=10 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=20 \mathrm{~mA}$ |  |  |  | 2.2 | 3.3 | mA |
| Iss | Current Into V ${ }_{\text {SS }}$ Terminal |  |  |  |  |  | 1 | mA |

Switching Characteristics $\mathrm{V}_{\mathrm{SS}}=7.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DS75491 |  |  |  |  |  |  |
| tplH | Propagation Delay Time, Low-to-High Level Output (Collector) | $\begin{aligned} & V_{I H}=4.5 \mathrm{~V}, \mathrm{~V}_{E}=0 \mathrm{~V} \\ & R_{L}=200 \Omega, C_{L}=15 \mathrm{pF} \end{aligned}$ |  | 100 |  | ns |
| tPHL | Propagation Delay Time, High-to-Low Level Output (Collector) |  |  | 20 |  | ns |
| DS75492 |  |  |  |  |  |  |
| tplH | Propagation Delay Time, Low-to-High Level Output | $\begin{aligned} & \mathrm{V}_{\mathrm{H}}=7.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \end{aligned}$ |  | 300 |  | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output |  |  | 30 |  | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range"
they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range for the DS75491 and DS75492.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: The input is the only device terminal which may be negative with respect to ground.
Note 5: Voltage values are with respect to network ground terminal unless otherwise noted.

## AC Test Circuits and Switching Time Waveforms



Note 1: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega, \operatorname{PRR}=100 \mathrm{kHz}, \mathrm{t}_{\mathrm{W}}=1 \mu \mathrm{~s}$.
TL/F/5830-7
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

National
Semiconductor

## DS55494/DS75494 Hex Digit Driver

## General Description

The DS55494/DS75494 is a hex digit driver designed to interface between most MOS devices and common cathodes configured LED's with a low output voltage at high operating currents. The enable input disables all the outputs when taken high.

## Features

- 150 mA sink capability
- Low voltage operation
- Low input current for MOS compatibility
- Low standby power
- Display blanking capability
- Low voltage saturating outputs
- Hex high gain circuits

Schematic and Connection Diagrams



See NS Package Number J16A or N16A

## Truth Table

| Enable | $\mathbf{V}_{\mathbf{I N}}$ | $\mathbf{V}_{\text {OUT }}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | X | 1 |

$X=$ don't care

| Absolute Maximum Ratings (Note 1) <br> If Milltary/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  |  |  | Operating Conditions |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ 3.2 <br> Temperature, $\mathrm{T}_{\mathrm{A}}$  |  |  | 8.8 |  | Units V |  |
| Supply Voltage |  |  | 10 V | DS55494 |  | 0 -55 | +70+125 |  | ${ }^{\circ} \mathrm{C}$ |  |
| Input Voltage |  | 10 V |  |  |  | $-55$ |  |  |  |  |
| Output Voltage |  | 10 V |  |  |  |  |  |  |  |  |
| Storage Temperature Range |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |  |
| Maxim Cavit Mold | um Power Dissipation* at 25 ty Package ded Package | $5^{\circ} \mathrm{C}$ | 1433 mW |  |  |  |  |  |  |  |
| Lead Temperature (Soldering 4 seconds) |  |  | $260^{\circ} \mathrm{C}$ |  |  |  |  |  |  |  |
| *Derate cavity package $9.55 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $10.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$. |  |  |  |  |  |  |  |  |  |  |
| Electrical Characteristics (Notes 2 and 3) |  |  |  |  |  |  |  |  |  |  |
| Symbol | Parameter |  |  |  |  |  | Min | Typ | Max | Units |
| ${ }_{1 / \mathrm{H}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{V}_{\mathrm{IN}}=8.8 \mathrm{~V}$ |  | $\mathrm{V}_{\text {CE }}=8.8 \mathrm{~V}$ through 100k |  |  |  |  | 2.0 | mA |
|  |  |  |  | $\mathrm{V}_{\mathrm{CE}}=8.8 \mathrm{~V}$ |  |  |  |  | 2.7 | mA |
| I/L | Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{IN}}=-5.5 \mathrm{~V}$ |  |  |  |  |  |  | -20 | $\mu \mathrm{A}$ |
| IOH | Logical "1" Output Current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}, \mathrm{V}_{\mathrm{OH}}=8.8 \mathrm{~V}$ |  | $\mathrm{V}_{\mathrm{IN}}=8.8 \mathrm{~V}$ through 100k, $\mathrm{V}_{\mathrm{CE}}=0 \mathrm{~V}$ |  |  |  |  | 400 | $\mu \mathrm{A}$ |
|  |  |  |  | $\mathrm{V}_{\text {IN }}=8.8 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=6.5 \mathrm{~V}$ through 1.0 k |  |  |  |  | 400 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logical "0" Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{IOL}_{\mathrm{O}}=150 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=6.5 \mathrm{~V} \text { through } 1.0 \mathrm{k}, \\ & \mathrm{~V}_{\mathrm{CE}}=8.8 \mathrm{~V} \text { through } 100 \mathrm{k} \end{aligned}$ |  |  |  | DS75494 |  | 0.25 | 0.35 | V |
|  |  |  |  |  |  | DS55494 |  | 0.25 | 0.4 | V |
| Icc | Supply Currents | One Driver "ON", $\mathrm{V}_{\mathrm{IN}}=8.8 \mathrm{~V}$ |  |  |  | DS75474 |  |  | 8.0 | mA |
|  |  |  |  |  |  | DS55494 |  |  | 10.0 | mA |
|  |  | $V_{C C}=\operatorname{Max}$ | All Other Pins to GND |  | $\mathrm{V}_{\text {CE }}=6.5 \mathrm{~V}$ through 1.0 k |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  |  |  | $\mathrm{V}_{\text {IN }}=8.8 \mathrm{~V}$ through 100k |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  |  | All Other Pins to GND |  |  |  |  |  | 40 | $\mu \mathrm{A}$ |
| toff | Output "OFF" Time | $C_{L}=20 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=24 \Omega, \mathrm{~V}_{\mathrm{CC}}=4.0 \mathrm{~V}$, See AC Test Circuits |  |  |  |  |  | 0.04 | 1.2 | $\mu \mathrm{S}$ |
| ton | Output "ON" Time | $C_{L}=20 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=24 \Omega, \mathrm{~V}_{C C}=4.0 \mathrm{~V}$, See AC Test Circuits |  |  |  |  |  | 13 | 100 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75494 and across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range for the DS55494.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## AC Test Circuit and Switching Time Waveforms



TL/F/5832-3


TL/F/5832-4

## MM5450/MM5451 LED Display Drivers

## General Description

The MM5450 and MM5451 are monolithic MOS integrated circuits utilizing N -channel metal-gate low threshold, enhancement mode, and ion-implanted depletion mode devices. They are available in 40-pin molded or cavity dual-in-line packages. The MM5450/MM5451 is designed to drive common anode-separate cathode LED displays. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected to $V_{D D}$.

## Applications

- COPSTM or microprocessor displays
- Industrial control indicator
- Relay driver
- Digital clock, thermometer, counter, voltmeter
- Instrumentation readouts


## Features

- Continuous brightness control
- Serial data input
- No load signal required
- Enable (on MM5450)
- Wide power supply operation
- TTL compatibility
- 34 or 35 outputs, 15 mA sink capability
- Alphanumeric capability
- $\theta_{\text {JA }}$ DIP

Board $=49^{\circ} \mathrm{C} / \mathrm{W}$
Socket $=54^{\circ} \mathrm{C} / \mathrm{W}$

Block Diagram


FIGURE 1

## Absolute Maximum Ratings



Power Dissipation at $+25^{\circ} \mathrm{C}$ Molded DIP Package, Board Mount 2.5W* Molded DIP Package, Socket Mount 2.3W**
${ }^{*}$ Molded DIP Package board mount, $\theta_{\mathrm{JA}}=49^{\circ} \mathrm{C} / \mathrm{W}$, Derate $20.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
${ }^{* *}$ Molded DIP Package, socket mount, $\theta_{\mathrm{JA}}=54^{\circ} \mathrm{C} / \mathrm{W}$, Derate $18.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}$ within operatingrange, $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $11.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  | 4.75 |  | 11 | V |
| Power Supply Current | Excluding Output Loads |  |  | 7 | mA |
| $\begin{aligned} & \text { Input Voltages } \\ & \text { Logical " } 0 \text { "' Level }\left(V_{\mathrm{L}}\right) \\ & \text { Logical " } 1 \text { " Level ( } \mathrm{V}_{\mathrm{H}} \text { ) } \end{aligned}$ | $\pm 10 \mu \mathrm{~A}$ Input Bias $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.25 \mathrm{~V}$ $\mathrm{V}_{\mathrm{DD}}>5.25 \mathrm{~V}$ | $\begin{gathered} -0.3 \\ 2.2 \\ V_{D D}-2 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 0.8 \\ \mathrm{~V}_{\mathrm{DD}} \\ \mathrm{~V}_{\mathrm{DD}} \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| Brightness Input (Note 2) |  | 0 |  | 0.75 | mA |
| Output Sink Current Segment OFF Segment ON | $\mathrm{V}_{\text {OUT }}=3.0 \mathrm{~V}$ <br> $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ (Note 3) <br> Brightness Input $=0 \mu \mathrm{~A}$ <br> Brightness Input $=100 \mu \mathrm{~A}$ <br> Brightness Input $=750 \mu \mathrm{~A}$ | $\begin{gathered} 0 \\ 2.0 \\ 15 \end{gathered}$ | 2.7 | $\begin{gathered} 10 \\ 10 \\ 4 \\ 25 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA |
| Brightness Input Voltage (Pin 19) | Input Current $750 \mu \mathrm{~A}$ | 3.0 |  | 4.3 | V |
| Output Matching (Note 1) |  |  |  | $\pm 20$ | \% |
| Clock Input Frequency, $f_{C}$ High Time, $\mathrm{t}_{\mathrm{h}}$ Low Time, $\mathrm{t}_{1}$ | (Notes 5 and 6) | $\begin{aligned} & 950 \\ & 950 \end{aligned}$ |  | 500 | kHz ns ns |
| Data Input Set-Up Time, tDS Hold Time, $\mathrm{t}_{\mathrm{DH}}$ |  | $\begin{array}{r} 300 \\ 300 \\ \hline \end{array}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Data Enable Input Set-Up Time, tDES |  | 100 |  |  | ns |

Note 1: Output matching is calculated as the percent variation $\left(I_{\mathrm{MAX}}+I_{\mathrm{MIN}}\right) / 2$.
Note 2: With a fixed resistor on the brightness input pin, some variation in brightness will occur from one device to another. Maximum brightness input current can be 2 mA as long as Note 3 and junction temperature equation are complied with.
Note 3: See Figures 5, 6, and 7 for Recommended Operating Conditions and limits. Absolute maximum for each output should be limited to 40 mA .
Note 4: The V OUT voltage should be regulated by the user. See Figures 6 and 7 for allowable $V_{\text {OUT }}$ vs lout operation.
Note 5: AC input waveform specification for test purpose: $\mathrm{t}_{\mathrm{r}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 6: Clock input rise and fall times must not exceed 300 ns .

## Connection Diagrams



## Plastic Chip Carrier



## Plastic Chip Carrier



## Functional Description

Both the MM5450 and the MM5451 are specifically designed to operate 4- or 5 -digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading " 1 " followed by the 35 data bits allows data transfer without an additional load signal. The 35 data bits are latched after the 36th bit is complete, thus providing non-multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A 0.001 capacitor should be connected to brightness control, pin 19, to prevent possible oscillations.
A block diagram is shown in Figure 1. For the MM5450 a DATA ENABLE is used instead of the 35th output. The DATA ENABLE input is a metal option for the MM5450. The output current is typically 20 times greater than the current into pin 19, which is set by an external variable resistor. There is an internal limiting resistor of $400 \Omega$ nominal value.
Figure 4 shows the input data format. A start bit of logical " 1 " precedes the 35 bits of data. At the 36 th clock a LOAD signal is generated synchronously with the high state of the clock, which loads the 35 bits of the shift registers into the latches. At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master-slave configuration. There is no clear for the master portion of the first shift register, thus allowing continuous operation.

There must be a complete set of 36 clocks or the shift registers will not clear.
When the chip first powers ON an internal power ON reset signal is generated which resets all registers and all latches. The START bit and the first clock return the chip to its normal operation.
Figure 2 shows the pin-out of the MM5450 and MM5451. Bit 1 is the first bit following the start bit and it will appear on pin 18. A logical " 1 " at the input will turn on the appropriate LED.
Figure 3 shows the timing relationships between data, clock and DATA ENABLE. A max clock frequency of 0.5 MHz is assumed.
For applications where a lesser number of outputs are used, it is possible to either increase the current per output, or operate the part at higher than 1V VOUT. The following equation can be used for calculations.
$T_{j}=\left(V_{\text {OUT }}\right)$ (lED) (No. of segments) $\left(\theta_{J A}\right)+T_{A}$
where:
$\mathrm{T}_{\mathrm{j}}=$ junction temperature, $150^{\circ} \mathrm{C}$ max
$V_{\text {OUT }}=$ the voltage at the LED driver outputs
LEED = the LED current
$\theta_{\mathrm{JA}}=$ thermal coefficient of the package
$T_{A}=$ ambient temperature
$\theta_{J A}\left(\right.$ Socket Mount) $=54^{\circ} \mathrm{C} / \mathrm{W}$
$\theta_{\mathrm{JA}}$ (Board Mount) $=49^{\circ} \mathrm{C} / \mathrm{W}$
The above equation was used to plot Figure 5, Figure 6 and Figure 7.


FIGURE 3

Functional Description (Continued)


FIGURE 4. Input Data Format

## Typical Performance Characteristics



FIGURE 5


TL/F/6136-7
FIGURE 6


TL/F/6136-8

## Typical Applications



TL/F/6136-9

FIGURE 8. Typical Application of Constant Current Brightness Control


Typical Applications (Continued)


Duplexing 8 Digits with One MM5450


## MM5452/MM5453 Liquid Crystal Display Drivers

## General Description

The MM5452 is a monolithic integrated circuit utilizing CMOS metal gate, low threshold enhancement mode devices. It is available in a 40 -pin molded package. The chip can drive up to 32 segments of LCD and can be paralleled to increase this number. The chip is capable of driving a $41 / 2^{-}$ digit 7 -segment display with minimal interface between the display and the data source.
The MM5452 stores display data in latches after it is clocked in, and holds the data until new display data is received.

## Features

- Serial data input
- No load signal required
- DATA ENABLE (MM5452)
- Wide power supply operation
- TTL compatibility
- 32 or 33 outputs
- Alphanumeric and bar graph capability
- Cascaded operation capability


## Applications

- COPSTM or microprocessor displays
- Industrial control indicator
- Digital clock, thermometer, counter, voltmeter
- Instrumentation readouts
- Remote displays


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.
Voltage at Any Pin
Operating Temperature

$$
\begin{array}{r}
V_{S S} \text { to } V_{S S}+10 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}
\end{array}
$$

Storage Temperature
Power Dissipation
Junction Temperature
Lead Temperature (Soldering, 10 sec .)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
300 mW at $+70^{\circ} \mathrm{C}$
350 mW at $+25^{\circ} \mathrm{C}$
$+150^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

## Electrical Characteristics

$T_{A}$ within operating range, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$, unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  | 3 |  | 10 | V |
| Power Supply Current | Excluding Outputs $\mathrm{OSC}=\mathrm{V}_{\mathrm{SS}}, \mathrm{BP}$ IN @ 32 Hz <br> $V_{D D}=5 \mathrm{~V}$, Open Outputs, No Clock |  |  | $\begin{aligned} & 40 \\ & 10 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Clock Frequency |  |  |  | 500 | kHz |
| Input Voltages Logical '0’ Level Logical '1' Level | $\begin{aligned} & V_{D D}<4.75 \\ & V_{D D} \geq 4.75 \\ & V_{D D}>5.25 \\ & V_{D D} \leq 5.25 \end{aligned}$ | $\begin{gathered} -0.3 \\ -0.3 \\ 0.8 \mathrm{~V}_{\mathrm{DD}} \\ 2.0 \\ \hline \end{gathered}$ |  | $\begin{gathered} 0.1 V_{D D} \\ 0.8 \\ V_{D D} \\ V_{D D} \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Output Current Levels Segments Sink Source Backplane Sink Source | $\begin{aligned} & V_{D D}=3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{DD}}-0.3 \mathrm{~V} \end{aligned}$ | $20$ $320$ |  | $\begin{aligned} & -20 \\ & -320 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Output Offset Voltage | Segment Load 250 pF <br> Backplane Load 8750 pF (Note 1) |  |  | $\pm 50$ | mV |
| Clock Input Frequency, $\mathrm{f}_{\mathrm{C}}$ | (Notes 2 and 3) |  |  | 500 | kHz |
| High Time, $\mathrm{t}_{\mathrm{h}}$ |  | 950 |  |  | ns |
| Low Time, $\mathrm{t}_{1}$ |  | 950 |  |  | ns |
| Data Input <br> Set-Up Time, tDS Hold Time, $\mathrm{t}_{\mathrm{DH}}$ |  | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Data Enable Input Set-Up Time, $t_{D E S}$ |  | 100 |  |  | ns |

Note 1: This parameter is guaranteed (not $100 \%$ production tested) over operating temperature and supply voltage ranges. Not to be used in Q.A. testing.
Note 2: AC input waveform for test purpose: $\mathrm{t}_{\mathrm{r}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 3: Clock input rise and fall times must not exceed 300 ns.

Connection Diagrams


Plastic Chip Carrier



Plastic Chip Carrier


> Order Number MM5452N, MM5453N, MM5452V or MM5453V See NS Package Number N40A or V44A

## Functional Description

The MM5452 is specifically designed to operate $41 / 2$-digit 7 segment displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Since the MM5452 does not contain a character generator, the formatting of the segment information must be done prior to inputting the data to the MM5452. Using a format of a leading " 1 " followed by the 32 data bits allows data transfer without an additional load signal. The 32 data
bits are latched after the 36th clock is complete, thus providing non-multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time.
A block diagram is shown in Figure 1. For the MM5452 a DATA ENABLE is used instead of the 33rd output. If the DATA ENABLE signal is not required, the 33 rd output can be brought out. This is the MM5453 device.

Functional Description (Continued)
Figure 4 shows the input data format. A start bit of logical " 1 " precedes the 32 bits of data. At the 36th clock a LOAD signal is generated synchronously with the high state of the clock, which loads the 32 bits of the shift registers into the latches. At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master-slave configuration. There is no clear for the master portion of the first shift register, thus allowing continuous operation.

If the clock is not continuous, there must be a complete set of 36 clocks otherwise the shift registers will not clear.
Figure 2a shows the pin-out of the MM5452. Bit 1 is the first bit following the start bit and it will appear on pin 18.
Figure 3 shows the timing relationships between data, clock and DATA ENABLE.


TL/F/6137-4
FIGURE 3


FIGURE 4. Input Data Format

Functional Description (Continued)
Figure 5 shows a typical application. Note how the input data maps to the output pins and the display. The MM5452 and MM5453 do not have format restrictions, as all outputs
are controllable. This application assumes a specific display pinout. Different display/driver connection patterns will, of course, yield a different input data format.


TL/F/6137-6

## Consult LCD manufacturer's data sheet for specific pinouts.

FIGURE 5. Typical 4½-Digit Display Application

## Functional Description (Continued)


*The minimum recommended value for R for the oscillator input is $9 \mathrm{k} \Omega$. An RC time constant of approximately $4.91 \times 10^{-4}$ should produce a backplane frequency between 30 Hz and 150 Hz .

FIGURE 6. Parallel Backplane Outputs


FIGURE 7. External Backplane Clock

Figure 8 shows a four wire remote display that takes advantage of the device's serial input to move many bits of display information on a few wires.

## USING AN EXTERNAL CLOCK

The MM5452/MM5453 LCD Drivers can be used with an externally supplied clock, provided it has a duty cycle of $50 \%$. Deviations from a $50 \%$ duty cycle result in an offset voltage on the LCD. In Figure 7, a flip-flop is used to assure a $50 \%$ duty cycle. The oscillator input is grounded to prevent oscillation and reduce current consumptions in the chips. The oscillator is not used.
Using an external clock allows synchronizing the display drive with AC power, internal clocks, or DVM integration time to reduce interference from the display.

Figure 9 is a general block diagram that shows how the device's serial input can be used to advantage in an analog display. The analog voltage input is compared with a staircase voltage generated by a counter and a digital-to-analog converter or resistor array. The result of this comparison is clocked into the MM5452, MM5453. The next clock pulse increments the staircase and clocks the new data in.
With a buffer amplifier, the same staircase waveform can be used for many displays. The digital-to-analog converter need not be linear; logarithmic or other non-linear functions can be displayed by using weighted resistors or special DACs. This system can be used for status indicators, spectrum analyzers, audio level and power meters, tuning indicators, and other applications.

Functional Description (Continued)


FIGURE 8. Four Wire Remote Display


TL/F/6137-10
Data is high until staircase > input
FIGURE 9. Analog Display

## MM5480 LED Display Driver

## General Description

The MM5480 is a monolithic MOS integrated circuit utilizing N -channel metal gate low threshold, enhancement mode and ion-implanted depletion mode devices. It utilizes the MM5451 die packaged in a 28 -pin package making it ideal for a $31 / 2$ digit display. The MM5480 is designed to drive common anode-separate cathode LED displays. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected either to $V_{D D}$ or to a separate supply of 11 V maximum.

## Features

- Continuous brightness control
- Serial data input


## Block Diagram



TL/F/6138-1
FIGURE 1
Connection Diagram


TL/F/6138-2

Top View FIGURE 2

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Voltage at Any Pin
Storage Temperature
$\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}+12 \mathrm{~V}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Power Dissipation at $25^{\circ} \mathrm{C}$

| Molded DIP Package, Board Mount | $2.4 \mathrm{~W}^{*}$ |
| :--- | ---: |
| Molded DIP Package, Socket Mount | $2.1 \mathrm{~W}^{* *}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec. ) | $300^{\circ} \mathrm{C}$ |

${ }^{*}$ Molded DIP Package, Board Mount, $\theta_{\mathrm{JA}}=52^{\circ} \mathrm{C} / \mathrm{W}$, Derate $19.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
${ }^{* *}$ Molded DIP Package, Socket Mount, $\theta_{\mathrm{JA}}=58^{\circ} \mathrm{C} / \mathrm{W}$, Derate $17.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics

$T_{A}=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $11.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply |  | 4.75 |  | 11 | V |
| IDD | Power Supply Current | Excluding Output Loads |  |  | 7 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Voltage Logical "0" Level | $\pm 10 \mu \mathrm{~A}$ Input Bias | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input Voltage Logical "1" Level | $4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 5.25 \mathrm{~V}$ | 2.2 |  | $\mathrm{V}_{\mathrm{DD}}$ | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}>5.25 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{DD}}-2$ |  | $V_{D D}$ | V |
| $\mathrm{I}_{\mathrm{BR}}$ | Brightness input Current (Note 2) |  | 0 |  | 0.75 | mA |
| lOH | Output Sink Current (Note 3) Segment OFF | $\mathrm{V}_{\text {OUT }}=3.0 \mathrm{~V}$ |  |  | 10.0 | $\mu \mathrm{A}$ |
| lol | Output Sink Current (Note 3) Segment ON | $\begin{aligned} & V_{\text {OUT }}=1 \mathrm{~V} \\ & \text { Brightness Input }=0 \mu \mathrm{~A} \\ & \text { Brightness Input }=100 \mu \mathrm{~A} \\ & \text { Brightness Input }=750 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{gathered} 0 \\ 2.0 \\ 15.0 \\ \hline \end{gathered}$ | 2.7 | $\begin{gathered} 10.0 \\ 4.0 \\ 25.0 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> mA <br> mA |
| $\mathrm{V}_{\text {IBR }}$ | Brightness Input Voltage (Pin 13) | Input Current $=750 \mu \mathrm{~A}$ | 3.0 |  | 4.3 | V |
| OM | Output Matching (Note 1) |  |  |  | $\pm 20$ | \% |

## AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Input Frequency | (Notes 5 and 6) | DC |  | 500 | kHz |
| $\mathrm{t}_{\mathrm{h}}$ | High Time |  | 950 |  |  | ns |
| $\mathrm{t}_{\mathrm{I}}$ | Low Time |  | 950 |  |  | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Input Set-Up Time |  | 300 |  |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold Time |  | 300 |  |  | ns |

Note 1: Output matching is calculated as the percent variation from (I $l_{\text {MAX }}+I_{\text {MIN }}$ )/2.
Note 2: With a fixed resistor on the brightness input pin some variation in brightness will occur from one device to another. Maximum brightness input current can be 2 mA as long as Note 3 and junction temperature equation are complied with.
Note 3: Absolute maximum for each output should be limited to 40 mA .
Note 4: The VOUT voltage should be regulated by the user.
Note 5: AC input waveform specification for test purpose: $\mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 6: Clock input rise and fall times must not exceed 300 ns .

## Functional Description

The MM5480 is specifically designed to operate $31 / 2$-digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading " 1 " followed by the 35 data bits allows data transfer without an additional load signal. The 35 data bits are latched after the 36th bit is complete, thus providing non-multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A $0.001 \mu \mathrm{~F}$ ceramic or mica disc capacitor should be connected to brightness control, pin 13, to prevent possible oscillations.
A block diagram is shown in Figure 1. The output current is typically 20 times greater than the current into pin 13, which is set by an external variable resistor. There is an internal limiting resistor of $400 \Omega$ nominal value.
Figure 4 shows the input data format. A start bit of logical " 1 " precedes the 35 bits of data. At the 36th clock a LOAD signal is generated synchronously with the high state of the clock, which loads the 35 bits of the shift registers into the latches. At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master-slave configuration. There is no clear for the master portion of the first shift register, thus allowing continuous operation.

There must be a complete set of 36 clocks or the shift registers will not clear.
When the chip first powers ON an internal power ON reset signal is generated which resets all registers and all latches. The START bit and the first clock return the chip to its normal operation.
Figure 5 shows the Output Data Format for the 5480. Because it uses only 23 of the possible 35 outputs, 12 of the bits are 'Don't Cares'.
Figure 3 shows the timing relationships between data and clock. A maximum clock frequency of 0.5 MHz is assumed.
For applications where a lesser number of outputs are used, it is possible to either increase the current per output, or operate the part at higher than IV V OUT. The following equation can be used for calculations.

$$
T_{j}=\left(V_{\text {OUT }}\right)\left(l_{\text {LED }}\right)(\text { No. of segments })\left(\theta_{J A}\right)+T_{A}
$$

where:
$T_{j}=$ junction temperature, $150^{\circ} \mathrm{C}$ max.
$\mathrm{V}_{\text {OUT }}=$ the voltage at the LED driver outputs LEED $=$ the LED current
$\theta_{J A}=$ thermal coefficient of the package
$\mathrm{T}_{\mathrm{A}}=$ ambient temperature
$\theta_{\mathrm{JA}}$ (Socket Mount) $=58^{\circ} \mathrm{C} / \mathrm{W}$
$\theta_{\mathrm{JA}}($ Board Mount $)=52^{\circ} \mathrm{C} / \mathrm{W}$


FIGURE 3


FIGURE 4. Input Data Format

| START | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 5451 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| START | X | 1 | 2 | 3 | 4 | 5 | 6 | 7 | X | X | X | 8 | 9 | 10 | 11 | X | X | X | X | 12 | 13 | 14 | 15 | 16 | 17 | X | 18 | X | X | 19 | 20 | 21 | 22 | 23 | X |

FIGURE 5. Output Data Format

Functional Description (Continued)


FIGURE 6. Typical Application of Constant Current Brightness Control ${ }^{\text {TL/F/6138-5 }}$


TL/F/6138-6
FIGURE 7. Brightness Control Varying the Duty Cycle


TL/F/6138-8

## MM5481 LED Display Driver

## General Description

The 5481 is a monolithic MOS integrated circuit utilizing $N$ channel metal gate low threshold, enhancement mode and ion-implanted depletion mode devices. It utilizes the MM5450 die packaged in a 20 -pin package making it ideal for a 2 digit display. The MM5481 is designed to drive common anode-separate cathode LED displays. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected either to $\mathrm{V}_{\mathrm{DD}}$ or to a separate supply of 11 V maximum.

## Features

- Continuous brightness control
- Serial data input

■ No load signal required

- Data enable
- Wide power supply operation
- TTL compatibility
- Alphanumeric capability
- 2 digit LED driver


## Applications

- COPS or microprocessor displays
- Industrial control indicator
- Relay driver
- Instrumentation readouts


## Block and Connection Diagrams



FIGURE 1


Order Number MM5481N See NS Package Number N20A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Any Pin
$V_{S S}$ to $\mathrm{V}_{\mathrm{SS}}+12 \mathrm{~V}$
Storage Temperature
Power Dissipation at $25^{\circ} \mathrm{C}$
Molded DIP Package, Board Mount
Molded DIP Package, Socket Mount

Junction Temperature $\quad+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .) $300^{\circ} \mathrm{C}$
${ }^{*}$ Molded DIP Package, Board Mount, $\theta_{\mathrm{JA}}=61^{\circ} \mathrm{C} / \mathrm{W}$, Derate $16.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
**Molded DIP Package, Socket Mount, $\theta_{J A}=67^{\circ} \mathrm{C} / \mathrm{W}$, Derate $14.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $11.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Power Supply |  | 4.75 |  | 11 | V |
| IDD | Power Supply Current | Excluding Output Loads |  |  | 7 | mA |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Voltages Logical "0" Level | $\pm 10 \mu \mathrm{~A}$ Input Bias | -0.3 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Logical "1" Level | $4.75 \leq \mathrm{V}_{\mathrm{DD}} \leq 5.25$ | 2.2 |  | $V_{D D}$ | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}>5.25$ | $V_{D D}-2$ |  | $V_{D D}$ | V |
| $\mathrm{I}_{\mathrm{BR}}$ | Brightness Input Current (Note 2) |  | 0 |  | 0.75 | mA |
| IOH | Output Sink Current (Note 3) Segment OFF | $\mathrm{V}_{\text {OUT }}=3.0 \mathrm{~V}$ |  |  | 10.0 | $\mu \mathrm{A}$ |
| lOL | Segment ON | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ (Note 4) <br> Brightness Input $=0 \mu \mathrm{~A}$ <br> Brightness Input $=100 \mu \mathrm{~A}$ <br> Brightness Input $=750 \mu \mathrm{~A}$ | $\begin{gathered} 0 \\ 2.0 \\ 15.0 \\ \hline \end{gathered}$ | 2.7 | $\begin{gathered} 10.0 \\ 4.0 \\ 25.0 \end{gathered}$ | $\mu \mathrm{A}$ <br> mA <br> mA |
| VIBR | Brightness Input Voltage (Pin 9) | Input Current $=750 \mu \mathrm{~A}$ | 3.0 |  | 4.3 | V |
| OM | Output Matching (Note 1) |  |  |  | $\pm 20$ | \% |

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{fc}_{\mathrm{C}}$ | Clock Input Frequency | (Notes 5 and 6) | DC |  | 500 | kHz |
| $t_{h}$ | High Time |  | 950 |  |  | ns |
| $t_{1}$ | Low Time |  | 950 |  |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DS}} \\ & \mathrm{t}_{\mathrm{DH}} \\ & \hline \end{aligned}$ | Data Input Set-Up Time Hold Time |  | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ DES | Data Enable Input Set-Up Time |  | 100 |  |  | ns |

Note 1: Output matching is calculated as the percent variation from $I_{\text {MAX }}+I_{\text {MIN }} / 2$.
Note 2: With a fixed resistor on the brightness input pin some variation in brightness will occur from one device to another. Maximum brightness input current can be 2 mA as long as Note 3 and junction temperature equation are compiled with.
Note 3: Absolute maximum for each output should be limited to 40 mA .
Note 4: The VOUT voltage should be regulated by the user.
Note 5: AC input waveform specification for test purpose: $\mathrm{t}_{\mathrm{r}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 6: Clock input rise and fall times must not exceed 300 ns .

## Functional Description

The MM5481 uses the MM5450 die which is packaged to operate 2-digit alphanumeric displays with minimal interference to the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial data and clock. Using a format of a leading " 1 " followed by the 35 data bits allows data transfer without an additional load signal. The 35 data bits are latched after the 36th bit is complete, thus providing nonmultiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A $0.001 \mu \mathrm{~F}$ capacitor should be connected to brightness control, pin 9 , to prevent possible oscillations.
A block diagram is shown in Figure 1. The output current is typically 20 times greater than the current into pin 9 , which is set by an external variable resistor. There is an internal limiting resistor of $400 \Omega$ nominal value.
Figure 4 shows the input data format. A start bit of logical " 1 " precedes the 35 bits of data. At the positive-going-edge of the 36th clock a LOAD signal is generated synchronously with the high state of the clock, which loads the 35 bits of the shift registers into the latches. At the low state of the clock a RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are a static master-slave configuration. There is no clear for the master portion of the first shift register, thus allowing continous operation.

There must be a complete set of 36 clocks (high/low edges) or the shift registers will not clear.

## Data Enable

This active low signal enables the data input pin. If high, the shift register sees zeroes clocked in.
To blank the display at any time, (i.e., power on), clock in 36 or more zeroes, followed by a 'one' (start bit), followed by 36 or more zeroes.

Figure 5 shows the Output Data Format for the MM5481. Because it uses only 14 of the possible 34 outputs, 20 of the bits are 'Don't Cares'. Note that only alternate groups of 4 outputs are used.
Figure 3 shows the timing relationships between data, clock, and data enable. A maximum clock frequency of 0.5 MHz is assumed.

For applications where a lesser number of outputs are used it is possible to either increase the current per output, or operate the part at higher than IV VOUT. The following equation can be used for calculations.

$$
T_{j}=\left(V_{\text {OUT }}\right)\left(l_{\text {LED }}\right)(\text { No. of segments })\left(\theta_{J A}\right)+T_{A}
$$

where:
$T_{j}=$ junction temperature, $150^{\circ} \mathrm{C}$ max.
$V_{\text {OUT }}=$ the voltage at the LED driver outputs
LLED $=$ the LED current
$\boldsymbol{\theta}_{\mathrm{JA}}=$ thermal coefficient of the package
$\mathrm{T}_{\mathrm{A}}=$ ambient temperature
$\theta_{\text {JA }}$ (Socket Mount) $=67^{\circ} \mathrm{C} / \mathrm{W}$
$\theta_{\mathrm{JA}}$ (Board Mount) $=61^{\circ} \mathrm{C} / \mathrm{W}$


FIGURE 4. Input Data Format

Functional Description (Continued)

| START | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 5450 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| START | X | X | X | X | 1 | 2 | 3 | 4 | X | X | X | X | 5 | 6 | 7 | 8 | X | X | X | X | 9 | 10 | 11 | 12 | X | X | X | X | 13 | 14 | X | X | X | X |

FIGURE 5. Output Data Format


TL/F/6139-5
FIGURE 6. Typical Application of Constant Current Brightness Control


TL/F/6139-6
FIGURE 7. Brightness Control Varying the Duty Cycle


Basic Electronically Tuned Television System


TL/F/6139-8

## MM5483 Liquid Crystal Display Driver

## General Description

The MM5483 is a monolithic integrated circuit utilizing CMOS metal-gate low-threshold enhancement mode devices. It is available in a 40 -pin molded package. The chip can drive up to 31 segments of LCD and can be cascaded to increase this number. This chip is capable of driving a $41 / 2^{-}$ digit 7 -segment display with minimal interface between the display and the data source.
The MM5483 stores the display data in latches after it is latched in, and holds the data until another load pulse is received

- Wide power supply operation
- TTL compatibility
- 31 segment outputs
- Alphanumeric and bar graph capability
- Cascade capability


## Applications

- COPSTM or microprocessor displays
- Industrial control indicator
- Digital clock, thermometer, counter, voltmeter
- Instrumentation readouts
- Remote displays


## Features

- Serial data input
- Serial data output


## Block and Connection Diagrams



FIGURE 1



TL/F/6140-2
Top View
FIGURE 2
Order Number MM5483N See NS Package Number N40A

## Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. <br> Voltage at Any Pin <br> $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{SS}}+10 \mathrm{~V}$ <br> Operating Temperature <br> $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> Storage Temperature <br> $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}$ within operating range, $\mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ to $10 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$, unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply |  | 3.0 |  | 10 | V |
| Power Supply Current | $R=1 \mathrm{M}, \mathrm{C}=470 \mathrm{pF}$ <br> Outputs Open <br> $V_{D D}=3.0 \mathrm{~V}$ <br> $V_{D D}=5.0 \mathrm{~V}$ <br> $V_{D D}=10.0 \mathrm{~V}$ <br> OSC $=0 \mathrm{~V}$, Outputs Open, <br> $B P I N=32 \mathrm{~Hz}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}$ |  | $\begin{gathered} 9 \\ 17 \\ 35 \\ \\ 1.5 \end{gathered}$ | $\begin{aligned} & 15 \\ & 25 \\ & 45 \\ & \\ & 2.5 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Input Voltage Levels <br> Logic "0" <br> Logic "1" <br> Logic "0" <br> Logic " 1 " | Load, Clock, Data <br> $V_{D D}=5.0 \mathrm{~V}$ <br> $V_{D D}=5.0 \mathrm{~V}$ <br> $V_{D D}=3.0 \mathrm{~V}$ <br> $V_{D D}=3.0 \mathrm{~V}$ | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.9 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| Output Current Levels Segments and Data Out Sink Source | $\begin{aligned} & V_{D D}=3.0 \mathrm{~V}, V_{O U T}=0.3 \mathrm{~V} \\ & V_{D D}=3.0 \mathrm{~V}, V_{O U T}=2.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 20 \end{aligned}$ |  |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| BP OUT <br> Sink <br> Source | $\begin{aligned} & V_{D D}=3.0 \mathrm{~V}, V_{O U T}=0.3 \mathrm{~V} \\ & V_{D D}=3.0 \mathrm{~V}, V_{O U T}=2.7 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 320 \\ & 320 \end{aligned}$ |  |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{DD}} \geq 4.7 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Frequency, $\mathrm{V}_{\mathrm{DD}}=3 \mathrm{~V}$ |  | 500 | kHz |  |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock Period High | (Notes 1, 2) | 500 |  |  |
|  |  |  |  |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock Period Low |  |  | ns |  |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Set-Up before Clock | 300 |  |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Hold Time after Clock | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{LW}}$ | Minimum Load Pulse Width | 500 |  |  | ns |
| $\mathrm{t}_{\mathrm{LTC}}$ | Load to Clock | 400 |  |  | ns |
| $\mathrm{t}_{\mathrm{CDO}}$ | Clock to Data Valid |  | 400 | 750 | ns |

Note 1: AC input waveform specification for test purpose: $\mathrm{t}_{\mathrm{r}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 2: Clock input rise and fall times must not exceed 300 ns .
Note 3: Output offset voltage is $\pm 50 \mathrm{mV}$ with $\mathrm{C}_{\text {SEGMENT }}=250 \mathrm{pF}, \mathrm{C}_{\mathrm{BP}}=8750 \mathrm{pF}$.

## Functional Description

A block diagram for the MM5483 is shown in Figure 1 and a package pinout is shown in Figure 2. Figure 3 shows a possible 3 -wire connection system with a typical signal format for Figure 3. Shown in Figure 4, the load input is an asynchronous input and lets data through from the shift register to the output buffers any time it is high. The load input can be connected to $\mathrm{V}_{\mathrm{DD}}$ for 2-wire control as shown in Figure 5. In the 2-wire control mode, 31 bits (or less depending on
the number of segments used) of data are clocked into the MM5483 in a short time frame (with less than 0.1 second there probably will be no noticeable flicker) with no more clocks until new information is to be displayed. If data was slowly clocked in, it can be seen to "walk" across the display in the 2 -wire mode. An AC timing diagram can be seen in Figure 6. It should be noted that data out is not a TTLcompatible output.

## Functional Description (Continued)



FIGURE 3. Three-Wire Control Mode


FIGURE 4. Data Format Dlagram


FIGURE 5. Two-Wire Control Mode


FIGURE 6. Timing Diagram

## MM5484 16-Segment LED Display Driver

## General Description

The MM5484 is a low threshold N -channel metal gate circuit using low threshold enhancement and ion implanted depletion devices. The MM5484 is available in a 22 -pin molded package and is capable of driving 16 LED segments. The MM5484 is designed to drive common anode separate cathode LED displays.

## Features

- Serial data input
- Wide power supply operation
- 16 output, 15 mA sink capability
- MM5484 is cascadeable
- TTL compatibility
- No load signal required
- Non multiplex display
- $21 / 2$ digit capability-MM5484

Applications

- COPSTM or microprocessor displays
- Instrumentation readouts
- Industrial control indicator
- Relay driver


## Block and Connection Diagrams



TL/F/6141-1
FIGURE 1. MM5484

Dual-In-Line Package


Order Number MM5484N See NS Package Number N22A

PLCC


TL/F/6141-6
Top View
Order Number MM5484V
See NS Package Number V28A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Voltage at LED Outputs
$\mathrm{V}_{S S}-0.5 \mathrm{~V}$ to $\mathrm{V}_{S S}+12 \mathrm{~V}$
$V_{S S}-0.5 \mathrm{~V}$ to $\mathrm{V}_{S S}+10 \mathrm{~V}$

Operating Temperature $\quad-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Storage Temperature $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation at $25^{\circ} \mathrm{C}$
Molded DIP Package, board mount 2W* Molded DIP Package, socket mount 1.8W**
*Molded DIP Package, board mount, $\quad \theta_{\mathrm{JA}}=63^{\circ} \mathrm{C} / \mathrm{W}$, derate $15.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
**Molded DIP Package, socket mount, $\quad \theta_{\mathrm{JA}}=69^{\circ} \mathrm{C} / \mathrm{W}$, derate $14.5 \mathrm{~m} \mathrm{~W} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
Lead Temperature (Soldering, 10 sec.$) \quad 300^{\circ} \mathrm{C}$

## DC Electrical Characteristics $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $9 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage |  | 4.5 |  | 9 | V |
| Supply Current |  |  | 5 | 10 | mA |
| Logic One |  |  |  |  |  |
| Input High Level VIH |  | 2.4 |  | $\mathrm{~V}_{\mathrm{DD}}+0.5$ | V |
| Logic Zero |  |  |  |  |  |
| Input Low Level VIL | 0 |  | 0.8 | V |  |
| Input Current |  |  | $\pm 1$ | $\mu \mathrm{~A}$ |  |
| Input Capacitance | High or Low Level |  |  |  | pF |

## OUTPUTS

| Data Output Voltage High Level $\mathrm{V}_{\mathrm{OH}}$ Low Level $\mathrm{V}_{\mathrm{OL}}$ Segment Off (Logic Zero on Input) | $\begin{aligned} & \text { IOUT }=0.1 \mathrm{~mA} \\ & \text { lOUT }=-0.1 \mathrm{~mA} \\ & \mathrm{~V}_{\text {OUT }}=12 \mathrm{~V} \\ & \mathrm{R}_{\text {EXT }}=400 \Omega \\ & \hline \end{aligned}$ | $V_{D D}-0.5$ |  | $\begin{aligned} & 0.5 \\ & 50 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mu \mathrm{~A} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Current Segment On (Logic One on Input) Output Voltage | $\begin{aligned} & \mathrm{l}_{\text {OUT }}=15 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{DD}} \geq 6 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.5 | 1.0 | V |

## AC Electrical Characteristics

(See Figure 3.) $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}$ to $9 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Frequency |  |  |  | 0.5 | MHz |
| $\mathrm{t}_{\mathrm{h}}$ | High Time |  | 0.95 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{l}}$ | Low Time |  | 0.95 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{S} 1}$ | Data Setup Time |  | 0.5 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{H} 1}$ | Data Hold Time |  | 0.5 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{S} 2}$ | Enable Setup Time |  | 0.5 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{H} 2}$ | Enable Hold Time |  | 0.5 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{pd}}$ | Data Out Delay |  |  |  | 0.5 | $\mu \mathrm{~s}$ |

Note 1: Under no condition should the power dissipated by the segment driver exceed 50 mW nor the entire chip power dissipation exceed 500 mW .
Note 2: AC input waveform specification for test purpose: $\mathrm{t}_{\mathrm{r}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 3: Clock input rise and fall times must not exceed 500 ns.

## Functional Description

The MM5484 is designed to drive LED displays directly. Serial data transfer from the data source to the display driver is accomplished with 3 signals, DATA IN, CLOCK and EN. ABLE. The signal ENABLE acts as an envelope and only while this signal is at a logic ' 1 ' do the circuits recognize the clock signal.
While ENABLE is high, data on the serial data input is transferred and shifted in the internal shift register on the rising clock edge, i.e. a logic ' 0 ' to logic ' 1 ' transition.

When the ENABLE signal goes to a low (logic zero state), the contents of the shift register is latched and the display will show the new data. While new data is being loaded into the SR the display will continue to show the old data.
For the MM5484, data is output from the serial DATA OUT pin on the falling edge of clock so cascading is made simple with race hazards eliminated.
When the chip first powers on, an internal power on reset signal is generated which resets the SR and latches to zero so that the display will be off.

Timing Diagram


TL/F/6141-5
FIGURE 3

## MM5486 LED Display Driver

## General Description

The MM5486 is a monolithic MOS integrated circuit utilizing N -channel metal-gate low-threshold, enhancement mode and ion-implanted depletion mode devices. It is available in a 40 -pin molded dual-in-line package. The MM5486 is designed to drive common anode-separate cathode LED displays. A single pin controls the LED display brightness by setting a reference current through a variable resistor connected to $V_{D D}$.

## Features

- Continuous brightness control
- Serial data input/outut


## Block and Connection Diagrams



FIGURE 1


TL/F/6142-13

- External load input
- Cascaded operation capability
- Wide power supply operation
- TTL compatibility
- 33 outputs, 15 mA sink capability
- Alphanumeric capability


## Applications

- COPSTM or microprocessor displays
- Industrial control indicator
- Relay driver
- Digital clock, thermometer, counter, voltmeter
- Instrumentation readouts

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
```

Voltage at Any Pin
Operating Temperature
$\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{SS}}+12 \mathrm{~V}$
$-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Power Dissipation at $25^{\circ} \mathrm{C}$
Molded DIP Package, Board Mount 2.5W* 2.3W** Junction Temperature $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$
*Molded DIP Package, Board Mount, $\theta_{\mathrm{JA}}=49^{\circ} \mathrm{C} / \mathrm{W}$, Derate $20.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
**Molded DIP Package, Socket Mount, $\theta_{\mathrm{JA}}=54^{\circ} \mathrm{C} / \mathrm{W}$, Derate $18.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Electrical Characteristics

$T_{A}$ within operating range, $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$ to $11.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$, unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{D D}$ | Power Supply |  | 4.75 |  | 11 | V |
| ${ }_{\text {ID }}$ | Power Supply Current | Excluding Output Loads |  |  | 7 | mA |
| $\begin{aligned} & V_{\mathrm{IL}} \\ & V_{\mathrm{IH}} \end{aligned}$ | Input Voltages Logic "0" Level Logic " 1 " Level | $\pm 10 \mu \mathrm{~A}$ Input Bias $4.75 \leq \mathrm{V}_{\mathrm{DD}} \leq 5.25$ | $\begin{gathered} -0.3 \\ 2.2 \end{gathered}$ |  | $\begin{gathered} 0.8 \\ \mathrm{~V}_{\mathrm{DD}} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\mathrm{V}_{\mathrm{DD}}>5.25$ | $\mathrm{V}_{\mathrm{DD}}-2$ |  | $V_{D D}$ | V |
| $I_{B R}$ | Brightness Input (Note 2) |  | 0 |  | 0.75 | mA |
| $\begin{aligned} & \mathrm{IOH} \\ & \mathrm{IOH} \end{aligned}$ | Output Sink Current (Note 3) Segment OFF Segment ON | $\begin{aligned} & V_{\text {OUT }}=3.0 \mathrm{~V} \\ & V_{\text {OUT }}=1 \mathrm{~V}(\text { Note 4 }) \\ & \text { Brightness Input }=0 \mu \mathrm{~A} \\ & \text { Brightness Input }=100 \mu \mathrm{~A} \\ & \text { Brightness Input }=750 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 0 \\ 2.0 \\ 15 \end{gathered}$ | 2.7 | $\begin{gathered} 10 \\ 10 \\ 4 \\ 25 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA |
| Io | Maximum Segment Current |  |  |  | 40 | mA |
| $\mathrm{V}_{\text {IBR }}$ | Brightness Input Voltage (Pin 19) | Input Current $=750 \mu \mathrm{~A}$ | 3.0 |  | 4.3 | V |
| OM | Output Matching (Note 1) |  |  |  | $\pm 20$ | \% |
| $\begin{aligned} & \mathrm{V}_{\mathrm{OL}} \\ & \mathrm{~V}_{\mathrm{OH}} \end{aligned}$ | Data Output Logical "0" Level Logical " 1 " Level | $\begin{aligned} & \text { IOUT }=0.5 \mathrm{~mA} \\ & \text { I OUT }=100 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & V_{S S} \\ & 2.4 \end{aligned}$ |  | $\begin{gathered} 0.4 \\ \mathrm{~V}_{\mathrm{DD}} \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \mathrm{f}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{h}} \\ & \mathrm{t}_{\mathrm{l}} \\ & \hline \end{aligned}$ | Clock Input Frequency High Time Low Time | (Notes 5 and 6) | $\begin{aligned} & 950 \\ & 950 \end{aligned}$ |  | 500 | kHz ns ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DS}} \\ & \mathrm{t}_{\mathrm{DH}} \end{aligned}$ | Data Input Set-Up Time Hold Time |  | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |

Note 1: Output matching is calculated as the percent variation $\left(I_{\text {MAX }}+I_{\text {MIN }}\right) / 2$.
Note 2: With a fixed resistor on the brightness input pin, some variation in brightness will occur from one device to another. Maximum brightness input current can be 2 mA as long as Note 3 and junction temperature equation are complied with.
Note 3: Absolute maximum for each output should be limited to 40 mA .
Note 4: The VOut voltage should be regulated by the user. See Figures 6 and 7 for allowable Vout vs lout operation.
Note 5: AC input waveform specification for test purpose: $\mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=500 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 6: Clock input rise and fall times must not exceed 300 ns.

## Functional Description

The MM5486 is specifically designed to operate four-digit alphanumeric displays with minimal interface with the display and the data source. Serial data transfer from the data source to the display driver is accomplished with 3 signals, serial data, clock, and load. The data bits are latched by a positive-level load signal, thus providing non-multiplexed, direct drive to the display. When load is high, the data in the shift registers is displayed on the output drivers. Outputs change only if the serial data bits differ from the previous time. Display brightness is determined by control of the output current for LED displays. A $0.001 \mu \mathrm{~F}$ capacitor should be connected to brightness control, pin 19, to prevent possible oscillations. The output current is typically 20 times greater than the current into pin 19, which is set by an external variable resistor. There is an internal limiting resistor of $400 \Omega$ nominal value.
A block diagram is shown in Figure 1.
Figure 4 shows the input data format. Bit " 1 " is the first bit into the data input pin and it will appear on pin 17. A logical " 1 " at the input will turn on the appropriate LED. The load signal latches the 33 bits of the shift register into the latches. The data out pin allows for cascading the shift registers for more than 33 output drivers.

When the chip first powers ON, an internal power ON reset signal is generated which resets all registers and latches The leading clock returns the chip to its normal operation.
Figure 3 shows the timing relationship between data, clock and data enable. A maximum clock frequency of 0.5 MHz is assumed.
For applications where a lesser number of outputs are used, it is possible to either increase the current per output, or operate the part at higher than IV V equation can be used for calculations:

$$
T_{J}=\left(V_{\text {OUT }}\right)\left(l_{\text {LED }}\right)(\text { No. of segments })\left(\theta_{J A}\right)+T_{A}
$$

where:
$\mathrm{T}_{\mathrm{J}}=$ junction temperature, $150^{\circ} \mathrm{C}$ max.
$V_{\text {OUT }}=$ the voltage at the LED driver outputs
LED $=$ the LED current
$\theta_{\mathrm{JA}}=$ thermal coefficient of the package
$\mathrm{T}_{\mathrm{A}}=$ ambient temperature
$\theta_{\mathrm{JA}}$ (Socket Mount) $=54^{\circ} \mathrm{C} / \mathrm{W}$
$\theta_{\mathrm{JA}}$ (Board Mount) $=49^{\circ} \mathrm{C} / \mathrm{W}$
The above equation was used to plot Figure 6, Figure 7, and Figure 8.


TL/F/6142-3
FIGURE 3

*This leading clock is necessary only after power ON.
FIGURE 4. Input Data Format


FIGURE 5

Typical Applications


TL/F/6142-9

$$
\mathrm{I}_{19}=\frac{\Delta V}{1 \mathrm{k}}
$$

FIGURE 9. Constant Current Brightness Control


FIGURE 10. Brightness Control Varying the Duty Cycle

Typical Applications (Continued)
Basic Electronically Tuned Radio System


TL/F/6142-11

Duplexing 8 Digits with One MM5486


TL/F/6142-12
*This driver has 7 segments only.

## MM58201 Multiplexed LCD Driver

## General Description

The MM58201 is a monolithic CMOS LCD driver capable of driving up to 8 backplanes and 24 segments. A 192-bit RAM stores the data for the display. Serial input and output pins are provided to interface with a controller. An RC oscillator generates the timing necessary to refresh the display. The magnitude of the driving waveforms can be adjusted with the $V_{\text {TC }}$ input to optimize display contrast. Four additional bits of RAM allow the user to program the number of backplanes being driven, and to designate the driver as either a master or slave for cascading purposes. When two or more drivers are cascaded, the master chip drives the backplane lines, and the master and each slave chip drive 24 segment lines. Synchronizing the cascaded drivers is accomplished by tying the RC OSC pins together and the BP1 pins together.
The MM58201 is packaged in a 40-lead dual-in-line package, or 44 lead plastic chip carrier package.

## Block Diagram



TL/F/6146-1
FIGURE 1

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Voltage at Any Pin
Operating Temperature Range
Storage Temperature Range

$$
\begin{array}{r}
V_{\text {SS }}-0.3 \mathrm{~V} \text { to } \mathrm{V}_{\text {SS }}+18 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to } 70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

Power Dissipation at $25^{\circ} \mathrm{C}$
Molded DIP Package, board mount $\quad 2.9 W^{*}$ Molded DIP Package, socket mount $\quad \theta_{\mathrm{JA}}=43^{\circ} \mathrm{C} / \mathrm{W}$, Molded DIP Package, board mount, derate $23.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$
**Molded DIP Package, socket mount,
$\theta_{\mathrm{JA}}=47^{\circ} \mathrm{C} / \mathrm{W}$, derate $21.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$
Operating $\mathrm{V}_{\mathrm{DD}}$ Range $\quad \mathrm{V}_{\mathrm{SS}}+7.0 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}+18.0 \mathrm{~V}$
Lead Temperature (Soldering,
10 seconds)
$300^{\circ} \mathrm{C}$

DC Electrical Characteristics $\mathrm{Min} /$ max limits apply across temperature range unless otherwise noted.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Quiescent Supply Current |  |  |  | 0.3 | mA |
| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage |  | $0.45 \mathrm{~V}_{\mathrm{DD}}$ |  | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{V}_{\text {IN }(0)}$ | Logical " 0 " Input Voltage |  | $\mathrm{V}_{S S}-0.3$ |  | 1.0 | V |
| $\mathrm{V}_{\text {OUT }}(0)$ | Logical " 0 " Output Voltage | $\mathrm{I}_{\mathrm{SINK}}=0.6 \mathrm{~mA}$ |  |  | 0.4 | V |
| IOUT(1) | Logical "1" Output Leakage Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {DD }}$ | 0 |  | $\pm 10$ | $\mu \mathrm{A}$ |
| $\operatorname{lin(1)}$ | Logical " 1 " Input Leakage Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{DD}}$ | 0 |  | 1.0 | $\mu \mathrm{A}$ |
| $\underline{I N}(0)$ | Logical "0" Input Leakage Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {SS }}$ | -1.0 |  | 0 | $\mu \mathrm{A}$ |
| $V_{\text {TC }}$ | Input Voltage |  | 4.5 |  | $V_{D D}+0.3$ | V |
| $\mathrm{V}_{\text {TC }}$ | Input Impedance |  | 10 |  | 30 | k $\Omega$ |
| Z OUT | Output Impedance | Backplane and Segment Outputs |  |  | 10 | $\mathrm{k} \Omega$ |
| ZOUT | DC Offset Voltage | Between Any Backplane and Segment Output | 0 |  | $\pm 10$ | mV |

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{DD}}$ within operating range unless otherwise noted.

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $f_{\text {OSC }}$ | Oscillator Frequency* |  | $128 \eta$ |  | $400 \eta$ | Hz |
| $\mathrm{f}_{\mathrm{CLK} \text { IN }}$ | Clock Frequency |  | DC |  | 100 | kHz |
| $\mathrm{t}_{\mathrm{ON}}$ | Clock Pulse Width |  | 5.0 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{OFF}}$ | Clock OFF Time |  | 5.0 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{ts}_{\mathrm{S}}$ | Input Data Set-Up Time |  | 2.0 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Input Data Hold Time |  | 1.0 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {ACC }}$ | Access Time |  | 5.0 |  |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{r}}$ | Rise Time | Backplane, Segment Outputs <br> $C_{L}=2000 \mathrm{pF}$ |  |  | 60 | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | Backplane, Segment Outputs <br> $C_{L}=2000 \mathrm{pF}$ |  |  | 60 | $\mu \mathrm{~s}$ |

* $\eta$ is the number of backplanes programmed.


## Connection Diagrams

## Dual-In-Line Package



Top Vlew

Plastic Chip Carrier


Top Vlew

FIGURE 2
Order Number MM58201N or MM58201V
See NS Package Number N40A or V44A

## Switching Time Waveforms



TL/F/6146-3


TL/F/6146-5

## Functional Description

A functional diagram of the MM58201 LCD driver is shown in Figure 1. Connection diagrams are shown in Figure 2.

## SERIAL INPUTS AND OUTPUTS

A negative-going edge on the $\overline{\mathrm{CS}}$ input initiates a frame. The $\overline{\mathrm{CS}}$ input must then stay low for at least one rising edge of CLK IN, and may not be pulsed low again for the next 31 clocks. At least one clock must occur while $\overline{\mathrm{CS}}$ is high. If CLK IN is held at a logic " 1 ", $\overline{\mathrm{CS}}$ is disabled. This allows the signal that drives $\overline{\mathrm{CS}}$ to be used for other purposes when the MM58201 is not being addressed.
CLK IN latches data from the DATA IN input on its rising edge. Data from the DATA OUT pin changes on the falling edge of CLK $\mathbb{N}$ and is valid before the next rising edge.
The first five bits of data following $\overline{\mathrm{CS}}$ are the address bits (Figure 3). The address selects the column where the operation is to start. Bit 1 is the MSB and bit 5 is the LSB. The sixth bit is the read/write bit. A logic " 1 " specifies a read operation and a logic " 0 " specifies a write operation. The next 24 bits are the data bits. The first data bit corresponds to the BP1 row of the display, the second data bit to the BP2 row, and so on. After the eighth and sixteenth data bits, the column pointer is incremented. When starting address 10110 or 10111 is specified, the column pointer increments from 10111 to 00000.
During a read or write cycle, the LCD segment outputs do not reflect the data in the RAM. To avoid disrupting the pattern viewed on the display, the read or write cycle time should be kept short. Since the LCD turn-on time can be as little as 30 ms , a clock rate of at least 10 kHz would be required in order to address the entire contents of the RAM within that time interval. The formula below can be used to estimate the minimum clock rate:

$$
f_{C L K} I N=\frac{30}{\left(t_{L C D}-7 t_{s}\right)}
$$

where $t_{s}$ is the processor's set-up time between each read or write cycle, and $t_{L C D}$ is the minimum turn-on or turn-off time of the LCD as specified by the LCD manufacturer.
The DATA OUT output is an open drain N -channel device to $V_{\text {sS }}$ (Figure 4). With an external pull-up this configuration allows the controller to operate at a lower supply voltage, and also permits the DATA OUT output to be wired in parallel with the DATA OUT outputs from any other drivers in the system.
To program the number of backplanes being driven and the $\mathrm{M} / \mathrm{S}$ bit, load address 11000, a write bit, three bits for the number of backplanes (Table I), and the $M / \bar{S}$ bit. The remaining 20 data bits will be ignored but it is necessary to provide 21 more clocks before initiating another frame.

TABLE I. Backplane Select

| Number of <br> Backplanes | B2 | B1 | B0 |
| :---: | :---: | :---: | :---: |
| 2 | 0 | 0 | 1 |
| 3 | 0 | 1 | 0 |
| 4 | 0 | 1 | 1 |
| 5 | 1 | 0 | 0 |
| 6 | 1 | 0 | 1 |
| 7 | 1 | 1 | 0 |
| 8 | 1 | 1 | 1 |

## RC OSC Pin

This oscillator generates the timing required for multiplexing the liquid crystal display. The oscillator operates at a frequency that is $4 \eta$ times the refresh rate of the display, where $\eta$ is the number of backplanes programmed. Since the refresh rate should be in the range from 32 Hz to 100 Hz , the oscillator frequency must be:

$$
128 \eta \leq \text { fosc } \leq 400 \eta
$$

The frequency of oscillation is related to the external R and C components in the following way:

$$
\mathrm{fosc}=\frac{1}{1.25 R C} \pm 30 \%
$$

The value used for the external resistor should be in the range from $10 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$.
The value used for the external capacitor should be less than $0.005 \mu \mathrm{~F}$.

## $V_{T C}$ Pin

The $\mathrm{V}_{\mathrm{TC}}$ pin is an analog input that controls the contrast of the segments on the LCD. If eight backplanes are being driven ( $\eta=8$ ), a voltage of typically 8 V is required at $25^{\circ} \mathrm{C}$. The voltage for optimum contrast will vary from display to display. It also has a significant negative temperature coefficient.
The voltage source on the $\mathrm{V}_{\mathrm{TC}}$ input must be of relatively low impedance since the input impedance of $\mathrm{V}_{\mathrm{TC}}$ ranges from $10 \mathrm{k} \Omega$ to $30 \mathrm{k} \Omega$. A suitable circuit is shown in Figure 5. In a standby mode, the $V_{T C}$ input can be set to $V_{S s}$. This reduces the supply current to less than $300 \mu \mathrm{~A}$ per driver.

## BACKPLANE AND SEGMENT OUTPUTS

Connect the backplane and segment outputs directly to the LCD row and column lines. The outputs are designed to drive a display with a total ON capacitance of up to 2000 pF . The output structure consists of transmission gates tapped off of a resistor string driven by $\mathrm{V}_{\text {TC }}$ (Figure 6).
A critical factor in the lifetime of an LCD is the amount of DC offset between a backplane and segment signal. Typically, 50 mV of offset is acceptable. The MM58201 guarantees an offset of less than 10 mV .
The BP1 output is disabled when the M/ $\overline{\mathrm{S}}$ bit is set to zero. This allows the BP1 output from the master chip to be connected directly to it so that synchronizing signals can be generated. Synchronization occurs once each refresh cycle, so the cascaded chips are assured of remaining synchronized.

Functional Description (Continued)



| $A 4$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $A 3$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| $A 2$ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |
| $A 1$ | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 |
| $A 0$ | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

Diagram above shows where data will appear on display if starting address 01100 is specified in data format
FIGURE 3. Data Format


TL/F/6146-7
FIGURE 4. DATA OUT Structure

Functional Description (Continued)


FIGURE 5. Typical Application


TL/F/6146-9
FIGURE 6. Structure of LCD Outputs

## MM58241 High Voltage Display Driver

## General Description

The MM58241 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P - and N -channel devices. It is available both in 40-pin molded dual-in-line packages or as dice. The MM58241 is particularly suited for driving high voltage ( 60 V max) vacuum fluorescent (VF) displays (e.g., a 32 -digit alphanumeric or dot matrix display).

## Applications

- COPSTM or microprocessor-driven displays
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

■ Direct interface to high voltage display

- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- Display blanking control input
- Simple to cascade


## Block Diagram



FIGURE 1

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Voltage at Any Input Pin Voltage at Any Display Pin
$V_{D D}+\left|V_{D I S}\right|$
Storage Temperature
Power Dissipation at $+25^{\circ} \mathrm{C}$
Molded DIP Package, Board Mount
Molded DIP Package, Socket Mount
Junction Temperature
$V_{D D}+0.3 V$ to $V_{S S}-0.3 V$
$V_{D D}$ to $V_{D D}-62.5 \mathrm{~V}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
2.28W* 2.05W** $130^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .)

## Operating Conditions

| erating Con | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VDD) |  |  |  |
| $\mathrm{V}_{\text {SS }}=0 \mathrm{~V}$ | 4.5 | 5.5 | V |
| Display Voltage (V $\mathrm{V}_{\text {DIS }}$ ) | -55 | -25 | V |
| Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

*Molded DIP Package, Board Mount, $\theta_{\mathrm{JA}}=46^{\circ} \mathrm{C} / \mathrm{W}$, Derate $21.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.
${ }^{* *}$ Molded DIP Package, Socket Mount, $\theta_{\mathrm{JA}}=51^{\circ} \mathrm{C} / \mathrm{W}$, Derate $19.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

## DC Electrical Characteristics

$T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IDD } \\ & \text { IDIS } \end{aligned}$ | Power Supply Currents | $V_{I N}=V_{S S} \text { or } V_{D D}, V_{S S}=O V,$ <br> $V_{\text {DIS }}$ Disconnected $V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DIS}}=-55 \mathrm{~V}$ <br> All Outputs Low |  |  | $\begin{gathered} 150 \\ 10 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \end{aligned}$ | Input Logic Levels DATA IN, CLOCK ENABLE, BLANK <br> Logic ' 0 ' <br> Logic '1' | (Note 1) | 2.4 |  | 0.8 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{VOH}_{\mathrm{OH}}$ | Data Output Logic Levels <br> Logic '0' <br> Logic '1' <br> Logic '1' | $\begin{aligned} & \text { IOUT }=400 \mu \mathrm{~A} \\ & \text { IOUT }=-10 \mu \mathrm{~A} \\ & \text { IOUT }=-500 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}-0.5 \\ 2.8 \end{gathered}$ |  | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| I | Input Currents DATA IN, CLOCK ENABLE, BLANK | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Input Capacitance DATA IN, CLOCK ENABLE, BLANK |  |  |  | 15 | pF |
| Roff <br> RoN | Display Output Impedances <br> Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-25 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-40 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-55 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-25 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-40 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-55 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 70 \\ & 80 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 2.6 \\ & 2.3 \end{aligned}$ | $\begin{array}{r} 400 \\ 550 \\ 650 \\ 4.0 \\ 3.7 \\ 3.4 \end{array}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| V ${ }_{\text {DOL }}$ | Display Output Low Voltage | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \text { lout }=\text { Open Circuit, } \\ & -55 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DIS}} \leq-25 \mathrm{~V} \end{aligned}$ | $V_{\text {DIS }}$ |  | $\mathrm{V}_{\text {DIS }}+4$ | V |

Note 1: $74 \mathrm{LSTTL} \mathrm{V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ @ $\mathrm{l}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}, \mathrm{TTL} \mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ © $\mathrm{IOUT}=-400 \mu \mathrm{~A}$.

## AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{f}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{H}} \\ & \mathrm{t}_{\mathrm{L}} \\ & \hline \end{aligned}$ | Clock Input Frequency High Time Low Time | (Notes 3 and 4) | $\begin{array}{r} 300 \\ 300 \\ \hline \end{array}$ |  | 800 | $\begin{gathered} \mathrm{kHz} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{gathered}$ |
| $\begin{aligned} & t_{\mathrm{DS}} \\ & \mathrm{t}_{\mathrm{DH}} \end{aligned}$ | Data Input Set-Up Time Hold Time |  | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ES}} \\ & \mathrm{t}_{\mathrm{EH}} \end{aligned}$ | Enable Input Set-Up Time Hold Time |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {cDO }}$ | Data Output CLOCK Low to Data Out Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 500 | ns |

Note 2: For timing purposes, the signals ENABLE and BLANK can be considered to be totally independent of each other.
Note 3: AC input waveform specification for test purposes: $t_{r}, t_{f} \leq 20 \mathrm{~ns}, \mathrm{f}=800 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 4: Clock input rise and fall times must not exceed $5 \mu \mathrm{~s}$.

## Connection Diagrams



Order Number MM58241N or MM58241V

## See NS Package Number N40A or V44A

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58421 uses three signals, DATA IN, CLOCK and ENABLE, where ENABLE acts as an external load signal. Display blanking can be achieved by means of the BLANKING CONTROL input, and a logic ' 1 ' will turn off all sections of the display. A block diagram of the MM58241 is shown in Figure 1.
Figure 2 shows the pinout of the MM58241 device, where output 1 (pin 18) is equivalent to bit 1 , i.e., the first bit of data

Plastic Chip Carrier


Top View
to be loaded into the shift register following ENABLE high. A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.
A significant reduction in discrete board components can be achieved by use of the MM58241, because external pulldown resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.

## Functional Description (Continued)

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58241.
To clear (reset) the display driver at power on or any time, the following flushing routine may be used. With the enable signal high, clock in 32 zeroes. Drive the enable signal low and the display will be blank. It is recommended to clear the driver at power on.
In Figure 5, the ENABLE signal acts as an envelope, and only while this signal is at a logic ' 1 ' does the circuit accept CLOCK input signals. Data is transferred and shifted in the internal shift register on the rising clock edge, i.e., '0'-'1' transition. When the ENABLE signal goes low, the contents of the shift registers are latched, and the display will show
new data. During data transfer, the display will show old data. DATA OUT is also provided on the MM58241, being output on the falling edge. At any time, the display may be blanked under processor control, using the BLANKING CONTROL input.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58241 is used to provide the grid drive for a 32-digit $5 \times 7$ dot matrix vaccum fluorescent (VF) display. The anode drive in this example is provided by another member of the high voltage display driver family, namely the MM58248, which does not require an externally generated load signal.

## Timing Diagrams



For the purposes of AC measurements, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$.
FIGURE 4. Clock and Data Timings

Timing Diagrams (Continued)


## Typical Application



TL/F/5600-7
FIGURE 6. Microprocessor-Controlled Word Processor

## MM58242 High Voltage Display Driver

## General Description

The MM58242 is a monolithic MOS integrated circuit utiliz ing CMOS metal gate low threshold P and N -channel devices. It is available both in 28 -pin molded dual-in-line packages or as dice. The MM58242 is particularly suited for driving high voltage ( 60 V max) vacuum fluorescent (VF) displays (e.g., a 20 -digit alphanumeric or dot matrix display).

## Applications

- COPSTM or microprocessor-driven displays
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- Display blanking control input
- Simple to cascade


## Block Diagram



Absolute Maximum Ratings
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Voltage at Any Input Pin
Voltage at Any Display Pin
$V_{D D}+\left|V_{D I S}\right|$
Storage Temperature
$V_{D D}+0.3 V$ to $V_{S S}-0.3 V$
$V_{D D}$ to $V_{D D}-62.5 \mathrm{~V}$
62.5 V
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation at $+25^{\circ} \mathrm{C}$
$\begin{array}{lr}\text { Molded DIP Package, Board Mount } & 2.03 W^{*} \\ \text { Molded DIP Package, Socket Mount } & 1.83 \text { W** }^{*}\end{array}$
Junction Temperature
$130^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .) $260^{\circ} \mathrm{C}$
*Molded DIP Package, Board Mount, $\theta_{\mathrm{JA}}=52^{\circ} \mathrm{C} / \mathrm{W}$,
Derate $19.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.
${ }^{* *}$ Molded DIP Package, Socket Mount, $\theta_{\mathrm{JA}}=58^{\circ} \mathrm{C} / \mathrm{W}$,
Derate $17.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$.

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{D D}\right)$ <br> $V_{S S}=0 \mathrm{~V}$ | 4.5 | 5.5 | V |
| Display Voltage $\left(\mathrm{V}_{\mathrm{DIS}}\right)$ | -55 | -25 | V |
| Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IDD } \\ & \text { IDIS } \end{aligned}$ | Power Supply Currents | $\begin{aligned} & V_{I N}=V_{S S} \text { or } V_{D D}, V_{S S}=0 \mathrm{~V}, V_{D I S} \text { Disconnected } \\ & V_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DIS}}=55 \mathrm{~V} \\ & \text { All Outputs Low } \end{aligned}$ |  |  | $\begin{gathered} 150 \\ 10 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \end{aligned}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \end{aligned}$ | Input Logic Levels DATA IN, CLOCK ENABLE, BLANK <br> Logic ' 0 ' Logic '1' | (Note 1) | 2.4 |  | 0.8 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | Data Output Logic Levels <br> Logic '0' <br> Logic '1' <br> Logic '1' | $\begin{aligned} & \text { lout }=400 \mu \mathrm{~A} \\ & \text { IOUT }=-10 \mu \mathrm{~A} \\ & \text { I OUT }=-500 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}-0.5 \\ 2.8 \end{gathered}$ |  | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Input Currents DATA IN, CLOCK ENABLE, BLANK | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance DATA IN, CLOCK ENABLE, BLANK |  |  |  | 15 | pF |
| Roff <br> $\mathrm{R}_{\mathrm{ON}}$ | Display Output Impedances Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \\ & V_{D I S}=-25 \mathrm{~V} \\ & V_{\text {DIS }}=-40 \mathrm{~V} \\ & V_{\text {DIS }}=-55 \mathrm{~V} \\ & V_{\text {DIS }}=-25 \mathrm{~V} \\ & V_{\text {DIS }}=40 \mathrm{~V} \\ & V_{\text {DIS }}=-55 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 70 \\ & 80 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 2.6 \\ & 2.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 400 \\ & 550 \\ & 650 \\ & 4.0 \\ & 3.7 \\ & 3.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {DOL }}$ | Display Output Low Voltage | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \text { I IOUT }=\text { Open Circuit, } \\ & -55 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DIS}} \leq-25 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {DIS }}$ |  | $\mathrm{V}_{\text {DIS }}+4$ | V |

Note 1: 74LSTTL $V_{O H}=2.7 \mathrm{~V}$ @ $\mathrm{IOUT}=-400 \mu \mathrm{~A}, \mathrm{TTL} \mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ @ $\mathrm{IOUT}=-400 \mu \mathrm{~A}$.

AC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{Cto}+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clock Input Frequency, $f_{C}$ High Time, $\mathrm{t}_{\mathrm{H}}$ Low Time, $\mathrm{t}_{\mathrm{L}}$ | (Notes 3 and 4) | $\begin{aligned} & 300 \\ & 300 \\ & \hline \end{aligned}$ |  | 800 | kHz <br> ns <br> ns |
| Data Input Set-Up Time, tDS Hold Time, $t_{D H}$ |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Enable Input Set-Up Time, $\mathrm{t}_{\mathrm{ES}}$ Hold Time, $\mathrm{t}_{\mathrm{EH}}$ | (Note 2) | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| Data Output CLOCK Low to Data Out Time, tcDO | $C_{L}=50 \mathrm{pF}$ |  |  | 500 | ns |

Note 2: For timimg purposes, the signals ENABLE and BLANK can be considered to be totally independent of each other.
Note 3: AC input waveform specification for test purposes: $\mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=800 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 4: Clock input rise and fall times must not exceed $5 \mu \mathrm{~s}$.

## Connection Diagrams

Dual-In-Line Package



## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58242 uses three signals, DATA IN, CLOCK and ENABLE, where ENABLE acts as an external load signal. Display blanking can be achieved by means of the BLANKING CONTROL input, and a logic ' 1 ' will turn off all sections of the display. A block diagram of the MM58242 is shown in Figure 1.
Figure 2 shows the pinout of the MM58242 device, where output 1 (pin 12) is equivalent to bit 1 (i.e., the first bit of data to be loaded into the shift register following ENABLE high). A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.
A significant reduction in discrete board components can be achieved by use of the MM58242, because external pulldown resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied, However, Figures 3a and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.
Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58242.

To clear (reset) the display driver at "power on" or any time, the following flushing routine may be used. With the enable signal high, clock in 20 zeroes. Drive the enable signal low and the display will be blank. It is recommended to clear the driver at power on.
In Figure 5, the ENABLE signal acts as an envelope, and only while this signal is at a logic ' 1 ' does the circuit accept CLOCK input signals. Data is transferred and shifted in the internal shift register on the rising clock edge, i.e., ' 0 '-' 1 ' transition. When the ENABLE signal goes low, the contents of the shift registers are latched, and the display will show new data. During data transfer, the display will show old data. DATA OUT is also provided on the MM58242 being output on the falling edge. At any time, the display may be blanked under processor control, using the BLANKING CONTROL input.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58242 is used to provide the grid drive for a 40 -digit 2 line $5 \times 7$ multiplexed vacuum fluorescent (VF) display. The anode drive in this example is provided by another member of the high voltage display driver family, namely the MM58248, which does not require an externally generated load signal.


Timing Diagrams


FIGURE 4. Clock and Data Timings


FIGURE 5. MM58242 Timings (Data Format)

## Typical Application



FIGURE 6. Microprocessor-Controlled Word Processor

## MM58248 High Voltage Display Driver

## General Description

The MM58248 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P - and N -channel devices. It is available both in 40 -pin molded dual-in-line packages or as dice. The MM58248 is particularly suited for driving high voltage ( 60 V max) vacuum fluorescent (VF) displays (e.g., a $5 \times 7$ dot matrix display).

## Applications

- COPSTM or microprocessor-driven display
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- No load signal required


## Block Diagram



TL/F/5599-1
FIGURE 1

## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Junction Temperature <br> Lead Temperature |  |  | $\begin{aligned} & 130^{\circ} \mathrm{C} \\ & 260^{\circ} \mathrm{C} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: |
| Voltage at Any Input Pin $\quad V_{D D}+0.3 \mathrm{~V}$ to $\mathrm{V}_{S S}-0.3 \mathrm{~V}$ |  |  |  |  |
| Voltage at Any Display Pin $\quad V_{D D}$ to $V_{D D}-62.5 \mathrm{~V}$ | Operating Conditions |  |  |  |
| $\mathrm{V}_{\mathrm{DD}}+\left\|\mathrm{V}_{\text {DIS }}\right\| \quad 62.5 \mathrm{~V}$ |  | Min | Max | Units |
| Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{DD}}$ ) |  |  |  |
| Power Dissipation at $+25^{\circ} \mathrm{C}$ | VSS $=0 \mathrm{~V}$ | 4.5 | 5.5 | $v$ |
| Molded DIP Package, Board Mount 2.28W* | Display Voltage (V $\mathrm{V}_{\text {DIS }}$ ) | -55 | -25 | $\checkmark$ |
| Molded DIP Package, Socket Mount 2.05W** | Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| *Molded DIP Package, Board Mount $\theta_{\mathrm{JA}}=46^{\circ} \mathrm{C} / \mathrm{W}$, |  |  |  |  |
| ${ }^{* *}$ Molded DIP Package, Socket Mount, $\theta_{\mathrm{JA}}=51^{\circ} \mathrm{C} / \mathrm{W}$, Derate $19.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+25^{\circ} \mathrm{C}$. |  |  |  |  |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Power Supply Currents | $V_{\mathbb{I N}}=V_{S S} \text { or } V_{D D}, V_{S S}=0 V$ <br> $V_{\text {DIS }}$ Disconnected |  |  | 150 | $\mu \mathrm{A}$ |
| ${ }_{\text {IDIS }}$ |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DIS}}=-55 \mathrm{~V}, \text { All Outputs Low } \end{aligned}$ |  |  | 10 | mA |
| $\mathrm{V}_{\text {IL }}$ | Input Logic Levels DATA IN, CLOCK Logic '0' |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input Logic Levels DATA IN, CLOCK Logic ' 1 ' | (Note 1) | 2.4 |  |  | V |
| I/N | Input Currents, DATA IN, CLOCK | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance, DATA IN, CLOCK |  |  |  | 15 | pF |
| RofF | Display Output Impedances Output Off (Figure 3a) | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-25 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-40 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-55 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 70 \\ & 80 \end{aligned}$ |  | $\begin{aligned} & 400 \\ & 550 \\ & 650 \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ |
| RON | Display Output Impedances Output on (Figure 3b) | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & \mathrm{~V}_{D I S}=-25 \mathrm{~V} \\ & V_{D I S}=-40 \mathrm{~V} \\ & V_{D I S}=-55 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.0 \\ & 2.6 \\ & 2.3 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 3.7 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \end{aligned}$ $\mathrm{k} \Omega$ |
| $\mathrm{V}_{\text {DOL }}$ | Display Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \text { IOUT }=\text { Open Circuit, } \\ & -55 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DIS}} \leq-25 \mathrm{~V} \end{aligned}$ | V DIS |  | $\mathrm{V}_{\text {DIS }}+4$ | V |

Note 1: $74 \mathrm{LSTTL} \mathrm{V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ @ $\mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}, \mathrm{TTL} \mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ @ $\mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}$.
AC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Input Frequency | (Notes 2, 3) |  |  | 1.0 | MHz |
| $t_{H}$ | Clock Input High Time |  | 300 |  |  | ns |
| $t_{L}$ | Clock Input Low Time |  | 300 |  |  | ns |
| $t_{\text {DS }}$ | Data Input Setup Time | $C_{L}=50 \mathrm{pF}$ | 100 |  |  | ns |
| $t_{\text {DH }}$ | Data Input Hold Time |  | 100 |  |  | ns |

Note 2: AC input waveform specification for test purposes: $t_{\mathrm{f}}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=1 \mathrm{MHz}, 50 \% \pm 10 \%$ duty cycle.
Note 3: Clock input rise and fall times must not exceed $5 \mu \mathrm{~s}$.

## Connection Diagrams

## Dual-In-Line Package



TL/F/5599-2

## Top View

Order Number MM58248N See NS Package Number N40A


Top View
Order Number MM58248V See NS Package Number V44A

FIGURE 2

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58248 uses two signals, DATA IN and CLOCK, with a format of a leading ' 1 ' followed by the 35 data bits, hence allowing data transfer without an additional signal. A block diagram of the MM58248 is shown in Figure 1.
Figure 2 shows the pinout of the MM58248 device, where output 1 (pin 18) is equivalent to bit 1, i.e., the first bit of data to be loaded into the shift register following the start bit. A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.
A significant reduction in discrete board components can be achieved by the use of the MM58248, because external pull-down resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.
Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58248.

In Figure 5, a start bit of logic '1' precedes the 35 bits of data, each bit being accepted on the rising edge of CLOCK, i.e., a '0'-'1' transition. At the 36th clock, a LOAD signal is generated synchronously with the high state of the clock, thus loading the 35 bits of the shift register into the latches. At the low state of the clock, a RESET signal is generated, clearing all bits of the shift register for the next set of data. Hence, a complete set of 36 clock pulses is needed for the MM58248, or the shift register will not clear. To clear (reset) the display driver at 'power on' or any time, the following flushing routine may be used. Clock in 36 "zeroes", followed by a "one" (start bit), followed by 35 "zeroes". This procedure will completely blank the display. It is recommended to clear the driver at power on.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58248 is used to provide the anode drive for a 32 -digit $5 \times 7$ dot matrix vacuum fluorescent (VF) display. The grid drive in this example is provided by another member of the high voltage display driver family, namely the MM58241, which has the additional features of a BLANKING CONTROL pin, a DATA OUT pin, and an ENABLE (external load signal) pin.

Functional Description (Continued)



Timing Diagrams


For the purposes of AC measurement, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$.
TL/F/5599-5
FIGURE 4. Clock and Data Timings


## Typical Applications



FIGURE 6. Microprocessor-Controlled Word Processor

## MM58341 High Voltage Display Driver

## General Description

The MM58341 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P and N -channel devices. It is available both in 40-pin molded dual-in-line packages or as dice. The MM58341 is particularly suited for driving high voltage ( 35 V max) vacuum fluorescent (VF) displays, (e.g., a 32-digit alphanumeric or dot matrix display).

## Applications

- COPSTM or microprocessor-driven displays
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- Display blanking control input
- Simple to cascade


## Block Diagram



TL/F/5603-1

FIGURE 1

## Absolute Maximum Ratings <br> If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. <br> Voltage at Any Input Pin $\quad V_{D D}+0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ <br> Voltage at Any Display Pin <br> $V_{D D}+\left|V_{D I S}\right|$ <br> Storage Temperature <br> Power Dissipation at $25^{\circ} \mathrm{C}$ <br> $\begin{array}{lr}\text { Molded DIP Package, Board Mount } & 2.28 W^{*} \\ \text { Molded DIP Package, Socket Mount } & 2.05 \text { W** }^{*}\end{array}$ *Molded DIP Package, Board Mount, $\quad \theta_{\mathrm{JA}}=46^{\circ} \mathrm{C} / \mathrm{W}$ Derate $21.7 \mathrm{~mW}{ }^{\circ} \mathrm{C}$ Above $25^{\circ} \mathrm{C}$ <br> ${ }^{* *}$ Molded DIP Package, Socket Mount, $\quad \theta_{\mathrm{JA}}=51^{\circ} \mathrm{C} / \mathrm{W}$ Derate $19.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $25^{\circ} \mathrm{C}$ <br> Junction Temperature <br> $130^{\circ} \mathrm{C}$ <br> Lead Temperature (Soldering, 10 seconds) $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{DD}}\right)$ |  |  |  |
| V $_{\text {SS }}=0 \mathrm{~V}$ | 4.5 | 5.5 | V |
| Display Voltage $\left(\mathrm{V}_{\mathrm{DIS}}\right)$ | -30 | -10 | V |
| Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD | Power Supply Currents | $V_{\mathbb{I N}}=V_{S S} \text { or } V_{D D}, V_{S S}=0 V$ <br> $V_{\text {DIS }}$ Disconnected |  |  | 150 | $\mu \mathrm{A}$ |
| IDIS |  | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V}, \text { All Outputs Low } \end{aligned}$ |  |  | 10 | mA |
| $V_{\text {IL }}$ | Input Logic Levels DATA IN, CLOCK ENABLE, BLANK Logic '0' |  |  |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input Logic Levels DATA IN, CLOCK ENABLE, BLANK Logic ' 1 ' | (Note 1) | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Data Output Logic Levels Logic '0' | IOUT $=400 \mu \mathrm{~A}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Data Output Logic Levels Logic '1' | IOUT $=-10 \mu \mathrm{~A}$ | $V_{D D}-0.5$ |  |  | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Data Output Logic Levels Logic ' 1 ' | IOUT $=-500 \mu \mathrm{~A}$ | 2.8 |  |  | V |
| IN | Input Currents DATA IN, CLOCK ENABLE, BLANK | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{ClN}_{\text {IN }}$ | Input Capacitance DATA IN, CLOCK ENABLE, BLANK |  |  |  | 15 | pF |
| Roff | Display Output Impedances Output Off (Figure 3a) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-20 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIS }}=-30 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 60 \\ & 65 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 250 \\ & 300 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \mathrm{k} \Omega \\ & \hline \end{aligned}$ |
| Ron | Display Output Impedances Output On (Figure 3b) | $\begin{aligned} & V_{\text {DIS }}=-10 \mathrm{~V} \\ & V_{\text {DIS }}=-20 \mathrm{~V} \\ & V_{\text {DIS }}=-30 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 700 \\ & 600 \\ & 500 \end{aligned}$ | $\begin{aligned} & 800 \\ & 750 \\ & 680 \end{aligned}$ | $\begin{aligned} & \boldsymbol{\Omega} \\ & \boldsymbol{\Omega} \\ & \boldsymbol{\Omega} \end{aligned}$ |
| V ${ }_{\text {DOL }}$ | Display Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \text { IOUT }=\text { Open Circuit, } \\ & -30 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DIS}} \leq-10 \mathrm{~V} \end{aligned}$ | $V_{\text {DIS }}$ |  | $\mathrm{V}_{\text {DIS }}+2$ | V |

Note 1: $74 \mathrm{LSTTL} \mathrm{V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ @ $\mathrm{I}_{\text {OUT }}=-400 \mu \mathrm{~A}$, TTL $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V} @ \mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}$.

## AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Input Frequency | (Notes 3, 4) |  |  | 800 | kHz |
| $\mathrm{t}_{\mathrm{H}}$ | Clock Input High Time |  | 300 |  |  | ns |
| $\mathrm{t}_{L}$ | Clock Input Low Time |  | 300 |  |  | ns |
| tos | Data input Setup Time |  | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold Time |  | 100 |  |  | ns |
| tes | Enable Input Setup Time |  | 100 |  |  | ns |
| ter | Enable Input Hold Time |  | 100 |  |  | ns |
| tcDo | Data Output Clock Low to Data Out Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 500 | ns |

Note 2: Note that, for timing purposes, the signals ENABLE and BLANK can be considered to be totally independent of each other.
Note 3: AC input waveform specification for test purpose: $t_{r} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=800 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 4: Clock input rise and fall times must not exceed $5 \mu \mathrm{~s}$.

## Connection Diagrams

Dual-In-LIne Package


TL/F/5603-2

Plastic Chip Carrier


Top View
Order Number MM58341V See NS Package Number V44A

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58341 uses three signals, DATA IN, CLOCK and ENABLE, where ENABLE acts as an external load signal. Display blanking can be achieved by means of the BLANKING CONTROL input, and a logic ' 1 ' will turn off all sections of the display. A block diagram of the MM58341 is shown in Figure 1.
Figure 2 shows the pinout of the MM58341 device, where output 1 (pin 18) is equivalent to bit 1 (i.e., the first bit of data to be loaded into the shift register following ENABLE high). A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.
A significant reduction in discrete board components can be achieved by use of the MM58341, because external pulldown resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.
Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58341.
To clear (reset) the display driver at power on or any time, the following flushing routine may be used. With the enable signal high, clock in 32 zeroes. Drive the enable signal low and the display will be blank. It is recommended to clear the driver at power on.
In Figure 5, the ENABLE signal acts as an envelope, and only while this signal is at a logic ' 1 ' does the circuit accept CLOCK input signals. Data is transferred and shifted in the internal shift register on the rising clock edge, i.e., '0'-1' transition. When the ENABLE signal goes low, the contents of the shift registers are latched, and the display will show new data. During data transfer, the display will show old data. DATA OUT is also provided on the MM58341, being output on the falling edge. At any time, the display may be blanked under processor control, using the BLANKING CONTROL input.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58341 is used to provide the grid drive for a 32-digit $5 \times 7$ dot matrix vacuum fluorescent (VF) display. The anode drive in this example is provided by another member of the high voltage display driver family, namely the MM58348, which does not require an externally generated load signal.

Functional Decription (Continued)


FIGURE 3a. Output Impedance Off


Timing Diagrams


TL/F/5603-5
For the purposes of AC measurements, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$.
FIGURE 4. Clock and Data Timings


FIGURE 5. MM58341 Timings (Data Format)

## Typical Application



FIGURE 6. Microprocessor-Controlled Word Processor

National
Semiconductor

## MM58342 High Voltage Display Driver

## General Description

The MM58342 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P - and N -channel devices. It is available both in 28 -pin molded dual-in-line packages or as dice. The MM58342 is particularly suited for driving high voltage ( 35 V max) vacuum fluorescent (VF) displays (e.g., a 20 -digit alphanumeric or dot matrix display).

## Applications

- COPSTM or microprocessor-driven displays
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards


## Features

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- Display blanking control input
- Simple to cascade


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Voltage at Any Input Pin
Voltage at Any Display Pin
$V_{D D}+\left|V_{D I S}\right|$
$V_{D D}+0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ $V_{D D}$ to $V_{D D}-36.5 \mathrm{~V}$
36.5 V

Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation at $25^{\circ} \mathrm{C}$
Molded DIP Package, Board Mount 2.03W* Molded DIP Package, Socket Mount 1.83W**
Junction Temperature $130^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec.$) \quad 260^{\circ} \mathrm{C}$
*Molded DIP Package, Board Mount, $\theta_{\mathrm{JA}}=52^{\circ} \mathrm{C} / \mathrm{W}$, derate $19.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
**Molded DIP Package, Socket Mount, $\theta_{\mathrm{JA}}=58^{\circ} \mathrm{C} / \mathrm{W}$, derate $17.2 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

## Operating Conditions

| Supply Voltage $\left(\mathrm{V}_{\mathrm{DD}}\right)$ Min Max <br> $\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$   | 4.5 | 5.5 | V V |
| :--- | :---: | :---: | :---: |
| Display Voltage $\left(\mathrm{V}_{\mathrm{DIS}}\right)$ | -30 | -10 | V |
| Temperature Range | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD <br> IDIS | Power Supply Currents | $V_{I N}=V_{S S} \text { or } V_{D D}, V_{S S}=0 V,$ <br> $V_{\text {DIS }}$ Disconnected $\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V}$ <br> All Outputs Low |  |  | $\begin{aligned} & 150 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{~V}_{\mathrm{IH}} \end{aligned}$ | Input Logic Levels DATA IN, CLOCK ENABLE, BLANK <br> Logic ' 0 ' <br> Logic '1' | (Note 1) | 2.4 |  | 0.8 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> $\mathrm{V}_{\mathrm{OH}}$ | Data Output Logic Levels <br> Logic '0' <br> Logic '1' <br> Logic '1' | $\begin{aligned} & \text { IOUT }=400 \mu \mathrm{~A} \\ & \text { IOUT }=-10 \mu \mathrm{~A} \\ & \text { IOUT }=-500 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}-0.5 \\ 2.8 \end{gathered}$ |  | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Input Currents DATA IN, CLOCK ENABLE, BLANK | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ | -10 |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance DATA IN, CLOCK ENABLE, BLANK |  |  |  | 15 | pF |
| Roff <br> $\mathrm{R}_{\mathrm{ON}}$ | Display Output Impedances Output Off (Figure 3a) <br> Output On (Figure 3b) | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-20 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-10 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-20 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 60 \\ & 65 \end{aligned}$ | $\begin{aligned} & 700 \\ & 600 \\ & 500 \\ & \hline \end{aligned}$ | $\begin{aligned} & 250 \\ & 300 \\ & 400 \\ & 800 \\ & 750 \\ & 680 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{k} \Omega \\ \mathrm{k} \Omega \\ \mathrm{k} \Omega \\ \Omega \\ \Omega \\ \Omega \\ \hline \end{gathered}$ |
| $\mathrm{V}_{\text {DOL }}$ | Display Output Low Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \text { IOUT }=\text { Open Circuit, } \\ & -30 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DIS}} \leq-10 \mathrm{~V} \end{aligned}$ | $\mathrm{V}_{\text {DIS }}$ |  | $\mathrm{V}_{\text {DIS }}+2$ | V |

Note 1: 74LSTTL $V_{O H}=2.7 \mathrm{~V}$ @ $\mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}, \mathrm{TTL} \mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ @ $\mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}$.

## AC Electrical Characteristics $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{f}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{H}} \\ & \mathrm{t}_{\mathrm{L}} \end{aligned}$ | Clock Input Frequency High Time Low Time | (Notes 3 and 4) | $\begin{aligned} & 300 \\ & 300 \end{aligned}$ |  | 800 | $\begin{gathered} \mathrm{kHz} \\ \mathrm{~ns} \\ \mathrm{~ns} \end{gathered}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DS}} \\ & \mathrm{t}_{\mathrm{DH}} \\ & \hline \end{aligned}$ | Data Input Set-Up Time Hold Time |  | $\begin{aligned} & 100 \\ & 100 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{ES}} \\ & \mathrm{t}_{\mathrm{EH}} \end{aligned}$ | Enable Input Set-Up Time Hold Time | (Note 2) | $\begin{aligned} & 100 \\ & 100 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tCDO | Data Output CLOCK Low to Data Out Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | 500 | ns |

Note 2: For timing purposes, the signals ENABLE and BLANK can be considered to be totally independent of each other.
Note 3: $A C$ input waveform specification for test purposes: $t_{r}, t_{f} \leq 20 \mathrm{~ns}, \mathrm{f}=800 \mathrm{kHz}, 50 \% \pm 10 \%$ duty cycle.
Note 4: Clock input rise and fall times must not exceed $5 \mu \mathrm{~s}$.

## Connection Diagrams

> Dual-In-Line Package
> Top View
> FIGURE 2
> Order Number MM58342N
> See NS Package Number N28B

TL/F/7925-2

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58342 uses three signals, DATA IN, CLOCK and ENABLE, where ENABLE acts as an external load signal. Display blanking can be achieved by means of the BLANKING CONTROL input, and a logic ' 1 ' will turn off all sections of the display. A block diagram of the MM58342 is shown in Figure 1.


TL/F/7925-8
Top View
Order Number MM58342V See NS Package Number V28A

Figure 2 shows the pinout of the MM58342 device, where output 1 (pin 12) is equivalent to bit 1 (i.e., the first bit of data to be loaded into the shift register following ENABLE high). A logic ' 1 ' at the input will turn on the corresponding display digit/segment/dot output.
A significant reduction in discrete board components can be achieved by use of the MM58342, because external pulldown resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures 3a

## Functional Description (Continued)

and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.
Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58342.
To clear (reset) the display driver at power on or any time, the following flushing routine may be used. With the enable signal high, clock in 20 zeroes. Drive the enable signal low and the display will be blank. It is recommended to clear the driver at power on.
In Figure 5, the ENABLE signal acts as an envelope, and only while this signal is at a logic ' 1 ' does the circuit accept CLOCK input signals. Data is transferred and shifted in the internal shift register on the rising clock edge, i.e., '0'-1' transition. When the ENABLE signal goes low, the contents
of the shift registers are latched, and the display will show new data. During data transfer, the display will show old data. DATA OUT is also provided on the MM58342 being output on the falling edge. At any time, the display may be blanked under processor control, using the BLANKING CONTROL input.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58342 is used to provide the grid drive for a 40 -digit 2 line $5 \times 7$ multiplexed vacuum fluorescent (VF) display. The anode drive in this example is provided by another member of the high voltage display driver family, namely the MM58348, which does not require an externally generated load signal.


TL/F/7925-3
FIGURE 3a. Output Impedance Off


FIGURE 3b. Output Impedance On

## Timing Diagrams



FIGURE 4. Clock and Data Timings

Timing Diagrams (Continued)


FIGURE 5. Timings (Data Format)

## Typical Application



TL/F/7925-7
FIGURE 6. Microprocessor-Controlled Word Processor

## MM58348 High Voltage Display Driver

## General Description

The MM58348 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P and N -channel devices. It is available both in 40 -pin molded dual-in-line packages or as dice. The MM58348 is particularly suited for driving high voltage ( 35 V max) vacuum fluorescent (VF) displays (e.g., a $5 \times 7$ dot matrix display).

## Features

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- No load signal required


## Block Diagram



TL/F/5601-1
FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Any Input Pin
Voltage at Any Display Pin
$V_{D D}+\left|V_{D I S}\right|$

$$
V_{D D}+0.3 V \text { to } V_{S S}-0.3 V
$$

$V_{D D}$ to $V_{D D}-36.5 \mathrm{~V}$
36.5 V

Storage Temperature $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation at $25^{\circ} \mathrm{C}$
Molded DIP Package, Board Mount Molded DIP Package, Socket Mount *Molded DIP Package, Board Mount, Derate $21.7 \mathrm{~mW}{ }^{\circ} \mathrm{C}$ Above $25^{\circ} \mathrm{C}$
**Molded DIP Package, Socket Mount, Derate $19.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ Above $25^{\circ} \mathrm{C}$
Junction Temperature
$130^{\circ} \mathrm{C}$
Lead Temperature
(Soldering, 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage (VD)   <br> $V_{\text {SS }}=0 \mathrm{~V}$   | 4.5 | 5.5 | V |
| Display Voltage (VDIS) | -30 | -10 | V |
| Temperature Range | -40 | +85 | $0^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}$ unless otherwise specified.

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline Symbol \& Parameter \& Conditions \& Min \& Typ \& Max \& Units \\
\hline IDD \& Power Supply Currents \& \[
\begin{aligned}
\& \mathrm{V}_{I N}=\mathrm{V}_{S S} \text { or } \mathrm{V}_{\mathrm{DD}}, \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \\
\& \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DIS}} \text { Disconnected } \\
\& \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}, \\
\& \mathrm{~V}_{\mathrm{DIS}}=-30 \mathrm{~V}, \text { All Outputs Low }
\end{aligned}
\] \& \& \& \[
\begin{aligned}
\& 150 \\
\& 10
\end{aligned}
\] \& \begin{tabular}{l}
\(\mu \mathrm{A}\) \\
mA
\end{tabular} \\
\hline \(\mathrm{V}_{\text {IL }}\)

$\mathrm{V}_{\text {IH }}$ \& | Input Logic Levels DATA IN, CLOCK |
| :--- |
| Logic ' 0 ' Logic '1' | \& \& 2.4 \& \& 0.8 \& | V |
| :--- |
| V | <br>

\hline IIN \& Input Currents DATA IN, CLOCK \& $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ \& -10 \& \& 10 \& $\mu \mathrm{A}$ <br>
\hline $\mathrm{Cl}_{\text {IN }}$ \& Input Capacitance DATA IN, CLOCK \& \& \& \& 15 \& pF <br>

\hline Roff \& Display Output Impedances Output Off (Figure 3a) \& $$
\begin{aligned}
& V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{DIS}}=-10 \mathrm{~V} \\
& \mathrm{~V}_{\text {DIS }}=-20 \mathrm{~V} \\
& \mathrm{~V}_{\text {DIS }}=-30 \mathrm{~V}
\end{aligned}
$$ \& \[

$$
\begin{aligned}
& 55 \\
& 60 \\
& 65
\end{aligned}
$$

\] \& \& \[

$$
\begin{aligned}
& 250 \\
& 300 \\
& 400
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \mathrm{k} \Omega \\
& \mathrm{k} \Omega \\
& \mathrm{k} \Omega
\end{aligned}
$$
\] <br>

\hline RON \& Output On (Figure 3b) \& $$
\begin{aligned}
& V_{\text {DIS }}=-10 \mathrm{~V} \\
& V_{\text {DIS }}=-20 \mathrm{~V} \\
& V_{\text {DIS }}=-30 \mathrm{~V}
\end{aligned}
$$ \& \& \[

$$
\begin{aligned}
& 700 \\
& 600 \\
& 500 \\
& \hline
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& 800 \\
& 750 \\
& 680 \\
& \hline
\end{aligned}
$$

\] \& \[

$$
\begin{aligned}
& \Omega \\
& \Omega \\
& \Omega
\end{aligned}
$$
\] <br>

\hline V DOL \& Display Output Low Voltage \& $$
\begin{aligned}
& \mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}, \text { IOUT }=\text { Open Circuit, } \\
& -30 \mathrm{~V} \leq \mathrm{V}_{\text {DIS }} \leq-10 \mathrm{~V} \\
& \hline
\end{aligned}
$$ \& $V_{\text {DIS }}$ \& \& $\mathrm{V}_{\text {DIS }}+2$ \& V <br>

\hline
\end{tabular}

Note 1: $74 \mathrm{LSTTL} \mathrm{V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ @ $\mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}, \mathrm{TTL} \mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ @ $\mathrm{I}_{\mathrm{OUT}}=-400 \mu \mathrm{~A}$.
AC Electrical Characteristic $T_{A}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \pm 0.5 \mathrm{~V}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | Clock Input Frequency | (Notes 2 and 3) |  |  | 1.0 | MHz |
| $\mathrm{t}_{\mathrm{H}}$ | Clock Input High Time |  | 300 |  |  | ns |
| $\mathrm{t}_{\mathrm{L}}$ | Clock Input Low Time |  | 300 |  |  | ns |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Input Set-Up Time |  | 100 |  |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold Time |  | 100 |  |  | ns |

Note 2: AC input waveform specification for test purpose: $t_{r} \leq 20 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 20 \mathrm{~ns}, \mathrm{f}=1 \mathrm{MHz}, 50 \% \pm 10 \%$ duty cycle.
Note 3: Clock input rise and fall times must not exceed $5 \mu \mathrm{~s}$.

## Connection Diagrams

Dual-In-Line Package


Order Number MM58348N
See NS Package Number N40A

## Functional Description

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58348 uses two signals, DATA IN and CLOCK, with a format of a leading " 1 " followed by the 35 data bits, hence allowing data transfer without an additional signal. A block diagram of the MM58348 is shown in Figure 1.
Figure 2 shows the pinout of the MM58348 device, where output 1 (pin 18) is equivalent to bit 1, (i.e., the first bit of

data to be loaded into the shift register following the start bit). A logic " 1 " at the input will turn on the corresponding display digit/segment/dot output.
A significant reduction in discrete board components can be achieved by use of the MM58348, because external pulldown resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figure $3 a$ and $3 b$ show that this output impedance will remain constant for a fixed value of display voltage.


## Functional Description (Continued)

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58348.
In Figure 5, a start bit of logic " 1 " precedes the 35 bits of data, each bit being accepted on the rising edge of CLOCK, i.e., a " 0 "-"1" transition. At the 36th clock, a LOAD signal is generated synchronously with the high state of the clock, thus loading the 35 bits of the shift register into the latches. At the low state of the clock, a RESET signal is generated, clearing all bits of the shift register for the next set of data. Hence, a complete set of 36 clock pulses is needed to clear (reset) the display driver at "power on" or any time, the following flushing routine may be used. Clock in 36 "ze-
roes", followed by a "one" (start bit), followed by 35 "zeroes". This procedure will completely blank the display. It is recommended to clear the driver at power on.
Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58348 is used to provide the anode drive for a 32 -digit $5 \times 7$ dot matrix vacuum fluorescent (VF) display. The grid drive in this example is provided by another member of the high voltage display driver family, namely the MM58341, which has the additional features of a BLANKING CONTROL pin, a DATA OUT pin, and an ENABLE (external load signal) pin.

## Timing Diagrams



TL/F/5601-5
For the purpose of $A C$ measurement, $\mathrm{V}_{\mathrm{IH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}$
FIGURE 4. Clock and Data Timings


FIGURE 5. MM58348 Timings (Data Format)

## Typical Application



FIGURE 6. Microprocessor-Controlled Word Processor

## LM3909 LED Flasher/Oscillator

## General Description

The LM3909 is a monolithic oscillator specifically designed to flash Light Emitting Diodes. By using the timing capacitor for voltage boost, it delivers pulses of 2 or more volts to the LED while operating on a supply of 1.5 V or less. The circuit is inherently self-starting, and requires addition of only a battery and capacitor to function as an LED flasher.
Packaged in an 8-lead plastic mini-DIP, the LM3909 will operate over the extended consumer temperature range of $-25^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. It has been optimized for low power drain and operation from weak batteries so that continuous operation life exceeds that expected from battery rating.
Application is made simple by inclusion of internal timing resistors and an internal LED current limit resistor. As shown in the first two application circuits, the timing resistors supplied are optimized for nominal flashing rates and minimum power drain at 1.5 V and 3 V .
Timing capacitors will generally be of the electrolytic type, and a small 3 V rated part will be suitable for any LED flasher using a supply up to 6 V . However, when picking flash rates, it should be remembered that some electrolytics have very broad capacitance tolerances, for example $-20 \%$ to $+100 \%$.

## Features

- Operation over one year from one C size flashlight cell
- Bright, high current LED pulse
- Minimum external parts
- Low cost
- Low voltage operation, from just over 1 V to 5 V
- Low current drain, averages under 0.5 mA during battery life
- Powerful; as an oscillator directly drives an $8 \Omega$ speaker
- Wide temperature range


## Applications

- Finding flashlights in the dark, or locating boat mooring floats
- Sales and advertising gimmicks
- Emergency locators, for instance on fire extinguishers
- Toys and novelties

E Electronic applications such as trigger and sawtooth generators

- Siren for toy fire engine, (combined oscillator, speaker driver)
- Warning indicators powered by 1.4 V to 200 V


## Schematic Diagram



Connection Diagram
Dual-In-Line Package


Top View
Order Number LM3909N See NS Package Number N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Power Dissipation
500 mW
V+ Voltage 6.4 V

$$
\begin{array}{lr}
\text { Operating Temperature Range } & -25^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
\text { Lead Temperature (Soldering, } 10 \mathrm{sec} . \text { ) } & 260^{\circ} \mathrm{C}
\end{array}
$$

## Electrical Characteristics

| Parameter | Conditions <br> (Applications Note 3) | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Supply Voltage | (In Oscillation) | 1.15 |  | 6.0 | V |
| Operating Current |  |  | 0.55 | 0.75 | mA |
| Flash Frequency | $300 \mu \mathrm{~F}, 5 \%$ Capacitor | 0.65 | 1.0 | 1.3 | Hz |
| High Flash Frequency | $0.30 \mu \mathrm{~F}, 5 \%$ Capacitor |  | 1.1 |  | kHz |
| Compatible LED Forward Drop | 1 mA Forward Current | 1.35 |  | 2.1 | V |
| Peak LED Current | $350 \mu \mathrm{~F}$ Capacitor |  | 45 |  | mA |
| Pulse Width | $350 \mu$ F Capacitors at $1 / 2$ Amplitude |  | 6.0 |  | ms |

Typical Applications (See applications notes on following page)
Triac Trigger


Typical Applications (Continued)(See applications notes below)

Warning Flasher High Voltage Powered


TL/H/7969-4
1.5V Flasher


TL/H/7969-5
Note: Nominal flash rate: 1 Hz .
Fasher

| $\mathbf{V}+$ | Nominal <br> Flash $\mathrm{Hz}^{2}$ | $\mathbf{C}_{\boldsymbol{T}}$ | $\mathbf{R}_{\mathbf{S}}$ | $\mathbf{R}_{\mathbf{F B}}$ | $\mathbf{V}^{+}{ }_{\text {RANGE }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 6 V | 2 | $400 \mu \mathrm{~F}$ | 1 k | 1.5 k | $5 \mathrm{~V}-25 \mathrm{~V}$ |
| 15 V | 2 | $180 \mu \mathrm{~F}$ | 3.9 k | 1 k | $13 \mathrm{~V}-50 \mathrm{~V}$ |
| 100 V | 1.7 | $180 \mu \mathrm{~F}$ | 43 k | 1 k | $85 \mathrm{~V}-200 \mathrm{~V}$ |

Note: Nominal fash rate: 1 Hz.


TL/H/7969-6
Estimated Battery Life
(Continuous 1.5V Flasher Operation)

| Size Cell | Type |  |
| :---: | :---: | :---: |
|  | Standard | Alkaline |
| AA | 3 months | 6 months |
| C | 7 months | 15 months |
| D | 1.3 years | 2.6 years |

Note: Estimates are made from our tests and manufacturers data. Conditions are fresh batteries and room temperature. Clad or "leak-proof" batteries are recommended for any application of five months or more. Nickel Cadmium cells are not recommended.

## APPLICATIONS NOTES

Note 1: All capacitors shown are electrolytic unless marked otherwise.
Note 2: Flash rates and frequencies assume a $\pm 5 \%$ capacitor tolerance. Electrolytics may vary $-20 \%$ to $+100 \%$ of their stated value.
Note 3: Unless noted, measurements above are made with a 1.4 V supply, a $25^{\circ} \mathrm{C}$ ambient temperature, and an LED with a forward drop of 1.5 V to 1.7 V at 1 mA forward current.

Note 4: Occasionally a flasher circuit will fail to oscillate due to an LED defect that may be missed because it only reduces light output 10\% or so. Such LEDs can be identified by a large increase in conduction between 0.9 V and 1.2 V .

Typical Applications (Continued) (See applications notes on previous page)


TL/H/7969-7
Note: Nominal flash rate: 1 Hz . Average $\mathrm{I}_{\text {DRAIN }}=0.77 \mathrm{~mA}$.


Note: Nominal flash rate: 2.6 Hz . Average IDRAIN $=1.2 \mathrm{~mA}$.

Typical Applications (Continued) (See applications notes above)
Flashlight Finder


TL/H/7969-10
Note: LM3909, capacitor, and LED are installed in a white translucent cap on the flashlight's back end. Only one contact strip (in addition to the case connection) is needed for flasher power. Drawing current through the bulb simplifies wiring and causes negligible loss since bulb resistance cold is typically less than $2 \Omega$.

4 Parallel LEDs


TL/H/7969-12
Note: Nominal flash rate: 1.3 Hz . Average IDRAIN $=2 \mathrm{~mA}$.

High Efficiency Parallel Circuit


TL/H/7969-13
Note: Nominal flash rate: 1.5 Hz . Average $l_{\text {DRAIN }}=1.5 \mathrm{~mA}$.

Typical Applications (Continued) (See applications notes above)

"Buzz Box" Continuity and Coil Checker


TL/H/7969-16
Note: Differences between shorts, coils, and a few ohms of resistance can be heard.


Typical Applications (Continued) (See applications notes above)


TL/H/7969-18
Note: High efficiency, 4 mA drain. Continuous appearing light obtained by supplying short, high current, pulses ( 2 kHz ) to LEDs with higher than battery voltage available.


TL/H/7969-19


TL/H/7969-20
Note: Nominal flash rate: 1.5 Hz .

## LM3914 Dot/Bar Display Driver

## General Description

The LM3914 is a monolithic integrated circuit that senses analog voltage levels and drives 10 LEDs, providing a linear analog display. A single pin changes the display from a moving dot to a bar graph. Current drive to the LEDs is regulated and programmable, eliminating the need for resistors. This feature is one that allows operation of the whole system from less than 3 V .
The circuit contains its own adjustable reference and accurate 10 -step voltage divider. The low-bias-current input buffer accepts signals down to ground, or $\mathrm{V}^{-}$, yet needs no protection against inputs of 35 V above or below ground. The buffer drives 10 individual comparators referenced to the precision divider. Indication non-linearity can thus be held typically to $1 / 2 \%$, even over a wide temperature range.
Versatility was designed into the LM3914 so that controller, visual alarm, and expanded scale functions are easily added on to the display system. The circuit can drive LEDs of many colors, or low-current incandescent lamps. Many LM3914s can be "chained" to form displays of 20 to over 100 segments. Both ends of the voltage divider are externally available so that 2 drivers can be made into a zero-center meter. The LM3914 is very easy to apply as an analog meter circuit. A 1.2 V full-scale meter requires only 1 resistor and a single 3 V to 15 V supply in addition to the 10 display LEDs. If the 1 resistor is a pot, it becomes the LED brightness control. The simplified block diagram illustrates this extremely simple external circuitry.
When in the dot mode, there is a small amount of overlap or "fade" (about 1 mV ) between segments. This assures that at no time will all LEDs be "OFF", and thus any ambiguous display is avoided. Various novel displays are possible.

Much of the display flexibility derives from the fact that all outputs are individual, DC regulated currents. Various effects can be achieved by modulating these currents. The individual outputs can drive a transistor as well as a LED at the same time, so controller functions including "staging" control can be performed. The LM3914 can also act as a programmer, or sequencer.
The LM3914 is rated for operation from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3914N is available in an 18 -lead molded ( N ) package.
The following typical application illustrates adjusting of the reference to a desired value, and proper grounding for accurate operation, and avoiding oscillations.

## Features

- Drives LEDs, LCDs or vacuum fluorescents
- Bar or dot display mode externally selectable by user
- Expandable to displays of 100 steps
- Internal voltage reference from 1.2 V to 12 V
- Operates with single supply of less than 3V
- Inputs operate down to ground
- Output current programmable from 2 mA to 30 mA
- No multiplex switching or interaction between outputs - Input withstands $\pm 35 \mathrm{~V}$ without damage or false outputs
- LED driver outputs are current regulated, open-collectors
■ Outputs can interface with TTL or CMOS logic
- The internal 10 -step divider is floating and can be referenced to a wide range of voltages


## Typical Applications



Note 1: Grounding method is typical of all uses. The $2.2 \mu \mathrm{~F}$ tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor is needed if leads to the LED supply are $6^{\prime \prime}$ or longer.
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Power Dissipation (Note 5)
Molded DIP (N)
Supply Voltage
Voltage on Output Drivers
Input Signal Overvoltage (Note 3)
Divider Voltage
Reference Load Current

Storage Temperature Range $\quad-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Soldering Information
Dual-In-Line Package Soldering (10 seconds)
$260^{\circ} \mathrm{C}$
Plastic Chip Carrier Package Vapor Phase ( 60 seconds) $215^{\circ} \mathrm{C}$ Infrared ( 15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics (Notes 1 and 3 )

| Parameter | Conditions (Note 1) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| COMPARATOR |  |  |  |  |  |  |
| Offset Voltage, Buffer and First Comparator | $\begin{aligned} & O V \leq V_{R L O}=V_{R H I} \leq 12 \mathrm{~V}, \\ & \mathrm{I}_{\text {LED }}=1 \mathrm{~mA} \end{aligned}$ |  |  | 3 | 10 | mV |
| Offset Voltage, Buffer and Any Other Comparator | $\begin{aligned} & O V \leq V_{R L O}=V_{R H I} \leq 12 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{LED}}=1 \mathrm{~mA} \end{aligned}$ |  |  | 3 | 15 | mV |
| Gain ( $\Delta \mathrm{l}_{\text {LED }} / \Delta \mathrm{V}_{\mathrm{IN}}$ ) | $\mathrm{L}_{\text {L(REF })}=2 \mathrm{~mA}, \mathrm{l}_{\text {LED }}=10 \mathrm{~mA}$ |  | 3 | 8 |  | $\mathrm{mA} / \mathrm{mV}$ |
| Input Bias Current (at Pin 5) | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}^{+}-1.5 \mathrm{~V}$ |  |  | 25 | 100 | nA |
| Input Signal Overvoltage | No Change in Display |  | -35 |  | 35 | V |
| VOLTAGE-DIVIDER |  |  |  |  |  |  |
| Divider Resistance | Total, Pin 6 to 4 |  | 8 | 12 | 17 | k $\Omega$ |
| Accuracy | (Note 2) |  |  | 0.5 | 2 | \% |
| VOLTAGE REFERENCE |  |  |  |  |  |  |
| Output Voltage | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  | 1.2 | 1.28 | 1.34 | V |
| Line Regulation | $3 \mathrm{~V} \leq \mathrm{V}^{+} \leq 18 \mathrm{~V}$ |  |  | 0.01 | 0.03 | \%/V |
| Load Regulation | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\text { REF })} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  |  | 0.4 | 2 | \% |
| Output Voltage Change with Temperature | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1 \mathrm{~mA}, \\ & \mathrm{~V}^{+}=5 \mathrm{~V} \end{aligned}$ |  |  | 1 |  | \% |
| Adjust Pin Current |  |  |  | 75 | 120 | $\mu \mathrm{A}$ |
| OUTPUT DRIVERS |  |  |  |  |  |  |
| LED Current | $\mathrm{V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{L} \text { (REF) }}=1 \mathrm{~mA}$ |  | 7 | 10 | 13 | mA |
| LED Current Difference (Between Largest and Smallest LED Currents) | $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$ | $\mathrm{I}_{\text {LED }}=2 \mathrm{~mA}$ |  | 0.12 | 0.4 | mA |
|  |  | $\mathrm{l}_{\text {LED }}=20 \mathrm{~mA}$ |  | 1.2 | 3 |  |
| LED Current Regulation | $2 \mathrm{~V} \leq \mathrm{V}_{\text {LED }} \leq 17 \mathrm{~V}$ | $\mathrm{I}_{\text {LED }}=2 \mathrm{~mA}$ |  | 0.1 | 0.25 | mA |
|  |  | LIED $=20 \mathrm{~mA}$ |  | 1 | 3 |  |
| Dropout Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{LED}(\mathrm{ON})}=20 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \\ & \Delta l_{\mathrm{LED}}=2 \mathrm{~mA} \end{aligned}$ |  |  |  | 1.5 | V |
| Saturation Voltage | $\mathrm{I}_{\text {LED }}=2.0 \mathrm{~mA}, \mathrm{I}_{\text {L(REF })}=0.4 \mathrm{~mA}$ |  |  | 0.15 | 0.4 | V |
| Output Leakage, Each Collector | (Bar Mode) (Note 4) |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |

Electrical Characteristics
(Note 1) (Continued)

| Parameter | Conditions (Note 1) |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUT DRIVERS (Continued) |  |  |  |  |  |  |
| Output Leakage | (Dot Mode) (Note 4) | Pins 10-18 |  | 0.1 | 10 | $\mu \mathrm{A}$ |
|  |  | Pin 1 | 60 | 150 | 450 | $\mu \mathrm{A}$ |
| SUPPLY CURRENT |  |  |  |  |  |  |
| Standby Supply Current (All Outputs Off) | $\mathrm{V}+=5 \mathrm{~V}, \mathrm{~L}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA}$ |  |  | 2.4 | 4.2 | mA |
|  | $\mathrm{V}+=20 \mathrm{~V}, \mathrm{l}_{\mathrm{L}(\mathrm{REF})}=1.0 \mathrm{~mA}$ |  |  | 6.1 | 9.2 | mA |

Note 1: Unless otherwise stated, all specifications apply with the following conditions:
$3 V_{D C} \leq V^{+} \leq 20 V_{D C} \quad V_{\text {REF }}, V_{R H I}, V_{R L O} \leq\left(V^{+}-1.5 V\right)$
$3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}_{\mathrm{LED}} \leq \mathrm{V}^{+} \quad \mathrm{OV} \leq \mathrm{V}_{\mathbb{I}} \leq \mathrm{V}^{+}-1.5 \mathrm{~V}$
$-0.015 \mathrm{~V} \leq \mathrm{V}_{\text {RLO }} \leq 12 \mathrm{~V}_{\mathrm{DC}} \quad T_{A}=+25^{\circ} \mathrm{C}, \mathrm{l}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LED}}=3.0 \mathrm{~V}$, pin 9 connected to pin 3 (Bar Mode).
$-0.015 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RH}} \leq 12 \mathrm{~V}_{\mathrm{DC}}$
For higher power dissipations, pulse testing is used.
Note 2: Accuracy is measured referred to $+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 6 , with $0.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 4 . At lower full-scale voltages, buffer and comparator offset voltage may add significant error.
Note 3: Pin 5 input current must be limited to $\pm 3 \mathrm{~mA}$. The addition of a 39 k resistor in series with pin 5 allows $\pm 100 \mathrm{~V}$ signals without damage.
Note 4: Bar mode results when pin 9 is within 20 mV of $V+$. Dot mode results when pin 9 is pulled at least 200 mV below $V+$ or left open circuit. LED No. 10 (pin 10 output current) is disabled if pin 9 is pulled 0.9 V or more below $\mathrm{V}_{\text {LED. }}$
Note 5: The maximum junction temperature of the LM3914 is $100^{\circ} \mathrm{C}$. Devices must be derated for operation at elevated temperatures. Junction to ambient thermal resistance is $55^{\circ} \mathrm{C} / \mathrm{W}$ for the molded DIP (N package).

## Definition of Terms

Accuracy: The difference between the observed threshold voltage and the ideal threshold voltage for each comparator. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.
Adjust Pin Current: Current flowing out of the reference adjust pin when the reference amplifier is in the linear region.
Comparator Gain: The ratio of the change in output current (ILED) to the change in input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) required to produce it for a comparator in the linear region.
Dropout Voltage: The voltage measured at the current source outputs required to make the output current fall by 10\%.
Input Bias Current: Current flowing out of the signal input when the input buffer is in the linear region.

LED Current Regulation: The change in output current over the specified range of LED supply voltage ( $V_{\text {LED }}$ ) as measured at the current source outputs. As the forward voltage of an LED does not change significantly with a small change in forward current, this is equivalent to changing the voltage at the LED anodes by the same amount.
Line Regulation: The average change in reference output voltage over the specified range of supply voltage ( $\mathrm{V}^{+}$).
Load Regulation: The change in reference output voltage ( $V_{\text {REF }}$ ) over the specified range of load current (L(REF)).
Offset Voltage: The differential input voltage which must be applied to each comparator to bias the output in the linear region. Most significant error when the voltage across the internal voltage divider is small. Specified and tested with pin 6 voltage $\left(V_{R H I}\right)$ equal to pin 4 voltage ( $\mathrm{V}_{\mathrm{RLO}}$ ).

## Typical Performance Characteristics



Reference Adjust Pin Current vs Temperature




Operating Input Bias Current vs Temperature



LED Current vs Reference Loading



Reference Voltage vs Temperature



LED Driver Current Regulation



## Block Diagram (Showing Simplest Application)



## Functional Description

The simplifed LM3914 block diagram is to give the general idea of the circuit's operation. A high input impedance buffer operates with signals from ground to 12 V , and is protected against reverse and overvoltage signals. The signal is then applied to a series of 10 comparators; each of which is biased to a different comparison level by the resistor string.
In the example illustrated, the resistor string is connected to the internal 1.25 V reference voltage. In this case, for each 125 mV that the input signal increases, a comparator will switch on another indicating LED. This resistor divider can be connected between any 2 voltages, providing that they are 1.5 V below $\mathrm{V}^{+}$and no less than $\mathrm{V}^{-}$. If an expanded scale meter display is desired, the total divider voltage can be as little as 200 mV . Expanded-scale meter displays are more accurate and the segments light uniformly only if bar mode is used. At 50 mV or more per step, dot mode is usable.

## INTERNAL VOLTAGE REFERENCE

The reference is designed to be adjustable and develops a nominal 1.25 V between the REF OUT (pin 7) and REF ADJ (pin 8) terminals. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current $I_{1}$ then flows through the output set resistor R2 giving an output voltage of:

$$
\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {REF }}\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)+\mathrm{I}_{\mathrm{ADJ}} \mathrm{R} 2
$$



TL/H/7970-4
Since the $120 \mu \mathrm{~A}$ current (max) from the adjust terminal represents an error term, the reference was designed to minimize changes of this current with $\mathrm{V}^{+}$and load changes.

## CURRENT PROGRAMMING

A feature not completely illustrated by the block diagram is the LED brightness control. The current drawn out of the reference voltage pin (pin 7) determines LED current. Approximately 10 times this current will be drawn through each lighted LED, and this current will be relatively constant de-
spite supply voltage and temperature changes. Current drawn by the internal 10 -resistor divider, as well as by the external current and voltage-setting divider should be included in calculating LED drive current. The ability to modulate LED brightness with time, or in proportion to input voltage and other signals can lead to a number of novel displays or ways of indicating input overvoltages, alarms, etc.

## MODE PIN USE

Pin 9, the Mode Select input controls chaining of multiple LM3914s, and controls bar or dot mode operation. The following tabulation shows the basic ways of using this input. Other more complex uses will be illustrated in the applications.
Bar Graph Display: Wire Mode Select (pin 9) directly to pin 3 ( $V^{+}$pin).
Dot Display, Single LM3914 Driver: Leave the Mode Select pin open circuit.
Dot Display, $\mathbf{2 0}$ or More LEDs: Connect pin 9 of the first driver in the series (i.e., the one with the lowest input voltage comparison points) to pin 1 of the next higher LM3914 driver. Continue connecting pin 9 of lower input drivers to pin 1 of higher input drivers for 30,40 , or more LED displays. The last LM3914 driver in the chain will have pin 9 wired to pin 11. All previous drivers should have a 20k resistor in parallel with LED No. 9 (pin 11 to $\mathrm{V}_{\mathrm{LED}}$ ).

## Mode Pin Functional Description

This pin actually performs two functions. Refer to the simplified block diagram below.


TL/H/7970-5

## Mode Pin Functional Description (Continued)

## DOT OR BAR MODE SELECTION

The voltage at pin 9 is sensed by comparator C 1 , nominally referenced to ( $\mathrm{V}^{+}$- 100 mV ). The chip is in bar mode when pin 9 is above this level; otherwise it's in dot mode. The comparator is designed so that pin 9 can be left open circuit for dot mode.
Taking into account comparator gain and variation in the 100 mV reference level, pin 9 should be no more than 20 mV below $\mathrm{V}+$ for bar mode and more than 200 mV below $\mathrm{V}^{+}$(or open circuit) for dot mode. In most applications, pin 9 is either open (dot mode) or tied to $\mathrm{V}^{+}$(bar mode). In bar mode, pin 9 should be connected directly to pin 3 . Large currents drawn from the power supply (LED current, for example) should not share this path so that large IR drops are avoided.

## DOT MODE CARRY

In order for the display to make sense when multiple LM3914s are cascaded in dot mode, special circuitry has been included to shut off LED No. 10 of the first device when LED No. 1 of the second device comes on. The connection for cascading in dot mode has already been described and is depicted below.
As long as the input signal voltage is below the threshold of the second LM3914, LED No. 11 is off. Pin 9 of LM3914 No. 1 thus sees effectively an open circuit so the chip is in dot mode. As soon as the input voltage reaches the threshold of LED No. 11, pin 9 of LM3914 No. 1 is pulled an LED drop ( 1.5 V or more) below $\mathrm{V}_{\text {LED }}$. This condition is sensed by comparator C 2 , referenced 600 mV below $\mathrm{V}_{\mathrm{LED}}$. This forces the output of C2 low, which shuts off output transistor Q2, extinguishing LED No. 10.
$\mathrm{V}_{\mathrm{LED}}$ is sensed via the 20 k resistor connected to pin 11. The very small current (less than $100 \mu \mathrm{~A}$ ) that is diverted from LED No. 9 does not noticeably affect its intensity.
An auxiliary current source at pin 1 keeps at least $100 \mu \mathrm{~A}$ flowing through LED No. 11 even if the input voltage rises high enough to extinguish the LED. This ensures that pin 9 of LM3914 No. 1 is held low enough to force LED No. 10 off when any higher LED is illuminated. While $100 \mu \mathrm{~A}$ does not normally produce significant LED illumination, it may be no-
ticeable when using high-efficiency LEDs in a dark environment. If this is bothersome, the simple cure is to shunt LED No. 11 with a 10 k resistor. The 1V IR drop is more than the 900 mV worst case required to hold off LED No. 10 yet small enough that LED No. 11 does not conduct significantly.

## OTHER DEVICE CHARACTERISTICS

The LM3914 is relatively low-powered itself, and since any number of LEDs can be powered from about 3V, it is a very efficient display driver. Typical standby supply current (all LEDs OFF) is 1.6 mA ( 2.5 mA max). However, any reference loading adds 4 times that current drain to the $\mathrm{V}^{+}$(pin 3) supply input. For example, an LM3914 with a 1 mA reference pin load (1.3k), would supply almost 10 mA to every LED while drawing only 10 mA from its $\mathrm{V}+$ pin supply. At full-scale, the IC is typically drawing less than $10 \%$ of the current supplied to the display.
The display driver does not have built-in hysteresis so that the display does not jump instantly from one LED to the next. Under rapidly changing signal conditions, this cuts down high frequency noise and often an annoying flicker. An "overlap" is built in so that at no time between segments are all LEDs completely OFF in the dot mode. Generally 1 LED fades in while the other fades out over a mV or more of range (Note 2). The change may be much more rapid between LED No. 10 of one device and LED No. 1 of a second device "chained" to the first.
The LM3914 features individually current regulated LED driver transistors. Further internal circuitry detects when any driver transistor goes into saturation, and prevents other circuitry from drawing excess current. This results in the ability of the LM3914 to drive and regulate LEDs powered from a pulsating DC power source, i.e., largely unfiltered. (Due to possible oscillations at low voltages a nominal bypass capacitor consisting of a $2.2 \mu \mathrm{~F}$ solid tantalum connected from the pulsating LED supply to pin 2 of the LM3914 is recommended.) This ability to operate with low or fluctuating voltages also allows the display driver to interface with logic circuitry, opto-coupled solid-state relays, and low-current incandescent lamps.

## Cascading LM3914s in Dot Mode




TL/H/7970-7

Typical Applications (Continued)
Expanded Scale Meter, Dot or Bar

TL/H/7970-8
needs practically no filtering
Callibration: With a precision meter between pins 4 and 6 adjust R1 for voltage $V_{D}$ of 1.20 V . Apply 4.94 V to pin 5 , and adjust R4 until LED No. 5 just lights. The adjustments are non-interacting.


Typical Applications (Continued)


TL/H/7970-10

Typical Applications (Continued)
 ferent LED cathode, the display will flash when that LED lights, and at any higher input signal.

Adding Hysteresis (Single Supply, Bar Mode Only)


## Typical Application (Continued)



TL/H/7970-13
*The exact wiring arrangement of this schematic shows the need for Mode Select (pin 9) to sense the $V^{+}$voltage exactly as it appears on pin 3.

20-Segment Meter with Mode Switch

*Programs LEDs to 10 mA
TL/H/7970-14

## Application Hints

Three of the most commonly needed precautions for using the LM3914 are shown in the first typical application drawing (see page $9-108$ ) showing a $0 \mathrm{~V}-5 \mathrm{~V}$ bar graph meter. The most difficult problem occurs when large LED currents are being drawn, especially in bar graph mode. These currents flowing out of the ground pin cause voltage drops in external wiring, and thus errors and oscillations. Bringing the return wires from signal sources, reference ground and bottom of the resistor string (as illustrated) to a single point very near pin 2 is the best solution.

Long wires from $V_{\text {LED }}$ to LED anode common can cause oscillations. Depending on the severity of the problem $0.05 \mu \mathrm{~F}$ to $2.2 \mu \mathrm{~F}$ decoupling capacitors from LED anode common to pin 2 will damp the circuit. If LED anode line wiring is inaccessible, often similar decoupling from pin 1 to pin 2 will be sufficient.

If LED turn ON seems slow (bar mode) or several LEDs light (dot mode), oscillation or excessive noise is usually the problem. In cases where proper wiring and bypassing fail to stop oscillations, $V^{+}$voltage at pin 3 is usually below suggested limits (see Note 2, page 9-108). Expanded scale meter applications may have one or both ends of the internal voltage divider terminated at relatively high value resistors. These high-impedance ends should be bypassed to pin 2 with at least a $0.001 \mu \mathrm{~F}$ capacitor, or up to $0.1 \mu \mathrm{~F}$ in noisy environments.
Power dissipation, especially in bar mode should be given consideration. For example, with a 5 V supply and all LEDs programmed to 20 mA the driver will dissipate over 600 mW . In this case a $7.5 \Omega$ resistor in series with the LED supply will cut device heating in half. The negative end of the resistor should be bypassed with a $2.2 \mu \mathrm{~F}$ solid tantalum capacitor to pin 2 of the LM3914.
Turning OFF of most of the internal current sources is accomplished by pulling positive on the reference with a current source or resistance supplying $100 \mu \mathrm{~A}$ or so. Alternately, the input signal can be gated OFF with a transistor switch.
Other special features and applications characteristics will be illustrated in the following applications schematics. Notes have been added in many cases, attempting to cover any special procedures or unusual characteristics of these applications. A special section called "Application Tips for the LM3914 Adjustable Reference" has been included with these schematics.

## APPLICATION TIPS FOR THE LM3914 ADJUSTABLE REFERENCE

## GREATLY EXPANDED SCALE (BAR MODE ONLY)

Placing the LM3914 internal resistor divider in parallel with a section ( $\cong \mathbf{2 3 0 \Omega}$ ) of a stable, low resistance divider greatly reduces voltage changes due to IC resistor value changes with temperature. Voltage $\mathrm{V}_{1}$ should be trimmed to 1.1 V first by use of R2. Then the voltage $\mathrm{V}_{2}$ across the IC divider string can be adjusted to 200 mV , using R5 without affecting $V_{1}$. LED current will be approximately 10 mA .

## NON-INTERACTING ADJUSTMENTS FOR EXPANDED SCALE METER (4.5V to 5V, Bar or Dot Mode)

This arrangement allows independent adjustment of LED brightness regardless of meter span and zero adjustments. First, $\mathrm{V}_{1}$ is adjusted to 5 V , using R2. Then the span (voltage across R4) can be adjusted to exactly 0.5 V using R6 without affecting the previous adjustment.
R9 programs LED currents within a range of 2.2 mA to 20 mA after the above settings are made.


TL/H/7970-15

## ADJUSTING LINEARITY OF SEVERAL STACKED DIVIDERS

Three internal voltage dividers are shown connected in series to provide a 30 -step display. If the resulting analog meter is to be accurate and linear the voltage on each divider must be adjusted, preferably without affecting any other adjustments. To do this, adjust R2 first, so that the voltage across R5 is exactly 1V. Then the voltages across R3 and R4 can be independently adjusted by shunting each with selected resistors of $6 \mathrm{k} \Omega$ or higher resistance. This is possible because the reference of LM3914 No. 3 is acting as a constant current source.
The references associated with LM3914s No. 1 and No. 2 should have their Ref Adj pins (pin 8) wired to ground, and their Ref Outputs loaded by a $620 \Omega$ resistor to ground. This makes available similar 20 mA current outputs to all the LEDs in the system.
If an independent LED brightness control is desired (as in the previous application), a unity gain buffer, such as the LM310, should be placed between pin 7 and R1, similar to the previous application.

## Application Hints (Continued)



TL/H/7970-16

Adjusting Linearity of Several Stacked Dividers


Other Applications
■ "Slow"-fade bar or dot display (doubles resolution)

- 20-step meter with single pot brightness control
- 10-step (or multiples) programmer
- Multi-step or "staging" controller
- Combined controller and process deviation meter
- Direction and rate indicator (to add to DVMs)
- Exclamation point display for power saving
- Graduations can be added to dot displays. Dimly light every other LED using a resistor to ground
- Electronic "meter-relay"-display could be circle or semi-circle
- Moving "hole" display-indicator LED is dark, rest of bar lit
- Drives vacuum-fluorescent and LCDs using added passive parts


## Connection Diagrams




National
Semiconductor

## LM3915 Dot/Bar Display Driver

## General Description

The LM3915 is a monolithic integrated circuit that senses analog voltage levels and drives ten LEDs, LCDs or vacuum fluorescent displays, providing a logarithmic $3 \mathrm{~dB} /$ step analog display. One pin changes the display from a bar graph to a moving dot display. LED current drive is regulated and programmable, eliminating the need for current limiting resistors. The whole display system can operate from a single supply as low as 3 V or as high as 25 V .
The IC contains an adjustable voltage reference and an accurate ten-step voltage divider. The high-impedance input buffer accepts signals down to ground and up to within 1.5 V of the positive supply. Further, it needs no protection against inputs of $\pm 35 \mathrm{~V}$. The input buffer drives 10 individual comparators referenced to the precision divider. Accuracy is typically better than 1 dB .
The LM3915's 3 dB /step display is suited for signals with wide dynamic range, such as audio level, power, light intensity or vibration. Audio applications include average or peak level indicators, power meters and RF signal strength meters. Replacing conventional meters with an LED bar graph results in a faster responding, more rugged display with high visibility that retains the ease of interpretation of an analog display.
The LM3915 is extremely easy to apply. A 1.2 V full-scale meter requires only one resistor in addition to the ten LEDs. One more resistor programs the full-scale anywhere from 1.2 V to 12 V independent of supply voltage. LED brightness is easily controlled with a single pot.

The LM3915 is very versatile. The outputs can drive LCDs, vacuum fluorescents and incandescent bulbs as well as LEDs of any color. Multiple devices can be cascaded for a dot or bar mode display with a range of 60 or 90 dB . LM3915s can also be cascaded with LM3914s for a linear/ log display or with LM3916s for an extended-range VU meter.

## Features

- $3 \mathrm{~dB} /$ step, 30 dB range
- Drives LEDs, LCDs, or vacuum fluorescents
- Bar or dot display mode externally selectable by user
- Expandable to displays of 90 dB
- Internal voltage reference from 1.2 V to 12 V
- Operates with single supply of 3 V to 25 V
- Inputs operate down to ground
- Output current programmable from 1 mA to 30 mA
- Input withstands $\pm 35 \mathrm{~V}$ without damage or false outputs
- Outputs are current regulated, open collectors
- Directly drives TTL or CMOS
- The internal 10 -step divider is floating and can be referenced to a wide range of voltages
The LM3915 is rated for operation from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3915N is available in an 18 -lead molded DIP package.

Typical Applications


| Absolute Maximum Ratings |  |  |
| :--- | :--- | :--- |
| If Military/Aerospace specified devices are required, | Input Signal Overvoltage (Note 3) | $\pm 35 \mathrm{~V}$ |
| please contact the National Semiconductor Sales | Divider Voltage | -100 mV to $\mathrm{V}+$ |
| Office/Distributors for availability and specifications. |  | Reference Load Current |
| Power Dissipation (Note 5) | 1365 mW | Storage Temperature Range |
| Molded DIP(N) | 25 V | Lead Temperature (Soldering, 10 sec.$)$ |
| Supply Voltage | 25 V |  |
| Voltage on Output Drivers | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |

## Electrical Characteristics (Notes 1 and 3)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Comparators |  |  |  |  |  |
| Offset Voltage, Buffer and First Comparator | $\begin{aligned} & O V \leq V_{R L O}=V_{R H I} \leq 12 V, \\ & \mathrm{I}_{\text {LED }}=1 \mathrm{~mA} \end{aligned}$ |  | 3 | 10 | mV |
| Offset Voltage, Buffer and Any Other Comparator | $\begin{aligned} & \mathrm{OV} \leq \mathrm{V}_{\mathrm{RLO}}=\mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{LEED}}=1 \mathrm{~mA} \end{aligned}$ |  | 3 | 15 | mV |
| Gain ( $\Delta \mathrm{I}_{\text {LED }} / \Delta \mathrm{V}_{\text {IN }}$ ) | $\mathrm{I}_{\text {L(REF })}=2 \mathrm{~mA}, \mathrm{I}_{\text {LED }}=10 \mathrm{~mA}$ | 3 | 8 |  | $\mathrm{mA} / \mathrm{mV}$ |
| Input Bias Current (at Pin 5) | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{IN}} \leq$ ( $\left.\mathrm{V}^{+}-1.5 \mathrm{~V}\right)$ |  | 25 | 100 | nA |
| Input Signal Overvoltage | No Change in Display | -35 |  | 35 | V |
| Voltage-Divider |  |  |  |  |  |
| Divider Resistance | Total, Pin 6 to 4 | 16 | 28 | 36 | k $\Omega$ |
| Relative Accuracy (Input Change Between Any Two Threshold Points) | (Note 2) | 2.0 | 3.0 | 4.0 | dB |
| Absolute Accuracy at Each Threshold Point | (Note 2) |  |  |  |  |
|  | $\mathrm{V}_{\mathrm{IN}}=-3,-6 \mathrm{~dB}$ | -0.5 |  | +0.5 | dB |
|  | $\mathrm{V}_{\mathrm{IN}}=-9 \mathrm{~dB}$ | -0.5 |  | +0.65 | dB |
|  | $\mathrm{V}_{\mathrm{IN}}=-12,-15,-18 \mathrm{~dB}$ | -0.5 |  | +1.0 | dB |
|  | $\mathrm{V}_{\mathrm{IH}}=-21,-24,-27 \mathrm{~dB}$ | -0.5 |  | +1.5 | dB |


| Voltage Reference |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}^{+}=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ | 1.2 | 1.28 | 1.34 | V |
| Line Regulation | $3 \mathrm{~V} \leq \mathrm{V}^{+} \leq 18 \mathrm{~V}$ |  | 0.01 | 0.03 | \%/V |
| Load Regulation | $\begin{aligned} & 0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}, \\ & \mathrm{~V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V} \end{aligned}$ |  | 0.4 | 2 | \% |
| Output Voltage Change with Temperature | $\begin{aligned} & 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1 \mathrm{~mA}, \\ & \mathrm{~V}^{+}=\mathrm{V}_{\mathrm{LED}} 5 \mathrm{~V} \end{aligned}$ |  | 1 |  | \% |
| Adjust Pin Current |  |  | 75 | 120 | $\mu \mathrm{A}$ |

Electrical Characteristics (Note 1) (Continued)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Output Drivers |  |  |  |  |  |
| LED Current | $\mathrm{V}^{+}=\mathrm{V}_{\text {LED }}=5 \mathrm{~V}, \mathrm{I}_{\text {L(REF })}=1 \mathrm{~mA}$ | 7 | 10 | 13 | mA |
| LED Current Difference (Between Largest and Smallest LED Currents) | $\begin{aligned} & V_{\text {LED }}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}} 20 \mathrm{~mA} \end{aligned}$ |  | 0.12 | 0.4 | mA |
|  |  |  | 1.2 | 3 | mA |
| LED Current Regulation | $\begin{aligned} 2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{LED}} \leq 17 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}} & =2 \mathrm{~mA} \\ \mathrm{I}_{\text {LED }} & =20 \mathrm{~mA} \end{aligned}$ |  | 0.1 | 0.25 | mA |
|  |  |  | 1 | 3 | mA |
| Dropout Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{LED}(O N)}=20 \mathrm{~mA} @ \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \\ & \Delta l_{\mathrm{LED}}=2 \mathrm{~mA} \end{aligned}$ |  |  | 1.5 | V |
| Saturation Voltage | $\mathrm{L}_{\text {LED }}=2.0 \mathrm{~mA}, \mathrm{I}_{\text {L(REF })}=0.4 \mathrm{~mA}$ |  | 0.15 | 0.4 | V |
| Output Leakage, Each Collector | Bar Mode (Note 4) |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| Output Leakage Pins 10-18 | Dot Mode (Note 4) |  | 0.1 | 10 | $\mu \mathrm{A}$ |
| Pin 1 |  | 60 | 150 | 450 | $\mu \mathrm{A}$ |

## Supply Current

Standby Supply Current
(All Outputs Off)

$$
\begin{aligned}
& \mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=0.2 \mathrm{~mA} \\
& \mathrm{~V}^{+}=+20 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1.0 \mathrm{~mA}
\end{aligned}
$$

|  | 2.4 | 4.2 | mA |
| :--- | :--- | :--- | :--- |
|  | 6.1 | 9.2 | mA |

Note 1: Unless otherwise stated, all specifications apply with the following conditions:

$$
\begin{array}{lll}
3 V_{D C} \leq V^{+} \leq 20 V_{D C} & -0.015 V \leq V_{R L O} \leq 12 V_{D C} & T_{A}=25^{\circ} C, l_{L(R E F)}=0.2 \mathrm{~mA}, \text { pin } 9 \text { connected to pin } 3 \text { (bar mode). } \\
3 V_{D C} \leq V_{L E D} \leq V^{+} & V_{R E F}, V_{R H I}, V_{R L O} \leq(V+-1.5 V) & \text { For higher power dissipations, pulse testing is used. } \\
-0.015 \mathrm{~V} \leq V_{R H I} \leq 12 V_{D C} & 0 V \leq V_{I N} \leq V^{+}-1.5 V &
\end{array}
$$

Note 2: Accuracy is measured referred to $0 \mathrm{~dB}=+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 5 , with $+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 6 , and $0.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 4 . At lower full scale voltages, buffer and comparator offset voltage may add significant error. See table for threshold voltages.
Note 3: Pin 5 input current must be limited to $\pm 3 \mathrm{~mA}$. The addition of a 39 k resistor in series with pin 5 allows $\pm 100 \mathrm{~V}$ signals without damage.
Note 4: Bar mode results when pin 9 is within 20 mV of $\mathrm{V}^{+}$. Dot mode results when pin 9 is pulled at least 200 mV below $\mathrm{V}+$. LED \# 10 (pin 10 output current) is disabled if pin 9 is pulled 0.9 V or more below $\mathrm{V}_{\text {LED }}$.
Note 5: The maximum junction temperature of the LM3915 is $100^{\circ} \mathrm{C}$. Devices must be derated for operation at elevated temperatures. Junction to ambient thermal resistance is $55^{\circ} \mathrm{C} / \mathrm{W}$ for the molded DIP ( N package).

THRESHOLD VOLTAGE (Note 2)

| Output | dB | Min | Typ | Max | Output | dB | Min | Typ | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | -27 | 0.422 | 0.447 | 0.531 | 6 | -12 | 2.372 | 2.512 | 2.819 |
| 2 | -24 | 0.596 | 0.631 | 0.750 | 7 | -9 | 3.350 | 3.548 | 3.825 |
| 3 | -21 | 0.841 | 0.891 | 1.059 | 8 | -6 | 4.732 | 5.012 | 5.309 |
| 4 | -18 | 1.189 | 1.259 | 1.413 | 9 | -3 | 6.683 | 7.079 | 7.498 |
| 5 | -15 | 1.679 | 1.778 | 1.995 | 10 | 0 | 9.985 | 10 | 10.015 |

Typical Performance Characteristics


Reference Adjust Pin Current vs Temperature


Input Current Beyond Signal Range (Pin 5)


Total Divider Resistance


Operating Input Bias Current vs Temperature


LED Current-Regulation Dropout


LED Current vs Reference Loading


Reference Voltage vs Temperature


LED Driver Saturation Voltage


LED Driver Current Regulation


TL/H/5104-2


Block Diagram (Showing Simplest Application)


TL/H/5104-4

## Functional Description

The simplified LM3915 block diagram is included to give the general idea of the circuit's operation. A high input impedance buffer operates with signals from ground to 12 V , and is protected against reverse and overvoltage signals. The signal is then applied to a series of 10 comparators; each of which is biased to a different comparison level by the resistor string.
In the example illustrated, the resistor string is connected to the internal 1.25 V reference voltage. In this case, for each 3 dB that the input signal increases, a comparator will switch on another indicating LED. This resistor divider can be connected between any 2 voltages, providing that they are at least 1.5 V below $\mathrm{V}^{+}$and no lower than $\mathrm{V}^{-}$.

## INTERNAL VOLTAGE REFERENCE

The reference is designed to be adjustable and develops a nominal 1.25 V between the REF OUT (pin 7) and REF ADJ (pin 8) terminals. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current $l_{1}$ then flows through the output set resistor R2 giving an output voltage of:


TL/H/5104-5
Since the $120 \mu \mathrm{~A}$ current (max) from the adjust terminal represents an error term, the reference was designed to minimize changes of this current with $\mathrm{V}+$ and load changes. For correct operation, reference load current should be between $80 \mu \mathrm{~A}$ and 5 mA . Load capacitance should be less than $0.05 \mu \mathrm{~F}$.

## CURRENT PROGRAMMING

A feature not completely illustrated by the block diagram is the LED brightness control. The current drawn out of the reference voltage pin (pin 7) determines LED current. Approximately 10 times this current will be drawn through each lighted LED, and this current will be relatively constant despite supply voltage and temperature changes. Current drawn by the internal 10 -resistor divider, as well as by the external current and voltage-setting divider should be included in calculating LED drive current. The ability to modulate LED brightness with time, or in proportion to input voltage and other signals can lead to a number of novel displays or ways of indicating input overvoltages, alarms, etc.
The LM3915 outputs are current-limited NPN transistors as shown below. An internal feedback loop regulates the transistor drive. Output current is held at about 10 times the reference load current, independent of output voltage and processing variables, as long as the transistor is not saturated.


Outputs may be run in saturation with no adverse effects, making it possible to directly drive logic. The effective saturation resistance of the output transistors, equal to $R_{E}$ plus the transistors' collector resistance, is about $50 \Omega$. It's also possible to drive LEDs from rectified AC with no filtering. To avoid oscillations, the LED supply should be bypassed with a $2.2 \mu \mathrm{~F}$ tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor.

## MODE PIN USE

Pin 9, the Mode Select input, permits chaining of multiple LM3915s, and controls bar or dot mode operation. The following tabulation shows the basic ways of using this input. Other more complex uses will be illustrated in the applications.
Bar Graph Display: Wire Mode Select (pin 9) directly to pin 3 ( $\mathrm{V}^{+}$pin).
Dot Display, Single LM3915 Driver: Leave the Mode Select pin open circuit.
Dot Display, $\mathbf{2 0}$ or More LEDs: Connect pin 9 of the first driver in the series (i.e., the one with the lowest input voltage comparison points) to pin 1 of the next higher LM3915 driver. Continue connecting pin 9 of lower input drivers to pin 1 of higher input drivers for 30 or more LED displays. The last LM3915 driver in the chain will have pin 9 left open. All previous drivers should have a 20 k resistor in parallel with LED \#9 (pin 11 to $\mathrm{V}_{\text {LED }}$ ).

## Mode Pin Functional Description

This pin actually performs two functions. Refer to the simplified block diagram below.


## Mode Pin Functional Description

(Continued)

## DOT OR BAR MODE SELECTION

The voltage at pin 9 is sensed by comparator C 1 , nominally referenced to ( $\mathrm{V}^{+}$- 100 mV ). The chip is in bar mode when pin 9 is above this level; otherwise it's in dot mode. The comparator is designed so that pin 9 can be left open circuit for dot mode.
Taking into account comparator gain and variation in the 100 mV reference level, pin 9 should be no more than 20 mV below $\mathrm{V}^{+}$for bar mode and more than 200 mV below V+ (or open circuit) for dot mode. In most applications, pin 9 is either open (dot mode) or tied to $\mathrm{V}^{+}$(bar mode). In bar mode, pin 9 should be connected directly to pin 3 . Large currents drawn from the power supply (LED current, for example) should not share this path so that large IR drops are avoided.

## DOT MODE CARRY

In order for the display to make sense when multiple LM3915s are cascaded in dot mode, special circuitry has been included to shut off LED \#10 of the first device when LED \#1 of the second device comes on. The connection for cascading in dot mode has already been described and is depicted below.
As long as the input signal voltage is below the threshold of the second LM3915, LED \#11 is off. Pin 9 of LM3915 \#1 thus sees effectively an open circuit so the chip is in dot mode. As soon as the input voltage reaches the threshold of LED \#11, pin 9 of LM3915 \#1 is pulled an LED drop ( 1.5 V or more) below $\mathrm{V}_{\text {LED }}$. This condition is sensed by comparator C 2 , referenced 600 mV below $\mathrm{V}_{\text {LED }}$. This forces the output of C2 low, which shuts off output transistor Q2, extinguishing LED \#10.
$\mathrm{V}_{\mathrm{LED}}$ is sensed via the 20 k resistor connected to pin 11. The very small current (less than $100 \mu \mathrm{~A}$ ) that is diverted from LED \#9 does not noticeably affect its intensity.
An auxiliary current source at pin 1 keeps at least $100 \mu \mathrm{~A}$ flowing through LED \# 11 even if the input voltage rises high enough to extinguish the LED. This ensures that pin 9 of LM3915 \#1 is held low enough to force LED \#10 off when any higher LED is illuminated. While $100 \mu \mathrm{~A}$ does not normally produce significant LED illumination, it may be noticeable when using high-efficiency LEDs in a dark environment. If this is bothersome, the simple cure is to shunt LED \#11 with a 10 k resistor. The IV IR drop is more than the 900 mV worst case required to hold off LED \# 10 yet small enough that LED \#11 does not conduct significantly.

## OTHER DEVICE CHARACTERISTICS

The LM3916 is relatively low-powered itself, and since any number of LEDs can be powered from about 3V, it is a very efficient display driver. Typical standby supply current (all LEDs OFF) is 1.6 mA . However, any reference loading adds 4 times that current drain to the $\mathrm{V}^{+}$(pin 3) supply input. For example, an LM3916 with a 1 mA reference pin load (1.3k) would supply almost 10 mA to every LED while drawing only 10 mA from its $\mathrm{V}+$ pin supply. At full-scale, the IC is typically drawing less than $10 \%$ of the current supplied to the display.
The display driver does not have built-in hysteresis so that the display does not jump instantly from one LED to the next. Under rapidly changing signal conditions, this cuts down high frequency noise and often an annoying flicker. An "overlap" is built in so that at no time are all segments completely off in the dot mode. Generally 1 LED fades in while the other fades out over a mV or more of range. The change may be much more rapid between LED \# 10 of one device and LED \#1 of a second device "chained" to the first.

## Application Hints

The most difficult problem occurs when large LED currents are being drawn, especially in bar graph mode. These currents flowing out of the ground pin cause voltage drops in external wiring, and thus errors and oscillations. Bringing the return wires from signal sources, reference ground and bottom of the resistor string to a single point very near pin 2 is the best solution.
Long wires from $\mathrm{V}_{\text {LED }}$ to LED anode common can cause oscillations. Depending on the severity of the problem $0.05 \mu \mathrm{~F}$ to $2.2 \mu \mathrm{~F}$ decoupling capacitors from LED anode common to pin 2 will damp the circuit. If LED anode line wiring is inaccessible, often similar decoupling from pin 1 to pin 2 will be sufficient.
If LED turn ON seems slow (bar mode) or several LEDs light (dot mode), oscillation or excessive noise is usually the problem. In cases where proper wiring and bypassing fail to stop oscillations, $\mathrm{V}^{+}$voltage at pin 3 is usually below suggested limits. Expanded scale meter applications may have one or both ends of the internal voltage divider terminated at relatively high value resistors. These high-impedance ends should be bypassed to pin 2 with at least a $0.001 \mu \mathrm{~F}$ capacitor, or up to $0.1 \mu \mathrm{~F}$ in noisy environments.

## Cascading LM3915s in Dot Mode



## Application Hints (Continued)

Power dissipation, especially in bar mode should be given consideration. For example, with a 5 V supply and all LEDs programmed to 20 mA the driver will dissipate over 600 mW . In this case a $7.5 \Omega$ resistor in series with the LED supply will cut device heating in half. The negative end of the resistor should be bypassed with a $2.2 \mu \mathrm{~F}$ solid tantalum capacitor to pin 2.

## TIPS ON RECTIFIER CIRCUITS

The simplest way to display an AC signal using the LM3915 is to apply it right to pin 5 unrectified. Since the LED illuminated represents the instantaneous value of the AC waveform, one can readily discern both peak and average values of audio signals in this manner. The LM3915 will respond to positive half-cycles only but will not be damaged by signals up to $\pm 35 \mathrm{~V}$ (or up to $\pm 100 \mathrm{~V}$ if a 39 k resistor is in series with the input). It's recommended to use dot mode and to run the LEDs at 30 mA for high enough average intensity.
True average or peak detection requires rectification. If an LM3915 is set up with 10 V full scale across its voltage divider, the turn-on point for the first LED is only 450 mV . A simple silicon diode rectifier won't work well at the low end due to the 600 mV diode threshold. The half-wave peak detector in Figure 1 uses a PNP emitter-follower in front of the diode. Now, the transistor's base-emitter voltage cancels out the diode offset, within about 100 mV . This approach is usually satisfactory when a single LM3915 is used for a 30 dB display.


TL/H/5104-9
FIGURE 1. Half-Wave Peak Detector

Display circuits using two or more LM3915s for a dynamic range of 60 dB or greater require more accurate detection. In the precision half-wave rectifier of Figure 2 the effective diode offset is reduced by a factor equal to the open-loop gain of the op amp. Filter capacitor C2 charges through R3 and discharges through R2 and R3, so that appropriate selection of these values results in either a peak or an average detector. The circuit has a gain equal to R2/R1.
It's best to capacitively couple the input. Audio sources frequently have a small DC offset that can cause significant error at the low end of the log display. Op amps that slew quickly, such as the LF351, LF353, or LF356, are needed to faithfully respond to sudden transients. It may be necessary to trim out the op amp DC offset voltage to accurately cover a 60 dB range. Best results are obtained if the circuit is adjusted for the correct output when a low-level AC signal ( 10 to 20 mV ) is applied, rather than adjusting for zero output with zero input.
For precision full-wave averaging use the circuit in Figure 3. Using 1\% resistors for R1 through R4, gain for positive and negative signal differs by only 0.5 dB worst case. Substituting 5\% resistors increases this to 2 dB worst case. (A 2 dB gain difference means that the display may have a $\pm 1 \mathrm{~dB}$ error when the input is a nonsymmetrical transient). The averaging time constant is R5-C2. A simple modification results in the precision full-wave detector of Figure 4. Since the filter capacitor is not buffered, this circuit can drive only high impedance loads such as the input of an LM3915.


FIGURE 2. Precision Half-Wave Rectifier


TL/H/5104-11
FIGURE 3. Precision Full-Wave Average Detector

## Application Hints (Continued)



TL/H/5104-12
FIGURE 4. Precision Full-Wave Peak Detector

## CASCADING THE LM3915

To display signals of 60 or 90 dB dynamic range, multiple LM3915s can be easily cascaded. Alternatively, it is possible to cascade an LM3915 with LM3914s for a log/linear display or with an LM3916 to get an extended range VU meter.
A simple, low cost approach to cascading two LM3915s is to set the reference voltages of the two chips 30 dB apart as in Figure 5. Potentiometer R1 is used to adjust the full scale voltage of LM3915 \#1 to 316 mV nominally while the second IC's reference is set at 10V by R4. The drawback of this method is that the threshold of LED \#1 is only 14 mV and, since the LM3915 can have an offset voltage as high as 10 mV , large errors can occur. This technique is not recommended for 60 dB displays requiring good accuracy at the first few display thresholds.
A better approach shown in Figure 6 is to keep the reference at 10V for both LM3915s and amplify the input signal


FIGURE 5. Low Cost Circuit for $\mathbf{6 0} \mathrm{dB}$ Display

## Application Hints (Continued)



FIGURE 6. Improved Circuit for $\mathbf{6 0 ~ d B}$ Display

## TIPS ON REFERENCE VOLTAGE AND LED CURRENT PROGRAMMING

## SINGLE LM3915

The equations in Figure 7 illustrate how to choose resistor values to set reference voltage for the simple case where no LED intensity adjustment is required. A LED current of 10 mA to 20 mA generally produces adequate illumination. Having 10V full-scale across the internal voltage divider gives best accuracy by keeping signal level high relative to the offset voltage of the internal comparators. However, this causes $450 \mu \mathrm{~A}$ to flow from pin 7 into the divider which means that the LED current will be at least 5 mA . R1 will typically be between $1 \mathrm{k} \Omega$ and $2 \mathrm{k} \Omega$. To trim the reference voltage, vary R2.


FIGURE 7. Design Equations for Fixed LED Intensity

The circuit in Figure 8 shows how to add a LED intensity control which can vary LED current from 9 mA to 28 mA . The reference adjustment has some effect on LED intensity but the reverse is not true.

## MULTIPLE LM3915s

Figure 9 shows how to obtain a common reference trim and intensity control for two LM3915s. The two ICs may be connected in cascade for a 60 dB display or may be handling separate channels for stereo. This technique can be extended for larger numbers of LM3915s by varying the values of R1, R2 and R3 in inverse proportion to the number of devices tied in. The ICs' internal references track within 100 mV so that worst case error from chip to chip is only 0.1 dB for $V_{\text {REF }}=10 \mathrm{~V}$.


TL/H/5104-16

## Application Hints (Continued)



FIGURE 9. Independent Adjustment of Reference Voltage and LED Intensity for Multiple LM3915s

The scheme in Figure 10 is useful when the reference and LED intensity must be adjusted independently over a wide range. The $R_{H I}$ voltage can be adjusted from 1.2 V to 10 V with no effect on LED current. Since the internal divider here does not load down the reference, minimum LED current is much lower. At the minimum recommended reference load of $80 \mu \mathrm{~A}$, LED current is about 0.8 mA . The resistor values shown give a LED current range from 1.5 mA to 20 mA .
At the low end of the intensity adjustment, the voltage drop across the $510 \Omega$ current-sharing resistors is so small that chip to chip variation in reference voltage may yield a visible variation in LED intensity. The optional approach shown of connecting the bottom end of the intensity control pot to a negative supply overcomes this problem by allowing a larger voltage drop across the (larger) current-sharing resistors.

## Other Applications

For increased resolution, it's possible to obtain a display with a smooth transition between LEDs. This is accomplished by varying the reference level at pin 6 by $3 \mathrm{dBp}-\mathrm{p}$ as shown in Figure 11. The signal can be a triangle, sawtooth or sine wave from 60 Hz to 1 kHz . The display can be run in either dot or bar mode.
When an exponentially decaying RC discharge waveform is applied to pin 5, the LM3915's outputs will switch at equal intervals. This makes a simple timer or sequencer. Each time interval is equal to RC/3. The output may be used to drive logic, opto-couplers, relays or PNP transistors, for example.

## Typical Applications



Typical Applications (Continued)


TL/H/5104-19
FIGURE 11. OV to 10V Log Display with Smooth Transitions


TK/H/5104-20

Vibration Meter


TL/H/5104-21

| LED | Threshold |
| :---: | :---: |
| 1 | 60 mV |
| 2 | 80 mV |
| 3 | 110 mV |
| 4 | 160 mV |
| 5 | 220 mV |
| 6 | 320 mV |
| 7 | 440 mV |
| 8 | 630 mV |
| 9 | 890 mV |
| 10 | 1.25 V |

Typical Applications (Continued)


TL/H/5104-23

## Typical Applications (Continued)

## Driving Vacuum Fluorescent Display



Low Current Bar Mode Display


Supply current drain is only 15 mA with ten LEDs illuminated
TL/H/5104-25

Typical Applications (Continued)


TL/H/5104-26


Typical Applications (Continued)


Logarithmic response allows coarse and fine adjustments without changing scale.
Resolution ranges from 10 mV at $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{mV}$ to 500 mV at $\mathrm{V}_{\mathrm{IN}}= \pm 1.25 \mathrm{~V}$.

Operating with a High Voltage Supply (Dot Mode Only)

The LED currents are approximately 10 mA , and the LM3915 outputs operate in saturation for minimum dissipation.
*This point is partially regulated and decreases in voltage with temperature. Voltage requirements of the LM3915 also decrease with temperature.

Typical Applications (Continued)
Light Meter


Connection Diagram


| Load <br> Impedance | R1 |
| :---: | :---: |
| $4 \Omega$ | 10 k |
| $8 \Omega$ | 18 k |
| $16 \Omega$ | 30 k |

See Application Hints for optional Peak or Average Detector

## Definition of Terms

Absolute Accuracy: The difference between the observed threshold voltage and the ideal threshold voltage for each comparator. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.
Adjust Pin Current: Current flowing out of the reference adjust pin when the reference amplifier is in the linear region.
Comparator Gain: The ratio of the change in output current (LED) to the change in input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) required to produce it for a comparator in the linear region.
Dropout Voltage: The voltage measured at the current source outputs required to make the output current fall by 10\%.
Input Bias Current: Current flowing out of the signal input when the input buffer is in the linear region.
LED Current Regulation: The change in output current over the specified range of LED supply voltage ( $\mathrm{V}_{\text {LED }}$ ) as
measured at the current source outputs. As the forward voltage of an LED does not change significantly with a small change in forward current, this is equivalent to changing the voltage at the LED anodes by the same amount.
Line Regulation: The average change in reference output voltage ( $V_{\text {REF }}$ ) over the specified range of supply voltage ( $\mathrm{V}^{+}$).
Load Regulation: The change in reference output voltage over the specified range of load current (lL(REF)).
Offset Voltage: The differential input voltage which must be applied to each comparator to bias the output in the linear region. Most significant error when the voltage across the internal voltage divider is small. Specified and tested with pin 6 voltage ( $\mathrm{V}_{\mathrm{RHI}}$ ) equal to pin 4 voltage ( $\mathrm{V}_{\mathrm{RLO}}$ ).
Relative Accuracy: The difference between any two adjacent threshold points. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage

## LM3916 Dot/Bar Display Driver

## General Description

The LM3916 is a monolithic integrated circuit that senses analog voltage levels and drives ten LEDs, LCDs or vacuum fluorescent displays, providing an electronic version of the popular VU meter. One pin changes the display from a bar graph to a moving dot display. LED current drive is regulated and programmable, eliminating the need for current limiting resistors. The whole display system can operate from a single supply as low as 3 V or as high as 25 V .

The IC contains an adjustable voltage reference and an accurate ten-step voltage divider. The high-impedance input buffer accepts signals down to ground and up to within 1.5 V of the positive supply. Further, it needs no protection against inputs of $\pm 35 \mathrm{~V}$. The input buffer drives 10 individual comparators referenced to the precision divider. Accuracy is typically better than 0.2 dB .
Audio applications include average or peak level indicators, and power meters. Replacing conventional meters with an LED bar graph results in a faster responding, more rugged display with high visibility that retains the ease of interpretation of an analog display.
The LM3916 is extremely easy to apply. A 1.2 V full-scale meter requires only one resistor in addition to the ten LEDs. One more resistor programs the full-scale anywhere from 1.2 V to 12 V independent of supply voltage. LED brightness is easily controlled with a single pot.

The LM3916 is very versatile. The outputs can drive LCDs, vacuum fluorescents and incandescent bulbs as well as LEDs of any color. Multiple devices can be cascaded for a dot or bar mode display for increased range and/or resolution. Useful in other applications are the linear LM3914 and the logarithmic LM3915.

## Features

■ Fast responding electonic VU meter

- Drivers LEDs, LCDs, or vacuum fluorescents
- Bar or dot display mode externally selectable by user
- Expandable to displays of 70 dB
- Internal voltage reference from 1.2 V to 12 V
- Operates with single supply of 3 V to 25 V
- Inputs operate down to ground
- Output current programmable from 1 mA to 30 mA
- Input withstands $\pm 35 \mathrm{~V}$ without damage or false outputs
- Outputs are current regulated, open collectors
- Directly drives TTL or CMOS
- The internal 10 -step divider is floating and can be referenced to a wide range of voltages
The LM3916 is rated for operation from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3916N is available in an 18 -lead molded DIP package.


## Typical Applications



## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Power Dissipation (Note 5) |  |
| Molded DIP (N) | 1365 mW |
| Supply Voltage | 25 V |
| Voltage on Output Drivers | 25 V |


| Input Signal Overvoltage (Note 3) | $\pm 35 \mathrm{~V}$ |
| :--- | ---: |
| Divider Voltage | -100 mV to ${ }^{+}+$ |
| Reference Load Current | 10 mA |
| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 1 and 3 )

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| COMPARATORS |  |  |  |  |  |
| Offset Voltage, Buffer and First Comparator | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{RLO}}=\mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{LED}}=1 \mathrm{~mA} \end{aligned}$ |  | 3 | 10 | mV |
| Offset Voltage, Buffer and Any Other Comparator | $\mathrm{OV} \leq \mathrm{V}_{\mathrm{RLO}}=\mathrm{V}_{\mathrm{RHI}} \leq 12 \mathrm{~V}, \mathrm{I}_{\text {LED }}=1 \mathrm{~mA}$ |  | 3 | 15 | mV |
| Gain ( $\Delta \mathrm{I}_{\text {LED }} / \Delta \mathrm{V}_{\mathrm{IN}}$ ) | $\mathrm{l}_{\text {(REF) }}=2 \mathrm{~mA}, \mathrm{l}_{\text {LED }}=10 \mathrm{~mA}$ | 3 | 8 |  | $\mathrm{mA} / \mathrm{mV}$ |
| Input Bias Current (at Pin 5) | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq$ ( $\left.\mathrm{V}^{+}-1.5 \mathrm{~V}\right)$ |  | 25 | 100 | nA |
| Input Signal Overvoltage | No Change in Display | -35 |  | 35 | V |
| VOLTAGE DIVIDER |  |  |  |  |  |
| Divider Resistance | Total, Pin 6 to 4 | 8 | 12 | 17 | k $\Omega$ |
| Relative Accuracy (Input Change Between Any Two Threshold Points) | (Note 2) $\begin{aligned} & -1 \mathrm{~dB} \leq \mathrm{V}_{I N} \leq 3 \mathrm{~dB} \\ & -7 \mathrm{~dB} \leq \mathrm{V}_{\mathrm{IN}} \leq-1 \mathrm{~dB} \\ & -10 \mathrm{~dB} \leq \mathrm{V}_{\mathbb{I N}} \leq-7 \mathrm{~dB} \end{aligned}$ | $\begin{gathered} 0.75 \\ 1.5 \\ 2.5 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 1.25 \\ & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| Absolute Accuracy | (Note 2) $\begin{aligned} & V_{I N}=2,1,0,-1 \mathrm{~dB} \\ & V_{I N}=-3,-5 \mathrm{~dB} \\ & V_{I N}=-7,-10,-20 \mathrm{~dB} \end{aligned}$ | $\begin{gathered} -0.25 \\ -0.5 \\ -1 \\ \hline \end{gathered}$ |  | $\begin{gathered} +0.25 \\ +0.5 \\ +1 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |

## VOLTAGE REFERENCE

| Output Voltage | $0.1 \mathrm{~mA} \leq \mathrm{L}(\mathrm{REF}) \leq 4 \mathrm{~mA}$, <br> $\mathrm{V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$ | 1.2 | 1.28 | 1.34 | V |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Line Regulation | $3 \mathrm{~V} \leq \mathrm{V}+\leq 18 \mathrm{~V}$ |  | 0.01 | 0.03 | $\% / \mathrm{V}$ |
| Load Regulation | $0.1 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{L}(\mathrm{REF})} \leq 4 \mathrm{~mA}$, <br> $\mathrm{V}+=\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$ | 0.4 | 2 | $\%$ |  |
| Output Voltage Change with Temperature | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, \mathrm{I}(\mathrm{REF})$ <br> $\mathrm{V}=1 \mathrm{~mA}$, <br> $\mathrm{V}_{\mathrm{LED}}=5 \mathrm{~V}$ |  | 1 |  | $\%$ |
| Adjust Pin Current |  |  | 75 | 120 | $\mu \mathrm{~A}$ |

OUTPUT DRIVERS

| LED Current | $\mathrm{V}^{+}=\mathrm{V}_{\text {LED }}=5 \mathrm{~V}, \mathrm{I}_{\text {L(REF })}=1 \mathrm{~mA}$ | 7 | 10 | 13 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LED Current Difference (Between Largest and Smallest LED Currents) | $\begin{aligned} & V_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{LED}}=20 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 0.12 \\ 1.2 \end{gathered}$ | $\begin{gathered} 0.4 \\ 3 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| LED Current Regulation | $2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{LED}} \leq 17 \mathrm{~V} \quad \begin{array}{r} \mathrm{l}_{\text {LED }}=2 \mathrm{~mA} \\ \mathrm{I}_{\text {LED }}=20 \mathrm{~mA} \end{array}$ |  | $\begin{gathered} 0.1 \\ 1 \end{gathered}$ | $\begin{gathered} 0.25 \\ 3 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Dropout Voltage | $\begin{aligned} & \mathrm{I} \mathrm{LED}(O N)=20 \mathrm{~mA} @ \mathrm{~V}_{\mathrm{LED}}=5 \mathrm{~V}, \\ & \Delta \mathrm{I}_{\mathrm{LED}}=2 \mathrm{~mA} \end{aligned}$ |  |  | 1.5 | V |
| Saturation Voltage | $\mathrm{I}_{\text {LED }}=2.0 \mathrm{~mA}, \mathrm{I}_{\text {L(REF) }}=0.4 \mathrm{~mA}$ |  | 0.15 | 0.4 | V |
| Output Leakage, Each Collector | Bar Mode (Note 4) |  | 0.1 | 100 | $\mu \mathrm{A}$ |
| Output Leakage | Dot Mode (Note 4) |  |  |  |  |
| Pins 10-18 |  |  | 0.1 | 100 | $\mu \mathrm{A}$ |
| Pin 1 |  | 60 | 150 | 450 | $\mu \mathrm{A}$ |

Electrical Characteristics (Note 1) (Continued)

| Parameter | Conditions (Note 1) | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| SUPPLY CURRENT |  |  |  |  |  |
| Standby Supply Current | $\mathrm{V}^{+}=+5 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\text { REF }}=0.2 \mathrm{~mA}$ |  | 2.4 | 4.2 | mA |
| (All Outputs Off) | $\mathrm{V}^{+}=+20 \mathrm{~V}, \mathrm{I}_{\mathrm{L}(\mathrm{REF})}=1.0 \mathrm{~mA}$ |  | 6.1 | 9.2 | mA |

Note 1: Unless otherwise stated, all specifications apply with the following conditions:

| $3 V_{D C} \leq V^{+} \leq 20 V_{D C}$ | $-0.015 \mathrm{~V} \leq \mathrm{V}_{R L O} \leq 12 V_{D C}$ | $T_{A}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}(\mathrm{REF}}=0.2 \mathrm{~mA}$, pin 9 connected to pin 3 (bar mode). |
| :--- | :--- | :--- |
| $3 \mathrm{~V}_{\mathrm{DC}} \leq \mathrm{V}_{\mathrm{LED}} \leq \mathrm{V}^{+}$ | $\mathrm{V}_{R E F}, \mathrm{~V}_{R H}, \mathrm{~V}_{\mathrm{RLO}} \leq\left(\mathrm{V}^{+}-1.5 \mathrm{~V}\right)$ | For higher power dissipations, pulse testing is used. |
| $-0.015 \mathrm{~V} \leq \mathrm{V}_{\text {RHI }} \leq 12 \mathrm{~V}_{\mathrm{DC}}$ | $0 \mathrm{~V} \leq \mathrm{V}_{I N} \leq \mathrm{V}^{+}-1.5 \mathrm{~V}$ |  |

Note 2: Accuracy is measured referred to $+3 \mathrm{~dB}=+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 5 , with $+10.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 6 , and $0.000 \mathrm{~V}_{\mathrm{DC}}$ at pin 4 . At lower full-scale voltages, buffer and comparator offset voltage may add significant error. See table for threshold voltages.
Note 3: Pin 5 input current must be limited to $\pm 3 \mathrm{~mA}$. The addition of a 39 k resistor in series with pin 5 allows $\pm 100 \mathrm{~V}$ signals without damage.
Note 4: Bar mode results when pin 9 is within 20 mV of $\mathrm{V}^{+}$. Dot mode results when pin 9 is pulled at least 200 mV below $\mathrm{V}^{+}$. LED \# 10 (pin 10 output current) is disabled if pin 9 is pulled 0.9 V or more below $\mathrm{V}_{\text {Led }}$.
Note 5: The maximum junction temperature of the LM3916 is $100^{\circ} \mathrm{C}$. Devices must be derated for operation at elevated temperatures. Junction to ambient thermal resistance is $55^{\circ} \mathrm{C} / \mathrm{W}$ for the molded DIP ( N package).

LM3916 Threshold Voltage (Note 2)

| dB | Volts |  |  | dB | Volts |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max |  | Min | Typ | Max |
| 3 | 9.985 | 10.000 | 10.015 | $-3 \pm 1 / 2$ | 4.732 | 5.012 | 5.309 |
| $2 \pm 1 / 4$ | 8.660 | 8.913 | 9.173 | $-5 \pm 1 / 2$ | 3.548 | 3.981 | 4.467 |
| $1 \pm 1 / 4$ | 7.718 | 7.943 | 8.175 | $-7 \pm 1$ | 2.818 | 3.162 | 3.548 |
| $0 \pm 1 / 4$ | 6.879 | 7.079 | 7.286 | $-10 \pm 1$ | 1.995 | 2.239 | 2.512 |
| $-1 \pm 1 / 2$ | 5.957 | 6.310 | 6.683 | $-20 \pm 1$ | 0.631 | 0.708 | 0.794 |

## Typical Performance Characteristics



Reference Adjust Pin Current vs Temperature


Input Current Beyond
Signal Range (Pin 5)


Total Divider Resistance

 Dropout


LED Current vs Referenced Loading




LED Driver Saturation Voltage


LED Driver Current Regulation


TL/H/7971-2


Block Diagram (Showing Simplest Application)


## Functional Description

The simplified LM3916 block diagram is included to give the general idea of the circuit's operation. A high input impedance buffer operates with signals from ground to 12 V , and is protected against reverse and overvoltage signals. The signal is then applied to a series of 10 comparators; each of which is biased to a different comparison level by the resistor string.
In the example illustrated, the resistor string is connected to the internal 1.25 V reference voltage. As the input voltage varies from 0 to 1.25 , the comparator outputs are driven low one by one, switching on the LED indicators. The resistor divider can be connected between any 2 voltages, providing that they are at least 1.5 V below $\mathrm{V}^{+}$and no lower than $\mathrm{V}^{-}$.

## INTERNAL VOLTAGE REFERENCE

The reference is designed to be adjustable and develops a nominal 1.25 V between the REF OUT (pin 7) and REF ADJ (pin 8) terminals. The reference voltage is impressed across program resistor R1 and, since the voltage is constant, a constant current $I_{1}$ then flows through the output set resistor R2 giving an output voltage of:

$$
V_{\text {OUT }}=V_{\text {REF }}\left(1+\frac{R 2}{R 1}\right)+I_{\text {ADJ }} R 2
$$



TL/H/7971-5
Since the $120 \mu \mathrm{~A}$ current (max) from the adjust terminal represents an error term, the reference was designed to minimize changes of this current with $\mathrm{V}^{+}$and load changes. For correct operation, reference load current should be between $80 \mu \mathrm{~A}$ and 5 mA . Load capacitance should be less than $0.05 \mu \mathrm{~F}$.

## CURRENT PROGRAMMING

A feature not completely illustrated by the block diagram is the LED brightness control. The current drawn out of the reference voltage pin (pin 7) determines LED current. Approximately 10 times this current will be drawn through each lighted LED, and this current will be relatively constant despite supply voltage and temperature changes. Current drawn by the internal 10-resistor divider, as well as by the external current and voltage-setting divider should be included in calculating LED drive current. The ability to modulate LED brightness with time, or in proportion to input voltage and other signals can lead to a number of novel displays or ways of indicating input overvoltages, alarms, etc.
The LM3916 outputs are current-limited NPN transistors as shown below. An internal feedback loop regulates the transistor drive. Output current is held at about 10 times the reference load current, independent of output voltage and processing variables, as long as the transistor is not saturated.


Outputs may be run in saturation with no adverse effects, making it possible to directly drive logic. The effective saturation resistance of the output transistors, equal to $R_{E}$ plus the transistors' collector resistance, is about $50 \Omega$. It's also possible to drive LEDs from rectified AC with no filtering. To avoid oscillations, the LED supply should be bypassed with a $2.2 \mu \mathrm{~F}$ tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor.

## MODE PIN USE

Pin 9, the Mode Select input, permits chaining of multiple devices, and controls bar or dot mode operation. The following tabulation shows the basic ways of using this input. Other more complex uses will be illustrated in the applications.
Bar Graph Display: Wire Mode Select (pin 9) directly to pin 3 ( $V^{+}$pin).
Dot Display, Single LM3916 Driver: Leave the Mode Select pin open circuit.
Dot Display, 20 or More LEDs: Connect pin 9 of the first drivers in the series (i.e., the one with the lowest input voltage comparison points) to pin 1 of the next higher LM3916 driver. Continue connecting pin 9 of lower input drivers to pin 1 of higher input drivers for 30 or more LED displays. The last LM3916 driver in the chain will have pin 9 left open. All previous drivers should have a 20 k resistor in parallel with LED \# 9 (pin 11 to V $\mathrm{V}_{\text {LED }}$ ).

## Mode Pin Functional Description

This pin actually performs two functions. Refer to the simplified block diagram below.


TL/H/7971-7

## Mode Pin Functional Description (Continued)

## DOT OR BAR MODE SELECTION

The voltage at pin 9 is sensed by comparator C 1 , nominally referenced to ( $\mathrm{V}^{+}-100 \mathrm{mV}$ ). The chip is in bar mode when pin 9 is above this level; otherwise it's in dot mode. The comparator is designed so that pin 9 can be left open circuit for dot mode.
Taking into account comparator gain and variation in the 100 mV reference level, pin 9 should be no more than 20 mV below $\mathrm{V}+$ for bar mode and more than 200 mV below $\mathrm{V}^{+}$(or open circuit) for dot mode. In most applications, pin 9 is either open (dot mode) or tied to $\mathrm{V}^{+}$(bar mode). In bar mode, pin 9 should be connected directly to pin 3. Large currents drawn from the power supply (LED current, for example) should not share this path so that large IR drops are avoided.

## DOT MODE CARRY

In order for display to make sense when multiple drivers are cascaded in dot mode, special circuitry has been included to shut off LED \# 10 of the first device when LED \# 1 of the second device comes on. The connection for cascading in dot mode has already been described and is depicted in Figure 1.
As long as the input signal voltage is below the threshold of the second driver, LED \#11 is off. Pin 9 of driver \#1 thus sees effectively an open circuit so the chip is in dot mode. As soon as the input voltage reaches the threshold of LED \#11, pin 9 of driver \#1 is pulled an LED drop (1.5V or
more) below $\mathrm{V}_{\text {LED }}$. This condition is sensed by comparator C 2 , referenced 600 mV below $\mathrm{V}_{\mathrm{LE}}$. This forces the output of C2 low, which shuts off output transistor Q2, extinguishing LED \#10.
$\mathrm{V}_{\text {LED }}$ is sensed via the 20k resistor connected to pin 11. The very small current (less than $100 \mu \mathrm{~A}$ ) that is diverted from LED \#9 does not noticeably affect its intensity.
An auxiliary current source at pin 1 keeps at least $100 \mu \mathrm{~A}$ flowing through LED \#11 even if the input voltage rises high enough to extinguish the LED. This ensures that pin 9 of driver \#1 is held low enough to force LED \#10 off when any higher LED is illuminated. While $100 \mu \mathrm{~A}$ does not normally produce significant LED illumination, it may be noticeable when using high-efficiency LEDs in a dark environment. If this is bothersome, the simple cure is to shunt LED \#11 (and LED \#1) with a 10k resistor. The 1V 1R drop is more than the 900 mV worst case required to hold off LED \# 10 yet small enough that LED \#11 does not conduct significantly.
In some circuits a number of outputs on the higher device are not used. Examples include the high resolution VU meter and the expanded range VU meter circuits (see Typical Applications). To provide the proper carry sense voltage in dot mode, the LEDs of the higher driver IC are tied to V LED through two series-connected diodes as shown in Figure 2. Shunting the diodes with a 1 k resistor provides a path for driver leakage current.


TL/H/7971-8
FIGURE 1. Cascading LM3914/15/16 Series in Dot Mode


FIGURE 2. Cascading Drivers in Dot Mode with Pin 1 of Driver \# 2 Unused

## Mode Pin Functional <br> Description (Continued)

## OTHER DEVICE CHARACTERISTICS

The LM3915 is relatively low-powered itself, and since any number of LEDs can be powered from about 3 V , it is a very efficient display driver. Typical standby supply current (all LEDs OFF) is 1.6 mA . However, any reference loading adds 4 times that current drain to the $\mathrm{V}^{+}$( $\operatorname{pin} 3$ ) supply input. For example, an LM3915 with a 1 mA reference pin load (1.3k) would supply almost 10 mA to every LED while drawing only 10 mA from its $\mathrm{V}^{+}$pin supply. At full-scale, the IC is typically drawing less than $10 \%$ of the current supplied to the display.

The display driver does not have built-in hysteresis so that the display does not jump instantly from one LED to the next. Under rapidly changing signal conditions, this cuts down high frequency noise and often an annoying flicker. An "overlap" is built in so that at no time are all segments completely off the dot mode. Generally one LED fades in while the other fades out over a 1 mV range. The change may be much more rapid between LED \# 10 of one device and LED \#1 of a second device cascaded.

## Application Hints

The most difficult problem occurs when large LED currents are being drawn, especially in bar graph mode. These currents flowing out of the ground pin cause voltage drops in external wiring, and thus errors and oscillations. Bringing the return wires from signal sources, reference ground and bottom of the resistor string to a single point very near pin 2 is the best solution.

Long wires from $V_{\text {LED }}$ to LED anode common can cause oscillations. The usual cure is bypassing the LED anodes with a $2.2 \mu \mathrm{~F}$ tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor. If the LEd anode line wiring is inaccessible, often a $0.1 \mu \mathrm{~F}$ capacitor from pin 1 to pin 2 will be sufficient.
If there is a large amount of LED overlap in the bar mode, oscillation or excessive noise is usually the problem. In cases where proper wiring and bypassing fail to stop oscillations, $V+$ voltage at pin 3 is usually below suggested limits. When several LEDs are lit in dot mode, the problem is usually an AC component of the input signal which should be filtered out. Expanded scale meter applications may have one or both ends of the internal voltage divider terminated at relatively high value resistors. These high-impedance ends should be bypassed to pin 2 with $0.1 \mu \mathrm{~F}$.
Power dissipation, especially in bar mode should be given consideration. For example, with a 5 V supply and all LEDs programmed to 20 mA the driver will dissipate over 600 mW . In this case a $7.5 \Omega$ resistor in series with the LED supply will cut device heating in half. The negative end of the resistor should be bypassed with a $2.2 \mu \mathrm{~F}$ solid tantalum or $10 \mu \mathrm{~F}$ aluminum electrolytic capacitor to pin 2.

## TIPS ON RECTIFIER CIRCUITS

The simplest way to display an AC signal using the LM3916 is to apply it right to pin 5 unrectified. Since the LED illuminated represents the instantaneous value of the AC waveform, one can readily discern both peak and average values of audio signals in this manner. The LM3916 will respond to positive half-cycles only but will not be damaged by signals up to $\pm 35 \mathrm{~V}$ (or up to $\pm 100 \mathrm{~V}$ if a 39 k resistor is in series with the input). A smear or bar type display results even though the LM3916 is connected for dot mode. The LEDs
should be run at 20 mA to 30 mA for high enough average intensity.
True average or peak detection requires rectification. If an LM3916 is set up with 10V full scale across its voltage divider , the turn-on point for the first LED is only 450 mV . A simple silicon diode rectifier won't work well at the low end due to the 600 mV diode threshold. The half-wave peak detector in Figure 3 uses a PNP emitter-follower in front of the diode. Now, the transistor's base-emitter voltage can cels out the diode offset, within about 100 mV . This approach is usually satisfactory when a single LM3916 is used for a 23 dB display.

Display circuits such as the extended range VU meter using two or more drivers for a dynamic range of 40 dB or greater require more accurate detection. In the precision half-wave rectifier of Figure 4 the effective diode offset is reduced by a factor equal to the open-loop gain of the op amp. Filter capacitor C2 charges through R3 and discharges through R2 and R3, so that appropriate selection of these values results in either a peak or an average detector. The circuit has a gain equal to R2/R1.
It's best to capacitively couple the input. Audio sources frequently have a small DC offset that can cause significant error at the low end of the log display. Op amps that slew quickly, such as the LF351, LF353 or LF356, are needed to faithfully respond to sudden transients. It may be necessary to trim out the op amp DC offset voltage to accurately cover a 60 dB range. Best results are obtained if the circuit is adjusted for the correct output when a low-level AC signal (10 to 20 mV ) is applied, rather than adjusting for zero output with zero input.


FIGURE 3. Half-Wave Peak Detector

$R 1=R 2$ for $A_{V}=1$
$R 1=R 2 / 10$ for $A_{V}=10$
$\mathrm{C} 1=10 / \mathrm{R} 1$
TL/H/7971-11
FIGURE 4. Precision Half-Wave Rectifier

## Application Hints (Continued)

For precision full-wave averaging use the circuit in Figure 5. Using 1\% resistors for R1 through R4, gain for positive and negative signal differs by only 0.5 dB worst case. Substituting $5 \%$ resistors increases this to 2 dB worst case. (A 2 dB gain difference means that the display may have a $\pm 1 \mathrm{~dB}$ error when the input is a nonsymmetrical transient). The averaging time constant is $R 5{ }^{\circ} \mathrm{C} 2$. A simple modification results in the precision full-wave detector of Figure 6. Since the filter capacitor is not buffered, this circuit can drive only high impedance loads such as the input of an LM3916.

## AUDIO METER STANDARDS

## VU Meter

The audio level meter most frequently encountered is the VU meter. Its characteristics are defined as the ANSI speci-
fication C165. The LM3916's outputs correspond to the meter indications specified with the omission of the -2 VU indication. The VU scale divisions differ slightly from a linear scale in order to obtain whole numbers in dB.
Some of the most important specifications for an AC meter are its dynamic characteristics. These define how the meter responds to transients and how fast the reading decays. The VU meter is a relatively slow full-wave averaging type, specified to reach $99 \%$ deflection in 300 ms and overshoot by 1 to $1.5 \%$. In engineering terms this means a slightly underdamped second order response with a resonant frequency of 2.1 Hz and $\mathrm{a} Q$ of 0.62 . Figure 7 depicts a simple rectifier/filter circuit that meets these criteria.


FIGURE 5. Precision Full-Wave Average Detector


TL/H/7971-13
FIGURE 6. Precision Full-Wave Peak Detector


| GAIN | R5 | R6 | C2 | C3 |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 100 k | 43 k | 2.0 | $0.56 \mu \mathrm{~F}$ |
| 10 | 1 M | 100 k | 1.0 | $0.056 \mu \mathrm{~F}$ |

Design Equations
$\frac{1}{\mathrm{R} 5 \cdot \mathrm{R} 6 \cdot \mathrm{C} 2 \cdot \mathrm{C} 3}=\omega_{0}^{2}=177 \mathrm{sec}-2$
$\frac{1}{\mathrm{C} 2}\left(\frac{1}{\mathrm{R} 3}+\frac{1}{\mathrm{R} 4}+\frac{1}{\mathrm{R} 5}+\frac{1}{\mathrm{R} 6}\right)=\frac{\omega_{0}}{\mathrm{Q}}=21.5 \mathrm{sec}-1$
$\mathrm{R} 3=2 \mathrm{R} 4$
$R 1=R 2 \leqslant R 4$
A1, A2: $1 / 2$ LF353
D1, D2: 1N914 OR 1N4148
*Reaches $99 \%$ level at 300 ms after applied tone burst and overshoots $1.2 \%$.

FIGURE 7. Full-Wave Average Detector to VU Meter Specifications*

## Application Hints (Continued)

## Peak Program Meter

The VU meter, originally intended for signals sent via telephone lines, has shortcomings when used in high fidelity systems. Due to its slow response time, a VU meter will not accurately display transients that can saturate a magnetic tape or drive an amplifier into clipping. The fast-attack peak program meter (PPM) which does not have this problem is becoming increasingly popular.
While several European organizations have specifications for peak program meters, the German DIN specification 45406 is becoming a de facto standard. Rather than respond instantaneously to peak, however, PPM specifications require a finite "integration time" so that only peaks wide enough to be audible are displayed. DIN 45406 calls for a response of 1 dB down from steady-state for a 10 ms tone burst and 4 dB down for a 3 ms tone burst. These requirements are consistent with the other frequently encountered spec of 2 dB down for a 5 ms burst and are met by an attack time constant of 1.7 ms .
The specified return time of 1.5 s to -20 dB requires a 650 ms decay time constant. The full-wave peak detector of FIGURE 6 satisfies both the attack and decay time criteria.

## Cascading The LM3916

The LM3916 by itself covers the 23 dB range of the conventional VU meter. To display signals of 40 dB or 70 dB dy-
namic range, the LM3916 may be cascaded with the $3 \mathrm{~dB} /$ step LM3915s. Alternatively, two LM3916s may be cascaded for increased resolution over a 28 dB range. Refer to the Extended Range VU Meter and High Resolution VU Meter in the Typical Applications section for the complete circuits for both dot and bar mode displays.
To obtain a display that makes sense when an LM3915 and an LM3916 are cascaded, the -20 dB output from the LM3916 is dropped. The full-scale display for the LM3915 is set at 3 dB below the LM3916's - 10 dB output and the rest of the thresholds continue the $3 \mathrm{~dB} /$ step spacing. A simple, low cost approach is to set the reference voltage of the two chips 16 dB apart as in Figure 5. The LM3915, with pin 8 grounded, runs at 1.25 V full-scale. R1 and R2 set the LM3916's reference 16 dB higher or 7.89V. Variation in the two on-chip references and resistor tolerance may cause a $\pm 1 \mathrm{~dB}$ error in the -10 dB to -13 dB transition. If this is objectionable, R2 can be trimmed.
The drawback of the aforementioned approach is that the threshold of LED \#1 on the LM3915 is only 56 mV . Since comparator offset voltage may be as high as 10 mV , large errors can occur at the first few thresholds. A better approach, as shown in Figure 9, is to keep the reference the same for both drivers ( 10 V in the example) and amplify the input signal by 16 dB ahead of the LM3915. Alternatively,

FIGURE 9. Improved Circuit for $\mathbf{4 0 ~ d B}$ Display

## Application Hints (Continued)

instead of amplifying, input signals of sufficient amplitude can be fed directly to the LM3916 and attenuated by 16 dB to drive the LM3915.
To extend this approach to get a 70 dB display, another 30 dB of amplification must be placed in the signal path ahead of the lowest LM3915. Extreme care is required as the lowest LM3915 displays input signals down to 2 mV ! Several offset nulls may be required. High currents should not share the same path as the low level signal. Also power line wiring should be kept away from signal lines.

## TIPS ON REFERENCE VOLTAGE AND LED CURRENT PROGRAMMING

## Single Driver

The equations in Figure 10 illustrate how to choose resistor values to set reference voltage for the simple case where no LED intensity adjustment is required. A LED current of 10 mA to 20 mA generally produces adequate illumination. Having 10 V full-scale across the internal voltage divider gives best accuracy by keeping signal level high relative to the offset voltage of the internal comparators. However, this

causes 1 mA to flow from pin 7 into the divider which means that the LED current will be at least 10 mA . R1 will typically be between $1 \mathrm{k} \Omega$ and $5 \mathrm{k} \Omega$. To trim the reference voltage, vary R2.
The current in Figure 11 shows how to add a LED intensity control which can vary LED current from 5 mA to 28 mA Choosing $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ lowers the current drawn by the ladder, increasing the intensity adjustment range. The reference adjustment has some effect on LED intensity but the reverse is not true.

## Multiple Drivers

Figure 12 shows how to obtain a common reference trim and intensity control for two drivers. The two ICs may be connected in cascade or may be handling separate channels for stereo. This technique can be extended for larger numbers of drivers by varying the values of R1, R2 and R3. Because the LM3915 has a greater ladder resistance, R5 was picked less than R7 in such a way as to provide equal reference load currents. The ICs' internal references track within 100 mV so that worst case error from chip to chip is only 0.2 dB for $\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V}$.


FIGURE 11. Varying LED Intensity


TL/H/7971-19
FIGURE 12. Independent Adjustment of Reference Voltage and LED Intensity for Multiple Drivers

## Application Hints (Continued)

The scheme in Figure 13 is useful when the reference and LED intensity must be adjusted independently over a wide range. The $R_{H I}$ voltage can be adjusted from 1.2 V to 10 V with no effect on LED current. Since the internal divider here does not load down the reference, minimum LED current is much lower. At the minimum recommended reference load of $80 \mu \mathrm{~A}$, LED current is about 0.8 mA . The resistor values shown give a LED current range from 1.5 mA to 25 mA .
At the low end of the intensity adjustment, the voltage drop across the $510 \Omega$ current-sharing resistors is so small that chip to chip variation in reference voltage may yield a visible variation in LED intensity. The optional approach shown of
connecting the bottom end of the intensity control pot to a negative supply overcomes this problem by allowing a larger voltage drop across the (larger) current-sharing resistors.

## Other Applications

For increased resolution, it's possible to obtain a display with a smooth transition between LEDs. This is accomplished by superimposing an AC waveform on top of the input level as shown in Figure 14. The signal can be a triangle, sawtooth or sine wave from 60 Hz to 1 kHz . The display can be run in either dot or bar mode.


TL/H/7971-20
FIGURE 13. Wide-Range Adjustment of Reference Voltage and LED intensity for Multiple Drivers


FIGURE 14. OV to 10V VU Meter with Smooth Transitions



Typical Applications (Continued)


TL/H/7971-24
Indicator and Alarm, Full-Scale Changes Display From Dot to Bar


High Resolution VU Meter (Bar Mode)

*See Application Hints for optional peak or aver-
age detector.

$$
\begin{aligned}
& \frac{R 2}{R 1+R 2} \cong 0.562=-5 \mathrm{~dB} \\
& \quad \text { or } \mathrm{R} 1 \cong 0.788 \bullet \mathrm{R} 2
\end{aligned}
$$

High Resolution VU Meter (Dot Mode)

${ }^{*}$ Optional shunts $100 \mu \mathrm{~A}$ auxiliary sink current
away from LED \#1.
$\dagger$ See Application Hints for optional peak or aver
age detector.

$$
\begin{gathered}
\frac{R 2}{R 1+R 2} \cong 0.562=-5 d B \\
\quad \text { or } R 1 \cong 0.788 \bullet R 2
\end{gathered}
$$

## Typical Applications (Continued)



Operating with a High Voltage Supply (Dot Mode Only)


Typical Applications (Continued)


 any higher input signal.

## Connection Diagram



## Definition of Terms

Absolute Accuracy: The difference between the observed threshold voltage and the ideal threshold voltage for each comparator. Specified and tested with 10 V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.
Adjust Pin Current: Current flowing out of the reference amplifier pin when the reference amplifier is in the linear region.
Comparator Gain: The ratio of the change in output current ( $\mathrm{L}_{\text {LED }}$ ) to the change in input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) required to produce it for a comparator in the linear region.
Dropout Voltage: The voltage measured at the current source outputs required to make the output current fall by 10\%.
Input Bias Current: Current flowing out of the signal input when the input buffer is in the linear region.
LED Current Regulation: The change in output current over the specified range of LED supply voltage ( $V_{\text {LED }}$ ) as measured at the current source outputs. As the forward voltage of an LED does not change significantly with a small
change in forward current, this is equivalent to changing the voltage at the LED anodes by the same amount.
Line Regulation: The average change in reference output voltage ( $\mathrm{V}_{\mathrm{REF}}$ ) over the specified range of supply voltage ( $\mathrm{V}^{+}$).
Load Regulation: The change in reference output voltage over the specified range of load current (l(REF)).
Offset Voltage: The differential input voltage which must be applied to each comparator to bias the output in the linear region. Most significant error when the voltage across the internal voltage divider is small. Specified and tested with pin 6 voltage $\left(V_{R H I}\right)$ equal to pin 4 voltage ( $V_{\text {RLO }}$ ).
Relative Accuracy: The difference between any two adjacent threshold points. Specified and tested with 10V across the internal voltage divider so that resistor ratio matching error predominates over comparator offset voltage.

## Section 5 <br> Clock Drivers

Section 5 Contents
Clock Drivers-Selection Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DS0025C Two Phase MOS Clock Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-4
DS0026/DS0056 5 MHz Two Phase MOS Clock Drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5 5-8
DS75325 Memory Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-16
DS75361 Dual TTL-to-MOS Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DS75365 Quad TTL-to-MOS Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-34

## Clock Drivers

| Temperature Range |  | Driver/ <br> Package | TRI-STATE®/ Strobed | Output High Voltage (V) | Propagation Delay Typ. (ns) | Capacitive Load (PS) | Supply Current (mA) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| DS0026C | DS0026 | 2 |  | 20 | 7.5 | 1000 | 80 |
| DS0056C | DS0056 | 2 |  | 20 | 7.5 | 1000 | 80 |
| DS75325 | DS55325 | 4 |  | 24 | 25 | 25 | 70 |
| DS75361 |  | 2 | STROBED | 24 | 11 | 390 | 24 |
| DS75365 |  | 4 | STROBED | 24 | 31 | 200 | 47 |

## DS0025C Two Phase MOS Clock Driver

## General Description

The DSO025C is a monolithic, low cost, two phase MOS clock driver that is designed to be driven by TTL line drivers or buffers such as the DS8830 or DM7440. Two input coupling capacitors are used to perform the level shift from TTL to MOS logic levels. Optimum performance in turn-off delay and fall time are obtained when the output pulse is logically controlled by the input. However, output pulse width may be set by selection of the input capacitor eliminating the need for tight input pulse control.

## Features

- 8-lead TO-5 or 8-lead or 14-lead dual-in-line package
- High Output Voltage Swings-up to 25 V
- High Output Current Drive Capability-up to 1.5A
- Rep. Rate: 1.0 MHz into > 1000 pF
- Driven by DS8830, DM7440

■ "Zero" Quiescent Power

## Connection Diagrams



Dual-In-Line Package


Top View
Order Number DS0025CJ See NS Package Number J14A

| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| (V + - V -)Voltage Differential | 25 V |
| Input Current | 100 mA |
| Peak Output Current | 1.5 A |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Temperature | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec$)$ | $300^{\circ} \mathrm{C}$ |

## Recommended Operating

 Conditions| $\mathrm{V}+\mathrm{V}$ - Differential Voltage | 20 V |
| :---: | :---: |
| Min | Max |
| Temperature 0 | 70 |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| 8-Pin Cavity Package | 1150 mW |
| 14-Pin Cavity Package | 1410 mW |
| Molded Package | 1080 mW |
| Metal Can (TO-5) Package | 670 mW |

* Derate 8 -pin cavity package $7.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate 14 -pin cavity package $9.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $8.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate metal can (TO-5) package $4.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics (Notes 2 and 3) See test circuit.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{td}_{\mathrm{d}} \mathrm{ON}$ | Turn-On Delay Time | $\mathrm{C}_{\text {IN }}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\text {IN }}=0 \Omega, \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F}$ |  |  | 15 | 30 | ns |
| $t_{\text {RISE }}$ | Rise Time | $\mathrm{C}_{\text {IN }}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\text {IN }}=0 \Omega, \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F}$ |  |  | 25 | 50 | ns |
| $t_{\text {d OFF }}$ | Turn-Off Delay Time | $\begin{aligned} & \mathrm{C}_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F} \\ & \text { (Note 4) } \end{aligned}$ |  |  | 30 | 60 | ns |
| $\mathrm{t}_{\text {FALL }}$ | Fall Time | $\begin{aligned} & C_{I N}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega \\ & \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F} \end{aligned}$ | (Note 4) | 60 | 90 | 120 | ns |
|  |  |  | (Note 5) | 100 | 150 | 250 | ns |
| PW | Pulse Width (50\% to 50\%) | $\begin{aligned} & \mathrm{C}_{\mathrm{IN}}=0.001 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{IN}}=0 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=0.001 \mu \mathrm{~F}(\text { Note } 5) \end{aligned}$ |  |  | 500 |  | ns |
| $\mathrm{V}_{\mathrm{O}+}$ | Positive Output Voltage Swing | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=-1 \mathrm{~mA}$ |  | $v+-1.0$ | $\mathrm{V}+-0.7 \mathrm{~V}$ |  | V |
| $\mathrm{V}_{\mathrm{O}-}$ | Negative Output Voltage Swing | $\mathrm{I}_{\mathrm{IN}}=10 \mathrm{~mA}, \mathrm{I}_{\text {OUT }}=1 \mathrm{~mA}$ |  |  | $\mathrm{V}-+0.7 \mathrm{~V}$ | $\mathrm{V}-+1.5 \mathrm{~V}$ | V |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} / \mathrm{max}$ limits apply across the $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ range for the DS0025C.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

Note 4: Parameter values apply for clock pulse width determined by input pulse width.
Note 5: Parameter values for input width greater than output clock pulse width.

## Timing Diagram



## Typical Application



TL/F/5852-4

## AC Test Circuit


*Q1 is selected high speed NPN switching transistor.

## Typical Performance



TL/F/5852-8 DUTY CYCLE (\%)
$P_{D C}=\frac{\left.V^{+}-V^{-}\right)^{2}(D C)}{1 k}$
Output PW Controlled by $\mathbf{C}_{\text {IN }}$


TL/F/5852-10
$I_{\text {MAX }}=$ Peak Current delivered by driver
$I_{\text {MIN }} \frac{V_{B E}}{R 1}=\frac{0.6}{1 \mathrm{k}}$

## Applications Information

## Circuit Operation

Input current forced into the base of $Q_{1}$ through the coupling capacitor $C_{\mathbb{N}}$ causes $Q_{1}$ to be driven into saturation, swinging the output to $V^{-}+V_{C E}($ sat $)+V_{\text {Diode }}$.
When the input current has decayed, or has been switched, such that $Q_{1}$ turns off, $Q_{2}$ receives base drive through $R_{2}$, turning $Q_{2}$ on. This supplies current to the load and the output swings positive to $\mathrm{V}^{+}-\mathrm{V}_{\mathrm{BE}}$.


TL/F/5852-11
FIGURE 1. DS0025 Schematic (One-Half Circuit)
It may be noted that $Q_{1}$ must switch off before $Q_{2}$ begins to supply current, hence high internal transients currents from V- to $\mathrm{V}^{+}$cannot occur.

## Fan-Out Calculation

The drive capability of the DSOO25 is a function of system requirements, i.e. speed, ambient temperature, voltage swing, drive circuitry, and stray wiring capacity.
The following equations cover the necessary calculations to enable the fan-out to be calculated for any system condition.

## Transient Current

The maximum peak output current of the DS0025 is given as 1.5A. Average transient current required from the driver can be calculated from:

$$
\begin{equation*}
I=\frac{C_{L}(V+-V-)}{t_{r}} \tag{1}
\end{equation*}
$$

Typical rise times into 1000 pF load is 25 ns . For $\mathrm{V}^{+}-\mathrm{V}^{-}$ $=20 \mathrm{~V}, \mathrm{I}=0.8 \mathrm{~A}$.

## Transient Output Power

The average transient power ( $\mathrm{P}_{\mathrm{ac}}$ ) dissipated, is equal to the energy needed to charge and discharge the output capacitive load ( $C_{L}$ ) multiplied by the frequency of operation (f).

$$
\begin{equation*}
P_{A C}=C_{L} \times\left(V^{+}-V^{-}\right)^{2} \times f \tag{2}
\end{equation*}
$$

For $\mathrm{V}^{+}-\mathrm{V}^{-}=20 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{P}_{\mathrm{AC}}=$ 400 mW .

## Internal Power

$$
\begin{aligned}
& \text { "0" State Negligible }(<3 \mathrm{~mW}) \\
& \text { "1" State }
\end{aligned}
$$

$$
\begin{equation*}
\mathrm{P}_{\text {int }}=\frac{\left(\mathrm{V}^{+}-\mathrm{V}^{-}\right)^{2}}{\mathrm{R}_{2}} \times \text { Duty Cycle } \tag{3}
\end{equation*}
$$

$$
=80 \mathrm{~mW} \text { for } \mathrm{V}^{+}-\mathrm{V}^{-}=20 \mathrm{~V}, \mathrm{DC}=20 \%
$$

## Package Power Dissipation

Total average power $=$ transient output power + internal power.

## Example Calculation

How many MM506 shift registers can be driven by a DS 0025 CN driver at 1 MHz using a clock pulse width of 200 ns , rise time $30-50 \mathrm{~ns}$ and 16 V amplitude over the temperature range $0^{\circ}-70^{\circ} \mathrm{C}$ ?

## Power Dissipation:

At $70^{\circ} \mathrm{C}$ the DSO025CN can dissipate 870 mW when soldered into printed circuit board.

## Transient Peak Current Limitation:

From equation (1), it can be seen that at 16 V and 30 ns , the maximum load that can be driven is limited to 2800 pF .

## Average Internal Power:

Equation (3), gives an average power of 50 mW at 16 V and a $20 \%$ duty cycle.
For one-half of the DS0025C, $870 \mathrm{~mW} \div 2$ can be dissipated.
$435 \mathrm{~mW}=50 \mathrm{~mW}+$ transient output power.
$385 \mathrm{~mW}=$ transient output power.
Using equation (2) at $16 \mathrm{~V}, 1 \mathrm{MHz}$ and 350 mW , each half of the DSO025CN can drive a 1367 pF load. This is less than the load imposed by the transient current limitation of equation (1) and so a maximum load of 1367 pF would prevail.
From the data sheet for the MM506, the average clock pulse load is 80 pF . Therefore the number of devices driven is $1367 / 80$ or 17 registers.
For further information please refer to National Semiconductors Application Note AN-76.

## DS0026/DS0056 5 MHz Two Phase MOS Clock Drivers

## General Description

DS0026/DS0056 are low cost monolithic high speed two phase MOS clock drivers and interface circuits. Unique circuit design provides both very high speed operation and the ability to drive large capacitive loads. The device accepts standard TTL outputs and converts them to MOS logic levels. They may be driven from standard 54/74 series and 54S/74S series gates and flip-flops or from drivers such as the DS8830 or DM7440. The DS0026 and DS0056 are intended for applications in which the output pulse width is logically controlled; i.e., the output pulse width is equal to the input pulse width.
The DSO026/DS0056 are designed to fulfill a wide variety of MOS interface requirements. As a MOS clock driver for long silicon-gate shift registers, a single device can drive over 10k bits at 5 MHz . Six devices provide input address and precharge drive for a 8 k by 16 -bit 1103 RAM memory system. Information on the correct usage of the DS0026 in these as well as other systems is included in the application note AN-76.
The DS0026 and DS0056 are identical except each driver in the DS0056 is provided with a $\mathrm{V}_{\mathrm{BB}}$ connection to supply a higher voltage to the output stage. This aids in pulling up the
output when it is in the high state. An external resistor tied between these extra pins and a supply higher than $\mathrm{V}^{+}$will cause the output to pull up to $\left(\mathrm{V}^{+}-0.1 \mathrm{~V}\right)$ in the off state. For DS0056 applications, it is required that an external resistor be used to prevent damage to the device when the driver switches low. A typical $\mathrm{V}_{\mathrm{BB}}$ connection is shown on the next page.

## Features

- Fast rise and fall times-20 ns 1000 pF load
- High output swing-20V
- High output current drive- $\pm 1.5 \mathrm{amps}$
- TTL compatible inputs
- High rep rate- 5 to 10 MHz depending on power dissipation
- Low power consumption in MOS "0" state-2 mW
- Drives to 0.4 V of GND for RAM address drive


## Connection Diagrams (Top Views)

Dual-In-Line Package


TL/F/5853-2
Order Number DS0026CJ-8, DS0026CL or DS0026CN See NS Package Number J08A or N08E


TL/F/5853-3
Order Number DS0026G or DS0026CG See NS Package Number G12B

Dual-In-Line Package


TL/F/5853-4
Order Number DS0026J or DS0026CJ See NS Package Number J14A

Dual-In-Line Package


Order Number DS0056CN See NS Package Number N08E

## Dual-In-Line Package



TL/F/5853-7
Order Number DS0056J or DS0056CJ
See NS Package Number J14A

```
Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
V+ - V- Differential Voltage
Input Current
22V
100 mA
Input Voltage (VIN - V-)
Peak Output Current
Maximum Power Dissipation* at 25*
```

Cavity Package (8-Pin)
1150 mW
1380 mW
Cavity Package (14-Pin)
Molded Package

EIAJ SO Package
Operating Temperature Range

| DS0026, DS0056 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| DS0026C, DS0056C | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $300^{\circ} \mathrm{C}$ |

* Derate 8 -pin cavity package $7.7 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate 14 -pin cavity package $9.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $8.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate metal can (TO-5) package $4.4 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate EIAJ SO package $5.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic "1" Input Voltage | $\mathrm{V}^{-}=0 \mathrm{~V}$ |  | 2 | 1.5 |  | V |
| $\mathrm{I}_{\text {IH }}$ | Logic "1" Input Current | $\mathrm{V}_{\text {IN }}-\mathrm{V}^{-}=2.4 \mathrm{~V}$ |  |  | 10 | 15 | mA |
| $\mathrm{V}_{\text {IL }}$ | Logic "0" Input Voltage | $\mathrm{V}^{-}=0 \mathrm{~V}$ |  |  | 0.6 | 0.4 | V |
| ILL | Logic "0" Input Current | $\mathrm{V}_{\text {IN }}-\mathrm{V}^{-}=0 \mathrm{~V}$ |  |  | -3 | -10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "1" Output Voltage | $\mathrm{V}_{\mathrm{IN}}-\mathrm{V}^{-}=2.4 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  | $\mathrm{V}-+0.7$ | $\mathrm{V}-+1.0$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic "0" Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}-\mathrm{V}^{-}=0.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}} \geq \mathrm{V}^{+}+1.0 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA} \end{aligned}$ | DS0026 | $V+-1.0$ | $V^{+}-0.8$ |  | V |
|  |  |  | DS0056 | $\mathrm{V}+-0.3$ | $V^{+}-0.1$ |  | V |
| ICC(ON) | "ON" Supply Current <br> (one side on) | $\begin{aligned} & \mathrm{V}^{+}-\mathrm{V}^{-}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}-\mathrm{V}^{-}=2.4 \mathrm{~V} \\ & \text { (Note 6) } \end{aligned}$ | DS0026 |  | 30 | 40 | mA |
|  |  |  | DS0056 |  | 12 | 30 | mA |
| ICC(OFF) | "OFF" Supply Current | $\begin{aligned} & V^{+}-V^{-}=20 \mathrm{~V} \\ & V_{I N}-V^{-}=0 \mathrm{~V} \end{aligned}$ | $70^{\circ} \mathrm{C}$ |  | 10 | 100 | $\mu \mathrm{A}$ |
|  |  |  | $125^{\circ} \mathrm{C}$ |  | 10 | 500 | $\mu \mathrm{A}$ |

Switching Characteristics $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$ (Notes 5 and 7)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {ton }}$ | Turn-On Delay | (Figure 1) |  | 5 | 7.5 | 12 | ns |
|  |  | (Figure 2) |  |  | 11 |  | ns |
| toff | Turn-Off Delay | (Figure 1) |  |  | 12 | 15 | ns |
|  |  | (Figure 2) |  |  | 13 |  | ns |
| $t_{r}$ | Rise Time | (Figure 1), (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 15 | 18 | ns |
|  |  |  | $C_{L}=1000 \mathrm{pF}$ |  | 20 | 35 | ns |
|  |  | (Figure 2), (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 30 | 40 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 36 | 50 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall Time | (Figure 1), (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 12 | 16 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$ |  | 17 | 25 | ns |
|  |  | (Figure 2), <br> (Note 5) | $\mathrm{C}_{\mathrm{L}}=500 \mathrm{pF}$ |  | 28 | 35 | ns |
|  |  |  | $C_{L}=1000 \mathrm{pF}$ |  | 31 | 40 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics provides conditions for actual device operation.
Note 2: These specifications apply for $\mathrm{V}^{+}-\mathrm{V}^{-}=10 \mathrm{~V}$ to $20 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}$, over the temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the DS0026, DS0056 and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for the DS0026C, DS0056C.

Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: All typical values for $T_{A}=25^{\circ} \mathrm{C}$.
Note 5: Rise and fall time are given for MOS logic levels; i.e., rise time is transition from logic " 0 " to logic " 1 " which is voltage fall.
Note 6: $\mathrm{I}_{\mathrm{BB}}$ for DS0056 is approximately $\left(\mathrm{V}_{\mathrm{BB}}-\mathrm{V}^{-}\right) / 1 \mathrm{k} \Omega$ (for one side) when output is low.
Note 7: The high current transient (as high as 1.5A) through the resistance of the internal interconnecting V - lead during the output transition from the high state to the low state can appear as negative feedback to the input. If the external interconnecting lead from the driving circuit to V - is electrically long, or has significant dc resistance, it can subtract from the switching response.

## Typical VBB Connection



## Typical Performance Characteristics



lOAD CAPACITANCE (pF)


Fall Time vs Load Capacitance


LOAD CAPACITANCE (pF)

DC Power ( $\mathrm{PDC}_{\mathrm{D}}$ ) vs

## Duty Cycle



TL/F/5853-9



## AC Test Circuits and Switching Time Waveforms



TL/F/5853-12
FIGURE 1


TL/F/5853-14
FIGURE 2

## Typical Applications

AC Coupled MOS Clock Driver


TL/F/5853-16

DC Coupled RAM Memory Address or Precharge Driver (Positive Supply Only)


TL/F/5853-17

## Application Hints

## DRIVING THE MM5262 WITH THE

## DS0056 CLOCK DRIVER

The clock signals for the MM5262 have three requirements which have the potential of generating problems for the user. These requirements, high speed, large voltage swing and large capacitive loads, combine to provide ample opportunity for inductive ringing on clock lines, coupling clock signals to other clocks and/or inputs and outputs and generating noise on the power supplies. All of these problems
have the potential of causing the memory system to malfunction. Recognizing the source and potential of these problems early in the design of a memory system is the most critical step. The object here is to point out the source of these problems and give a quantitative feel for their magnitude.

## Application Hints (Continued)

Line ringing comes from the fact that at a high enough frequency any line must be considered as a transmission line with distributed inductance and capacitance. To see how much ringing can be tolerated we must examine the clock voltage specification. Figure 6 shows the clock specification, in diagram form, with idealized ringing sketched in. The


FIGURE 6. Clock Waveform
ringing of the clock about the $V_{S S}$ level is particularly critical. If the $\mathrm{V}_{\mathrm{SS}}-1 \mathrm{~V}_{\mathrm{OH}}$ is not maintained, at all times, the infor-
mation stored in the memory could be altered. Referring to Figure 1, if the threshold voltage of a transistor were -1.3V, the clock going to $\mathrm{V}_{\mathrm{SS}}-1$ would mean that all the devices, whose gates are tied to that clock, would be only 300 mV from turning on. The internal circuitry needs this noise margin and from the functional description of the RAM it is easy to see that turning a clock on at the wrong time can have disastrous results.
Controlling the clock ringing is particularly difficult because of the relative magnitude of the allowable ringing, compared to magnitude of the transition. In this case it is 1 V out of 20 V or only $5 \%$. Ringing can be controlled by damping the clock driver and minimizing the line inductance.
Damping the clock driver by placing a resistance in series with its output is effective, but there is a limit since it also slows down the rise and fall time of the clock signal. Because the typical clock driver can be much faster than the worst case driver, the damping resistor serves the useful function of limiting the minimum rise and fall time. This is very important because the faster the rise and fall times, the worse the ringing problem becomes. The size of the damp-


FIGURE 7. Schematic of $\mathbf{1 / 2}$ DS0056

## Application Hints (Continued)

ing resistor varies because it is dependent on the details of the actual application. It must be determined empirically. In practice a resistance of $10 \Omega$ to $20 \Omega$ is usually optimum.
Limiting the inductance of the clock lines can be accomplished by minimizing their length and by laying out the lines such that the return current is closely coupled to the clock lines. When minimizing the length of clock lines it is important to minimize the distance from the clock driver output to the furthest point being driven. Because of this, memory boards are usually designed with clock drivers in the center of the memory array, rather than on one side, reducing the maximum distance by a factor of 2 .
Using multilayer printed circuit boards with clock lines sandwiched between the $V_{D D}$ and $V_{S S}$ power plains minimizes the inductance of the clock lines. It also serves the function of preventing the clocks from coupling noise into input and output lines. Unfortunately multilayer printed circuit boards are more expensive than two sided boards. The user must make the decision as to the necessity of multilayer boards. Suffice it to say here, that reliable memory boards can be designed using two sided printed circuit boards.
The recommended clock driver for use with the MM4262/ MM5262 is the DS0056/DS0056C dual clock driver. This device is designed specifically for use with dynamic circuits using a substrate, $\mathrm{V}_{\mathrm{BB}}$, supply. Typically it will drive a 1000 pF load with 20 ns rise and fall times. Figure 7 shows a schematic of a single driver.
In the case of the MM5262, $\mathrm{V}^{+}$is $\mathrm{a}+5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{BB}}$ is +8.5 V . $\mathrm{V}_{\mathrm{BB}}$ should be connected to the $\mathrm{V}_{\mathrm{BB}}$ pin shown in Figure 7 through a $1 \mathrm{k} \Omega$ resistor. This allows transistor Q 8 to

saturate, pulling the output to within a $\mathrm{V}_{\text {CE(SAT) }}$ of the $\mathrm{V}^{+}$ supply. This is critical because as was shown before, the $\mathrm{V}_{\mathrm{SS}}-1.0 \mathrm{~V}$ clock level must not be exceeded at any time. Without the $\mathrm{V}_{\mathrm{BB}}$ pull up on the base of Q8 the output at best will be 0.6 V below the $\mathrm{V}^{+}$supply and can be 1 V below the $\mathrm{V}+$ supply reducing the noise margin on this line to zero.
Because of the amount of current that the clock driver must supply to its capacitive load, the distribution of power to the clock driver must be considered. Figure 8 gives the idealized voltage and current waveforms for a clock driver driving a 1000 pF capacitor with 20 ns rise and fall time.
As can be seen the current is significant. This current flows in the $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$ power lines. Any significant inductance in the lines will produce large voltage transients on the power supplies. A bypass capacitor, as close as possible to the clock driver, is helpful in minimizing this problem. This bypass is most effective when connected between the $V_{S S}$ and $V_{D D}$ supplies. A bypass capacitor for each DS0056 is recommended. The size of the bypass capacitor depends on the amount of capacitance being driven. Using a low inductance capacitor, such as a ceramic or silver mica, is most effective. Another helpful technique is to run the $V_{D D}$ and $V_{S S}$ lines, to the clock driver, adjacent to each other. This tends to reduce the lines inductance and therefore the magnitude of the voltage transients.
While discussing the clock driver, it should be pointed out that the DS0056 is a relatively low input impedance device. It is possible to couple current noise into the input without seeing a significant voltage. Since the noise is difficult to detect with an oscilloscope it is often overlooked.
Lastly, the clock lines must be considered as noise generators. Figure 9 shows a clock coupled through a parasitic coupling capacitor, $\mathrm{C}_{\mathrm{C}}$, to eight data input lines being driven by a 7404. A parasitic lumped line inductance, $L$, is also shown. Let us assume, for the sake of argument, that $\mathrm{C}_{\mathrm{C}}$ is 1 pF and that the rise time of the clock is high enough to completely isolate the clock transient from the 7404 because of the inductance, L .


FIGURE 9. Clock Coupling
With a clock transition of 20 V the magnitude of the voltage generated across $C_{L}$ is:

$$
V=20 \mathrm{~V} \times \frac{C_{C}}{C_{L}+C_{C}}=20 \mathrm{~V} \times\left(\frac{1}{56+1}\right)=0.35 \mathrm{~V}
$$

This has been a hypothetical example to emphasize that with 20 V low rise/fall time transitions, parasitic elements can not be neglected. In this example, 1 pF of parasitic capacitance could cause system malfunction, because a 7404 without a pull up resistor has typically only 0.3 V of

FIGURE 8. Clock Waveforms (Voltage and Current)

## Application Hints (Continued)

noise margin in the " 1 " state at $25^{\circ} \mathrm{C}$. Of course it is stretching things to assume that the inductance, L , completely isolates the clock transient from the 7404. However, it does point out the need to minimize inductance in input/output as well as clock lines.
The output is current, so it is more meaningful to examine the current that is coupled through a 1 pF parasitic capacitance. The current would be:

$$
I=C_{C} \times \frac{\Delta V}{\Delta t}=\frac{1 \times 10^{-12} \times 20}{20 \times 10^{-9}}=1 \mathrm{~mA}
$$

This exceeds the total output current swing so it is obviously significant.

Clock coupling to inputs and outputs can be minimized by using multilayer printed circuit boards, as mentioned previously, physically isolating clock lines and/or running clock lines at right angles to input/output lines. All of these techniques tend to minimize parasitic coupling capacitance from the clocks to the signals in question.
In considering clock coupling it is also important to have a detailed knowledge of the functional characteristics of the device being used. As an example, for the MM5262, coupling noise from the $\phi 2$ clock to the address lines is of no particular consequence. On the other hand the address inputs will be sensitive to noise coupled from $\phi 1$ clock.

## Packaging Information



8-Lead Surface Mount Package
Order Number DS0026CL

## DS75325

Memory Drivers

## General Description

The DS75325 is a monolithic memory driver which features high current outputs as well as internal decoding of logic inputs. This circuit is designed for use with magnetic memories.

The circuit contains two 600 mA sink-switch pairs and two 600 mA source-switch pairs. Inputs A and B determine source selection while the source strobe (S1) allows the selected source turn on. In the same manner, inputs $C$ and D determine sink selection while the sink strobe (S2) allows the selected sink turn on.

Sink-output collectors feature an internal pull-up resistor in parallel with a clamping diode connected to $\mathrm{V}_{\mathrm{CC} 2}$. This protects the outputs from voltage surges associated with switching inductive loads.
The source stage features Node R which allows extreme flexibility in source current selection by controlling the amount of base drive to each source transistor. This method of setting the base drive brings the power associated with the resistor outside the package thereby allowing the circuit
to operate at higher source currents for a given junction temperature. If this method of source current setting is not desired, then Nodes R and RINT can be shorted externally, activating an internal resistor connected from $\mathrm{V}_{\mathrm{CC} 2}$ to Node R. This provides adequate base drive for source currents up to 375 mA with $\mathrm{V}_{\mathrm{CC} 2}=15 \mathrm{~V}$ or 600 mA with $\mathrm{V}_{\mathrm{CC} 2}=24 \mathrm{~V}$.

## Features

- 600 mA output capability
- 24 V output capability
- Dual sink and dual source outputs
- Fast switching times
- Source base drive externally adjustable
- Input clamping diodes
- TTL compatible


## Connection Diagram



## Truth Table

| Address Inputs |  |  |  | Strobe Inputs |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | B |  | D | Source S1 | $\begin{aligned} & \operatorname{Sink} \\ & \hline 52 \end{aligned}$ |  |  |  |  |
| L | H | X | X | L | H | ON | OFF | OFF | OFF |
| H | L | X | X | L | H | OFF | ON | OFF | OFF |
| X | X | L | H | H | L | OFF | OFF | ON | OFF |
| X | X | H | L | H | L | OFF | OFF | OFF | ON |
| X | X | X | X | H | H | OFF | OFF | OFF | OFF |
| H | H | H | H | X | X | OFF | OFF | OFF | OFF |

$H=$ High Level, $L=$ Low Level, $X=$ Irrelevant
Note: Not more than one output is to be on at any one time.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage $\mathrm{V}_{\mathrm{CC} 1}$ (Note 5)
Supply Voltage $\mathrm{V}_{\mathrm{CC} 2}$ (Note 5)
Input Voltage (Any Address or Strobe Input) 5.5 V
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$
Cavity Package
1509 mW Molded Package 1476 mW
*Derate Cavity Package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature <br> (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Temperature $\left(T_{A}\right)$ <br> DS75325 | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level Input Voltage | (Figures 1 and 2) |  |  | 2 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low Level Input Voltage | (Figures 3 and 4) |  |  |  |  | 0.8 | V |
| $V_{1}$ | Input Clamp Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \mathrm{l}_{\mathrm{N}}=-12 \mathrm{~mA} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (Figure 5) } \end{aligned}$ |  |  |  | -1.3 | -1.7 | V |
| IOFF | Source Collectors Terminal "Off" State Current | $V_{C C 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}$ <br> (Figure 1) | Full Range | DS55325 |  |  | 500 | $\mu \mathrm{A}$ |
|  |  |  |  | DS75325 |  |  | 200 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | DS55325 |  | 3 | 150 | $\mu \mathrm{A}$ |
|  |  |  |  | DS75325 |  | 3 | 200 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Sink Output Voltage | $\mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \mathrm{l}_{\text {OUT }}=0 \mathrm{~mA}$ (Figure 2) |  |  | 19 | 23 |  | V |
| $V_{\text {SAT }}$ | Saturation Voltage Source Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=15 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=24 \Omega, \\ & \text { ISOURCE } \approx-600 \mathrm{~mA} \\ & \text { (Figure 3) (Notes } 4 \text { and 6) } \end{aligned}$ | Full Range |  |  |  | 0.9 | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | DS55325 |  | 0.43 | 0.7 | V |
|  |  |  |  | DS75325 |  | 0.43 | 0.75 | V |
| $\mathrm{V}_{\text {SAT }}$ | Saturation Voltage Sink Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=15 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=24 \Omega, \\ & \mathrm{I}_{\mathrm{SINK}} \approx 600 \mathrm{~mA} \text { (Figure 4) } \\ & \text { (Notes } 4 \text { and 6) } \end{aligned}$ | Full Range |  |  |  | 0.9 | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | DS55325 |  | 0.43 | 0.7 | V |
|  |  |  |  | DS75325 |  | 0.43 | 0.75 | V |
| 1 | Input Current at Maximum Input Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{I}}=5.5 \mathrm{~V}(\text { Figure } 5) \end{aligned}$ | Address Inputs |  |  |  | 1 | mA |
|  |  |  | Strobe Inputs |  |  |  | 2 | mA |
| ${ }_{\mathrm{IH}}$ | High Level Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \\ & \mathrm{~V}_{1}=2.4 \mathrm{~V}(\text { Figure 5) } \end{aligned}$ | Address Inputs |  |  | 3 | 40 | $\mu \mathrm{A}$ |
|  |  |  | Strobe Inputs |  |  | 6 | 80 | $\mu \mathrm{A}$ |
| IIL | Low Level Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \\ & \mathrm{~V}_{1}=0.4 \mathrm{~V}(\text { Figure } 5) \end{aligned}$ | Address Inputs |  |  | -1 | -1.6 | mA |
|  |  |  | Strobe Inputs |  |  | -2 | -3.2 | mA |
| ICC OFF | Supply Current, All Sources and Sinks "Off" | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}(\text { Figure } 6) \end{aligned}$ | $\mathrm{V}_{\mathrm{CC} 1}$ |  |  | 14 | 22 | mA |
|  |  |  | $\mathrm{V}_{\mathrm{CC} 2}$ |  |  | 7.5 | 20 | mA |
| $\mathrm{I}_{\text {CC1 }}$ | Supply Current from $\mathrm{V}_{\mathrm{CC}}$, <br> Either Sink "On" | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \mathrm{I}_{\mathrm{SINK}}=50 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (Figure } 7 \text { ) } \end{aligned}$ |  |  |  | 55 | 70 | mA |
| $\mathrm{I}_{\text {CC2 }}$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 2}$, Either Source "On" | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \text { ISOURCE } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \text { (Figure 8) } \end{aligned}$ |  |  |  | 32 | 50 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\min /$ max limits apply across the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range for the DS55325 and across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the DS75325. All typical values are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: Only one output at a time should be shorted.
Note 5: Voltage values are with respect to network ground terminal.
Note 6: These parameters must be measured using pulse techniques. $\mathbf{t}_{\mathrm{W}}=\mathbf{2 0 0} \mu \mathrm{s}$, duty cycle $\leq \mathbf{2 \%}$.

Switching Characteristics $\mathrm{v}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Propagation Delay Time, Low-to-High Level Output | $V_{C C 2}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=24 \Omega,$$\mathrm{C}_{\mathrm{L}}=25 \mathrm{pF} \text { (Figure 9) }$ | Source Collectors |  | 25 | 50 | ns |
|  |  |  | Sink Outputs |  | 20 | 45 | ns |
| ${ }^{\text {tPHL }}$ | Propagation Delay Time, High-to-Low Level Output | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 2}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=24 \Omega, \\ & \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}(\text { Figure 9) } \end{aligned}$ | Source Collectors |  | 25 | 50 | ns |
|  |  |  | Sink Outputs |  | 20 | 45 | ns |
| ${ }_{\text {t }}^{\text {LLH }}$ | Transition Time, Low-to-High Level Output | $C_{L}=25 \mathrm{pF}$ | $\begin{aligned} & \text { Source Outputs, } \mathrm{V}_{\mathrm{CC} 2}=20 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { (Figure 10) } \end{aligned}$ |  | 55 |  | ns |
|  |  |  | Sink Outputs, $\mathrm{V}_{\mathrm{CC} 2}=15 \mathrm{~V}$, $R_{L}=24 \Omega$ (Figure 9) |  | 7 | 15 | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | Transition Time, High-to-Low Level Output | $C_{L}=25 \mathrm{pF}$ | $\begin{aligned} & \text { Source Outputs, } \mathrm{V}_{\mathrm{CC} 2}=20 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { (Figure 10) } \end{aligned}$ |  | 7 |  | ns |
|  |  |  | Sink Outputs, $\mathrm{V}_{\mathrm{CC} 2}=15 \mathrm{~V}$, $R_{\mathrm{L}}=24 \Omega$ (Figure 9) |  | 9 | 20 | ns |
| ts | Storage Time, Sink Outputs | $\mathrm{V}_{\mathrm{CC} 2}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=24 \Omega, \mathrm{C}_{\mathrm{L}}=25 \mathrm{pF}$ (Figure 9) |  |  | 15 | 30 | ns |

## DC Test Circuits



FIGURE 1. loff

DC Test Circuits (Continued)


Note 1: Figure 3 and 4 parameters must be measured using pulse techniques, $t_{W}=200 \mu \mathrm{~s}$, duty cycle $\leq 2 \%$.
FIGURE 3. VIL and Source VSAT


TL/F/9755-6
Note 1: Figure 3 and 4 parameters must be measured using pulse techniques, $\mathrm{t}_{\mathrm{W}}=200 \mu \mathrm{~s}$, duty cycle $\leq 2 \%$.
Test Table

| $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{S 2}$ | $\mathbf{Y}$ | $\mathbf{Z}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0.8 V | 4.5 V | 0.8 V | $\mathrm{R}_{\mathrm{L}}$ | OPEN |
| 4.5 V | 0.8 V | 0.8 V | OPEN | $\mathrm{R}_{\mathrm{L}}$ |

FIGURE 4. $\mathbf{V}_{\text {IL }}$ and Sink $\mathbf{V}_{\text {SAT }}$

## DC Test Circuits (Continued)



TL/F/9755-7
Test Tables

| Apply $\mathbf{V}_{\mathbf{I}}=\mathbf{\mathbf { I } _ { \mathbf { H } }}$ <br> Measure $\mathbf{I}_{\mathbf{I}}$ |  | Ground |
| :---: | :---: | :---: |
| Apply $\mathrm{V}_{\mathbf{1}}=\mathbf{2 . 4 V}$ <br> Measure $\mathbf{I}_{\mathbf{I H}}$ | Apply 5.5V |  |
| A | S1 | B, C, S2, D |
| S1 | A, B | C, S2, D |
| B | S1 | A, C, S2, D |
| C | S2 | A, S1, B, D |
| S2 | C, D | A, S1, B |
| D | S2 | A, S1, B, C |


| Apply $\mathrm{V}_{\mathbf{1}}=\mathbf{0 . 4 V}$ Measure IIL | Apply 5.5V |
| :---: | :---: |
| $\begin{aligned} & \text { Apply } I_{1}=-10 \mathrm{~mA} \\ & \text { Measure } \mathrm{V}_{1} \end{aligned}$ |  |
| A | S1, B, C, S2, D |
| S1 | A, B, C, S2, D |
| B | A, S1, C, S2, D |
| C | A, S1, B, S2, D |
| S2 | A, S1, B, C, D |
| D | A, S1, B, C, S2 |

FIGURE 5. $V_{1}, I_{1}, I_{I H}$ and $I_{I L}$


FIGURE 6. ICC1 (OFF) and ICC2 (OFF)


| C | D | S2 | $\mathbf{Y}$ | $\mathbf{Z}$ |
| :---: | :---: | :---: | :---: | :---: |
| GND | 5 V | GND | I IINK | OPEN |
| 5 V | GND | GND | OPEN | I $_{\text {SINK }}$ |

FIGURE 7. ICC1, Either Sink On


TL/F/9755-10
Test Table

| A | B | S1 |
| :---: | :---: | :---: |
| GND | 5V | GND |
| 5V | GND | GND |

FIGURE 8. ICC2, Elther Source On

DC Test Circuits (Continued)


TL/F/9755-11
Note 1: The pulse generator has the following characteristics: $Z_{\mathrm{OUT}}=50 \Omega$, duty cycle $\leq 1 \%$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.


TL/F/9755-12
Test Table

| Parameter | Output Under Test | Input | Connect to 5V |
| :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ and tPHL | Source Collectors | A and S1 | B, C, D and S2 |
|  |  | $B$ and S1 | A, C, D and S2 |
| $t_{\text {PLH }}, t_{\text {PHL }}$, <br> $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ and $\mathrm{t}_{\mathrm{s}}$ | Sink Output Y | C and S 2 | $A, B, D$ and ${ }^{1} 1$ |
|  | Sink Output $Z$ | D and S2 | A, B, C and S1 |

FIGURE 9. Switching Times


Note 1: The pulse generator has the following characteristics: $Z_{O U T}=50 \Omega$, duty cycle $\leq 1 \%$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.

Voltage Waveforms


Test Table

| Parameter | Output Under Test | Input | Connect to 5V |
| :---: | :---: | :---: | :---: |
| $\boldsymbol{T}_{\text {TLH }}$ and $t_{\text {THL }}$ | Source Output W | A and S1 | B, C, D and S2 |
|  | Source Output X | B and S1 | A, C, D and S2 |

FIGURE 10. Transition Times of Source Outputs


## Applications

## EXTERNAL RESISTOR CALCULATION

A typical magnetic-memory word drive requirement is shown in Figure 11. A source-output transistor of one DS75325 delivers load current ( l ). The sink-output transistor of another DS75325 sinks this current.
The value of the external pull-up resistor ( $\mathbf{R}_{\text {ext }}$ ) for a particular memory application may be determined using the following equation:

$$
\begin{equation*}
R_{\text {ext }}=\frac{16\left[V_{\mathrm{CC} 2(\mathrm{Min})}-V_{S}-2.2\right]}{L_{L}-1.6\left[V_{\mathrm{CC}(\mathrm{Min})}-V_{S}-2.9\right]} \tag{1}
\end{equation*}
$$

where: $R_{\text {ext }}$ is in $k \Omega$,
$\mathrm{V}_{\mathrm{CC} 2(\text { Min })}$ is the lowest expected value of $\mathrm{V}_{\mathrm{CC}}$ in volts, $\mathrm{V}_{\mathrm{S}}$ is the source output voltage in volts with respect to ground, $L_{L}$ is in mA.
The power dissipated in resistor $R_{\text {ext }}$ during the load current pulse duration is calculated using Equation 2.

$$
\begin{equation*}
\mathrm{P}_{\text {Rext }} \approx \frac{\mathrm{L}_{\mathrm{L}}}{16}\left[\mathrm{~V}_{\mathrm{CC} 2(\mathrm{Min})}-\mathrm{V}_{\mathrm{S}}-2\right] \tag{2}
\end{equation*}
$$

where: $P_{\text {Rext }}$ is in mW .


TL/F/9755-15
Note 1: For clarity, partial logic diagrams of two DS55325s are shown.
Note 2: Source and sink shown are in different packages.
FIGURE 11. Typical Application Data

## DS75361 Dual TTL-to-MOS Driver

## General Description

The DS75361 is a monolithic integrated dual TTL-to-MOS driver interface circuit. The device accepts standard TTL input signals and provides high-current and high-voltage output levels for driving MOS circuits. It is used to drive address, control, and timing inputs for several types of MOS RAMs including the 1103 and MM5270 and MM5280.
The DS75361 operates from standard TTL 5V supplies and the MOS $V_{\text {SS }}$ supply in many applications. The device has been optimized for operation with $\mathrm{V}_{\mathrm{CC}}$ supply voltage from 16 V to 20 V ; however, it is designed for use over a much wider range of $\mathrm{V}_{\mathrm{CC} 2}$.

## Features

- Capable of driving high-capacitance loads
- Compatible with many popular MOS RAMs
- $\mathrm{V}_{\mathrm{CC} 2}$ supply voltage variable over wide range to 24 V
- Diode-clamped inputs
- TTL compatible
- Operates from standard bipolar and MOS supplies
- High-speed switching
- Transient overdrive minimizes power dissipation
- Low standby power dissipation


## Schematic and Connection Diagrams




Order Number DS75361N See NS Package Number N08E

| Absolute Maximum Ratings (Note 1) |  |
| :--- | ---: |
| If Military/Aerospace specified devices are required, |  |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$ (Note 1) | -0.5 to 7 V |
| Supply Voltage Range of $\mathrm{V}_{\mathrm{CC} 2}$ | -0.5 V to 25 V |
| Input Voltage | 5.5 V |
| Inter-Input Voltage (Note 4) | 5.5 V |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$ |  |
| Molded Package | 1022 mW |

Lead Temperature 1/16 inch from Case for 10 Seconds: N or P Package
$200^{\circ} \mathrm{C}$
*Derate molded package $8.2 \mathrm{~mW} /{ }^{\circ}$ above about $25^{\circ} \mathrm{C}$.

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC} 1}\right)$ | 4.75 | 5.25 | V |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC} 2}\right)$ | 4.75 | 24 | V |
| Operating Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ | 0 | +70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IH }}$ | High-Level Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  |  |  |  | 0.8 | V |
| $\mathrm{V}_{1}$ | Input Clamp Voltage | $Y_{1}=-12 \mathrm{~mA}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-1$ | $\mathrm{V}_{\mathrm{CC} 2}-0.7$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-2.3$ | $\mathrm{V}_{\mathrm{CC} 2}-1.8$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | $\mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=10 \mathrm{~mA}$ |  |  | 0.15 | 0.3 | V |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 2}=15 \mathrm{~V} \text { to } 24 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{OL}}=40 \mathrm{~mA} \end{aligned}$ |  |  | 0.25 | 0.5 | V |
| $\mathrm{V}_{0}$ | Output Clamp Voltage | $\mathrm{V}_{1}=0 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=20 \mathrm{~mA}$ |  |  |  | $\mathrm{V}_{\mathrm{CC} 2}+1.5$ | V |
| 1 | Input Current at Maximum Input Voltage | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 | mA |
| $\mathrm{I}_{\mathrm{H}}$ | High-Level Input Current | $\mathrm{V}_{1}=2.4 \mathrm{~V}$ | A Inputs |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | E Input |  |  | 80 | $\mu \mathrm{A}$ |
| ILL | Low-Level Input Current | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ | A Inputs |  | -1 | -1.6 | mA |
|  |  |  | E Input |  | -2 | -3.2 | mA |
| $\mathrm{I}_{\mathrm{CC1}}(\mathrm{H})$ | Supply Current from V $\mathrm{CC}_{1}$, Both Outputs High | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, & \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \\ \text { All Inputs at } \mathrm{OV}, & \text { No Load } \end{array}$ |  |  | 2 | 4 | mA |
| $\mathrm{ICC2}(\mathrm{H})$ | Supply Current from V $\mathrm{CC}_{2}$, Both Outputs High |  |  |  |  | 0.5 | mA |
| ICC1(L) | Supply Current from V $\mathrm{CC}_{\mathrm{C}}$, Both Outputs Low | $\begin{array}{ll} \mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, & \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V}, \\ \text { All Inputs at } 5 \mathrm{~V}, & \text { No Load } \end{array}$ |  |  | 16 | 24 | mA |
| ICC2(L) | Supply Current from V $\mathrm{CC}_{2}$, Both Outputs Low |  |  |  | 7 | 11 | mA |
| $\mathrm{I}_{\text {CC2 }}(\mathrm{S})$ | Supply Current from VCC2, <br> Stand-by Condition | $\mathrm{V}_{\mathrm{CC} 1}=0 \mathrm{~V},$ <br> All Inputs at 5 V , | $V_{C C 2}=24 \mathrm{~V}$ <br> No Load |  |  | 0.5 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified min/max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DS75361}$. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $V_{C C 2}=20 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: This rating applies between the $A$ input of either driver and the common $E$ input.

| Switching Characteristics $\mathrm{V}_{\mathrm{CC1}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=20 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| $\mathrm{t}_{\text {DLH }}$ | Delay Time, Low-to-High Level Output | $\begin{gathered} C_{L}=390 \mathrm{pF} \\ R_{D}=10 \Omega \\ (\text { Figure 1) } \end{gathered}$ |  | 11 | 20 | ns |
| $\mathrm{t}_{\text {DHL }}$ | Delay Time, High-to-Low Level Output |  |  | 10 | 18 | ns |
| $\mathrm{t}_{\text {TLH }}$ | Transition Time, Low-to-High Level Output |  |  | 25 | 40 | ns |
| $\mathrm{t}_{\text {THL }}$ | Transition Time, High-to-Low Level Output |  |  | 21 | 35 | ns |
| tPLH | Propagation Delay Time, Low-to-High Level Output |  | 10 | 36 | 55 | ns |
| tPHL | Propagation Delay Time, High-to-Low Level Output |  | 10 | 31 | 47 | ns |

## AC Test Circuit and Switching Time Waveforms



Note 1: The pulse generator has the following characteristics: $\mathrm{PRR}=1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{OUT}}=50 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 1. Switching Times, Each Driver

## Typical Performance Characteristics



Total Dissipation (Both Drivers) vs Frequency


Propagation Delay Time, Low-to-High Level Output vs $V_{\text {CC2 }}$ Supply Voltage


Low-Level Output Voltage vs Output Current


Propagation Delay Time, Low-to-High Level Output vs Ambient Temperature


Propagation Delay Time, High-to-Low Level Output vs $\mathrm{V}_{\mathrm{CC}}$ Supply Voltage


Propagation Delay Time, High-to-Low Level Output vs Load Capacitance



Propagation Delay Time, High-to-Low Level Output vs Ambient Temperature


Propagation Delay Time, Low-to-High Level Output vs Load Capacitance


## Typical Applications

The fast switching speeds of this device may produce undesirable output transient overshoot because of load or wiring inductance. A small series damping resistor may be used to reduce or eliminate this output transient overshoot. The
optimum value of the damping resistor to use depends on the specific load characteristics and switching speed. A typical value would be between $10 \Omega$ and $30 \Omega$ (Figure 3).

## Thermal Information

## POWER DISSIPATION PRECAUTIONS

Significant power may be dissipated in the DS75361 driver when charging and discharging high-capacitance loads over a wide voltage range at high frequencies. The total dissipation curve shows the power dissipated in a typical DS75361 as a function of load capacitance and frequency. Average power dissipated by this driver can be broken into three components:

$$
\mathrm{P}_{\mathrm{T}(\mathrm{AV})}=\mathrm{P}_{\mathrm{DC}(\mathrm{AV})}+\mathrm{P}_{\mathrm{C}(\mathrm{AV})}+\mathrm{P}_{\mathrm{S}(\mathrm{AV})}
$$

where $P_{D C(A V)}$ is the steady-state power dissipation with the output high or low, $\mathrm{P}_{\mathrm{C}(\mathrm{AV})}$ is the power level during charging or discharging of the load capacitance, and $\mathrm{P}_{\mathrm{S}(\mathrm{AV})}$ is the power dissipation during switching between the low and high levels. None of these include energy transferred to the load and all are averaged over a full cycle.
The power components per driver channel are:

$$
\begin{aligned}
& P_{D C(A V)}=\frac{P_{L} t_{L}+P_{H} t_{H}}{T} \\
& P_{C(A V)} \approx C_{V_{C}}{ }^{f} \\
& P_{S(A V)}=\frac{P_{L H} t_{L H}+P_{H L} t_{H L}}{T}
\end{aligned}
$$

where the times are defined in Figure 4.
$P_{L}, P_{H}, P_{L H}$, and $P_{H L}$ are the respective instantaneous levels of power dissipation and $C$ is load capacitance.

The DS75361 is so designed that $\mathrm{P}_{\mathrm{S}}$ is a negligible portion of $\mathrm{P}_{\mathrm{T}}$ in most applications. Except at very high frequencies, $t_{L}+t_{H} \gg t_{L H}+t_{H L}$ so that $P_{S}$ can be neglected. The total dissipation curve for no load demonstrates this point. The power dissipation contributions from both channels are then added together to obtain total device power.
The following example illustrates this power calculation technique. Assume both channels are operating identically with $\mathrm{C}=200 \mathrm{pF}, \mathrm{f}=2 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=20 \mathrm{~V}$, and duty cycle $=60 \%$ outputs high ( $\mathrm{t}_{\mathrm{H}} / \mathrm{T}=0.6$ ). Also, assume $\mathrm{V}_{\mathrm{OH}}=19.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.1 \mathrm{~V}, \mathrm{P}_{\mathrm{S}}$ is negligible, and that the current from $\mathrm{V}_{\mathrm{CC} 2}$ is negligible when the output is high.
On a per-channel basis using data sheet values:

$$
\begin{align*}
P_{\mathrm{DC}(\mathrm{AV})}= & {\left[(5 \mathrm{~V})\left(\frac{2 \mathrm{~mA}}{2}\right)+(20 \mathrm{~V})\left(\frac{0 \mathrm{~mA}}{2}\right)\right](0.6)+} \\
& {\left[(5 \mathrm{~V})\left(\frac{16 \mathrm{~mA}}{2}\right)+(20 \mathrm{~V})\left(\frac{7 \mathrm{~mA}}{2}\right)\right](0.4) } \tag{0.4}
\end{align*}
$$

$P_{\text {DC(AV }}=47 \mathrm{~mW}$ per channel
$\mathrm{P}_{\mathrm{C}(\mathrm{AV})} \approx(200 \mathrm{pF})(19.2 \mathrm{~V})^{2}(2 \mathrm{MHz})$
$\mathrm{P}_{\mathrm{C}(\mathrm{AV})} \approx 148 \mathrm{~mW}$ per channel.
For the total device dissipation of the two channels:
$\mathrm{P}_{\mathrm{T}(\mathrm{AV})} \approx 2(47+148)$
$\mathrm{P}_{\mathrm{T}(\mathrm{AV})} \approx 390 \mathrm{~mW}$ typical for total package.


TL/F/7557-8
FIGURE 4. Output Voltage Waveform

## DS75365 Quad TTL-to-MOS Driver

## General Description

The DS75365 is a quad monolithic integrated TTL-to-MOS driver and interface circuit that accepts standard TTL input signals and provides high-current and high-voltage output levels suitable for driving MOS circuits. It is used to drive address, control, and timing inputs for several types of MOS RAMs including the 1103.
The DS75365 operates from the TTL 5V supply and the MOS $V_{S S}$ and $V_{B B}$ supplies in many applications. This device has been optimized for operation with $\mathrm{V}_{\mathrm{CC}}$ supply voltage from 16 V to 20 V , and with nominal $\mathrm{V}_{\mathrm{CC}}$ supply voltage from 3 V to 4 V higher than $\mathrm{V}_{\mathrm{cc}}$. However, it is designed so as to be usable over a much wider range of $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CC}}$. In some applications the $\mathrm{V}_{\mathrm{CC}}$ power supply can be eliminated by connecting the $\mathrm{V}_{\mathrm{CC}}$ to the $\mathrm{V}_{\mathrm{CC} 2} \mathrm{pin}$.

- Capable of driving high-capacitance loads
- Compatible with many popular MOS RAMs
- Interchangeable with Intel 3207
- $\mathrm{V}_{\mathrm{CC} 2}$ supply voltage variable over side range to 24 V maximum
- $V_{\text {CC3 }}$ supply voltage pin available
- $V_{\text {CC3 }}$ pin can be connected to $V_{\text {CC2 }}$ pin in some applications
- TTL compatible diode-clamped inputs
- Operates from standard bipolar and MOS supply voltages
- Two common enable inputs per gate-pair
- High-speed switching
- Transient overdrive minimizes power dissipation
- Low standby power dissipation


## Features

- Quad positive-logic NAND TTL-to-MOS driver
- Versatile interface circuit for use between TTL and high-current, high-voltage systems


## Schematic and Connection Diagrams




Order Number DS75365N or DS75365WM See NS Package Number M16B or N16A
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 7 V
Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 25 V
Supply Voltage Range of $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to 30 V
Inter-Input Voltage (Note 4)
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Maximum Power Dissipation* at $25^{\circ} \mathrm{C}$

| Cavity Package | 1509 mW |
| :--- | ---: |
| Molded Package | 1476 mW |
| SO Package | 1488 mW |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |

* Derate cavity package $10.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$, derate SO package $11.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC1} 1}$ ) | 4.75 | 5.25 | V |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC2}}$ ) | 4.75 | 24 | V |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC} 3}$ ) | $\mathrm{V}_{\mathrm{CC} 2}$ | 28 | V |
| Voltage Difference Between | 0 | 10 | V |
| Supply Voltages: $\mathrm{V}_{\mathrm{CC} 3}-\mathrm{V}_{\mathrm{CC} 2}$ |  |  |  |
| Operating Ambient Temperature <br> Range ( $T_{A}$ ) | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Notes 2 and 3)

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | High-Level Input Voltage |  |  | 2 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Low-Level Input Voltage |  |  |  |  | 0.8 | V |
| $V_{1}$ | Input Clamp Voltage | $\mathrm{l}_{1}=-12 \mathrm{~m}$ |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-Level Output Voltage | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}+3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-0.3$ | $\mathrm{V}_{\mathrm{CC} 2}-0.1$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}+3 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-10 \mathrm{~mA}$ |  | $V_{C C 2}-1.2$ | $V_{C C 2}-0.9$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-50 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-1$ | $V_{C C 2}-0.7$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=\mathrm{V}_{\mathrm{CC} 2}, \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-10 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-2.3$ | $\mathrm{V}_{\mathrm{CC} 2}-1.8$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low-Level Output Voltage | $\mathrm{V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=10 \mathrm{~mA}$ |  |  | 0.15 | 0.3 | V |
|  |  | $\mathrm{V}_{\mathrm{CC} 3}=15 \mathrm{~V}$ to $28 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=40 \mathrm{~mA}$ |  |  | 0.25 | 0.5 | V |
| $\mathrm{V}_{\mathrm{O}}$ | Output Clamp Voltage | $\mathrm{V}_{\mathrm{I}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=20 \mathrm{~mA}$ |  |  |  | $\mathrm{V}_{\mathrm{CC} 2}+1.5$ | V |
| I | Input Current at Maximum Input Voltage | $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  |  | 1 | mA |
| $\mathrm{IIH}^{\text {H}}$ | High-Level Input Current | $\mathrm{V}_{1}=2.4 \mathrm{~V}$ | A Inputs |  |  | 40 | $\mu \mathrm{A}$ |
|  |  |  | E1 and E2 Inputs |  |  | 80 | $\mu \mathrm{A}$ |
| IIL | Low-Level Input Current | $\mathrm{V}_{1}=0.4 \mathrm{~V}$ | A Inputs |  | -1 | -1.6 | mA |
|  |  |  | E1 and E2 Inputs |  | -2 | -3.2 | mA |
| $\mathrm{I}_{\mathrm{CC1}}(\mathrm{H})$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 1}$, All Outputs High | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=28 \mathrm{~V}, \text { All Inputs at } 0 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  | 4 | 8 | mA |
| $\mathrm{ICC2}(\mathrm{H})$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 2}$, All Outputs High |  |  |  | -2.2 | +0.25 | mA |
|  |  |  |  |  | -2.2 | -3.2 | mA |
| ${ }^{1} \mathrm{CC3}(\mathrm{H})$ | Supply Current from $V_{\mathrm{CC}}$, All Outputs High |  |  |  | 2.2 | 3.5 | mA |
| ${ }^{\text {I CC1 (L) }}$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 1}$, All Outputs Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=28 \mathrm{~V}, \text { All Inputs at } 5 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  | 31 | 47 | mA |
| $\mathrm{I}_{\text {CC2 }}(\mathrm{L})$ | Supply Current from $\mathrm{V}_{\mathrm{CC} 2}$, All Outputs Low |  |  |  |  | 3 | mA |
| ${ }^{\text {ICC3(L) }}$ | Supply Current from $\mathrm{V}_{\mathrm{CC}}$, All Outputs Low |  |  |  | 16 | 25 | mA |
| $\mathrm{I}^{\text {CC2(H) }}$ | Supply Current from V $\mathrm{CCC}_{2}$, All Outputs High | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=24 \mathrm{~V}, \text { All Inputs at } 0 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  |  | 0.25 | mA |
| $\mathrm{I}^{\text {CC3(H) }}$ | Supply Current from $\mathrm{V}_{\mathrm{CC}}$, All Outputs High |  |  |  |  | 0.5 | mA |

Electrical Characteristics (Notes 2, 3) (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC2(S) | Supply Current from VCC2, Stand-By Condition | $\begin{aligned} & \mathrm{V}_{\mathrm{CC} 1}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=24 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC} 3}=24 \mathrm{~V}, \text { All inputs at } 5 \mathrm{~V}, \text { No Load } \end{aligned}$ |  |  | 0.25 | mA |
| ICC3(S) | Supply Current from VCC3, Stand-By Condition |  |  |  | 0.5 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 2: Unless otherwise specified, $\min /$ max limits apply across the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range for the $\mathrm{DS75365}$. All typical values are for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $V_{\mathrm{CC} 2}=20 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=24 \mathrm{~V}$.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: This rating applies between any two inputs of any one of the gates.

Switching Characteristics $\mathrm{v}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{v}_{\mathrm{CC} 2}=20 \mathrm{~V}, \mathrm{v}_{\mathrm{CC} 3}=24 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tDLH | Delay Time, Low-to-High Level Output | $\begin{aligned} & C_{L}=200 \mathrm{pF} \\ & R_{D}=24 \Omega \end{aligned}$ <br> (Figure 1) |  | 11 | 20 | ns |
| $\mathrm{t}_{\text {DHL }}$ | Delay Time, High-to-Low Level Output |  |  | 10 | 18 | ns |
| $\mathrm{t}_{\text {TLH }}$ | Transition Time, Low-to-High Level Output |  |  | 20 | 33 | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | Transition Time, High-to-Low Level Output |  |  | 20 | 33 | ns |
| $t_{\text {PLH }}$ | Propagation Delay Time, Low-to-High Level Output |  | 10 | 31 | 48 | ns |
| $t_{\text {PHL }}$ | Propagation Delay Time, High-to-Low Level Output |  | 10 | 30 | 46 | ns |

## AC Test Circuit and Switching Time Waveforms



Note 1: The pulse generator has the following characteristics: $\mathrm{PRR}=1 \mathrm{MHz}, \mathrm{Z}_{\mathrm{OUT}}=58 \Omega$.
Note 2: $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance.
FIGURE 1. Switching Times, Each Driver

## Typical Performance Characteristics




TL/F/7560-7
FIGURE 2. Interconnection of DS75365 Devices with 1103-Type Silicon-Gate MOS RAM

## Typical Applications

The fast switching speeds of this device may produce undesirable output transient overshoot because of load or wiring inductance. A small series damping resistor may be used to reduce or eliminate this output transient overshoot. The optimum value of the damping resistor depends on the specific load characteristics and switching speed. A typical value would be between $10 \Omega$ and $30 \Omega$ (Figure 3).


Note: $R_{D} \cong 10 \Omega$ to $30 \Omega$ (Optional)
TL/F/7560-8

## FIGURE 3. Use of Damping Resistor to Reduce or Eliminate Output Transient Overshoot in Certain DS75365 Applications

## Thermal Information

## POWER DISSIPATION PRECAUTIONS

Significant power may be dissipated in the DS75365 driver when charging and discharging high-capacitance loads over a wide voltage range at high frequencies. The total dissipation curve shows the power dissipated in a typical DS75365 as a function of load capacitance and frequency. Average power dissipation by this driver can be broken into three components:

$$
P_{\mathrm{T}(\mathrm{AV})}=\mathrm{P}_{\mathrm{DC}(\mathrm{AV})}+\mathrm{P}_{\mathrm{C}(\mathrm{AV})}+\mathrm{P}_{\mathrm{S}(\mathrm{AV})}
$$

where $P_{D C(A V)}$ is the steady-state power dissipation with the output high or low, $\mathrm{P}_{\mathrm{C}(\mathrm{AV})}$ is the power level during charging or discharging of the load capacitance, and $\mathrm{P}_{\mathrm{S}(\mathrm{AV})}$ is the power dissipation during switching between the low and high levels. None of these include energy transferred to the load and all are averaged over a full cycle.

The power components per driver channel are:

$$
\begin{aligned}
& P_{D C(A V)}=\frac{P_{L} t_{L}+P_{H} t_{H}}{T} \\
& P_{C(A V)} \cong c V^{2 f} \\
& P_{S(A V)}=\frac{P_{L H} t_{L H}+P_{H L} t_{H L}}{T}
\end{aligned}
$$

where the times are as defined in Figure 4.
$P_{L}, P_{H}, P_{L H}$, and $P_{H L}$ are the respective instantaneous levels of power dissipation and $C$ is load capacitance.
The DS75365 is so designed that $P_{S}$ is a negligible portion of $\mathrm{P}_{\mathrm{T}}$ in most applications. Except at very high frequencies, $t_{L}+t_{H} \gg t_{L H}+t_{H L}$ so that $P_{S}$ can be neglected. The total dissipation curve for no load demonstrates this point. The power dissipation contributions from all four channels are then added together to obtain total device power.
The following example illustrates this power calculation technique. Assume all four channels are operating identically with $\mathrm{C}=100 \mathrm{pF}, \mathrm{f}=2 \mathrm{MHz}, \mathrm{V}_{\mathrm{CC} 1}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=20 \mathrm{~V}$, $\mathrm{V}_{\text {CC3 }}=24 \mathrm{~V}$ and duty cycle $=60 \%$ outputs high $\left(\mathrm{t}_{\mathrm{H}} / \mathrm{T}=0.6\right.$ ). Also, assume $\mathrm{V}_{\mathrm{OH}}=20 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.1 \mathrm{~V}, \mathrm{P}_{\mathrm{S}}$ is negligible, and that the current from $\mathrm{V}_{\mathrm{CC} 2}$ is negligible when the output is low.
On a per-channel basis using data sheet values:

$$
\begin{align*}
\mathrm{P}_{\mathrm{DC}(\mathrm{AV})}= & (5 \mathrm{~V})\left(\frac{4 \mathrm{~mA}}{4}\right)+(20 \mathrm{~V})\left(\frac{-2.2 \mathrm{~mA}}{4}\right)+(24 \mathrm{~V}) \\
& \left.\left(\frac{2.2 \mathrm{~mA}}{4}\right)\right](0.6)+\left[(5 \mathrm{~V})\left(\frac{31 \mathrm{~mA}}{4}\right)+\right. \\
& \left.(20 \mathrm{~V})\left(\frac{0 \mathrm{~mA}}{4}\right)+(24 \mathrm{~V})\left(\frac{16 \mathrm{~mA}}{4}\right)\right](0.4) \tag{0.4}
\end{align*}
$$

$P_{D C}(A V)=58 \mathrm{~mW}$ per channel
$P_{C(A V)} \cong(100 \mathrm{pF})(19.9 \mathrm{~V})^{2}(2 \mathrm{MHz})$
$P_{C(A V)} \cong 79 \mathrm{~mW}$ per channel.
For the total device dissipation of the four channels:
$\mathrm{P}_{\mathrm{T}(\mathrm{AV})} \cong 4(58+79)$
$\mathrm{P}_{\mathrm{T}(\mathrm{AV})} \cong 548 \mathrm{~mW}$ typical for total package.


FIGURE 4. Output Voltage Waveform

## Section 6

Frequency Synthesis

## Section 6 Contents

Frequency Synthesis-Introduction ..... 6-3
Frequency Synthesizers-Selection Guide ..... 6-5
DS8615/DS8616 130/225 MHz Low Power Dual Modulus Prescalers ..... 6-6
DS8673/DS8674 Low Power VHF/UHF Prescalers ..... 6-10
DS8908B AM/FM Digital Phase-Locked Loop Frequency Synthesizer ..... 6-13
DS8911/DS8913 AM/FM/TV Sound Up-Conversion Frequency Synthesizers ..... 6-21
MM5368 CMOS Oscillator Divider Circuit ..... 6-30
MM5369 Series 17 Stage Oscillator/Divider ..... 6-33
MM5437 Digital Noise Source ..... 6-36

Frequency synthesis is the process of generating a multitude of different frequencies from one reference frequency. A common application where the frequency synthesis concept is used is in electronically tuned radios and televisions.
Digital tuning systems are fast replacing the conventional mechanical systems in AM, FM and television receivers. The digital approach encompasses the following operational features:

- Precise tuning of station frequencies
- Exact digital frequency display
- Keyboard entry of desired frequency
- Virtually unlimited station memory
- Up/down scanning through the band
- Station "search" (stop on next active station)
- Power-on to the last station
- Easy option for time-of-day clock

In addition, recent developments in large-scale integrated circuit technology and new varactor diodes for the AM band have made the cost-benefit picture for digital tuning very attractive.
The heart of any digital tuning system is, of course, the phase locked loop (PLL) synthesizer. The basic subcomponents of a digital system are: a voltage controlled oscillator (VCO), a phase comparator and some programmable and fixed dividers. The PLL's basic function is to take two input signals and match them as illustrated in Figure 1. The output of the phase comparator of the PLL is an error signal which is filtered and fed back to the VCO as a DC control voltage. The DC control voltage adjusts the VCO until it causes the phase comparator's two inputs to match one another.
The weak point of this simple illustration is that many PLLs are fabricated using MOS processes which make them relatively incapable of receiving high frequency signals. In fact,
state-of-the-art microCMOS devices are usually limited to 100 MHz operation. Even the FM band exceeds this limitation. As a result, a prescaler is almost always used in PLL tuning applications such as FM radios, police scanning radios, aircraft radios, etc. The prescaler is specifically designed to divide high frequency AC input signals down to a usable frequency for the PLL. The prescaler becomes an extension of the PLL's programmable counter as illustrated in Figure 2.

For less sophisticated tuning applications, a fixed division prescaler will make the VCO signal palatable to the PLL and be sufficient for general tuning characteristics. However, in some applications, a fixed division prescaler can cause significant undesirable side effects such as:

1. Increased channel spacing (step size) at the output of the PLL's counter; or
2. A forced decrease of the fixed oscillator reference frequency in order to obtain specific channel spacing which can lead to
A. increased lock-on time,
B. decreased scanning rates, and
C. sidebands at undesirable frequencies.

AN-335 in this section explains in detail how these two shortcomings of fixed division prescaling are alleviated by using a dual modulus prescaler. A dual modulus prescaler is substituted for the fixed prescaler and is controlled by programmable counters in the dual modulus PLL, as illustrated by the dotted line in Figure 2.
In order to address the requirements of digital frequency synthesis applications, National has introduced a growing family of PLL synthesizers and prescalers. The DS8906, DS8907 and DS8908 are complete PLL synthesizers with features that go beyond those illustrated in Figure 2.

Highlights

- The DS8908 integrates a reference oscillator, phase comparator, charge pump, operational amplifier, 120 MHz ECL/I2L dual modulus programmable divider, and a shift register/latch for serial data entry.
- The DS8614, DS8615, DS8616, DS8617, DS8627, and DS8628 represent a broad family of single and dual modulus prescalers for use in conjunction with other manufac-
turers' NMOS or CMOS PLLs. These low-power/highspeed prescalers are available with division ratios ranging from a fixed $\div 20$ up to a dual modulus $\div 64 / 65$. This array of products allows for the choice of a division ratio which is virtually tailored to the speed and tuning requirements of a particular frequency synthesis application.


TL/XX/0108-2
FIGURE 2


## DS8615/DS8616 130/225 MHz Low Power Dual Modulus Prescalers

## General Description

The DS8615 series products are low power dual modulus prescalers which divide by $32 / 33$ and $40 / 41$ respectively. The modulus control (MC) input selects division by N when at a high TTL level and division by $\mathrm{N}+1$ when at a low TTL level. The clock inputs are buffered, providing 40/100 mV rms input sensitivity. The two outputs provide the user the option to wire either a totem-pole or open-collector output structure. Additionally, the user can wire a resistor between the two output pins to minimize edge transition emissions. The outputs are designed to drive positive edge triggered PLLs. These products can be operated from either an unregulated 5.5 V to 13.5 V source or regulated $5 \mathrm{~V} \pm 10 \%$ source. Unregulated operation is obtained by connecting $\mathrm{V}_{\mathrm{S}}$ to the source with $V_{\text {REG }}$ open. Regulated operation is obtained by connecting both $\mathrm{V}_{\mathrm{S}}$ and $\mathrm{V}_{\text {REG }}$ to the supply source.

The device can be used in phase-locked loop applications such as FM radio or other communications bands to prescale the input frequency down to a more usable level. A digital frequency display system can also be derived separately or in conjunction with a phase-locked loop, and it can extend the useful range of many inexpensive frequency counters to 225 MHz .

## Features

■ Input frequency: $130 \mathrm{MHz}(-4)$; $225 \mathrm{MHz}(-2)$

- Low power: 10 mA (-4, -2)
- Input sensitivity: $100 \mathrm{mVrms}(-4) ; 40 \mathrm{mVrms}(-2)$
- Pin compatible with Motorola MC12015-16 prescalers

■ Unregulated/regulated power supply option

## Logic and Connection Diagrams



TL/F/5240-1


Absolute Maximum Ratings (Note 1)

## If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

$V_{S}$, Unregulated Supply Voltage
15 V
VREG, Regulated Supply Voltage 7V

## Recommended Operating Conditions

| Symbol | Parameter | Conditions | $\begin{aligned} & \text { DS8615-4 } \\ & \text { DS8616-4 } \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \text { DS8615-2 } \\ & \text { DS8616-2 } \\ & \hline \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| $\mathrm{V}_{S}$ | Unregulated Supply Voltage | $\mathrm{V}_{\text {REG }}=$ Open | 6.8 | 13.5 | 5.5 | 13.5 | V |
| $\mathrm{V}_{\text {REG }}$ | Regulated Supply Voltage | $\mathrm{V}_{S}$ and $\mathrm{V}_{\text {REG }}$ Shorted | 4.5 | 5.5 | 4.5 | 5.5 | V |
| $\mathrm{f}_{\text {MAX }}$ | Toggle Frequency | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVrms}$ | 20 | 130 |  | 225 | MHz |
| $\mathrm{V}_{\text {IN }}$ | Input Signal Amplitude |  | 100 | 300 | 40 | 300 | mVrms |
| $\mathrm{V}_{\text {SLW }}$ | Slew Rate |  | 20 |  | 20 |  | $\mathrm{V} / \mu \mathrm{s}$ |
| IOH | High Level Output Current |  |  | -400 |  | -400 | $\mu \mathrm{A}$ |
| lOL | Low Level Output Current |  |  | 2.0 |  | 2.0 | mA |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions | $\begin{aligned} & \text { DS8615-4 } \\ & \text { DS8616-4 } \end{aligned}$ |  | $\begin{aligned} & \text { DS8615-2 } \\ & \text { DS8616-2 } \end{aligned}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High Level MC Input Voltage | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=$ Open | 2.0 |  | 2.0 |  | V |
| VIL | Low Level MC Input Voltage | $\mathrm{V}_{\mathrm{REG}}=\mathrm{V}_{\mathrm{S}}=4.5 \mathrm{~V}$ |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High Level Output Voltage | $\mathrm{I}_{\mathrm{OH}}=-0.4 \mathrm{~mA},$ <br> Pins 2 and 3 Shorted | $V_{\text {REG }}-2$ |  | $\mathrm{V}_{\text {REG }}-2$ |  | V |
| $I_{\text {CEX }}$ | Open-Collector High Level Output | Lower Output $=5.5 \mathrm{~V}$ |  | 100 |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Low Level Output Voltage | $\mathrm{V}_{\mathrm{REG}}=4.5 \mathrm{~V}, \mathrm{l} \mathrm{OL}=2 \mathrm{~mA}$ |  | 0.5 |  | 0.5 | V |
| 1 | Max MC Input Current | $\begin{aligned} & V_{S}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REG}}=\text { Open, } \\ & \mathrm{V}_{\mathrm{IH}}=7 \mathrm{~V} \end{aligned}$ |  | 100 |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{IIH}^{\text {H}}$ | High Level MC Input Current | $\mathrm{V}_{\text {REG }}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=2.7 \mathrm{~V}$ |  | 20 |  | 20 | $\mu \mathrm{A}$ |
| IIL | Low Level MC Input Current | $\begin{aligned} & V_{S}=13.5 V, V_{\text {REG }}=\text { Open, } \\ & V_{I L}=0.4 V \end{aligned}$ |  | -200 |  | -200 | $\mu \mathrm{A}$ |
| Is | Supply Current, Unregulated Mode | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\text {REG }}=$ Open |  | 10 |  | 10 | mA |
| $I_{\text {REG }}$ | Supply Current, Regulated Mode | $\mathrm{V}_{\mathrm{S}}=\mathrm{V}_{\mathrm{REG}}=5.5 \mathrm{~V}$ |  | 10 |  | 10 | mA |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified Min/Max limits apply across the $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ range.
Note 3: All current into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as Max or Min on absolute value basis.

| Modulus Control Input Voltage | 7 V |
| :--- | ---: |
| Open-Collector Output Voltage | 7 V |
| Operating Free Air Temperature Range | $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |7V

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Min | Max | Units |  |
| :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {MODULUS }}$ | Modulus Set-Up Time <br> (Notes 4 and 5) | DS8615, DS8616 |  |  | 65 | ns |
| $\mathrm{R}_{\mathbb{I N}}$ | AC Input Resistance | $\mathrm{V}_{\mathbb{N}}=100 \mathrm{MHz}$ and 50 mVrms | 1.0 |  | $\mathrm{k} \Omega$ |  |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathbb{N}}=100 \mathrm{MHz}$ and 50 mVrms | 3 | 10 | pF |  |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-30^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins are shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.
Note 4: $\mathrm{t}_{\text {MODULUS }}=$ the period of time the modulus control level must be defined prior to the positive transition of the prescaler output to ensure proper modulus selection.
Note 5: See Timing Diagrams.

## Timing Diagram



TL/F/5240-3
The logical state of the modulus control input just prior to the output's rising edge will determine the modulus ratio of the device immediately following that rising edge. The pulse width difference of N and $\mathrm{N}+1$ operation occurs during the output $=\mathrm{HI}$ conditions.

## Typical Applications



TL/F/5240-4
TL/F/5240-5

## Schematic Diagrams




TL/F/5240-8

## Application Hints

## OPERATING NOTES

The signal source is usually capacitively coupled to the input. At higher frequencies a $0.001 \mu \mathrm{~F}$ input capacitor (C1) is usually sufficient, with larger values used at the lower frequencies. If the input signal is likely to be interrupted, it may be desirable to connect a $100 \mathrm{k} \Omega$ resistor between one input and ground to stabilize the device. In the single-ended mode, it is preferable to connect the resistor to the unused input. In the differential mode, the resistor can be connected to either input. The addition of the $100 \mathrm{k} \Omega$ pulldown resistor causes a loss of input sensitivity, but prevents circuit oscillations under no signal (open circuit) conditions. In addition, in
the single ended mode, a capacitor of $0.001 \mu \mathrm{~F}$ (C2) should be connected between the unused input and the ground plane to provide a good high frequency bypass. The capacitor should be made larger for lower frequencies.
The input waveform may be sinusoidal, but below about 20 MHz the operation of the circuit becomes dependent on the slew rate of the input rather than amplitude. A square wave input with a slew rate of greater than $20 \mathrm{~V} / \mu \mathrm{s}$ will permit correct operation down to lower frequencies, provided the proper input coupling capacitor is provided.
For regulated mode operation connect $V_{S}$ to $V_{\text {REG }}$ to ensure proper operation (see Typical Application diagram).

## DS8673/DS8674 Low Power VHF/UHF Prescalers

## General Description

The DS8673 and DS8674 products are low power prescalers which divide by 64 and 256 respectively. The devices are used in frequency synthesis applications such as TV/ CATV, cellular phone, and instrumentation to divide a very high frequency down to a frequency usable by low power MOS PLL's.
The devices have differential buffered inputs and complementary ECL outputs. The inputs provide high input sensitivity and good isolation. The DS8673 is pin compatible with Plessey's SP4531, SP4632, and Motorola's MC12073 prod-
ucts. The DS8674 is pin compatible with Plessey's SP4653 and Motorola's MC12074 products.

## Features

- 1.0 GHz operating frequency
- 25 mA typical supply current
- 20 mV rms input sensitivity
- 0.8 V complementary ECL outputs
- Low output radiation


## Block and Connection Diagrams

## Dual-In-Line Package



Top View
Order Number DS8673N or DS8674N See NS Package Number N08E


| Absolute Maximum Ratings (Note 1) |  |  |
| :--- | :--- | :--- | ---: |
| If Military/Aerospace specified devices are required, Output Voltage $V_{\mathrm{CC}}+0.5 \mathrm{~V}$ <br> please contact the National Semiconductor Sales Operating Free Air Temperature Range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ <br> Office/Distributors for availability and specifications. Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br> Supply Voltage 7 V ESD rating is to be determined. |  |  |
| Input Voltage 7 V |  |  |

Recommended Operating Conditions

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Power Supply Voltage Range |  | 4.5 |  | 5.5 | V |
| $\mathrm{~F}_{\mathrm{IN}}$ | Input Frequency Range | $\mathrm{V}_{\mathrm{IN}} \mathrm{Min}$ | 80 |  | 1,000 | MHz |
| $\mathrm{V}_{\text {IN }}$ | Input Sensitivity into $50 \Omega$ | 80 MHz | 20 |  | 200 |  |
|  |  | 300 MHz | 20 |  | 200 |  |
|  |  | 500 MHz | 20 |  | 200 | mV rms |
|  |  | 700 MHz | 20 |  | 200 |  |
|  |  | 1 GHz | 20 |  | 200 |  |

## DC Electrical Characteristics

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
| $I_{\text {CC }}$ | Power Supply Current | $V_{\text {CC }}=5.5 \mathrm{~V}$ |  | 25 | 35 | mA |
| $\mathrm{~V}_{\text {OUT }}$ | Output Voltage Swing | Peak-to-Peak <br> (no load) | 0.8 | 1.2 | 1.6 | V |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

## Typical Applications

Typical Wiring Configuration


Typical Applications (Continued)
Typical Input Impedance

Typical Sensitivity Curve Under Nominal Conditions

TL/F/9340-5

TL/F/9340-4

## DS8908B AM/FM Digital Phase-Locked Loop Frequency Synthesizer

## General Description

The DS8908B is a PLL synthesizer designed specifically for use in AM/FM radios. It contains the reference oscillator, a phase comparator, a charge pump, an operational amplifier, a $120 \mathrm{MHz} \mathrm{ECL} / \mathrm{I}^{2 \mathrm{~L}}$ dual modulus programmable divider, and a 19-bit shift register/latch for serial data entry. The device is designed to operate with a serial data controller generating the necesary division codes for each frequency, and logic state information for radio function inputs/outputs.
A 3.96 MHz pierce oscillator and divider chain generate a 1.98 MHz external controller clock, a $20 \mathrm{kHz}, 10 \mathrm{kHz}, 9 \mathrm{kHz}$, and a 1 kHz reference signals, and a 50 Hz time-of-day signal. The oscillator and divider chain are sourced by the $\mathrm{V}_{\text {CCM }}$ pin thus providing a low power controller clock drive and time-of-day indication when the balance of the PLL is powered down.
The 21-bit serial data steram is transferred between the frequency synthesizer and the controller via a 3 -wire bus system comprised of a data line, a clock line, and an enable line.
The first 2 bits in the serial data stream address the synthesizer thus permitting other devices such as display drivers to share the same bus. The next 14 bits are used for the $\operatorname{PLL}(\mathrm{N}+1)$ divide code. The 15th bit is used internally to select the AM or FM local oscillator input. A high level on this bit enables the FM input and a low level enables the AM input. The 16th and 17th bits are used to select one of the 4 reference frequencies. The 18th and 19th bits are connected via latches to open collector outputs. These outputs can be used to drive radio functions such as gain, mute, AM, FM, or charge pump current source levels.
The PLL consists of a 14-bit programmable I2L divider, an ECL phase comparator, an ECL dual modulus ( $p / p+1$ ) prescaler, a high speed charge pump, and an operational amplifier. The programmable divider divides by $(\mathrm{N}+1), \mathrm{N}$ being the number loaded into the shift register. The programmable divider is clocked through a $\div 7 / 8$ prescaler by the AM input or through $\mathrm{a} \div 63 / 64$ prescaler by the FM input. The AM input will work at frequencies up to 15 MHz , while the FM input works up to 120 MHz . The VCO can be tuned with a frequency resolution of either $1 \mathrm{kHz}, 9 \mathrm{kHz}, 10 \mathrm{kHz}$, or 20 kHz . The buffered AM and FM inputs are self-biased and can be driven directly by the VCO through a capacitor. The ECL phase comparator produces very accurate resolution of the phase difference between the input signal and the reference oscillator. The high speed charge pump consists of a switchable constant current source and sink. The charge pump can be programmed to deliver from $75 \mu \mathrm{~A}$ to $750 \mu \mathrm{~A}$ of constant current by connection of an external resistor from pin Rprogram to ground or the open collector bit outputs. Connection of programming resistors to the bit outputs enables the controller to adjust the loop gain for the particular reference frequency selected. The charge pump will source current if the VCO frequency is high and sink
current if the VCO frequency is low. The low noise operational amplifier provided has a high impedance JFET input and a large output voltage range. The op amp's negative input is common with the charge pump output and its positive input is internally biased.

## Features

- Uses inexpensive 3.96 MHz reference crystal
- FIN capability greater than 120 MHz allows direct synthesis at FM frequencies
- FM resolution of either 10 kHz or 20 kHz allows usage of 10.7 MHz ceramic filter distribution
- Serial data entry for simplified control
- 50 Hz output for time-of-day reference driven from separate low power $V_{C C M}$
- 2 open collector buffered outputs for controlling various radio functions or loop gain
- Separate AM and FM inputs; AM input has 15 mV (typical) hysteresis
- Programmable charge pump current sources enable adjustment of system loop gain
■ Operational amplifier provides high impedance load to charge pump output and a wide voltage range for the VCO input


## Connection Diagram



Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.
Supply Voltage

| $\left(V_{C C 1}\right)\left(V_{C C M}\right)$ | 7 V |
| :--- | ---: |
| $\left(V_{\mathrm{CC} 2}\right)$ | 17 V |
| Input Voltage | 7 V |
| Output Voltage | 7 V |

$\begin{array}{lr}\text { Storage Temperature Range }-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Lead Temperature (Soldering, } 4 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$
Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC} 1}$ | 4.5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC} 2}$ | $\mathrm{~V}_{\mathrm{CC} 1}+1.5$ | 15.0 | V |
| $\mathrm{~V}_{\mathrm{CCM}}$ | 3.5 | 5.5 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1 \mathrm{H}}$ | Logical "1" Input Voltage |  |  | 2.0 |  |  | V |
| $\mathrm{I}_{\mathrm{IH}}$ | Logical "1" Input Current | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |  |  | 0 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Logical "0" Input Voltage |  |  |  |  | 0.8 | V |
| IIL | Logical " 0 " Input Current | Data, Clock, and ENABLE Inputs, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  | -5 | -25 | $\mu \mathrm{A}$ |
| IOH | Logical "1" Output Current All Bit Outputs, 50 Hz Output | $\mathrm{V}_{\mathrm{OH}}=5.5 \mathrm{~V}$ |  |  |  | 50 | $\mu \mathrm{A}$ |
|  | 1.98 MHz Output | $\mathrm{V}_{\mathrm{OH}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{CCM}}=4.5 \mathrm{~V}$ |  |  |  | -250 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Logical "0" Output Voltage All Bit Outputs | $\mathrm{loL}=5 \mathrm{~mA}$ |  |  |  | 0.5 | V |
|  | 50 Hz Output, 1.98 MHz Output | $\mathrm{l}_{\mathrm{OL}}=250 \mu \mathrm{~A}$ |  |  |  | 0.5 | V |
|  | 1.98 MHz Output | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}>70^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C} \end{aligned}$ |  |  |  | $\begin{aligned} & 0.3 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ICC1 | Supply Current ( $\mathrm{V}_{\text {CC1 }}$ ) | All Bit Outputs High |  |  |  | 160 | mA |
| ICCM | $\mathrm{V}_{\text {CCM }}$ Supply Current | $\mathrm{V}_{\mathrm{CCM}}=5.5 \mathrm{~V}$, All Other Pins Open |  |  | 2.5 | 4.0 | mA |
| IOUT | Charge Pump Ougtput Current | $3.33 \mathrm{k} \leq$ RPROG $^{5} \leq 33.3 \mathrm{k}$ lout Measured between Pin 17 and Pin 18 $I_{\text {PROG }}=V_{C C 1} / 2$ RPROG | Pump Up | -20 | IPROG | +20 | \% |
|  |  |  | Pump Down | -20 | IPROG | +20 | \% |
|  |  |  | TRI-STATE® |  | 0 | 11 | nA |
| $\mathrm{I}_{\mathrm{CC} 2}$ | V CC 2 Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CCM}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=15 \mathrm{~V} \\ & \text { All Other Pins Open } \end{aligned}$ |  |  | 6.7 | 11 | mA |
| OPVOH | Op Amp Minimum High Level | $\mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OH}}=-750 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\mathrm{CC} 2}-0.4$ |  |  | V |
| OPVOL | Op Amp Maximum Low Level | $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=750 \mu \mathrm{~A}$ |  |  |  | 0.6 | V |
| $\mathrm{CPO}_{\text {BIAS }}$ | Charge Pump Bias Voltage Delta | CPO Shorted to Op Amp Output CPO = TRI-STATE <br> Op Amp IoL: $750 \mu \mathrm{~A}$ vs $-750 \mu \mathrm{~A}$ |  |  |  | 100 | mV |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(MIN)(F) }}$ | $F_{\text {IN }}$ Minimum Signal Input | AM and FM Inputs, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ |  |  | 20 | 100 | mV (rms) |
| $\mathrm{V}_{\text {IN(MAX)(F) }}$ | $\mathrm{F}_{\text {IN }}$ Maximum Signal Input | AM and FM Inputs, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ |  | 1000 | 1500 |  | mV (rms) |
| Foperate | Operating Frequency Range (Sine Wave Input) | $\begin{aligned} & V_{I N}=100 \mathrm{mV} \mathrm{rms} \\ & -40^{\circ} \mathrm{C} \leq T_{A} \leq 85^{\circ} \mathrm{C} \end{aligned}$ | AM | 0.5 |  | 15 | MHz |
|  |  |  | FM | 80 |  | 120 | MHz |
| $\mathrm{R}_{\text {IN }}(\mathrm{FM})$ | AC Input Resistance, FM | $120 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=100 \mathrm{mV} \mathrm{rms}$ |  | 600 |  |  | $\Omega$ |
| $\mathrm{R}_{\text {IN }}(\mathrm{AM})$ | AC Input Resistance, AM | $15 \mathrm{MHz}, \mathrm{V}_{\mathrm{IN}}=100 \mathrm{mV} \mathrm{rms}$ |  | 1000 |  |  | $\Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance, FM and AM | $\mathrm{V}_{\text {IN }}=120 \mathrm{MHz}$ (FM), 15 MHz (AM) |  | 3 | 6 | 10 | pF |
| $t_{\text {EN1 }}$ | Minimum ENABLE High Pulse Width |  |  |  | 625 | 1250 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}} \leq 10 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leq 10 \mathrm{~ns}$ (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tENO | Minimum ENABLE Low Pulse Width |  |  | 375 | 750 | ns |
| tclkeno | Minimum Time before ENABLE Goes Low That CLOCK Must Be Low |  |  | -50 | 0 | ns |
| teNoclk | Minimum Time after ENABLE Goes Low That CLOCK Must Remain Low |  |  | 275 | 550 | ns |
| tclkEN1 | Minimum Time before ENABLE Goes High That Last Positive CLOCK Edge May Occur |  |  | 300 | 600 | ns |
| teN1CLK | Minimum Time after ENABLE Goes High before an Unused Positive CLOCK Edge May Occur |  |  | 175 | 350 | ns |
| ${ }^{\text {t CLKH }}$ | Minimum CLOCK High Pulse Width |  |  | 275 | 550 | ns |
| ${ }_{\text {t CLKL }}$ | Minimum CLOCK Low Pulse Width |  |  | 400 | 800 | ns |
| $t_{\text {DS }}$ | Minimum DATA Set-Up Time, Minimum Time before CLOCK That DATA Must Be Valid |  |  | 150 | 300 | ns |
| ${ }^{\text {t }}$ D | Minimum DATA Hold Time, Minimum Time after CLOCK That DATA Must Remain Valid |  |  | 400 | 800 | ns |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.
Note 2: Unless otherwise specified $\mathrm{min} /$ max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range for the DS8908B.
Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis.

## Schematic Diagrams (DS8908B AM/FM PLL Typical Input/Output Schematics)



Schematic Diagrams (Continued)



TL/F/5111-5


TL/F/5111-8

## Schematic Diagrams (Continued)



TL/F/5111-9

## Timing Diagrams*



Timing Diagrams* (Continued)


TL/F/5111-12
*Timing diagrams are not drawn to scale. Scale within any one drawing may not be consistent, and intervals are defined positive as drawn.

## SERIAL DATA ENTRY INTO THE DS8908B

Serial information entry into the DS8908B is enabled by a low level on the ENABLE input. One binary bit is then accepted from the DATA input with each positive transition of the CLOCK input. The CLOCK input must be low for the specified time preceding and following the negative transition of the ENABLE input.
The first two bits accepted following the negative transition of the ENABLE input are interpreted as address. If these address bits are not 1,1 no further information will be accepted fromt he DATA inputs, and the internal data latches will not be changed when ENABLE returns high.
If these first two bits are 1,1 , then all succeeding bits are accepted as data, and are shifted successively into the internal shift register as long as ENABLE remains low.
Any data bits preceding the 19th to last bit will be shifted out, and thus are irrelevant. Data bits are counted as any bits following two valid address bits $(1,1)$ with the ENABLE low. When the ENABLE input returns high, any further serial data entry is inhibited. Upon this positive transition, the data in the internal shift register is transferred into the internal data latches. Note that until this time, the states of the internal data latches have remained unchanged.

These data bits are interpreted as follows:

| Data Bit Position | Data Interpretation |
| :---: | :---: |
| Last | Bit 19 Output (Pin 2) |
| 2nd to Last | Bit 18 Output (Pin 1) |
| 3rd to Last | Ref. Freq. Select Bit ${ }^{(1) 17}$ |
| 4th to Last | Ref. Freq. Select Bit(1)16 |
| 5th to Last | AM/FM Select Bit 15 |
| 6th to Last | (213) |
| 7th to Last | $\left(2^{12}\right)$ |
| 8th to Last | (211) |
| 9th to Last | $\left(2^{10}\right)$ |
| 10th to Last | $\left({ }^{9}\right)$ |
| 11th to Last | $\left({ }^{8}\right)$ |
| 12th to Last | $\left.\left(2^{7}\right)\right\} \div N^{(2)}$ |
| 13th to Last | (26) $\} \div N(2)$ |
| 14th to Last | (25) |
| 15th to Last | (24) |
| 16th to Last | $\left({ }^{3}\right)$ |
| 17th to Last | (2) |
| 18th to Last | (21) |
| 19th to Last | LSB of $\div \mathrm{N}\left(2^{0}\right)$ |

Note 1: See Reference Frequency Select Truth Table.
Note 2: The actual divide code is $\mathrm{N}+1$, ie., the number loaded plus 1 .

Truth Table
Reference Frequency Selection Truth Table

| Serial Data |  | Reference <br> Frequency |
| :---: | :---: | :---: |
| Bit 16 | Bit 17 | $\mathbf{( k H z )}$ |
| 1 | 1 | 20 |
| 1 | 0 | 10 |
| 0 | 1 | 9 |
| 0 | 0 | 1 |

Typical Application Additional application notes are located at the back of section 11 .
Electronically Tuned Radio Controller System; Direct Drive LED



## DS8911/DS8913 AM/FM/TV Sound Up-Conversion Frequency Synthesizer

## General Description

The DS8911 is a digital Phase-Locked Loop (PLL) frequency synthesizer intended for use as a Local Oscillator (LO) in electronically tuned radios. The device is used in conjunction with a serial data controller, a loop filter, some varactor diodes and several passive elements to provide the local oscillator function for both AM and FM tuning.
The conventional superheterodyne AM receiver utilizes a low IF or down conversion tuning approach whereby the IF is chosen to be below the frequencies to be received. The DS8911 PLL on the other hand, utilizes an up-conversion technique in the AM mode whereby the first IF frequency is chosen to be well above the RF frequency range to be tuned. This approach eliminates the need for tuned circuits in the AM frontend since the image, half IF, and other spurious responses occur far beyond the range of frequencies to be tuned. Sufficient selectivity and second IF image protection is provided by a crystal filter at the output of the first mixer.
A significant cost savings can be realized utilizing this upconversion approach to tuning. Removal of the AM tuned circuits eliminates the cost of expensive matched varactor diodes and reduces the amount of labor required for alignment down from 6 adjustments to 2 . Additional cost savings are realized because up-conversion enables both the AM and FM bands to be tuned using a single Voltage Controlled Oscillator (VCO) operating between 98 and 120 MHz . (The 2 to 1 LO tuning range found in conventional AM down conversion radios is reduced to a $10 \%$ tuning range; 9.94 MHz to 11.02 MHz ).
Up-conversion AM tuning is accomplished by first dividing the VCO signal down by a modulus 10 to obtain the LO signal. This LO in turn is mixed on chip with the RF signal to obtain a first IF at the MIXER output pins. This first IF after crystal filtering is mixed (externally) with a reference frequency provided by the PLL to obtain a 450 kHz second IF
frequency. The DS8911 derives the 450 kHz second IF by mixing an 11.55 MHz first IF with a 12.00 MHz reference frequency.
FM and WB (weather band) tuning is done using the conventional down conversion approach. Here the VCO signal is buffered to produce the LO signal and then mixed on chip with the RF signal to obtain an IF frequency at the MIXER output pins. This IF frequency is typically chosen to be 10.7 MHz although placement at 11.50 MHz can further enhance AM mode performance and minimize IF circuitry.
The PLL provides phase comparator reference frequencies of $10,12.5,25$, and 100 kHz . The tuning resolutions resulting from these reference frequencies are determined by dividing the reference by the premix modulus. Table II shows the tuning resolutions possible.
The DS8911 contains the following logic elements: a voltage controlled oscillator, a reference oscillator, a 14-bit programmable dual-modulus counter, a reference frequency divider chain, a premix divider, a mixer, a phase comparator, a charge pump, an operational amplifier, and control circuitry for latched serial data entry.
The DS8913 includes all the above logic elements except that it requires a 10 MHz reference frequency instead of 12 MHz .

## Features

- Direct synthesis of LW, MW, SW, FM, and WB frequencies
- Serial data entry for simplified processor control
- 10, 12.5, 25 , and 100 kHz reference frequencies
- 8 possible tuning resolutions (see Table II)
- An op amp with high impedance inputs for loop filtering - Programmable mixer with high dynamic range


## Connection Diagram

## Plastic Chip Carrier



TL/F/7398-8
Top View

## Order Number DS8911V/DS8913V See NS Package Number V28A

## Pin Descriptions

$\mathbf{V}_{\mathbf{C C 1}}$ : The $\mathrm{V}_{\mathrm{CC} 1}$ pin provides a 5 V supply source for all circuitry except the reference divider chain, op amp and mixer sections of the die.
$\mathbf{V}_{\mathbf{C C 2}}$ : The $\mathrm{V}_{\mathrm{CC} 2}$ pin provides a 12 V supply source for the Op amp.
$V_{\text {CCL }}$ : The $\mathrm{V}_{\text {CCL }}$ pin provides an isolated 5 V supply source for the premix divider and mixer functions.
$V_{\text {CCM }}$ : The $\mathrm{V}_{\text {ССм }}$ pin provides a 5 V supply source for the reference oscillator and divider chain down through the 50 Hz output, thus enabling low standby current for time-of-day clock applications.
GND1, GND2, GNDL and GNDM: Provide isolated circuit ground for the various sections of the device.
DATA and CLOCK: The DATA and CLOCK inputs are for serial data entry from a controller. They are CMOS inputs with TTL logic thresholds. The 24-bit data stream is loaded into the PLL on the positive transition of the CLOCK. The first 14 bits of the data stream select PLL divide code in binary form MSB first. The 15th through 24th bits select the premix modulus, the reference frequency, the bit output status, and the test/operate modes as shown in Tables I through V.
ENABLE: The ENABLE input is a CMOS input with a TTL logic threshold. The ENABLE input enables data when at a logic "one" and latches data on the transition to a logic "zero".

BIT Outputs: The open-collector BIT outputs provide either the status of shift register bits 22, 23, and 24 or enable access to key internal circuit test nodes. The mode for the bit outputs is controlled by shift register bits 20 and 21 . In operation, the bit outputs are intended to drive radio functions such as gain, mute, and AM/FM status. These outputs can also be used to program the loop gain by connection of an external resistor to IPROG. Bit 24 output can also be used as a 300 millisecond timer under control of shift register bit 19. During service testing, these pins can be used for the purpose of either monitoring or driving internal logic points as indicated in the TEST MODES description under Table V.

VCOb and VCOe: The Voltage Controlled Oscillator inputs drive the 14 -bit programmable counter and the premix divider. These inputs are the base and emitter leads of a transistor which require connection of a coil, varactor, and several capacitors to function as a Colpitts oscillator. The VCO is designed to operate up to 225 MHz . The VCO's minimum operating frequency may be limited by the choice of reference frequency and the 961 minimum modulus constraint of the $31 / 32$ dual modulus counter.
RF+ and RF-: The Radio Frequency inputs are fed differentially into the mixer.
IMXR: The bias current for the mixer is programmed by connection of an external resistor to this pin. The total mixer output current equals 4 times the current entering this pin.
MIXER and MIXER: The MIXER outputs are the collectors of the double balanced pair mixer transistors. They are intended to operate at voltages greater than $\mathrm{V}_{\mathrm{CC} 1}$.
OSCb and OSCc: The Reference Oscillator inputs are part of an on-chip Pierce oscillator designed to work in conjunction with 2 capacitors and a crystal resonator. The DS8911 requires a 12 MHz crystal to derive the reference frequencies shown in Table II. The DS8913 requires 10 MHz crystal.
The 12 MHz OSC signal is also used externally as the 2nd AM LO to obtain a 450 kHz 2nd IF frequency in the AM mode.

2 MHz : The 2 MHz output is provided to drive a controller's clock input.
50 Hz : The 50 Hz output is provided as a time reference for radios with time-of-day clocks.
IPROG: The IPROG pin enables the charge pump to be programmed from 0.25 mA to 1.0 mA by connection of an external resistor to ground.
CPO: The Charge Pump Output circuit sources current if the VCO frequency is high and sinks current if the VCO frequency is low. The CPO is wired directly to the negative input of the loop filter op amp.
OP AMP: The OP AMP output is provided for loop filtering. The op amp has high impedance PMOS gate inputs and is wired as a transconductance amplifier/filter. The op amp's positive input is internally referenced while its negative input is common with the CPO output.

Reference Tables
TABLE I

| Bit 15 | Premix Modulus |
| :---: | :---: |
| 0 | $\div 1$ |
| 1 | $\div 10$ |

TABLE II

| Bit |  | Reference Frequency | Tuning Resolution |  |
| :---: | :---: | :---: | :---: | :---: |
| 16 | 17 |  | $\div 1$ Premix | $\div 10$ Premix |
| 0 | 0 | 10 kHz | 10 kHz | 1 kHz |
| 0 | 1 | 12.5 kHz | 12.5 kHz | 1.25 kHz |
| 1 | 0 | 25 kHz | 25 kHz | 2.5 kHz |
| 1 | 1 | 100 kHz | 100 kHz | 10 kHz |

TABLE III

| Bit 18 | Mode |
| :---: | :---: |
| 0 | Normal Operation* |
| 1 | Production Test <br> Mode Only |

*The user should always load Bit 18 low.

TABLEIV

| Bit 19 | Timer |
| :---: | :---: |
| 0 | Bit 24 Status |
| 1 | $\overline{\text { Bit } 24}$ for 300 ms |

## TIMER OPERATION

The timer function is provided for use as a retriggerable "one shot" to enable muting for approximately 300 milliseconds after station changes. The timer is enabled at bit 24's output if the normal operating mode is selected (shift register bits 20 and $21=$ "LOW") and shift register bit 19 data is latched as a " HI ". The timer's output state will invert immediately upon latching bit 19 " HI " and remain inverted for approximately 300 milliseconds. If the user readdresses the device with bit 19 data "LOW" before the timer finishes its
cycle the timer's BIT 24 output will finish out the 300 ms pulse. Readdressing the device with bit 19 "HI" before the timer finishes its cycle will extend the BIT 24 output pulse width by 300 ms . Addressing should be performed immediately after the 50 Hz output transitions "HI". BIT 24's output state is not guaranteed during the first 300 ms after $\mathrm{V}_{\mathrm{CC}_{1}}$ power up as a result of a timer reset in progress.

TABLE V

| Bit |  | FUNCTION OF <br> PINS 3, 4, \& 5 |
| :---: | :---: | :---: |
| 20 | $\mathbf{2 1}$ |  |
| 0 | 0 | Status of Bits 22-24 |
| 0 | 1 | Test mode 1 |
| 1 | 0 | Test mode 2 |
| 1 | 1 | Test mode 3 |

## TEST MODE OPERATION

Test Mode 1: Enables the BIT output pins to edge trigger the phase comparator inputs and monitor an internal lock detector. BIT 22 negative edge triggers the reference divider input of the phase comparator if the reference divider state is low. BIT 23 provides the open collector ORing of the phase comparator's pump up and down outputs. BIT 24 negative edge triggers the N counter input of the phase comparator if the N counter state is preconditioned low.
Test Mode 2: Enables the BIT outputs to clock the programmable N counter, monitor its output, and force either its load or count condition. BIT 22 provides the N counter output which negative edge triggers the phase comparator and which appears low one N counter clock pulse before it reloads. BIT 23 positive edge triggers the N counter's clock input if the prescaler's output is preconditioned HI. BIT 24 clears the N counter output so that loading will occur on the next $N$ counter clock edge.
Test Mode 3: Enables the BIT outputs to clock the 50 Hz and 10 kHz reference dividers and monitor the reference divider input to the phase comparator. BIT 22 positive edge clocks the 10 kHz reference divider chain if the 10 kHz output is preconditioned HI. BIT 23 positive edge clocks the 50 Hz divider chain. BIT 24 is the reference divider negative edge trigger input to the phase comparator.

Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Storage Temperature Range
Lead Temp. (Soldering, 10 seconds)
Operating Conditions

| VCCM | 7 V |
| :--- | ---: |
| VCC1 $^{\text {V }}$ | 7 V |
| VCC2 | 15 V |
| Input Voltage | 7 V |
| Output Voltage |  |
| Logic | 7 V |
| Op Amp and Mixer Outputs | 15 V |
| ESD Sensitivity | 1000 V |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CCM}}$ | 3.5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC} 1}$ | 4.5 | 5.5 | V |
| $\mathrm{~V}_{\mathrm{CC} 2}$ | 7.0 | 12.0 | V |
| Temperature, $\mathrm{T}_{\mathrm{A}}$ | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Mixer $\mathrm{I}_{\mathrm{BIAS}}$ <br> (Mixer + Mixer Current) | 1 | 20 | mA |

DC Electrical Characteristics (Notes 2 and 3 )

| Symbol | Parameter |  | Test Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Logic "1" Input Voltage |  |  |  | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | Logic "0" Input Voltage |  |  |  |  |  | 0.8 | V |
| $\mathrm{IIH}^{\text {l }}$ | Logic "1" Input Current |  | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
| 1 | Logic "1" Input Current |  | Data, Clock and Enable Inputs, $\mathrm{V}_{1 \mathrm{IN}}=7 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| I/L | Logic "0" Input Current |  | Data, Clock and Enable Inputs, $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  |  |  | -10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Logic "1" <br> Output Voltage | 2 MHz | $\mathrm{IOH}=-20 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\text {CCM }}-0.3$ |  |  | V |
|  |  |  | $\mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ |  | $\mathrm{V}_{\text {CCM }}-2$ |  |  | V |
|  |  | Op Amp | $\mathrm{IOH}=-1.0 \mathrm{~mA}$ |  | $\mathrm{V}_{\mathrm{CC} 2}{ }^{-1.5}$ |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic "0" Output Voltage | 2 MHz | $\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}$ |  |  |  | 0.3 | V |
|  |  |  | $\mathrm{IOL}=400 \mu \mathrm{~A}$ |  |  |  | 0.4 | V |
|  |  | 50 Hz | $\mathrm{IOL}=250 \mu \mathrm{~A}$ |  |  |  | 0.3 | V |
|  |  | Bit Outputs | $\mathrm{I}_{\mathrm{OL}}=1 \mathrm{~mA}$ |  |  |  | 0.3 | V |
|  |  | Op Amp | $\mathrm{IOL}=1.0 \mathrm{~mA}$ |  |  |  | 1.5 | V |
| $\mathrm{V}_{\text {BIAS }}$ | Op Amp Input V $\Delta$ |  | Op Amp I/O Shorted, $\mathrm{V}_{\mathrm{CC} 1}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC} 2}=12 \mathrm{~V}$, CPO $=$ TRI-STATE ${ }^{\circledR}$, Op Amp IOH vs. IOL Applied |  |  |  | 200 | mV |
| $\mathrm{I}_{\text {CEX }}$ | High Level Output Current | Bit Outputs | $\mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=8.8 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
|  |  | 50 Hz | $\mathrm{V}_{\text {CCM }}=3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=5.5 \mathrm{~V}$ |  |  |  | 10 | $\mu \mathrm{A}$ |
|  |  | Mixers | $\mathrm{V}_{\mathrm{CCL}}=\mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=12 \mathrm{~V}$ |  |  |  | 100 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CPO}}$ | Charge Pump Program Current |  | $\begin{aligned} & 0.25 \mathrm{~mA}<\mathrm{I}_{\mathrm{CPO}}<1.0 \mathrm{~mA} \\ & 2 \text { l }_{\text {PROG }}=\mathrm{V}_{\mathrm{CC} 1} / \mathrm{R}_{\mathrm{RROG}}, \\ & \text { Measured } \mathrm{I}_{\mathrm{PROG}} \text { to } \mathrm{CPO} \end{aligned}$ | Pump-up | -30 | 2 IPROG | +30 | \% |
|  |  |  | Pump-down | -30 | $2 \mathrm{I}_{\text {PROG }}$ | $+30$ | \% |
|  |  |  | TRI-STATE |  | 0 | 100 | nA |
| ICCM | VCCM Supply Current (Static) |  |  | $\mathrm{V}_{\text {CCM }}=5.5 \mathrm{~V}, \mathrm{OSCC}=$ High |  |  | 0.5 | 1.0 | mA |
| $\begin{aligned} & \hline \mathrm{I} C \mathrm{C} 1^{+} \\ & \mathrm{I}_{\mathrm{CCL}} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline \mathrm{V}_{\mathrm{CC} 1}+\mathrm{V}_{\mathrm{CCL}} \\ \text { Supply Current } \\ \hline \end{array}$ |  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$, Bits Hi, $\mathrm{l}_{\mathrm{MXR}}$ and IPROG Open |  |  | 25 | 35 | mA |
| $\mathrm{I}_{\text {CC2 }}$ | $\mathrm{V}_{\text {CC2 } 2}$ Supply Current |  | $\mathrm{V}_{\mathrm{CC} 2}=12 \mathrm{~V}$ |  |  | 1.5 | 2.5 | mA |
| $\begin{aligned} & \hline \text { Mixer } \\ & \text { IBIAS } \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline \text { Mixer + } \overline{\text { Mixer }} \\ \text { Current (Note 4) } \\ \hline \end{array}$ |  | $\mathrm{V}_{\mathrm{CC1}}=\mathrm{V}_{\mathrm{CCL}}=5.5 \mathrm{~V}$, Mixer $=\overline{\text { Mixer }}=12 \mathrm{~V}$ |  | -25 | $4 \mathrm{I}_{\text {MXR }}$ | +25 | \% |
| RFIN | Mixer Input Max Signal Level |  | $\begin{aligned} & \text { Mixer IBIAS }=20 \mathrm{~mA} \\ & \text { RF+ or RF - Signal Level } \end{aligned}$ |  |  | 300 |  | mVrms |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range", they are not meant to imply that the device should be operated at these limits.
Note 2: Unless otherwise specified, $\min /$ max limits apply across the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ temperature range.
Note 3: All currents into device pins are shown as positive, out of device pins as negative, all voltage referenced to ground unless otherwise noted. All values shown as maximum or minimum on absolute value basis.
Note 4: Total mixer output current $($ Mixer $+\overline{\text { Mixer })} \cong 4$ times the current into the IMXR pin.

## AC Electrical Characteristics (Note 2)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{r}$ | 20\%-80\% Rise Time | $\mathrm{V}_{\mathrm{CC} 1}=4.5 \mathrm{~V}$ to 5.5 V |  | 200 |  | ns |
| $\mathrm{t}_{\mathrm{f}}$ | 80\%-20\% Fall Time |  |  | 200 |  | ns |
| DATASU | Data Setup Time |  | 100 |  |  | ns |
| DATA $_{H}$ | Data Hold Time |  | 100 |  |  | ns |
| $\mathrm{ENSU}^{\text {U }}$ | Enable Setup Time |  | 100 |  |  | ns |
| $\mathrm{EN}_{\mathrm{H}}$ | Enable Hold Time |  | 100 |  |  | ns |
| ENPW + | Enable Positive Pulse Width |  | 200 |  |  | ns |
| CLK﹎W+ | Clock Positive Pulse Width |  | 200 |  |  | ns |
| CLKPW- | Clock Negative Pulse Width |  | 200 |  |  | ns |
| VCO $f_{\text {max }}$ | VCO Max Frequency | See Typical Wiring Diagram | 20 |  | 225 | MHz |
| OSC f max | Reference Oscillator Max Frequency | $\mathrm{V}_{\text {CCM }}=3.5 \mathrm{~V}$ |  | 12 |  | MHz |

## Timing Diagram



## MICROWIRETM Bus Format



ENABLE




| TABLE VI. DS8911 Tuning Characteristics |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mode | IF Frequency (MHz) | Tuning Range (MHz) | VCO Range (MHz) | Premix <br> Modulus | Reference Frequency (kHz) | Tuning Resolution (kHz) | Image (MHz) |
| LW | 11.55/.450 | .145-. 290 | 112.4-114.1 | 10 | 10 | 1 | 22-23 |
| MW | 11.55/.450 | .515-1.61 | 99.4-110.2 | 10 | 10, 12.5, 25, 100 | 1, 1.25, 2.5, 10 | 21-23 |
| SW | 11.55/.450 | 5.94-6.2 | 53.5 to 56.1 | 10 | 10, 12.5, 25 | 1, 1.25, 2.5 | 28-30 |
| FM | 10.7 | 87.4-108.1 | 98.1-118.8 | 1 | 10, 12.5, 25, 100 | 10, 12.5, 25, 100 | 109-130 |
| WB | 10.7 | 162.4-162.6 | 151-152 | 1 | 12.5, 25 | 12.5, 25 | 140-142 |
| TV ${ }_{1}$ | 10.7 | 59.75-87.75 | 70.45-98.45 | 1 | 25 | 25 | 81-109 |
| TV2 | 10.7 | 179.75-215.75 | 169.1-205.1 | 1 | 25 | 25 | 158-194 |

## Input and Output Schematics


$I_{\text {mXR }}$ RESISTOR CALCULATION


Input and Output Schematics (Continued)




OP AMP INPUT AND CHARGE PUMP OUTPUT


TL/F/7398-18

Logic Diagram
DS8911/DS8913 PLL Synthesizer


Note 1: The 14 bit programmable N counter is a dual modulus counter with $31 / 32$ prescaler. The minimum continuous modulus of the N counter is 961. (There are a limited number of valid modulus codes below 961.)
*The DS8913 has $\div 5$

## Typical Application Diagram

AM/FM ETR Radio Application


## Wiring Diagrams

Configuration Using PLL and First Mixer Functions


TL/F/7398-20
Configuration Using PLL with LO Bypassing Mixer


## MM5368 CMOS Oscillator Divider Circuit

## General Description

The MM5368 is a CMOS integrated circuit generating 50 or $60 \mathrm{~Hz}, 10 \mathrm{~Hz}$, and 1 Hz outputs from a 32 kHz crystal ( $32,768 \mathrm{~Hz}$ ). For the 60 Hz selected output the input time base is divided by 546.133 , for the 50 Hz mode it is divided by 655.36 . The $50 / 60 \mathrm{~Hz}$ output is then divided by 5 or 6 to obtain a 10 Hz output which is further divided to obtain a 1 Hz output. The $50 / 60 \mathrm{~Hz}$ select input can be floated for a counter reset.

Features

- $50 / 60 \mathrm{~Hz}$ output
- 1 Hz output
- 10 Hz output
- Low power dissipation
- Fully static operation
- Counter reset
- $3.5 \mathrm{~V}-15 \mathrm{~V}$ supply range
- On-chip oscillator-tuning and load capacitors are the only required external components besides the crystal. (For operation below 5 V it may be necessary to use an $\sim 1 \mathrm{M} \Omega$ pullup on the oscillator output to insure startup.)


## Block and Connection Diagrams



Absolute Maximum Ratings
If Military/Aerospace specifled devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.
Voltage at Any Pin
Operating Temperature
Storage Temperature

$$
\begin{array}{r}
-0.3 \mathrm{~V} \text { to } V_{D D}+0.3 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

Maximum $V_{D D}$ Voltage
16V
Operating $V_{D D}$ Range
$3.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 15 \mathrm{~V}$
Lead Temperature (Soldering, 10 sec.)
$300^{\circ} \mathrm{C}$

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}$ within operating range, $\mathrm{V}_{\mathrm{SS}}=\mathrm{oV}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current Drain | $V_{D D}=15 \mathrm{~V} ; 50 / 60$ Select Floating |  |  | 10 | $\mu \mathrm{A}$ |
| Operating Current Drain | $\begin{aligned} & f_{I N}=32 \mathrm{kHz}, \mathrm{~V}_{\mathrm{DD}}=3.5 \mathrm{~V} \\ & \mathrm{f}_{\mathrm{IN}}=32 \mathrm{kHz}, \mathrm{~V}_{\mathrm{DD}}=15 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 60 \\ 1500 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Maximum Input Frequency | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=15 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} 64 \\ 500 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{kHz} \\ & \mathrm{kHz} \\ & \hline \end{aligned}$ |
| Output Current Levels Logical "1", Source Logical "0", Sink Logical "1", Source Logical "0", Sink | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}}+2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{SS}}+0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=9 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}}+6.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{SS}}+0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 400 \\ & 1500 \end{aligned}$ |  | $\begin{aligned} & -400 \\ & -1500 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Input Current Levels <br> Logical " 1 " ( $l_{\mathrm{H}}$ ) <br> Logical "1" ( $I_{H}$ ) <br> Logical "0" ( $I_{\text {IL }}$ ) <br> Logical "0" (IL) | 50/60 Select Input (Note 1) <br> $V_{D D}=3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \geq 0.9 \mathrm{~V}_{\mathrm{DD}}$ <br> $V_{D D}=15 \mathrm{~V}, \mathrm{~V}_{I N} \geq 0.9 \mathrm{~V}_{\mathrm{DD}}$ <br> $V_{D D}=3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \geq 0.1 \mathrm{~V}_{\mathrm{DD}}$ <br> $V_{D D}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}} \geq 0.1 \mathrm{~V} D \mathrm{D}$ |  |  | $\begin{gathered} 50 \\ 3 \\ 20 \\ 1 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~mA} \end{aligned}$ |

Note 1: The input current level test is performed by first measuring the open circuit voltage at the $50 / 60 \mathrm{~Hz}$ select pin. If the voltage is "high", make the liH test. If the voltage is "low", make the $I_{\mathrm{IL}}$ test. The state of the $50 / 60 \mathrm{~Hz}$ select pin may be changed by applying a pulse to OSC IN (pin 6 ) while the $50 / 60 \mathrm{~Hz}$ pin is open circuit.

## Functional Description (Figure 1)

The MM5368 initially divides the input time base by 256. From the resulting frequency ( 128 Hz for 32 kHz crystal) 8 clock periods are dropped or eliminated during 60 Hz operation and 28 clock periods are eliminated during 50 Hz operation. This frequency is then divided by 2 to obtain a 50 or 60 Hz output. This output is not periodic from cycle to cycle; however, the waveform repeats itself every second. Straight divide by 5 or 6 and 10 are used to obtain the 10 Hz output and the 1 Hz outputs.
The 60 Hz mode is obtained by tying pin 7 to $\mathrm{V}_{\mathrm{DD}}$. The 60 Hz output waveform can be seen in Figure 3. The 10 Hz
and 1 Hz outputs have an approximate $50 \%$ duty cycle. In the 50 Hz mode the $50 / 60$ select input is tied to $\mathrm{V}_{\mathrm{SS}}$. The 50 Hz output waveform can be seen in Figure 3. The 10 Hz output has an approximate $40 \%$ duty cycle and the 1 Hz output has an approximate $50 \%$ duty cycle.
For the $50 / 60 \mathrm{~Hz}$ select input floating, the counter chain is held reset, except for the initial toggle flip-flop which is needed for the reset function. A reset may also occur when the input is switched (Figure 4). To insure the floating state, current sourced from the input must be limited to $1.0 \mu \mathrm{~A}$ and current sunk by the input must be limited to $1.0 \mu \mathrm{~A}$ for $V_{D D}=3.5 \mathrm{~V}$.

## Timing Diagrams



## Timing Diagrams (Continued)




FIGURE 4. 50/60 Select and Reset

## Typical Applications



TL/F/6133-6
FIGURE 5. 10 Minute (9:59.9) Timer

National

## MM5369 17 Stage Oscillator/Divider

## General Description

The MM5369 is a CMOS integrated circuit with 17 binary divider stages that can be used to generate a precise reference from commonly available high frequency quartz crystals. An internal pulse is generated by mask programming the combinations of stages 1 through 4, 16 and 17 to set or reset the individual stages. The MM5369 is advanced one count on the positive transition of each clock pulse. Two buffered outputs are available: the cyrstal frequency for tuning purposes and the 17th stage output. The MM5369 is available in an 8-lead dual-in-line epoxy package.

## Features

- Crystal oscillator
- Two buffered outputs Output 1 crystal frequency Output 2 full division
- High speed ( 4 MHz at $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}$ )

■ Wide supply range $3 \mathrm{~V}-15 \mathrm{~V}$

- Low power
- Fully static operation
- 8-lead dual-in-line package
- Low Current


## Option

- MM5369AA


## Connection and Block Diagrams



FIGURE 2


```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
```

Voltage at Any Pin
Operating Temperature
Storage Temperature

```
\[
\begin{array}{r}
-0.3 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}
\end{array}
\]
\[
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\]
```

Package Dissipation 500 mW
Maximum $V_{C C}$ Voltage
16 V
Operating $V_{C C}$ Range $3 V$ to 15 V
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

## Electrical Characteristics

$T_{A}$ within operating temperature range, $\mathrm{V}_{\mathrm{SS}}=\mathrm{GND}, 3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 15 \mathrm{~V}$ unless otherwise specified.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current Drain | $\mathrm{V}_{\mathrm{DD}}=15 \mathrm{~V}$ |  |  | 10 | $\mu \mathrm{A}$ |
| Operating Current Drain | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=4.19 \mathrm{MHz}$ |  | 1.2 | 2.5 | mA |
| Frequency of Oscillation | $\begin{aligned} & V_{D D}=10 \mathrm{~V} \\ & V_{D D}=6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ |  | $\begin{gathered} 4.5 \\ 2 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| Output Current Levels <br> Logical "1" Source <br> Logical " 0 " Sink | $\begin{aligned} & V_{D D}=10 \mathrm{~V} \\ & V_{O}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 500 \\ & 500 \end{aligned}$ |  |  | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Output Voltage Levels <br> Logical " 1 " <br> Logical "0" | $\begin{aligned} & V_{D D}=10 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{O}}=10 \mu \mathrm{~A} \end{aligned}$ | 9.0 |  | 1.0 | $\begin{aligned} & \text { V } \\ & \text { v } \end{aligned}$ |

Note: For 3.58 MHz operation, $\mathrm{V}_{\mathrm{DD}}$ must be $\geq 10 \mathrm{~V}$.

## Functional Description

A connection diagram for the MM5369 is shown in Figure 1 and a block diagram is shown in Figure 2.

## TIME BASE

A precision time base is provided by the interconnection of a $3,579,545 \mathrm{~Hz}$ quartz crystal and the RC network shown in Figure 3 together with the CMOS inverter/amplifier provided between the OSC IN and the OSC OUT terminals. Resistor R1 is necessary to bias the inverter for class A amplifier operation. Capacitors C1 and C2 in series provide the parallel load capacitance required for precise tuning of the quartz crystal.
The network shown provides > 100 ppm tuning range when used with standard crystals trimmed for $\mathrm{C}_{\mathrm{L}}=12 \mathrm{pF}$. Tuning to better than $\pm 2 \mathrm{ppm}$ is easily obtainable.

## DIVIDER

A pulse is genertaed when divider stages 1 through 4, 16 and 17 are in the correct state. By mask options, this pulse is used to set or reset individual stages of the counter. Figure 4 shows the relationship between the duty cycle and the programmed modulus.

## OUTPUTS

The Tuner Output is a buffered output at the crystal oscillator frequency. This output is provided so that the crystal frequency can be obtained without disturbing the crystal oscillator. The Divide Output is the input frequency divided by the mask programmed number. Both outputs are push-pull outputs.

Functional Description (Continued)


TL/F/10820-3
*To be selected based on xtal used
FIGURE 3. Crystal Oscillator Network


TL/F/10820-6
FIGURE 6. Output Waveform for the MM5369AA
FIGURE 4. Plot of Divide-By vs Duty Cycle


## MM5437 Digital Noise Source

## General Description

The MM5437 device is a monolithic metal gate NMOS integrated circuit which may be used as a digital noise source or a pseudo-random number generator. The part is designed to produce a broadband white noise signal with uniform noise quality and output amplitude. Two outputs are provided. The first, OUT 1, is sequence-limited to reduce "thumps." The other output, OUT 2, is the last stage of the shift register when CONTROL 2 is left floating or is pulled up. Typical cycle time is one minute. Data is clocked in and out on the rising edge of the clock.

## Applications

- Electronic musical rhythm instrument sound generators
- Music synthesizer white and pink noise generators
- Room acoustics testing/equalization
- Pseudo-random number generator


## Features

- Internal self-contained oscillator
- Single supply voltage range of 4.5 V to 11 V
- TTL compatible at 5 V
- Normal and sequencè-limited outputs
- Low power consumption
- One minute cycle time

External loading and clocking capability

- Automatic reset for all-zeros state
- Uniform noise quality
- Uniform noise amplitude
- Eliminate noise preamps
- Single component insertion


## Block and Connection Diagrams




Order Number MM5437N
See NS Package Number N08E

Absolute Maximum Ratings
Operating Supply Voltage, $\mathrm{V}_{\mathrm{DD}}$
Storage Temperature, $\mathrm{T}_{S}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Operating Temperature, $\mathrm{T}_{\mathrm{A}}$
DC Output Current, per pin $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $\pm 12 \mathrm{~mA}$
$+300^{\circ} \mathrm{C}$

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur.

DC Electrical Characteristics $T_{A}$ within operating range, $V_{S S}=0 V, V_{D D}=11 \mathrm{~V}$, unless specified
$\left.\begin{array}{c|c|c|c|c|c}\hline \text { Parameter } & \text { Conditions } & \text { Min } & \text { Typ } & \text { Max } & \text { Units } \\ \hline \text { Supply Voltage ( } \mathrm{V}_{\mathrm{DD}} \text { ) } & & 4.5 & & 11 & \mathrm{~V} \\ \hline \text { Supply Current (lDD) } & \begin{array}{l}\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V} \text { (No load) } \\ \end{array} & \mathrm{V}_{\mathrm{DD}}=11 \mathrm{~V} \text { (No load) }\end{array}\right]$
*Half Power Point $=0.45$ (Shift Register Clock Frequency)

$$
\begin{aligned}
& \text { AC Timing }-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C} \\
& 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 11 \mathrm{~V}
\end{aligned}
$$

| Symbol | Parameter | Min | Max | Units |
| :--- | :--- | :--- | :---: | :---: |
| $\mathrm{ts}_{\mathrm{S}}$ | Data Set Up Time Prior to Clock | 100 |  | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Data Hold Time After Clock | 100 |  | ns |
| $\mathrm{t}_{\mathrm{C} 2 \mathrm{LV}}$ | $\overline{\text { CONTROL2 to Data Out Valid }}$ |  | 100 | ns |
| $\mathrm{t}_{\mathrm{CLKDV}}$ | Clock to Data Out Valid |  | 700 | ns |
| $\mathrm{t}_{\mathrm{PH}}$ | Clock Pulse Width High | 1.5 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{PL}}$ | Clock Pulse Width Low | 1.5 |  | $\mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Input Rise and Fall Times |  | 220 | ns |

## Inputs/Outputs

CONTROL 1: A mode switch input, which when held at a logic "1" or left floating, gates the internal oscillator onto the INT/EXT CLK pin. When CONTROL 1 is at a logic " 0 ", the shift register can be driven externally through the INT/ EXT CLK pin.
CONTROL 2: A mode switch input, which when held at a logic " 1 " or left floating, gates the last stage of the shift register onto the OUT 2/DATA IN pin. When CONTROL 2 is at a logic " 0 ", the shift register can be loaded externally through the OUT 2/DATA IN pin.

OUT 1: An output pin for the sequence-limited output from the shift register.
INT/EXT CLK: An input/output pin. See CONTROL 1 for description.
OUT 2/DATA IN: An input/output pin. See CONTROL2 for description.

## Timing Diagrams



TL/F/5260-3



TL/F/5260-6
FIGURE 1. ISINK vs VOUT

## Typical Applications



FIGURE 3. Pink Noise Generator



TL/F/5260-7


FIGURE 4. Pseudo-Random Number Generator

## Section 7

## Special Automotive

## Section 7 Contents

Automotive Standard Products Selection Guide ..... 7-3
LM903 Fluid Level Detector ..... 7-4
LM1042 Fluid Level Detector ..... 7-10
LM1815 Adaptive Sense Amplifier ..... 7-17
LM1819 Air-Core Meter Driver ..... 7-21
LM1830 Fluid Detector ..... 7-29
LM1921 1 Amp Industrial Switch ..... 7-35
LM1946 Over/Under Current Limit Diagnostic Circuit ..... 7-40
LM1949 Injector Drive Controller ..... 7-51
LM1950 750 mA High Side Switch ..... 7-59
LM1951 Solid State 1 Amp Switch ..... 7-64
LM1964 Sensor Interface Amplifier ..... 7-72
LMD18400 Quad High Side Driver ..... 7-76

## Automotive Standard Products

High Current Switch Selection Guide

| Device | Drivers/ <br> Package | Continuous <br> Current | Peak <br> Current | Input Voltage <br> Range | Dlagnostics |
| :--- | :---: | :---: | :---: | :---: | :--- |
| LM1921* | 1 | 1.0 A | 2.0 A | 4.5 V to 26 V | none |
| LM1950* | 1 | 750 mA | 1.4 A | 4.75 V to 26V | none |
| LM1951* | 1 | 1.0 A | 2.5 A | 4.5 V to 26V | Error Flag |
| LMD18400* | 4 | 1.0 A | 3.0 A | 6 V to 28V | Error Flag <br> Thermal Shutdown Flag <br> Data Output provides switch status feedback, output <br> load fault conditions and thermal and overvoltage <br> shut-down status. |

*All incorporate Automotive transient protection.

## Liquid Level Sensor Selection Guide

| Output Type | LM903 | LM1042 | LM1830 |
| :---: | :---: | :---: | :---: |
|  | Digltal HI/LO | Analog | Digital HI/LO |
| Operation Method | Thermoresistive Probe | Thermoresistive Probe | Conductive Liquid |

## Special Amplifiers Selection Guide

|  | LM1815 | LM1964 |
| :---: | :---: | :---: |
| Typical Application | Adaptive Sense Amplifier | Sensor Interface Amplifier |
| Sensor | Inductive Pickup | Lambda Sensor |
| Key Features | - Operates from 2.5 V to 12V Supply <br> - Adaptive Hysteresis <br> - True Zero Crossing Timing Reference | - Normal Operation Guaranteed with inputs up to 3 V below Ground on a Single Supply <br> - Fully Protected Inputs <br> - Input Open Circuit Detection |

## LM903 Fluid Level Detector

## General Description

The LM903 uses the thermal-resistive probe technique to measure the level of nonflammable fluids. A low fluid level is indicated by a warning lamp operating in continuous or flashing mode. All supervisory requirements to control the thermal-resistive probe, including short and open circuit probe detection, are incorporated within the device. The circuit has possible applications in the detection of hydraulic fluid, oil level, etc., and may be used with partially conducting fluids.

## Features

- Flashing or continuous warning indication
- Warning threshold externally adjustable
- Control circuitry for thermal-resistive probe
- Switch on reset and delay to avoid transients
- 600 mA flashing lamp drive capability
- Short and open circuit probe detection
- 70V transient protection on supply and control input
- $7 \mathrm{~V}-18 \mathrm{~V}$ supply range
- Internally regulated supply
- $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ operation

Connection Diagram


Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, | Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |
| :--- | :--- | :--- | ---: |
| please contact the National Semiconductor Sales | Storage Temperature | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Office/Distributors for availability and specifications. | Maximum Junction Temperature | $+150^{\circ} \mathrm{C}$ |  |
| Supply Voltage, VCC | 18 V | Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |
| Control Input Voltage (Pin 7) | 18 V |  |  |
| Transient Voltage (Pins, $6,7,9) 10 \mathrm{~ms}$ (Note 1) | 70 V |  |  |
| Output Current (Pin 4) $\mathrm{I}_{4}$ (Sink) | 10 mA |  |  |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{T}}=33 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}$ within operating range except where stated otherwise

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | 7.0 | 18 | 7.0 | 13 | 18 | V |
| Is | Supply Current |  |  | 50 |  |  | 50 | mA |
| $V_{\text {REG }}$ | Regulated Voltage |  | 5.5 | 6.2 | 5.3 | 5.8 | 6.3 | V |
|  | Regulation Temperature Drift | $\mathrm{V}_{\mathrm{CC}}=7.2 \mathrm{~V}-18 \mathrm{~V}$ |  | 105 |  | 500 |  | $\begin{gathered} \mathrm{mV} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |
| $\mathrm{V}_{6}-\mathrm{V}_{3}$ | Probe Current Reference Voltage |  | 2.0 | 2.35 | 1.95 | 2.20 | 2.40 | V |
| $\mathrm{V}_{\text {REF }}$ | Measurement Reference Voltage |  | 790 | 900 | 780 | 850 | 910 | mV |
| $\mathrm{R}_{\text {REF }}$ | Reference Input Resistor |  |  |  |  | 1.2 |  | $\mathrm{k} \Omega$ |
| $\mathrm{V}_{7}$ | Start Input Logic High Level |  |  |  | 1.6 |  |  | V |
| $\mathrm{V}_{7}$ | Start Input Logic Low Level |  |  |  |  |  | 1.0 | V |
| 17 | High Input Current | Latch Off |  |  |  |  | 100 | nA |
| ${ }_{7}$ | Latch Holding Current | Latch On |  |  |  | 2.5 |  | nA |
| $\mathrm{R}_{7}$ | Resistance Pin 7 | Latch On |  |  |  | 22 |  | k $\Omega$ |
| $l_{12}$ | Ramp Current | See Timing Diagram |  |  |  |  |  |  |
|  | Charging | $\mathrm{V}_{12}=0 \mathrm{~V}-1 \mathrm{~V}$ | 600 | 1100 | 590 |  | 1100 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{12}=1 \mathrm{~V}-4 \mathrm{~V}$ | 53 | 93 | 50 |  | 96 | $\mu \mathrm{A}$ |
|  | Discharging | $V_{12}=4.1 \mathrm{~V}$ | -700 | -450 | -710 |  | -440 | $\mu \mathrm{A}$ |
|  |  | $V_{12}=0.5 \mathrm{~V}$ | -650 | -400 | -660 |  | -390 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{12}$ | Ramp Threshold | See Timing Diagram |  |  |  |  |  |  |
|  | Probe Current Start |  | 570 | 850 | 550 | 710 | 870 | mV |
|  | First Measurement |  | 910 | 1200 | 890 | 1055 | 1220 | mV |
|  | Second Measurement |  | 910 | 1240 | 890 | 1080 | 1270 | mV |
| $V_{1}$ | Probe Input Voltage Range | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}-18 \mathrm{~V}$ |  |  | 1 |  | $\mathrm{V}_{\text {REG }}-1.0$ | V |
| $\mathrm{V}_{5}$ | Probe Open-Circuit Threshold | At Pin 5 |  |  | $\mathrm{V}_{\text {REG }}-0.85$ | $\mathrm{V}_{\mathrm{REG}}-0.6$ |  | V |
| $\mathrm{V}_{5}$ | Probe Short-Circuit Threshold |  |  |  |  | 0.6 | 0.85 | V |
| $\mathrm{I}_{1}$ | Pin 1 Input Leakage Current | $\operatorname{Pin} 1=300 \mathrm{mV}$ | -3.5 | +3.5 |  |  | +5.0 | nA |
| $l_{15}$ | Pin 15 Leakage Current | $\mathrm{V}_{15}=2 \mathrm{~V}, \mathrm{~V}_{7}=12 \mathrm{~V}$ | -3.5 | 3.5 |  |  |  | $\mu \mathrm{A}$ |
|  | Pin 15 Charging Current | $\mathrm{V}_{15}=4 \mathrm{~V}, \mathrm{~V}_{7}=12 \mathrm{~V}$ | 60 |  |  |  |  | $\mu \mathrm{A}$ |
| $\mathrm{fg}_{9}$ | Lamp Oscillation Frequency | $\mathrm{C}_{\mathrm{L}}=3.3 \mu \mathrm{~F}$ |  |  | 0.5 | 1.5 | 2.5 | Hz |
| $\underline{19}$ | Lamp Driver Current | Flashing Mode |  |  |  |  | 600 | mA |
| $\mathrm{V}_{9}$ | Lamp Driver Saturation | $\mathrm{I}_{9}=200 \mathrm{~mA}$ |  | 200 |  |  | 250 | mA |

Electrical Characteristics (Continued)
$V_{C C}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{T}}=33 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{T}_{\mathrm{A}}$ within operating range except where stated otherwise

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{14}$ | Auxiliary Output Voltage | Lamp OFF |  |  | 5.0 |  |  | V |
|  |  | Lamp ON |  |  |  |  | 1.2 | V |
| $\mathrm{V}_{1}$ | Alarm Level | (Difference Between First and Second Measurement) |  |  | 230 | 280 | 330 | mV |

Sensitivity to Electrostatic Discharge: Pins 7, 10, 13, and 14 will withstand greater than 1500 V when tested using 100 pF and $1500 \Omega$ in accordance with National Semiconductor standard ESD test procedures. All other pins will withstand in excess of 2 kV .

Note 1: Test circuit for overvoltage capability at pins 3, 6, 7 .
Note 2: Guaranteed $100 \%$ production tested at $25^{\circ} \mathrm{C}$. These limits are used to calculate outgoing quality levels.
Note 3: Limits guaranteed to include parametric variations. $T_{A}=-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ and from $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}-18 \mathrm{~V}$. These limits are not used to calculate AOQL figures.
Note 4: Variations over temperature range are not production tested.


TL/H/5699-2
In Lamp ON condition, $\mathrm{I}_{9}$ should be limited to 600 mA .
Block and Application Circuit


TL/H/5699-3
Memory capacitor on pin 15 is set
High-Lamp off
Low-Lamp on

## Circuit Timing Diagram



## Circuit Operation

A measurement is initiated when the supply is applied, provided the control input pin 7 is low. Once a measurement is commenced, pin 7 is latched low and the ramp capacitor on pin 12 begins to charge. After 25 ms when switch-on transients have subsided, a constant current is applied to the thermo-resistive probe. The value of probe current, which is supplied by an external PNP transistor, is set by an external resistor across an internally generated 21V reference. The lamp current is applied at the start of probe current.
35 ms after switch-on, the voltage across the probe is sampled and held on external capacitor C1 (leakage current at pin 1 less than 1 nA ). After a further 1.5 seconds the difference between the present probe voltage and the initial probe voltage is measured, multiplied by 3 and compared with a reference voltage of 850 mV (externally adjustable via pin 16). If the amplified voltage difference is less than the reference voltage the lamp is switched off, otherwise the lamp commences flashing at 1 Hz to 2 Hz .10 ms later the measurement latch operates to store the result and after a further 8 ms the probe current is switched off.
A second measurement can only be initiated by interrupting the supply. An external CR can be arranged on pin 7 to prevent a second measurement attempt for 1 minute. The measurement condition stored in the latch will control the lamp.

## PROBES

The circuit effectively measures the thermal resistance of the probe. This varies depending on the surrounding medium (Figure 1). It is necessary to be able to heat the probe with the current applied and, for there to be sufficient change in resistance with the temperature change, to provide the voltage to be measured.
Probes require resistance wire with a high resistivity and temperature coefficient. Nickel cobalt alloy resistance wires are available with resistivity of $50 \mu \Omega \mathrm{~cm}$ and temperature coefficient of 3300 ppm which can be made into suitable probes. Wires used in probes for use in liquids must be designed to drain freely to avoid clogging. A possible arrangement is shown in Figure 2.
The probe voltage has to be greater than 0.7 V to prevent short circuit probe detection less than 5 V to avoid open circuit detection. With a 200 mA probe current this gives a probe resistance range of $4 \Omega$ to $25 \Omega$. This low value makes it possible to use the probe in partially conducting fluids.

Using resistance wire of $50 \mu \Omega \mathrm{~cm}$ resistivity, 8 cm of 0.08 $\mathrm{mm}(40 \mathrm{AWG})$ give approximately $8 \Omega$ at $25^{\circ} \mathrm{C}$. Such a probe will give about 500 mV change between first and second measurements in air, and 100 mV change with oil, hydraulic fluid, etc., in the application circuit. With an alarm threshold of 280 mV (typ) lack of fluid can readily be detected. As the probe current, measurement reference and measurement period are all externally adjustable, there is freedom to use different probes and fluids
Another possibility is the use of high temperature coefficient resistors made for special applications and positive temperature coefficient thermistors. The encapsulation must have a sufficiently low thermal resistance so as not to mask the change due to the different surrounding mediums, and the thermal time constant must be quick enough to enable the temperature change to take place between the two measurements. The ramp timing could be adjusted to assist this. Probes in liquids must be able to drain freely.


FIGURE 1. Typical Thermo-Resistive Probe


Equivalent Schematic Diagram


## Application Hints

## INTERNAL COMBUSTION ENGINE OIL LEVEL

The basic system provides a single shot measurement when the supply is applied and has a primary application in automotive oil, hydraulic fluid and coolant monitoring. Particularly in the case of the oil level, a valid measurement is only possible before the oil is disturbed. The application circuit shown is arranged such that the measurement is made when the ignition is switched on via switch $A$. Switch B is the oil pressure sensor and is closed before the engine starts, keeping pin 7 low and enabling the measurement.

## STALLING AND RESTART PROTECTION

The 4M7 resistor and $10 \mu \mathrm{~F}$ capacitor connected to pin 7 provide the restart protection. When oil pressure builds up, switch B opens and the $10 \mu \mathrm{~F}$ capacitor charges through the bulb. At switch-off, the capacitor discharges slowly and is capable of preventing a low state on pin 7 for 1 minute. Unless pin 7 is low, a new measurement can not be made and the previous measurement result stored in the memory capacitor on pin 15 is used to control the output.

## MEMORY

The pin 15 memory output goes high if a correct measurement is made (lamp off). If the power is removed, pin 15 leakage is less than $3 \mu \mathrm{~A}$ and the memory status is retained for some time. Provided pin 15 voltage does not fall below

3V, the memory capacitor will be refreshed on powering up again. There is no internal pull down on detecting an incorrect measurement. If it is required to use pin 15 as an output indicating the measurement result, an external pull down resistor and buffer will be required.

## CONTINUOUS WARNING LAMP

The lamp can be arranged to light continuously by disabling the oscillator with a resistor of 150 k or less, connected between pins 10 and 11.

## REPETITIVE MEASUREMENTS

Measurements may be repeated by strobing the supply to pin 6. The probe current regulator transistor must have the same supply as pin 6, but the warning lamp can be permanently powered. The lamp will light during each measurement and will flash in between measurements when incorrect conditions are detected.

## ALTERNATIVE APPLICATIONS

Gas flow detection: The cooling effect of gas flowing over a probe could be used to provide a warning signal from the LM903 in the event of gas failure.
Automatic top up: With the LM903 strobed continuously, the output may be stored, buffered, and used to drive solenoid valves to correct a fluid level as required.

## LM1042 Fluid Level Detector

## General Description

The LM1042 uses the thermal-resistive probe technique to measure the level of non-flammable fluids. An output is provided proportional to fluid level and single shot or repeating measurements may be made. All supervisory requirements to control the thermal-resistive probe, including short and open circuit probe detection, are incorporated within the device. A second linear input for alternative sensor signals may also be selected.

## Features

- Selectable thermal-resistance or linear probe inputs
- Control circuitry for thermal-resistive probe

■ Single-shot or repeating measurements

- Switch on reset and delay to avoid transients
- Output amplifier with 10 mA source and sink capability
- Short or open probe detection
- +50 V transient protection on supply and control input
- 7.5 V to 18 V supply range
- Internally regulated supply
- $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ operation


## Block Diagram



## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  | Output Current Pin 11 (source) | 25 mA |
| :---: | :---: | :---: | :---: |
|  |  | Output Current Pin 16 | $\pm 10 \mathrm{~mA}$ |
|  |  | Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ |
| Supply Voltage $\mathrm{V}_{\text {CC }}$ | 32 V | Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Voltage at Pin 8 | 32 V | Lead Temperature (Soldering 10 sec.) | $260^{\circ} \mathrm{C}$ |
| Positive Peak Voltage (Pins 6, 8, 3) (Note 1) 10 ms 2 A | 50 V | Package Power Dissipation $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 8) | 1.8W |
| Output Current Pin 4, (14)(sink) | 10 mA | Device Power Dissipation | 0.9W |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=13 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}$ within operating range except where stated otherwise. $\mathrm{C}_{\mathrm{T}}=22 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=12 \mathrm{k}$

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage |  | 7.5 | 18 | 7.5 | 13 | 18 | V |
| Is | Supply Current |  |  | 35 |  |  | 35 | mA |
| $\mathrm{V}_{\text {REG }}$ | Regulated Voltage | Pins 15 and 11 connected | 5.7 | 6.15 | 5.65 | 5.9 | 6.2 | V |
|  | Stability Over V ${ }_{\text {CC }}$ Range | Referred to value at $V_{C C}=13 V($ Note 4) |  | $\pm 0.5$ |  |  | $\pm 0.5$ | \% |
| $\mathrm{V}_{6}-\mathrm{V}_{3}$ | Probe Current Reference Voltage |  | 2.15 | 2.35 | 2.10 | 2.25 | 2.40 | V |
|  | Probe Current Regulation Over $\mathrm{V}_{\mathrm{CC}}$ Range | ( Note 4) |  | $\pm 0.5$ |  |  | $\pm 0.8$ | \% |
| $\mathrm{T}_{1}$ | Ramp Timing | See Figure 5 | 20 | 37 | 15 | 31 | 42 | ms |
| $\mathrm{T}_{2}-\mathrm{T}_{1}$ |  |  |  |  | 3 |  | 16 | ms |
| $\mathrm{T}_{4}-\mathrm{T}_{1}$ | Ramp Timing |  | 1.4 | 2.1 | 1.4 | 1.75 | 2.1 | s |
| TSTAB | Ramp Timing Stability | Over $\mathrm{V}_{\text {CC }}$ Range |  | +5 |  |  | $\pm 5$ | \% |
| $\mathrm{R}_{\mathrm{T}}$ | Ramp Resistor Range |  | 3 | 15 | 3 |  | 15.0 | k $\Omega$ |
| $\mathrm{V}_{8}$ | Start Input Logic High Level |  | 1.7 |  | 1.7 |  |  | V |
| $\mathrm{V}_{8}$ | Start Input Logic Low Level |  |  | 0.5 |  |  | 0.5 | V |
| $\mathrm{I}_{8}$ | Start Input Current | $\mathrm{V}_{8}=\mathrm{V}_{\mathrm{CC}}$ |  | 100 |  |  | 100 | nA |
| $\mathrm{I}_{8}$ | Start Input Current | $\mathrm{V}_{8}=0 \mathrm{~V}$ |  | 300 |  |  | 300 | nA |
| $\mathrm{V}_{16}$ | Maximum Output Voltage | $R_{L}=600 \Omega \text { from }$$\text { Pin } 16 \text { to } V_{\text {REG }}$ | $\mathrm{V}_{\mathrm{REG}}-0.3$ |  | $\mathrm{V}_{\mathrm{REG}}-0.3$ |  |  | V |
|  | Minimum Output Voltage |  |  | 0.5 |  | 0.2 | 0.6 | V |
| $\mathrm{G}_{1}$ | PROBE 1 <br> Probe 1 Gain <br> Non-linearity of $\mathrm{G}_{1}$ | Pin 180 mV to 520 mV (Notes 6, 7) <br> Pin 180 mV to 520 mV (Note 7) | $\begin{aligned} & 9.9 \\ & -1 \end{aligned}$ | $\begin{aligned} & 10.4 \\ & +1 \end{aligned}$ | -2 | $\begin{gathered} 10.15 \\ 0 \end{gathered}$ | 2 | \% |
| $\mathrm{OS}_{1}$ | Pin 1 Offset | (Note 7) |  |  |  | $\pm 5$ |  | mV |
| $\mathrm{G}_{2}$ | PROBE 2 <br> Probe 2 Gain <br> Non-linearity of $\mathrm{G}_{2}$ | Pin 7240 mV to 1.562 V <br> (Note 7) <br> Pin 7240 mV to 1.562 V <br> (Note 7) | $\begin{gathered} 3.31 \\ -1 \end{gathered}$ | $\begin{array}{r} 3.49 \\ +1 \end{array}$ | -2 | $\begin{aligned} & 3.4 \\ & 0.2 \end{aligned}$ | 2 | \% |
| $\mathrm{OS}_{7}$ | Pin 7 Offset | (Note 7) |  |  |  | $\pm 5$ |  | mV |
| $\mathrm{R}_{7}$ | Input impedance |  |  |  |  | 5 |  | $\mathrm{M} \Omega$ |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=13 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}$ within operating range except where stated otherwise. $\mathrm{C}_{\mathrm{T}}=22 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{T}}=12 \mathrm{k}$ (Continued)

| Symbol | Parameter | Conditions | Tested Limits (Note 2) |  | Design Limits (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Typ | Max |  |
| $\mathrm{V}_{1}$ | Probe 1 Input Voltage Range | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=9 \mathrm{~V} \text { to } 18 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{I}_{4}<2.5 \mathrm{~mA} \\ & \left(\mathrm{~V}_{\mathrm{REG}}=6.0 \mathrm{~V}\right) \\ & \hline \end{aligned}$ | 1 | 5 | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ |  | $\begin{gathered} 5 \\ 3.5 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{5}$ | Probe 1 Open Circuit Threshold | At Pin 5 | $\mathrm{V}_{\text {REG }}-0.7$ | $\mathrm{V}_{\mathrm{REG}}-0.5$ | $\mathrm{V}_{\text {REG }}-0.85$ | $\mathrm{V}_{\text {REG }}-0.6$ | $\mathrm{V}_{\text {REG }}-0.35$ | V |
| $\mathrm{V}_{5}$ | Probe 1 Short Circuit Threshold |  | 0.5 | 0.7 | 0.35 | 0.6 | 0.85 | V |
| $\mathrm{I}_{14}$ | Pin 14 Input Leakage Current | Pin $14=4 V$ | -2.0 | 2.0 |  |  | 2.0 | nA |
| $I_{1}$ | Pin 1 Input Leakage Current | $\operatorname{Pin} 1=300 \mathrm{mV}$ | -5.0 | 5.0 |  | 1.5 | 5.0 | nA |
| $T_{R}$ | Repeat Period | $\mathrm{C}_{\mathrm{R}}=22 \mu \mathrm{~F}$ (Note 5) | 12 | 28 | 9.1 | 17 | 36 | S |
|  | $\mathrm{C}_{\mathrm{R}}$ Discharge Time | $\mathrm{C}_{\mathrm{R}}=22 \mu \mathrm{~F}$ |  |  |  | 70 | 135 | ms |
| $\mathrm{C}_{\mathrm{M}}$ | Memory Capacitor Value |  |  |  |  |  | 0.47 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{1}$ | Input Capacitor Value |  |  |  |  |  | 0.47 | $\mu \mathrm{F}$ |

Sensitivity fo Electrostatic Discharge-
Pins $7,10,13$, and 14 will withstand greater than 1500 V when tested using 100 pF and $1500 \Omega$ in accordance with National Semiconductor standard ESD test procedures.
All other pins will withstand in excess of 2 kV .
Note 1: Test circuit for over voltage capability at pins 3, 6, 8.


TL/H/8709-2
Note 2: Guaranteed and $100 \%$ production tested at $25^{\circ} \mathrm{C}$. These limits are used to calculate outgoing quality levels.
Note 3: Limits guardbanded to include parametric variations. $T_{A}=-40^{\circ} \mathrm{C}$ to $+80^{\circ} \mathrm{C}$ and from $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}$ to 18 V . These limits are not used to calculate AOQL figures.
Note 4: Variations over temperature range are not production tested.
Note 5: Time for first repeat period, see Figure 6.
Note 6: Probe 1 amplifier tests are measured with pin 12 ramp voltage held between the $\mathrm{T}_{3}$ and $\mathrm{T}_{4}$ conditions (pin $12 \approx 1.1 \mathrm{~V}$ ) having previously been held above 4.1 V to simulate ramp action. See Figure 5.

Note 7: When measuring gain separate ground wire sensing is required at pin 2 to ensure sufficiently accurate results.
Linearity is defined as the difference between the predicted value of $\mathrm{V}_{\mathrm{B}}\left(\mathrm{V}_{\mathrm{B}}{ }^{*}\right)$ and the measured value.
Note 8: Above $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ derate with $\theta_{\mathrm{j}}=70^{\circ} \mathrm{C} / \mathrm{W}$.


For probe 1 and probe 2-Gain $(G)=\frac{V_{C}-V_{A}}{V_{c}-V_{a}}$
Input offset $=\left[\frac{V_{C}}{G}-V_{C}\right]$
Linearity $=\left[\frac{V_{B^{*}}}{V_{B}}-1\right] \times 100 \%$
$V_{B}{ }^{*}=V_{A}+G\left(V_{b}-V_{a}\right)$
$\begin{array}{llll}P 1-80 & 300 & 520(\mathrm{mV})\end{array}$ P2-240 9001562

TL/H/8709-15

## Typical Performance Characteristics




## Pin Function Description

Pin 1 Input amplifier for thermo-resistive probe with 5 nA maximum leakage. Clamped to ground at the start of a probe 1 measurement.
Pin 2 Device ground - OV.
Pin 3 This pin is connected to the emitter of an external PNP transistor to supply a 200 mA constant current to the thermo-resistive probe. An internal reference maintains this pin at $\mathrm{V}_{\text {SUPPLY }}-2 \mathrm{~V}$.
Pin 4 Base connection for the external PNP transistor.
Pin 5 This pin is connected to the thermo-resistive probe for short and open circuit probe detection.
Pin 6 Supply pin, +7.5 V to +18 V , protected against +50 V transients.

Pin 7 High Impedance input for second linear voltage probe with an input range from 1 V to 5 V . The gain may be set externally using pin 10.
Pin 8 Probe select and control input. If this pin is taken to a logic low level, probe 1 is selected and the timing cycle is initiated. The selection logic is subsequently latched low until the end of the measurement. If kept at a low level one shot or repeating probe 1 measurements will be made depending upon pin 9 conditions. A high input level selects probe 2 except during a probe 1 measurement period.
Pin 9 The repeat oscillator timing capacitor is connected from this pin to ground. A $2 \mu \mathrm{~A}$ current charges up the capacitor towards 4.3 V when the probe 1 measurement cycle is restarted. If this pin is grounded the repeat oscillator is disabled and only one probe 1 measurement will be made when pin 8 goes low.


TL/H/8709-3

Pin 10 A resistor may be connected to ground to vary the gain of the probe 2 input amplifier. Nominal gain when open circuit is 1.2 and when shorted to ground 3.4. DC conditions may be adjusted by means of a resistor divider network to $V_{\text {REG }}$ and ground.
Pin 11 Regulated voltage output. Requires to be connected to pin 15 to complete the supply regulator control loop.
Pin 12 The capacitor connected from this pin to ground sets the timing cycle for probe 1 measurements.

Pin 13 The resistor connected between this pin and ground defines the charging current at pin 12 . Typically $12 k$, the value should be within the range 3 k to 15 k .
Pin 14 A low leakage capacitor, typical value $0.1 \mu \mathrm{~F}$ and not greater than $0.47 \mu \mathrm{~F}$, should be connected from this pin to the regulated supply at pin 11 to act as a memory capacitor for the probe 1 measurement. The internal leakage at this pin is 2 nA max for a long memory retention time.
Pin 15 Feedback input for the internal supply regulator, normally connected to $\mathrm{V}_{\text {REG }}$ at pin 11. A resistor may be connected in series to adjust the regulated output voltage by an amount corresponding to the 1 mA current into pin 15.
Pin 16 Linear voltage output for probe 1 and probe 2 capable of driving up to $\pm 10 \mathrm{~mA}$. May be connected with a $600 \Omega$ meter to $V_{\text {REG }}$.

## Application Notes

## THERMO-RESISTIVE PROBES - OPERATION AND CONSTRUCTION

These probes work on the principle that when power is dissipated within the probe, the rise in probe temperature is dependent on the thermal resistance of the surrounding material and as air and other gases are much less efficient conductors of heat than liquids such as water and oil it is possible to obtain a measurement of the depth of immersion of such a probe in a liquid medium. This principle is illustrated in Figure 1.


FIGURE 1
During the measurement period a constant current drive $I$ is applied to the probe and the voltage across the probe is sampled both at the start and just before the end of the measurement period to give $\Delta \mathrm{V}$. $\mathrm{R}_{\mathrm{TH}}$ Air and $\mathrm{R}_{\mathrm{TH}}$ Oil represent the different thermal resistances from probe to ambient in air or oil giving rise fo temperature changes $\Delta T_{1}$ and $\Delta T_{2}$ respectively. As a result of these temperature changes the probe resistance will change by $\Delta \mathrm{R}_{1}$ or $\Delta \mathrm{R}_{2}$ and give corresponding voltage changes $\Delta V_{1}$ or $\Delta V_{2}$ per unit length.
Hence

$$
\Delta V=\frac{L_{A}}{L} \Delta V_{1}+\frac{\left(L-L_{A}\right)}{L} \Delta V_{2}
$$

and for $\Delta V_{1}>\Delta V_{2}, R_{T H}$ Air $>R_{T H}$ Oil, $\Delta V$ will increase as the probe length in air increases. For best results the probe needs to have a high temperature coefficient and low thermal time constant. One way to achieve this is to make use of resistance wires held in a suitable support frame allowing free liquid access. Nickel cobalt iron alloy resistance wires are available with resistivity $50 \mu \Omega \mathrm{~cm}$ and 3300 ppm temperature coefficient which when made up into a probe with 4 $\times 2 \mathrm{~cm} 0.08 \mathrm{~mm}$ diameter strands between supports (10 cm total) can give the voltage vs time curve shown in Figure 2 for 200 mA probe current. The effect of varying the probe current is shown in Figure 3. To avoid triggering the probe failure detection circuits the probe voltage must be between 0.7 V and $5.3 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{REG}}-6 \mathrm{~V}\right)$, hence for 200 mA the permissible probe resistance range is from $3.5 \Omega$ to $24 \Omega$. The example given has a resistance at room temperature of $9 \Omega$ which leaves plenty of room for increase during measurements and changes in ambient temperature.
Various arrangements of probe wire are possible for any given wire gauge and probe current to suit the measurement range required, some examples are illustrated schematically in Figure 4. Naturally it is necessary to reduce the probe


TL/H/8709-5
FIGURE 2
current with very fine wires to avoid excessive heating and this current may be optimized to suit a particular type of wire. The temperature changes involved will give rise to noticeable length changes in the wire used and more sophisticated holders with tensioning devices may be devised to allow for this.


TL/H/8709-6
FIGURE 3
Probes need not be limited to resistance wire types as any device with a positive temperature coefficient and sufficiently low thermal resistance to the encapsulation so as not to mask the change due to the different surrounding mediums, could be used. Positive temperature coefficient thermistors are a possibility and while their thermal time constant is likely to be longer than wire the measurement time may be increased by changing $\mathrm{C}_{\mathrm{T}}$ to suit.


TL/H/8709-7
FIGURE 4

## Application Notes (Continued)

## CIRCUIT OPERATION

## 1) Thermo-Resistive Probes

These probes require measurements to be made of their resistance before and after power has been dissipated in them. With a probe connected as probe 1 in the connection diagram the LM1042 will start a measurement when pin 8 is taken to a logic low level ( $\mathrm{V}_{8}<0.5 \mathrm{~V}$ ) and the internal timebase ramp generator will start to generate the waveform shown in Figure 5. At 0.7V, $\mathrm{T}_{1}$, the probe current drive is switched on supplying a constant 200 mA via the external PNP transistor and the probe failure circuit is enabled. At 1V pin 1 is unclamped and $\mathrm{C}_{1}$ stores the probe voltage corresponding to this time, $\mathrm{T}_{2}$. The ramp charge rate is now reduced as $\mathrm{C}_{\mathrm{T}}$ charges toward 4 V . As the 4.1 V threshold is passed a current sink is enabled and $\mathrm{C}_{\boldsymbol{T}}$ now discharges. Between 1.3 V and $1.0 \mathrm{~V}, \mathrm{~T}_{3}$ and $\mathrm{T}_{4}$, the amplified pin 1 voltage, representing the change in probe voltage since $T_{2}$ (and as the current is constant this is proportional to the resistance change) is gated onto the memory capacitor at pin 14. At $0.7 \mathrm{~V}, \mathrm{~T}_{5}$, the probe current is switched off and the measurement cycle is complete. In the event of a faulty probe being detected the memory capacitor is connected to the regulated supply during the gate period. The device leakage at pin 14 is a maximum of 2 nA to give a long memory retention time. The voltage present on pin 14 is amplifed by 1.2 to drive pin 16 with a low impedance, $\pm 10 \mathrm{~mA}$ capability, between 0.5 V and 4.7 V . A new measurement can only be started by taking pin 8 to a low level again or by means of the repeat oscillator.


FIGURE 5

## 2) Repetitive Measurement

With a capacitor connected between pin 9 and ground the repeat oscillator will run with a waveform as shown in Figure 6 and a thermo-resistive probe measurement will be triggered each time pin 9 reaches a threshold of 4.3 V , provided pin 8 is at a logic low level. The repeat oscillator runs independently of the pin 8 control logic.
As the repetition rate is increased localized heating of the probe and liquid being measured will be the main consideration in determining the minimum acceptable measurement intervals. Measurements will tend to become more dependent on the amount of fluid movement changing the rate of heat transfer away from the probe. The typical repeat time versus timing capacitor value is shown in Figure 7.


FIGURE 6


TL/H/8709-10
FIGURE 7

## 3) Second Probe Input

A high impedance input for an alternative sensor is available at pin 7. The voltage applied to this input is amplified and output at pin 16 when the input is selected with a high level on pin 8 . The gain is defined by the feedback arrangement shown in Figure 8 with adjustment possible at pin 10. With pin 10 open the gain is set at a nominal value of 1.2, and this may be increased by connecting a resistor between pin 10 and ground up to a maximum of 3.4 with pin 10 directly grounded. A variable resistor may be used to calibrate for the variations in sensitivity of the sensor used for probe 2.


TL/H/8709-11
FIGURE 8

## POWER SUPPLY REGULATOR

The arrangement of the feedback for the supply regulator is shown in Figure 9. The circuit acts to maintain pin 15 at a constant 6 V and when directly connected to pin 11 the regulated output is held at 6 V . If required a resistor R may be connected between pins 15 and 11 to increase the output voltage by an amount corresponding typically to 1 mA flowing in R. In this way a variable resistor may be used to trim out the production tolerance of the regulator by adjusting for $V_{\text {REG }} \geq 6.2 \mathrm{~V}$.

Application Notes (Continued)


## PROBE CURRENT REFERENCE CIRCUIT

The circuit defining the probe circuit is given in Figure 10. A reference voltage is obtained from a bandgap regulator derived current flowing in a diode resistor chain to set up a voltage 2 volts below the supply. This is applied to an amplifier driving an external PNP transistor to maintain pin 3 at 2 V below supply. The emitter resistance from pin 3 to supply defines the current which, less the base current, flows in the probe. Because of the sensitivity of the measurement to probe current evident in Figure 3 the current should be adjusted by means of a variable resistor to the desired value. This adjustment may also be used to take out probe tolerances.


## TYPICAL APPLICATIONS CIRCUIT

A typical automotive application circuit is shown in Figure 11 where the probe selection signal is obtained from the oil pressure switch. At power up (ignition on) the oil pressure switch is closed and pin 8 is held low by R4 causing a probe 1 (oil level) measurement to be made. Once the engine has started the oil pressure switch opens and D1 pulls pin 8 high changing over to the second auxiliary probe input. The capacitor $\mathrm{C}_{5}$ holds pin 8 high in the event of a stalled engine so that a second probe 1 measurement can not occur in disturbed oil. Non-automotive applications may drive pin 8 directly with a logic signal.


TL/H/8709-14
FIGURE 11. Typical Application Circult

## LM1815 Adaptive Sense Amplifier

## General Description

The LM1815 is an adaptive sense amplifier and default gating circuit for motor control applications. The sense amplifier provides a one-shot pulse output whose leading edge coincides with the negative-going zero crossing of a ground referenced input signal such as from a variable reluctance magnetic pick-up coil.
In normal operation, this timing reference signal is processed (delayed) externally and returned to the LM1815. A logic input is then able to select either the timing reference or the processed signal for transmission to the output driver stage.
The adaptive sense amplifier operates with a positive-going threshold which is derived by peak detecting the incoming signal and dividing this down. Thus the input hysteresis varies with input signal amplitude. This enables the circuit to sense in situations where the high speed noise is greater than the low speed signal amplitude. Minimum input signal is 100 mVp -p.

## Features

- Adaptive hysteresis
- Single supply operation
- Ground referenced input
- True zero crossing timing reference
- Operates from 2 V to 12 V supply voltage
- Handles inputs from 100 mV to over 120 V with external resistor
- CMOS compatible logic


## Applications

- Position sensing with notched wheels
- Zero crossing switch
- Motor speed control
- Tachometer
- Engine testing


## Connection Diagram



## Truth Table

| Signal <br> Input | Input <br> Select | Timing <br> Input | Gated <br> Output |
| :---: | :---: | :---: | :---: |
| Pulses | L | X | Pulses |
| X | H | Pulses | Pulses |

Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.

| Supply Voltage | 12 V |
| :--- | ---: |
| Power Dissipation (Note 1) | 1250 mW |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |


| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Junction Temperature (Note 2) | $+125^{\circ} \mathrm{C}$ |
| Input Current | $\pm 30 \mathrm{~mA}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics $\left(T_{A}=25^{\circ}, V_{C C}=10 V\right.$, unless otherwise specified, see Figure 1)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Supply Voltage |  | 2.5 | 10 | 12 | V |
| Supply Current | $\begin{aligned} & f_{I N}=500 \mathrm{~Hz}, \operatorname{Pin} 9=2 \mathrm{~V} \\ & \operatorname{Pin} 11=0.8 \mathrm{~V} \end{aligned}$ |  | 3.6 | 6 | mA |
| Reference Pulse Width | $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{~Hz}$ to 2 kHz | 70 | 100 | 130 | $\mu \mathrm{s}$ |
| Input Bias Current | $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}$, (Pin 9 and Pin 11) |  |  | 5 | $\mu \mathrm{A}$ |
| Input Bias Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V} \mathrm{dc}$, (Pin 3) |  | 200 |  | nA |
| Input Impedance | $\mathrm{V}_{\text {IN }}=5 \mathrm{Vrms}$, (Note 3) | 12 | 20 | 28 | $\mathrm{k} \Omega$ |
| Zero Crossing Threshold | $\mathrm{V}_{\mathrm{IN}}=100 \mathrm{mVp}-\mathrm{p},($ Pin 3$)$ |  |  | 25 | mV |
| Logic Threshold | (Pin 9 and Pin 11) | 0.8 | 1.1 | 2.0 | V |
| $V_{\text {OUT }}$ High | $R_{L}=1 \mathrm{k} \Omega$, (Pin 10) | 7.5 | 8.6 |  | V |
| Vout Low | $\mathrm{I}_{\text {SINK }}=0.1 \mathrm{~mA},(\operatorname{Pin} 10)$ |  | 0.3 | 0.4 | V |
| Input Arming Threshold | Pin 5 Open, $\mathrm{V}_{\text {IN }} \leq 135 \mathrm{mVp}$-p | 30 | 45 | 60 | mV |
|  | Pin 5 Open, $\mathrm{V}_{\text {IN }} \geq 230 \mathrm{mVp}$-p | 40 | 80 | 90 | $\%$ of $\mathrm{V}_{3} \mathrm{Pk}$ |
|  | Pin 5 to ${ }^{+}$ | 200 |  |  | mV |
|  | Pin 5 to Gnd | -25 |  | 25 | mV |
| Output Leakage Pin 12 | $\mathrm{V}_{12}=11 \mathrm{~V}$ |  | 0.01 | 10 | $\mu \mathrm{A}$ |
| Saturation Voltage P12 | $\mathrm{I}_{12}=2 \mathrm{~mA}$ |  | 0.2 | 0.4 , | V |

Note 1: For operation at elevated temperatures, the device must be derated based on a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.
Note 2: Temporary excursions to $150^{\circ} \mathrm{C}$ can be tolerated.
Note 3: Measured at input to external $18 \mathrm{k} \Omega$ resistor. IC contains $1 \mathrm{k} \Omega$ in series with a diode to attenuate the input signal.


FIGURE 1. LM1815 Adaptive Sense Amplifier

## Schematic Diagram




FIGURE 2. LM1815 Oscillograms

## Application Hints

## Input Clamp

The signal input at pin 3 is internally clamped. Current limit is provided by an external resistor which should be selected to allow a peak current of 3 mA in normal operation. Positive inputs are clamped by a $1 \mathrm{k} \Omega$ resistor and series diode, while an active clamp limits pin 3 to -350 mV for negative inputs (see R4, Q12, Q11 in internal schematic diagram).

## Operation of Zero Crossing Detector

The LM1815 is designed to operate as a zero crossing detector, triggering an internal one shot on the negative-going edge of the input signal. Unlike other zero crossing detectors, the LM1815 cannot be triggered until the input signal has crossed an "arming" threshold on the positive-going portion of the waveform. The arming circuit is reset when the chip is triggered, and subsequent zero crossings are ignored until the arming threshold is exceeded again. This threshold varies depending on the connection at pin 5. Three different modes of operation are possible:
MODE 1, Pin 5 open. The adaptive mode is selected by leaving pin 5 open circuit. For input signals of less than $135 \mathrm{mVp}-\mathrm{p}$, the input arming threshold is typically 45 mV . Under these conditions the input signal must first cross the 45 mV threshold in the positive direction to arm the zero crossing detector, and then cross zero in the negative direction to trigger it. If the signal is less than 30 mV peak (minimum rating in Electrical Characteristics), the one shot is guaranteed to not trigger.
Input signals of greater than $230 \mathrm{mVp}-\mathrm{p}$ cause the arming threshold to track at $80 \%$ of the peak input voltage. A peak detector (pin 7) stores a value relative to the positive input peaks to establish the arming threshold. Input signals must exceed this threshold in the positive direction to arm the zero crossing detector, which can then be triggered by a negative-going zero crossing. The peak detector tracks rap-
idly as the input signal amplitude increases, and decays by virtue of the resistor connected externally at pin 7 to track decreases in the input signal.
Note that since the input is clamped, the waveform observed at pin 3 is not identical to the waveform observed at the variable reluctance sensor. Similarly, the voltage stored at pin 7 is not identical to the peak voltage appearing at pin 3.
MODE 2, Pin 5 connected to $\mathbf{V}+$. The input arming threshold is fixed at 200 mV minimum when pin 5 is connected to the positive supply. The chip has no output for signals of less than 200 mV peak, and triggers on the next negativegoing zero crossing when the threshold is exceeded.
MODE 3, Pin 5 grounded. With pin 5 grounded, the input arming threshold is set to OV ( $\pm 25 \mathrm{mV}$ maximum). Positivegoing zero crossings arm the chip, and the next negative zero crossing triggers it.
The one shot timing is set by a resistor and capacitor connected to pin 14. The output pulse width is

$$
\begin{equation*}
\text { pulse width }=0.673 \mathrm{RC} \tag{1}
\end{equation*}
$$

In some systems it is necessary to externally generate pulses, such as during stall conditions when the variable reluctance sensor has no output. External pulse inputs at pin 9 are gated through to pin 10 when Input Select (pin 11) is pulled high. Pin 12 is a direct output for the one shot and is unaffected by the status of pin 11.
Input/output pins 9, 11, 10 and 12 are all CMOS logic compatible. In addition, pins 9, 11 and 12 are TTL compatible. Pin 10 is not guaranteed to drive a TTL load.
Pins 1, 4, 6 and 13 have no internal connections and can be grounded.

## LM1819 Air-Core Meter Driver

## General Description

The LM1819 is a function generator/driver for air-core (moving-magnet) meter movements. A Norton amplifier and an NPN transistor are included on chip for signal conditioning as required. Driver outputs are self-centering and devel$\mathrm{op} \pm 4.5 \mathrm{~V}$ swing at 20 mA . Better than $2 \%$ linearity is guaranteed over a full 305 -degree operating range.

## Features

- Self-centering 20 mA outputs
- 12V operation
- Norton amplifier
- Function generator


## Applications

- Air-core meter driver
- Tachometers
- Ruggedized instruments


## Typical Application



TL/H/5263-1
FIGURE 1. Automotive Tachometer Application. Circuit shown operates with 4 cylinder engine and deflects meter pointer $\left(\mathbf{2 7 0}{ }^{\circ}\right)$ at $\mathbf{6 0 0 0}$ RPM.

Order Number LM1819N See NS Package Number N14A
*TRW Type X463UW Polycarbonate Capacitor
**RN60D Low TC Resistor ( $\pm 100 \mathrm{ppm}$ )
$\dagger$ Components Required for Automotive Load Dump Protection
$\dagger$ †Available from FARIA Co.
P O Box 983, Uncasville, CT 06382
Tel. 203-848-9271

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage, V+ (pin 13)
20 V
Power Dissipation (note 1)
1300 mW

| Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $-150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |
| BV | $20 \mathrm{~V}_{\text {MIN }}$ |

Electrical Characteristics $\mathrm{V}_{\mathrm{S}}=13.1 \mathrm{~V} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Symbol | Parameter | Pin(s) | Conditions | Min | Typ | Max | Units |
| :---: | :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| IS | Supply Current | 13 | Zero Input Frequency <br> (See Figure 1) |  |  | 65 | mA |
| $\mathrm{~V}_{\text {REG }}$ | Regulator Voltage | 11 | $\mathrm{I}_{\text {REG }}=0 \mathrm{~mA}$ | 8.1 | 8.5 | 8.9 | V |
|  | Regulator Output Resistance | 11 | $\mathrm{I}_{\text {REG }}=0 \mathrm{~mA}$ to 3 mA |  | 13.5 |  | $\Omega$ |
| $\mathrm{~V}_{\text {REF }}$ | Reference Voltage | 4 | $\mathrm{I}_{\text {REF }}=0 \mathrm{~mA}$ | 1.9 | 2.1 | 2.3 | V |
|  | Reference Output Resistance | 4 | $\mathrm{I}_{\text {REF }}=0 \mu \mathrm{~A}$ to $50 \mu \mathrm{~A}$ |  | 5.3 |  | $\mathrm{k} \Omega$ |
|  | Norton Amplifier Mirror Gain | 5,6 | $\mathrm{I}_{\mathrm{BIAS}} \cong 20 \mu \mathrm{~A}$ | 0.9 | 1.0 | 1.1 |  |
| $\mathrm{~h}_{\text {FE }}$ | NPN Transistor DC Gain | 9,10 |  |  | 125 |  |  |
|  | Function Generator Feedback <br> Bias Current | 1 | $\mathrm{~V}_{1}=5.1 \mathrm{~V}$ |  | 1.0 |  | mA |
|  | Drive Voltage Extremes, <br> Sine and Cosine | 2,12 | $\mathrm{I}_{\text {LOAD }}=20 \mathrm{~mA}$ | $\pm 4$ | $\pm 4.5$ |  | V |
|  | Sine Output Voltage <br> with Zero Input | 2 | $\mathrm{~V}_{8}=\mathrm{V}_{\text {REF }}$ | -350 | 0 | +350 | mV |
| k | Function Generator Linearity |  | FSD $=305^{\circ}$ |  |  | $\pm 1.7$ | $\% \mathrm{FSD}$ |

Note 1: For operation above $25^{\circ} \mathrm{C}$, the LM1819 must be derated based upon a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $76^{\circ} \mathrm{C} / \mathrm{W}$ which applies for the device soldered in a printed circuit board and operating in a still-air ambient.

## Application Hints

## AIR-CORE METER MOVEMENTS

Air-core meters are often favored over other movements as a result of their mechanical ruggedness and their independence of calibration with age. A simplified diagram of an aircore meter is shown in Figure 2. There are three basic pieces: a magnet and pointer attached to a freely rotating axle, and two coils, each oriented at a right angle with respect to the other. The only moving part in this meter is the axle assembly. The magnet will tend to align itself with the vector sum of $\mathbf{H}$ fields of each coil, where $\mathbf{H}$ is the magnetic field strength vector. If, for instance, a current passes through the cosine coil (the reason for this nomenclature will become apparent later) as shown in Figure 3(a), the magnet will align its magnetic axis with the coil's $\mathbf{H}$ field. Similarly, a current in the sine coil (Figure 3(b)) causes the magnet to align itself with the sine $\mathbf{H}$ field. If currents are applied simultaneously to both sine and cosine coils, the magnet will turn to the direction of the vector sum of the two

H fields (Figure 3(c)). H is proportional to the voltage applied to a coil. Therefore, by varying both the polarity and magnitude of the coil voltages the axle assembly can be made to rotate a full $360^{\circ}$. The LM1819 is designed to drive the meter through a minimum of $305^{\circ}$.


TL/H/5263-2
FIGURE 2. Simplified Diagram of an Air Core Meter.

## Application Hints (Continued)



FIGURE 3. Magnet and pointer position are controlled by the H field generated by the two drive coils.

In an air-core meter the axle assembly is supported by two nylon bushings. The torque exerted on the pointer is much greater than that found in a typical d'Arsonval movement. In contrast to a d'Arsonval movement, where calibration is a function of spring and magnet characteristics, air-core meter calibration is only affected by the mechanical alignment of the drive coils. Mechanical calibration, once set at manufacture, can not change.
Making pointer position a linear function of some input is a matter of properly ratioing the drive to each coil. The $\mathbf{H}$ field contributed by each coil is a function of the applied current, and the current is a function of the coil voltage. Our desired result is to have $\theta$ (pointer deflection, measured in degrees) proportional to an input voltage:

$$
\begin{equation*}
\theta=\mathrm{k} \mathrm{~V}_{\mathbb{I N}} \tag{1}
\end{equation*}
$$

where $\mathbf{k}$ is a constant of proportionality, with units of degrees/volt. The vector sum of each coils' $\mathbf{H}$ field must follow the deflection angle $\theta$. We know that the axle assembly always points in the direction of the vector sum of $\mathrm{H}_{\text {SINE }}$ and $\mathbf{H}_{\text {COSINE. This direction (see Figure } 4 \text { ) is found from the }}$ formula:

$$
\begin{equation*}
(\theta)=\arctan \left\{\left|\mathbf{H}_{\text {SINE }}\right| /\left|\mathbf{H}_{\text {COSINE }}\right|\right\} \tag{2}
\end{equation*}
$$

Recalling some basic trigonometry,


TL/H/5263-4
FIGURE 4. The vector sum of $\mathrm{H}_{\text {COSINE }}$ and $\mathrm{H}_{\text {SINE }}$ points in a direction $\theta$ measured in a clockwise direction from Hcosine.

Comparing [3] to [2] we see that if $\mathrm{H}_{\text {SINE }}$ varies as the sine of $\theta$, and $H_{\text {Cosine }}$ varies as the cosine of $\theta$, we will generate a net $\mathbf{H}$ field whose direction is the same as $\boldsymbol{\theta}$. And since the axle assembly aligns itself with the net $\mathbf{H}$ field, the pointer will always point in the direction of $\theta$.

## THE LM1819

Included in the LM1819 is a function generator whose two outputs are designed to vary approximately as the sine and cosine of an input. A minimum drive of $\pm 20 \mathrm{~mA}$ at $\pm 4 \mathrm{~V}$ is available at pins 2 (sine) and 12 (cosine). The common side of each coil is returned to a 5.1 V zener diode reference and fed back to pin 1.
For the function generator, $k \cong 54^{\circ} / V$ (in equation 1 ). The input (pin 8) is internally connected to the Norton amplifier's output. $\mathrm{V}_{\mathbb{I}}$ as considered in equation [1] is actually the difference of the voltages at pins 8 (Norton output/function generator input) and 4. Typically the reference voltage at pin 4 is 2.1 V . Therefore,

$$
\begin{equation*}
\theta=k\left(V_{8}-V_{R E F}\right)=54\left(V_{8}-2.1\right) \tag{4}
\end{equation*}
$$

As $\mathrm{V}_{8}$ varies from 2.1 V to 7.75 V , the function generator will drive the meter through the chip's rated $305^{\circ}$ range.
Air-core meters are mechanically zeroed during manufacture such that when only the cosine coil is driven, the pointer indicates zero degrees deflection. However, in some applications a slight trim or offset may be required. This is accomplished by sourcing or sinking a DC current of a few microamperes at pin 4.
A Norton amplifier is available for conditioning various input signals and driving the function generator. A Norton amplifier was chosen since it makes a simple frequency to voltage converter. While the non-inverting input (pin 6) bias is at one diode drop above ground, the inverting input (5) is at 2.1 V , equal to the pin 4 reference. Mirror gain remains essentially flat to $l_{\text {MIRROR }}=5 \mathrm{~mA}$. The Norton amplifier's output (8) is designed to source current into its load. To bypass the Norton amplifier simply ground the non-inverting input, tie the inverting input to the reference, and drive pin 8 (Norton output/function generator input) directly.
An NPN transistor is included on chip for buffering and squaring input signals. Its usefulness is exemplified in Figures $1 \& 6$ where an ignition pulse is converted to a rectangular waveform by an RC network and the transistor. The emitter is internally connected to ground. It is important not to allow the base to drop below $-5 \mathrm{~V}_{\mathrm{dc}}$, as damage may occur. The 2.1V reference previously described is derived from an 8.5 V regulator at pin 11 . Pin 11 is used as a stable supply for collector loads, and currents of up to 5 mA are easily accommodated.

## Application Hints (Continued)

## TACHOMETER APPLICATION

A measure of the operating level of any motor or engine is the rotational velocity of its output shaft. In the case of an automotive engine the crankshaft speed is measured using the units "revolutions per minute" (RPM). It is possible to indirectly measure the speed of the crankshaft by using the signal present on the engine's ignition coil. The fundamental frequency of this signal is a function of engine speed and the number of cylinders and is calculated (for a four-stroke engine) from the formula:

$$
\begin{equation*}
f=\mathbf{n} \omega / 120 \tag{5}
\end{equation*}
$$

(Hz)
where $\mathrm{n}=$ number of cylinders, and $\omega=$ rotational velocity of the crankshaft in RPM. From this formula the maximum frequency normally expected (for an 8 cylinder engine turning 4500RPM) is 300 Hz . In certain specialized ignition systems (motorcycles and some automobiles) where the coil waveform is operated at twice this frequency ( $f=\omega / 60$ ). These systems are identified by the fact that multiple coils are used in lieu of a single coil and distributor. Also, the coils have two outputs instead of one.
A typical automotive tachometer application is shown in Figure 1. The coil waveform is filtered, squared and limited by the RC network and NPN transistor. The frequency of the pulse train at pin 9 is converted to a proportional voltage by the Norton amplifier's charge pump configuration. The ignition circuit shown in Figure 5 is typical of automotive systems. The switching element " S " is opened and closed in synchronism with engine rotation. When " S " is closed, energy is stored in Lp. When opened, the current in Lp diverts from " S " into C . The high voltage produced in Ls when " S " is opened is responsible for the arcing at the spark plug. The coil voltage (see Figure 6) can be used as an input to the LM1819 tachometer circuit. This waveform is essentially constant duty cycle. D4 rectifies this waveform thereby preventing negative voltages from reaching the chip. C4 and R5 form a low pass filter which attenuates the high frequency ringing, and R7 limits the input current to about 2.5 mA . R6 acts as a base bleed to shut the transistor OFF when " S " is closed. The collector is pulled up to the internal regulator by $\mathrm{R}_{\text {REG }}$. The output at pin 9 is a clean rectangular pulse.
Many ignition systems use magnetic, hall effect or optical sensors to trigger a solid state switching element at "S." These systems (see the LM1815) typically generate pulses of constant width and amplitude suitable for driving the charge pump directly.

The charge pump circuit in Figure 7 can be operated in two modes: constant input pulse width (C1 acts as a coupling capacitor) and constant input duty cycle (C1 acts as a differentiating capacitor). The transfer functions for these two modes are quite diverse. However, deflection is always directly proportional to R2 and ripple is proportional to C2.
The following variables are used in the calculation of meter deflection:
symbol description
n number of cylinders
$\omega$, $\omega_{\text {IDLE }}$ engine speed at redline and idle, RPM
$\theta$ pointer deflection at redline, degrees
$\delta \quad$ charge pump input pulse width, seconds
$V_{\text {IN }}$ peak to peak input voltages, volts
$\Delta \theta \quad$ maximum desired ripple, degrees
$k \quad$ function generator gain, degrees/volt
$f, f_{\text {IDLE }}$ input frequency at redline and idle, Hz
Where the NPN transistor and regulator are used to create a pulse $\mathrm{V}_{\mathrm{IN}}=8.5 \mathrm{~V}$. Acceptable ripple ranges from 3 to 10 degrees (a typical pointer is about 3 degrees wide) depending on meter damping and the input frequency.
The constant pulse width circuit is designed using the following equations:
(1) $100 \mu \mathrm{~A}<\frac{\mathrm{V}_{1 \mathrm{~N}}}{\mathrm{R} 1}<3 \mathrm{~mA}$
$\mathrm{C}_{1} \geq \frac{10 \delta}{\mathrm{R}_{1}}$
(4)


The constant duty cycle equations are as follows:
$R_{\text {REG }} \geq 3 \mathrm{k} \Omega$
$R_{1} \leq V_{I N} \times 10^{4}-R_{\text {REG }}$
$\mathrm{C}_{1} \leq \delta / 10\left(\mathrm{R}_{\text {REG }}+\mathrm{R}_{1}\right)$
$\mathrm{R}_{\mathrm{Z}}=\theta / 3.54 \mathrm{n} \omega \mathrm{C}_{1}=\theta / 425 f \mathrm{C}_{1}$
$\mathrm{C}_{2}=425 \mathrm{C}_{1} / \Delta \theta$
The values in Figure 1 were calculated with $n=4$, $\omega=6000 \mathrm{RPM}, \theta=270$ degrees, $\delta=1 \mathrm{~ms}, \mathrm{~V}_{\mathrm{IN}}$ is $\mathrm{V}_{\mathrm{REG}}-0.7 \mathrm{~V}$, and $\Delta \theta=3$ degrees in the constant duty cycle mode. For distributorless ignitions these same equations will apply if $\omega / 60$ is substituted for $f$.

## Equivalent Schematic



Typical Applications


FIGURE 5. Typical Pulse-Squaring Circuit for Automotive Tachometers.


FIGURE 6. Waveforms Encountered in Automotive Tachometer Circuit.


TL/H/5263-11

FIGURE 7. Tachometer Charge Pump.

Voltage Driven Meter with Norton Amplifier Buffer


TL/H/5263-5
Deflection $=54\left(\mathrm{~V}_{\mathrm{IN}}-.7\right) \mathrm{R}_{2} / \mathrm{R}_{1} \quad$ (degrees)
0 to $305^{\circ}$ deflection is obtained with .7 to 5 V input.
*Full scale deflection is adjusted by trimming $\mathbf{R}_{\mathbf{2}}$.

Typical Applications (Continued)
Unbuffered Voltage Driven Meter


TL/H/5263-6
Deflection $=54\left(\mathrm{~V}_{\mid \mathrm{N}}-2.1\right) \quad$ (degrees)
0 to $305^{\circ}$ deflection is obtained for inputs of 2.1 to 7.75 V .
Full scale deflection is adjusted by trimming the input voltage.

Current Driven Meter


TL/H/5263-7
Deflection $=54 \mathrm{R}_{2} 1 \mathrm{~N} \quad$ (degrees)
Inputs of 0 to $100 \mu \mathrm{~A}$ deflect the meter 0 to $270^{\circ}$
*Full scale deflection is adjusted by trimming $\mathbf{R}_{2}$.

Typical Applications (Continued)


TL/H/5263-8
Deflection $=54 \mathrm{~V}_{\mathrm{IN}} \quad$ (degrees)
Inputs of 0 to 5.65 V deflect the meter through a range of 0 to $305^{\circ}$.
Full scale deflection is adjusted by trimming the input voltage.

## LM1830 Fluid Detector

## General Description

The LM1830 is a monolithic bipolar integrated circuit designed for use in fluid detection systems. The circuit is ideal for detecting the presence, absence, or level of water, or other polar liquids. An AC signal is passed through two probes within the fluid. A detector determines the presence or absence of the fluid by comparing the resistance of the fluid between the probes with the resistance internal to the integrated circuit. An AC signal is used to overcome plating problems incurred by using a DC source. A pin is available for connecting an external resistance in cases where the fluid impedance is of a different magnitude than that of the internal resistor. When the probe resistance increases above the preset value, the oscillator signal is coupled to the base of the open-collector output transistor. In a typical application, the output could be used to drive a LED, loud speaker or a low current relay.

## Features

- Low external parts count
- Wide supply operating range
- One side of probe input can be grounded
- AC coupling to probe to prevent plating
- Internally regulated supply
- AC or DC output


## Applications

| - Beverage dispensers | Radiators |
| :--- | :--- |
| ■ Water softeners | ■ Washing machines |
| ■ Irrigation | ■ Reservoirs |
| ■ Sump pumps | ■ Boilers |
| ■ Aquaria |  |

## Logic and Connection Diagram

## Dual-In-Line Package



TL/H/5700-1
Order Number LM1830N
See NS Package Number N14A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage
28 V
Power Dissipation (Note 1) 1400 mW

| Output Sink Current | 20 mA |
| :--- | ---: |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

Electrical Characteristics ( $\mathrm{V}^{+}=16 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  | 5.5 | 10 | mA |
| Oscillator Output Voltage Low <br> High |  |  | $\begin{aligned} & 1.1 \\ & 4.2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Internal Reference Resistor Detector Threshold Voltage Detector Threshold Resistance |  | $8$ <br> 5 | $\begin{gathered} 13 \\ 680 \\ 10 \\ \hline \end{gathered}$ | $25$ $15$ | k $\Omega$ <br> mV $\mathrm{k} \Omega$ |
| Output Saturation Voltage Output Leakage Oscillator Frequency | $\begin{aligned} & \mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA} \\ & \mathrm{~V} \text { PIN } 12=16 \mathrm{~V} \\ & \mathrm{C} 1=0.001 \mu \mathrm{~F} \\ & \hline \end{aligned}$ | 4 | $\begin{gathered} 0.5 \\ 7 \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 10 \\ & 12 \\ & \hline \end{aligned}$ | V <br> $\mu \mathrm{A}$ <br> kHz |

Note 1: The maximum junction temperature rating of the LM1830N is $150^{\circ} \mathrm{C}$. For operation at elevated temperatures, devices in the dual-in-line plastic package must be derated based on a thermal resistance of $89^{\circ} \mathrm{C} / \mathrm{W}$.

## Schematic Diagram



TL/H/5700-2

## Typical Performance Characteristics



## Application Hints

The LM1830 requires only an external capacitor to complete the oscillator circuit. The frequency of oscillation is inversely proportional to the external capacitor value. Using $0.001 \mu \mathrm{~F}$ capacitor, the output frequency is approximately 6 kHz . The output from the oscillator is available at pin 5 . In normal applications, the output is taken from pin 13 so that the internal 13 k resistor can be used to compare with the probe resistance. Pin 13 is coupled to the probe by a blocking capacitor so that there is no net dc on the probe.
Since the output amplitude from the oscillator is approximately $4 \mathrm{~V}_{\mathrm{BE}}$, the detector (which is an emitter base junction) will be turned "ON" when the probe resistance to ground is equal to the internal $13 \mathrm{k} \Omega$ resistor. An internal diode across the detector emitter base junction provides symmetrical limiting of the detector input signal so that the probe is excited with $\pm 2 \mathrm{~V}_{\mathrm{BE}}$ from a $13 \mathrm{k} \Omega$ source. In cases where the $13 \mathrm{k} \Omega$ resistor is not compatible with the probe resistance range, an external resistor may be added by coupling the probe to pin 5 through the external resistor as shown in Figure 2. The collector of the detecting transistor is brought out to pin 9 enabling a filter capacitor to be connected so that the output will switch "ON" or "OFF" depending on the probe resistance. If this capacitor is omitted, the output will be switched at approximately $50 \%$ duty cycle when the probe resistance exceeds the reference resistance. This can be useful when an audio output is required and the output transistor can be used to directly drive a loud speaker. In addition, LED indicators do not require dc excitation. Therefore, the cost of a capacitor for filtering can be saved.
In the case of inductive loads or incandescent lamp loads, it is recommended that a filter capacitor be employed.
In a typical application where the device is employed for sensing low water level in a tank, a simple steel probe may be inserted in the top of the tank with the tank grounded. Then when the water level drops below the tip of the probe, the resistance will rise between the probe and the tank and the alarm will be operated. This is illustrated in Figure 3. In situations where a non-conductive container is used, the probe may be designed in a number of ways. In some cases a simple phono plug can be employed. Other probe designs include conductive parallel strips on printed circuit boards.

It is possible to calculate the resistance of any aqueous solution of an electrolyte for different concentrations, provided the dimensions of the electrodes and their spacing is known.
The resistance of a simple parallel plate probe is given by:
$\mathrm{R}=\frac{1000}{\mathrm{c} . \mathrm{p}} \cdot \frac{\mathrm{d} \Omega}{\mathrm{A}}$
where $\quad A=$ area of plates ( $\mathrm{cm}^{2}$ )
$d=$ separation of plates (cm)
$\mathrm{c}=$ concentration (gm. mol. equivalent/litre)
$p=$ equivalent conductance

$$
\text { ( } \Omega^{-1} \mathrm{~cm}^{2} \text { equiv. }{ }^{-1} \text { ) }
$$

(An equivalent is the number of moles of a substance that gives one mole of positive charge and one mole of negative charge. For example, one mole of NaCl gives $\mathrm{Na}^{+}+\mathrm{Cl}^{-}$so the equivalent is 1 . One mole of $\mathrm{CaCl}_{2}$ gives $\mathrm{Ca}^{++}+2 \mathrm{Cl}^{-}$ so the equivalent is $1 / 2$.)
Usually the probe dimensions are not measured physically, but the ratio $\mathrm{d} / \mathrm{A}$ is determined by measuring the resistance of a cell of known concentration c and equivalent conductance of 1. A graph of common solutions and their equivalent conductances is shown for reference. The data was derived from D.A. Macinnes, "The Principles of Electrochemistry," Reinhold Publishing Corp., New York., 1939.
In automotive and other applications where the power source is known to contain significant transient voltages, the internal regulator on the LM1830 allows protection to be provided by the simple means of using a series resistor in the power supply line as illustrated in Figure 4. If the output load is required to be returned directly to the power supply because of the high current required, it will be necessary to provide protection for the output transistor if the voltages are expected to exceed the data sheet limits.
Although the LM1830 is designed primarily for use in sensing conductive fluids, it can be used with any variable resistance device, such as light dependent resistor or thermistor or resistive position transducer.
The following table lists some common fluids which may and may not be detected by resistive probe techniques.

| Conductive Fluids | Non-Conductive Fluids |
| :--- | :--- |
| City water | Pure water |
| Sea water | Gasoline |
| Copper sulphate solution | Oil |
| Weak acid | Brake fluid |
| Weak base | Alcohol |
| Household ammonia | Ethylene glycol |
| Water and glycol mixture | Paraffin |
| Wet soil | Dry soil |
| Coffee | Whiskey |

Typical Applications $\mathrm{v}_{\mathrm{cc}}=16 \mathrm{~V}$


FIGURE 1. Test Circuit


FIGURE 3. Basic Low Level Warning Device with LED Indication


TL/H/5700-4
Output is activated when $R_{p}$ is approximately greater than $1 / 3 \mathrm{R}_{\text {REF }}$ FIGURE 4. Direct Coupled Applications
${ }^{T / 1 / 3 / 1570}$

FIGURE 2. Application Using External Reference Resistor

Typical Applications $\mathrm{v}_{\mathrm{CC}}=16 \mathrm{~V}$ (Continued)


High Level Warning Device


## LM1921 1 Amp Industrial Switch

## General Description

The LM1921 Relay Driver incorporates an integrated power PNP transistor as the main driving element. The advantages of this over previous integrated circuits employing NPN power elements are several. Greater output voltages are available off the same supply for driving grounded loads; typically 4.5 volts for a 500 mA load from a 5.0 volt supply. The output can swing below ground potential up to 57 volts negative with respect to the positive power supply. This can be used to facilitate rapid decay times in inductive loads. Also, the IC is immune to negative supply voltages or transients. The inherent Safe Operating Area of the lateral PNP allows use of the IC as a bulb driver or for capacitive loads. Familiar integrated circuit features such as short circuit protection and thermal shutdown are also provided. The input voltage threshold levels are designed to be TTL, CMOS, and LSTTL compatible over the entire operating temperature range. If several drivers are used in a system, their inputs and/or outputs may be combined and wired together if their supply voltages are also common.

## Features

- 1 Amp output drive
- Load connected to ground
- Low input-output voltage differential
- +60 volt positive transient protection
-     - 50 volt negative transient protection
- Automotive reverse battery protection
- Short circuit proof
- Internal thermal overload protection
- Unclamped output for fast decay times
- TTL, LSTTL, CMOS compatible input
- Plastic TO-220 package
- $100 \%$ electrical burn-in


## Applications

- Relays
- Solenoids
- Valves
- Motors
- Lamps
- Heaters


## Typical Application Circuit



TL/H/5271-1
FIGURE 1. Test and Application Circuit

## Connection Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage

| Operating Range | 4.75 V to 26 V |
| :--- | ---: |
| Overvoltage Protection $(100 \mathrm{~ms})$ | -50 V to +60 V |


| Internal Power Dissipation | Internally Limited |
| :--- | ---: |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $230^{\circ} \mathrm{C}$ |

Electrical Characteristics ( $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, IOUT $=500 \mathrm{~mA}, \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=2 \mathrm{~V}$, unless otherwise specified.)

| Parameter | Conditions | Typ | Tested Limits (Note 1) |  | Design Limits (Note 2) |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Max | Min | Max |  |
| Supply Voltage Operational Survival Transient | $100 \mathrm{~ms}, 1 \%$ Duty Cycle |  | $\begin{aligned} & 4.75 \\ & -15 \\ & -50 \end{aligned}$ | $\begin{aligned} & 26 \\ & 60 \end{aligned}$ | 6 | 24 | $\begin{gathered} \mathrm{V} \\ \mathrm{~V}_{\mathrm{DC}} \\ \mathrm{~V} \end{gathered}$ |
| Supply Current $\mathrm{V}_{\mathrm{ON}} / \mathrm{OFF}=0$ <br> $\mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=2 \mathrm{~V}$ | $\begin{aligned} & \text { IOUT }=0 \mathrm{~mA} \\ & \text { I OUT }=250 \mathrm{~mA} \\ & \text { I OUT }=500 \mathrm{~mA} \\ & \text { I OUT }=1 \mathrm{~A} \end{aligned}$ | $\begin{gathered} 0.6 \\ 6 \\ 285 \\ 575 \\ 1.3 \end{gathered}$ |  | $\begin{gathered} 10 \\ 350 \\ 700 \\ 1.5 \\ \hline \end{gathered}$ |  | 1.5 | mA <br> mA <br> mA <br> mA <br> A |
| Input to Output Voltage Drop | $\begin{aligned} & \mathrm{I}_{\text {OUT }}=500 \mathrm{~mA} \\ & \mathrm{I}_{\text {OUT }}=1 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ |  | 0.8 |  |  | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| Short Circuit Current | $6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}} \leq 24 \mathrm{~V}$ | 1.4 | 1.0 | 2.0 | . 75 | 3.0 | $\begin{aligned} & \text { A } \\ & \text { A } \end{aligned}$ |
| Output Leakage Current | $\mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=0$ | 0.1 |  |  |  | 50 | $\mu \mathrm{A}$ |
| ON/OFF Voltage Threshhold | $6 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}} \leq 24 \mathrm{~V}$ | 1.3 | 0.8 | 2.0 | 0.8 | 2.0 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| ON/OFF Current |  | 15 | 10 | 30 |  |  | $\mu \mathrm{A}$ |
| Overvoltage Shutdown |  | 32 |  |  | 26 | 36 | V |
| Thermal Resistance junction-case case-ambient | $\begin{aligned} & \theta \mathrm{jc} \\ & \theta \mathrm{ca} \end{aligned}$ | $\begin{gathered} 3 \\ 50 \end{gathered}$ |  |  |  |  | $\begin{aligned} & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & { }^{\circ} \mathrm{C} / \mathrm{W} \end{aligned}$ |
| Inductive Clamp Output Voltage | $V_{\text {ON } / \text { OFF }}=0, \mathrm{l}_{\text {OUT }}=100 \mathrm{~mA}$ | -60 |  |  | -120 | -45 | V |
| Fault Conditions <br> Output Current ON/ $\overline{O F F}$ Floating <br> Ground Floating Reverse Voltage Reverse Transient Overvoltage Supply Current | Pin 5 Open <br> Pin 3 \& Pin 4 Open $\begin{aligned} & V_{C C}=-15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=-50 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=+60 \mathrm{~V} \end{aligned}$ <br> Pin 1 \& Pin 2 Short, No load | $\begin{gathered} 0.1 \\ 0.1 \\ -0.01 \\ -100 \\ 0.01 \\ 10 \\ \hline \end{gathered}$ |  |  | -1 | $\begin{gathered} 50 \\ 50 \\ \\ 1 \\ 40 \end{gathered}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA |

Note 1: Guaranteed and 100\% production tested.
Note 2: Guaranteed, not necessarily $100 \%$ production tested. Not used to calculate outgoing $A Q L$. Limits are for the temperature range of $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq 150^{\circ} \mathrm{C}$.

## Typical Performance Characteristics



TL/H/5271-3


OUTPUT CURRENT(mA)
TL/H/5271-6
ON/DFF Current vs. Junction Temperature



TL/H/5271-4


Threshold Voltage vs.
Supply Voltage


Peak Output Current (Vout)


TL/H/5271-5
Maximum Power
Dissipation (TO-220)


ON/OFF Current vs. ON/OFF Voltage


Equivalent Block Diagram


FIGURE 1


## Application Hints

## HIGH CURRENT OUTPUT

The 1 Amp output is fault protected against overvoltage. If the supply voltage rises above approximately 30 volts, the output will automatically shut down. This protects the internal circuitry and enables the IC to survive higher voltage transients than would otherwise be expected. The 1921 will survive transients and DC voltages up to 60 volts on the supply. The output remains off during this time, independent of the state of the input logic voltage. This protects the load. The high current output is also protected against short circuits to either ground or supply voltage. Standard thermal shutdown circuits are employed to protect the 1921 from over heating.

## FLYBACK RESPONSE

Since the 1921 is designed to drive inductive as well as any other type of load, inductive kickback can be expected whenever the output changes state from on to off (see waveforms on Figure 1). The driver output was left unclamped since it is often desirable in many systems to achieve a very rapid decay in the load current. In applications where this is not true, such as in Figure 2, a simple external diode clamp will suffice. In this application, the integrated current in the inductive load is controlled by varying the duty cycle of the input to the driver IC. This technique achieves response characteristics that are desirable for certain automotive transmission solenoids, for example.
For applications requiring a rapid controlled decay in the solenoid current, such as fuel injector drivers, an external zener and diode can be used as in Figure 3. The voltage rating of the zener should be such that it breaks down before the output of the LM1921. The minimum output breakdown voltage of the IC output is rated at -57 volts with respect to the supply voltage. Thus, on a 12 volt supply, the


FIGURE 2. Diode Clamp
combined zener and diode breakdown should be less than 45 volts.
The LM1921 can be used alone as a simple relay or solenoid driver where a rapid decay of the load current is desired, but the exact rate of decay is not critical to the system. If the output is unclamped as in Figure 1, and the load is inductive enough, the negative flyback transient will cause the output of the IC to breakdown and behave similarly to a zener clamp. Relying upon the IC breakdown is practical, and will not damage or degrade the IC in any way. There are two considerations that must be accounted for when the driver is operated in this mode. The IC breakdown voltage is process and lot dependent. Clamp voltages ranging from -60 to -120 volts (with respect to the supply voltage) will be encountered over time on different devices. This is not at all critical in most applications. An important consideration, however, is the additional heat dissipated in the IC as a result. This must be added to normal device dissipation when considering junction temperatures and heat sinking requirements. Worst case for the additional dissipation can be approximated as:

$$
\text { Additional } P_{D}=I^{2} \times L \times f \text { (Watts) }
$$

where: $\quad \mathrm{I}=$ peak solenoid current (Amps)

$$
\mathrm{L}=\text { solenoid inductance (Henries) }
$$

$$
f=\text { maximum frequency input signal }(\mathrm{Hz})
$$

For solenoids where the inductance is less than ten millihenries, the additional power dissipation can be ignored.
Overshoot, undershoot, and ringing can occur on certain loads. The simple solution is to lower the Q of the load by the addition of a resistor in parallel or series with the load. A value that draws one tenth of the current or DC voltage of the load is usually sufficient.


FIGURE 3
Zener clamp for rapid controlled current decay

## LM1946 Over/Under Current Limit Diagnostic Circuit

## General Description

The LM1946 provides the industrial or automotive system designer with over or under current limit detection superior to that of ordinary transistor or comparator-based circuits.
Each of the five independent comparators can be used to monitor a separate load as either an over current or under current limit detector. Two comparators monitoring a single load can function as a current window monitor.
Current is sensed by monitoring the voltage drop across the wiring harness, pc board trace, or external sense resistor that feeds the load.

Provisions for compensating the user set limits for wiring harness resistance variations over temperature and supply voltage variations are also available.
When a limit is reached in one of the comparators, it turns on its output which can drive an external LED or microprocessor.
One side of the load can be grounded (not possible with ordinary comparator designs), which is important for automotive systems.

## Features

- Five independent comparators
- Capable of 30 mA per output
- Low power drain
- User set input threshold voltages
- Reverse battery protection
- 60V load dump protection on supply and all inputs
- Input common mode range exceeds $V_{C C}$
- Short circuit protection
- Thermal overload protection
- Prove-out test pin
- Available in plastic DIP and SO packages


## Applications

- Lamp fault detector
- Motor stall detector
- Power supply bus monitoring

Typical Application Circuit—Lamp Fault Detector $\left(L_{\perp}>1 A\right)$


FIGURE 1

## Absolute Maximum Ratings

If Milltary/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage (VCC and Input Pins)
Survival Voltage ( $T \leq 100 \mathrm{~ms}$ ) Operational Voltage
Internal Power Dissipation (Note 1)
-50 V to +60 V 9 V to 26 V
Internally Limited

| Output Short Circuit to Ground or $V_{C C}$ | Continuous |
| :--- | ---: |
| Operating Temperature Range $\left(T_{A}\right)$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $+260^{\circ} \mathrm{C}$ |
| ESD Susceptibility (Note 3) | 600 V |

Electrical Characteristics $9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}$, Iset $=20 \mu \mathrm{~A}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Quiescent Current | All Outputs "Off" |  | 1.40 | 3.00 | $m A_{d c}$ |
| Reference Voltage | $\mathrm{I}_{\text {ref }}=10 \mu \mathrm{~A}$ | 5.8 | 6.4 | 7.0 | $\mathrm{V}_{\mathrm{dc}}$ |
| Reference Voltage Line Regulation | $9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}, \mathrm{I}_{\text {ref }}=10 \mu \mathrm{~A}$ |  | $\pm 5$ | $\pm 50$ | $m V_{\text {dc }}$ |
| Iset Voltage | Iset $=20 \mu \mathrm{~A}$ | 1.20 | 1.40 | 1.60 | $\mathrm{V}_{\mathrm{dc}}$ |
| Input Offset Voltage | At Output Switch Point. $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ $9 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq 16 \mathrm{~V}$ |  | $\pm 1.0$ | $\pm 5.0$ | mV dc |
| Input Offset Current | $\mathrm{I}_{\mathbf{I N}(+)}-\mathrm{I}_{\mathbf{I N}(-), 9 \mathrm{l}} \leq \mathrm{V}_{\mathrm{CM}} \leq 16 \mathrm{~V}$ |  | $\pm 0.10$ | $\pm 1.00$ | $\mu \mathrm{Adc}_{\text {d }}$ |
| Input Bias Current | $\mathrm{I}_{\mathrm{IN}(+)}$ or $\mathrm{I}_{\mathrm{IN}(-), 9 \mathrm{~V} \leq \mathrm{V}_{\text {CM }} \leq 16 \mathrm{~V}}$ | 18.00 | 20.00 | 22.00 | $\mu \mathrm{A}_{\text {dc }}$ |
| Input Common Mode Voltage Range |  | 4.00 |  | 26.0 | $V_{\text {dc }}$ |
| Maximum Positive Input Transient | Either Input. T $\leq 100 \mathrm{~ms}$ | 60 | 70 |  | V |
| Maximum Negative Input Transient | Either Input. T $\leq 100 \mathrm{~ms}$ | -50 | -60 |  | V |
| Output Saturation | $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}, 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}$ |  | 0.80 | 1.00 | $\mathrm{V}_{\mathrm{dc}}$ |
| Voltage | $\mathrm{l}_{0}=10 \mathrm{~mA}, 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 16 \mathrm{~V}$ |  | 1.00 | 1.20 | $\mathrm{V}_{\mathrm{dc}}$ |
| Output Short Circuit Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}_{\mathrm{dc}}$, Comparator "ON" | 30 | 45 | 120.0 | $m A_{d c}$ |
| Output Leakage Current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}_{\text {dc }}$. Comparator "Off" |  | 0.01 | 1.00 | $\mu \mathrm{Adc}$ |
| Test Threshold Voltage | At Switch Point on Any Output $\mathrm{V}_{\mathrm{O}}=2 \mathrm{~V}$ (Note 2) | 0.80 | 1.25 | 2.00 | $V_{\text {dc }}$ |
| Test Threshold Current |  |  | 0.2 |  | $\mu A_{d c}$ |

Note 1: Thermal resistance from junction to ambient is typically $53^{\circ} \mathrm{C} / \mathrm{W}$ (board mounted).
Note 2: The test pin is an active high input, i.e. all five will be forced high when this pin is driven high.
Note 3: $\mathrm{C}_{\mathrm{ESD}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{ESD}}=1.5 \mathrm{k}$

Connection Diagram


## Typical Test Circuit



## Simplified Comparator Schematic



## Typical Performance Characteristics





TL/H/8707-4

## Application Hints

## THEORY OF OPERATION: UNDER-CURRENT LIMIT DETECTOR



TL/H/8707-6
Lamp Fault Detector
FIGURE 3. Equivalent Automotive Lamp Circuit
The diagram of Figure 3 represents the typical lamp circuit found in most automobiles. Switch S1 represents a dashboard switch, discrete power device, relay and/or flasher circuit used for turn signals. Sense resistor $\mathrm{R}_{\mathrm{s}}$ can be an actual circuit component (such as a $0.1 \Omega 1 \mathrm{~W}$ carbon resistor) or it can represent the resistance of some or all of the wiring harness. The load, represented here as a single bulb, can just as easily be two or more bulbs in parallel, such as front and rear parking lights, or left and right highbeams, etc. One of the easiest methods to electronically monitor proper bulb operation is to sense the voltage developed across $R_{S}$ by the bulb current $I_{L}$. If a fault occurs due to an open bulb filament, the load current, and sense voltage $\mathrm{V}_{\mathrm{S}}$, drop to zero (or to half their former values in the case of two bulbs wired in parallel). A comparator circuit can then monitor this sense voltage, and alert the system or system user (e.g. power an LED) if this sense voltage drops below a predetermined level (defined as the threshold voltage).
Typical sense voltages range from tens to hundreds of millivolts. Not only does this sense voltage vary nonlinearly with the battery voltage, it may vary significantly with ambient temperature depending on the temperature coefficient (TC) of the sense resistor or wiring harness. Since these nonlinear characteristics can vary from system to system, and sometimes even within a single system, provisions must be made to accommodate them. There are two general methodologies to accomplish this.
The first method uses only one bulb per monitoring circuit. A sense resistor is selected to give $50-100 \mathrm{mV}$ of sense voltage in an operational circuit, and a comparator threshold detecting voltage of approximately 10 mV is set. Even if component tolerances, battery line variations, and temperature coefficients cause the sense voltage to vary $3: 1$ or more, circuit operation will not be affected.
The second method must be used if two or more bulbs are wired in parallel and it is necessary to detect if any single lamp fails. This is often desirable as it reduces the number of comparators and displays and system cost by at least a factor of two. In this case, the sense voltage will drop by only half (or less) of it's original value. For example, a nominal 100 mV drop across the sense resistor will drop to 50 mV if one of two bulbs fail. Therefore, a threshold detection voltage between 50 and 100 mV is required (since a

10 mV threshold would alert the system only if both bulbs failed). Yet a fixed threshold of 75 mV may not work if the nominal 100 mV sense voltage can vary $3: 1$ due to the factors mentioned earlier. What is required is a comparator with a threshold-detecting voltage that tracks the nominal sense voltage as battery line and ambient temperature change. Thus, while the sense voltage may nominally be anywhere from 50 to 150 mV , the threshold voltage will always be roughly $75 \%$ of it , or 37 mV to 112 mV , and will detect the failure of either of two bulbs.
The LM1946 integrated circuit contains five comparators especially designed for lamp monitoring requirements. Since all lamps in a system share the same battery voltage and ambient temperature, accommodations for these variations need to be made only once at the IC, and each threshold of the five comparators then tracks these variations.

## SETTING THE COMPARATOR THRESHOLD VOLTAGE

The threshold voltage at which the comparator output changes state is user-set in order to accommodate the many possible system designs. The input bias currents are purposely high to accomplish this, and are each equal to the user-set current into the Iset pin (more on this later). Typically around $20 \mu \mathrm{~A}$, the effect of this across the sense resistor $R_{s}$ compared to a typical load measured in amps is negligible and can be ignored. However, when resistors R1 and R2 (Figure 4) are added to the circuit, a shift in the threshold voltage is effected. This occurs since each input has been affected by different IR drops. The LM1946 behaves like any other comparator in that the output switches when the input voltage at the IC pins is zero millivolts (ignoring offset voltage for the moment). If the output therefore has just switched states due to just the right threshold voltage across the sense resistor, then the sum of voltages around the resistor loop should equal zero:


Vthrshld $=\operatorname{Iset}\left(\mathbf{R 1}_{1}-\mathrm{R} 2\right)$
FIGURE 4. Input Bias Current
Vthrshld + Iset • R2 - Voffset - Iset $\bullet$ R1 $=0$
Assuming Voffset $<$ Vthrshld:
Vthrshld $=$ Iset • R1 - Iset • R2
Vthrshld $=\operatorname{Iset}($ R1 $-R 2)$

## Application Hints (Continued)

Typical values are:

$$
\begin{aligned}
& \mathrm{R} 1=6.2 \mathrm{k} \pm 5 \% \\
& \mathrm{R} 2=1.2 \mathrm{k} \pm 5 \% \\
& \text { Iset }=20 \mu \mathrm{~A} @ 25^{\circ} \mathrm{C} \\
& \text { Vthrshid }=20 \mu \mathrm{~A}(6.2 \mathrm{k}-1.2 \mathrm{k})=100 \mathrm{mV}
\end{aligned}
$$

For values of sense voltages greater than 100 mV , the comparator output is off (low). Sense voltages less than 100 mV turn the output on (high).
It's also important that the output of the comparator be in the "off" state when the inputs are taken to ground, i.e. S1 is opened and the lamp is turned "off". The input section of LM1946 has been designed to turn "off" when the inputs are grounded and therefore not deliver an erroneous bulb out indication. The comparator is only activated when the inputs are above ground by at least 3 V .
R1 and R2 are necessary for another reason. These resistors protect the input terminals of the IC from the many transients in an automobile found on the battery line, some of which can exceed a thousand volts for a few microseconds. A minimum value of approximately $1 \mathrm{k} \Omega$ is therefore recommended.

## COMPENSATING FOR BATTERY VOLTAGE

The current through a typical automotive lamp, whether a headlight or dashboard illumination lamp, will vary as battery voltage changes. The change, however, is nonlinear. Doubling the battery voltage does not double the lamp current.


TL/H/8707-21
FIGURE 5
This occurs since a higher voltage will heat the filament more, increasing its resistance and allowing less current to flow than expected. Figure 5 shows this effect. A best fit straight line over the normal battery range of 9 V to 16 V for this particular example can be given by:

$$
\mathrm{I}_{\mathrm{L}}(\mathrm{Amps})=0.62+0.069 \bullet \text { Vbattery }
$$



TL/H/8707-10

$$
\begin{gathered}
\text { Iset }=\frac{V_{C C}-1.4}{R 4}+\frac{V_{r e f}-1.4}{R 3} \\
\text { Iset }=\frac{V_{C C}}{R 4}+\frac{V_{\text {ref }}}{R 3}-1.4\left(\frac{1}{R 3}+\frac{1}{R 4}\right)
\end{gathered}
$$

FIGURE 6
Thus, in actual use, the LM1946 threshold voltage should track the variations in bulb current with respect to battery voltage. To accomplish this, Iset should have a component that varies with the battery. As shown in the LM1946 circuit schematic of Figure 18, the Iset pin is two diode drops above ground, or approximately 1.4 V . A resistor from this pin to the 6.4 V reference sets the fixed component of Iset; a resistor to the battery line sets the variable component. Thus, the best fit straight line in Figure 5 can be realized exactly with only two resistors. The result is shown in Figure 6 , giving a nominal Iset of $20 \mu \mathrm{~A}$ that tracks the bulb current as supply varies from 9 V to 16 V . The graph of Figure 7 shows the final result comparing a typical sense voltage across Rs with the comparator threshold voltage as the supply varies.

## COMPENSATING FOR AMBIENT TEMPERATURE VARIATION

If the sense resistors used in a system are perfect components with no temperature coefficient, then the compensation to be subsequently detailed here is unnecessary. However, resistors of the very small values usually required in a lamp monitoring system are sometimes difficult or expensive to acquire. A convenient alternative is the wiring harness, a length of wire, or even a trace on a printed circuit board. All of these are of copper material and therefore can vary by as much as $3900 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The LM1946 has been designed to accommodate a wide range of temperature compensation techniques. If the Iset current is designed to increase or decrease with temperature, nearly any temperature coefficient can be produced in the threshold voltage of the five input pairs.


TL/H/8707-22
FIGURE 7

## Application Hints (Continued)

One solution is to use a low cost thermistor in conjunction with some low-TC resistors (see Figure 8).
There are three fixed resistors and one thermistor. This is an NTC thermistor, since it has a negative temperature coefficient. This is what is required in order to have Iset increase as the temperature rises. The data sheet with the thermistor described a number of ways to establish different final TC's. The thermistor itself has a very large TC which is somewhat difficult to describe mathematically. But, if it is used with some other fixed resistors, such as Rmin and Rmax, definite end point limits can be established and an
approximate staight line TC generated. See Figure 9 for a graphic representation of the ideal calculated values of Iset and the actual measured values generated. Notice that there is very close agreement between the two graphs. The circuit actually creates an S-shaped curve around the ideal.
The low-cost thermistor is available from Keystone and is listed as follows: RL2008-52.3K-155-D1.

## OVER-CURRENT LIMIT DETECTOR

Other applications include an over-current detector, as shown in Figure 10. The load represented here can be either a single component or an entire system. Resistors R3


FIGURE 8. Thermistor/Resistor Network


TL/H/8707-12
FIGURE 9. Iset vs Temperature with Figure 8 Circuit

## Application Hints (Continued)



TL/H/8707-7

## FIGURE 10. Using the LM1946 as an Over-Current Limit Detector

and R4 again allow the system designer to tailor the threshold limit to the $\mathrm{V} / \mathrm{I}$ characteristics of each particular system. The input threshold voltage is determined by, and directly proportional to, Iset into pin 20. R3, from the on-chip reference voltage, provides a current and threshold that is independent of the supply voltage, $\mathrm{V}_{\mathrm{Cc}}$. R4 provides a current directly proportional to supply. These resistors allow thresholds to be either independent of, or directly proportional to supply voltage, or anything in between. For example, the values in Figure 10 are tailored to match the V/I characteristics of the bulb filament used in earlier examples. However, if the load had purely resistive characteristics, Iset and the threshold would be set with R4 only, eliminating R3. Likewise, if the load current was independent of supply, such as in many systems powered by a voltage regulator, Iset would be better set by R3 only, eliminating R4. Further details on this and how to handle variations with ambient temperature with resistor and thermistor combinations are discussed in detail in previous sections. Compensation for temperature variations, however, is rarely necessary since short circuit or over-current values are usually much greater than the nominal value. For example, if the load in Figure 10 represented a DC motor, the circuit could be used to detect the motor stall condition. Stall current through the sense resistor, Rs, would typically be five times the nominal running current. By setting the threshold at three times the nominal current value, enough margin exists that minor variations due to temperature can be ignored. The variation in stall current due to battery or supply voltage can be significant, however. Being approximately proportional, Iset would best be set in this case by R4 only.

## WINDOW DETECTOR

The availability of more than one comparator per IC allows many other applications. One is the current sense window detector. Many times it is useful to know that a certain current is within both an upper and lower limit. Using two of the LM1946 comparators and the circuit of Figure 11 will accomplish this. In this particular case, high and low limits
are approximately 3 A and 1 A respectively. The outputs can be kept separate or wired-or, as shown, to a single output load as a simple out-of-bounds detector.


TL/H/8707-8
FIGURE 11. Current Limit Window Detector

## COMPARATOR INPUT STAGE

The LM1946 IC consists of five specially designed comparator input circuits to monitor the IR drop across the wiring harness or the sense resistor between the battery and the light bulb. These comparators have been designed to accommodate a wide range of input signals without damage to the IC or the load circuitry. The inputs can easily withstand a common mode voltage above the positive supply since the inputs are the emitters of two matched PNP devices (see Figure 12). This is vital in a system which must operate in the conditions present under the hood of an automobile. The inputs can also survive when taken well below ground. If a negative voltage is present at the inputs of the comparator, the two emitter-base PNP junctions become reverse biased and block any current flow in or out of the device.

## Application Hints (Continued)



TL/H/8707-13
FIGURE 12. Comparator Input Stage

## THE OUTPUT SECTION

The output section of the LM1946 is different from most automotive comparators as it employs high beta proprietary PNP transistors which are very rugged and capable of higher output currents. Each of the five comparator outputs is capable of about 25 mA of drive and are internally current limited and protected against supply overvoltage. The LM1946 is therefore capable of driving LED's directly and larger bulbs via an external grounded base NPN (see Figures 13 and 14). The outputs can also be wired-or together without harm.
For use in systems with a microprocessor flag instead of a dashboard indicator, the LM1946 can be powered by a standard 5V logic supply. This prevents the LM1946 output from swinging above the microprocessor supply which might cause latch problems. Since the input common mode range is independent of supply, the inputs can still operate at any level up to 26 V . Since the outputs can source current only, pull-down resistors as in Figure 15 are required, their value depending on the input drive requirements of the particular microprocessor used.


TL/H/8707-19
FIGURE 13


TL/H/8707-14
FIGURE 14

## TEST PIN

The test pin is a high impedance logic input. Forcing this pin high ( 22 V ) forces all five comparator outputs on. This is used to test the indicator LED display (or other output load). The usual application circuit connects this pin to the ignition crank line. During engine crank, therefore, the LM1946 output display will light, similar to the usual dashboard indicators. The test pin was designed to operate with the usual transient voltages found on the crank line as long as a limiting resistor (e.g. 30k) separates them (Figure 1).

$$
\text { Minimum pulse width }(\mathrm{ms}) \approx 0.01+1.5 \bullet \mathrm{C} 1(\mu \mathrm{~F})
$$



TL/H/8707-15
FIGURE 15

## Application Hints (Continued)

## MORE NOISE FILTERING

The current flowing through the sense resistor and certain loads can sometimes be very noisy, particularly when the load is a DC motor, or switching supply. Large amounts of noise on the supply line can also cause problems when threshold voltages are set to very small values. In these cases, while the average current level may remain well below the threshold trip point, noise peaks may exceed it. A LED display could then flicker or appear dimly lit, or excessive software routines and processor time may be required for a $\mu \mathrm{P}$ to disregard such noise. Often such noise must be filtered directly at the inputs, using the input resistors R1 and R2 and a capacitor. Care must be taken, however, that such a filter will not cause an erroneous output state upon power-up or whenever switch S 1 is closed. The most effective general methodology to achieve this is to split the resistor in the positive input lead into two resistor values and connect a capacitor from here to the negative input. For example, the 1.2 k resistor R2 of Figure 10 could be replaced with 3.9 k and 1.2 k resistors as shown in Figure 16a (R1 increasing from 6.2 k to 10 k to compensate). The value of capacitor C2 depends upon the degree of filtering required, the amount of noise present, and the response times desired. The choice of values for the new resistors is almost arbitrary. Generally the larger value is attached to the sense resistor for better decoupling. The smaller value must be large enough so that the DC voltage across it upon powerup exceeds the maximum offset voltage expected of the comparator (i.e. Iset*R2b>5.0mV). It is this requirement that guarantees that the output will not be in an erroneous high state upon power-up or whenever S1 is closed. (Should this feature be unnecessary to a particular application circuit, the methodology described can be replaced with a simple capacitor across the comparator input pins).

For extremely severe cases, additional filter stages can be cascaded at the inputs (see Figure 17). Since the input bias currents of the comparator are equal at the input threshold level, the voltage drops across the 1 k resistors cancel and do not affect the DC operation of the circuit (ignoring resistor match tolerance and los). If an application circuit is noisy enough to require such an elaborate filter, then ferrite beads, shown here as L1 and L2, will also probably help.



## LM1949 Injector Drive Controller

## General Description

The LM1949 linear integrated circuit serves as an excellent control of fuel injector drive circuitry in modern automotive systems. The IC is designed to control an external power NPN Darlington transistor that drives the high current injector solenoid. The current required to open a solenoid is several times greater than the current necessary to merely hold it open; therefore, the LM1949, by directly sensing the actual solenoid current, initially saturates the driver until the "peak" injector current is four times that of the idle or "holding" current (Figure 3-Figure 7). This guarantees opening of the injector. The current is then automatically reduced to the sufficient holding level for the duration of the input pulse. In this way, the total power consumed by the system is dramatically reduced. Also, a higher degree of correlation of fuel to the input voltage pulse (or duty cycle) is achieved, since opening and closing delays of the solenoid will be reduced.
Normally powered from a $5 \mathrm{~V} \pm 10 \%$ supply, the IC is typically operable over the entire temperature range $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ambient) with supplies as low as 3 volts. This is particularly useful under "cold crank" conditions when the battery voltage may drop low enough to deregulate the 5 volt power supply.
The LM1949 is available in the plastic miniDIP, (contact factory for other package options).

## Features

- Low voltage supply ( $3 \mathrm{~V}-5.5 \mathrm{~V}$ )
- 22 mA output drive current
- No RFI radiation
- Adaptable to all injector current levels
- Highly accurate operation
- TTL/CMOS compatible input logic levels
- Short circuit protection
- High impedance input
- Externally set holding current, $\mathrm{I}_{\mathrm{H}}$
- Internally set peak current ( $4 \times \mathrm{l}_{\mathrm{H}}$ )
- Externally set time-out
- Can be modified for full switching operation
- Available in plastic 8 -pin miniDIP


## Applications

- Fuel injection
- Throttle body injection
- Solenoid controls
- Air and fluid valves
- DC motor drives


## Typical Application Circuit



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications. Office/Distributors for availability and specifications.
Supply Voltage
8 V
Power Dissipation (Note 1) 1235 mW

Input Voltage Range
Operating Temperature Range
-0.3 V to $\mathrm{V}_{\mathrm{CC}}$
$-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature
$150^{\circ} \mathrm{C}$
Lead Temp. (Soldering 10 sec .)
$260^{\circ} \mathrm{C}$

Electrical Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}_{N}}=2.4 \mathrm{~V}, \mathrm{~T}_{\mathrm{i}}=25^{\circ} \mathrm{C}\right.$, Figure 1 , unless otherwise specified.)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ICC | Supply Current Off Peak Hold | $\begin{aligned} & V_{1 N}=0 V \\ & \text { Pin } 8=0 V \\ & \text { Pin } 8 \text { Open } \end{aligned}$ |  | $\begin{aligned} & 11 \\ & 28 \\ & 16 \end{aligned}$ | $\begin{aligned} & 23 \\ & 54 \\ & 26 \end{aligned}$ | mA <br> mA <br> mA |
| $\mathrm{V}_{\mathrm{OH}}$ | Input On Level | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.4 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Input Off Level | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.7 \end{aligned}$ | $\begin{aligned} & 1.35 \\ & 1.15 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \end{aligned}$ |
| $I_{B}$ | Input Current |  | -25 | 3 | +25 | $\mu \mathrm{A}$ |
| lop | Output Current Peak Hold | $\operatorname{Pin} 8=0 V$ <br> Pin 8 Open | $\begin{aligned} & -10 \\ & -1.5 \end{aligned}$ | $\begin{gathered} -22 \\ -5 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{S}$ | Output Saturation Voltage | $10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 0.2 | 0.4 | V |
| $\begin{aligned} & V_{p} \\ & V_{H} \end{aligned}$ | Sense Input Peak Threshold Hold Reference | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | $\begin{gathered} 350 \\ 88 \\ \hline \end{gathered}$ | $\begin{gathered} 386 \\ 94 \\ \hline \end{gathered}$ | $\begin{aligned} & 415 \\ & 102 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| t | Time-out, t | $t \div R_{T} C_{T}$ | 90 | 100 | 110 | \% |

NOTE 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $100^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Typical Circuit Waveforms



## Typical Performance Characteristics



Input Voltage Thresholds vs Supply Voltage




Supply Current vs Supply Voltage


Sense Input Peak Voltage vs Supply Voltage


Quiescent Supply Current vs Junction Temperature


Input Voltage Thresholds vs Junction Temperature


Output Current vs Supply Voltage


Sense Input Hold Voltage vs Supply Voltage


Quiescent Supply Current vs Junction Temperature


Sense Input Peak Voltage vs Junction Temperature


TL/H/5062-4

# Typical Performance Characteristics (Continued) 



Sense Input Hold Voltage vs Junction Temperature

Normalized Timer Function vs Junction Temperature


LM1949N Junction Temperature Rise Above Ambient vs Supply Voltage


TL/H/5062-5

## Application Hints

The injector driver integrated circuits were designed to be used in conjunction with an external controller. The LM1949 derives its input signal from either a control oriented processor (COPSTM), microprocessor, or some other system. This input signal, in the form of a square wave with a variable duty cycle and/or variable frequency, is applied to Pin 1. In a typical system, input frequency is proportional to engine RPM. Duty cycle is proportional to the engine load. The circuits discussed are suitable for use in either open or closed loop systems. In closed loop systems, the engine exhaust is monitored and the air-to-fuel mixture is varied (via the duty cycle) to maintain a perfect, or stochiometric, ratio.

## INJECTORS

Injectors and solenoids are available in a vast array of sizes and characteristics. Therefore, it is necessary to be able to design a drive system to suit each type of solenoid. The purpose of this section is to enable any system designer to use and modify the LM1949 and associated circuitry to meet the system specifications.
Fuel injectors can usually be modeled by a simple RL circuit. Figure 3 shows such a model for a typical fuel injector. In actual operation, the value of $L_{1}$ will depend upon the status of the solenoid. In other words, $L_{1}$ will change depending


TL/H/5062-6
FIGURE 3. Model of a Typical Fuel Injector
upon whether the solenoid is open or closed. This effect, if pronounced enough, can be a valuable aid in determining the current necessary to open a particular type of injector. The change in inductance manifests itself as a breakpoint in the initial rise of solenoid current. The waveforms on Page 2 at the sense input show this occurring at approximately 130 mV . Thus, the current necessary to overcome the constrictive forces of that particular injector is 1.3 amperes.

## PEAK AND HOLD CURRENTS

The peak and hold currents are determined by the value of the sense resistor R. The driver IC, when initiated by a logic 1 signal at Pin 1 , initially drives Darlington transistor $Q_{1}$ into saturation. The injector current will rise exponentially from zero at a rate dependent upon $L_{1}, R_{1}$, the battery volt-
age and the saturation voltage of $Q_{1}$. The drop across the sense resistor is created by the solenoid current, and when this drop reaches the peak threshold level, typically 385 mV , the IC is tripped from the peak state into the hold state. The IC now behaves more as an op amp and drives $Q_{1}$ within a closed loop system to maintain the hold reference voltage, typically 94 mV , across Rs. Once the injector current drops from the peak level to the hold level, it remains there for the duration of the input signal at Pin 1. This mode of operation is preferable when working with solenoids, since the current required to overcome kinetic and constriction forces is often a factor of four or more times the current necessary to hold the injector open. By holding the injector current at one fourth of the peak current, power dissipation in the solenoids and $Q_{1}$ is reduced by at least the same factor.
In the circuit of Figure 1, it was known that the type of injector shown opens when the current exceeds 1.3 amps and closes when the current then falls below 0.3 amps . In order to guarantee injector operation over the life and temperature range of the system, a peak current of approximately 4 amps was chosen. This led to a value of $R_{S}$ of $0.1 \Omega$. Dividing the peak and hold thresholds by this factor gives peak and hold currents through the solenoid of 3.85 amps and 0.94 amps respectively.

Different types of solenoids may require different values of current. The sense resistor R may be changed accordingly. An 8 -amp peak injector would use $R_{S}$ equal to $.05 \Omega$, etc. Note that for large currents above one amp, IR drops within the component leads or printed circuit board may create substantial errors unless appropriate care is taken. The sense input and sense ground leads (Pins 4 and 5 respectively), should be Kelvin connected to RS. High current should not be allowed to flow through any part of these traces or connections. An easy solution to this problem on double-sided PC boards (without plated-through holes) is to have the high current trace and sense trace attach to the $R_{S}$ lead from opposite sides of the board.

## TIMER FUNCTION

The purpose of the timer function is to limit the power dissipated by the injector or solenoid under certain conditions. Specifically, when the battery voltage is low due to engine cranking, or just undercharged, there may not be sufficient voltage available for the injector to achieve the peak current. In the Figure 2 waveforms under the low battery condition, the injector current can be seen to be leveling out at 3

## Timer Function (Continued)

amps, or 1 amp below the normal threshold. Since continuous operation at 3 amps may overheat the injectors, the timer function on the IC will force the transition into the hold state after one time constant (the time constant is equal to $\mathrm{R}_{\mathrm{T}} \mathrm{C}_{\mathrm{T}}$ ). The timer is reset at the end of each input pulse. For systems where the timer function is not needed, it can be disabled by grounding Pin 8 . For systems where the initial peak state is not required, (i.e., where the solenoid current rises immediately to the hold level), the timer can be used to disable the peak function. This is done by setting the time constant equal to zero, (i.e., $\mathrm{C}_{\mathrm{T}}=0$ ). Leaving $\mathrm{R}_{\mathrm{T}}$ in place is recommended. The timer will then complete its time-out and disable the peak condition before the solenoid current has had a chance to rise above the hold level.
The actual range of the timer in injection systems will probably never vary much from the 3.9 milliseconds shown in Figure 1. However, the actual useful range of the timer extends from microseconds to seconds, depending on the component values chosen. The useful range of $R_{T}$ is approximately 1 k to 240 k . The capacitor $\mathrm{C}_{\mathrm{T}}$ is limited only by stray capacitances for low values and by leakages for large values.

The capacitor reset time at the end of each controller pulse is determined by the supply voltage and the capacitor value. The IC resets the capacitor to an initial voltage ( $\mathrm{V}_{\mathrm{BE}}$ ) by discharging it with a current of approximately 15 mA . Thus, a $0.1 \mu \mathrm{~F}$ cap is reset in approximately $25 \mu \mathrm{~s}$.

## COMPENSATION

Compensation of the error amplifier provides stability for the circuit during the hold state. External compensation (from Pin 2 to Pin 3) allows each design to be tailored for the characteristics of the system and/or type of Darlington power device used. In the vast majority of designs, the value or type of the compensation capacitor is not critical. Values of 100 pF to $0.1 \mu \mathrm{~F}$ work well with the circuit of Figure 1 . The value shown of $.01 \mu \mathrm{~F}$ (disc) provides a close optimum in choice between economy, speed, and noise immunity. In some systems, increased phase and gain margin may be acquired by bypassing the collector of $Q_{1}$ to ground with an appropriately rated $0.1 \mu \mathrm{~F}$ capacitor. This is, however, rarely necessary.

## FLYBACK ZENER

The purpose of zener $Z_{1}$ is twofold. Since the load is inductive, a voltage spike is produced at the collector of $Q_{1}$ anytime the injector current is reduced. This occurs at the peak-to-hold transition, (when the current is reduced to one fourth of its peak value), and also at the end of each input pulse, (when the current is reduced to zero). The zener provides a current path for the inductive kickback, limiting the voltage spike to the zener value and preventing $Q_{1}$ from damaging voltage levels. Thus, the rated zener voltage at the system peak current must be less than the guaranteed minimum breakdown of $Q_{1}$. Also, even while $Z_{1}$ is conducting the majority of the injector current during the peak-to-hold transition (see Figure 4), $Q_{1}$ is operating at the hold current level. This fact is easily overlooked and, as described in the following text, can be corrected if necessary. Since the error amplifier in the IC demands 94 mV across $\mathrm{R}_{\mathrm{S}}, \mathrm{Q}_{1}$ will be biased to provide exactly that. Thus, the safe operating area (SOA) of $Q_{1}$ must include the hold current with a $V_{C E}$ of $Z_{1}$ volts. For systems where this is not desired, the zener anode may be reconnected to the top of RS as shown in Figure 5 . Since the voltage across the sense resistor now accurately portrays the injector current at all times, the error


TL/H/5062-7

## FIGURE 4. Circuit Waveforms

amplifier keeps $Q_{1}$ off until the injector current has decayed to the proper value. The disadvantage of this particular configuration is that the ungrounded zener is more difficult to heat sink if that becomes necessary.
The second purpose of $Z_{1}$ is to provide system transient protection. Automotive systems are susceptible to a vast array of voltage transients on the battery line. Though their duration is usually only milliseconds long, $\mathrm{Q}_{1}$ could suffer permanent damage unless buffered by the injector and $Z_{1}$. This is one reason why a zener is preferred over a clamp diode back to the battery line, the other reason being long decay times.


TL/H/5062-8
FIGURE 5. Alternate Configuration for Zener $\mathbf{Z}_{\mathbf{1}}$

## POWER DISSIPATION

The power dissipation of the system shown in Figure 1 is dependent upon several external factors, including the frequency and duty cycle of the input waveform to Pin 1. Calculations are made more difficult since there are many discontinuities and breakpoints in the power waveforms of the various components, most notably at the peak-to-hold transition. Some generalizations can be made for normal operation. For example, in a typical cycle of operation, the majority of dissipation occurs during the hold state. The hold state is usually much longer than the peak state, and in the peak state nearly all power is stored as energy in the magnetic field of the injector, later to be dumped mostly through the zener. While this assumption is less accurate in the case of low battery voltage, it nevertheless gives an unexpectedly accurate set of approximations for general operation.
The following nomenclature refers to Figure 1. Typical values are given in parentheses:

| $\mathrm{R}_{\mathrm{S}}$ | $=$ Sense Resistor $(0.1 \Omega)$ |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{H}}$ | $=$ Sense Input Hold Voltage (.094V) |
| $\mathrm{V}_{\mathrm{p}}$ | $=$ Sense Input Peak Voltage $(.385 \mathrm{~V})$ |
| $\mathrm{V}_{\mathrm{Z}}$ | $=\mathrm{Z}_{1}$ Zener Breakdown Voltage $(33 \mathrm{~V})$ |
| $\mathrm{V}_{\mathrm{BATT}}$ | $=$ Battery Voltage $(14 \mathrm{~V})$ |
| $\mathrm{L}_{1}$ | $=$ Injector Inductance $(.002 \mathrm{H})$ |
| $\mathrm{R}_{1}$ | $=$ Injector Resistance $(1 \Omega)$ |
| n | $=$ Duty Cycle of Input Voltage of Pin $1(0$ to 1$)$ |
| $f$ | $=$ Frequency of Input $(10 \mathrm{~Hz}$ to 200 Hz$)$ |
| $\mathrm{Q}_{1}$ Power Dissipation: |  |
| $\mathrm{P}_{\mathrm{Q}} \approx \mathrm{n} \bullet \mathrm{V}_{\mathrm{BATT}} \bullet \frac{\mathrm{V}_{\mathrm{H}}}{\mathrm{R}_{\mathrm{S}}}$ Watts |  |

## Zener Dissipation:

$$
P_{Z} \approx V_{Z} \cdot L_{1} \cdot f \cdot \frac{\left(V_{P}^{2}+V_{H}^{2}\right)}{\left(\left(V_{Z}-V_{B A T T}\right) \cdot R_{S}^{2}\right)} \text { Watts }
$$

Injector Dissipation:

$$
P_{1} \approx n \cdot R_{1} \cdot \frac{V_{H^{2}}}{R_{S^{2}}} \text { Watts }
$$

Sense Resistor:

$$
\mathrm{P}_{\mathrm{R}} \approx \mathrm{n} \frac{\mathrm{~V}_{\mathrm{H}^{2}}}{\mathrm{R}_{\mathrm{S}^{2}}} \text { Watts }
$$

$\mathrm{P}_{\mathrm{R}}$ (worst case) $\approx \mathrm{n} \frac{\mathrm{V}_{\mathrm{P}}{ }^{2}}{\mathrm{R}_{\mathrm{S}^{2}}}$ Watts

## SWITCHING INJECTOR DRIVER CIRCUIT

The power dissipation of the system, and especially of $Q_{1}$, can be reduced by employing a switching injector driver circuit. Since the injector load is mainly inductive, transistor $Q_{1}$ can be rapidly switched on and off in a manner similar to switching regulators. The solenoid inductance will naturally integrate the voltage to produce the required injector current, while the power consumed by $Q_{1}$ will be reduced. $A$ note of caution: The large amplitude switching voltages that are present on the injector can and do generate a tremendous amount of radio frequency interference (RFI). Because of this, switching circuits are not recommended. The extra cost of shielding can easily exceed the savings of reduced power. In systems where switching circuits are mandatory, extensive field testing is required to guarantee that RFI cannot create problems with engine control or entertainment equipment within the vicinity.

The LM1949 can be easily modified to function as a switcher. Accomplished with the circuit of Figure 7, the only additional components required are two external resistors, $\mathrm{R}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{B}}$. Additionally, the zener needs to be reconnected, as shown, to $\mathrm{R}_{\mathrm{S}}$. The amount of ripple on the hold current is easily controlled by the resistor ratio of $R_{A}$ to $R_{B}$. $R_{B}$ is kept small so that sense input bias current (typically 0.3 mA ) has negligible effect on $\mathrm{V}_{\mathrm{H}}$. Duty cycle and frequency of oscillation during the hold state are dependent on the injector characteristics, $\mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}$, and the zener voltage as shown in the following equations.
Hold Current $\approx \frac{\mathrm{V}_{\mathrm{H}}}{\mathrm{R}_{\mathrm{S}}}$
Minimum Hold Current $\approx \frac{\left(V_{H}-\frac{R_{B}}{R_{A}} \cdot v_{Z}\right)}{R_{S}}$
Ripple or $\Delta \mathrm{l}$ Hold $\approx \frac{R_{B}}{R_{A}} \bullet V_{Z} \bullet \frac{1}{R_{S}}$
$\mathrm{f}_{0} \approx \frac{\mathrm{R}_{\mathrm{S}}}{\mathrm{L}_{1}} \cdot \frac{\mathrm{R}_{\mathrm{A}}}{\mathrm{R}_{\mathrm{B}}} \cdot \frac{\mathrm{V}_{\mathrm{BATT}}}{\mathrm{V}_{\mathrm{Z}}} \cdot\left(1-\frac{\mathrm{V}_{\mathrm{BATT}}}{\mathrm{V}_{\mathrm{Z}}}\right)$
$\mathrm{f}_{\mathrm{o}}=$ Hold State Oscillation Frequency
Duty Cycle of $\mathrm{f}_{\mathrm{o}} \approx \frac{\mathrm{V}_{\mathrm{BATT}}}{\mathrm{V}_{\mathrm{Z}}}$
Component Power Dissipation
$\mathrm{P}_{\mathrm{Q}} \approx \mathrm{n} \bullet\left(1-\frac{\mathrm{V}_{\mathrm{BATT}}}{\mathrm{V}_{\mathrm{Z}}}\right) \cdot \frac{\mathrm{V}_{\mathrm{SAT}}}{R_{\mathrm{S}}} \cdot \mathrm{V}_{\mathrm{H}}$
$\mathrm{V}_{\mathrm{SAT}}=\mathrm{Q}_{1}$ Saturation Volt @ $\sim 1$ Amp (1.5V)
$\mathrm{P}_{\mathrm{Z}} \approx \mathrm{n} \bullet \frac{\mathrm{V}_{\mathrm{BATT}} \cdot \mathrm{V}_{\mathrm{H}}}{\mathrm{R}_{\mathrm{S}}}$
$P_{R A} \approx \frac{V_{B} \bullet V_{Z}}{R_{1}}$
As shown, the power dissipation by $Q_{1}$ in this manner is substantially reduced. Measurements made with a thermocouple on the bench indicated better than a fourfold reduction in power in $Q_{1}$. However, the power dissipation of the zener (which is independent of the zener voltage chosen) is increased over the circuit of Figure 1.


FIGURE 6. Switching Waveforms


FIGURE 7. Switching Application Circuit

## National

## LM 1950750 mA High Side Switch

## General Description

The LM1950 is a high current, high side (PNP) power switch for driving ground referenced loads. Intended for industrial and automotive applications the LM1950 is guaranteed to deliver 750 mA continuous load current (with typically 1.4 Amps peak) and can withstand supply voltage transients up to +60 V and -50 V . When switched OFF the quiescent current drain from the input power supply is less than $100 \mu \mathrm{~A}$ which can allow continuous connection to a battery power source.
The LM1950 will drive all types of resistive or reactive loads. To obtain a rapid decay time of the energy in inductive loads, the output is internally protected but not clamped and can swing below ground to at least 54 V negative with respect to the input power supply voltage.
The ON/OFF input can be driven with standard 5V TTL or CMOS compatible logic levels independent of the $V_{C C}$ supply voltage used. Built in protection features include short circuit protection, thermal shutdown, over-voltage shutdown to protect load circuits and protection against reverse polarity input connections. The LM1950 is available in a 5-lead power TO-220 package and specified over a wide $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating temperature range.

Typical Application


## Connection Diagram

## Features

- 750 mA continuous output drive current
- Less than $100 \mu \mathrm{~A}$ quiescent current in OFF state
- Low input/output voltage drop

■ $+60 \mathrm{~V} /-50 \mathrm{~V}$ transient protection

- Drives resistive or reactive loads
- Unclamped output for fast inductive decay tmies
- Reverse battery protected
- Short circuit proof
- Overvoltage shutdown to protect loads
- TTL/CMOS compatible control input
- Thermal overload protection


## Applications

- Relay driver

■ Solenoid/Valve driver

- Lamp driver
- Load circuit switching
- Motor driver


Front View
Order Number LM1950T
See NS Package Number T05A

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage

| Continuous | 26 V |
| :--- | ---: |
| Transient $(\tau \leq 100 \mathrm{~ms})$ | -50 V to +60 V |
| Reverse Polarity (continuous) | -15 V |
| On/Off Voltage | -0.3 V to +6.0 V |
| Power Dissipation | Internally Limited |
| Load Inductance | 150 mH |
| Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |


| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Lead Temperature <br> (Soldering, 10 seconds) | $230^{\circ} \mathrm{C}$ |
| ESD Susceptibility (Note 2) | 2000 V |
|  |  |
| Operating Ratings (Note 1) |  |
| Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Supply Voltage Range | 4.75 V to 26 V |
| Thermal Resistances: |  |
| Junction to Case $\left(\theta_{\mathrm{j} \text {-c }}\right)$ | $3^{\circ} \mathrm{C} / \mathrm{W}$ |
| Case to Ambient $\left(\theta_{\mathrm{C}-\mathrm{a}}\right)$ | $50^{\circ} \mathrm{C} / \mathrm{W}$ |

## Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=14 \mathrm{~V}$, IOUT $=150 \mathrm{~mA}$ unless otherwise indicated. Boldface limits apply over the entire operating temperature range, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C}$, all other specifications are for $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Typical | Limit | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: |
| Supply Voltage Operational <br> Survival Transient | $t=1 \mathrm{~ms}, \tau=100 \mathrm{~ms},$ <br> $1 \%$ dutycycle |  | $\begin{gathered} 4.75 / 4.75 \\ 26 / 26 \\ -15 /-15 \\ 60 / 60 \\ -50 /-50 \end{gathered}$ | V (Min) <br> V (Max) <br> $V_{D C}$ (Min) <br> V (Max) <br> $V$ (Min) |
| Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=0.8 \mathrm{~V} \\ & \mathrm{~V}_{\text {ON } / \mathrm{OFF}}=2.0 \mathrm{~V} \\ & \text { IOUT }=0 \mathrm{~mA} \\ & \text { IOUT }=250 \mathrm{~mA} \\ & \text { IOUT }=500 \mathrm{~mA} \\ & \text { I OUT }=750 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 20 \\ \\ 5 \\ 275 \\ 550 \\ 825 \end{gathered}$ | $\begin{gathered} 100 / 100 \\ 10 / 10 \\ 350 / 350 \\ 700 / 700 \\ 950 / 950 \end{gathered}$ | $\mu \mathrm{A}$ (Max) <br> mA (Max) <br> mA (Max) <br> mA (Max) <br> mA (Max) |
| Input to Output Voltage Drop | $\begin{aligned} & \text { IOUT }=250 \mathrm{~mA} \\ & \text { I OUT }=500 \mathrm{~mA} \\ & \text { I OUT }=750 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 0.30 \\ & 0.50 \\ & 0.75 \end{aligned}$ |  | V (Max) <br> V (Max) <br> V (Max) |
| Short Circuit Current |  | 1.5 | $\begin{gathered} 1.0 / 0.75 \\ 2.0 / 2.0 \end{gathered}$ | A (Min) <br> A (Max) |
| Output Leakage Current | $\mathrm{V}_{\text {ON/OFF }}=0.8 \mathrm{~V}$ | 10 | 50/50 | $\mu \mathrm{A}$ ( Max ) |
| ON/ $\overline{\text { OFF }}$ Input Threshold Voltage |  | 1.4 | $\begin{aligned} & \text { 0.8/0.8 } \\ & \text { 2.0/2.0 } \end{aligned}$ | $V$ (Min) <br> V (Max) |
| ON/ $\overline{O F F}$ Input Current | $\mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=0.8 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=2.0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{ON} / \overline{\mathrm{OFF}}}=5.25 \mathrm{~V}$ | $\begin{gathered} 0.1 \\ 1 \\ 50 \end{gathered}$ | $\begin{gathered} 5 / 10 \\ 10 / 20 \\ 100 / 100 \end{gathered}$ | $\mu \mathrm{A}$ (Max) <br> $\mu \mathrm{A}$ (Max) <br> $\mu \mathrm{A}$ (Max) |
| Overvoltage Shutdown Threshold |  | 33 | $\begin{aligned} & 27 / 27 \\ & 37 / 37 \end{aligned}$ | $V$ (Min) <br> V (Max) |
| Inductive Clamp Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{ON} / \overline{\text { OFF }}}=2 \mathrm{~V} \text { to } 0.8 \mathrm{~V}, \\ & \mathrm{l}_{\mathrm{OUT}}=100 \mathrm{~mA} \end{aligned}$ | -45 | $\begin{gathered} -120 /-120 \\ -40 /-40 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { V (Max) } \\ & \text { V (Min) } \end{aligned}$ |
| Output Turn-On Delay | $\mathrm{V}_{\text {ON/OFF }} 0.8 \mathrm{~V}$ to 2 V | 4.2 | 20 | $\mu \mathrm{S}$ |
| Output Turn-Off Delay | $\mathrm{V}_{\text {ON/OFF }} 2 \mathrm{~V}$ to 0.8 V | 4.5 | 20 | $\mu \mathrm{S}$ |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics.
Note 2: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.

## Typical Performance Characteristics






TL/H/11237-11


Operating Current vs Load Current



Turn-Off Delay Time
vs Temperature



On/OFF Input Threshold Voltage vs Supply Voltage


TL/H/11237-3

## Delay Time Definitions



## Application Hints

## HIGH CURRENT OUTPUT

The 750 mA output is fault protected against overvoltage. If the supply voltage rises above approximately 30 V , the output will automatically shut down. This protects the internal circuitry and enables the IC to survive higher voltage transients than would otherwise be expected. The LM1950 will survive transients and DC voltages up to 60 V on the supply. The output remains off during this time, independent of the state of the input logic voltage. This protects the load. The high current output is also protected against short circuits to either ground or supply voltage. Standard thermal shutdown circuits are employed to protect the LM1950 from over heating.

## FLYBACK RESPONSE

Since the LM1950 is designed to drive inductive as well as any other type of load, inductive kickback can be expected whenever the output changes state from ON to OFF (See Waveform on Figure 1). The driver output was left unclamped since it is often desirable in many systems to achieve a very rapid decay in the load current. In applications where this is not true, such as in Figure 2, a simple external diode clamp will suffice. In this application, the integrated current in the inductive load is controlled by varying the duty cycle of the input to the drive IC. This technique achieves response characteristics that are desirable for certain automotive transmission solenoids, for example.
For applications requiring a rapid controlled decay in the solenoid current, such as fuel injector drivers, an external zener and diode can be used as in Figure 3. The voltage rating of the zener should be such that it breaks down before the output of the LM1950. The minimum output breakdown voltage of the IC output is rated at -54 V with respect to the supply voltage.

The LM1950 can be used alone as a simple relay or solenoid driver where a rapid decay of the load current is desired, but the exact rate of decay is not critical to the system. If the output is unclamped as in Figure 1, and the load is inductive enough, the negative flyback transient will cause the output of the IC to breakdown and behave similarly to a zener clamp. Relying upon the IC breakdown is practical and will not damage or degrade the IC in any way. There are two considerations that must be accounted for when the driver is operated in this mode. The IC breakdown voltage is process and lot dependent. Output clamp voltages ranging from -40 V to -120 V (with $\mathrm{V}_{\mathrm{CC}}$ supply of 14 V ) will be encountered over time on different devices. This is not at all critical in most applications. An important consideration, however, is the additional heat dissipated in the IC as a result. This must be added to normal device dissipation when considering junction temperatures and heat sinking requirements. Worst case for the additional dissipation can be approximated as:

$$
\text { Additional } P_{D}=I^{2} \times L \times f(\text { Watts })
$$

Where: $I=$ Peak Solenoid Current (Amps)
$\mathrm{L}=$ Solenoid Inductance (Henries)
$f=$ Maximum Frequency Input Signal (Hz)
For solenoids where the inductance is less than ten millihenries, the additional power dissipation can be ignored. Overshoot, undershoot, and ringing can occur on certain loads. The simple solution is to lower the $Q$ of the load by the addition of a resistor in parallel or series with the load. A value that draws one tenth of the current or DC voltage of the load is usually sufficient.
For frequency stability of the switch, a $0.1 \mu \mathrm{~F}$ or larger output bypass capacitor is required.


FIGURE 1



TL/H/11237-6
FIGURE 3. Zener Clamp for Rapid Controlled Current Decay

## LM1951 Solid State 1 Amp Switch

## General Description

The LM1951 is a high current, high voltage, high side (PNP) switch with a built-in error detection circuit.
The LM1951 is guaranteed to deliver 1 Amp output current and is capable of withstanding up to $\pm 85 \mathrm{~V}$ transients. The built-in error detection provides an error flag output under the following fault conditions: output short to ground or supply, open load, current limit, overvoltage or thermal shutdown. The LM1951 will drive all types of resistive or inductive loads. The output has a built-in negative voltage clamp ( $\approx-30 \mathrm{~V}$ ) to provide a quick energy discharge path for inductive loads. The LM1951 features TTL and CMOS compatible logic input with hysteresis. Switching times, both turn on and turn off, are $2 \mu \mathrm{~s}$ ( $\mathrm{C}_{\text {load }}<0.005 \mu \mathrm{~F}$ ). In addition, its quiescent current in the OFF state is typically less than $0.1 \mu \mathrm{~A}$ at room temperature and less than $10 \mu \mathrm{~A}$ over the entire operating temperature and voltage range.
The LM1951 features make it well suited for industrial and automotive applications.

## Features

- $0.1 \mu \mathrm{~A}$ typical quiescent current (OFF state)
- 1 Amp output current guaranteed
- $\pm 85 \mathrm{~V}$ transient protection
- Reverse voltage protection
- Negative output voltage clamp
- Error flag output
- Internal overvoltage shutdown
- Internal thermal shutdown
- Short circuit proof
- High speed switching (up to 50 kHz )
- Inductive or resistive loads
- Low ON resistance ( $1 \Omega$ maximum)
- TTL, CMOS compatible input with hysteresis
- Plastic TO-220 5-lead package
- ESD protected
- 4.5 V to 26 V operation


## Typical Application Circuit and Connection Diagram



| Absolute Maximum Ratings |  |  |
| :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, | Power Dissipation (Note 1) | Internally Limited |
| please contact the National Semiconductor Sales | Load Inductance | 1 H |
| Office/Distributors for availability and specifications. | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Supply Voltage | Maximum Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Operational Voltage  <br> Sustained Voltage $-40 V_{D C} \geq V_{C C} \leq 85 V_{D C}$ | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Transient Voltage Protection $\pm 85 \mathrm{~V}$ | Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |
| ( $\tau=100 \mathrm{~ms}, 1 \%$ Duty Cycle, $\mathrm{R}_{\mathrm{S}} \geq 10 \Omega$ ) | ESD Tolerance (Note 4): | 2000V |

## Electrical Characteristics

$V_{C C}=12 \mathrm{~V}, \mathrm{l}_{\text {out }}=500 \mathrm{~mA}, \mathrm{C}_{\text {out }}=0.001 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions |  | Typical |  | Design Limit (Note 3) Inote | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ <br> Operational <br> Transient |  |  |  | 4.5 |  | $\mathrm{V}_{\text {min }}$ |
|  |  |  |  | 26 |  | $\mathrm{V}_{\text {max }}$ |
|  | $\tau=100 \mathrm{~ms}, 1 \%$ Duty Cycle, R Cc $\geq 10 \Omega$ |  |  | -85 |  | V |
|  |  |  |  | 85 |  | V |
| Supply Current | $\mathrm{l}_{\text {out }}=0 \mathrm{~mA}, \mathrm{~V}_{\text {ON } / \text { OFF }}=0.8 \mathrm{~V}$ |  | 0.1 | 10 | 100 | $\mu A_{\text {max }}$ |
|  | $\mathrm{I}_{\text {out }}=250 \mathrm{~mA}, \mathrm{~V}_{\text {ON } / \text { OFF }}=2.0 \mathrm{~V}$ |  | 260 | 270 |  | $\mathrm{mA}_{\text {max }}$ |
|  | $\mathrm{l}_{\text {out }}=600 \mathrm{~mA}, \mathrm{~V}_{\text {ON } / \overline{\text { OFF }}}=2.0 \mathrm{~V}$ |  | 630 | 650 |  | $\mathrm{mA}_{\text {max }}$ |
|  | $\mathrm{l}_{\text {Out }}=1 \mathrm{~A}, \mathrm{~V}_{\text {ON } / \overline{\text { FFF }}}=2.0 \mathrm{~V}$ |  | 1.06 | 1.2 |  | $A_{\text {max }}$ |
| Voltage Drop$\left(V_{C C}-V_{O U T}\right)$ | $\mathrm{l}_{\text {out }}=600 \mathrm{~mA}, \mathrm{~V}_{\mathrm{ON} / \overline{\text { OFF }}}=2.0 \mathrm{~V}$ |  | 400 | 600 |  | $m V_{\text {max }}$ |
|  | $\mathrm{l}_{\text {out }}=1 \mathrm{~A}, \mathrm{~V}_{\text {ON } / \overline{\text { PFF }}}=2.0 \mathrm{~V}$ |  | 0.7 | 1.0 |  | $\mathrm{V}_{\text {max }}$ |
| Short Circuit Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}, \mathrm{~V}_{\text {ON/OFF }}=2 \mathrm{~V}$ |  | 1.3 | 1.0 |  | $A_{\text {min }}$ |
|  |  |  | 2.5 |  | $\mathrm{A}_{\text {max }}$ |
| Input Threshold, Pin 5 | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 26 \mathrm{~V}$ | Turn ON |  | 1.4 | 2.0 | 2.0 | $\mathrm{V}_{\text {max }}$ |
|  |  | Turn OFF | 1.2 | 0.8 | 0.8 | $\mathrm{V}_{\text {min }}$ |
| Input Current, Pin 5 | $0.8 \mathrm{~V} \leq \mathrm{V}_{\text {ON } / \text { OFF }} \leq 5.5 \mathrm{~V}$ |  | 25 | 50 |  | $\mu A_{\text {max }}$ |
|  |  |  | 10 |  | $\mu A_{\text {min }}$ |
| Output Clamp | $\mathrm{l}_{\text {out }} \leq 600 \mathrm{~mA}$ |  |  | -30 | -40 |  | $\mathrm{V}_{\text {min }}$ |
|  |  |  | -24 |  |  | $\mathrm{V}_{\text {max }}$ |
| Delay $t_{d}$, ON <br> Time $t_{d}$, OFF | $\mathrm{R}_{\text {load }}=20 \Omega, \mathrm{C}_{\text {load }}=0.001 \mu \mathrm{~F}$ |  | 1 | 3 |  | $\mu \mathrm{s}_{\text {max }}$ |
|  |  |  | 1 | 3 |  | $\mu s_{\text {max }}$ |
| Rise Time |  |  | 1 | 3 |  | $\mu s_{\text {max }}$ |
| Fall Time |  |  | 1 | 3 |  | $\mu \mathrm{S}_{\text {max }}$ |
| Error Flag Characteristics: Output Voltage | Error Condition, Pin 4 Low, Sinking 10 mA |  | 0.3 | 0.8 |  | $\mathrm{V}_{\text {max }}$ |
| Sink Current | Error Condition, Pin $4=0.3 \mathrm{~V}$ |  | 10 | 3 |  | $\mathrm{mA}_{\text {min }}$ |
| Output Leakage Current | No Error, Pin $4=26 \mathrm{~V}$ |  | 0.01 | 1 |  | $\mu A_{\text {max }}$ |
| Response Time | $\mathrm{V}_{\text {LOGIC }}=5 \mathrm{~V}, \mathrm{R}_{\text {LOGIC }}=2 \mathrm{k} \Omega, \mathrm{C}_{\text {LOGIC }}=0 \mu \mathrm{~F}$ |  | 1 |  |  | $\mu \mathrm{s}$ |

Note 1: Thermal resistance junction-to-case is $3^{\circ} \mathrm{C} / \mathrm{W}$. Thermal resistance case-to-ambient is $50^{\circ} \mathrm{C} / \mathrm{W}$.
Note 2: Tested Limits are guaranteed and $100 \%$ production tested.
Note 3: Design Limits are guaranteed (but not 100\% production tested) over the operating temperature and supply voltage range. These limits are not used to calculate outgoing quality levels.
Note 4: Human body model, 100 pF discharged through a $1.5 \mathrm{k} \Omega$ resistor.

## Typical Performance Characteristics




Voltage Drop

Short Circuit Current


ON/OFF Threshold (Pin 5)





TL/H/9133-3

## Error Flag Output Characteristics



## Truth Table

| Fault Condition | Von/OFF* | $\mathrm{V}_{\text {out }}$ | Error Flag |
| :---: | :---: | :---: | :---: |
| Normal | L | L | H |
|  | H | H | H |
| Overvoltage | L | L | L |
|  | H | L | L |
| Thermal Shutdown | L | L | L |
|  | H | L | L |
| VOUT Short to GND | L | L | H |
|  | H | L | L |
| $\mathrm{V}_{\text {OUT }}$ Short to $\mathrm{V}_{\text {supply }}$ | L | H | L |
|  | H | H | L |
| Open Load | L | L | H |
|  | H | H | L |
| Current Limit | L | L | H |
|  | H | H | L |

[^6]
## Typical Applications



TL/H/9133-4
FIGURE 1. Solenoid Actuated Valve


FIGURE 2. 60A 3-Phase Mercury Displacement Relay


TL/H/9133-6
*Available from Germanium Power Devices, Andover, MA, Tel. (617) 475-5982
FIGURE 3. 25A Switch with Short Circuit Foldback

Typical Applications (Continued)


FIGURE 4. Latching Switch


FIGURE 5. Temperature Controller with Hysteresis


FIGURE 6. DC Motor Driver
FIGURE G. DC Motor Driver

Typical Applications (Continued)


FIGURE 7. Over-Voltage Crowbar


| Operation | Switch Type |
| :--- | :---: |
| Empty | Normally Open |
| Fill | Normally Closed |

FIGURE 8. Fluid Level Controller


FIGURE 9. Indicator Lamp Driver

## Application Hints

When inductive loads are turned OFF, they produce a negative voltage spike. The LM1951 contains a voltage clamp that limits these spikes to approximately -30 V , thus an external clamp is not necessary in most applications.
Loads with an inductance of greater than 1 H , driven to full output current, may damage the clamp simply by exceeding the power capabilities of the LM1951. An LM1951 can dissipate 25 W continuous at $25^{\circ} \mathrm{C}$ ambient when mounted on a large heatsink. If the load current is limited to 800 mA , the sustained spike from an infinitely large inductance can be handled. Sustained spikes produced by higher currents and high inductances will exceed the 25W limit.
For inductances above 1 H , care should be taken to see that the output current does not exceed a value that could damage the clamp. While 800 mA is acceptable for the device running at $25^{\circ} \mathrm{C}$ ambient on a heatsink, derate this current for smaller heatsinks or higher ambient temperatures to limit the junction temperature to $150^{\circ} \mathrm{C}$. Alternatively, an external clamp or resonating capacitor can be added to handle any combination of load inductance, load current, and device temperature. This is especially important if the output current is boosted, such as the application shown in Figure 3. A peak power of 750 W could be developed in the internal clamp if an inductive load is switched without external clamping.
Another case where the clamp's power capability may be exceeded is when driving a solenoid. The inductance of a solenoid is greatest when energized, with the plunger pulled in. As the plunger is pulled out of the solenoid, the inductance goes down. Under certain conditions of high solenoid inductance and fast mechanical time constants, the current may actually increase when the solenoid is turned OFF. Since the energy stored in an inductor cannot change instantaneously, the current must increase to conserve energy when the inductance decreases. This condition is traced by observing the load current with a current probe and storage oscilloscope.
Load capacitances larger than 1 nF will slow rise and fall times. Inductive loads having a capacitive component larger than 1 nF will also exhibit overshoot. Furthermore, ringing
may be evident in a combination inductive/capacitive load, or in an inductive load with supply decoupling capacitors in the range of 100 nF to $1 \mu \mathrm{~F}$. For fast rise and fall times and minimum ringing with inductive loads, a supply decoupling capacitor of 10 nF and an output capacitor of 1 nF is recommended. These should be located as close to the IC pins as possible.
The error flag is an open collector output that pulls low under certain fault conditions. These errors include overvoltage ( $\mathrm{V}_{\mathrm{CC}}>26 \mathrm{~V}$ ), overcurrent (lout $>1.3 \mathrm{~A}$ ), undercurrent (loUT $<2 \mathrm{~mA}$ ), output short circuit to ground, output short circuit to supply, and junction temperature greater than $150^{\circ} \mathrm{C}$. By connecting a $2 \mathrm{k} \Omega$ resistor from the error flag output to a 5 V supply a logic output to a microprocessor is provided.
The error flag can give seemingly false indications in a number of situations. Slewing large capacitive loads (>100 nF) can drive the LM1951 into temporary current limit, producing a momentary error indication. Incandescent lamps and DC motors require an inrush current that will also cause a temporary current limit and error indication. Large inductive loads ( $>50 \mathrm{mH}$ ) initially appear as open circuits, falsing the error flag. The error flag pulses for about $1 \mu \mathrm{~s}$ when any load is turned ON since the output is initially at ground. In microprocessor systems these false indications are easily ignored in software. In discrete logic circuits utilizing a latch at the error flag output, some filtering may be required.
An internal current sink ( $10 \mu \mathrm{~A}$ minimum) is connected to the input, pin 5 . If this pin is left open it is guaranteed to pull low, switching the LM1951 OFF. This characteristic is important under certain fault conditions such as when the control line fails open cirucit.
Although the input threshold has hysteresis, the switch points are derived from a very stable band-gap reference. In many applications, such as Figures 5 and 7, the LM1951 input can replace an extenal reference and comparator.
The input ( $\operatorname{pin} 5$ ) is clamped at -0.7 V and includes a series resistance of approximately $30 \mathrm{k} \Omega$. This pin tolerates negative inputs of up to 1 mA without affecting the performance of the chip.

## LM1964 Sensor Interface Amplifier

## General Description

The LM1964 is a precision differential amplifier specifically designed for operation in the automotive environment. Gain accuracy is guaranteed over the entire automotive temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ and is factory trimmed prior to package assembly. The input circuitry has been specifically designed to reject common-mode signals as much as 3V below ground on a single positive power supply. This facilitates the use of sensors which are grounded at the engine block while the LM1964 itself is grounded at chassis potential. An external capacitor sets the maximum operating frequency of the amplifier, thereby filtering high frequency transients. Both inputs are protected against accidental shorting to the battery and against load dump transients. The input impedance is typically $1 \mathrm{M} \Omega$.
The output op amp is capable of driving capacitive loads and is fully protected. Also, internal circuitry has been pro-
vided to detect open circuit conditions on either or both inputs and force the output to a "home" position (a ratio of the external reference voltage).

## Features

- Normal circuit operation guaranteed with inputs up to 3V below ground on a single supply
- Gain factory trimmed and guaranteed over temperature ( $\pm 3 \%$ of full-scale from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )
- Low power consumption (typically 1 mA )
- Fully protected inputs
- Input open circuit detection
- Operation guaranteed over the entire automotive temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
- Single supply operation


## Schematic and Connection Diagrams



Plastic Chip Carrier Package


Order Number LM1964V See NS Package Number V20A
*Pins $1,3,4,6,8,9,10,11,13,14,16,18,19$ are trim pins and should be left floating.

| Absolute Maximum Ratings |  |  |  |
| :---: | :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  | Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
|  |  | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
|  |  | Soldering Information |  |
| $\mathrm{V}_{\mathrm{CC}}$ Supply Voltage ( $\left.\mathrm{R} \mathrm{V}_{\mathrm{CC}}=15 \mathrm{k} \Omega\right)$ | $\pm 60 \mathrm{~V}$ | Plastic Chip Carrier Package |  |
| $V_{\text {REF }}$ Supply Voltage | -0.3 V to +6 V | Vapor Phase (60 seconds) | $215^{\circ} \mathrm{C}$ |
| DC Input Voltage (Either Input) | -3 V to +16 V | Infrared (15 seconds) | $220{ }^{\circ} \mathrm{C}$ |
| Input Transients (Note 1) | $\pm 60 \mathrm{~V}$ | See AN-450 "Surface Moun | and Their Effect |
| Power Dissipation (see Note 6) | 1350 mW | on Product Reliability" for other | of soldering sur- |
| Output Short Circuit Duration | Indefinite |  |  |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise noted

| Parameter | Conditions | (Note 2) |  |  | (Note 3) |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Differential Voltage Gain | $\begin{aligned} & \text { V } \begin{array}{l} \text { DIF } \\ -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \end{array} \end{aligned}$ | 4.41 | 4.50 | 4.59 |  |  |  | V/V |
|  | $\begin{aligned} & \mathrm{V}_{\mathrm{DIF}}=0.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 125^{\circ} \mathrm{C} \\ & -3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \end{aligned}$ |  |  |  | 4.36 | 4.50 | 4.64 | V/V |
| Gain Error (Note 5) | $\begin{aligned} & 0 \leq \mathrm{V}_{\text {DIF }} \leq 1 \mathrm{~V} \\ & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & \hline \end{aligned}$ | -2 | 0 | 2 |  |  |  | \%/FS |
|  | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  | -3 | 0 | 3 | \%/FS |
| Differential Input Resistance | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -1 V \leq V_{C M} \leq+1 V \\ & \hline \end{aligned}$ | 1.00 | 1.20 |  |  |  |  | $\mathrm{M} \Omega$ |
|  | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A}+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  | 0.70 | 1.20 |  | M $\Omega$ |
| Non-Inverting Input Bias Current | $\begin{aligned} & 0 \leq \mathrm{V}_{\mathrm{DIF}} \leq 1 \mathrm{~V} \\ & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.3 | 1.0 |  |  |  | $\mu \mathrm{A}$ |
|  | $\begin{aligned} & 0 \leq V_{\text {DIF }} \leq 1 V \\ & -3 V \leq V_{C M} \leq+1 V \\ & -40^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C} \end{aligned}$ |  |  |  |  | 0.3 | 1.5 | $\mu \mathrm{A}$ |
| Inverting Input Bias Current | $\begin{aligned} & 0 \leq V_{D I F} \leq 1 V \\ & -1 V \leq V_{C M} \leq+1 V \\ & \hline \end{aligned}$ |  | 45 | 100 |  |  |  | $\mu \mathrm{A}$ |
|  | $\begin{aligned} & 0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DIF}} \leq 1 \mathrm{~V} \\ & -3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  |  | 45 | 150 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CC }}$ Supply Current | $\mathrm{V}_{C C}=12 \mathrm{~V}, \mathrm{RV} \mathrm{C}_{C C}=15 \mathrm{k}$ |  | 300 | 500 |  |  |  | $\mu \mathrm{A}$ |
| $V_{\text {REF }}$ Supply Current | $4.75 \mathrm{~V} \leq \mathrm{V}_{\text {REF }} \leq 5.5 \mathrm{~V}$ |  | 0.5 | 1.0 |  |  |  | mA |
| Common-Mode Voltage Range (Note 4) | $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ | -1 |  | 1 | -3 |  | 1 | V |
| DC Common-Mode Rejection Ratio | $\begin{aligned} & \text { Input Referred } \\ & -1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & \mathrm{~V}_{\text {DIF }}=0.5 \mathrm{~V} \end{aligned}$ | 50 | 60 |  |  |  |  | dB |
| Open Circuit Output Voltage | One or Both Inputs <br> Open, $-1 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V}$ | 0.371 | 0.397 | 0.423 |  |  |  | $X V_{\text {REF }}$ |
|  | $\begin{aligned} & -3 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CM}} \leq+1 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  |  |  | 0.365 | 0.397 | 0.429 | $X \mathrm{~V}_{\text {REF }}$ |
| Short Circuit Output Current | Output Grounded | 1.0 | 2.7 | 5.0 |  |  |  | mA |
| $\mathrm{V}_{\mathrm{CC}}$ Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{RV}_{\mathrm{CC}}=15 \mathrm{~K} \\ & \mathrm{~V}_{\text {DIF }}=0.5 \mathrm{~V} \end{aligned}$ | 50 | 65 |  |  |  |  | dB |
| $V_{\text {REF }}$ Power Supply Rejection Ratio | $\begin{aligned} & \mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} \mathrm{VC} \\ & \mathrm{~V}_{\mathrm{DIF}}=0.5 \mathrm{~V} \end{aligned}$ | 60 | 74 |  |  |  |  | dB |

Note 1: This test is performed with a $1000 \Omega$ source impedance.
Note 2: These parameters are guaranteed and $100 \%$ production tested.
Note 3: These parameters will be guaranteed but not $100 \%$ production tested.
Note 4: The LM1964 has been designed to common-mode to -3 V , but production testing is only performed at $\pm 1 \mathrm{~V}$.
Note 5: Gain error is given as a percent of full-scale. Full-scale is defined as 1 V at the input and 4.5 V at the output.
Note 6: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$ the device must be derated based on a maximum junction temperature of $150^{\circ} \mathrm{C}$ and a thermal resistance of $93^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient.

Typical Performance Characteristics





Inverting Input Bias Current vs Temperature


Vcc Supply Current vs Temperature


Typical Performance Characteristics (Continued)




## Test Circuit



## LMD18400

## Quad High Side Driver

## General Description

The LMD18400 is a fully protected quad high side driver. It contains four common-drain DMOS N -channel power switches, each capable of switching a continuous 1 Amp load (>3 Amps transient) to a common positive power supply. The switches are fully protected from excessive voltage, current and temperature. An instantaneous power sensing circuit calculates the product of the voltage across and the current through each DMOS switch and limits the power to a safe level. The device can be disabled to produce a "sleep" condition reducing the supply current to less than $10 \mu \mathrm{~A}$ Separate ON/OFF control of each switch is provided through standard LSTLL/CMOS logic compatible inputs.
A MICROWIRETM compatible serial data interface is built in to provide extensive diagnostic information. This information includes switch status readback, output load fault conditions and thermal and overvoltage shutdown status. There are also two direct-output error flags to provide an immediate indication of a general system fault and an indication of excessive operating temperature.
The LMD18400 is packaged in a special power dissipating leadframe that reduces the junction to case thermal resistance to approximately $20^{\circ} \mathrm{C} / \mathrm{W}$.

## Features

- Four independent outputs with >3A peak, 1A continuous current capability
- $1.3 \Omega$ maximum ON resistance over temperature
- True instantaneous power limit for each switch
- High survival voltage ( $60 \mathrm{~V}_{\mathrm{DC}}, 80 \mathrm{~V}$ transient)
- Shorted load (to ground and supply) protection
- Overvoltage shutdown at $V_{C C}>35 \mathrm{~V}$
- LS TTL/CMOS compatible logic inputs and outputs
- <10 $\mu \mathrm{A}$ supply current in "sleep" mode
-     - 5 V output clamp for discharging inductive loads
- Serial data interface for 11 diagnostic checks:
- Switch ON/OFF status
- Open or shorted load
- Operating temperature
- Excessive supply voltage
- Two direct-output error flags


## Applications

- Relay and solenoid drivers
- High impedance automotive fuel injector drivers
- Lamp drivers
- Power supply switching
- Motor drivers


## Typical Application




TL/H/11026-2
Order Number LMD18400N See NS Package Number N20A

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Survival Voltage (Pin 20)

| Transient ( $\mathrm{t}=10 \mathrm{~ms}$ ) | 80 V |
| :--- | ---: |
| Continuous | -0.5 V to +60 V |
| Output Transient Current (Each Switch) | 3.75 A |
| Output Transient Current (Total, All Switches) | 6 A |
| Output Steady State Current (Each Switch) | 1 A |
| Logic Input Voltage (Pins 3, 9, 10, 11, 12) | -0.3 V to +16 V |
| Logic Input Voltage (Pins 4, 7) | -0.3 V to +6 V |


| Error Flag Voltage | 16 V |
| :--- | ---: |
| ESD Susceptibility (Note 2) | 2000 V |
| Power Dissipation (Note 3) | 5 W |
|  | Internally Limited |
| Junction Temperature $\left(T_{J_{\text {Max }}}\right.$ ) | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 Sec.$)$ | $+260^{\circ} \mathrm{C}$ |

Operating Ratings (Note 1)
Ambient Temperature Range $\left(T_{A}\right) \quad-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ Supply Voltage Range 6 V to 28 V

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{CP}}=0.01 \mu \mathrm{Fd}$, unless otherwise indicated. Boldface limits apply over the entire operating temperature range, $-40^{\circ} \mathrm{C} \leq T_{A} \leq+125^{\circ} \mathrm{C}$, all other limits are for $T_{A}=T_{J}=+25^{\circ} \mathrm{C}$.

| Parameter | Conditions | Typical (Note 4) | Limit (Note 5) | Units <br> (Limit) |
| :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS |  |  |  |  |
| Supply Current | Enable Input $=0 \mathrm{~V}$ <br> Enable Input $=5 \mathrm{~V}$, Inputs $=0 \mathrm{~V}$ <br> Enable Input $=5 \mathrm{~V}$, Inputs $=5 \mathrm{~V}$ <br> Open Loads | $\begin{gathered} 0.04 \\ 7.5 \\ 7.5 \\ \hline \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \\ & \\ & 15 \end{aligned}$ | $\mu \mathrm{A}$ (Max) <br> mA (Max) <br> mA (Max) |
| Output Leakage | Enable Input $=0 \mathrm{~V}$, Inputs $=0 \mathrm{~V}$ <br> (Pins 1, 2, 18, 19) | 0.01 | 10 | $\mu \mathrm{A}$ ( Max) |
| Rds ON | I ${ }_{\text {OUT }}=1 \mathrm{~A},($ Note 6) | 0.8 | 1.3 | $\Omega$ (Max) |
| Short Circuit Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V},(\text { Note } 6) \\ & \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V},(\text { Note } 6) \\ & \mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V},(\text { Note } 6) \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 2.4 \\ & 0.6 \end{aligned}$ | 0.8 | $\begin{gathered} \text { A (Min) } \\ \text { A } \\ \text { A } \end{gathered}$ |
| Maximum Output Current | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{O}}=4 \mathrm{~V}$, (Note 6) | 3.75 |  | A |
| Load Error Threshold Voltage | Pins 1, 2, 18, 19 | 4.1 |  | V |
| Open Load Detection Current | Pins 1, 2, 18, 19 | 150 |  | $\mu \mathrm{A}$ |
| Negative Clamp Output Voltage | $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~A},($ Note 6) | -5 |  | V |
| Overvoltage Shutdown Threshold |  | 35 | 40 | V (Max) |
| Overvoltage Shutdown Hysteresis |  | 0.75 |  | V |
| Error Output Leakage Current | $\mathrm{V}_{\text {Pin } 13}=12 \mathrm{~V}$ | 0.001 | 10 | $\mu \mathrm{A}$ (Max) |
| Thermal Warning Temperature | $\mathrm{V}_{\text {Pin } 13}<0.8 \mathrm{~V}$ | 145 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Temperature | $\mathrm{V}_{\text {Pin } 17}<0.8 \mathrm{~V}$ | 170 |  | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{CP}}=0.01 \mu \mathrm{~F}$, unless otherwise indicated. Boldface limits apply over the entire operating temperature range, $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$, all other limits are for $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=+25^{\circ} \mathrm{C}$. (Continued)

| Parameter | Conditions | Typical <br> (Note 4) | Limit <br> (Note 5) | Units <br> (Limit) |
| :---: | :---: | :---: | :---: | :---: |

AC CHARACTERISTICS

| Switch Turn-On Delay ( $\mathrm{t}_{\mathrm{d}(\mathrm{ON})}$ ) | $\begin{aligned} & \text { Enable }(\operatorname{Pin} 3)=5 \mathrm{~V}, \\ & \text { lout }=1 \mathrm{~A} \end{aligned}$ | 5 | 10 | $\mu \mathrm{s}$ (Max) |
| :---: | :---: | :---: | :---: | :---: |
| Switch Turn-On Rise Time (ton) | lout $=1 \mathrm{~A}$ | 7 | 15 | $\mu \mathrm{s}$ (Max) |
| Switch Turn-Off Delay ( $\mathrm{t}_{\mathrm{dOFF}}$ ) | $\begin{aligned} & \text { Enable }(\operatorname{Pin} 3)=5 \mathrm{~V}, \\ & \text { lout }=1 \mathrm{~A} \end{aligned}$ | 0.5 | 2 | $\mu s$ (Max) |
| Switch Turn-Off Fall Time (toff) | $\mathrm{I}_{\text {OUT }}=1 \mathrm{~A}$ | 0.15 | 1 | $\mu \mathrm{S}$ (Max) |
| Enable Time ( $\mathrm{t}_{\mathrm{EN}}$ ) | Measured with Switch 1, Pin $9=5 \mathrm{~V}$ | 30 | 50 | $\mu \mathrm{S}$ (Max) |
| Error Reporting Delay (terror) | Enable (Pin 3) $=5 \mathrm{~V}$, <br> Switch 1 Load Opened | 75 | 150 | $\mu s$ (Max) |
| Data Setup Time (tDS) | $\mathrm{C}_{\mathrm{L}}=30 \mathrm{pF}$ | 200 | 500 | ns (Min) |
| TRI-STATE® Control ( $\mathrm{t}_{1}, \mathrm{t}_{\mathrm{OH}}$ ) | Pin 8, Hi-Z Enable Time | 2 |  | $\mu \mathrm{s}$ |
| Data Clock Frequency |  | 3 | 1 | MHz (Max) |
| DIGITAL CHARACTERISTICS |  |  |  |  |
| Logic "1" Input Voltage | Pins $3,4,7,9,10,11,12$ |  | 2.0 | $V$ (Min) |
| Logic "0" Input Voltage | Pins 3, 4, 7, 9, 10, 11, 12 |  | 0.8 | $V$ (Max) |
| Logic "1" Input Current | Pins 4, 7 | 0.001 | 1 | $\mu \mathrm{A}$ (Max) |
| Logic "0" Input Current | Pins 4, 7 | -0.001 | -1 | $\mu \mathrm{A}$ (Max) |
| TRI-STATE Output Current | $\begin{aligned} & \text { Pin } 8, \operatorname{Pin} 4=5 V \\ & \operatorname{Pin} 8=0 V \end{aligned}$ | $\begin{gathered} 0.05 \\ -0.05 \\ \hline \end{gathered}$ | $\begin{gathered} 10 \\ -10 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ (Max) <br> $\mu \mathrm{A}$ (Max) |
| Enable Input Current | Pin $3=2.4 \mathrm{~V}$ | 12 | 25 | $\mu \mathrm{A}$ (Max) |
| Channel Input Resistance | Pins 9, 10, 11, 12 | 75 | 25 | $k \Omega$ (Min) |
| Error Output Sink Current | Pin $13=0.8 \mathrm{~V}$ | 4 | 1.6 | mA (Min) |
| Logic "1" Output Voltage | $\begin{aligned} & \text { Pin } 8 \\ & \text { lout }=-360 \mu \mathrm{~A} \\ & \text { lout }=-10 \mu \mathrm{~A} \\ & \text { lout }=-10 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.1 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $V$ (Min) <br> $V$ (Min) <br> V (Max) |
| Logic "0" Output Voltage | Pin 8 $\text { IOUT }=100 \mu \mathrm{~A}$ |  | 0.4 | $V$ (Max) |
| Thermal Shutdown Output Source Current | Pin $17=2.4 \mathrm{~V}$ | 5 | 3 | $\mu \mathrm{A}$ ( Min ) |
| Thermal Shutdown Output Sink Current | $\operatorname{Pin} 17=0.8 \mathrm{~V}$ | 360 | 250 | $\mu \mathrm{A}(\mathrm{Min})$ |

## Electrical Characteristics Notes

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics.
Note 2: Human body model; 100 pF discharge through a $1.5 \mathrm{k} \Omega$ resistor. All pins except pins 8 and 13 which are protected to 1000 V and pins 1, 2, 18 and 19 which are protected to 500 V .
Note 3: The maximum power dissipation is a function of $T_{J_{M a x}}, \theta_{\mathrm{JA}}$, and $T_{A}$ and is limited by thermal shutdown. The maximum allowable power dissipation at any ambient temperature is $\mathrm{P}_{\mathrm{D}}=\left(\mathrm{T}_{\mathrm{Jax}}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$. If this dissipation is exceeded, the die temperature will rise above $150^{\circ} \mathrm{C}$ and the device will eventually go into thermal shutdown. For the LMD18400 the junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, is $60^{\circ} \mathrm{C} / \mathrm{W}$. With sufficient heatsinking the maximum continuous power dissipation for the package will be, $\left.\mathrm{l}_{\mathrm{DC}}^{\mathrm{Max}^{2}} 2 \times \mathrm{R}_{\mathrm{ON}}^{(\text {Max }}\right) ~ \times 4$ switches $\left(1 \mathrm{~A}^{2} \times 1.3 \Omega \times 4=5.2 \mathrm{~W}\right)$.
Note 4: Typical values are at $T_{J}=+25^{\circ} \mathrm{C}$ and represent the most likely parametric norm.
Note 5: All limits are $100 \%$ production tested at $+25^{\circ} \mathrm{C}$. Limits at temperature extremes are guaranteed through correlation and accepted Statistical Quality Control (SQC) methods.
Note 6: Pulse Testing techniques used. Pulse width is $<5 \mathrm{~ms}$ with a duty cycle $<1 \%$.

## Timing Specification Definitions



Enable Turn-ON
Channel 1 input $=5 \mathrm{~V}$


TL/H/11026-4

Data Setup Time


TL/H/11026-6

## Typical Performance Characteristics

For all curves, $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, Temperature is the junction temperature unless otherwise noted.
Switch ON Resistance vs Temperature

"Sleep" Mode Supply Current vs Temperature




## Switch Select Logic Input

 Resistance vs Temperature


Turn ON Delay Time vs Temperature


Enable Threshold Voltage vs Temperature


Maximum Power Dissipation vs Ambient Temperature


Error Sense Threshold Voltage vs Temperature


Turn OFF Time vs Temperature


Error Output Voltage vs Sink Current


Functional Block Diagram


TL/H/11026-8

## Truth Table

| $\begin{array}{c}\text { Enable } \\ \text { Input } \\ \text { (Pin 3) }\end{array}$ | $\begin{array}{c}\text { Chip Select } \\ \text { Input } \\ \text { (Pin 4) }\end{array}$ | $\begin{array}{c}\text { Switch Control } \\ \text { Input } \\ \text { (Pins 8, 9, 10, 11) }\end{array}$ | $\begin{array}{c}\text { Error } \\ \text { Output } \\ \text { (Pin 13) }\end{array}$ | $\begin{array}{c}\text { Thermal SD } \\ \text { Output } \\ \text { (Pin 17) }\end{array}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :--- |
| 0 | X | X | 0 | 0 | "Sleep" Mode, I I Supply $<10 \mu \mathrm{~A}$ |
| 1 | X | 0 | 1 | 1 | Selected Switch is OFF |
| 1 | X | 1 | 1 | 1 | Selected Switch is ON, Normal Operation |$]$| X |
| :--- |
| 1 |

## Applications Information <br> BASIC OPERATION

High-side drivers are used extensively in automotive and industrial applications to switch power to ground referred loads. The major advantage of using high-side drive, as opposed to low-side drive, is to protect the load from being energized in the event that the load drive wire is inadvertently shorted to ground as shown in Figure 1. A high-side driver can sense a shorted condition and open the power switch to disable the load and eliminate the excessive current drain on the power supply. The LMD18400 can control and protect up to four separate ground referenced loads.


TL/H/11026-9

TL/H/11026-10
FIGURE 1. High-Side vs Low-Side Drive
The LMD18400 combines low voltage CMOS logic control circuitry with a high voltage DMOS process. Each DMOS power switch has an individual ON/OFF control input. When commanded ON, the output of the switch will connect the load to the $V_{C C}$ supply through a maximum resistance of $1.3 \Omega$ (the ON resistance of the DMOS switch). The voltage applied to the load will depend upon the load current and the designed current capability of the LMD18400. When a switch is commanded OFF, the load will be disconnected from the supply except for a small leakage current of typically less than $0.01 \mu \mathrm{~A}$.

The LMD18400 can be continually connected to a live power source, a car battery for example, while drawing less than $10 \mu \mathrm{~A}$ from the power source when put into a "sleep" condition. This "sleep" mode is enacted by taking the Enable Input (pin 3) low. During this mode the supply current for the device is typically only $0.04 \mu \mathrm{~A}$. Special low current consumption standby circuitry is used to hold the DMOS switches OFF to eliminate the possibility of supply voltage transients from turning on any of the loads (a common problem with MOS power devices). When in the "sleep" mode, all diagnostic and logic circuitry is inactive. When the Enable Input is taken to a logic 1, the switches become "armed" and ready to respond to their control input after a short, $30 \mu \mathrm{~s}$, enable delay time. This delay interval prevents the switches from transient turn-on. Figure 2 shows the switch control logic.


TL/H/11026-11
FIGURE 2. Control Logic for Each Power Switch
Each DMOS switch is turned ON when its gate is driven approximately 3.5 V more positive than its source voltage. Because the source of the switch is the output terminal to the load it can be taken to a voltage very near the $\mathrm{V}_{\mathrm{CC}}$ supply potential. To ensure that there is sufficient voltage available to drive the gates of the DMOS device a charge pump circuit is built in. This circuit is controlled by an internal 300 kHz oscillator and using an external 10 nF capacitor connected from pin 14 to ground generates a voltage that is approximately 20 V greater than the $\mathrm{V}_{\mathrm{CC}}$ supply voltage. This provides sufficient gate voltage drive for each of the switches which is applied under command of standard 5 V logic input levels.
The turn-on time for each switch is approximately $12 \mu \mathrm{~s}$ when driving a 1A load current. This relatively slow switching time is beneficial in minimizing electromagnetic interference (EMI) related problems created from switching high current levels.

## Applications Information (Continued)

## PROTECTION CIRCUITRY

The LMD18400 has extensive protection circuitry built in. With any power device, protection against excessive voltage, current and temperature conditions is essential. To achieve a "fail-safe" system implementation, the loads are deactivated automatically by the LMD18400 in the event of any detected overvoltage or over-temperature fault conditions.

## Voltage Protection

The $\mathrm{V}_{\mathrm{CC}}$ supply can range from -0.5 V to $+60 \mathrm{~V}_{\mathrm{DC}}$ without any damage to the LMD18400. The CMOS logic circuitry is biased from an internal 5.1 V regulator which protects these lower voltage transistors from the higher $V_{C C}$ potentials. In order to protect the loads connected to the switch outputs however, an overvoltage shutdown circuit is employed. Should the $\mathrm{V}_{\mathrm{CC}}$ potential exceed 35 V all of the switches are turned OFF thereby disconnecting the loads. This 35 V threshold has 750 mV of hysteresis to prevent potential oscillations.
Additionally, there is an undervoltage lockout feature built $i n$. With $\mathrm{V}_{\mathrm{CC}}$ less than 5 V it becomes uncertain whether the logic circuitry can hold the switches in their commanded state. To avoid this uncertainty, all of the switches are turned OFF when $\mathrm{V}_{\mathrm{CC}}$ drops below approximately 5 V . Figure 3 illustrates the shutoff of an output during a OV to $80 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ supply transient.


Vert: 20V/DIV Horiz: $10 \mathrm{~ms} /$ DIV
TL/H/11026-12
FIGURE 3. Overvoltage/Undervoltage Shutdown

The LMD18400 has been designed to drive all types of loads. When driving a ground referenced inductive load such as a relay or solenoid, the voltage across the load will reverse in polarity as the field in the inductor collapses when the power switch is turned OFF. This will pull the output pin of the LMD18400 below ground. This negative transient voltage is clamped at approximately -5 V to protect the IC. This clamping action is not done with diodes but rather the power DMOS switch turning back on momentarily to conduct the inductor current as it de-energizes as shown in Figure 4.


TL/H/11026-13
FIGURE 4. Turn-OFF Conditions with an Inductive Load
When the output inductance produces a negative voltage, the gate of the DMOS transistor is clamped at OV. At -3.5 V , the source of the power device is less than the gate by enough to cause the switch to turn ON again. During this negative transient condition the power limiting circuitry to protect the switch is disabled due to the gate being held at OV . The maximum current during this clamping interval, which is equal to the steady state ON current through the inductor, should be kept less than 1A. Another concern during this interval has to do with the size of an inductive load and the amount of time required to de-energize it. With larger inductors it may be possible for the additional power dissipation to cause the die temperaure to exceed the thermal shutdown limit. If this occurs all of the other switches will turn OFF momentarily (see section on Thermal Management).

## Power Limiting

The LMD18400 utilizes a true instantaneous power limit circuit rather than simple current limiting to protect each switch. This provides a higher transient current capability while still maintaining a safe power dissipation level. The power dissipation in each switch (the product of the Drain-to Source voltage and the output current, $\mathrm{V}_{\mathrm{ds}} \times \mathrm{l}_{\mathrm{OUT}}$ ) is con-

## Applications Information (Continued)

tinually monitored and limited to 15 W by varying the gate voltage and therefore the ON resistance of the switch. Basically the ON resistance will be as low as possible until 15W is being dissipated. To maintain 15W, the ON resistance increases to reduce the load current. This results in a decrease of the output voltage. For resistive loads, the output voltage when in power limit will be:

$$
V_{\text {OUT }} \text { (in Power Limit) }=\frac{V_{C C}-\sqrt{V_{C C^{2}}-60 R_{L}}}{2}
$$

This provides a maximum transient current and drain-tosource voltage characteristic as shown in Figure 5.


FIGURE 5. Maximum Output Current with Instantaneous Power Limiting

Driving a Lamp


Vert: 5V/DIV Horiz: $100 \mathrm{~ms} /$ DIV
TL/H/11026-15
FIGURE 6. Soft Turn-On of a Lamp Load
The steady state current to the load is limited by the package power dissipation, ambient temperature and the ON resistance of the switch which has a positive temperature coefficient as shown in the Typical Performance Characteristics.

This dynamic current limiting of the switches is beneficial when driving lamp and large capacitive loads. Lamps require a large inrush current, on the order of 10 times the normal operating current, when first switched on with a cold filament. The LMD18400 will limit this initial current to the level where 15W is dissipated in the switch. As the filament warms up the voltage across the lamp increases thereby decreasing the voltage across the switch which permits more current to fully light the lamp. With limited inrush curent the lifetime of a lamp load is increased significantly. Figure 6 illustrates the soft turn-on of a lamp load.
The same principle of increasing output current as the voltage across the load increases allows large capacitive loads to be charged more quickly by an LMD18400 driver than as opposed to a driver with a fixed 1A current limit protection scheme. Figure 7 shows the output response while driving a large capacitive load.

## Thermal Protection

The die temperature of the LMD18400 is continually monitored. Should any conditions cause the die temperature to rise to $+170^{\circ} \mathrm{C}$, all of the power switches are turned OFF automatically to reduce the power dissipation. It is important to realize that the thermal shutdown affects all four of the switches together. That is, if just one switch load is enough to heat the die to the thermal shutdown threshold, all of the other switches, regardless of their power dissipation conditions, will be switched OFF. All of the switches will be re-enabled when the die temperature has cooled to approximately $+160^{\circ} \mathrm{C}$. Until the high temperature forcing conditions have been removed the switches will cycle ON and OFF thus maintaining an average die temperature of $+165^{\circ} \mathrm{C}$. The LMD18400 will signal that excessive temperatures exist through several diagnostic output signals (see Diagnostics).


TL/H/11026-16 FIGURE 7. Driving a Large Capacitive Load

## Applications Information (Continued) diAGNOSTICS

The LMD18400 has extensive circuit diagnostic information reporting capability. Use of this information can produce systems with intelligent feedback of switch status as well as load fault conditions for troubelshooting purposes. All of the diagnostic information is contained in an 11-bit word. This data can be clocked out of the LMD18400 in a serial fashion as shown in Figure 8. The shift register is parallel loaded with the diagnostic data whenever the Chip Select Input is at a Logic 1 and changes to the serial shift mode when Chip Select is taken to a Logic 0 . The Data Output line (pin 8) is biased internally from a 5.1 V regulator which sets the Logic 1 output voltage. This pin has low current sourcing capability so any load on this pin will reduce the Logic 1 output level which is guaranteed to be at least 2.4 V with a $360 \mu \mathrm{~A}$ load.
The data interface is MICROWIRE compatible in that data is clocked out of the LMD18400 on the falling edge of the clock, to be clocked into the controlling microprocessor on the rising edge. Any number of devices can share a common data output line because the data output pin is held in a high impedance (TRI-STATE) condition until the device is selected by taking its Chip Select Input low. Following Chip Select going low there is a short data setup time interval ( 500 ns Min ) required. This is necessary to allow the first data bit of information to be established on the data output line prior to the first rising clock edge which will input the data bit into the controller. When all 11 bits of diagnostic data have been shifted out the data output goes to a Logic 1 level until the Chip Select line is returned high.
Figure 8 also indicates the significance of the diagnostic data bits. The first 4 bits indicate an output load error condi-
tion, one for each channel in succession (see Load Error Detection).
Bits 5 through 8 provide a readback of the commanded ON/OFF status of each switch.
A unique feature of the LMD18400 is that it provides an early warning of excessive operating temperature. Should the die temperature exceed $+145^{\circ} \mathrm{C}$, bit 9 will be set to a Logic 0 . Acting on this information a system can be programmed to take corrective action, shutting OFF specific loads perhaps, while the LMD18400 is still operating normally (not yet in thermal shutdown). If this early warning is ignored and the device continues to rise in temperature, the thermal shutdown circuitry will come into action at a die temperature of $+170^{\circ} \mathrm{C}$. Should this occur bit 10 of the diagnostic data stream will be set to a Logic 0 indicating that the device is in thermal shutdown and all of the outputs have been shut OFF.
The final data bit, bit 11, indicates an overvoltage condition on the $\mathrm{V}_{\mathrm{CC}}$ supply ( $\mathrm{V}_{\mathrm{CC}}$ is greater than 35 V ) and again indicates that all of the drivers are OFF.
The diagnostic data can be read periodically by a controller or only in the event of a general system error indication to determine the cause of any system problem. This general indication of a fault is provided by an Error Flag output (pin 13). This pin goes low whenever any type of error is detected. There is a built-in delay of approximately $75 \mu \mathrm{~s}$ from the time an error is detected until pin 13 is taken low. This is to help mask short duration error conditions such as may be caused by driving highly capacitive loads ( $>2 \mu \mathrm{~F}$ ). A lamp load may generate a shorted load error for several hundred milliseconds as it turns on which should be ignored.


TL/H/11026-17
FIGURE 8. Serial Diagnostic Data Assignments

## Applications Information (Continued)

The Error Flag output pin is an open drain transistor which requires a pull-up resistor to a positive voltage of up to 16 V . Typically this pull-up is to the same 5 V supply which is biasing the Enable input and any other external logic circuitry. The Error Flag pins of several LMD18400 packages can be connected together with just one pull-up resistor to provide an all-encompassing general system error indication. Upon detection of an error, each device could then be polled for diagnostic information to determine the source of the fault condition.
A second direct output error flag is for an indication of Thermal Shutdown (pin 17). This active low flag provides an immediate indication that the die temperature has reached $+170^{\circ} \mathrm{C}$ and that the drive to all four switches has been removed. This output is pulled up to the internal 5.1V logic regulator through a small $(5 \mu \mathrm{~A})$ current source so use of a buffer on this pin is recommended.


TL/H/11026-18
FIGURE 9. Thermal Shutdown Flag and Shutdown Input A useful feature of pin 17 is that it can also be used as a shutdown input. Driving this pin low immediately switches all of the drivers OFF, just the same as if thermal shutdown temperatures has been reached, yet all of the control logic and diagnostic circuits remain active. This is useful in designing "fail-safe" systems where the loads can be disabled under any sort of externally detected system fault condition. The diagnostic logic however does not distinguish between normal thermal shutdown or the fact that pin 17 has been driven low. As such, various switch errors and an over-temperature indication will be reported in the diagnostic data stream.
Figure 9 illustrates the use of pin 17 as both an output thermal shutdown flag and as an input to shut down only the switches. Directly tying pin 17 to +5 V will prevent the internal thermal shutdown circuitry from disabling the switches. For reliability purposes however this is not recommended as there will then be no limit to the maximum die temperature. Refer to the Truth Table for a summary of the action of these direct-output error flags.

## LOAD ERROR DETECTION

An important feature of the LMD18400 is the ability to detect open or shorted load connections. Figure 10 illustrates the detection circuit used with each of the drivers.


TL/H/11026-19
FIGURE 10. Detection Circuitry
for Open/Shorted Loads
A voltage comparator monitors the voltage to the load and compares it to a fixed 4.1 V reference level. When a switch is OFF, the ground referenced load should have no voltage across it. Under this condition, an internal $50 \mathrm{k} \Omega$ resistor connected to $\mathrm{V}_{\mathrm{CC}}$ will provide a small amount of current to the load. If the load resistance is large enough to create a voltage greater than 4.1V an Open Load Error will be indicated for that switch. The maximum load resistance that will not generate an Open Load Error when a switch is OFF can be found by:
$\mathrm{R}_{\text {Max }}=\frac{4.1 \mathrm{~V}}{\mathrm{~V}_{\mathrm{CC}}-4.6 \mathrm{~V}} \times 50 \mathrm{k} \Omega$; for no Open Load Indication
To make this Open Load Error threshold more sensitive, an external pull-up resistor can be added from the output to the $V_{C C}$ supply.
Also when a switch is commanded OFF, should the load be shorted to the $V_{C C}$ supply, this same circuitry will again indicate an error.
When a switch is commanded ON, the load is expected to have a voltage across it that approaches the $\mathrm{V}_{\mathrm{CC}}$ potential. If the output voltage is less than the 4.1V threshold an error will again be reported, indicating that the load is either shorted to ground or that the driver is in power limit and not able to pull the output voltage any closer to $\mathrm{V}_{\mathrm{CC}}$. The minimum load resistance that will not generate a Shorted Load Error when a switch is ON can be found by:

$$
\mathrm{R}_{\mathrm{Min}}=\frac{4.1 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}-4.1 \mathrm{~V}\right)}{15 \mathrm{~W}} ; \text { for no Shorted Load Error }
$$

## Applications Information (Continued)

Figure 11 indicates the range of load resistance for normal operation, open load, and shorted load or power limit indication.


FIGURE 11. Load Resistance Detected as Errors

## THERMAL MANAGEMENT

It is particularly important to consider the total amount of power being dissipated by all four switches in the LMD18400 at all times. Any combination of the switches driving loads will cause an increase in the die temperature. Should the die temperature reach the thermal shutdown threshold of $+170^{\circ} \mathrm{C}$, all of the switches will be disabled.

Careful calculation of the worst case total power dissipation required at any point in time, together with providing sufficient heatsinking will prevent this from occurring.
The LMD18400 is packaged with a special leadframe that helps dissipate heat through the two ground pins on each side of the package. The thermal resistance from junction-to-case ( $\theta_{\mathrm{JC}}$ ) for this package is approximately $20^{\circ} \mathrm{C} / \mathrm{W}$. The thermal resistance from junction-to-ambient ( $\theta_{\mathrm{JA}}$ ), without any heatsinking, is approximately $60^{\circ} \mathrm{C} / \mathrm{W}$. Figure 12 illustrates how the copper foil of a printed circuit board can be designed to provide heatsinking and reduce the overall junction-to-ambient thermal resistance.
The power dissipation in each switch is equal to:

$$
P_{\mathrm{D}}(\text { Each Switch })=\mathrm{I}_{\mathrm{Load}^{2}} \times \mathrm{R}_{\mathrm{ON}} \quad \text { or } \frac{\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OUT}}\right)^{2}}{R_{\mathrm{ON}}}
$$

where $\mathrm{R}_{\mathrm{ON}}$ is the ON resistance of the switch ( $1.3 \Omega$ maximum). These equations hold true until the power dissipation reaches the maximum limit of 15 W . With resistive loads, the 15W power limit threshold will be reached when:

$$
\mathrm{R}_{\mathrm{L}} \leq \frac{\mathrm{V}_{\mathrm{CC}}{ }^{2}}{60 \mathrm{~W}}
$$

Inductive loads will create additional power dissipation when switched OFF. Figure 13 shows the idealized voltage and current waveforms for an inductive load.


TL/H/11026-22

FIGURE 12. Recommended PC Board Layout to Reduce the Thermal Resistance from Junction-to-Ambient

## Applications Information (Continued)



TL/H/11026-23
FIGURE 13. Switching an Inductive Load
When switched ON, the worst case power dissipation is:

$$
P_{D(O N)}=I_{\text {Peak }} 2 \times R_{\mathrm{ON} ;} \text { where } I_{\text {Peak }}=\frac{V_{C C}}{R_{O N}+R_{S}}
$$

The steady-state ON current of the inductor should be kept less than 1A per power switch.
The additional power dissipation during turn-off, as the inductor is de-energized and the voltage across the inductor is clamped to -5 V , can be found by:

$$
P_{\mathrm{D}(\mathrm{OFF})}=\frac{\left(\mathrm{V}_{\mathrm{CC}}+5 \mathrm{~V}\right) \times \mathrm{I}_{\text {Peak }}}{2}
$$

for the time interval, $\mathrm{t}_{\text {Clamp }}$, which is the time required for the inductor current to fall to zero;

$$
\mathrm{t}_{\text {Clamp }}=\frac{\mathrm{I}_{\text {Peak }} \times \mathrm{L}}{5 \mathrm{~V}}
$$

The size of the inductor will determine the time duration for this additional power dissipation interval. Even though the peak current is kept less than 1A, the switch during this interval will see a voltage across it of $\mathrm{V}_{\mathrm{CC}}+5 \mathrm{~V}$ with no
power limit protection. If the inductor is too large, the time interval may be long enough to heat the die temperature to $+170^{\circ} \mathrm{C}$ thereby shutting OFF all other loads on the package.
The total average power dissipation during a full ON/OFF switching cycle of an inductive load will be:

$$
P_{O(t o t)}=\left[I_{\text {Peak }} R_{\text {RON }} \text { toN }+\frac{I_{\text {Paak }}{ }^{2} L\left(V_{C C}+5 \mathrm{~V}\right)}{10}\right] \frac{1}{t_{O N}+t_{\text {OFF }}}
$$

Due to the common cut-off of all loads forced by thermal shutdown, the thermal time constants of the package become a concern. Figure 14 provides an indication of the time it takes to heat the die to thermal shutdown with a step increase in package power dissipation from an initial junction temperature of $+25^{\circ} \mathrm{C}$. This data was measured using a PC board layout providing a thermal resistance from junction to ambient of approximately $35^{\circ} \mathrm{C} / \mathrm{W}$. Less heatsinking will, of course, result in faster thermal shutdown of the power switches.


TL/H/11026-24
FIGURE 14. Approximate time required for the die to reach the $170^{\circ} \mathrm{C}$ thermal shutdown point from $25^{\circ} \mathrm{C}$ for different total package power dissipation levels.

## Applications

ON/OFF Switching of multiple voltage regulated circuit loads. Reset flag feedback from the LM2926 as shown connected to Output 4 can make the LMD18400 act as an electronic fuse for load faults.


Unipolar Drive for a 4-Phase Stepper Motor


Applications (Continued)

## Recommended Connection if No Diagnostics are Required



TL/H/11026-27

Simple protection of the LMD18400 against supply voltage reversal. Loads will be energized through the intrinsic diodes in parallel with the power switches. The Schottky diode will add approximately 0.2 V to the logic input switching thresholds and the logic output low levels.


## Applications (Continued)



TL/H/11026-29

Parallelling switches for higher current capability. Positive temperature coefficient of the switch ON resistance provides ballasting to evenly share the load current between the switches. Any combination of switches can be paralleled. Required peak load current will depend upon the motor load. Motor speed control can be provided by a PWM signal of up to 20 kHz applied to the motor drive input lines.


## Section 8

## Special Functions

Section 8 ContentsSpecial Function Circuits Selection Guide ..... 8-3
DH0006/DH0006C Current Drivers ..... 8-6
DH0008 High Voltage, High Current Driver ..... 8-10
DH0011A High Voltage High Current Driver ..... 8-14
DH0035/DH0035C PIN Diode Drivers ..... 8-17
DH0034 High Speed Dual Level Translator ..... 8-20
LH0094 Multifunction Converter ..... 8-24
LM122/LM322/LM3905 Precision Timers ..... 8-33
LM194/LM394 SuperMatch Pairs ..... 8-45
LM195/LM295/LM395 Ultra Reliable Power Transistors ..... 8-53
LM555/LM555C Timers ..... 8-64
LM556/LM556C Dual Timers ..... 8-72
LM565/LM565C Phase Locked Loops ..... 8-76
LM566C Voltage Controlled Oscillator ..... 8-84
LM567/LM567C Tone Decoders ..... 8-88
LM1851 Ground Fault Interrupter ..... 8-94
LM2240 Programmable Timer/Counter ..... 8-101
LM2907/LM2917 Frequency to Voltage Converters ..... 8-110
LM3045/LM3046/LM3086 Transistor Arrays ..... 8-124
LM3146 High Voltage Transistor Array ..... 8-129
LMC555 CMOS Timer ..... 8-134
LMC567 Low Power Tone Decoder ..... 8-137
LMC568 Low Power Phase-Locked Loop ..... 8-141
LP395 Ultra Reliable Power Transistor ..... 8-145

## Special Function Circuits Selection Guide

## Communications-Related Building Blocks

## PLL's AND TONE DECODERS

General purpose PLL's and tone decoders are available for applications that include FSK demodulation, tone decoding, SAP and SCA demodulation, and telemetry reception. Both bipolar and CMOS devices are offered. Special purpose PLL's for TV synchronization and FM stereo demodulation are also available for use in other low frequency signal processing applications.

|  | PLL and Tone Decoder Selection Guide |  |  |
| :--- | :---: | :---: | :---: |
|  | tLM567 | LMC567* <br> (CMOS LM567) | LMC568 |
| Typical | Tone | Tone <br> Decoder | PLL |
| Application | Decoder | $0.01 \mathrm{~Hz}-$ | 500 kHz |
| Center Frequency | 500 kHz | $\pm 7 \%$ | $0.01 \mathrm{~Hz}-$ |
| Range | $\pm 7 \%$ | $2 \mathrm{~V}-9 \mathrm{~V}$ | 500 kHz |
| VCO Control Range | $4.75 \mathrm{~V}-9 \mathrm{~V}$ | 0.8 mA | $\pm 30 \%$ |
| Supply Voltage | 12 mA | $2 \mathrm{~V}-9 \mathrm{~V}$ |  |
| Supply Current (Typ) |  | 1.2 mA |  |

*The CMOS LMC567 oscillator runs at twice the frequency of the bipolar LM567 oscillator. Refer to the datasheets for additional information.
$\dagger$ Military qualified device. For more information, consult the Military/Aerospace Selection Guide.

## TIMERS

General purpose timers are available for generating accurate time delays or oscillation. Both bipolar and CMOS devices are offered.

|  | Timer Selection Guide |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | †LM555 | LMC555* <br> (CMOS LM555) | tLM556 <br> (Dual LM555) | LM2240 |
| Trigger Pulse Relative <br> to Output Pulse | Must Be <br> Shorter | Must Be <br> Shorter | Must Be <br> Shorter | Can Be <br> Longer |
| Typical Application | Astable | Astable | Astable | Programmable <br> Monostable/ <br> Astable |
| Supply Voltage | $4.5 \mathrm{~V}-15 \mathrm{~V}$ | $1.2 \mathrm{~V}-12 \mathrm{~V}$ | $4.5 \mathrm{~V}-15 \mathrm{~V}$ | $4.0 \mathrm{~V}-15.0 \mathrm{~V}$ |
| Supply Current <br> (Typical) | 10 mA | 0.15 mA | 10 mA |  |

*The CMOS LMC555 can handle -10 mA to +50 mA of output current and the bipolar LM555 can handle up to $\pm 200 \mathrm{~mA}$ of output current.
$\dagger$ Military qualified device. For more information, consult the Military/Aerospace Selection Guide.

## Communications-Related Building Blocks (Continued)

## VCO AND FUNCTION GENERATOR

The LM566 is a general purpose voltage controlled oscillator which may be used to generate square and triangle waves. Typical applications include FM modulation, signal generation, function generation, frequency shift keying, and tone generation. The LM566 has very linear modulation characteristics.

## Precision-Related Building Blocks

## transistor arrays

A variety of matched and power transistors are offered.

|  |  | Transistor Array Select | uide |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\dagger$ LM394 | LM195/†LM395/LP395 | LM3046 | LM3146 |
| Description | NPN Transistor Pair | Power Transistor | 5 NPN Transistors | 5 NPN Transistors |
| Key Features | - Emitter-Base Voltage Matched to $50 \mu \mathrm{~V}$ | - Collector Current: 1A | - Emitter-Base Voltage Matched to $\pm 5 \mathrm{mV}$ | - Emitter-Base Voltage Matched to $\pm 5 \mathrm{mV}$ |
|  |  | - Quiescent Current: |  |  |
|  | - Current Gain Matched to 2\% | 10 mA | Breakdown Voltages $-V_{(B R)(C B O)}: 20 \mathrm{~V}$ | - Breakdown Voltages $-\mathrm{V}_{\text {(BR) }}(\mathrm{CBO}): 40 \mathrm{~V}$ |
|  |  | - Switching Time: | $-V_{(B R)(C E O):} 15 \mathrm{~V}$ | $-V_{(B R)(C E O)}: 30 \mathrm{~V}$ |
|  |  | $2 \mu \mathrm{~s}$ | $\begin{aligned} & -V_{(B R)(C I O)}: 20 \mathrm{~V} \\ & -V_{(B R)(E B O):} \end{aligned}$ | $\begin{aligned} & -V_{(B R)(C I O)}: 40 \mathrm{~V} \\ & -V_{(B R)(E B O):} \end{aligned}$ |
|  |  | - Current Limit |  |  |
|  |  |  | - DC-120 MHz | - DC-120 MHz |
|  |  | - Thermal Limit |  |  |
|  |  | - Safe Area Protection |  |  |

[^7]| Special Converters |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| A variety of special converters for signal transformation applications are offered. Special Converters Selection Guide |  |  |  |  |
|  | LH0091 | LH0094 | †LM331 (Note 1) | LM2907, LM2917 |
| Converter Type | True RMS-to-DC | Multifunction | Voltage-toFrequency | Frequency-toVoltage |
| Key <br> Features | - 0.05\% Accuracy with External Trim <br> - Uncommitted Amplifier for Filtering, Gain or High Crest Factor Configuration <br> - True RMS Conversion | - $V_{\text {OUT }}=V_{y}\left(\frac{V_{z}}{V_{x}}\right)^{m}$, <br> $0.1 \leq m \leq 10$, <br> m Continuously <br> Adjustable <br> - Applications <br> -Precision Divider, Multiplier <br> -Square Root <br> -Square <br> -Trigonometric Function Generator <br> -Companding <br> -Linearization <br> -Control Systems -Log Amp | - 1 Hz to 100 kHz Frequency Range <br> - Split or Single Supply Operation | - Operates Relay, Lamp or Other Load when Input Exceeds a Selected Rate <br> - Ground Referenced Tachometer Fully Protected from Damage Due to Swings Above Supply or Below Ground |

Note 1: See the Data Acquisition Linear Devices Databook for datasheet.
$\dagger$ Military qualified device. For more information, consult the Military/Aerospace Selection Guide.

## DH0006/DH0006C* Current Drivers

## General Description

The DH0006/DH0006C is an integrated high voltage, high current driver designed to accept standard DTL or TTL logic levels and drive a load of up to 400 mA at 28 V . AND inputs are provided along with an Expander connection, should additional gating be required. The addition of an external capacitor provides control of the rise and fall times of the output in order to decrease cold lamp surges or to minimize electromagnetic interference if long lines are driven.
Since one side of the load is normally grounded, there is less likelihood of false turn-on due to an inadvertent short in the drive line.

## Features

- Operation from a Single +10 V to +45 Power Supply
- Low Standby Power Dissipation of only 35 mW for 28 V Power Supply
- 1.5A, 50 ms , Pulse Current Capability


## Schematic and Connection Diagrams



TL/K/10120-1


## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Peak Power Supply Voltage (for 0.1 sec ) | 60 V |
| Continuous Supply Voltage | 45 V |
| Input Voltage | 5.5 V |


| Input Extender Current | 5.0 mA |
| :--- | ---: |
| Peak Output Current ( $50 \mathrm{~ms} \mathrm{On} / 1 \mathrm{sec}$ Off) | 1.5 A |
| Operating Temperature |  |
| DH0006 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| DH0006C | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

## Electrical Characteristics (Note 1)

| Parameter | Conditions | Min | Typ (Note 2) | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logical "1" Input Voltage | $\mathrm{V}_{C C}=45 \mathrm{~V}$ to 10 V | 2.0 |  |  | V |
| Logical "0" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}$ to 10 V |  |  | 0.8 |  |
| Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=400 \mathrm{~mA}$ | 26.5 | 27.0 |  |  |
| Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ |  | 0.001 | 0.01 |  |
| Logical "1" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=150 \mathrm{~mA}$ | 8.8 | 9.2 |  |  |
| Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  | -0.8 | -1.0 | mA |
| Logical "1" Input Current | $\begin{aligned} & V_{C C}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \end{aligned}$ |  | 0.5 | $\begin{gathered} 5.0 \\ 100 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ |
| '"Off' Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.8 \mathrm{~V}$ |  | 1.6 | 2.0 | mA |
| '"On" Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA}$ |  |  | 8 | mA |
| Rise Time | $\mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=82 \Omega$ |  | 0.10 |  | $\mu \mathrm{S}$ |
| Fall Time |  |  | 0.8 |  |  |
| $\mathrm{T}_{\text {on }}$ |  |  | 0.26 |  |  |
| Toff |  |  | 2.2 |  |  |

Note 1: Unless otherwise specified, limits shown apply from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for DH 0006 and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for DH 0006 C .
Note 2: Typical values are for $25^{\circ} \mathrm{C}$ ambient.
Note 3: Power ratings for the TO-5 based on a maximum junction temperature of $+175^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}$ of $210^{\circ} \mathrm{C} / \mathrm{W}$.

## Switching Time Waveforms



## Typical Performance Characteristics



Input Threshold Voltage vs Temperature




Typical Applications
Relay Driver


Lamp Driver with Expanded Inputs


## DH0008

## High Voltage, High Current Driver

## General Description

The DH0008 is an integrated high voltage, high current driver, designed to accept standard DTL or TTL input levels and provide a pulsed load of up to 3A from a continuous supply voltage up to 45 V . AND inputs are provided with an EXPANDER connection, should additional gating be required.
Since one side of the load is normally grounded, there is less likelihood of false turn-on due to an inadvertent short in the drive line.
The high pulse current capability makes the DH0008 ideal for driving nonlinear resistive loads such as incandescent lamps. The circuit also requires only one power supply for circuit functional operation.
*Previously called NH0008/NH0008C

## Features

■ Operation from a single +10 V to +45 V power supply

- Low standby power dissipation of only 35 mW for 28 V power supply
- $3.0 \mathrm{~A}, 50 \mathrm{~ms}$, pulse current capability


## Schematic and Connection Diagrams



Numbers in parentheses are pin numbers for $N$ package only

Switching Sequence

| Step | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 0 | 1 | 0 |
| 2 | 1 | 0 | 0 | 1 |
| 3 | 0 | 1 | 0 | 1 |
| 4 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |

To reverse the direction use a 4, 3, 2, 1 sequence.


Order Number DH0008H See NS Package Number H10F

Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| Peak Power Supply Voltage (for 0.1 s ) | 60 V |
| Continuous Supply Voltage | 45 V |
| Input Voltage | 5.5 V |
| Input Extender Current | 5.0 mA |

Electrical Characteristics (Note 1)

| Parameter | Conditions | Min. | Typ. <br> (Note 2) | Max. | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Logical "1" Input Voltage | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}$ to 10 V | 2.0 |  |  | V |
| Logical " 0 " Input Voltage | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}$ to 10 V |  |  | 0.8 | V |
| Logical "1" Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OUT}}=1.6 \mathrm{~A} \\ & 50 \mathrm{~ms} \mathrm{On} / 1 \mathrm{~s} \mathrm{Off} \end{aligned}$ | 43 | 43.5 |  | V |
| Logical "0" Output Voltage | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | 0.02 | 0.1 | V |
| Logical "1" Output Voltage | $\begin{aligned} & V_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \text { IOUT }=0.8 \mathrm{~A} \\ & 50 \mathrm{~ms} \text { On } / 1 \mathrm{~s} \mathrm{Off} \end{aligned}$ | 26.5 | 27.1 |  | V |
| Logical "0" Input Current | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V}$ |  | -0.8 | -1.0 | mA |
| Logical "1" Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \end{aligned}$ |  | 0.5 | $\begin{aligned} & 5.0 \\ & 100 \end{aligned}$ | $\mu \mathrm{A}$ |
| "Off" Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ |  | 1.6 | 2.0 | mA |
| "On" Power Supply Current | $\mathrm{V}_{\mathrm{CC}}=45 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{I}_{\text {OUT }}=0 \mathrm{~mA}$ |  |  | 8.0 | mA |
| Rise Time | $\mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{~V}_{\text {IN }}=5.0 \mathrm{~V}$ |  | 0.2 |  | $\mu \mathrm{s}$ |
| Fall Time | $\mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{~V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ |  | 3.0 |  | $\mu \mathrm{S}$ |
| TON | $\mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{~V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ |  | 0.4 |  | $\mu \mathrm{S}$ |
| TofF | $\mathrm{V}_{\mathrm{CC}}=28 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=39 \Omega, \mathrm{~V}_{\mathrm{IN}}=5.0 \mathrm{~V}$ |  | 7.0 |  | $\mu \mathrm{S}$ |

Note 1: Unless otherwise specified limits shown apply from $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for DH 0008 and $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for DH0008C.
Note 2: Typical values are $25^{\circ} \mathrm{C}$.
Note 3: Power ratings for the TO-5 based on a maximum junction temperature of $+175^{\circ} \mathrm{C}$ and a $\theta_{\mathrm{JA}}$ of $210^{\circ} \mathrm{C} / \mathrm{W}$.

## Switching Time Waveforms



## Typical Performance Characteristics



Output Saturation Voltage



Turn ON Control


Maximum Continuous Output Current for Molded DIP


Input Threshold Voltage vs Temperature


OFF Supply Current Drain


Turn OFF Control



Logical " 0 " Input Current


Turn OFF and Fall Times


Turn ON and Rise Time


## Typical Applications

Controller for Closed Loop Stepper Motor


## DH0011A High Voltage High Current Driver

## General Description

The DH0011A High Voltage, High Current Driver family consists of hybrid integrated circuits which provide a wide range of variations in temperature range, package, and output current drive capability.
Applications include driving lamps, relays, cores, and
other devices requiring several hundred milliamp currents at voltages up to 50 V . Logic flexibility is provided through a 4 input NAND gate, a NOR input and an input which bypasses the gating and connects to the base of the output transistor.

## Logic Diagram



TL/K/6863-1

## Ordering Information

| NSC Designation | Package | Temperature Range | Output <br> Capability |
| :---: | :---: | :---: | :---: |
| DH0011AH | H 10 C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 500 mA |


| Absolute Maximum Ratings |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {cc }}$ |  |  |  |  |  | 8 V | Power Dissipation |  |  |  | 800 mW |  |  |
| Collector | oltage | utput) |  |  | 50 V |  | Operating Temperature Range |  |  |  | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |  |
| Input Reverse Current |  |  |  |  | 1.0 mA |  | Storage Temperature |  |  |  | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |  |
| Electrical Characteristics |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Test Pin | Pin 1 | Pin 2 | Pin 3 | Pin 4 | Pin 5 | Pin 6 | Pin 7 | Pin 8 | Pin 9 | Pin 10 | Sense | Min | Max |
| 1 | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{H}}$ | $\mathrm{V}_{\mathrm{IH}}$ | GND |  | GND | lol1 |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{8}$ |  | $\mathrm{V}_{\mathrm{OL} 1}$ |
| 2 | $\mathrm{V}_{\text {IL }}$ |  |  |  | GND |  | GND | l L 1 | $\mathrm{V}_{\text {IL }}$ | $V_{\text {cc }}$ | $\mathrm{V}_{8}$ |  | $\mathrm{V}_{\text {OL1 }}$ |
| 3 | VIL |  |  |  | GND | loL2 |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{6}$ |  | $\mathrm{V}_{\mathrm{OL} 2}$ |
| 4 |  | $\mathrm{V}_{\text {IL }}$ |  |  | GND | loL2 |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{6}$ |  | $\mathrm{V}_{\mathrm{OL} 2}$ |
| 5 |  |  | $\mathrm{V}_{\text {IL }}$ |  | GND | loL2 |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{6}$ |  | $\mathrm{V}_{\mathrm{OL} 2}$ |
| 6 |  |  |  | $\mathrm{V}_{\mathrm{IL}}$ | GND | loL2 |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{6}$ |  | $\mathrm{V}_{\mathrm{OL} 2}$ |
| 7 |  |  |  | GND | GND | loL2 |  |  | $\mathrm{V}_{\mathrm{IH}}$ | $V_{C C}$ | $\mathrm{V}_{6}$ |  | $\mathrm{V}_{\text {OL2 }}$ |
| 8 | $\mathrm{V}_{\mathrm{R}}$ | GND | GND | GND | GND |  |  |  |  | $V_{C C}$ | $l_{1}$ |  | $\mathrm{I}_{\mathrm{R}}$ |
| 9 | GND | $\mathrm{V}_{\mathrm{R}}$ | GND | GND | GND |  |  |  |  | $V_{C C}$ | $\mathrm{I}_{2}$ |  | $\mathrm{I}_{\mathrm{R}}$ |
| 10 | GND | GND | $\mathrm{V}_{\mathrm{R}}$ | GND | GND |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $I_{3}$ |  | $I_{R}$ |
| 11 | GND | GND | GND | $\mathrm{V}_{\mathrm{R}}$ | GND |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{4}$ |  | $I_{\text {R }}$ |
| 12 |  |  |  |  | GND |  |  |  | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{CC}}$ | 19 |  | $I_{\text {R }}$ |
| 13 | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{V}_{\text {R }}$ | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}$ | GND |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{1}$ |  | $-I_{F}$ |
| 14 | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}$ | GND |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{2}$ |  | $-I_{F}$ |
| 15 | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\text {R }}$ | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{V}_{\mathrm{R}}$ | GND |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $I_{3}$ |  | $-I_{F}$ |
| 16 | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{R}}$ | $\mathrm{V}_{\mathrm{F}}$ | GND |  |  |  |  | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{I}_{4}$ |  | $-I_{F}$ |
| 17 |  |  |  | GND | GND |  |  |  | $\mathrm{V}_{\mathrm{F}}$ | $\mathrm{V}_{\mathrm{CC}}$ | 19 |  | $-\mathrm{I}_{\mathrm{F}}$ |
| 18 |  |  |  |  | GND |  | GND |  |  | $V_{C C}$ | $\mathrm{V}_{6}$ | $\mathrm{V}_{\mathrm{OH}}$ |  |
| 19 | GND |  |  |  | GND |  | GND | Vox |  | $V_{C C}$ | 18 |  | lox |
| 20 |  |  |  |  | GND |  |  |  |  | $V_{P D}$ | $\mathrm{I}_{10}$ |  | IPD |
| 21 | GND |  |  |  | GND |  |  |  |  | $V_{\text {MAX }}$ | $\mathrm{I}_{10}$ |  | $\mathrm{I}_{\text {max }}$ |
| 22* |  |  |  |  | GND |  |  |  |  | $V_{P D}$ |  |  | ton |
| 23* |  |  |  |  | GND |  |  |  |  | $V_{P D}$ |  |  | toff |

*See Test Circuits and Waveforms

## Forcing Functions

| Parameter | $-\mathbf{5 5}{ }^{\circ} \mathrm{C}$ | $+\mathbf{2 5}{ }^{\circ} \mathbf{C}$ | $+\mathbf{1 2 5}{ }^{\circ} \mathbf{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | V |
| $\mathrm{V}_{\mathrm{CC}}$ | 5.0 | 5.0 | 5.0 | V |
| $\mathrm{~V}_{\mathrm{PD}}$ |  | 5.0 |  | V |
| $\mathrm{~V}_{\mathrm{MAX}}$ |  | 8.0 |  | V |
| $\mathrm{~V}_{\mathrm{IL}}$ | 0.85 | 0.85 | 0.85 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | 1.9 | 1.8 | 1.6 | V |
| $\mathrm{~V}_{\mathrm{R}}$ | 4.5 | 4.5 | 4.5 | V |
| $\mathrm{~V}_{\mathrm{F}}$ | 0.45 | 0.45 | 0.45 | V |
| $\mathrm{I}_{\mathrm{OL} 1}$ | 400 | 400 | 400 | mA |
| $\mathrm{l}_{\mathrm{OL} 2}$ | 20 | 20 | 20 | mA |
| $\mathrm{~V}_{\mathrm{OX}}$ | 50.0 | 50.0 | 50.0 | V |


| Limits |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | $-55^{\circ} \mathrm{C}$ |  | $+25^{\circ} \mathrm{C}$ |  | $+125^{\circ} \mathrm{C}$ |  | Units |
|  | Min | Max | Min | Max | Min | Max |  |
| $\mathrm{V}_{\mathrm{OL} 1}$ |  | 0.6 |  | 0.6 |  | 0.6 | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ |  | 0.45 |  | 0.45 |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | 1.95 |  | 1.85 |  | 1.65 |  | V |
| $\mathrm{I}_{\mathrm{R}}$ |  |  |  | 60 |  | 60 | $\mu \mathrm{A}$ |
| $-I_{F}$ |  | 1.6 |  | 1.6 |  | 1.6 | mA |
| lox |  |  |  | 5.0 |  | 200 | $\mu \mathrm{A}$ |
| IPD |  |  |  | 12.2 |  |  | mA |
| $I_{\text {MAX }}$ |  |  |  | 10 |  |  | mA |
| ton |  |  |  | 160 |  |  | ns |
| toff |  |  |  | 220 |  |  | ns |

## Switching Time Test Circuit



TL/K/6863-2

## Switching Time Waveforms




TL/K/6863-4

## DH0035/DH0035C

PIN Diode Driver

## General Description

The DH0035/DH0035C is a high speed digital driver designed to drive PIN diodes in RF modulators and switches. The device is used in conjunction with an input buffer such as the DM7830/DM8830 or DM5440/DM7440.

## Features

- Large output voltage swing-30V
- Peak output current in excess of 1A
- Inputs TTL/DTL compatible
- Short propagation delay-10 ns
- High repetition rate- 5 MHz

The DH0035/DH0035C is capable of driving a variety of PIN diode types including parallel, serial, anode grounded and cathode grounded. For additional information, see AN-49 PIN Diode Drivers.
The DH0035 is guaranteed over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ whereas the DH0035C is guaranteed from $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## Schematic and Connection Diagrams



TL/K/10124-1


TL/K/10124-2
Top View
Order Number DH0035G-MIL or DH0035CG See NS Package Number G12B

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors Office/Distributors for availability and specifications.
$V^{-}$Supply Voltage Differential (Pin 5 to Pin 1 or 2) 40 V
$\mathrm{V}^{+}$Supply Voltage Differential (Pin 1 or 2 to Pin 8 or 9 ) 30V
$\begin{array}{lr}\text { Input Current (Pin 3 or 7) } & \pm 75 \mathrm{~mA} \\ \text { Peak Output Current } & \pm 1.0 \mathrm{~A}\end{array}$
Electrical Characteristics (Notes 1 and 2)

| Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Input Logic "1" Threshold | $\mathrm{V}_{\text {OUT }}=-8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega$ |  | 1.0 | 2.0 | V |
| Input Logic "0" Threshold | $\mathrm{V}_{\text {OUT }}=+8 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega$ | 0.4 | 0.6 |  | V |
| Positive Output Swing | l $\mathrm{OUT}=100 \mathrm{~mA}$ | 7.0 | +8.0 |  | V |
| Negative Output Swing | $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ |  | -8.0 | -7.0 | V |
| Positive Short Circuit Current | $V_{I N}=0 V, R_{L}=0 \Omega$ <br> (Pulse Test, Duty Cycle $\leq 3 \%$ ) | 400 | 800 |  | mA |
| Negative Short Circuit Current | $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}, \mathrm{I}_{\mathrm{IN}}=50 \mathrm{~mA}, \mathrm{R}_{\mathrm{L}}=0 \Omega$ <br> (Pulse Test, Duty Cycle $\leq 3 \%$ ) | 800 | 1000 |  | mA |
| Turn-On Delay | $\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=-3 \mathrm{~V}$ |  | 10 | 15 | ns |
| Turn-Off Delay | $\mathrm{V}_{\text {IN }}=1.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=+3 \mathrm{~V}$ |  | 15 | 30 | ns |
| On Supply Current | $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}$ |  | 45 | 60 | mA |

Note 1: Unless otherwise specified, these specifications apply for $\mathrm{V}^{+}=10.0 \mathrm{~V}, \mathrm{~V}^{-}=-10.0 \mathrm{~V}$, pin 5 grounded, over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the DH0035, and $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for the DH0035C.
Note 2: All typical values are for $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: Derate linearly at $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ for ambient temperatures above $25^{\circ} \mathrm{C}$

## Typical Applications

## Grounded Cathode Design



TL/K/10124-3
Note: Cathode grounded PIN diode: $R_{p}=62 \Omega$ limits diode forward current to 100 mA . Typical switching for HP33604A, RF turn-on 25 ns , turn-off $5 \mathrm{~ns} . \mathrm{C}_{2}=250 \mathrm{pF}, \mathrm{R}_{\mathrm{p}}=0 \Omega, \mathrm{C} 1=0.1 \mathrm{~F}$.

## Typical Applications (Continued)



Note: Anode Grounded PIN diode: $\mathrm{R}_{\mathrm{M}}=56 \Omega$ limits diode forward current to 100 mA . Typical switching for HP33622A, RF turn-on 5 ns ; turn-off 4 ns . $\mathrm{C} 1=470 \mathrm{pF}, \mathrm{C} 2=0.1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{M}}=0 \Omega$.


## DH0034

High Speed Dual Level Translator

## General Description

The DH0034 is a high speed level translator suitable for interfacing to MOS or junction FET analog switches. It may also be used as a universal logic level shifter capable of accepting TTL/DTL input levels and shifting to CML, MOS, or SLT levels.

## Features

- Fast switching, $\mathrm{t}_{\mathrm{pd} 0}$ : typically 15 ns ; $\mathrm{t}_{\mathrm{pd} 1}$ : typically 35 ns
- Large output voltage range: 25 V
- Input is TTL/DTL compatible
- Low output leakage: typically $0.1 \mu \mathrm{~A}$


## Schematic and Connection Diagrams



Metal Can Package


TL/K/10122-2
Top View
Order Number DH0034H-MIL See NS Package Number H10F

Dual-In-Line Package


TL/K/10122-3
Top View
Order Number DH0034D
See NS Package Number D14D

| Absolute Maximum Ratings |  |  |  |
| :--- | :--- | :--- | ---: |
| If Military/Aerospace specified devices are required, | Input Voltage | +5.5 V |  |
| please contact the National Semiconductor Sales | Operating Temperature Range |  |  |
| Office/Distributors for availability and specifications. | DH0034 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |  |
| VCC Supply Voltage | 7.0 V | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Negative Supply Voltage | -30 V | Lead Temperature (Soldering, 10 sec.) | $300^{\circ} \mathrm{C}$ |
| Positive Supply Voltage | +25 V |  |  |
| Differential Supply Voltage | 25 V |  |  |
| Maximum Output Current | 100 mA |  |  |

## Electrical Characteristics (See Notes 1 and 2)

| Parameter | Conditions | DH0034 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Logical "1" Input Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.75 \mathrm{~V} \end{aligned}$ | 2.0 |  |  | V |
| Logical "0" Input Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V} \end{aligned}$ |  |  | 0.8 | V |
| Logical " 1 " Input Current | $\begin{aligned} & V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{I N}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.4 \mathrm{~V} \end{aligned}$ |  |  | 40 | $\mu \mathrm{A}$ |
| Logical " 1 " Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=5.5 \mathrm{~V} \end{aligned}$ |  |  | 1.0 | mA |
| Logical "0" Input Current | $\begin{aligned} & V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0.4 \mathrm{~V} \end{aligned}$ |  |  | -1.6 | mA |
| Power Supply <br> Current <br> Logic "0" | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=4.5 \mathrm{~V} \\ & \text { (Note 3) } \end{aligned}$ |  | 30 | 38 | mA |
| Power Supply Current Logic "1" | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & (\text { Note 3) } \end{aligned}$ |  | 37 | 48 | mA |
| Logical " 0 " <br> Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{l}_{\mathrm{OUT}}=100 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \text { IOUT }=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & V^{-}+0.50 \\ & v^{-}+0.3 \\ & \hline \end{aligned}$ | $\mathrm{V}^{-}+0.50$ | V |
| Output Leakage Current | $\begin{aligned} & V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{I N}=0.8 \mathrm{~V} \\ & \mathrm{~V}^{+}-\mathrm{V}^{-}=25 \mathrm{~V} \end{aligned}$ |  | 0.1 | 5.0 | $\mu \mathrm{A}$ |
| Transition Time to Logical "0" | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, \mathrm{~V}_{3}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}^{-}=25 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=510 \Omega \end{aligned}$ |  | 15 | 25 | ns |
| Transition Time to Logical "1" | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}^{-}=-25 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=510 \Omega \end{aligned}$ |  | 35 | 75 | ns |

Note 1: The specifications apply over the temperature range $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for the DH 0034 with a $510 \Omega$ resistor connected between output and ground, and V - connected to -25 V , unless otherwise specified.
Note 2: All typical values are for $T_{A}=25^{\circ} \mathrm{C}$.
Note 3: Current measured is total drawn from $V_{C C}$ supply.
Note 4: Power rating for the TO-5 metal can based on a maximum junction temperature of $175^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=210^{\circ} \mathrm{C} / \mathrm{W}$.
Note 5: Power rating for the Cavity DIP based on a maximum junction temperature of $175^{\circ} \mathrm{C}$ and $\theta_{\mathrm{JA}}=180^{\circ} \mathrm{C} / \mathrm{W}$.

## Theory of Operation

When both inputs of the DH0034 are raised to logic " 1 ", the input AND gate is turned "on" allowing Q1's emitter to become forward biased. Q1 provides a level shift and constant output current. The collector current is essentially the same as the emitter which is given by

$$
\frac{V_{C C}-V_{B E}}{R 1}
$$

Approximately 7.0 mA flows out of Q1's collector.
About 2 mA of Q1's collector current is drawn off by pull down resistor, R2. The balance, 5 mA , is available as base drive to Q2 and to charge its associated Miller capacitance. The output is pulled to within a $\mathrm{V}_{\mathrm{SAT}}$ of $\mathrm{V}^{-}$. When either (or both) input to the DH0034 is lowered to logic " 0 ", the AND gate output drops to 0.2 V turning Q1 off. Deprived of base drive Q2 rapidly turns off causing the output to rise to the $\mathrm{V}_{3}$ supply voltage. Since Q2's emitter operates between 0.6 V and 0.2 V , the speed of the DH0034 is greatly enhanced.

## Applications Information

## 1. Paralleling the Outputs

The outputs of the DH0034 may be paralleled to increase output drive capability or to accomplish the "wire OR". In order to prevent current hogging by one output transistor or the other, resistors of $2 \Omega / 100 \mathrm{~mA}$ value should be inserted between the emitters of the output transistors and the minus supply.

## 2. Recommended Output Voltage Swing

The graph shows boundary conditions which govern proper operation of the DH0034. The range of operation for the negative supply is shown on the $X$ axis and must be between -3 V and -25 V . The allowable range for the positive supply is governed by the value chosen for $\mathrm{V}^{-} . \mathrm{V}^{+}$ may be selected by drawing a vertical line through the selected value for $\mathrm{V}^{-}$and terminated by the boundaries of the operating region. For example, a value of V - equal to -6 V would dictate values of $\mathrm{V}+$ between -5 V and +19 V . In general, it is desirable to maintain at least 5 V difference between the supplies.


## Switching Time Waveforms



TL/K/10122-7

## Typical Applications

5 MHz Analog Switch


TTL to IBM (SLT) Logic Levels


## General Description

The LH0094 multifunction converter generates an output voltage per the transfer function:
$E_{O}=V_{y}\left(\frac{V_{z}}{V_{X}}\right)^{m}, 0.1 \leq m \leq 10, m$ continuously adjustable
$m$ is set by 2 resistors.

## Features

- Low cost
- Versatile

■ High accuracy-0.05\%

- Wide supply range $- \pm 5 \mathrm{~V}$ to $\pm 22 \mathrm{~V}$
- Minimum component count
- Internal matched resistor pair for setting $\mathrm{m}=2$ and $\mathrm{m}=0.5$


## Applications

- Precision divider, multiplier
- Square root
- Square
- Trigonometric function generator
- Companding
- Linearization
- Control systems
- Log amp

Block and Connection Diagrams


Order Number LH0094CD See NS Package Number D16D

Dual-In-Line Package


## Simplified Schematic



TL/H/5695-1


## Applications Information

## GENERAL INFORMATION

Power supply bypass capacitors ( $0.1 \mu \mathrm{~F}$ ) are recommended for all applications.
The LH0094 series is designed for positive input signals only. However, negative input up to the supply voltage will not damage the device.
A clamp diode (Figure 1) is recommended for those applications in which the inputs may be subjected to open circuit or negative input signals.
For basic applications (multiply, divide, square, square root) it is possible to use the device without any external adjustments or components. Two matched resistors are provided internally to set m for square or square root.
When using external resistors to set $m$, such resistors should be as close to the device as possible.

## SELECTION OF RESISTORS TO SET m

## Internal Matched Resistors

$\mathrm{R}_{\mathrm{A}}$ and $\mathrm{R}_{\mathrm{B}}$ are matched internal resistors. They are $100 \Omega \pm 10 \%$, but matched to $0.1 \%$.
(a) $m=2^{*}$

(b) $m=0.5^{*}$


TL/H/5695-2
*No external resistors required, strap as indicated

## External Resistors

The exponent is set by 2 external resistors or it may be continuously varied by a single trim pot. (R1 $+\mathrm{R} 2 \leq 500 \Omega$.
(a) $m=1$


TL/H/5695-3
(b) $\mathrm{m}<1$


$$
m=\frac{R 2}{R 1+R 2} R 1+R 2 \approx 200 \Omega
$$

(c) $m>1$

$m=\frac{R 1+R 2}{R 2}$

TL/H/5695-4

## ACCURACY (ERROR)

The accuracy of the LH0094 is specified for both externally adjusted and unadjusted cases.
Although it is customary to specify the errors in percent of full-scale ( 10 V ), it is seen from the typical performance curves that the actual errors are in percent of reading. Thus, the specified errors are overly conservative for small input voltages. An example of this is the LH0094 used in the multiplication mode. The specified typical error is $0.25 \%$ of fullscale ( 25 mV ). As seen from the curve, the unadjusted error is $\approx 25 \mathrm{mV}$ at 10 V input, but the error is less than 10 mV for inputs up to 1 V . Note also that if either the multiplicand or the multiplier is at less than 10 V , ( 5 V for example) the unadjusted error is less. Thus, the errors specified are at full-scale-the worst case.
The LH0094 is designed such that the user is able to externally adjust the gain and offset of the device-thus trim out all of the errors of conversion. In most applications, the gain adjustment is the only external trim needed for super accu-racy-except in division mode, where a denominator offset adjust is needed for small denominator voltages.

## EXPONENTS

The LH0094 is capable of performing roots to 0.1 and powers up to 10. However, care should be taken when applying these exponent-otherwise, results may be misinterpreted. For example, consider the $1 / 10$ th power of a number: i.e., 0.001 raised to 0.1 power is $0.5011 ; 0.1$ raised to the 0.1 power is 0.7943 ; and 10 raised to the 0.1 power is 1.2589 . Thus, it is seen that while the input has changed 4 decades, the output has only changed a little more than a factor of 2 . It is also seen that with as little as 1 mV of offset, the output will also be greater than zero with zero input.

## Applications Information (Continued)

## 1. CLAMP DIODE CONNECTION



$$
E_{O}=v_{y}\left(\frac{v_{z}}{v_{x}}\right)^{m}
$$

$0.1 \leq m \leq 10$
Note. This clamp diode connection is recommended for those applications in which the inputs may be subject to open circuit or negative signals.

FIGURE 1. Clamp Diode Connection

## 2. MULTIPLY



FIGURE 2a. LH0094 Used to Multiply (No External Adjustment)


FIGURE 2b. Typical Performance of LH0094 in Multiply Mode Without External Adjustment


$$
E_{0}=\frac{V_{y} V_{z}}{10} \quad m=1
$$

Trim Procedure
Set $V_{Z}=V_{Y}=10 V$
Adjust R2 until output $=10.000 \mathrm{~V}$

FIGURE 3. Precision Multiplier (0.02\% Typ) with 1 External Adjustment

Applications Information


FIGURE 4a. LH0094 Used to Divide (No External Adjustment)


FIGURE 4b. Typical Performance, Divide Mode, Without External Adjustments

Trim Procedures
Apply 10 V to $\mathrm{V}_{\mathrm{Y}}, 0.1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{X}}$ and $\mathrm{V}_{\mathrm{Z}}$. Adjust R3 until $E_{O}=10.000 \mathrm{~V}$.

Apply 10.000 V to all inputs. Adjust R2 until $\mathrm{E}_{\mathrm{O}}=10.000 \mathrm{~V}$

Repeat procedure.


## 4. SQUARE



FIGURE 6a. Basic Connection of LH0094 $(\mathrm{m}=2)$ without External Adjustment Using Internal Resistors to Set m


TL/H/5695-6
FIGURE 6b. Squaring Mode without External Adjustment

## Applications Information (Continued)

4. SQUARE (Continued)


FIGURE 7. Precision Squaring Circuit (0.15\% Typ)
5. SQUARE ROOT


FIGURE 8a. Basic Connection of LH0094 ( $m=0.5$ ) without External Adjustment Using Internal Resistors to Set m


TL/H/5695-7
FIGURE 9. Precision Square Rooter (0.15\% Typ)

## Applications Information (Continued)

## 6. LOW LEVEL SQUARE ROOT



FIGURE 10. 3-Decade Precision Square Root Circuit Using the LH0094 with m=1

## Typical Applications



FIGURE 11. Precision Exponentiator ( $\mathbf{m}=0.2$ to 5)

## Typical Applications (Continued)



Note. The LH0094 may be used to generate a voltage equivalent to:
$\mathrm{V} 0=\sqrt{\mathrm{V}^{2}+\mathrm{V} 2^{2}}$
$\mathrm{V} 0=\mathrm{V} 2+\frac{\mathrm{V} 1^{2}}{\mathrm{~V} 0+\mathrm{V} 2}$
$V_{0}{ }^{2}+V 0 V 2=V 2 V 0+V 2^{2}+V 1^{2}$
$\mathrm{V}_{0}{ }^{2}=\mathrm{V}_{1}{ }^{2}+\mathrm{V} 2^{2}$
$\therefore \mathrm{V} 0=\sqrt{\mathrm{V}^{2}+\mathrm{V}^{2}} \quad \mathrm{~V} 1, \mathrm{~V} 2 \quad 0 \rightarrow 10 \mathrm{~V}$
$R \approx 10 k$
National Semiconductor resistor array RA08-10k is recommended
FIGURE 12. Vector Magnitude Function


Note. The LH0094 may be used in direct measurement of gas flow.
Flow $=k \sqrt{\frac{P \Delta P}{T}}$
$E_{O}=10 \frac{V_{P}}{V_{T}} \times \frac{V_{\Delta P}}{E_{O}}$
$E_{O}=10 \frac{V_{P} V_{\Delta P}}{V T}$
$E_{O}=\sqrt{10 \frac{V P V_{\Delta P}}{V T}}$
$\mathrm{P}=$ Absolute pressure
$\mathrm{T}=$ Absolute temperature
$\Delta \mathrm{P}=$ Pressure drop
FIGURE 13. Mass Gas Flow Circuit

Typical Applications (Continued)


TL/H/5695-10
Note. The LH0094 may also be used to generate the Log of a ratio of 2 voltages. The output is taken from pin 14 of the LH0094 for the Log application.
$E_{L O G}=K 1 \frac{K T}{q} \ell n \frac{V_{Z}}{V_{X}}$
where $K 1=\frac{R 1+R 2}{R 2}$
If $\mathrm{K} 1=\frac{1}{\mathrm{KT} / \mathrm{q} \ell \mathrm{n} 10}$
then $E_{L O G}=\log _{10} \frac{V_{Z}}{V_{X}}$
$\mathrm{R} 1=15.9 \mathrm{R} 2$
$R 2 \approx 400 \Omega$
R2 must be a thermistor with a tempco of $\approx 0.33 \% /{ }^{\circ} \mathrm{C}$ to be compensated over temperature.

FIGURE 14. Log Amp Application

## LM122/LM322/LM3905 Precision Timers

## General Description

The LM122 series are precision timers that offer great versatility with high accuracy. They operate with unregulated supplies from 4.5 V to 40 V while maintaining constant timing periods from microseconds to hours. Internal logic and regulator circuits complement the basic timing function enabling the LM122 series to operate in many different applications with a minimum of external components.
The output of the timer is a floating transistor with built in current limiting. It can drive either ground referred or supply referred loads up to 40 V and 50 mA . The floating nature of this output makes it ideal for interfacing, lamp or relay driving, and signal conditioning where an open collector or emitter is required. A "logic reverse" circuit can be programmed by the user to make the output transistor either "on" or "off" during the timing period.
The trigger input to the LM122 series has a threshold of 1.6 V independent of supply voltage, but it is fully protected against inputs as high as $\pm 40 \mathrm{~V}$-even when using a 5 V supply. The circuitry reacts only to the rising edge of the trigger signal, and is immune to any trigger voltage during the timing periods.
An internal 3.15 V regulator is included in the timer to reject supply voltage changes and to provide the user with a convenient reference for applications other than a basic timer. External loads up to 5 mA can be driven by the regulator. An internal 2 V divider between the reference and ground sets the timing period to 1 RC . The timing period can be voltage controlled by driving this divider with an external source through the $\mathbf{V}_{\text {ADJ }}$ pin. Timing ratios of $50: 1$ can be easily achieved.

The comparator used in the LM122 utilizes high gain PNP input transistors to achieve 300 pA typical input bias current over a common mode range of OV to 3 V . A boost terminal allows the user to increase comparator operating current for timing periods less than 1 ms . This lets the timer operate over a $3 \mu$ s to multi-hour timing range with excellent repeatability.
The LM122 operates over a temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. An electrically identical LM322 is specified from $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$. The LM3905 is identical to the LM122 series except that the boost and $V_{\text {ADJ }}$ pin options are not available, limiting minimum timing period to 1 ms .

## Features

- Immune to changes in trigger voltage during timing interval
- Timing periods from microseconds to hours
- Internal logic reversal
- Immune to power supply ripple during the timing interval
- Operates from 4.5 V to 40 V supplies
- Input protected to $\pm 40 \mathrm{~V}$
- Floating transistor output with internal current limiting
- Internal regulated reference
- Timing period can be voltage controlled
- TTL compatible input and output


## Connection Diagrams




Top View
Order Number LM322N
See NS Package Number N14A


Top View
Order Number LM3905N See NS Package Number N08E

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
\begin{tabular}{lr} 
Power Dissipation & 500 mW \\
\(\mathrm{~V}^{+}\)Voltage & 40 V \\
Collector Output Voltage & 40 V \\
V \(_{\text {REF }}\) Current & 5 mA \\
Trigger Voltage & \(\pm 40 \mathrm{~V}\) \\
V \(_{\text {ADJ }}\) Voltage (Forced) & 5 V
\end{tabular}
```

40 V
40 V
5 mA

5 V

Logic Reverse Voltage
Output Short Circuit Duration (Note 1)
Lead Temperature
(Soldering, 10 sec .)
$260^{\circ} \mathrm{C}$
Operating Temperature Range

| LM122 | $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| LM322 | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |
| LM3905 | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ |

LM322
LM3905 (Note 2)

| Parameter | Conditions |  | LM122 |  | LM322 |  |  | LM3905 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Timing Ratio | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}+\leq 40 \mathrm{~V} \\ & \text { Boost Tied to } \mathrm{V}+\text {, (Note 3) } \\ & \hline \end{aligned}$ | $\left.\begin{aligned} & 0.626 \\ & 0.620 \end{aligned} \right\rvert\,$ | $\begin{aligned} & 0.632 \\ & 0.632 \end{aligned}$ | $\begin{aligned} & 0.638 \\ & 0.644 \end{aligned}$ | $\begin{aligned} & 0.620 \\ & 0.620 \end{aligned}$ | $\begin{aligned} & 0.632 \\ & 0.632 \end{aligned}$ | $\begin{aligned} & 0.644 \\ & 0.644 \end{aligned}$ | 0.620 | 0.632 | 0.644 |  |
| Comparator Input Current | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V} \\ & \text { Boost Tied to } \mathrm{V}^{+} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 30 \end{aligned}$ | $\begin{gathered} 1.0 \\ 100 \end{gathered}$ |  | $\begin{aligned} & 0.3 \\ & 30 \end{aligned}$ | $\begin{gathered} 1.5 \\ 100 \end{gathered}$ |  | 0.5 | 1.5 | $\mathrm{nA}$ $\mathrm{nA}$ |
| Trigger Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}+\leq 40 \mathrm{~V}$ | 1.2 | 1.6 | 2 | 1.2 | 1.6 | 2 | 1.2 | 1.6 | 2 | V |
| Trigger Current | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\text {TRIG }}=2 \mathrm{~V}$ |  | 25 |  |  | 25 |  |  | 25 |  | $\mu \mathrm{A}$ |
| Supply Current | $\mathrm{T}_{\mathrm{A}} \geq 25^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V}$ |  | 2.5 | 4 |  | 2.5 | 4.5 |  | 2.5 | 4.5 | mA |
| Timing Ratio | $4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V}$ <br> Boost Tied to $\mathrm{V}^{+}$ | $\begin{aligned} & 0.62 \\ & 0.62 \end{aligned}$ |  | $\begin{aligned} & 0.644 \\ & 0.644 \end{aligned}$ | $\begin{aligned} & 0.61 \\ & 0.61 \end{aligned}$ |  | $\begin{aligned} & 0.654 \\ & 0.654 \end{aligned}$ | 0.61 |  | 0.654 |  |
| Comparator Input Current | $\begin{aligned} & 4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V} \\ & \text { Boost Tied to } \mathrm{V}^{+} \text {, (Note 4) } \end{aligned}$ | -5 |  | $\begin{gathered} 5 \\ 100 \end{gathered}$ | -2 |  | $\begin{gathered} 2 \\ 150 \end{gathered}$ | -2.5 |  | 2.5 | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| Trigger Voltage | $4.5 \mathrm{~V} \leq \mathrm{V}^{+} \leq 40 \mathrm{~V}$ | 0.8 |  | 2.5 | 0.8 |  | 2.5 | 0.8 |  | 2.5 | V |
| Trigger Current | $\mathrm{V}_{\text {TRIG }}=2.5 \mathrm{~V}$ |  |  | 200 |  |  | 200 |  |  | 200 | $\mu \mathrm{A}$ |
| Output Leakage Current | $\mathrm{V}_{\text {CE }}=40 \mathrm{~V}$ |  |  | 1 |  |  | 5 |  |  | 5 | $\mu \mathrm{A}$ |
| Capacitor Saturation Voltage | $\begin{aligned} & R_{t} \geq 1 \mathrm{M} \Omega \\ & R_{t}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 2.5 \\ & 25 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 2.5 \\ & 25 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 2.5 \\ & 25 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \hline \end{aligned}$ |
| Reset Resistance |  |  | 150 |  |  | 150 |  |  | 150 |  | $\Omega$ |
| Reference Voltage | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 3 | 3.15 | 3.3 | 3 | 3.15 | 3.3 | 3 | 3.15 | 3.3 | V |
| Reference Regulation | $\begin{aligned} & 0 \leq \mathrm{lOUT} \leq 3 \mathrm{~mA} \\ & 4.5 \mathrm{~V} \leq \mathrm{V}+\leq 40 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 20 \\ 6 \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \end{aligned}$ |  | $\begin{gathered} 20 \\ 6 \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \end{aligned}$ |  | $\begin{gathered} 20 \\ 6 \end{gathered}$ | $\begin{aligned} & 50 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| Collector Saturation Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=8 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.25 \\ 0.7 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 1.4 \\ & \hline \end{aligned}$ |  | $\begin{array}{c\|} \hline 0.25 \\ 0.7 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 1.4 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.25 \\ 0.7 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 1.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Emitter Saturation Voltage | $\begin{aligned} & T_{A}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=3 \mathrm{~mA} \\ & T_{A}=25^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{L}}=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 1.8 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.2 \\ 3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 1.8 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.2 \\ 3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & 1.8 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 2.2 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Average Temperature Coefficient of Timing Ratio |  |  | 0.003 |  |  | 0.003 |  |  | 0.003 |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| Minimum Trigger Width | $\mathrm{V}_{\text {TRIG }}=3 \mathrm{~V}$ |  | 0.25 |  |  | 0.25 |  |  | 0.25 |  | $\mu \mathrm{S}$ |

Note 1: Continuous output shorts are not allowed. Short circuit duration at ambient temperatures up to $40^{\circ} \mathrm{C}$ may be calculated from $\mathrm{t}=120 / \mathrm{V}$ CE seconds, where $V_{C E}$ is the collector to emitter voltage across the output transistor during the short.
Note 2: These specifications apply for $T_{\text {AMIN }} \leq T_{A} \leq T_{A M A X}$ unless otherwise noted.
Note 3: Output pulse width can be calculated from the following equation: $t=\left(R_{t}\right)\left(C_{t}\right)\left[1-2(0.632-r)-V_{C} / V_{R E F}\right)$ where $r$ is timing ratio and $V_{C}$ is capacitor saturation voltage. This reduces to $t=\left(R_{t}\right)\left(C_{t}\right)$ for all but the most critical applications.
Note 4: Sign reversal may occur at high temperatures ( $>100^{\circ} \mathrm{C}$ ) where comparator input current is predominately leakage. See typcial curves.
Note 5: Refer to RETS122X drawing of military LM122H version for specifications.

## Typical Performance Characteristics



TL/H/7768-3











Functional Diagram


## Timing Diagram



TL/H/7768-10

## Pin Function Description

One of the main features of the LM122 is its great versatility. Since this device is unique, a description of the functions and limitations of each pin is in order. This will make it much easier to follow the discussion of the various applications presented in this note.
$\mathbf{V +}$ is the positive supply terminal of the LM122. When using a single supply, this terminal may be driven by any voltage between 4.5 V and 40 V . The effect of supply variations on timing period is less than $0.005 \% / \mathrm{V}$, so supplies with high ripple content may be used without causing pulse width changes. Supply bypassing on $\mathbf{V +}$ is not generally needed but may be necessary when driving highly reactive loads.

Quiescent current drawn from the $\mathbf{V}+$ terminal is typically 2.5 mA , independent of the supply voltage. Of course, additional current will be drawn if the reference is externally loaded.
The $\mathbf{V}_{\text {REF }}$ pin is the output of a 3.15 V series regulator referenced to the ground pin. Up to 5.0 mA can be drawn from this pin for driving external networks. In most applications the timing resistor is tied to $\mathbf{V}_{\text {REF, }}$, but it need not be in situations where a more linear charging current is required. The regulated voltage is very useful in applications where the LM122 is not used as a timer; such as switching regulators, variable reference comparators, and temperature con-

## Pin Function Description (Continued)

trollers. Typical temperature drift of the reference is less than $0.01 \% /{ }^{\circ} \mathrm{C}$.
The trigger terminal is used to start a timing cycle (see functional diagram). Initially, Q1 is saturated, $\mathrm{C}_{\mathrm{t}}$ is discharged and the latching buffer output (V1) is latched high. A trigger pulse uniatches the buffer, V1 goes low and turns Q1 off. The timing capacitor $C_{t}$ connected from R/C to GND will begin to charge. When the voltage at the R/C terminal reaches the 2.0 V threshold of the comparator, the comparator toggles, latching the buffer output (V1) in the high state. This turns on Q1, discharges the capacitor $\mathrm{C}_{\mathrm{t}}$ and the cycle is ready to begin again.
If the trigger is held high as the timing period ends, the comparator will toggle and V1 will go high exactly as before. However, V1 will not be latched and the capacitor will not discharge until the trigger again goes low. When the trigger goes low, V1 remains high but is now latched.
Trigger threshold is typically 1.6 V at $25^{\circ} \mathrm{C}$ and has a temperature dependence of $-5.0 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. Current drawn from the trigger source is typically $20 \mu \mathrm{~A}$ at threshold, rising to $600 \mu \mathrm{~A}$ at 30 V , then leveling off due to FET action of the series resistor, R5. For negative input trigger voltages, the only current drawn is leakage in the nA region. The trigger can be driven from supplies as high as $\pm 40 \mathrm{~V}$, even when device supply voltage is only 5 V .
The R/C pin is tied to the non-inverting side of the comparator and to the collector of Q1. Timing ends when the voltage on this pin reaches 2.0V (1 RC time constant referenced to the 3.15 V regulator). Q1 turns on only if the trigger voltage has dropped below threshold. In comparator or regulator applications of the timer, the trigger is held permanently high and the R/C pin acts just like the input to an ordinary comparator. The maximum voltages which can be applied to this pin are +5.5 V and -0.7 V . Current from the R/C pin is typically 300 pA when the voltage is negative with respect to the $\mathbf{V}_{\text {ADJ }}$ terminal. For higher voltages, the current drops to leakage levels. In the boosted mode, input current is typically 30 nA . Gain of the comparator is very high, 200,000 or more, depending on the state of the logic reverse pin and the connection of the output transistor.
The ground pin of the LM122 need not necessarily be tied to system ground. It can be connected to any positive or negative voltage as long as the supply is negative with respect to the $\mathbf{V}+$ terminal. Level shifting may be necessary for the input trigger if the trigger voltage is referred to system ground. This can be done by capacitive coupling or by actual resistive or active level shifting. One point must be kept in mind; the emitter output must not be held above the ground terminal with a low source impedance. This could occur, for instance, if the emitter were grounded when the ground pin of the LM122 was tied to a negative supply.
The terminal labled $\mathbf{V}_{\text {ADJ }}$ is tied to one side of the comparator and to a voltage divider between $\mathbf{V}_{\mathbf{R E F}}$ and ground. The divider voltage is set at $63.2 \%$ of $V_{\text {REF }}$ with respect to ground-exactly one RC time constant. The impedance of the divider is increased to about 30 k with a series resistor to
present a minimum load on external signals tied to $\mathbf{V}_{\text {ADJ }}$ This resistor is a pinched type with a typical variation in nominal value of $-50 \%,+100 \%$ and a TC of $0.7 \% /{ }^{\circ} \mathrm{C}$. For this reason, external signals (typically a pot between $\mathbf{V}_{\text {REF }}$ and ground) connected to $V_{\text {ADJ }}$ should have a source resistance as low as possible. For small changes in $\mathbf{V}_{\text {ADJ }}$, up to several $\mathrm{k} \Omega$ is all right, but for large variations, $250 \Omega$ or less should be maintained. This can be accomplished with a 1 k pot, since the maximum impedance from the wiper is $250 \Omega$. If a voltage is forced on $\mathrm{V}_{\text {ADJ }}$ from a hard source, voltage should be limited to -0.5 , and +5.0 V , or current limited to $\pm 1.0 \mathrm{~mA}$. This includes capacitively coupled signals because even small values of capacitors contain enough energy to degrade the input stage if the capacitor is driven with a large, fast slewing signal. The $\mathbf{V}_{\text {ADJ }}$ pin may be used to abort the timing cycle. Grounding this pin during the timing period causes the timer to react just as if the capacitor voltage had reached its normal RC trigger point; the capacitor discharges and the output charges state. An exception to this occurs if the trigger pin is held high, when the $\mathbf{V}_{\text {ADJ }}$ pin is grounded. In this case, the output changes state, but the capacitor does not discharge.
If the trigger drops while $\mathbf{V}_{\text {ADJ }}$ is being held low, discharge will occur immediately and the cycle will be over. If the trigger is still high when $V_{\text {ADJ }}$ is released, the output may or may not change state, depending on the voltage across the timing capacitor. For voltages below 2.0 V across the timing capacitor, the output will change state immediately, then once more as the voltage rises past 2.0 V . For voltages above 2.0 V , no change will occur in the output. This pin is not available on the LM2905/LM3905.
In noisy environments or in comparator-type applications, a bypass capacitor on the $\mathbf{V}_{\text {ADJ }}$ terminal may be needed to eliminate spurious outputs because it is high impedance point. The size of the cap will depend on the frequency and energy content of the noise. A $0.1 \mu \mathrm{~F}$ will generally suffice for spike suppression, but several $\mu \mathrm{F}$ may be used if the timer is subjected to high level 60 Hz EMI.
The emitter and the collector outputs of the timer can be treated just as if they were an ordinary transistor with 40 V minimum collector-emitter breakdown voltage. Normally, the emitter is tied to the ground pin and the signal is taken from the collector, or the collector is tied to $\mathbf{V}^{+}$and the signal is taken from the emitter. Variations on these basic connections are possible. The collector can be tied to any positive voltage up to 40 V when the signal is taken from the emitter. However, the emitter will not be pulled higher than the supply voltage on the $\mathbf{V}+$ pin. Connecting the collector to a voltage less than the $\mathbf{V}^{+}$voltage is allowed. The emitter should not be connected to a low impedance load other than that to which the ground pin is tied. The transistor has built-in current limiting with a typical knee current of 120 mA . Temporary short circuits are allowed; even with collectoremitter voltages up to 40 V . The power x time product, however, must not exceed 15 watt-seconds for power levels above the maximum rating of the package. A short to 30 V ,

## Pin Function Description (Continued)

for instance, cannot be held for more than 4 seconds. These levels are based on $40^{\circ} \mathrm{C}$ maximum initial chip temperature. When driving inductive loads, always use a clamp diode to protect the transistor from inductive kick-back.
A boost pin is provided on the LM122 to increase the speed of the internal comparator. The comparator is normally operated at low current levels for lowest possible input current.
For timing periods less than 1 ms , where low input current is not needed, comparator operating current can be increased several orders of magnitude. Shorting the boost terminal to $\mathbf{V}+$ increases the emitter current of the vertical PNP drivers in the differential stage from 25 nA to $5 \mu \mathrm{~A}$. This pin is not available on the LM3905.
With the timer in the unboosted state, timing periods are accurate down to about 1 ms . In the boosted mode, loss of accuracy due to comparator speed is only about 800 ns , so timing periods of several microseconds can be used. The 800 ns error is relatively insensitive to temperature, so temperature coefficient of pulse width is still good.
The Logic pin is used to reverse the signal appearing at the output transistor. An open or "high" condition on the logic pin programs the output transistor to be "off" during the timing period and "on" all other times. Grounding the logic pin reverses the sequence to make the transistor "on" during the timing period. Threshold for the logic pin is typically 100 mV with $150 \mu \mathrm{~A}$ flowing out of the terminal. If an active drive to the logic pin is desired, a saturated transistor drive is recommended, either with a discrete transistor or the open collector output of integrated logic. A maximum $V_{\text {SAT }}$ of 25 mV at $200 \mu \mathrm{~A}$ is required. Minimum and maximum voltages that may appear on the logic pin are 0 and +5.0 , respectively.

## Typical Applications

## Basic Timers

Figure 1 is a basic timer using the collector output. $R_{t}$ and $C_{t}$ set the time interval with $R_{L}$ as the load. During the timing interval the output may be either high or low depending on the connection of the logic pin. Timing waveforms are shown in the sketch along side Figure 1. Note that the trigger pulse may be either shorter or longer than the output pulse width.
Figure 2 is again a basic timer, but with the output taken from the emitter of the output transistor. As with the collector output, either a high or low condition may be obtained during the timing period.

## Simulating a Thermal Delay Relay

Figure 3 is an application where the LM122 is used to simulate a thermal delay relay which prevents power from being applied to other circuitry until the supply has been on for some time. The relay remains de-energized for $R_{t} C_{t}$ seconds after $\mathrm{V}_{\mathrm{CC}}$ is applied, then closes and stays energized until $\mathrm{V}_{\mathrm{CC}}$ is turned off. Figure 4 is a similar circuit except that the relay is energized as soon as $V_{C C}$ is applied. $R_{t} C_{t}$ seconds later, the relay is de-energized and stays off until the $V_{C C}$ supply is recycled.


TL/H/7768-11
FIGURE 1. Basic Timer-Collector Output and Timing Chart


TL/H/7768-12
FIGURE 2. Basic Timer-Emitter Output and Timing Chart


TL/H/7768-13
FIGURE 3. Time Out on Power Up (Relay Energized $\mathbf{R}_{\mathbf{t}} \mathbf{C}_{\mathbf{t}}$ Seconds after $\mathrm{V}_{\mathrm{Cc}}$ is Applied)

## +5V Supply Driving 28V Relay

Figure 5 shows the timer interfacing 5 V logic to a high voltage relay. Although the $\mathrm{V}+$ terminal could be tied to the +28 V supply, this may be an unnecessary waste of power in the IC or require extra wiring if the LM122 is on a logic card. In either case, the threshold for the trigger is 1.6 V .

## Typical Applications (Continued)



TL/H/7768-14
FIGURE 4. Time Out on Power Up (Relay Energized Until $\mathbf{R}_{\mathbf{t}} \mathbf{C}_{\mathbf{t}}$ Seconds After $\mathbf{V}_{\mathbf{C C}}$ is Applied)


TL/H/7768-15
FIGURE 5. 5V Logic Supply Driving 28V Relay

## 30V Supply Interfacing with 5V Logic

Figure 6 indicates the ability of the timer to interface to digital logic when operating off a high supply voltage. VOUT swings between +5 V and ground with a minimum fanout of 5 for medium speed TTL. If the logic is sensitive to rise/fall time of the trailing edge of the output pulse, the trigger pin should be low at that time.


TL/H/7768-16
FIGURE 6. 30V Supply Interfacing with 5V Logic

## Astable Operation

The LM122 can be made into a self-starting oscillator by feeding the output back to the trigger input through a capacitor as shown in Figure 7. Operating frequency is $1 /\left(R_{t}+\right.$ $\left.R_{1}\right)\left(C_{t}\right)$. The output is a narrow negative pulse whose width is approximately $2 \mathrm{R}_{2} \mathrm{C}_{\mathrm{f}}$. For optimum frequency stability, $\mathrm{C}_{f}$ should be as small as possible. The minimum value is deter-
mined by the time required to discharge $C_{t}$ through the internal discharge transistor. A conservative value for $\mathrm{C}_{f}$ can be chosen from the graph included with Figure 20. For frequencies below 1 kHz , the frequency error introduced by $\mathrm{C}_{f}$ is a few tenths of one percent or less for $R_{t} \geq 500 \mathrm{k}$.


TL/H/7768-17


TL/H/7768-18
FIGURE 7. Oscillator

## One Hour Timer with Reset and Manual Cycle End

Figure 8 shows the LM122 connected as a one hour timer with manual controls for start, reset, and cycle end. S1 starts timing, but has no effect after timing has started. S2 is a center off switch which can either end the cycle prematurely with the appropriate change in output state and discharging of $C_{t}$, or cause $C_{t}$ to be reset to $O V$ without a change in output. In the latter case, a new timing period starts as soon as S 2 is released.


FIGURE 8. One Hour Timer with Reset and Manual Cycle End

## Typical Applications (Continued)

The average charging current through $R_{t}$ is about 30 nA , so some attention must be paid to parts layout to prevent stray leakage paths. The suggested timing capacitor has a typical self time constant of 300 hours and a guaranteed minimum of 25 hours at $+25^{\circ} \mathrm{C}$. Other capacitor types may be used if sufficient data is available on their leakage characteristics.

## Two Terminal Time Delay Switch

The LM122 can be used as a two terminal time delay switch if an "on" voltage drop of 2 V to 3 V can be tolerated. In Figure 9, the timer is used to drive a relay "on" $R_{t} \bullet C_{t}$ seconds after application of power. "Off" current of the switch is 4 mA maximum, and "on" current can be as high as 50 mA .

## Zero Power Dissipation Between Timing Intervals

In some applications it is desirable to reduce supply current drain to zero between timing cycles. In Figure 10 this is accomplished by using an external PNP as a latch to drive the $V^{+}$pin of the timer.
Between timing periods Q1 is off and no supply current is drawn. When a trigger pulse of 5 V minimum amplitude is received, the LM122 output transistor and Q1 latch for the duration of the timing period. D1 prevents the step on the $\mathrm{V}^{+}$pin from coupling back into the trigger pin. If the trigger input is a short pulse, C1 and R2 may be eliminated. $\mathrm{R}_{\mathrm{L}}$ must have a minimum value of $\left(\mathrm{V}_{\mathrm{CC}}\right) /(2.5 \mathrm{~mA})$.


TL/H/7768-20
FIGURE 9. 2-Terminal Time Delay Switch

## Frequency to Voltage Converter

An accurate frequency to voltage converter can be made with the LM122 by averaging output pulses with a simple one pole filter as shown in Figure 11. Pulse width is adjusted with R2 to provide initial calibration at 10 kHz . The collector of the output transistor is tied to $\mathrm{V}_{\text {REF }}$, giving constant amplitude pulses equal to $V_{\text {REF }}$ at the emitter output. R4 and C1 filter the pulses to give a dc output equal to, $\left(\mathrm{R}_{\mathrm{t}}\right)\left(\mathrm{C}_{\mathrm{t}}\right)\left(\mathrm{V}_{\mathrm{REF}}\right)(\mathrm{f})$. Linearity is about $0.2 \%$ for a 0 V to 1 V output. If better linearity is desired R5 can be tied to the summing node of an op amp which has the filter in the feedback path. If a low output impedance is desired, a unity gain buffer such as the LM110 can be tied to the output. An analog meter can be driven directly by placing it in series with R5 to ground. A series RC network across the meter to provide damping will improve response at very low frequencies.

## Pulse Width Detector

By driving the logic terminal of the LM122 simultaneous to the trigger input, a simple, accurate pulse width detector can be made (Figure 12).


TL/H/7768-21
FIGURE 10. Zero Power Dissipation Between Timing Intervals


TL/H/7768-22
FIGURE 11. Frequency to Voltage Converter. (Tachometer) Output Independent of Supply Voltage.


## Typical Applications (Continued)

In this application the logic terminal is normally held high by R3. When a trigger pulse is received, Q1 is turned on, driving the logic terminal to ground. The result of triggering the timer and reversing the logic at the same time is that the output does not change from its initial low condition. The only time the output will change states is when the trigger input stays high longer than one time period set by $R_{t}$ and $C_{t}$. The output pulse width is equal to the input trigger width minus $R_{t} \bullet C_{t}$. C2 insures no output pulse for short (<RC) trigger pulses by prematurely resetting the timing capacitor when the trigger pulse drops. $C_{L}$ filters the narrow spikes which would occur at the output due to propagation delays during switching.

## 5V Switching Regulator

Figure 13 is an application where the LM122 does not use its timing function. A switching regulator is made using the internal reference and comparator to drive a PNP transistor switch. Features of this circuit include a 5.5 V minimum input voltage at 1A output current, low part count, and good efficiency ( $>75 \%$ ) for input voltages to 10 V . Line and load regulation are less than $0.5 \%$ and output ripple at the switching frequency is only 30 mV . Q1 is an inexpensive plastic device which does not need a heatsink for ambient temperature up to $50^{\circ} \mathrm{C}$. D1 should be a fast switching diode. Output voltage can be adjusted between 1V and 30V by choosing proper values for R2, R3, R4, and R5. For outputs less than 2 V , a divider with $250 \Omega$ Thevinin resistance must be connected between $V_{\text {REF }}$ and ground with its tap point tied to $\mathrm{V}_{\text {ADJ }}$.

*No. 22 Wire Wound on Molybdenum Permalloy Core TL/H/7768-24
FIGURE 13. 5V Switching Regulator with 1 Amp Output and 5.5V Minimum Input

## Application Hints

## Aborting a Timing Cycle

The LM122 does not have an input specifically allocated to a stop-timing function. If such a function is desired, it may be accomplished several ways:

- Ground $\mathrm{V}_{\mathrm{ADJ}}$
- Raise R/C more positive than $V_{A D J}$
- Wire "OR" the output

Grounding $\mathrm{V}_{\text {ADJ }}$ will end the timing cycle just as if the timing capacitor had reached its normal discharge point. A new timing cycle can be started by the trigger terminal as soon as the ground is released. A switching transistor is best for driving $V_{\text {ADJ }}$ to as near ground as possible. Worst case sink current is about $300 \mu \mathrm{~A}$.
A timing cycle may also be ended by a positive pulse to a resistor ( $R \leq R_{t} / 100$ ) in series with the timing capacitor. The pulse amplitude must be at least equal to $\mathrm{V}_{\text {ADJ }}(2.0 \mathrm{~V}$ ), but should not exceed 5.0 V . When the timing capacitor discharges, a negative spike of up to 2.0 V will occur across the resistor, so some caution must be used if the drive pulse is used for other circuitry.


FIGURE 14. Cycle Interrupt
The output of the timer can be wire ORed with a discrete transistor or an open collector logic gate output. This allows overriding of the timer output, but does not cause the timer to be reset until its normal cycle time has elapsed.

## Using the LM122 as a Comparator

A built-in reference and zero volt common mode limit make the LM122 very useful as a comparator. Threshold may be adjusted from zero to three volts by driving the $\mathrm{V}_{\text {ADJ }}$ terminal with a divider tied to $\mathrm{V}_{\text {REF }}$. Stability of the reference voltage is typically $\pm 1 \%$ over a temperature range of $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. Offset voltage drift in the comparator is typically $25 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ in the boosted mode and $50 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$ unboosted. A resistor can be inserted in series with the input to allow overdrives up to $\pm 50 \mathrm{~V}$ as shown in Figure 15. There is actually no limit on input voltage as long as current is limited to $\pm 1 \mathrm{~mA}$. The resistor shown contributes a worst case of 5 mV to initial offset. In the unboosted mode, the error drops to 0.25 mV maximum. The capability of operating off a single 5 V supply with internal reference should make this comparator very useful.

## Application Hints (Continued)



TL/H/7768-26
FIGURE 15. Comparator with OV to 3 V Threshold

## Eliminating Timing Cycle Upon Initial

## Application of Power

The LM122 will normally start a timing cycle (with no trigger input) when $\mathrm{V}^{+}$is first turned on. If this characteristic is undesirable, it can be defeated by tying the timing capacitor to $V_{\text {REF }}$ instead of ground as shown in Figure 16. This connection does not affect operation of the timer in any other way. If an electrolytic timing capacitor is used, be sure the negative end is tied to the R/C pin and the positive end to $V_{\text {REF }}$ A $1.0 \mathrm{k} \Omega$ resistor should be included in series with the timing capacitor to limit the surge current load on $\mathrm{V}_{\text {REF }}$ when the capacitor is discharged.


TL/H/7768-27
FIGURE 16. Eliminating Initial Timing Cycle

## Using Dual Supplies

The LM122 can be operated off dual supplies as shown in Figure 17. The only limitation is that the emitter terminal cannot be tied to ground, it must either drive a load referred to V - or be actually tied to $\mathrm{V}^{-}$as shown. Although capacitive coupling is shown for the trigger input (to allow 5 V triggering), a resistor can be substituted for C1. R2 must be chosen to give proper level shifting between the trigger signal and the trigger pin of the timer. Worst case "lo" on the trigger pin (with respect to $\mathrm{V}^{-}$) is 0.8 V , and worst case
"high" is 2.5 V . R2 may be calculated from the divider equation with R1 to give these levels.

*Select for Proper Level Shift
Emitter Terminal or Emitter Load must be Tied to GND Pin of Timer
FIGURE 17. Operating Off Dual Supplies

## Linearizing the Charging Sweep

In some applications (such as a linear pulse width modulator) it may be desirable to have the timing capacitor charge from a constant current source. A simple way to accomplish this is shown in Figure 18.


TL/H/7768-29

## FIGURE 18. Temperature Compensated Linear Charging Sweep

Q1 converts the current through R1 to a current source independent of the voltage across $\mathrm{C}_{\mathrm{t}}$. R2, R3, D1, and D2 are added to make the current through R1 independent of supply variations and temperature changes. (D2 is a low TC type) D2 and R3 can be omitted if the $\mathrm{V}^{+}$supply is stable and D1 and R2 can be omitted also if temperature stability is not critical. With D1, D2, R2 and R3 omitted, the current through R1 will change about $0.015 \% /{ }^{\circ} \mathrm{C}$ with a 15 V supply and $0.1 \% /{ }^{\circ} \mathrm{C}$ with a 5.0 V supply.

## Application Hints (Continued)

## Triggering with Negative Edge

Although the LM122 is triggered by a positive going trigger signal, a differentiator tied to a normally "high" trigger will result in negative edge triggering. In Figure 19, R1 serves the dual purpose of holding the trigger pin normally high and differentiating the input trigger pulse coupled through C1. The timing diagram included with Figure 21 shows that triggering actually occurs a short time after the negative going trigger, while positive going triggers have no effect. The delay time between a negative trigger signal and actual starts of timing is approximately ( 0.5 to 1.5 ) ( $\mathrm{R} 1 \bullet \mathrm{C} 1$ ) depending on the trigger amplitude, or about 2.5 to $7.5 \mu \mathrm{~s}$ with the values shown. This time will have to be increased for $C_{t}$ larger than $0.01 \mu \mathrm{~F}$ because $\mathrm{C}_{\mathrm{t}}$ is charged to $\mathrm{V}_{\text {REF }}$ whenever the trigger pin is kept high and must reset itself during the short time that the trigger pin voltage is low. A conservative value for C 1 is:

$$
C 1 \geq \frac{C_{t}}{10}
$$

## Chain of Timers

The LM122 can be connected as a chain of timers quite easily with no interface required. In Figure 20A and 20B, two

(a)


TL/H/7768-32


TL/H/7768-33
(b)

FIGURE 20. Chain of Timers

## LM194/LM394 Supermatch Pair

## General Description

The LM194 and LM394 are junction isolated ultra wellmatched monolithic NPN transistor pairs with an order of magnitude improvement in matching over conventional transistor pairs. This was accomplished by advanced linear processing and a unique new device structure.
Electrical characteristics of these devices such as drift versus initial offset voltage, noise, and the exponential relationship of base-emitter voltage to collector current closely approach those of a theoretical transistor. Extrinsic emitter and base resistances are much lower than presently available pairs, either monolithic or discrete, giving extremely low noise and theoretical operation over a wide current range. Most parameters are guaranteed over a current range of $1 \mu \mathrm{~A}$ to 1 mA and OV up to 40 V collector-base voltage, ensuring superior performance in nearly all applications.
To guarantee long term stability of matching parameters, internal clamp diodes have been added across the emitterbase junction of each transistor. These prevent degradation due to reverse biased emitter current-the most common cause of field failures in matched devices. The parasitic isolation junction formed by the diodes also clamps the substrate region to the most negative emitter to ensure complete isolation between devices.
The LM194 and LM394 will provide a considerable improvement in performance in most applications requiring a closely
matched transistor pair. In many cases, trimming can be eliminated entirely, improving reliability and decreasing costs. Additionally, the low noise and high gain make this device attractive even where matching is not critical.
The LM194 and LM394/LM394B/LM394C are available in an isolated header 6 -lead TO-5 metal can package. The LM394/LM394B/LM394C are available in an 8-pin plastic dual-in-line package. The LM194 is identical to the LM394 except for tighter electrical specifications and wider temperature range.

## Features

■ Emitter-base voltage matched to $50 \mu \mathrm{~V}$

- Offset voltage drift less than $0.1 \mu \mathrm{~V} /{ }^{\circ} \mathrm{C}$
- Current gain ( $\mathrm{h}_{\mathrm{FE}}$ ) matched to $2 \%$
- Common-mode rejection ratio greater than 120 dB
- Parameters guaranteed over $1 \mu \mathrm{~A}$ to 1 mA collector current
- Extremely low noise
- Superior logging characteristics compared to conventional pairs
■ Plug-in replacement for presently available devices


## Typical Applications



## Absolute Maximum Ratings

| If Military/Aerospace specified devices are required, |  |
| :--- | ---: |
| please contact the National Semiconductor Sales |  |
| Office/Distributors for availability and specifications. |  |
| (Note 4) |  |
| Collector Current | 20 mA |
| Collector-Emitter Voltage | $\mathrm{V}_{\mathrm{MAX}}$ |
| Collector-Emitter Voltage | 35 V |
| LM394C | 20 V |
| Collector-Base Voltage | 35 V |
| LM394C | 20 V |
| Collector-Substrate Voltage | 35 V |
| LM394C | 20 V |
| Collector-Collector Voltage | 35 V |
| LM394C | 20 V |


| Base-Emitter Current | $\pm 10 \mathrm{~mA}$ |
| :--- | ---: |
| Power Dissipation | 500 mW |
| Junction Temperature |  |
| LM194 | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| LM394/LM394B/LM394C | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Soldering Information |  |
| Metal Can Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Dual-In-Line Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| $\quad$ Vapor Phase ( 60 sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting and their Effects on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics ( $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$ )

| Parameter | Conditions | LM194 |  |  | LM394 |  |  | LM394B/394C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Current Gain ( $\mathrm{h}_{\mathrm{FE}}$ ) | $\begin{aligned} & V_{C B}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{MAX}} \text { (Note 1) } \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{C}}=100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \\ & I_{C}=1 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $\begin{aligned} & 350 \\ & 350 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 700 \\ & 550 \\ & 450 \\ & 300 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 300 \\ & 250 \\ & 200 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 700 \\ & 550 \\ & 450 \\ & 300 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 225 \\ & 200 \\ & 150 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 400 \\ & 300 \\ & 200 \end{aligned}$ |  |  |
| Current Gain Match, (hfE Match) $=\frac{100\left[\Delta \mathrm{I}_{\mathrm{B}}\right]\left[h_{\mathrm{FE}(\mathrm{MIN})}\right]}{\mathrm{I}_{\mathrm{C}}}$ | $\begin{aligned} & V_{C B}=0 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{MAX}} \\ & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \text { to } 1 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | 2 |  | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | 4 |  | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ | 5 | $\begin{aligned} & \% \\ & \% \end{aligned}$ |
| Emitter-Base Offset Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CB}}=0 \\ & \mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A} \text { to } 1 \mathrm{~mA} \end{aligned}$ |  | 25 | 100 |  | 25 | 150 |  | 50 | 200 | $\mu \mathrm{V}$ |
| Change in Emitter-Base Offset Voltage vs Collector-Base Voltage (CMRR) | (Note 1) $\mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A}$ to 1 mA , $V_{C B}=O V$ to $V_{M A X}$ |  | 10 | 25 |  | 10 | 50 |  | 10 | 100 | $\mu \mathrm{V}$ |
| Change in Emitter-Base Offset Voltage vs Collector Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CB}}=0 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{C}}=1 \mu \mathrm{~A} \text { to } 0.3 \mathrm{~mA} \end{aligned}$ |  | 5 | 25 |  | 5 | 50 |  | 5 | 50 | $\mu \mathrm{V}$ |
| Emitter-Base Offset Voltage Temperature Drift | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \text { to } 1 \mathrm{~mA} \text { (Note 2) } \\ & \mathrm{I}_{\mathrm{C} 1}=\mathrm{I}_{\mathrm{C} 2} \\ & \mathrm{~V}_{\mathrm{OS}} \text { Trimmed to } 0 \text { at } 25^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.08 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.1 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.08 \\ & 0.03 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 0.3 \end{aligned}$ |  | $\begin{gathered} 0.2 \\ 0.03 \\ \hline \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Logging Conformity | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=3 \mathrm{nA} \text { to } 300 \mu \mathrm{~A}, \\ & \mathrm{~V}_{\mathrm{CB}}=0,(\text { Note } 3) \end{aligned}$ |  | 150 |  |  | 150 |  |  | 150 |  | $\mu \mathrm{V}$ |
| Collector-Base Leakage | $V_{C B}=V_{\text {MAX }}$ |  | 0.05 | 0.25 |  | 0.05 | 0.5 |  | 0.05 | 0.5 | nA |
| Collector-Collector Leakage | $V_{C C}=V_{\text {MAX }}$ |  | 0.1 | 2.0 |  | 0.1 | 5.0 |  | 0.1 | 5.0 | nA |
| Input Voltage Noise | $\begin{aligned} & I_{C}=100 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CB}}=0 \mathrm{~V}, \\ & \mathrm{f}=100 \mathrm{~Hz} \text { to } 100 \mathrm{kHz} \end{aligned}$ |  | 1.8 |  |  | 1.8 |  |  | 1.8 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| Collector to Emitter Saturation Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=100 \mu \mathrm{~A} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ |  |  | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ |  |  | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ |  | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |

Note 1: Collector-base voltage is swept from 0 to $\mathrm{V}_{\mathrm{MAX}}$ at a collector current of $1 \mu \mathrm{~A}, 10 \mu \mathrm{~A}, 100 \mu \mathrm{~A}$, and 1 mA .
Note 2: Offset voltage drift with $\mathrm{V}_{\mathrm{OS}}=0$ at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ is valid only when the ratio of $\mathrm{I}_{\mathrm{C} 1}$ to $\mathrm{I}_{\mathrm{C} 2}$ is adjusted to give the initial zero offset. This ratio must be held to within $0.003 \%$ over the entire temperature range. Measurements taken at $+25^{\circ} \mathrm{C}$ and temperature extremes.
Note 3: Logging conformity is measured by computing the best fit to a true exponential and expressing the error as a base-emitter voltage deviation.
Note 4: Refer to RETS194X drawing of military LM194H version for specifications.

Typical Applications (Continued)
Fast, Accurate Logging Amplifier, $\mathrm{V}_{\mathbf{I N}}=10 \mathrm{~V}$ to 0.1 mV or $\mathrm{I}_{\mathrm{IN}}=1 \mathrm{~mA}$ to 10 nA


TL/H/9241-3
*1 $\mathrm{k} \Omega( \pm 1 \%)$ at $25^{\circ} \mathrm{C},+3500 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
Available from Vishay Ultronix, Grand Junction, CO, Q81 Series.

$$
V_{\text {OUT }}=-\log _{10}\left(\frac{V_{\text {IN }}}{V_{\mathrm{REF}}}\right)
$$

Voltage Controlled Variable Gain Amplifier


TL/H/9241-4
*R8-R10 and D2 provide a temperature
independent gain control.
$\mathrm{G}=-336 \mathrm{~V} 1(\mathrm{~dB})$
Distortion < 0.1\% Bandwidth $>1 \mathrm{MHz}$ 100 dB gain range

## Precision Low Drift Operational Amplifier



High Accuracy One Quadrant Multiplier/Divider

$V_{\text {OUT }}=\frac{(X)(Y)}{(Z)} ;$ positive inputs only.
*Typical linearity $0.1 \%$

Typical Applications (Continued)
High Performance Instrumentation Amplifier


TL/H/9241-7
Linearity of Gain ( $\pm 10 \mathrm{~V}$ Output)
Common-Mode Rejection Ratio $(60 \mathrm{~Hz})$
Common-Mode Rejection Ratio $(1 \mathrm{kHz})$
Power Supply Rejection Ratio
$\quad$ +Supply
$\quad$ - Supply
Bandwidth ( -3 dB )
Slew Rate
Offset Voltage Drift**
Common-Mode Input Resistance
Differential Input Resistance
Input Referred Noise ( $100 \mathrm{~Hz} \leq \mathrm{f} \leq 10 \mathrm{kHz}$ )
Input Bias Current
Input Offset Current
Common-Mode Range
Output Swing (R $=10 \mathrm{k} \Omega$ )
${ }^{*}$ Assumes $\leq 5 \mathrm{ppm}{ }^{\circ} \mathrm{C}$ tracking of resistors

| $\mathbf{G}=10,000$ | $=1,000$ | $\mathbf{G}=100$ | $\mathbf{G}=10$ |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\leq 0.01$ | $\leq 0.01$ | $\leq 0.02$ | $\leq 0.05$ |
|  | $\%$ |  |  |  |
| $\geq 120$ | $\geq 120$ | $\geq 110$ | $\geq 90$ | dB |
|  | $\geq 110$ | $\geq 110$ | $\geq 90$ | $\geq 70$ | dB

Typical Performance Characteristics




Input Voltage Nolse vs Frequency


Typical Performance Characteristics (Continued)


## Connection Diagrams



TL/H/9241-12

Order Number LM194H, LM194H/883*, LM394H, LM394BH or LM394CH See NS Package Number H06C

Dual-In-Line and Small Outline Packages


Order Number LM394N or LM394CN See NS Package Number N08E

## LM195/LM295/LM395 Ultra Reliable Power Transistors

## General Description

The LM195/LM295/LM395 are fast, monolithic power transistors with complete overload protection. These devices, which act as high gain power transistors, have included on the chip, current limiting, power limiting, and thermal overload protection making them virtually impossible to destroy from any type of overload. In the standard TO-3 transistor power package, the LM195 will deliver load currents in excess of 1.0A and can switch 40 V in 500 ns .

The inclusion of thermal limiting, a feature not easily available in discrete designs, provides virtually absolute protection against overload. Excessive power dissipation or inadequate heat sinking causes the thermal limiting circuitry to turn off the device preventing excessive heating.
The LM195 offers a significant increase in reliability as well as simplifying power circuitry. In some applications, where protection is unusually difficult, such as switching regulators, lamp or solenoid drivers where normal power dissipation is low, the LM195 is especially advantageous.
The LM195 is easy to use and only a few precautions need be observed. Excessive collector to emitter voltage can destroy the LM195 as with any power transistor. When the device is used as an emitter follower with low source impedance, it is necessary to insert a 5.0k resistor in series with the base lead to prevent possible emitter follower oscilla-
tions. Although the device is usually stable as an emitter follower, the resistor eliminates the possibility of trouble without degrading performance. Finally, since it has good high frequency response, supply bypassing is recommended.

For low-power applications (under 100 mA ), refer to the LP395 Ultra Reliable Power Transistor.
The LM195/LM295/LM395 are available in standard TO-3 power packages and solid Kovar TO-5. The LM195 is rated for operation from $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$, the LM295 from $-25^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ and the LM 395 from $0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

## Features

- Internal thermal limiting
- Greater than 1.0A output current
- $3.0 \mu \mathrm{~A}$ typical base current
- 500 ns switching time
- 2.0V saturation
- Base can be driven up to 40V without damage
- Directly interfaces with CMOS or TTL
- 100\% electrical burn-in


## Simplified Circuit



## Connection Diagrams



Bottom View
Order Number LM195K, LM295K or LM395K See NS Package Number K02A

TO-5 Metal Can Package


Bottom View
Order Number LM195H, LM295H or LM395H
See NS Package Number H03B


TO-202 Plastic Package


Order Number LM395P
See NS Package Number P03A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Collector to Emitter Voltage

| LM195, LM295 | 42 V |
| :--- | :--- |
| LM395 | 36 V |
| Collector to Base Voltage |  |
| LM195, LM295 | 42 V |
| LM395 | 36 V |
| Base to Emitter Voltage (Forward) |  |
| LM195, LM295 | 42 V |
| LM395 | 36 V |

## Preconditioning

100\% Burn-In In Thermal Limit
Electrical Characteristics (Note 1)

| Parameter | Condlitions | LM195, LM295 |  |  | LM395 |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Collector-Emitter Operating Voltage (Note 3) | $\mathrm{l}_{\mathrm{Q}} \leq \mathrm{I}_{\mathrm{C}} \leq \mathrm{l}_{\text {MAX }}$ |  |  | 42 |  |  | 36 | V |
| Base to Emitter Breakdown Voltage | $0 \leq \mathrm{V}_{\text {CE }} \leq \mathrm{V}_{\text {CEMAX }}$ | 42 |  |  | 36 | 60 |  | V |
| Collector Current TO-3, TO-220 TO-5, TO-202 | $\begin{aligned} & V_{C E} \leq 15 \mathrm{~V} \\ & V_{C E} \leq 7.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 1.8 \end{aligned}$ |  | 1.0 1.0 | 2.2 <br> 1.8 <br> 1 |  | $\begin{aligned} & \mathrm{A} \\ & \mathrm{~A} \end{aligned}$ |
| Saturation Voltage | $\mathrm{I}_{\mathrm{C}} \leq 1.0 \mathrm{~A}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 1.8 | 2.0 |  | 1.8 | 2.2 | V |
| Base Current | $\begin{aligned} & 0 \leq I_{C} \leq I_{\text {MAX }} \\ & 0 \leq V_{\text {CE }} \leq V_{\text {CEMAX }} \end{aligned}$ |  | 3.0 | 5.0 |  | 3.0 | 10 | $\mu \mathrm{A}$ |
| Quiescent Current (l) | $\begin{aligned} & V_{b e}=0 \\ & 0 \leq V_{C E} \leq V_{C E M A X} \end{aligned}$ |  | 2.0 | 5.0 |  | 2.0 | 10 | mA |
| Base to Emitter Voltage | $\mathrm{I}_{\mathrm{C}}=1.0 \mathrm{~A}, \mathrm{~T}_{\text {A }}=+25^{\circ} \mathrm{C}$ |  | 0.9 |  |  | 0.9 |  | V |
| Switching Time | $\begin{aligned} & \mathrm{V}_{C E}=36 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=36 \Omega, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ |  | 500 |  |  | 500 |  | ns |
| Thermal Resistance Junction to Case (Note 2) | TO-3 Package (K) |  | 2.3 | 3.0 |  | 2.3 | 3.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | TO-5 Package (H) |  | 12 | 15 |  | 12 | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | TO-220 Package (T) |  |  |  |  | 4 | 6 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | TO-202 Package (P) |  |  |  |  | 12 | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

Note 1: Unless otherwise specified, these specifications apply for $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+150^{\circ} \mathrm{C}$ for the $\mathrm{LM} 195,-25^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{j}} \leq+150^{\circ} \mathrm{C}$ for the LM 295 and $0^{\circ} \mathrm{C} \leq$ $+125^{\circ} \mathrm{C}$ for the LM395.

Note 2: Without a heat sink, the thermal resistance of the TO-5 package is about $+150^{\circ} \mathrm{C} / \mathrm{W}$, while that of the $\mathrm{TO}-3$ package is $+35^{\circ} \mathrm{C} / \mathrm{W}$.
Note 3: Selected devices with higher breakdown available.
Note 4: Refer to RETS195H and RETS195K drawings of military LM195H and LM195K versions for specifications.

## Typical Performance Characteristics (for K and T Packages)



Typical Performance Characteristics (for K and T Packages) (Continued)


TL/H/6009-7


TL/H/6009-9


TL/H/6009-8

frequency ( Hz )



## Typical Applications (Continued)



TL/H/6009-17
1.0 Amp Positive Voltage Regulator


TL/H/6009-18

Fast Optically Isolated Switch


Optically Isolated Power Transistor



Typical Applications (Continued)



TL/H/6009-30
*Prevents storage with fast fall time square wave drive


TL/H/6009-31

Typical Applications (Continued)

*Sixty turns wound on Arnold Type A-083081-2 core.
**Four devices in parallel
$\dagger$ Solid tantalum

National
Semiconductor

## LM555/LM555C Timer

## General Description

The LM555 is a highly stable device for generating accurate time delays or oscillation. Additional terminals are provided for triggering or resetting if desired. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free running frequency and duty cycle are accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output circuit can source or sink up to 200 mA or drive TTL circuits.

## Features

- Direct replacement for SE555/NE555
- Timing from microseconds through hours
- Operates in both astable and monostable modes
- Adjustable duty cycle
- Output can source or sink 200 mA
- Output and supply TTL compatible
- Temperature stability better than $0.005 \%$ per ${ }^{\circ} \mathrm{C}$
- Normally on and normally off output


## Applications

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Linear ramp generator


## Schematic Diagram



## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

## Supply Voltage

$+18 \mathrm{~V}$
Power Dissipation (Note 1)

| LM555H, LM555CH | 760 mW |
| :--- | ---: |
| LM555, LM555CN | 1180 mW |
| Operating Temperature Ranges | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| LM555C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |


| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Soldering Information |  |
| Dual-In-Line Package |  |
| Soldering (10 Seconds) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| $\quad$ Vapor Phase ( 60 Seconds) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 Seconds) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}\right.$ to +15 V , unless othewise specified)

| Parameter | Conditions | Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LM555 |  |  | LM555C |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage |  | 4.5 |  | 18 | 4.5 |  | 16 | V |
| Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \text { (Low State) }(\text { Note 2) } \\ & \hline \end{aligned}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 5 \\ 12 \end{gathered}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 6 \\ 15 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Timing Error, Monostable Initial Accuracy Drift with Temperature <br> Accuracy over Temperature Drift with Supply | $\begin{aligned} & \mathrm{R}_{\mathrm{A}}=1 \mathrm{k} \text { to } 100 \mathrm{k} \Omega, \\ & \mathrm{C}=0.1 \mu \mathrm{~F},(\text { Note } 3) \end{aligned}$ |  | $\begin{gathered} 0.5 \\ 30 \\ \\ 1.5 \\ 0.05 \end{gathered}$ |  |  | $\begin{gathered} 1 \\ 50 \\ \\ 1.5 \\ 0.1 \end{gathered}$ |  | ppm $/{ }^{\circ} \mathrm{C}$ $\begin{gathered} \% \\ \% / \mathrm{V} \\ \hline \end{gathered}$ |
| Timing Error, Astable Initial Accuracy Drift with Temperature <br> Accuracy over Temperature Drift with Supply | $\begin{aligned} & \mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \text { to } 100 \mathrm{k} \Omega, \\ & \mathrm{C}=0.1 \mu \mathrm{~F},(\text { Note } 3) \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 90 \\ \\ 2.5 \\ 0.15 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 2.25 \\ 150 \\ \\ 3.0 \\ 0.30 \\ \hline \end{gathered}$ |  | $\begin{gathered} \% \\ \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ \\ \% \\ \% / \mathrm{V} \\ \hline \end{gathered}$ |
| Threshold Voltage |  |  | 0.667 |  |  | 0.667 |  | $\times \mathrm{V}_{\mathrm{CC}}$ |
| Trigger Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4.8 \\ 1.45 \end{gathered}$ | $\begin{gathered} 5 \\ 1.67 \end{gathered}$ | $\begin{aligned} & 5.2 \\ & 1.9 \end{aligned}$ |  | $\begin{gathered} 5 \\ 1.67 \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Trigger Current |  |  | 0.01 | 0.5 |  | 0.5 | 0.9 | $\mu \mathrm{A}$ |
| Reset Voltage |  | 0.4 | 0.5 | 1 | 0.4 | 0.5 | 1 | V |
| Reset Current |  |  | 0.1 | 0.4 |  | 0.1 | 0.4 | mA |
| Threshold Current | (Note 4) |  | 0.1 | 0.25 |  | 0.1 | 0.25 | $\mu \mathrm{A}$ |
| Control Voltage Level | $\begin{aligned} & V_{C C}=15 \mathrm{~V} \\ & V_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 9.6 \\ & 2.9 \end{aligned}$ | $\begin{gathered} 10 \\ 3.33 \end{gathered}$ | $\begin{gathered} 10.4 \\ 3.8 \end{gathered}$ | $\begin{gathered} 9 \\ 2.6 \end{gathered}$ | $\begin{gathered} 10 \\ 3.33 \end{gathered}$ | $\begin{gathered} 11 \\ 4 \end{gathered}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Pin 7 Leakage Output High |  |  | 1 | 100 |  | 1 | 100 | nA |
| Pin 7 Sat (Note 5) Output Low Output Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{I}_{7}=15 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}_{7}=4.5 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 70 \\ & \hline \end{aligned}$ | 100 |  | $\begin{gathered} 180 \\ 80 \\ \hline \end{gathered}$ | 200 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |

Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ to +15 V , (unless othewise specified) (Continued)

| Parameter | Conditions | Limits |  |  |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LM555 |  |  | LM555C |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Drop (Low) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=10 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=50 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=100 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=200 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=8 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=5 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ 0.1 \end{gathered}$ | $\begin{gathered} 0.15 \\ 0.5 \\ 2.2 \\ \\ 0.25 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ \\ \\ 0.25 \end{gathered}$ | $\begin{gathered} 0.25 \\ 0.75 \\ 2.5 \\ \\ 0.35 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| Output Voltage Drop (High) | $\begin{aligned} & I_{\text {SOURCE }}=200 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & I_{\text {SOURCE }}=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 13 \\ 3 \\ \hline \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{gathered} 12.75 \\ 2.75 \\ \hline \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| Rise Time of Output |  |  | 100 |  |  | 100 |  | ns |
| Fall Time of Output |  |  | 100 |  |  | 100 |  | ns |

Note 1: For operating at elevated temperatures the device must be derated above $25^{\circ} \mathrm{C}$ based on a $+150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $164^{\circ} \mathrm{C} / \mathrm{w}$ (TO-5), $106^{\circ} \mathrm{C} / \mathrm{w}$ (DIP) and $170^{\circ} \mathrm{c} / \mathrm{w}$ (SO-8) junction to ambient.
Note 2: Supply current when output high typically 1 mA less at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: Tested at $V_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$.
Note 4: This will determine the maximum value of $R_{A}+R_{B}$ for 15 V operation. The maximum total $\left(R_{A}+R_{B}\right)$ is $20 \mathrm{M} \Omega$.
Note 5: No protection against excessive pin 7 current is necessary providing the package dissipation rating will not be exceeded.
Note 6: Refer to RETS555X drawing of military LM555H and LM555J versions for specifications.

## Connection Diagrams



Dual-In-Line and Small Outline Packages


TL/H/7851-3
Top Vlew
Order Number LM555J, LM555CJ, LM555CM or LM555CN
See NS Package Number J08A, M08A or N08E

## Typical Performance Characteristics



LOWEST VOLTAGE LEVEL OF TRIGGER PULSE ( $X V_{c c}$ )


Output Propagation Delay vs Voltage Level of Trigger Pulse


LOWEST VOLTAGE LEVEL OF TRIGGER PULSE (X $\mathbf{v}_{\mathbf{c c}}$ )



Output Propagation Delay vs Voltage Level of Trigger Pulse


LOWEST VOLTAGE LEVEL OF TRIGGER PULSE ( $X V_{c c}$ )


Low Output Voltage vs Output Sink Current


Discharge Transistor (Pin 7) Voltage vs Sink Current


## Applications Information

## MONOSTABLE OPERATION

In this mode of operation, the timer functions as a one-shot (Figure 1). The external capacitor is initially held discharged by a transistor inside the timer. Upon application of a negative trigger pulse of less than $1 / 3 \mathrm{~V}_{\mathrm{CC}}$ to pin 2, the flip-flop is set which both releases the short circuit across the capacitor and drives the output high.


TL/H/7851-5
FIGURE 1. Monostable
The voltage across the capacitor then increases exponentially for a period of $t=1.1 R_{A} C$, at the end of which time the voltage equals $2 / 3 \mathrm{~V}_{\mathrm{CC}}$. The comparator then resets the flip-flop which in turn discharges the capacitor and drives the output to its low state. Figure 2 shows the waveforms generated in this mode of operation. Since the charge and the threshold level of the comparator are both directly proportional to supply voltage, the timing internal is independent of supply.


During the timing cycle when the output is high, the further application of a trigger pulse will not effect the circuit so long as the trigger input is returned high at least $10 \mu \mathrm{~s}$ before the end of the timing interval. However the circuit can be reset during this time by the application of a negative pulse to the reset terminal (pin 4). The output will then remain in the low state until a trigger pulse is again applied.

When the reset function is not in use, it is recommended that it be connected to $\mathrm{V}_{\mathrm{CC}}$ to avoid any possibility of false triggering.
Figure 3 is a nomograph for easy determination of R, C values for various time delays.
NOTE: In monostable operation, the trigger should be driven high before the end of timing cycle.


FIGURE 3. Time Delay

## ASTABLE OPERATION

If the circuit is connected as shown in Figure 4 (pins 2 and 6 connected) it will trigger itself and free run as a multivibrator. The external capacitor charges through $R_{A}+R_{B}$ and discharges through $\mathrm{R}_{\mathrm{B}}$. Thus the duty cycle may be precisely set by the ratio of these two resistors.


TL/H/7851-8
FIGURE 4. Astable
In this mode of operation, the capacitor charges and discharges between $1 / 3 \mathrm{~V}_{\mathrm{CC}}$ and $2 / 3 \mathrm{~V}_{\mathrm{CC}}$. As in the triggered mode, the charge and discharge times, and therefore the frequency are independent of the supply voltage.

## Applications Information (Continued)

Figure 5 shows the waveforms generated in this mode of operation.


TL/H/7851-9
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$
Top Trace: Output 5V/Div.
TIME $=20 \mu \mathrm{~s} /$ DIV. Bottom Trace: Capacitor Voltage 1V/Div
$\mathrm{R}_{\mathrm{A}}=3.9 \mathrm{k} \Omega$
$\mathrm{R}_{\mathrm{B}}=3 \mathrm{k} \Omega$
$C=0.01 \mu \mathrm{~F}$
FIGURE 5. Astable Waveforms
The charge time (output high) is given by:

$$
t_{1}=0.693\left(R_{A}+R_{B}\right) C
$$

And the discharge time (output low) by:

$$
t_{2}=0.693\left(R_{B}\right) C
$$

Thus the total period is:

$$
T=t_{1}+t_{2}=0.693\left(R_{A}+2 R_{B}\right) C
$$

The frequency of oscillation is:

$$
f=\frac{1}{T}=\frac{1.44}{\left(R_{A}+2 R_{B}\right) C}
$$

Figure 6 may be used for quick determination of these RC values.
The duty cycle is: $\quad D=\frac{R_{B}}{R_{A}+2 R_{B}}$


TL/H/7851-10
FIGURE 6. Free Running Frequency

## FREQUENCY DIVIDER

The monostable circuit of Figure 1 can be used as a frequency divider by adjusting the length of the timing cycle. Figure 7 shows the waveforms generated in a divide by three circuit.


TL/H/7851-11
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ Top Trace: Input 4V/Div.
TIME $=20 \mu \mathrm{~s} /$ DIV. Middle Trace: Output 2V/Div. $\mathrm{R}_{\mathrm{A}}=9.1 \mathrm{k} \Omega$ $C=0.01 \mu \mathrm{~F}$ Bottom Trace: Capacitor 2V/Div.

FIGURE 7. Frequency Divider

## PULSE WIDTH MODULATOR

When the timer is connected in the monostable mode and triggered with a continuous pulse train, the output pulse width can be modulated by a signal applied to pin 5 . Figure 8 shows the circuit, and in Figure 9 are some waveform examples.


TL/H/7851-12
FIGURE 8. Pulse Width Modulator


TL/H/7851-13
$V_{C C}=5 \mathrm{~V}$
Top Trace: Modulation 1V/Div
$R_{A}=9.1 \mathrm{k} \Omega$
$C=0.01 \mu \mathrm{~F}$
FIGURE 9. Pulse Width Modulator

## PULSE POSITION MODULATOR

This application uses the timer connected for astable operation, as in Figure 10, with a modulating signal again applied to the control voltage terminal. The pulse position varies with the modulating signal, since the threshold voltage and hence the time delay is varied. Figure 11 shows the waveforms generated for a triangle wave modulation signal.

## Applications Information (Continued)



TL/H/7851-14
FIGURE 10. Pulse Position Modulator


TL/H/7851-15


FIGURE 11. Pulse Position Modulator

## LINEAR RAMP

When the pullup resistor, $R_{A}$, in the monostable circuit is replaced by a constant current source, a linear ramp is generated. Figure 12 shows a circuit configuration that will perform this function.


FIGURE 12
Figure 13 shows waveforms generated by the linear ramp. The time interval is given by:

$$
\begin{gathered}
T=\frac{2 / 3 V_{C C} R_{E}\left(R_{1}+R_{2}\right) C}{R_{1} V_{C C}-V_{B E}\left(R_{1}+R_{2}\right)} \\
V_{B E} \cong 0.6 V
\end{gathered}
$$


$V_{C C}=5 V$
Top Trace: Input 3V/Div.
TIME $=20 \mu s / D I V$. Middle Trace: Output 5V/Div.
$R_{1}=47 \mathrm{k} \Omega \quad$ Bottom Trace: Capacitor Voltage 1V/Div.
$\mathrm{R}_{2}=100 \mathrm{k} \Omega$
$R_{E}=2.7 \mathrm{k} \Omega$
$C=0.01 \mu \mathrm{~F}$
FIGURE 13. Linear Ramp

## 50\% DUTY CYCLE OSCILLATOR

For a $50 \%$ duty cycle, the resistors $R_{A}$ and $R_{B}$ may be connected as in Figure 14. The time period for the out-

## Applications Information (Continued)

put high is the same as previous, $t_{1}=0.693 R_{A} C$. For the output low it is $\mathrm{t}_{2}=$

$$
\left[\left(R_{A} R_{B}\right) /\left(R_{A}+R_{B}\right)\right] C \ln \left[\frac{R_{B}-2 R_{A}}{2 R_{B}-R_{A}}\right]
$$

Thus the frequency of oscillation is $f=\frac{1}{t_{1}+t_{2}}$


TL/H/7851-18
FIGURE 14. 50\% Duty Cycle Oscillator

Note that this circuit will not oscillate if $R_{B}$ is greater than $1 / 2 R_{A}$ because the junction of $R_{A}$ and $R_{B}$ cannot bring pin 2 down to $1 / 3 \mathrm{~V}_{\mathrm{CC}}$ and trigger the lower comparator.

## ADDITIONAL INFORMATION

Adequate power supply bypassing is necessary to protect associated circuitry. Minimum recommended is $0.1 \mu \mathrm{~F}$ in parallel with $1 \mu \mathrm{~F}$ electrolytic.
Lower comparator storage time can be as long as $10 \mu \mathrm{~s}$ when pin 2 is driven fully to ground for triggering. This limits the monostable pulse width to $10 \mu \mathrm{~s}$ minimum.
Delay time reset to output is $0.47 \mu \mathrm{~s}$ typical. Minimum reset pulse width must be $0.3 \mu \mathrm{~s}$, typical.
Pin 7 current switches within 30 ns of the output (pin 3) voltage.

National
semiconductor

## LM556/LM556C Dual Timer

## General Description

The LM556 Dual timing circuit is a highly stable controller capable of producing accurate time delays or oscillation. The 556 is a dual 555 . Timing is provided by an external resistor and capacitor for each timing function. The two timers operate independently of each other sharing only $\mathrm{V}_{\mathrm{CC}}$ and ground. The circuits may be triggered and reset on falling waveforms. The output structures may sink or source 200 mA .

## Features

- Direct replacement for SE556/NE556
- Timing from microseconds through hours
- Operates in both astable and monostable modes
- Replaces two 555 timers
- Adjustable duty cycle
- Output can source or sink 200 mA
- Output and supply TTL compatible
- Temperature stability better than $0.005 \%$ per ${ }^{\circ} \mathrm{C}$
- Normally on and normally off output


## Applications

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Linear ramp generator


## Schematic Diagram



## Connection Diagram

## Dual-In-Line and Small Outline Packages



Order Number LM556J or LM556CJ See NS Package Number J14A

Order Number LM556CM See NS Package Number M14A

Order Number LM556CN See NS Package Number N14A

## Absolute Maximum Ratings



Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}\right.$ to +15 V , unless otherwise specified)

| Parameter | Conditions | LM556 |  |  | LM556C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Supply Voltage |  | 4.5 |  | 18 | 4.5 |  | 16 | V |
| Supply Current (Each Timer Section) | $\begin{aligned} & V_{C C}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=\infty \\ & \text { (Low State) }(\text { Note 2) } \end{aligned}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 5 \\ 11 \end{gathered}$ |  | $\begin{gathered} 3 \\ 10 \end{gathered}$ | $\begin{gathered} 6 \\ 14 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Timing Error, Monostable Initial Accuracy Drift with Temperature <br> Accuracy over Temperature Drift with Supply | $\mathrm{R}_{\mathrm{A}}=1 \mathrm{k} \text { to } 100 \mathrm{k} \Omega, \mathrm{C}=0.1 \mu \mathrm{~F},$ <br> (Note 3) |  | $\begin{gathered} 0.5 \\ 30 \\ \\ 1.5 \\ 0.05 \end{gathered}$ |  |  | $\begin{gathered} 0.75 \\ 50 \\ \\ 1.5 \\ 0.1 \end{gathered}$ |  | ppm $/{ }^{\circ} \mathrm{C}$ $\begin{gathered} \% \\ \% / V \end{gathered}$ |
| Timing Error, Astable Initial Accuracy Drift with Temperature Accuracy over Temperature Drift with Supply | $\begin{aligned} & \mathrm{R}_{\mathrm{A}}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \text { to } 100 \mathrm{k} \Omega, \\ & \mathrm{C}=0.1 \mu \mathrm{~F},(\text { Note } 3) \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 90 \\ 2.5 \\ 0.15 \\ \hline \end{gathered}$ |  |  | $\begin{gathered} 2.25 \\ 150 \\ 3.0 \\ 0.30 \\ \hline \end{gathered}$ |  | $\begin{gathered} \% \\ \text { ppm } /{ }^{\circ} \mathrm{C} \\ \% \\ \% / \mathrm{V} \\ \hline \end{gathered}$ |
| Trigger Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4.8 \\ 1.45 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 1.67 \\ \hline \end{gathered}$ | $\begin{aligned} & 5.2 \\ & 1.9 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 4.5 \\ 1.25 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 1.67 \\ \hline \end{gathered}$ | $\begin{aligned} & 5.5 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| Trigger Current |  |  | 0.1 | 0.5 |  | 0.2 | 1.0 | $\mu \mathrm{A}$ |
| Reset Voltage | (Note 4) | 0.4 | 0.5 | 1 | 0.4 | 0.5 | 1 | V |
| Reset Current |  |  | 0.1 | 0.4 |  | 0.1 | 0.6 | mA |
| Threshold Current | $\begin{aligned} & \mathrm{V}_{\mathrm{TH}}=\mathrm{V} \text {-Control (Note 5) } \\ & \mathrm{V}_{\mathrm{TH}}=11.2 \mathrm{~V} \end{aligned}$ |  | 0.03 | $\begin{gathered} 0.1 \\ 250 \\ \hline \end{gathered}$ |  | 0.03 | $\begin{gathered} 0.1 \\ 250 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ <br> nA |
| Control Voltage Level and Threshold Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 9.6 \\ & 2.9 \end{aligned}$ | $\begin{gathered} 10 \\ 3.33 \end{gathered}$ | $\begin{gathered} 10.4 \\ 3.8 \end{gathered}$ | $\begin{gathered} 9 \\ 2.6 \end{gathered}$ | $\begin{gathered} 10 \\ 3.33 \end{gathered}$ | $\begin{gathered} 11 \\ 4 \end{gathered}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| Pin 1, 13 Leakage Output High |  |  | 1 | 100 |  | 1 | 100 | nA |
| Pin 1, 13 Sat Output Low Output Low | (Note 6) $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{I}=15 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{I}=4.5 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 150 \\ & 70 \end{aligned}$ | 240 100 |  | $\begin{gathered} 180 \\ 80 \\ \hline \end{gathered}$ | 300 200 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |

Electrical Characteristics $\left(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}\right.$ to +15 V , unless otherwise specified) (Continued)

| Parameter | Conditions | LM556 |  |  | LM556C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Output Voltage Drop (Low) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{I}_{\text {IINK }}=10 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{SINK}}=50 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=100 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=200 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{SINK}}=8 \mathrm{~mA} \\ & \mathrm{I}_{\text {SINK }}=5 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ \\ 0.1 \end{gathered}$ | $\begin{gathered} 0.15 \\ 0.5 \\ 2.25 \\ \\ 0.25 \end{gathered}$ |  | $\begin{gathered} 0.1 \\ 0.4 \\ 2 \\ 2.5 \\ \\ \\ 0.25 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.25 \\ & 0.75 \\ & 2.75 \\ & \\ & 0.35 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| Output Voltage Drop (High) | $\begin{aligned} & I_{\text {SOURCE }}=200 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \text { ISOURCE }=100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 13 \\ 3 \end{gathered}$ | $\begin{gathered} 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{gathered} 12.75 \\ 2.75 \end{gathered}$ | $\begin{gathered} \hline 12.5 \\ 13.3 \\ 3.3 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Rise Time of Output |  |  | 100 |  |  | 100 |  | ns |
| Fall Time of Output |  |  | 100 |  |  | 100 |  | ns |
| Matching Characteristics Initial Timing Accuracy Timing Drift with Temperature Drift with Supply Voltage | ( Note 7) |  | $\begin{gathered} 0.05 \\ \pm 10 \\ 0.1 \end{gathered}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ |  | $\begin{gathered} 0.1 \\ \pm 10 \\ 0.2 \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 0.5 \\ & \hline \end{aligned}$ | ppm $/{ }^{\circ} \mathrm{C}$ <br> \%/V |

Note 1: For operating at elevated temperatures the device must be derated based on a $+150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $70^{\circ} \mathrm{C} / \mathrm{W}$ (Ceramic), $77^{\circ} \mathrm{C} / \mathrm{W}$ (Plastic DIP) and $110^{\circ} \mathrm{C} / \mathrm{W}$ (SO-14 Narrow).
Note 2: Supply current when output high typically 1 mA less at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 3: Tested at $V_{C C}=5 \mathrm{~V}$ and $\mathrm{V}_{C C}=15 \mathrm{~V}$.
Note 4: As reset voltage lowers, timing is inhibited and then the output goes low.
Note 5: This will determine the maximum value of $R_{A}+R_{B}$ for 15 V operation. The maximum total $\left(R_{A}+R_{B}\right)$ is $20 \mathrm{M} \Omega$.
Note 6: No protection against excessive pin 1, 13 current is necessary providing the package dissipation rating will not be exceeded.
Note 7: Matching characteristics refer to the difference between performance characteristics of each timer section.
Note 8: Refer to RETS556X drawing for specifications of military LM556J version.

## Typical Performance Characteristics





Supply Current vs Supply Voltage (Each Section)



Output Propagation Delay vs Voltage Level of Trigger Pulse


LOWEST VOLTAGE LEVEL OF TRIGGER PULSE ( $X V_{c c}$ )



Discharge Transistor (Pin 1, 13)
Voltage vs Sink Current


## LM565/LM565C Phase Locked Loop

## General Description

The LM565 and LM565C are general purpose phase locked loops containing a stable, highly linear voltage controlled oscillator for low distortion FM demodulation, and a double balanced phase detector with good carrier suppression. The VCO frequency is set with an external resistor and capacitor, and a tuning range of 10:1 can be obtained with the same capacitor. The characteristics of the closed loop sys-tem-bandwidth, response speed, capture and pull in range-may be adjusted over a wide range with an external resistor and capacitor. The loop may be broken between the VCO and the phase detector for insertion of a digital frequency divider to obtain frequency multiplication.
The LM565H is specified for operation over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ military temperature range. The LM565CN is specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

- $200 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ frequency stability of the VCO
- Power supply range of $\pm 5$ to $\pm 12$ volts with $100 \mathrm{ppm} / \%$ typical
- $0.2 \%$ linearity of demodulated output
- Linear triangle wave with in phase zero crossings available
- TTL and DTL compatible phase detector input and square wave output
- Adjustable hold in range from $\pm 1 \%$ to $> \pm 60 \%$


## Applications

- Data and tape synchronization
- Modems
- FSK demodulation
- FM demodulation
- Frequency synthesizer
- Tone decoding
- Frequency multiplication and division
- SCA demodulators
- Telemetry receivers
- Signal regeneration
- Coherent demodulators


## Connection Diagrams




Order Number LM565CN See NS Package Number N14A

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage
$\pm 12 \mathrm{~V}$
Power Dissipation (Note 1)
1400 mW
Differential Input Voltage
$\pm 1 \mathrm{~V}$

Operating Temperature Range

| LM565H | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| LM565CN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $260^{\circ} \mathrm{C}$ |

Lead Temperature (Soldering, 10 sec .)

Electrical Characteristics AC Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}= \pm 6 \mathrm{~V}$

| Parameter | Conditions | LM565 |  |  | LM565C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Current |  |  | 8.0 | 12.5 |  | 8.0 | 12.5 | mA |
| Input Impedance (Pins 2, 3) | $-4 \mathrm{~V}<\mathrm{V}_{2}, \mathrm{~V}_{3}<0 \mathrm{~V}$ | 7 | 10 |  |  | 5 |  | $\mathrm{k} \Omega$ |
| VCO Maximum Operating Frequency | $\mathrm{C}_{0}=2.7 \mathrm{pF}$ | 300 | 500 |  | 250 | 500 |  | kHz |
| VCO Free-Running Frequency | $\begin{aligned} & \mathrm{C}_{\mathrm{o}}=1.5 \mathrm{nF} \\ & \mathrm{R}_{\mathrm{O}}=20 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{o}}=10 \mathrm{kHz} \end{aligned}$ | -10 | 0 | +10 | -30 | 0 | +30 | \% |
| Operating Frequency Temperature Coefficient |  |  | -100 |  |  | -200 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Frequency Drift with Supply Voltage |  |  | 0.1 | 1.0 |  | 0.2 | 1.5 | \%/V |
| Triangle Wave Output Voltage |  | 2 | 2.4 | 3 | 2 | 2.4 | 3 | $\mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Triangle Wave Output Linearity |  |  | 0.2 |  |  | 0.5 |  | \% |
| Square Wave Output Level |  | 4.7 | 5.4 |  | 4.7 | 5.4 |  | $\mathrm{V}_{\mathrm{p}-\mathrm{p}}$ |
| Output Impedance (Pin 4) |  |  | 5 |  |  | 5 |  | $\mathrm{k} \Omega$ |
| Square Wave Duty Cycle |  | 45 | 50 | 55 | 40 | 50 | 60 | \% |
| Square Wave Rise Time |  |  | 20 |  |  | 20 |  | ns |
| Square Wave Fall Time |  |  | 50 |  |  | 50 |  | ns |
| Output Current Sink (Pin 4) |  | 0.6 | 1 |  | 0.6 | 1 |  | mA |
| VCO Sensitivity | $\mathrm{f}_{\mathrm{o}}=10 \mathrm{kHz}$ |  | 6600 |  |  | 6600 |  | Hz/V |
| Demodulated Output Voltage (Pin 7) | $\pm 10 \%$ Frequency Deviation | 250 | 300 | 400 | 200 | 300 | 450 | $m V_{p-p}$ |
| Total Harmonic Distortion | $\pm 10 \%$ Frequency Deviation |  | 0.2 | 0.75 |  | 0.2 | 1.5 | \% |
| Output Impedance (Pin 7) |  |  | 3.5 |  |  | 3.5 |  | k $\Omega$ |
| DC Level (Pin 7) |  | 4.25 | 4.5 | 4.75 | 4.0 | 4.5 | 5.0 | V |
| Output Offset Voltage $\left\|v_{7}-v_{6}\right\|$ |  |  | 30 | 100 |  | 50 | 200 | mV |
| Temperature Drift of $\left\|\mathrm{V}_{7}-\mathrm{V}_{6}\right\|$ |  |  | 500 |  |  | 500 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| AM Rejection |  | 30 | 40 |  |  | 40 |  | dB |
| Phase Detector Sensitivity $K_{D}$ |  |  | . 68 |  |  | . 68 |  | V/radian |

Note 1: The maximum junction temperature of the LM565 and LM565C is $+150^{\circ} \mathrm{C}$. For operation at elevated temperatures, devices in the TO-5 package must be derated based on a thermal resistance of $+150^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient or $+45^{\circ} \mathrm{C} / \mathrm{W}$ junction to case. Thermal resistance of the dual-in-line package is $+85^{\circ} \mathrm{C} / \mathrm{W}$.

Typical Performance Characteristics



AC Test Circuit


Note: $S_{1}$ open for output offset voltage $\left(V_{7}-V_{6}\right)$ measurement.
Typical Applications


Typical Applications (Continued)
FSK Demodulator (2025-2225 cps)


TL/H/7853-7
FSK Demodulator with DC Restoration


TL/H/7853-8

Typical Applications (Continued)
Frequency Multiplier ( $\times 10$ )


TL/H/7853-9


TL/H/7853-10

## Applications Information

In designing with phase locked loops such as the LM565, the important parameters of interest are:
FREE RUNNING FREQUENCY

$$
f_{0} \cong \frac{0.3}{R_{0} C_{0}}
$$

LOOP GAIN: relates the amount of phase change between the input signal and the VCO signal for a shift in input signal frequency (assuming the loop remains in lock). In servo theory, this is called the "velocity error coefficient."

$$
\begin{aligned}
& \text { Loop gain }=K_{0} K_{D}\left(\frac{1}{\text { sec }}\right) \\
& K_{o}=\text { oscillator sensitivity }\left(\frac{\text { radians } / \mathrm{sec}}{\text { volt }}\right) \\
& K_{D}=\text { phase detector sensitivity }\left(\frac{\text { volts }}{\text { radian }}\right)
\end{aligned}
$$

The loop gain of the LM565 is dependent on supply voltage, and may be found from:
$K_{o} K_{D}=\frac{33.6 f_{o}}{V_{c}}$
$f_{0}=$ VCO frequency in Hz
$\mathrm{V}_{\mathrm{c}}=$ total supply voltage to circuit
Loop gain may be reduced by connecting a resistor between pins 6 and 7; this reduces the load impedance on the output amplifier and hence the loop gain.
HOLD IN RANGE: the range of frequencies that the loop will remain in lock after initially being locked.
$f_{H}= \pm \frac{8 f_{0}}{V_{c}}$
$f_{0}=$ free running frequency of VCO
$\mathrm{V}_{\mathrm{C}}=$ total supply voltage to the circuit

## THE LOOP FILTER

In almost all applications, it will be desirable to filter the signal at the output of the phase detector (pin 7); this filter may take one of two forms:


TL/H/7853-11


TL/H/7853-12
A simple lag filter may be used for wide closed loop bandwidth applications such as modulation following where the frequency deviation of the carrier is fairly high (greater than $10 \%$ ), or where wideband modulating signals must be followed.

The natural bandwidth of the closed loop response may be found from:

$$
f_{n}=\frac{1}{2 \pi} \sqrt{\frac{K_{0} K_{D}}{R_{1} C_{1}}}
$$

Associated with this is a damping factor:

$$
\delta=\frac{1}{2} \sqrt{\frac{1}{R_{1} C_{1} K_{o} K_{D}}}
$$

For narrow band applications where a narrow noise bandwidth is desired, such as applications involving tracking a slowly varying carrier, a lead lag filter should be used. In general, if $1 / R_{1} C_{1}<K_{0} K_{D}$, the damping factor for the loop becomes quite small resulting in large overshoot and possible instability in the transient response of the loop. In this case, the natural frequency of the loop may be found from

$$
\begin{gathered}
\mathrm{f}_{\mathrm{n}}=\frac{1}{2 \pi} \sqrt{\frac{\mathrm{~K}_{0} \mathrm{~K}_{\mathrm{D}}}{\tau_{1}+\tau_{2}}} \\
\tau_{1}+\tau_{2}=\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) \mathrm{C}_{1}
\end{gathered}
$$

$R_{2}$ is selected to produce a desired damping factor $\delta$, usually between 0.5 and 1.0. The damping factor is found from the approximation:

$$
\delta \approx \pi \tau_{2} f_{n}
$$

These two equations are plotted for convenience.


Capacitor $\mathrm{C}_{2}$ should be much smaller than $\mathrm{C}_{1}$ since its function is to provide filtering of carrier. In general $\mathrm{C}_{2} \leq 0.1 \mathrm{C}_{1}$.

## LM566C Voltage Controlled Oscillator

## General Description

The LM566CN is a general purpose voltage controlled oscillator which may be used to generate square and triangular waves, the frequency of which is a very linear function of a control voltage. The frequency is also a function of an external resistor and capacitor.

The LM566CN is specified for operation over the $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ temperature range.

## Features

■ Wide supply voltage range: 10 V to 24 V

- Very linear modulation characteristics


## Connection Diagram



- High temperature stability
- Excellent supply voltage rejection
- 10 to 1 frequency range with fixed capacitor
- Frequency programmable by means of current, voltage, resistor or capacitor


## Applications

- FM modulation
- Signal generation
- Function generation
- Frequency shift keying
- Tone generation


## Typical Application

1 kHz and 10 kHz TTL Compatible Voltage Controlled Oscillator


```
Absolute Maximum Ratings
If Milltary/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Power Dissipation (Note 1) }1000\textrm{mW
Operating Temperature Range, LM566CN 相爫 to +70}{}{\circ}\textrm{C}
Lead Temperature (Soldering, 10 sec.) +260
```

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{AC}$ Test Circuit

| Parameter | Conditions | LM566C |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| Maximum Operating Frequency | $\begin{aligned} & \mathrm{RO}=2 \mathrm{k} \\ & \mathrm{CO}=2.7 \mathrm{pF} \end{aligned}$ | 0.5 | 1 |  | MHz |
| VCO Free-Running Frequency | $\begin{aligned} & \mathrm{C}_{\mathrm{O}}=1.5 \mathrm{nF} \\ & \mathrm{R}_{\mathrm{O}}=20 \mathrm{k} \\ & \mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz} \end{aligned}$ | -30 | 0 | +30 | \% |
| Input Voltage Range Pin 5 |  | $3 / 4 \mathrm{~V}_{C C}$ |  | $\mathrm{V}_{\mathrm{CC}}$ |  |
| Average Temperature Coefficient of Operating Frequency |  |  | 200 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Supply Voltage Rejection | 10-20V |  | 0.1 | 2 | \%/V |
| Input Impedance Pin 5 |  | 0.5 | 1 |  | M $\Omega$ |
| VCO Sensitivity | For Pin 5, From $8-10 \mathrm{~V}, \mathrm{f}_{\mathrm{O}}=10 \mathrm{kHz}$ | 6.0 | 6.6 | 7.2 | kHz/V |
| FM Distortion | $\pm 10 \%$ Deviation |  | 0.2 | 1.5 | \% |
| Maximum Sweep Rate |  |  | 1 |  | MHz |
| Sweep Range |  |  | 10:1 |  |  |
| Output Impedance Pin 3 |  |  | 50 |  | $\Omega$ |
| Pin 4 |  |  | 50 |  | $\Omega$ |
| Square Wave Output Level | $\mathrm{R}_{\mathrm{L} 1}=10 \mathrm{k}$ | 5.0 | 5.4 |  | Vp-p |
| Triangle Wave Output Level | $\mathrm{R}_{\mathrm{L} 2}=10 \mathrm{k}$ | 2.0 | 2.4 |  | Vp-p |
| Square Wave Duty Cycle |  | 40 | 50 | 60 | \% |
| Square Wave Rise Time |  |  | 20 |  | ns |
| Square Wave Fall Time |  |  | 50 |  | ns |
| Triangle Wave Linearity | +1 V Segment at $1 / 2 V_{\text {CC }}$ |  | 0.5 |  | \% |

Note 1: The maximum junction temperature of the LM566CN is $150^{\circ} \mathrm{C}$. For operation at elevated junction temperatures, maximum power dissipation must be derated based on a thermal resistance of $115^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.

## Applications Information

The LM566CN may be operated from either a single supply as shown in this test circuit, or from a split ( $\pm$ ) power supply. When operating from a split supply, the square wave output (pin 3) is TTL compatible ( 2 mA current sink) with the addition of a $4.7 \mathrm{k} \Omega$ resistor from pin 3 to ground.

A $0.001 \mu \mathrm{~F}$ capacitor is connected between pins 5 and 6 to prevent parasitic oscillations that may occur during VCO switching.
$\mathrm{f}_{\mathrm{O}}=\frac{2.4\left(\mathrm{~V}^{+}-\mathrm{V}_{5}\right)}{\mathrm{R}_{\mathrm{O}} \mathrm{C}_{\mathrm{O}} \mathrm{V}^{+}}$
where
$2 \mathrm{~K}<\mathrm{R}_{\mathrm{O}}<20 \mathrm{~K}$
and $\mathrm{V}_{5}$ is voltage between pin 5 and pin 1.


## Typical Performance Characteristics




R $_{\text {L }}$ PIN 3 TO GROUND ( $\Omega$ )
Triangle Wave Output Characteristics


## LM567/LM567C Tone Decoder

## General Description

The LM567 and LM567C are general purpose tone decoders designed to provide a saturated transistor switch to ground when an input signal is present within the passband. The circuit consists of an I and Q detector driven by a voltage controlled oscillator which determines the center frequency of the decoder. External components are used to independently set center frequency, bandwidth and output delay.

## Features

- 20 to 1 frequency range with an external resistor
- Logic compatible output with 100 mA current sinking capability
- Bandwidth adjustable from 0 to $14 \%$
- High rejection of out of band signals and noise
- Immunity to false signals
- Highly stable center frequency

■ Center frequency adjustable from 0.01 Hz to 500 kHz

## Applications

- Touch tone decoding
- Precision oscillator
- Frequency monitoring and control
- Wide band FSK demodulation
- Ultrasonic controls
- Carrier current remote controls
- Communications paging decoders


## Connection Diagrams



TL/H/6975-1
Top View
Order Number LM567H or LM567CH See NS Package Number H08C

Dual-In-Line and Small Outline Packages


TL/H/6975-2
Top View
Order Number LM567CM See NS Package Number M08A

Order Number LM567CN
See NS Package Number N08E

## Absolute Maximum Ratings

## If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage Pin
Power Dissipation (Note 1) 1100 mW
$V_{8}$
$V_{3}$
-10V
$V_{3}$
$\mathrm{V}_{4}+0.5 \mathrm{~V}$
Storage Temperature Range
Operating Temperature Range

| LM567H | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| LM567CH, LM567CM, LM567CN | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

Soldering Information

| Dual-In-Line Package |  |
| :--- | :--- |
| Soldering (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package |  |
| Vapor Phase ( 60 sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN 450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics AC test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}+=5 \mathrm{~V}$

| Parameters | Conditions | LM567 |  |  | LM567C/LM567CM |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Power Supply Voltage Range |  | 4.75 | 5.0 | 9.0 | 4.75 | 5.0 | 9.0 | V |
| Power Supply Current Quiescent | $\mathrm{R}_{\mathrm{L}}=20 \mathrm{k}$ |  | 6 | 8 |  | 7 | 10 | mA |
| Power Supply Current Activated | $\mathrm{R}_{\mathrm{L}}=20 \mathrm{k}$ |  | 11 | 13 |  | 12 | 15 | mA |
| Input Resistance |  | 18 | 20 |  | 15 | 20 |  | k $\Omega$ |
| Smallest Detectable Input Voltage | $\mathrm{L}_{\mathrm{L}}=100 \mathrm{~mA}, \mathrm{f}_{\mathrm{i}}=\mathrm{f}_{0}$ |  | 20 | 25 |  | 20 | 25 | mVrms |
| Largest No Output Input Voltage | $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \mathrm{f}_{\mathrm{i}}=\mathrm{f}_{0}$ | 10 | 15 |  | 10 | 15 |  | mVrms |
| Largest Simultaneous Outband Signal to Inband Signal Ratio |  |  | 6 |  |  | 6 |  | dB |
| Minimum Input Signal to Wideband Noise Ratio | $\mathrm{B}_{\mathrm{n}}=140 \mathrm{kHz}$ |  | -6 |  |  | -6 |  | dB |
| Largest Detection Bandwidth |  | 12 | 14 | 16 | 10 | 14 | 18 | \% of $\mathrm{f}_{0}$ |
| Largest Detection Bandwidth Skew |  |  | 1 | 2 |  | 2 | 3 | $\%$ of $\mathrm{f}_{0}$ |
| Largest Detection Bandwidth Variation with Temperature |  |  | $\pm 0.1$ |  |  | $\pm 0.1$ |  | \%/ ${ }^{\circ} \mathrm{C}$ |
| Largest Detection Bandwidth Variation with Supply Voltage | 4.75-6.75V |  | $\pm 1$ | $\pm 2$ |  | $\pm 1$ | $\pm 5$ | \%V |
| Highest Center Frequency |  | 100 | 500 |  | 100 | 500 |  | kHz |
| Center Frequency Stability (4.75-5.75V) | $\begin{aligned} & 0<T_{A}<70 \\ & -55<T_{A}<+125 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 35 \pm 60 \\ 35 \pm 140 \end{gathered}$ |  |  | $\begin{array}{\|c\|} \hline 35 \pm 60 \\ 35 \pm 140 \\ \hline \end{array}$ |  | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
| Center Frequency Shift with Supply Voltage | $\begin{aligned} & 4.75 \mathrm{~V}-6.75 \mathrm{~V} \\ & 4.75 \mathrm{~V}-9 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0.5 | $\begin{aligned} & 1.0 \\ & 2.0 \end{aligned}$ |  | 0.4 | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & \% / V \\ & \% / V \end{aligned}$ |
| Fastest ON-OFF Cycling Rate |  |  | $\mathrm{f}_{0} / 20$ |  |  | $\mathrm{f}_{0} / 20$ |  |  |
| Output Leakage Current | $\mathrm{V}_{8}=15 \mathrm{~V}$ |  | 0.01 | 25 |  | 0.01 | 25 | $\mu \mathrm{A}$ |
| Output Saturation Voltage | $\begin{aligned} & e_{i}=25 \mathrm{mV}, \mathrm{I}_{8}=30 \mathrm{~mA} \\ & e_{i}=25 \mathrm{mV}, I_{8}=100 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 1.0 \\ & \hline \end{aligned}$ | V |
| Output Fall Time |  |  | 30 |  |  | 30 |  | ns |
| Output Rise Time |  |  | 150 |  |  | 150 |  | ns |

Note 1: The maximum junction temperature of the LM567 and LM567C is $150^{\circ} \mathrm{C}$. For operating at elevated temperatures, devices in the TO-5 package must be derated based on a thermal resistance of $150^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient or $45^{\circ} \mathrm{C} / \mathrm{W}$, junction to case. For the DIP the device must be derated based on a thermal resistance of $110^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient. For the Small Outline package, the device must be derated based on a thermal resistance of $160^{\circ} \mathrm{C} / \mathrm{W}$, junction to ambient.
Note 2: Refer to RETS567X drawing for specifications of military LM567H version.


Typical Performance Characteristics


Typical Applications


Typical Applications (Continued)
Oscillator with Quadrature Output


Precision Oscillator Drive 100 mA Loads

TL/H/6975-8

Oscillator with Double Frequency Output


TL/H/6975-7


## AC Test Circuit



TL/H/6975-9

$$
f_{i}=100 \mathrm{kHz}+5 \mathrm{~V}
$$

*Note: Adjust for $\mathrm{f}_{\mathrm{o}}=100 \mathrm{kHz}$.

## LM1851 Ground Fault Interrupter

## General Description

The LM1851 is designed to provide ground fault protection for AC power outlets in consumer and industrial environments. Ground fault currents greater than a presettable threshold value will trigger an external SCR-driven circuit breaker to interrupt the AC line and remove the fault condition. In addition to detection of conventional hot wire to ground faults, the neutral fault condition is also detected.
Full advantage of the U.S. UL943 timing specification is taken to insure maximum immunity to false triggering due to line noise. Special features include circuitry that rapidly resets the timing capacitor in the event that noise pulses introduce unwanted charging currents and a memory circuit that allows firing of even a sluggish breaker on either half-cycle of the line voltage when external full-wave rectification is used.

## Features

- Internal power supply shunt regulator
- Externally programmable fault current threshold
- Externally programmable fault current integration time
- Direct interface to SCR
- Operates under line reversal; both load vs line and hot vs neutral
- Detects neutral line faults


## Block and Connection Diagram



TL/H/5177-1

Order Number LM1851M or LM1851N
See NS Package Number M08A or N08E

## Absolute Maximum Ratings

$\begin{array}{lr}\text { If Military/Aerospace specified devices are required, } \\ \text { please contact the National } & \text { Semiconductor } \\ \text { Sales }\end{array}$

Soldering Information

| Dual-In-Line Package (10 sec.) | $260^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Small Outline Package |  |
| Vapor Phase ( 60 sec.) | $215^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) | $220^{\circ} \mathrm{C}$ |

See AN-450 "Surface Mounting and Their Effects on Product Reliability" for other methods of soldering surface mount devices.

## DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, $\mathrm{Iss}_{s}=5 \mathrm{~mA}$

| Parameter | Conditlons | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Power Supply Shunt <br> Regulator Voltage | Pin 8, Average Value | 22 | 26 | 30 | V |
| Latch Trigger Voltage | Pin 7 | 15 | 17.5 | 20 | V |
| Sensitivity Set Voltage | Pin 8 to Pin 6 | 6 | 7 | 8.2 | V |
| Output Drive Current | Pin 1, With Fault | 0.5 | 1 | 2.4 | mA |
| Output Saturation Voltage | Pin 1, Without Fault |  | 100 | 240 | mV |
| Output Saturation Resistance | Pin 1, Without Fault |  | 100 |  | $\Omega$ |
| Output External Current <br> Sinking Capability | Pin 1, Without Fault, <br> Vpin 1 Held to 0.3V (Note 4) | 2.0 | 5 |  | mA |
| Noise Integration <br> Sink Current Ratio | Pin 7, Ratio of Discharge <br> Currents Between No Fault <br> and Fault Conditions | 2.0 | 2.8 | 3.6 | $\mu \mathrm{~A} / \mu \mathrm{A}$ |

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{Iss}=5 \mathrm{~mA}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Normal Fault Current <br> Sensitivity | Figure 1 (Note 3) | 3 | 5 | 7 | mA |
| Normal Fault Trip Time | $500 \Omega$ Fault, Figure 2 (Note 2) |  | 18 |  | ms |
| Normal Fault with <br> Grounded Neutral Fault <br> Trip Time | $500 \Omega$ Normal Fault, <br> $2 \Omega$ Neutral, Figure 2 (Note 2) |  | 18 |  | ms |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $125^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $80^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for the DIP and $162^{\circ} \mathrm{C} / \mathrm{W}$ for the SO Package.
Note 2: Average of 10 trials.
Note 3: Required UL sensitivity tolerance is such that external trimming of LM1851 sensitivity will be necessary.
Note 4: This externally applied current is in addition to the internal "output drive current" source.


TL/H/5177-2
FIGURE 1. Normal Fault Sensitivity Test Circuit

Internal Schematic Diagram


## Typical Performance Characteristics




## Circuit Description

(Refer to Block and Connection Diagram)

The LM1851 operates from 26 V as set by an internal shunt regulator, D3. In the absence of a fault $\left(\mathrm{l}_{\mathrm{f}}=0\right)$ the feedback path status signal $\left(V_{S}\right)$ is correspondingly zero. Under these conditions the capacitor discharge current, $\mathrm{I}_{1}$, sits quiescently at three times its threshold value, $I_{\text {TH }}$, so that noise induced charge on the timing capacitor will be rapidly removed. When a fault current, $\mathrm{I}_{\mathrm{f}}$, is induced in the secondary of the external sense transformer, the operational amplifier, A1, uses feedback to force a virtual ground at the input as it


Pin 1 Saturation Voltage vs External Load Current, IL


TL/H/5177-4

## Application Circuits

A typical ground fault interrupter circuit is shown in Figure 2. It is designed to operate on $120 \mathrm{~V}_{\mathrm{AC}}$ line voltage with 5 mA normal fault sensitivity.
A full-wave rectifier bridge and a $15 \mathrm{k} / 2 \mathrm{~W}$ resistor are used to supply the DC power required by the IC. A $1 \mu \mathrm{~F}$ capacitor at pin 8 used to filter the ripple of the supply voltage and is also connected across the SCR to allow firing of the SCR on either half-cycle. When a fault causes the SCR to trigger, the circuit breaker is energized and line voltage is removed from the load. At this time no fault current flows and the IC discharge current increases from $1_{\mathrm{TH}}$ to $3_{1_{\mathrm{TH}}}$ (see Circuit Description and Block Diagram). This quickly resets both the timing capacitor and the output latch. At this time the circuit breaker can be reset and the line voltage again supplied to the load, assuming the fault has been removed. A 1000:1 sense transformer is used to detect the normal fault. The fault current, which is basically the difference current between the hot and neutral lines, is stepped down by 1000 and fed into the input pins of the operational amplifier through a $10 \mu \mathrm{~F}$ capacitor. The $0.0033 \mu \mathrm{~F}$ capacitor between pin 2 and pin 3 and the 200 pF between pins 3 and 4 are added to obtain better noise immunity. The normal fault sensitivity is determined by the timing capacitor discharging current, $I_{T H}$. $I_{T H}$ can be calculated by:

$$
\begin{equation*}
I_{T H}=\frac{7 \mathrm{~V}}{\mathrm{R}_{\mathrm{SET}}} \div 2 \tag{1}
\end{equation*}
$$

At the decision point, the average fault current just equals the threshold current, $I_{T H}$.

$$
\begin{equation*}
\mathrm{I}_{\mathrm{TH}}=\frac{\mathrm{If}_{\mathrm{f}(\mathrm{rms})}}{2} \times 0.91 \tag{2}
\end{equation*}
$$

where $\mathrm{I}_{f(r m s)}$ is the rms input fault current to the operational amp and the factor of 2 is due to the fact that $l_{f}$ charges the timing capacitor only during one half-cycle, while $I_{T H}$ discharges the capacitor continuously. The factor 0.91 converts the rms value to an average value. Combining equations (1) and (2) we have

$$
\begin{equation*}
\mathrm{R}_{\mathrm{SET}}=\frac{7 \mathrm{~V}}{\mathrm{l}_{\mathrm{f}(\mathrm{rms})} \times 0.91} \tag{3}
\end{equation*}
$$

For example, to obtain $5 \mathrm{~mA}(\mathrm{rms})$ sensitivity for the circuit in Figure 2 we have:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{SET}}=\frac{7 \mathrm{~V}}{\frac{5 \mathrm{~mA} \times 0.91}{1000}}=1.5 \mathrm{M} \Omega \tag{4}
\end{equation*}
$$

The correct value for R RET can also be determined from the characteristic curve that plots equation (3). Note that this is an approximate calculation; the exact value of RSET depends on the specific sense transformer used and LM1851 tolerances. Inasmuch as UL943 specifies a sensitivity "window" of $4 \mathrm{~mA}-6 \mathrm{~mA}$, provision should be made to adjust $R_{\text {SET }}$ on a per-product basis.
Independent of setting sensitivity, the desired integration time can be obtained through proper selection of the timing capacitor, $\mathrm{C}_{\mathrm{t}}$. Due to the large number of variables involved, proper selection of $\mathrm{C}_{\mathrm{t}}$ is best done empirically. The following design example, then should only be used as a guideline.
Assume the goal is to meet UL943 timing requirements. Also assume that worst case timing occurs during GF1
start-up (S1 closure) with both a heavy normal fault and a $2 \Omega$ grounded neutral fault present. This situation is shown diagramatically below.


UL943 specifies $\leq 25 \mathrm{~ms}$ average trip time under these conditions. Calculation of $\mathrm{C}_{\mathrm{t}}$ based upon charging currents due to normal fault only is as follows:

## $\leq 25 \mathrm{~ms}$ Specification

-3 ms GFI turn-on time ( 15 k and $1 \mu \mathrm{~F}$ )
-8 ms Potential loss of one half-cycle due to fault current sense of half-cycles only
-4 ms Time required to open a sluggish circuit breaker
$\leq 10 \mathrm{~ms}$ Maximum integration time that could be allowed
8 ms Value of integration time that accommodates component tolerances and other variables

$$
\begin{equation*}
C_{t}=\frac{I \times T}{V} \tag{5}
\end{equation*}
$$

where $T=$ integration time
$\mathrm{V}=$ threshold voltage
$I=$ average fault current into $C_{t}$

$$
I=\underbrace{\left.\frac{120 V_{A C(r m s)}}{R_{B}}\right)}_{\begin{array}{c}
\text { heavy fault } \\
\text { current generated } \\
\text { (swamps } I_{T H} \text { ) }
\end{array}} \times \underbrace{\left(\frac{R_{N}}{R_{G}+R_{N}}\right)}_{\begin{array}{c}
\text { portion of } \\
\text { fault current } \\
\text { shunted } \\
\text { around } G F I
\end{array}}
$$

$$
\underbrace{\underbrace{\left(\frac{1 \text { turn }}{1000 \text { turns }}\right)}_{\begin{array}{c}
C_{t} \text { charging }  \tag{6}\\
\text { on half- } \\
\text { cycles only }
\end{array}} \times \underbrace{\left(\frac{1}{2}\right)}_{\begin{array}{c}
\text { rms to } \\
\text { average } \\
\text { conversion }
\end{array}} \times \underbrace{(0.91)}}_{\begin{array}{c}
\text { current } \\
\text { division of } \\
\text { input sense } \\
\text { transformer }
\end{array}}
$$

$C_{t}=\frac{\left[\left(\frac{120}{500}\right) \times\left(\frac{0.4}{1.6+0.4}\right) \times\left(\frac{1}{1000}\right) \times\left(\frac{1}{2}\right) \times(0.91)\right] \times 0.0008}{17.5}(7)$
$C_{t}=0.01 \mu \mathrm{~F}$

## Application Circuits (Continued)

in practice, the actual value of C 1 will have to be modified to include the effects of the neutral loop upon the net charging current. The effect of neutral loop induced currents is difficult to quantize, but typically they sum with normal fault currents, thus allowing a larger value of C1.
For UL943 requirements, $0.015 \mu \mathrm{~F}$ has been found to be the best compromise between timing and noise.

For those GFI standards not requiring grounded neutral detection, a still larger value capacitor can be used and better noise immunity obtained. The larger capacitor can be accommodated because $\mathrm{R}_{\mathrm{N}}$ and $\mathrm{R}_{\mathrm{G}}$ are not present, allowing the full fault current, I, to enter the GFI.
In Figure 2, grounded neutral detection is accomplished by feeding the neutral coil with 120 Hz energy continuously and allowing some of the energy to couple into the sense transformer during conditions of neutral fault.

## Typical Application


*Adjust R ${ }_{\text {SET }}$ for desired sensitivity
FIGURE 2. 120 Hz Neutral Transformer Approach

## Definition of Terms

Normal Fault: An unintentional electrical path, $\mathrm{R}_{\mathrm{B}}$, between the load terminal of the hot line and the ground, as shown by the dashed lines.


TL/H/5177-7
Grounded Neutral Fault: An unintentional electrical path between the load terminal of the neutral line and the ground, as shown by the dashed lines.


TL/H/5177-8

Normal Fault plus Grounded Neutral Fault: The combination of the normal fault and the grounded neutral fault, as shown by the dashed lines.


TL/H/5177-9

## LM2240

## Programmable Timer/Counter

## General Description

The LM2240 Programmable Timer/Counter is a monolithic controller capable of both monostable and astable operation. Monostable operation allows accurate microsecond to five day time delays. Long delays, up to three years, can easily be generated by cascading two timers. The timer consists of a time-base oscillator, programmable 8-bit counter and control flip-flop. An external resistor-capacitor (RC) network sets the oscillator frequency and allows delay times from 1 RC to 255 RC to be selected. In the astable mode of operation, a single RC network sets the base frequency. The frequencies of the squarewaves at the 8 outputs are each at different factors of 2 from the base frequency. If 2 or more of the outputs are shorted together, various pulse patterns can be generated. These frequencies or pulse patterns can also easily be synchronized to an external signal. The trigger, reset and outputs are all TTL and CMOS compatible for easy interface with digital systems. The timer's high accuracy and versatility in producing a wide range of time delays makes it ideal as a direct replacement for mechanical or electromechanical devices.

## Connection Diagram



TL/H/10837-1

Top View
See NS Package Number N16E
Order Number LM2240N
Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Storage Temperature Range
Molded DIP
Lead Temperature
Molded DIP (Soldering, 10 Sec.)
Power Dissipation (Note 2)
Junction Temperature

| Supply Voltage | 18 V |
| :--- | ---: |
| Output Current | 10 mA |
| Output Voltage | 18 V |
| Regulator Output Current | 5.0 mA |
| ESD Tolerance (Note 3) | 2000 V |
| Operating Ratings |  |
| Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Supply Range (Note 4) | 4 V to 15 V |

## LM2240

## Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}, \mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=0.1 \mu \mathrm{~F}$, unless otherwise specified. See Block Diagram.

| Symbol | Characteristic | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |

## GENERAL CHARACTERISTIC

| ICC | Supply Current | Total Circuit | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TR}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{RS}}=5.0 \mathrm{~V}$ |  |  | 4.0 | 7.0 | mA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}, \mathrm{~V}_{\text {TR }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{RS}}=5.0 \mathrm{~V}$ |  |  | 13 | 18 |  |
|  |  | Counter Only |  |  |  | 1.5 |  |  |
| $\mathrm{V}_{\text {REG }}$ | Regulator Output |  | Measured at Pin 15 | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 3.9 | 4.4 |  | V |
|  |  |  | $\mathrm{V}_{\mathrm{CC}}=15 \mathrm{~V}$ | 5.8 | 6.3 | 6.8 |  |

TIME-BASE

| $t_{\text {ACC }}$ | Timing Accuracy (Note 5) | $\mathrm{V}_{\mathrm{RS}}=0, \mathrm{~V}_{\mathrm{TR}}=5.0 \mathrm{~V}$ |  |  | 3.5 | 5.0 | \% |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\Delta t / \Delta T$ | Timing Shift with Temperature | $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{J}} \leq 70^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |  | 200 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  |  |  | $V_{C C}=15 \mathrm{~V}$ |  | 80 |  |  |
| $\Delta t / \Delta V$ | Timing Shift with Supply | $\mathrm{V}_{\mathrm{CC}} \geq 8.0 \mathrm{~V}$ |  |  | 0.08 | 0.3 | \%/V |
| $\mathrm{f}_{\text {MAX }}$ | Max Frequency | $\mathrm{R}=1.0 \mathrm{k} \Omega, \mathrm{C}=0.007 \mu \mathrm{~F}$ |  |  | 130 |  | kHz |
| $\mathrm{V}_{\text {MOD }}$ | Modulation Voltage Level | Measured at Pin 12 | $V_{C C}=5.0 \mathrm{~V}$ | 2.80 | 3.50 | 4.20 | V |
|  |  |  | $V_{C C}=15 \mathrm{~V}$ |  | 10.5 |  |  |
| $\mathrm{R}_{\mathrm{T}}$ | Recommended Range of Timing Resistor |  |  | 0.001 |  | 10 | M $\Omega$ |
| $\mathrm{C}_{\mathrm{T}}$ | Recommended Range of Timing Capacitor (Note 6) |  |  | 0.01 |  | 1000 | $\mu \mathrm{F}$ |

Note 1: Absolute maximum ratings indicate limits beyond which damage to the component may occur.
Note 2: Rating applies to ambient temperature at $25^{\circ} \mathrm{C}$. Above this temperature, derate at $15 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.
Note 3: Human body model, $\mathrm{C}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{S}}=1500 \Omega$.
Note 4: For operation below 4.5 VDC, short pin 15 to pin 16.
Note 5: Timing error solely introduced by LM2240 measured as \% of ideal time-base period of T = RC.
Note 6: Under the conditions of high supply voltages ( $\mathrm{V}_{\mathrm{CC}}>7.0 \mathrm{~V}$ ) and low values of timing capacitor ( $\mathrm{C}_{\mathrm{T}}<0.1 \mu \mathrm{~F}$ ), a 600 pF capacitor may need to be connected from pin 14 to ground to ensure proper operation.

## Electrical Characteristics

$T_{A}=+25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}, \mathrm{R}=10 \mathrm{k} \Omega, \mathrm{C}=0.1 \mu \mathrm{~F}$, unless otherwise specified. See Block Diagram.

| Symbol | Characteristic | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRIGGER/RESET CONTROLS |  |  |  |  |  |  |
| $\mathrm{V}_{\text {TR }}$ | Trigger Threshold | Measured at Pin 11, $\mathrm{V}_{\mathrm{RS}}=0 \mathrm{~V}$ |  | 1.4 | 2.0 | V |
| ITR | Trigger Current | $\mathrm{V}_{\mathrm{RS}}=0 \mathrm{~V}, \mathrm{~V}_{\text {TR }}=2.0 \mathrm{~V}$ |  | 10 |  | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\mathrm{T}}$ | Trigger Impedance |  |  | 25 |  | k $\Omega$ |
| $t_{\text {RSPT }}$ | Trigger Response Time (Note 7) |  |  | 1.0 |  | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\text {RS }}$ | Reset Threshold | Measured at Pin 10, $\mathrm{V}_{\text {TR }}=0 \mathrm{~V}$ |  | 1.4 | 2.0 | V |
| $I_{\text {R }}$ | Reset Current | $\mathrm{V}_{\mathrm{TR}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{RS}}=2.0 \mathrm{~V}$ |  | 10 |  | $\mu \mathrm{A}$ |
| $\mathrm{Z}_{\mathrm{R}}$ | Reset Impedance |  |  | 25 |  | $\mathrm{k} \Omega$ |
| $t_{\text {RSPT }}$ | Reset Response Time (Note 7) |  |  | 0.8 |  | $\mu \mathrm{S}$ |

COUNTER

| TR $_{\text {MAX }}$ | Max Toggle Rate | Measured at Pin 14 $\mathrm{V}_{\mathrm{RS}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{TR}}=5.0 \mathrm{~V}$ |  | 1.5 |  | MHz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Z}_{1}$ | Input Impedance |  |  | 20 |  | k $\Omega$ |
| $\mathrm{V}_{\text {TH }}$ | Input Threshold |  | 1.0 | 1.4 |  | V |
| $\mathrm{tr}_{\mathrm{r}}$ | Output Rise Time | Measured at Pins 1 through 8 $R_{L}=3.0 \mathrm{k} \Omega, C_{L}=10 \mathrm{pF}$ |  | 180 |  | ns |
| $t_{f}$ | Output Fall Time |  |  | 180 |  |  |
| $\mathrm{I}_{0-}$ | Sink Current | $\mathrm{V}_{\mathrm{OL}} \leq 0.4 \mathrm{~V}$ | 2.0 | 4.0 |  | mA |
| $I_{\text {CEX }}$ | Leakage Current | $\mathrm{V}_{\mathrm{OH}}=15 \mathrm{~V}$ |  | 0.01 | 15 | $\mu \mathrm{A}$ |

Note 7: Propagation delay from application of trigger or reset input to corresponding state change in counter output at Pin 1.
Block Diagram


## Typical Performance Characteristics



Functional Description


TL/H/10837-4
$V_{C C}=\operatorname{Pin} 16$
GND $=\operatorname{Pin} 9$

## FIGURE 1. Logic Symbol

When power is applied to the LM2240 with no trigger or reset inputs activated, the circuit starts with all outputs HIGH. Application of a positive going trigger pulse to the trigger pin initiates the timing cycle. The trigger input activates the time-base oscillator, enables the counter section and sets the counter outputs LOW. The time-base oscillator generates tirning pulses with a period $T=1$ RC; this is the period of the waveform appearing at pin 14. These clock pulses are counted by the binary counter section. The timing sequence is completed when a positive going reset pulse is applied to the Reset pin.
Once triggered, the circuit is immune from additional trigger inputs until the timing cycle is completed or a reset input is applied. If both the reset and trigger are activated simultaneously, the trigger takes precedence.
Figure 2 gives the timing sequence of output waveforms at various circuit terminals, subsequent to a trigger input. When the circuit is in a reset state, both the time-base and the counter sections are disabled and all the counter outputs are HIGH.


FIGURE 2. Timing Diagram of Output Waveforms
In monostable applications, one or more of the counter outputs are connected to the reset terminal with S1 closed
(Figure 3). The circuit starts timing when a trigger is applied and automatically resets itself to complete the timing cycle when a programmed count is completed. Each of the various multiplies of T shown at the LM2240's outputs in Figure 3 represent the duration of time, after a trigger pulse, that that particular output is low (it's not the period of the waveform) if the output is not tied to any other outputs. TO represents the duration of time that the circuit output, which is the common point of all the counter outputs which are shorted together, is low. If none of the counter outputs are connected back to the reset terminal (switch S1 open), the circuit operates in an astable or free running mode, following a trigger input.


## FIGURE 3. Basic Circuit Connection for Timing Applications (Monostable: S1 Closed; Astable: S1 Open)

## Important Operating Information

Ground connection is pin 9.
Reset (R) (pin 10) sets all outputs HIGH.
Trigger (TRIG) (pin 11) sets all outputs LOW.
Time-base output (TBO) (pin 14) can be disabled by bringing the RC input (pin 13) LOW via a $1.0 \mathrm{k} \Omega$ resistor.
Normal TBO (pin 14) is a negative going pulse greater than 500 ns .
NOTE: Under the conditions of high supply voltages ( $\mathrm{V}_{\mathrm{CC}}>7.0 \mathrm{~V}$ ) and low values of timing capacitor ( $\mathrm{C}_{\mathrm{T}}<0.1 \mu \mathrm{~F}$ ), the pulse width of TBO may be too narrow to trigger the counter section. This can be corrected by connecting a 600 pF capacitor from TBO (pin 14) to ground (pin 9).
Reset (pin 10) stops the time-base oscillator.
Outputs $\left(\mathrm{O}_{0} \ldots \mathrm{O}_{128}\right)$ (pins 1-8) sink 2.0 mA current with $\mathrm{V}_{\mathrm{OL}} \leq 0.4 \mathrm{~V}$.
For use with external clock, minimum clock pulse amplitude should be 3.0 V , with greater than $1.0 \mu \mathrm{~s}$ pulse duration.

## Circuit Controls

Counter Outputs ( $\mathrm{O}_{0} \ldots \mathrm{O}_{128}$, Pins1 thru 8)
The binary counter outputs are buffered open collector type stages, as shown in the block diagram. Each output is capable of sinking 2.0 mA at $0.4 \mathrm{~V} \mathrm{~V}_{\mathrm{OL}}$. In the reset condition, all the counter outputs are HIGH or in the nonconducting state. Following a trigger input, the outputs change state in accordance with the timing diagram of Figure 2. The counter outputs can be used individually, or can be connected together in a wired-OR configuration, as described in the programming segment of this datasheet.
Reset and Trigger Inputs (R and TRIG, Pins 10 and 11)
The circuit is reset or triggered with positive-going control pulses applied to pins 10 and 11 respectively. The threshold level for these controls is approximately two diode drops ( $\approx$ 1.4V) above ground. Minimum pulse widths for reset and trigger inputs are shown in the Performance Curves. Once triggered, the circuit is immune to additional trigger inputs until the end of the timing cycle.

## Modulation and Sync Input (MOD, Pin 12)

The oscillator time-base period (T) can be modulated by applying a DC voltage to MOD, pin 12 (see Performance Curves). Also, the time-base oscillator can be synchronized to an external clock by applying a sync pulse to MOD, pin 12 as shown in Figure 4. Recommended sync pulse widths and amplitudes are also given.



TL/H/10837-7
FIGURE 4. Operation with External Sync Signal
The time-base can be synchronized by setting the sync pulse period ( $\mathrm{T}_{\mathrm{s}}$ ) to be an integer multiple of T . This can be done by choosing the timing components R and C at pin 13 such that:
$\mathrm{T}=\mathrm{RC}=\left(\mathrm{T}_{\mathrm{S}} / \mathrm{m}\right)$
where:
$m$ is an integer, $1 \leq m \leq 10$
Figure 5 gives the typical pull-in range for harmonic synchronization for various harmonic modulus, $m$. For $m<10$, typical pull-in range is greater than $\pm 4 \%$ of the time-base frequency.

## RC Terminal (Pin 13)

The time-base period $T$ is determined by the external RC network connected to RC, pin 13. When the time-base is triggered, the waveform at pin 13 is an exponential ramp with a period $\mathrm{T}=1$ RC.


TIME-BASE PERIOD - $\mathrm{T}_{\mathrm{S}} / \mathrm{T}$
TL/H/10837-8
FIGURE 5. Typical Pull-in Range for Harmonic Synchronization

## Time-Base Output (TBO, Pin 14)

The time-base output is an open-collector type stage as shown in the block diagram, and requires a $20 \mathrm{k} \Omega$ pull-up resistor to pin 15 for proper circuit operation. In the reset state, the time-base output is HIGH. After triggering, it produces a negative-going pulse train with a period $T=R C$, as shown in the diagram of Figure 2. The time-base output is internally connected to the binary counter section and can also serve as the input for the external clock signal when the circuit is operated with an external time base. The counter section triggers on the negative-going edge of the timing or clock pulses generated at TBO, pin 14. The trigger threshold for the counter section is $\approx+1.4 \mathrm{~V}$. The counter section can be disabled by clamping the voltage level at pin 14 to ground.
When using high supply voltage ( $\mathrm{V}_{\mathrm{CC}}>7.0 \mathrm{~V}$ ) and a small value timing capacitor ( $\mathrm{C}_{\mathrm{T}}<0.1 \mu \mathrm{~F}$ ), the pulse width at TBO pin 14 may be too narrow to trigger the counter section. This can be corrected by connecting a 600 pF capacitor from pin 14 to ground.

## Regulator Output (VREG, Pin 15)

The regulator output $V_{\text {REG }}$ is used internally to power the binary counter and the control logic. This terminal can also be used as a supply to additional LM2240 circuits when several timer circuits are cascaded (see Figure 6) to minimize power dissipation. For circuit operation with an external clock, $\mathrm{V}_{\text {REG }}$ can be used as the $\mathrm{V}_{\text {cc }}$ input terminal so that the internal time-base circuitry is not powered, thus reducing power dissipation. When supply voltages less than 4.5 V are used with the internal time-base, pin 15 should be shorted to pin 16.

## Circuit Controls (Continued)


$V_{C C}=\operatorname{Pin} 16$
$\mathrm{GND}=\operatorname{Pin} 9$


TL/H/10837-9

FIGURE 6. Low Power Operation of Cascaded Timers

## Monostable Operation

## Precision Timing

In precision timing applications, the LM2240 is used in its monostable, or self-resetting, mode. The generalized circuit connection for this application is shown in Figure 3 (S1 closed). The output is normally HIGH and goes LOW following a trigger input. It remains LOW for the time duration ( $\mathrm{T}_{\mathrm{O}}$ ) and then returns to a HIGH state. The duration of the timing cycle $T_{O}$ is given as:
$\mathrm{T}_{\mathrm{O}}=\mathrm{nT}=\mathrm{NRC}$
where $T=R C$ is the time-base period as set by the choice of timing components at RC pin 13 (see Performance Curves) and n is an integer in the range of $1 \leq \mathrm{n} \leq 255$ as determined by the combination of counter outputs ( $\mathrm{O}_{0} \ldots$ $\mathrm{O}_{128}$ ), pins 1 through 8 connected to the output bus.

## Counter Output Programming

The binary counter outputs, $\mathrm{O}_{0} \ldots \mathrm{O}_{128}$, pins 1 through 8 are open collector type stages and can be shorted together to a common pull-up resistor to form a wired-OR connection; the combined output will be LOW as long as any one of the outputs is LOW The time delays associated with each counter output can thus be added together. This is done by simply shorting the outputs together to form a common output bus as shown in Figure 3. For example, if only pin 6 is connected to the output and the rest left open, the total duration of the timing cycle, $T_{0}$, is 32 T . Similarly, if pins 1,5 , and 6 are shorted to the output bus, the total time delay is $\mathrm{T}_{\mathrm{O}}=(1+16+32) \mathrm{T}=49 \mathrm{~T}$. In this manner, by proper choice of counter terminals connected to the output bus, the timing cycle can be programmed to be $1 \mathrm{~T} \leq \mathrm{T}_{\mathrm{O}}$ $\leq 255 \mathrm{~T}$.

## Ultra Long Time Delay Application

Two LM2240 units can be cascaded as shown in Figure 7 to generate extremely long time delays. Total timing cycle of
two cascaded units can be programmed from $T_{O}=256 \mathrm{RC}$ to $T_{0}=65,280$ RC in 256 discrete steps by selectively shorting one or more of the counter outputs from Unit 2 to the output bus. In this application, the reset and the trigger terminals of both units are tied together and the Unit 2 time base is disabled. Normally, the output is HIGH when the system is reset. On triggering, the output goes LOW where it remains for a total of 256 (255) or 65,280 cycles of the timebase oscillator.
In cascaded operation, the time-base section of Unit 2 can be powered down to reduce power consumption by using the circuit connection of Figure 6. In this case, the $\mathrm{V}_{\mathrm{CC}}$ terminal (pin 16) of Unit 2 is left open, and the second unit is powered from the regulator output of Unit 1 by connecting the $V_{\text {REG }}$ (pin 15) of both units together.

## Astable Operation

The LM2240 can be operated in its astable or free running mode by disconnecting the reset terminal (pin 10) from the counter outputs. Two typical circuits are shown in Figures 8 and 9. The circuit in Figure 8 operates in its free running mode with external trigger and reset signals. It starts counting and timing following a trigger input until an external reset pulse is applied. Upon application of a positive going reset signal to pin 10, the circuit reverts back to its reset state. This circuit is essentially the same as that of Figure 3 with the feedback switch S1 open.
The circuit of Figure 9 is designed for continuous operation. It self triggers automatically when the power supply is turned on, and continues to operate in its free running mode indefinitely. In astable or free running operation, each of the counter outputs can be used individually as synchronized oscillators, or they can be interconnected to generate complex pulse patterns.

## Astable Operation (Continued)


$V_{C C}=\operatorname{Pin} 16$
GND $=\operatorname{Pin} 9$
FIGURE 7. Cascaded Operation for Long Delays

## Binary Pattern Generation

In astable operation, as shown in Figures 8 and 9 , the output of the LM2240 appears as a complex pulse pattern if more than one of its switches is closed. The waveform of the output pulse train can be determined directly from the timing diagram of Figure 2, which shows the phase relations between the counter outputs. Figures 10 and 11 show some of the complex pulse patterns that can be generated. The pulse pattern repeats itself at a rate equal to the period of the highest counter bit connected to the common output bus. The minimum pulse width contained in the pulse train is determined by the lowest counter bit connected to the output.


FIGURE 8. Astable Operation with Trigger and Reset Inputs

$$
=\operatorname{Pin} 16
$$

$$
\text { GND }=\operatorname{Pin} 9
$$

TL/H/10837-12
FIGURE 9. Free Running Astable Operation

8. 3 PIN PATtERN


TL/H/10837-13
FIGURE 10. Binary Pulse Patterns Obtained by Shorting Various Counter Outputs

Astable Operation (Continued)


## LM2907/LM2917 Frequency to Voltage Converter

## General Description

The LM2907, LM2917 series are monolithic frequency to voltage converters with a high gain op amp/comparator designed to operate a relay, lamp, or other load when the input frequency reaches or exceeds a selected rate. The tachometer uses a charge pump technique and offers frequency doubling for low ripple, full input protection in two versions (LM2907-8, LM2917-8) and its output swings to ground for a zero frequency input.

## Advantages

■ Output swings to ground for zero frequency input

- Easy to use; $\mathrm{V}_{\text {OUT }}=\mathrm{f}_{\mathrm{IN}} \times \mathrm{V}_{\mathrm{CC}} \times \mathrm{R} 1 \times \mathrm{C} 1$
- Only one RC network provides frequency doubling
- Zener regulator on chip allows accurate and stable frequency to voltage or current conversion (LM2917)


## Features

■ Ground referenced tachometer input interfaces directly with variable reluctance magnetic pickups

- Op amp/comparator has floating transistor output
- 50 mA sink or source to operate relays, solenoids, meters, or LEDs
- Frequency doubling for low ripple
- Tachometer has built-in hysteresis with either differential input or ground referenced input
- Built-in zener on LM2917
- $\pm 0.3 \%$ linearity typical
- Ground referenced tachometer is fully protected from damage due to swings above $V_{C C}$ and below ground


## Applications

■ Over/under speed sensing

- Frequency to voltage conversion (tachometer)
- Speedometers
- Breaker point dwell meters
- Hand-held tachometer
- Speed governors
- Cruise control
- Automotive door lock control
- Clutch control
- Horn control
- Touch or sound switches


## Block and Connection Diagrams Dual-In-Line and Small Outine Packages, Top Views



Order Number LM2907N-8 See NS Package Number N08E


Order Number LM2907N See NS Package Number N14A


Order Number LM2917N-8 See NS Package Number N08E


TL/H/7942-4
Order Number LM2917M or LM2917N
See NS Package Number M14A or N14A

| Absolute Maximum Ratings (Note 1) |  |  |  |
| :---: | :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. |  | Power Dissipation |  |
|  |  | LM2907-8, LM2917-8 | 1200 mW |
|  |  | LM2907-14, LM2917-14 | 1580 mW |
| Supply Voltage | 28 V | (See Note 1) |  |
| Supply Current (Zener Options) | 25 mA | Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Collector Voltage | 28 V | Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Differential Input Voltage |  | Soldering Information |  |
| Tachometer | 28V | Dual-In-Line Package |  |
| Op Amp/Comparator | 28 V | Soldering (10 seconds) | $260^{\circ} \mathrm{C}$ |
| Input Voltage Range |  | Small Outline Package |  |
| Tachometer LM2907-8, LM2917-8 | $\pm 28 \mathrm{~V}$ | Vapor Phase (60 seconds) Infrared (15 seconds) | $\begin{aligned} & 215^{\circ} \mathrm{C} \\ & 220^{\circ} \mathrm{C} \end{aligned}$ |
| LM2907, LM2917 | 0.0 V to +28 V |  |  |
| Op Amp/Comparator | 0.0 V to +28 V | See AN-450 "Surface Mounting on Product Reliability" for othe face mount devices. | ds and Their Effect s of soldering sur- |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}_{\mathrm{DC}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see test circuit

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TACHOMETER |  |  |  |  |  |  |
|  | Input Thresholds | $\mathrm{V}_{\mathrm{IN}}=250 \mathrm{mVp}-\mathrm{p}$ @ 1 kHz (Note 2) | $\pm 10$ | $\pm 25$ | $\pm 40$ | mV |
|  | Hysteresis | $\mathrm{V}_{\mathrm{IN}}=250 \mathrm{mVp}-\mathrm{p}$ @ 1 kHz (Note 2) |  | 30 |  | mV |
|  | Offset Voltage LM2907/LM2917 LM2907-8/LM2917-8 | $\mathrm{V}_{\mathrm{IN}}=250 \mathrm{mVp}-\mathrm{p}$ @ 1 kHz (Note 2) |  | $\begin{gathered} 3.5 \\ 5 \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
|  | Input Bias Current | $\mathrm{V}_{\mathrm{IN}}= \pm 50 \mathrm{mV}$ DC |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Pin 2 | $\mathrm{V}_{\text {IN }}=+125 \mathrm{mV} \mathrm{VC}^{\text {(Note 3) }}$ |  | 8.3 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Pin 2 | $\mathrm{V}_{\text {IN }}=-125 \mathrm{~m} \mathrm{~V}_{\text {DC }}$ (Note 3) |  | 2.3 |  | V |
| $\mathrm{l}_{2}, \mathrm{I}_{3}$ | Output Current | $\mathrm{V} 2=\mathrm{V} 3=6.0 \mathrm{~V}$ (Note 4) | 140 | 180 | 240 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{3}$ | Leakage Current | $12=0, \mathrm{~V} 3=0$ |  |  | 0.1 | $\mu \mathrm{A}$ |
| K | Gain Constant | (Note 3) | 0.9 | 1.0 | 1.1 |  |
|  | Linearity | $\mathrm{fiN}^{\prime}=1 \mathrm{kHz}, 5 \mathrm{kHz}, 10 \mathrm{kHz}$ (Note 5) | -1.0 | 0.3 | +1.0 | \% |

## OP/AMP COMPARATOR

| Vos |  | $\mathrm{V}_{\text {IN }}=6.0 \mathrm{~V}$ |  | 3 | 10 | mV |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IBIAS |  | $\mathrm{V}_{\text {IN }}=6.0 \mathrm{~V}$ |  | 50 | 500 | nA |
|  | Input Common-Mode Voltage |  | 0 |  | $\mathrm{V}_{\mathrm{CC}}-1.5 \mathrm{~V}$ | V |
|  | Voltage Gain |  |  | 200 |  | $\mathrm{V} / \mathrm{mV}$ |
|  | Output Sink Current | $V_{C}=1.0$ | 40 | 50 |  | mA |
|  | Output Source Current | $\mathrm{V}_{\mathrm{E}}=\mathrm{V}_{\mathrm{CC}}-2.0$ |  | 10 |  | mA |
|  | Saturation Voltage | $\mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |  | 0.1 | 0.5 | V |
|  |  | $\mathrm{I}_{\text {SINK }}=20 \mathrm{~mA}$ |  |  | 1.0 | V |
|  |  | $\mathrm{I}_{\text {SINK }}=50 \mathrm{~mA}$ |  | 1.0 | 1.5 | V |

Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}_{\mathrm{DC}}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, see test circuit (Continued)

| Symbol | Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ZENER REGULATOR |  |  |  |  |  |  |
|  | Regulator Voltage | $\mathrm{R}_{\text {DROP }}=470 \Omega$ |  | 7.56 |  | V |
|  | Series Resistance |  |  | 10.5 | 15 | $\Omega$ |
|  | Temperature Stability |  |  | +1 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
|  | TOTAL SUPPLY CURRENT |  |  | 3.8 | 6 | mA |

Note 1: For operation in ambient temperatures above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $101^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for LM2907-8 and LM2917-8, and $79^{\circ} \mathrm{C} / \mathrm{W}$ junction to ambient for LM2907-14 and LM2917-14.
Note 2: Hysteresis is the sum $+V_{T H}-\left(-V_{T H}\right)$, offset voltage is their difference. See test circuit.
Note 3: $\mathrm{V}_{\mathrm{OH}}$ is equal to $3 / 4 \times \mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}_{\mathrm{BE}}, \mathrm{V}_{\mathrm{OL}}$ is equal to $1 / 4 \times \mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}_{\mathrm{BE}}$ therefore $\mathrm{V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{CC}} / 2$. The difference, $\mathrm{V}_{\mathrm{OH}}-\mathrm{V}_{\mathrm{OL}}$, and the mirror gain, $\mathrm{I}_{2} / I_{3}$, are the two factors that cause the tachometer gain constant to vary from 1.0.
Note 4: Be sure when choosing the time constant R1 $\times$ C1 that R1 is such that the maximum anticipated output voltage at pin 3 can be reached with $l_{3} \times R 1$. The maximum value for R1 is limited by the output resistance of pin 3 which is greater than $10 \mathrm{M} \Omega$ typically.
Note 5: Nonlinearity is defined as the deviation of VOUT (@ pin 3) for fiN $=5 \mathrm{kHz}$ from a straight line defined by the $V_{\text {OUT }}$ @ 1 kHz and $\mathrm{V}_{\text {OUT }} @ 10 \mathrm{kHz}$. $\mathrm{C} 1=1000 \mathrm{pF}, \mathrm{R} 1=68 \mathrm{k}$ and $\mathrm{C} 2=0.22 \mathrm{mFd}$.

## General Description (Continued)

The op amp/comparator is fully compatible with the tachometer and has a floating transistor as its output. This feature allows either a ground or supply referred load of up to 50 mA . The collector may be taken above $\mathrm{V}_{\mathrm{CC}}$ up to a maximum $V_{C E}$ of 28 V .
The two basic configurations offered include an 8-pin device with a ground referenced tachometer input and an internal connection between the tachometer output and the op amp non-inverting input. This version is well suited for single speed or frequency switching or fully buffered frequency to voltage conversion applications.

## Test Circuit and Waveform



TL/H/7942-6

The more versatile configurations provide differential tachometer input and uncommitted op amp inputs. With this version the tachometer input may be floated and the op amp becomes suitable for active filter conditioning of the tachometer output.
Both of these configurations are available with an active shunt regulator connected across the power leads. The regulator clamps the supply such that stable frequency to voltage and frequency to current operations are possible with any supply voltage and a suitable resistor.


## Typical Performance Characteristics







Tachometer Currents $\mathbf{I}_{\mathbf{2}}$ and $\mathrm{I}_{3}$ vs Supply Voltage


Tachometer Linearity vs Temperature


Op Amp Output Transistor Characteristics


Normalized Tachometer Output vs Temperature


Tachometer Currents $\mathrm{I}_{2}$ and $\mathrm{I}_{3}$ vs Temperature


Tachometer Linearity vs R1


Op Amp Output Transistor Characteristics


## Applications Information

The LM2907 series of tachometer circuits is designed for minimum external part count applications and maximum versatility. In order to fully exploit its features and advantages let's examine its theory of operation. The first stage of operation is a differential amplifier driving a positive feedback flip-flop circuit. The input threshold voltage is the amount of differential input voltage at which the output of this stage changes state. Two options (LM2907-8, LM2917-8) have one input internally grounded so that an input signal must swing above and below ground and exceed the input thresholds to produce an output. This is offered specifically for magnetic variable reluctance pickups which typically provide a single-ended ac output. This single input is also fully protected against voltage swings to $\pm 28 \mathrm{~V}$, which are easily attained with these types of pickups.
The differential input options (LM2907, LM2917) give the user the option of setting his own input switching level and still have the hysteresis around that level for excellent noise rejection in any application. Of course in order to allow the inputs to attain common-mode voltages above ground, input protection is removed and neither input should be taken outside the limits of the supply voltage being used. It is very important that an input not go below ground without some resistance in its lead to limit the current that will then flow in the epi-substrate diode.
Following the input stage is the charge pump where the input frequency is converted to a dc voltage. To do this requires one timing capacitor, one output resistor, and an integrating or filter capacitor. When the input stage changes state (due to a suitable zero crossing or differential voltage on the input) the timing capacitor is either charged or discharged linearly between two voltages whose difference is $\mathrm{V}_{\mathrm{CC}} / 2$. Then in one half cycle of the input frequency or a time equal to $1 / 2 f_{I N}$ the change in charge on the timing capacitor is equal to $\mathrm{V}_{\mathrm{CC}} / 2 \times \mathrm{C} 1$. The average amount of current pumped into or out of the capacitor then is:

$$
\frac{\Delta Q}{T}=i_{C(A V G)}=C 1 \times \frac{V_{C C}}{2} \times\left(2 f_{i N}\right)=V_{C C} \times f_{f / N} \times C 1
$$

The output circuit mirrors this current very accurately into the load resistor R1, connected to ground, such that if the pulses of current are integrated with a filter capacitor, then $V_{O}=i_{C} \times R 1$, and the total conversion equation becomes:

$$
V_{O}=V_{C C} \times f_{I N} \times C 1 \times R 1 \times K
$$

Where K is the gain constant-typically 1.0 .

The size of C2 is dependent only on the amount of ripple voltage allowable and the required response time.

## CHOOSING R1 AND C1

There are some limitations on the choice of R1 and C1 which should be considered for optimum performance. The timing capacitor also provides internal compensation for the charge pump and should be kept larger than 500 pF for very accurate operation. Smaller values can cause an error current on R1, especially at low temperatures. Several considerations must be met when choosing R1. The output current at pin 3 is internally fixed and therefore $\mathrm{V}_{\mathrm{O}} / \mathrm{R} 1$ must be less than or equal to this value. If R1 is too large, it can become a significant fraction of the output impedance at pin 3 which degrades linearity. Also output ripple voltage must be considered and the size of C2 is affected by R1. An expression that describes the ripple content on pin 3 for a single R1C2 combination is:

$$
V_{\text {RIPPLE }}=\frac{V_{C C}}{2} \times \frac{C 1}{C 2} \times\left(1-\frac{V_{C C} \times f_{I N} \times C 1}{I_{2}}\right) p k-p k
$$

It appears R1 can be chosen independent of ripple, however response time, or the time it takes $\mathrm{V}_{\text {OUT }}$ to stabilize at a new voltage increases as the size of C2 increases, so a compromise between ripple, response time, and linearity must be chosen carefully.
As a final consideration, the maximum attainable input frequency is determined by $\mathrm{V}_{\mathrm{Cc}}, \mathrm{C} 1$ and $\mathrm{I}_{2}$ :

$$
f_{M A X}=\frac{l_{2}}{C 1 \times V_{C C}}
$$

## USING ZENER REGULATED OPTIONS (LM2917)

For those applications where an output voltage or current must be obtained independent of supply voltage variations, the LM2917 is offered. The most important consideration in choosing a dropping resistor from the unregulated supply to the device is that the tachometer and op amp circuitry alone require about 3 mA at the voltage level provided by the zener. At low supply voltages there must be some current flowing in the resistor above the 3 mA circuit current to operate the regulator. As an example, if the raw supply varies from 9 V to 16 V , a resistance of $470 \Omega$ will minimize the zener voltage variation to 160 mV . If the resistance goes under $400 \Omega$ or over $600 \Omega$ the zener variation quickly rises above 200 mV for the same input variation.

## Typical Applications



Typical Applications (Continued)
"Speed Switch" Load is Energized When $\mathrm{f}_{\mathrm{IN}} \geq \frac{1}{2 R C}$


Zener Regulated Frequency to Voltage Converter


TL/H/7942-10


Typical Applications (Continued)



TL/H/7942-13

Capacitance Meter
$\mathrm{V}_{\text {OUT }}=\mathbf{1 V}-10 \mathrm{~V}$ for $\mathrm{C}_{\mathrm{X}}=\mathbf{0 . 0 1}$ to 0.1 mFd
( $R=111 k$ )


TL/H/7942-14

## Typical Applications (Continued)




V3 steps up in voltage by the amount $\frac{\mathrm{V}_{\mathrm{CC}} \times \mathrm{C} 1}{\mathrm{C} 2}$
for each complete input cycle ( 2 zero crossings)
Example:


If $\mathrm{C} 2=200 \mathrm{C} 1$ after 100 consecutive input cycles.
$\mathrm{V} 3=1 / 2 \mathrm{~V}_{\mathrm{CC}}$


TL/H/7942-18
Flashing LED Indicates Overspeed

Flashing begins when $f_{\mathrm{fN}} \geq 100 \mathrm{~Hz}$.
Flash rate increases with input frequency increase beyond trip point.

## Typical Applications (Continued)

Frequency to Voltage Converter with 2 Pole Butterworth Filter to Reduce Ripple


TL/H/7942-21

Overspeed Latch


## Typical Applications (Continued)

## Some Frequency Switch Applications May Require Hysteresis in the Comparator Function Which can be Implemented in Several Ways:



TL/H/7942-24



TL/H/7942-27



L/H/7942-26

## Typical Applications (Continued)



TL/H/7942-29




VOUT is proportional to the lower of the two input wheel speeds.
"Select-High" Circuit


$\mathrm{V}_{\text {OUT }}$ is proportional to the higher of the two input wheel speeds.



TL/H/7942-38
*This connection made on LM2907-8 and LM2917-8 only
**This connection made on LM2917 and LM2917-8 only.

## LM3045/LM3046/LM3086 Transistor Arrays

## General Description

The LM3045, LM3046 and LM3086 each consist of five general purpose silicon NPN transistors on a common monolithic substrate. Two of the transistors are internally connected to form a differentially-connected pair. The transistors are well suited to a wide variety of applications in low power system in the DC through VHF range. They may be used as discrete transistors in conventional circuits however, in addition, they provide the very significant inherent integrated circuit advantages of close electrical and thermal matching. The LM3045 is supplied in a 14 -lead cavity dual-in-line package rated for operation over the full military temperature range. The LM3046 and LM3086 are electrically identical to the LM3045 but are supplied in a 14-lead molded dual-in-line package for applications requiring only a limited temperature range.

## Features

- Two matched pairs of transistors
$V_{B E}$ matched $\pm 5 \mathrm{mV}$
Input offset current $2 \mu \mathrm{~A}$ max at $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$
- Five general purpose monolithic transistors
- Operation from DC to 120 MHz
- Wide operating current range
- Low noise figure $\quad 3.2 \mathrm{~dB}$ typ at 1 kHz
- Full military
temperature range (LM3045) $\quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$


## Applications

- General use in all types of signal processing systems operating anywhere in the frequency range from DC to VHF
- Custom designed differential amplifiers
- Temperature compensated amplifiers


## Schematic and Connection Diagram



| Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. <br> LM3045 <br> LM3046/LM3086 |  |  |  |  |  |
|  |  |  |  |  |  |
|  | Each Transistor | Total Package | Each Transistor | Total Package | Units |
| Power Dissipation: |  |  |  |  |  |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 300 | 750 | 300 | 750 | mW |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $55^{\circ} \mathrm{C}$ |  |  | 300 | 750 | mW |
| $\mathrm{T}_{\mathrm{A}}>55^{\circ} \mathrm{C}$ |  |  | Derat |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$ | 300 | 750 |  |  | mW |
| $\mathrm{T}_{\mathrm{A}}>75^{\circ} \mathrm{C}$ | Der |  |  |  | $\mathrm{mW} /{ }^{\circ} \mathrm{C}$ |
| Collector to Emitter Voltage, $\mathrm{V}_{\text {CEO }}$ | 15 |  | 15 |  | V |
| Collector to Base Voltage, $\mathrm{V}_{\text {CBO }}$ | 20 |  | 20 |  | V |
| Collector to Substrate Voltage, $\mathrm{V}_{\mathrm{CIO}}$ (Note 1) | 20 |  | 20 |  | V |
| Emitter to Base Voltage, VEBO | 5 |  | 5 |  | V |
| Collector Current, Ic | 50 |  | 50 |  | mA |
| Operating Temperature Range | $-55^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ | $150^{\circ} \mathrm{C}$ | $-65^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ |  |
| Soldering Information |  |  |  |  |  |
| Dual-In-Line Package Soldering (10 Sec.) | $260^{\circ} \mathrm{C}$ |  | $260^{\circ} \mathrm{C}$ |  |  |
| Small Outline Package |  |  |  |  |  |
| Vapor Phase (60 Seconds) |  |  | $215^{\circ} \mathrm{C}$ |  |  |
| Infrared (15 Seconds) |  |  | $220^{\circ} \mathrm{C}$ |  |  |
| See AN-450 "Surface Mounting Methods and The | ir Effect on Prod | Reliabilit | other method | soldering sursin | e mount |

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.
Electrical Characteristics ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ unless otherwise specified)

| Parameter | Conditions | Limits |  |  | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | LM3045, LM3046 |  |  | LM3086 |  |  |  |
|  |  | Min | Typ | Max | Min | Typ | Max |  |
| Collector to Base Breakdown Voltage ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{CBO}}$ ) | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0$ | 20 | 60 |  | 20 | 60 |  | V |
| Collector to Emitter Breakdown Voltage (V $\mathrm{V}_{\text {(BR)CEO }}$ ) | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=0$ | 15 | 24 |  | 15 | 24 |  | V |
| Collector to Substrate Breakdown Voltage ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{CIO}}$ ) | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{Cl}}=0$ | 20 | 60 |  | 20 | 60 |  | V |
| Emitter to Base Breakdown Voltage ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{EBO}}$ ) | $\mathrm{I}_{\mathrm{E}} 10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{C}}=0$ | 5 | 7 |  | 5 | 7 |  | V |
| Collector Cutoff Current (lCBO) | $\mathrm{V}_{\mathrm{CB}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=0$ |  | 0.002 | 40 |  | 0.002 | 100 | nA |
| Collector Cutoff Current (ICEO) | $\mathrm{V}_{\mathrm{CE}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{B}}=0$ |  |  | 0.5 |  |  | 5 | $\mu \mathrm{A}$ |
| Static Forward Current Transier Ratio (Static Beta) ( $\mathrm{h}_{\mathrm{FE}}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V} \quad\left\{\begin{array}{l} \mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A} \end{array}\right. \\ & \hline \end{aligned}$ |  | 100 |  |  | 100 |  |  |
|  |  | 40 | 100 |  | 40 | 100 |  |  |
|  |  |  | 54 |  |  | 54 |  |  |
| Input Offset Current for Matched Pair $Q_{1}$ and $Q_{2}\left\|I_{O_{1}}-l_{I_{2}}\right\|$ | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 0.3 | 2 |  |  |  | $\mu \mathrm{A}$ |
| Base to Emitter Voltage ( $\mathrm{V}_{\mathrm{BE}}$ ) | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}\left\{\begin{array}{l} \mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA} \\ \mathrm{I}_{\mathrm{E}}=10 \mathrm{~mA} \end{array}\right.$ |  | 0.715 |  |  | 0.715 |  | V |
|  |  |  | 0.800 |  |  | 0.800 |  |  |
| Magnitude of Input Offset Voltage for Differential Pair $\left\|V_{B E 1}-V_{B E 2}\right\|$ | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 0.45 | 5 |  |  |  | mV |
| Magnitude of Input Offset Voltage for Isolated Transistors $\left\|\mathrm{V}_{\mathrm{BE}}-\mathrm{V}_{\mathrm{BE} 4}\right\|,\left\|\mathrm{V}_{\mathrm{BE} 4}-\mathrm{V}_{\mathrm{BE} 5}\right\|$, $\left\|V_{B E 5}-V_{B E 3}\right\|$ | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 0.45 | 5 |  |  |  | mV |
| Temperature Coefficient of Base to Emitter Voltage $\left(\frac{\Delta V_{\mathrm{BE}}}{\Delta \mathrm{T}}\right)$ | $\mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | -1.9 |  |  | -1.9 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Collector to Emitter Saturation Voltage ( $\mathrm{V}_{\text {CE(SAT) }}$ ) | $\mathrm{I}_{\mathrm{B}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}$ |  | 0.23 |  |  | 0.23 |  | V |
| Temperature Coefficient of Input Offset Voltage $\left(\frac{\Delta V_{10}}{\Delta T}\right)$ | $\mathrm{V}_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 1.1 |  |  |  |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Note 1: The collector of each transistor of the LM3045, LM3046, and LM3086 is isolated from the substrate by an integral diode. The substrate (terminal 13) must be connected to the most negative point in the external circuit to maintain isolation between transistors and to provide for normal transistor action. |  |  |  |  |  |  |  |  |

Electrical Characteristics (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Low Frequency Noise Figure (NF) | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CE}}=3 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{C}}=100 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega \end{aligned}$ |  | 3.25 |  | dB |
| LOW FREQUENCY, SMALL SIGNAL EQUIVALENT CIRCUIT CHARACTERISTICS |  |  |  |  |  |
| Forward Current Transfer Ratio ( $\mathrm{h}_{\mathrm{fe}}$ ) | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CE}}=3 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 110 \text { (LM3045, LM3046) } \\ \text { (LM3086) } \end{gathered}$ |  |  |
| Short Circuit Input Impednace ( $\mathrm{h}_{\mathrm{ie}}$ ) |  |  | 3.5 |  | $\mathrm{k} \Omega$ |
| Open Circuit Output Impedance ( $\mathrm{h}_{\text {oe }}$ ) |  |  | 15.6 |  | $\mu \mathrm{mho}$ |
| Open Circuit Reverse Voltage Transfer Ratio ( $\mathrm{hre}^{\text {) }}$ ) |  |  | $1.8 \times 10^{-4}$ |  |  |
| ADMITTANCE CHARACTERISTICS |  |  |  |  |  |
| Forward Transfer Admittance ( $\mathrm{Y}_{\mathrm{fe}}$ ) | $\begin{aligned} & \mathrm{f}=1 \mathrm{MHz}, \mathrm{~V}_{\mathrm{CE}}=3 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA} \end{aligned}$ |  | $31-\mathrm{j} 1.5$ |  |  |
| Input Admittance ( $\mathrm{Y}_{\mathrm{ie}}$ ) |  |  | $0.3+J 0.04$ |  |  |
| Output Admittance ( $\mathrm{Y}_{\mathrm{Oe}}$ ) |  |  | $0.001+\mathrm{j} 0.03$ |  |  |
| Reverse Transfer Admittance ( $\mathrm{Y}_{\mathrm{re}}$ ) |  |  | See Curve |  |  |
| Gain Bandwidth Product ( $\mathrm{f}_{\mathrm{T}}$ ) | $\mathrm{V}_{C E}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=3 \mathrm{~mA}$ | 300 | 550 |  |  |
| Emitter to Base Capacitance ( $\mathrm{C}_{\mathrm{EB}}$ ) | $\mathrm{V}_{\mathrm{EB}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=0$ |  | 0.6 |  | pF |
| Collector to Base Capacitance ( $\mathrm{C}_{\mathrm{CB}}$ ) | $V_{C B}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0$ |  | 0.58 |  | pF |
| Collector to Substrate Capacitance ( $\mathrm{C}_{\mathrm{Cl}}$ ) | $\mathrm{V}_{C S}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0$ |  | 2.8 |  | pF |

## Typical Performance Characteristics



TL/H/7950-2

## Typical Performance Characteristics (Continued)



Typical Noise Figure vs Collector Current




Typical Input Offset Voltage
Characteristics for Differential
Pair and Paired Isolated
Transistors vs Ambient Temperature

Typical Noise Figure vs Collector Current


Typical Input Admittance
vs Frequency


Typical Noise Figure vs


TL/H/7950-4
Typical Normalized Forward Current Transfer Ratio, Short Circuit Input Impedance, Open Circuit Output Impedance, and Open Circuit Reverse Voltage Transfer Ratio vs Collector Current


TL/H/7950-5


TL/H/7950-6

## Typical Performance Characteristics (Continued)



## LM3146 High Voltage Transistor Array

## General Description

The LM3146 consists of five high voltage general purpose silicon NPN transistors on a common monolithic substrate. Two of the transistors are internally connected to form a differentially-connected pair. The transistors are well suited to a wide variety of applications in low power system in the dc through VHF range. They may be used as discrete transistors in conventional circuits however, in addition, they provide the very significant inherent integrated circuit advantages of close electrical and thermal matching. The LM3146 is supplied in a 14 -lead molded dual-in-line package for applications requiring only a limited temperature range.

## Features

- High voltage matched pairs of transistors, $\mathrm{V}_{\mathrm{BE}}$ matched $\pm 5 \mathrm{mV}$, input offset current $2 \mu \mathrm{~A}$ max at $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$
- Five general purpose monolithic transistors
- Operation from dc to 120 MHz
- Wide operating current range
- Low noise figure
3.2 dB typ at 1 kHz


## Applications

- General use in all types of signal processing systems operating anywhere in the frequency range from dc to VHF
- Custom designed differential amplifiers
- Temperature compensated amplifiers


## Connection Diagram

Dual-In-Line and Small Outline Packages


TL/H/7959-1
Top View
Order Number LM3146M or LM3146N
See NS Package Number M14A or N14A

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
LM3146 Units

Power Dissipation: Each transistor
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ to $55^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}>55^{\circ} \mathrm{C}$
Power Dissipation: Total Package
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
$\mathrm{T}_{\mathrm{A}}>25^{\circ} \mathrm{C}$
Collector to Emitter Voltage, $V_{\text {CEO }}$
Collector to Base Voltage, $\mathrm{V}_{\mathrm{CBO}}$
Collector to Substrate Voltage, $\mathrm{V}_{\mathrm{CIO}}$ (Note 1)
Emitter to Base Voltage, VEBO (Note 2)
Collector to Current, Ic
Operating Temperature Range
Storage Temperature Range

Soldering Information
Dual-In-Line Package Soldering ( 10 seconds)
$260^{\circ} \mathrm{C}$
Small Outline Package Vapor Phase (60 seconds) $215^{\circ} \mathrm{C}$ Infrared ( 15 seconds) $220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methads of soldering surface mount devices.

DC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Symbol | Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{V}_{\text {(BR) }}$ CBO | Collector to Base Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{E}}=0$ | 40 | 72 |  | V |
| $V_{\text {(BR)CEO }}$ | Collector to Emitter Breakdown Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=0$ | 30 | 56 |  | V |
| $V_{\text {(BR) }}$ CIO | Collector to Substrate Breakdown Voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{Cl}}=10 \mu \mathrm{~A}, \mathrm{I}_{\mathrm{B}}=0, \\ & \mathrm{I}_{\mathrm{E}}=0 \end{aligned}$ | 40 | 72 |  | V |
| $V_{\text {(BR)EBO }}$ | Emitter to Base Breakdown Voltage (Note 2) | $\mathrm{I}_{\mathrm{C}}=0, \mathrm{I}_{\mathrm{E}}=10 \mu \mathrm{~A}$ | 5 | 7 |  | V |
| $\mathrm{I}_{\text {CBO }}$ | Collector Cutoff Current | $\mathrm{V}_{\mathrm{CB}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=0$ |  | 0.002 | 100 | nA |
| $\mathrm{I}_{\text {CEO }}$ | Collector Cutoff Current | $\mathrm{V}_{\mathrm{CE}}=10 \mathrm{~V}, \mathrm{I}_{\mathrm{B}}=0$ |  | (Note 3) | 5 | $\mu \mathrm{A}$ |
| $h_{\text {FE }}$ | Static Forward Current Transfer Ratio (Static Beta) | $\begin{aligned} & \mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{C}}=10 \mu \mathrm{~A}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \end{aligned}$ | 30 | $\begin{gathered} 85 \\ 100 \\ 90 \end{gathered}$ |  |  |
| $\mathrm{I}_{\mathrm{B} 1}-\mathrm{I}_{\mathrm{B} 2}$ | Input Offset Current for Matched Pair Q1 and Q2 | $\begin{aligned} & \mathrm{I}_{\mathrm{C} 1}=1 \mathrm{C}_{2}=1 \mathrm{~mA}, \\ & \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V} \end{aligned}$ |  | 0.3 | 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{BE}}$ | Base to Emitter Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{C E}=3 \mathrm{~V}$ | 0.63 | 0.73 | 0.83 | V |
| $\mathrm{V}_{\mathrm{BE} 1}-\mathrm{V}_{\mathrm{BE} 2}$ | Magnitude of Input Offset Voltage for Differential Pair | $\mathrm{V}_{C E}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | 0.48 | 5 | mV |
| $\Delta V_{B E} / \Delta T$ | Temperature Coefficient of Base to Emitter Voltage | $\mathrm{V}_{C E}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=1 \mathrm{~mA}$ |  | -1.9 |  | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {CEISAT }}$ | Collector to Emitter Saturation Voltage | $\mathrm{I}_{\mathrm{C}}=10 \mathrm{~mA}, \mathrm{I}_{\mathrm{B}}=1 \mathrm{~mA}$ |  | 0.33 |  | V |
| $\Delta \mathrm{V}_{10} / \Delta \mathrm{T}$ | Temperature Coefficient of Input Offset Voltage | $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}, \mathrm{~V}_{C E}=5 \mathrm{~V}$ |  | 1.1 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |

Note 1: The collector of each transistor is isolated from the substrate by an integral diode. The substrate must be connected to a voltage which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the substrate terminal should be maintained at either dc or signal (ac) ground. A suitable bypass capacitor can be used to establish a signal ground.
Note 2: If the transistors are forced into zener breakdown ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{EBO}}$ ), degradation of forward transfer current ratio ( $\mathrm{h}_{\mathrm{FE}}$ ) can occur.
Note 3: See curve.

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Limits |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| NF | Low Frequency Noise Figure | $\begin{aligned} & f=1 \mathrm{kHz}, \mathrm{~V}_{\mathrm{CE}}=5 \mathrm{~V}, \\ & \mathrm{I}_{\mathrm{C}}=100 \mu \mathrm{~A}, \mathrm{R}_{\mathrm{S}}=1 \mathrm{k} \Omega \end{aligned}$ |  | 3.25 |  | dB |
| $\mathrm{f}_{T}$ | Gain Bandwidth Product | $\mathrm{V}_{\mathrm{CE}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=3 \mathrm{~mA}$ | 300 | 500 |  | MHz |
| $\mathrm{C}_{\mathrm{EB}}$ | Emitter to Base Capacitance | $\mathrm{V}_{\mathrm{EB}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{E}}=0$ |  | 0.70 |  | pF |
| $\mathrm{C}_{C B}$ | Collector to Base Capacitance | $\mathrm{V}_{C B}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0$ |  | 0.37 |  | pF |
| $\mathrm{C}_{\mathrm{Cl}}$ | Collector to Substrate Capacitance | $\mathrm{V}_{\mathrm{Cl}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=0$ |  | 2.2 |  | pF |

Low Frequency, Small Signal Equivalent Circuit Characteristics

| $\mathrm{h}_{\mathrm{fe}}$ | Forward Current Transfer Ratio | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 100 |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{~h}_{\mathrm{ie}}$ | Short Circuit Input Impedance | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 3.5 |  |
| $\mathrm{~h}_{\mathrm{oe}}$ | Open Circuit Output Impedance | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | 15.6 |  |
| $\mathrm{~h}_{\mathrm{re}}$ | Open Circuit Reverse Voltage <br> Transfer Ratio | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}$, <br> $\mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $1.8 \times 10^{-4}$ |  |

## Admittance Characteristics

| $Y_{\mathrm{fe}}$ | Forward Transfer Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $31-\mathrm{j} 1.5$ |  |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{Y}_{\mathrm{ie}}$ | Input Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $0.3+\mathrm{j} 0.04$ | mmho |
| $\mathrm{Y}_{\mathrm{oe}}$ | Output Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $0.001+\mathrm{j} 0.03$ | mmho |
| $\mathrm{Y}_{\mathrm{re}}$ | Reverse Transfer Admittance | $\mathrm{f}=1 \mathrm{MHz}, \mathrm{V}_{\mathrm{CE}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=1 \mathrm{~mA}$ |  | $\mathbf{~ ( N o t e ~ 3 )}$ |  |

Note 1: The collector of each transistor is isolated from the substrate by an integral diode. The substrate must be connected to a voltage which is more negative than any collector voltage in order to maintain isolation between transistors and provide normal transistor action. To avoid undesired coupling between transistors, the substrate terminal should be maintained at either dc or signal (ac) ground. A suitable bypass capacitor can be used to establish a signal ground.
Note 2: If the transistors are forced into zener breakdown ( $\mathrm{V}_{(\mathrm{BR}) \mathrm{EBO}}$ ), degradation of forward transfer current ratio ( $\mathrm{h}_{\mathrm{FE}}$ ) can occur.
Note 3: See curve.

Typical Performance Characteristics


TL/H/7959-2

## Typical Performance Characteristics (Continued)






$\mathrm{C}_{\mathrm{EB}}, \mathrm{C}_{\mathrm{cb}}, \mathrm{C}_{\mathrm{Cl}}$ vs Bias Voltage


National Semiconductor

## PRELIMINARY

## LMC555 CMOS Timer

## General Description

The LMC555 is a CMOS version of the industry standard 555 series general purpose timers. It offers the same capability of generating accurate time delays and frequencies but with much lower power dissipation and supply current spikes. When operated as a one-shot, the time delay is precisely controlled by a single external resistor and capacitor. In the astable mode the oscillation frequency and duty cycle are accurately set by two external resistors and one capacitor. The use of National Semiconductor's LMCMOSTM process extends both the frequency range and low supply capability.

## Features

■ Less than 1 mW typical power dissipation at 5 V supply

- 3 MHz astable frequency capability
- 1.5 V supply operating voltage guaranteed
- Output fully compatible with TTL and CMOS logic at 5V supply
- Tested to $-10 \mathrm{~mA},+50 \mathrm{~mA}$ output current levels
- Reduced supply current spikes during output transitions
- Extremely low reset, trigger, and threshold currents
- Excellent temperature stability
- Pin-for-pin compatible with 555 series of timers


## Block and Connection Diagrams



TL/H/8669-1
(Pinouts for Molded and Metal Can Packages are identical)
Order Number LMC555CH, LMC555CM or LMC555CN See NS Package Number H08C, M08A or N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Supply Voltage, V8
15 V
Input Voltages, V2, V4, V5, V6
-0.3 V to $\mathrm{V}_{\mathrm{S}}+0.3 \mathrm{~V}$
Output Voltages, V3, V7
15 V
Output Current I3, I7
100 mA
Operating Temperature Range (Note 1) $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ *
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$\left.\begin{array}{ll}\text { Soldering Information } \\ \text { Dual-In-Line Package } \\ \text { Soldering (10 seconds) }\end{array}\right) 260^{\circ} \mathrm{C}$

See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" for other methods of soldering surface mount devices.

Electrical Characteristics Test Circuit, $\mathrm{T}=25^{\circ} \mathrm{C}$, all switches open, $\overline{\text { RESET }}$ to $\mathrm{V}_{\mathrm{S}}$ unless otherwise noted

| Symbol | Parameter | Conditions | Min | Typ | Max | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 18 | Supply Current | $\begin{aligned} & V_{S}=1.5 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}=12 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 50 \\ 100 \\ 150 \end{gathered}$ | $\begin{aligned} & 150 \\ & 250 \\ & 400 \end{aligned}$ | $\mu \mathrm{A}$ |
| V5 | Control Voltage | $\begin{aligned} & V_{S}=1.5 \mathrm{~V} \\ & V_{S}=5 \mathrm{~V} \\ & V_{S}=12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 2.9 \\ & 7.4 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 3.3 \\ & 8.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 3.8 \\ & 8.6 \end{aligned}$ | V |
| V7 | Discharge Saturation Voltage | $\begin{aligned} & V_{S}=1.5 \mathrm{~V}, I_{7}=1 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{I}_{7}=10 \mathrm{~mA} \end{aligned}$ |  | $\begin{gathered} 75 \\ 150 \end{gathered}$ | $\begin{aligned} & 150 \\ & 300 \end{aligned}$ | mV |
| $\mathrm{V}_{\mathrm{L}} \mathrm{L}$ | Output Voltage (Low) | $\begin{aligned} & V_{S}=1.5 \mathrm{~V}, I_{3}=1 \mathrm{~mA} \\ & V_{S}=5 \mathrm{~V}, \mathrm{I}_{3}=8 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{I}_{3}=50 \mathrm{~mA} \end{aligned}$ |  | $\begin{aligned} & 0.2 \\ & 0.3 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.6 \\ & 2.0 \\ & \hline \end{aligned}$ | V |
| $\mathrm{V}_{3} \mathrm{H}$ | Output Voltage (High) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V}, \mathrm{I}_{3}=-0.25 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{I}_{3}=-2 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V}, \mathrm{I}_{3}=-10 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} \hline 1.0 \\ 4.4 \\ 10.5 \\ \hline \end{gathered}$ | $\begin{gathered} 1.25 \\ 4.7 \\ 11.3 \\ \hline \end{gathered}$ |  | V |
| V2 | Trigger Voltage | $\begin{aligned} & V_{S}=1.5 \mathrm{~V} \\ & V_{S}=12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 0.6 \\ & 4.3 \end{aligned}$ | V |
| 12 | Trigger Current | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 10 |  | pA |
| V4 | Reset Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V}(\text { Note } 2) \\ & \mathrm{V}_{\mathrm{S}}=12 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{gathered} 0.7 \\ 0.75 \end{gathered}$ | $\begin{aligned} & 1.0 \\ & 1.1 \end{aligned}$ | V |
| 14 | Reset Current | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 10 |  | pA |
| 16 | Threshold Current | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 10 |  | pA |
| 17 | Discharge Leakage | $\mathrm{V}_{\mathrm{S}}=12 \mathrm{~V}$ |  | 1.0 | 100 | nA |
| t | Timing Accuracy | SW 2, 4 Closed $\begin{aligned} & V_{\mathrm{S}}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=12 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 1.1 \\ & 1.1 \\ & 1.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.25 \\ & 1.20 \\ & 1.25 \\ & \hline \end{aligned}$ | ms |
| $\Delta t / \Delta \mathrm{Vs}$ | Timing Shift with Supply | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} \pm 1 \mathrm{~V}$ |  | 0.3 |  | \%/V |
| $\Delta t / \Delta T$ | Timing Shift with Temperature | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \leq \mathrm{T} \leq+85^{\circ} \mathrm{C} \end{aligned}$ |  | 75 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{f}_{\text {A }}$ | Astable Frequency | SW 1, 3 Closed $V_{S}=12 \mathrm{~V}$ | 4.0 | 4.8 | 5.6 | kHz |
| $f_{\text {max }}$ | Maximum Frequency | Max. Freq. Test Circuit, $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 3.0 |  | MHz |
| $t_{R}, t_{F}$ | Output Rise and Fall Times | Max. Freq. Test Circuit $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  | 15 |  | ns |
| $t_{\text {PD }}$ | Trigger Propagation Delay | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, Measure Delay from Trigger to Output |  | 100 |  | ns |

Note 1: For operation at elevated temperatures, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance of $111^{\circ} \mathrm{C} / \mathrm{W}$ for the LMC555CN, $167^{\circ} \mathrm{C} / \mathrm{W}$ for the LMC555CH, and $169^{\circ} \mathrm{C} / \mathrm{W}$ for the LMC555CM. Maximum allowable dissipation at $25^{\circ} \mathrm{C}$ is 1126 mW for the LMC555CN, 755 mW for the LMC555CH, and 740 mW for the LMC555CM
Note 2: If the $\overline{\text { RESET }}$ pin is to be used at temperatures of $-20^{\circ} \mathrm{C}$ and below $\mathrm{V}_{\mathrm{S}}$ is required to be 2.0 V or greater.


TL/H/8669-2
Typical Applications


TL/H/8669-4
$t_{H}=1.1 R_{A} C$ (Gives time that output is high following trigger)
$\overline{\text { RESET }}$ overrides TRIGGER, which can override THRESHOLD. Therefore, the trigger pulse must be shorter than the desired $t_{H}$.
The minimum trigger pulse width is 20 ns . The minimum reset pulse width is 400 ns .


TL/H/8669-5

$$
\text { fosc. }=\frac{1.44}{\left(R_{A}+2 R_{B}\right) C}
$$

$$
\text { Duty Cycle }=\frac{R_{B}}{R_{A}+2 R_{B}} \quad \begin{gathered}
\text { (Gives fraction of total period } \\
\text { that output is low) }
\end{gathered}
$$

50\% Duty Cycle Oscillator


TL/H/8669-6

## LMC567 Low Power Tone Decoder

## General Description

The LMC567 is a low power general purpose LMCMOSTM tone decoder which is functionally similar to the industry standard LM567. It consists of a twice frequency voltagecontrolled oscillator (VCO) and quadrature dividers which establish the reference signals for phase and amplitude detectors. The phase detector and VCO form a phase-locked loop (PLL) which locks to an input signal frequency which is within the control range of the VCO. When the PLL is locked and the input signal amplitude exceeds an internally pre-set threshold, a switch to ground is activated on the output pin. External components set up the oscillator to run at twice the input frequency and determine the phase and amplitude fil ter time constants.

## Features

- Functionally similar to LM567
- 2 V to 9 V supply voltage range
- Low supply current drain
- No increase in current with output activated
- Operates to 500 kHz input frequency
- High oscillator stability
- Ground-referenced input
- Hysteresis added to amplitude comparator
- Out-of-band signals and noise rejected
- 20 mA output current capability

Block Diagram (with External Components)


Order Number LMC567CM or LMC567CN
TL/H/8670-1

```
Absolute Maximum Ratings
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for availability and specifications.
Input Voltage, Pin 3
Supply Voltage, Pin 4
    2 Vp-p
Output Voltage, Pin }
    10V
Voltage at All Other Pins
13V
Vs to Gnd
Output Current, Pin }
Package Dissipation
    30 mA
    500 mW
Operating Temperature Range (TA) - }\mp@subsup{\textrm{T}}{\textrm{A}}{
```

| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Soldering Information |  |
| Dual-In-Line Package |  |
| Soldering (10 sec.) | $260^{\circ} \mathrm{C}$ |
| Small Outline Package | $215^{\circ} \mathrm{C}$ |
| Vapor Phase ( 60 sec.) | $220^{\circ} \mathrm{C}$ |
| Infrared (15 sec.) |  |
| See AN-450 "Surface Mounting Methods and Their Effect <br> on Product Reliability" for other methods of soldering sur- <br> face mount devices. |  |

## Electrical Characteristics

Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}$, RtCt \#2, Sw. 1 Pos. 0 , and no input, unless otherwise noted.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | Power Supply Current | RtCt \# 1, Quiescent or Activated | $\mathrm{V}_{\mathrm{s}}=2 \mathrm{~V}$ |  | 0.3 |  | mAdc |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 0.5 | 0.8 |  |
|  |  |  | $\mathrm{V}_{\mathrm{s}}=9 \mathrm{~V}$ |  | 0.8 | 1.3 |  |
| V3 | Input D.C. Bias |  |  |  | 0 |  | mVdc |
| R3 | Input Resistance |  |  |  | 40 |  | $\mathrm{k} \Omega$ |
| 18 | Output Leakage |  |  |  | 1 | 100 | nAdc |
| $\mathrm{f}_{0}$ | Center Frequency,$\mathrm{F}_{\mathrm{osc}} \div 2$ | RtCt \#2, Measure Oscillator Frequency and Divide by 2 | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 98 |  | kHz |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 92 | 103 | 113 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 105 |  |  |
| $\Delta \mathrm{f}_{0}$ | Center Frequency Shift with Supply | $\frac{f_{0} l_{9 v}-\left.f_{0}\right\|_{2 v}}{\left.7 f_{0}\right\|_{5 v}} \times 100$ |  |  | 1.0 | 2.0 | \%/V |
| $V_{\text {in }}$ | Input Threshold | Set Input Frequency Equal to $f_{0}$ Measured Above, Increase Input Level Until Pin 8 Goes Low. | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ | 11 | 20 | 27 | mVrms |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 17 | 30 | 45 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 45 |  |  |
| $\Delta V_{\text {in }}$ | Input Hysteresis | Starting at Input Threshold, Decrease Input Level Until Pin 8 goes High. |  |  | 1.5 |  | mVrms |
| V8 | Output 'Sat' Voltage | Input Level > Threshold Choose RL for Specified I8 | $18=2 \mathrm{~mA}$ |  | 0.06 | 0.15 | Vdc |
|  |  |  | $18=20 \mathrm{~mA}$ |  | 0.7 |  |  |
| L.D.B.W. | Largest Detection Bandwidth | Measure $\mathrm{F}_{\text {osc }}$ with Sw. 1 in Pos. 0, 1, and 2;$\text { L.D.B.W }=\frac{\mathrm{F}_{\mathrm{OSC}} \mathrm{IP} 2-\left.\mathrm{F}_{\mathrm{OSC}}\right\|_{\mathrm{P} 1}}{\left.\mathrm{~F}_{\mathrm{OSC}}\right\|_{\mathrm{PO}}} \times 100$ | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ | 7 | 11 | 15 | \% |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 11 | 14 | 17 |  |
|  |  |  | $\mathrm{V}_{\mathrm{s}}=9 \mathrm{~V}$ |  | 15 |  |  |
| $\Delta \mathrm{BW}$ | Bandwidth Skew | $\text { Skew }=\left(\frac{F_{\text {OSd }} \mathrm{P}_{2}+F_{\text {OSC }} \mathrm{P}_{1}}{2 \mathrm{~F}_{\text {Oscl }}}-1\right) \times 100$ |  |  | 0 | $\pm 1.0$ | \% |
| $f_{\text {max }}$ | Highest Center Freq. | RtCt \#3, Measure Oscillator Frequency and Divide by 2 |  |  | 700 |  | kHz |
| $V_{\text {in }}$ | Input Threshold at $f_{\text {max }}$ | Set Input Frequency Equal to $f_{\text {max }}$ measured Above, Increase Input Level Until Pin 8 goes Low. |  |  | 35 |  | mVrms |

## Test Circuit



| RtCt | Rt | Ct |
| :---: | :---: | :---: |
| \#1 | 100 k | 300 pF |
| $\# 2$ | 10 k | 300 pF |
| $\# 3$ | 5.1 k | 62 pF |

TL/H/8670-2

## Typical Performance Characteristics



## Applications Information (refer to Block Diagram)

## GENERAL

The LMC567 low power tone decoder can be operated at supply voltages of 2 V to 9 V and at input frequencies ranging from 1 Hz up to 500 kHz .
The LMC567 can be directly substituted in most LM567 applications with the following provisions:

1. Oscillator timing capacitor Ct must be halved to double the oscillator frequency relative to the input frequency (See OSCILLATOR TIMING COMPONENTS).
2. Filter capacitors C 1 and C 2 must be reduced by a factor of 8 to maintain the same filter time constants.
3. The output current demanded of pin 8 must be limited to the specified capability of the LMC567.

## OSCILLATOR TIMING COMPONENTS

The voltage-controlled oscillator (VCO) on the LMC567 must be set up to run at twice the frequency of the input signal tone to be decoded. The center frequency of the VCO is set by timing resistor Rt and timing capacitor Ct connected to pins 5 and 6 of the IC. The center frequency as a function of Rt and Ct is given by:

$$
\mathrm{F}_{\mathrm{osc}} \cong \frac{1}{1.4 \mathrm{Rt} \mathrm{Ct}} \mathrm{~Hz}
$$

Since this will cause an input tone of half $F_{\text {osc }}$ to be decoded,

$$
\mathrm{F}_{\mathrm{input}} \cong \frac{1}{2.8 \mathrm{Rt} \mathrm{Ct}} \mathrm{~Hz}
$$

This equation is accurate at low frequencies; however, above 50 kHz ( $F_{\text {osc }}=100 \mathrm{kHz}$ ), internal delays cause the actual frequency to be lower than predicted.
The choice of Rt and Ct will be a tradeoff between supply current and practical capacitor values. An additional supply current component is introduced due to Rt being switched to $\mathrm{V}_{\mathrm{S}}$ every half cycle to charge Ct :

$$
I_{\mathrm{S}} \text { due to } \mathrm{Rt}=\mathrm{V}_{\mathrm{S}} /(4 \mathrm{Rt})
$$

Thus the supply current can be minimized by keeping Rt as large as possible (see supply current vs. operating frequency curves). However, the desired frequency will dictate an RtCt product such that increasing Rt will require a smaller Ct. Below Ct $=100 \mathrm{pF}$, circuit board stray capacitances begin to play a role in determining the oscillation frequency which ultimately limits the minimum Ct .

To allow for I.C. and component value tolerances, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC567 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct .

## SUPPLY DECOUPLING

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C 4 to be placed as close as possible to pin 4.

## INPUT PIN

The input pin 3 is internally ground-referenced with a nominal $40 \mathrm{k} \Omega$ resistor. Signals which are already centered on OV may be directly coupled to pin 3 ; however, any d.c. potential must be isolated via a coupling capacitor. Inputs of multiple LMC567 devices can be paralleled without individual d.c. isolation.

## LOOP FILTER

Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). Capacitor C 2 in conjunction with the nominal $80 \mathrm{k} \Omega$ pin 2 internal resistance forms the loop filter.
For small values of C2, the PLL will have a fast acquisition time and the pull-in range will be set by the built in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will begin to become narrower than the LDBW (see Bandwidth as a Function of C2 curve). However, the maximum hold-in range will always equal the LDBW.

## OUTPUT FILTER

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of $7 / 9 \mathrm{~V}_{\mathrm{s}}$. When the PLL is locked to the input, an increase in signal level causes the detector output to move negative. When pin 1 reaches $2 / 3 \mathrm{~V}_{\mathrm{s}}$ the output is activated (see OUTPUT PIN)
Capacitor C 1 in conjunction with the nominal $40 \mathrm{k} \Omega$ pin 1 internal resistance forms the output filter. The size of C 1 is a tradeoff between slew rate and carrier ripple at the output comparator. Low values of C1 produce the least delay between the input and output for tone burst applications, while larger values of C 1 improve noise immunity.
Pin 1 also provides a means for shifting the input threshold higher or lower by connecting an external resistor to supply or ground. However, reducing the threshold using this technique increases sensitivity to pin 1 carrier ripple and also results in more part to part threshold variation.

## OUTPUT PIN

The output at pin 8 is an N -channel FET switch to ground which is activated when the PLL is locked and the input tone is of sufficient amplitude to cause pin 1 to fall below $2 / 3 \mathrm{~V}_{\mathrm{s}}$. Apart from the obvious current component due to the external pin 8 load resistor, no additional supply current is required to activate the switch. The on resistance of the switch is inversely proportional to supply; thus the 'sat' voltage for a given output current will increase at lower supplies.

## LMC568 Low Power Phase-Locked Loop

## General Description

The LMC568 is an amplitude-linear phase-locked loop consisting of a linear VCO, fully balanced phase detectors, and a carrier detect output. LMCMOSTM technology is employed for high performance with low power consumption.

The VCO has a linearized control range of $\pm 30 \%$ to allow demodulation of FM and FSK signals. Carrier detect is indicated when the PLL is locked to an input signal greater than 26 mVrms . LMC568 applications include FM SCA and TV second audio program decoders, FSK data demodulators, and voice pagers.

## Features

- Demodulates $\pm 15 \%$ deviation FM/FSK signals
- Carrier Detect Output with hysteresis
- Operation to 500 kHz input frequency
- Low THD- $0.5 \%$ typ. for $\pm 10 \%$ deviation
- 2 V to 9 V supply voltage range

■ Low supply current drain

Typical Application (100 kHz input trequency, refer to notes pg. 3)


TL/H/9135-1
Order Number LMC568CM or LMC568CN See NS Package Number M08A or N08E

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Input Voltage, Pin 3
$2 \mathrm{~V}_{\mathrm{p}-\mathrm{p}}$
Supply Voltage, Pin 4
10 V
Output Voltage, Pin 8
13 V
Voltage at All Other Pins
$V_{s}$ to Gnd
Output Current, Pin 8
30 mA
500 mW

| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ | $-25^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Storage Temperature Range | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Soldering Information Dual-In-Line Package $\begin{array}{ll}\begin{array}{c}\text { Soldering ( } 10 \text { seconds) } \\ \text { Small Outline Package } \\ \text { Vapor Phase ( } 60 \text { seconds) }\end{array} & 260^{\circ} \mathrm{C} \\ & 215^{\circ} \mathrm{C}\end{array}$ Infrared (15 seconds)
$220^{\circ} \mathrm{C}$
See AN-450 "Surface Mounting Methods and their Effect on Product Reliability" for other methods of soldering surface mount devices.

## Electrical Characteristics

Test Circuit, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$, RtCt \#2, Sw. 1 Pos. 0 ; and no input unless otherwise noted.

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | Power Supply Current | RtCt \# 1, Quiescent or Activated | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 0.35 |  | mAdc |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 0.75 | 1.5 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 1.2 | 2.4 |  |
| V3 | Input D.C. Bias |  |  |  | 0 |  | mVdc |
| R3 | Input Resistance |  |  |  | 40 |  | k $\Omega$ |
| 18 | Output Leakage |  |  |  | 1 | 100 | nAdc |
| $\mathrm{f}_{0}$ | Center Frequency$\mathrm{F}_{\mathrm{osc}} \div 2$ | RtCt \#2, Measure Oscillator Frequency and Divide by 2 | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 98 |  | kHz |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 90 | 103 | 115 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 105 |  |  |
| $\Delta \mathrm{f}_{0}$ | Center Frequency Shift with Supply | $\frac{\mathrm{f}_{0} \mathrm{l}_{9 \mathrm{l}}-\mathrm{f}_{0} l_{2 v}}{7 \mathrm{f}_{0} l_{5 \mathrm{~V}}} \times 100$ |  |  | 1.0 | 2.0 | \%/V |
| $\mathrm{V}_{\text {in }}$ | Input Threshold | Set Input Frequency Equal to $f_{0}$ Measured Above, Increase Input Level until Pin 8 Goes Low. | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ | 8 | 16 | 25 | mVrms |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 15 | 26 | 42 |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 45 |  |  |
| $\Delta V_{\text {in }}$ | Input Hysteresis | Starting at Input Threshold, Decrease Input Level until Pin 8 Goes High. |  |  | 1.5 |  | mVrms |
| V8 | Output 'Sat' Voltage | Input Level > Threshold Choose RL for Specified 18 | $18=2 \mathrm{~mA}$ |  | 0.06 | 0.15 | Vdc |
|  |  |  | $18=20 \mathrm{~mA}$ |  | 0.7 |  |  |
| L.D.B.W. | Largest Detection Bandwidth | Measure $\mathrm{F}_{\text {osc }}$ with Sw .1 in Pos. 0, 1, and 2;$\text { L.D.B.W. }=\frac{F_{\mathrm{OSC}} \mathrm{PP}_{2}-F_{\mathrm{OSC}} \mathrm{P}_{\mathrm{P} 1}}{\mathrm{~F}_{\mathrm{OSC}} \mathrm{PPO}_{0}} \times 100$ | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 30 |  | \% |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ | 40 | 55 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 60 |  |  |
| $\Delta \mathrm{BW}$ | Bandwidth Skew |  |  |  | 1 | $\pm 5$ | \% |
| $V_{\text {out }}$ | Recovered Audio | $\begin{aligned} & \text { Typical Application Circuit } \\ & \text { Input }=100 \mathrm{mVrms}, F=100 \mathrm{kHz} \\ & \mathrm{~F}_{\mathrm{mod}}=400 \mathrm{~Hz}, \pm 10 \mathrm{kHz} \text { Dev. } \end{aligned}$ | $\mathrm{V}_{\mathrm{S}}=2 \mathrm{~V}$ |  | 170 |  | mVrms |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$ |  | 270 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{S}}=9 \mathrm{~V}$ |  | 400 |  |  |
| THD | Total Harmonic Distortion | Typical Application Circuit as Above, Measure $\mathrm{V}_{\text {out }}$ Distortion. |  |  | 0.5 |  | \% |
| $\frac{S+N}{N}$ | Signal to Noise Ratio | Typical Application Circuit Remove Modulation, Measure $\mathrm{V}_{\mathrm{n}}$$(S+N) / N=20 \log \left(V_{\text {out }} / V_{n}\right) .$ |  |  | 65 |  | dB |
| $\mathrm{f}_{\text {max }}$ | Highest Center Freq. | RtCt \#3, Measure Oscillator Frequency and Divide by 2 |  |  | 700 |  | kHz |

## Test Circuit



## Notes to Typical Application

## SUPPLY DECOUPLING

The decoupling of supply pin 4 becomes more critical at high supply voltages with high operating frequencies, requiring C4 to be placed as close to possible to pin 4. Also, due to pin voltages tracking supply, a large C4 is necessary for low frequency PSRR.

## OSCILLATOR TIMING COMPONENTS

The voltage-controlled oscillator (VCO) on the LMC568 must be set up to run at twice the frequency of the input signal. The components shown in the typical application are for $F_{\text {osc }}=200 \mathrm{kHz}$ ( 100 kHz input frequency). For operation at lower frequencies, increase the capacitor value; for higher frequencies proportionally reduce the resistor values. If low distortion is not a requirement, the series diode/resistor between pins 6 and 5 may be omitted. This will reduce VCO supply dependence and increase $\mathrm{V}_{\text {out }}$ by approximately 2 dB with THD $=2 \%$ typical. The center frequency as a function of Rt and Ct is given by:

$$
\mathrm{F}_{\mathrm{osc}} \cong \frac{1}{1.4 \mathrm{Rt} \mathrm{Ct}} \mathrm{~Hz}
$$

To allow for I.C. and component value tolerences, the oscillator timing components will require a trim. This is generally accomplished by using a variable resistor as part of Rt, although Ct could also be padded. The amount of initial frequency variation due to the LMC568 itself is given in the electrical specifications; the total trim range must also accommodate the tolerances of Rt and Ct .

## INPUT PIN

The input pin 3 is internally ground-referenced with a nominal $40 \mathrm{k} \Omega$ resistor. Signals that are centered on OV may be directly coupled to pin 3; however, any d.c. potential must be isolated via C3.

## OUTPUT TAKEOFF

The output signal is taken off the loop filter at pin 2. Pin 2 is the combined output of the phase detector and control input of the VCO for the phase-locked loop (PLL). The nominal pin 2 source resistance is $80 \mathrm{k} \Omega$, requiring the use of an external buffer transistor to drive nominal loads.
For small values of C2, the PLL will have a fast acquisition time and the pull-in range will be set by the built-in VCO frequency stops, which also determine the largest detection bandwidth (LDBW). Increasing C2 results in improved noise immunity at the expense of acquisition time, and the pull-in range will become narrower than the LDBW. However, the maximum hold-in range will always equal the LDBW. The 2 kHz de-emphasis pole shown may be modified or omitted as required by the application.

## CARRIER DETECT

Pin 1 is the output of a negative-going amplitude detector which has a nominal 0 signal output of $7 / 9 \mathrm{~V}_{\mathrm{s}}$. The output at pin 8 is an N -channel FET switch to ground which is activated when the PLL is locked and the input is of sufficient amplitude to cause pin 1 to fall below $2 / 3 \mathrm{~V}_{\mathrm{s}}$. The carrier detect threshold is internally set to 26 mVrms typical on a 5 V supply.
Capacitor C 1 in conjunction with the nominal $40 \mathrm{k} \Omega$ pin 1 internal resistance forms the output filter. The size of C 1 is a tradeoff between slew rate and carrier ripple at the output comparator. Optional resistor $R_{H}$ increases the hysteresis in the pin 8 output for applications such as audio mute control. The minimum allowable value for $R_{H}$ is $330 \mathrm{k} \Omega$.

## LMC568 Typical Performance Characteristics





TL/H/9135-2

## LP395 Ultra Reliable Power Transistor

## General Description

The LP395 is a fast monolithic transistor with complete overload protection. This very high gain transistor has included on the chip, current limiting, power limiting, and thermal overload protection, making it difficult to destroy from almost any type of overload. Available in an epoxy TO-92 transistor package this device is guaranteed to deliver 100 mA.
Thermal limiting at the chip level, a feature not available in discrete designs, provides comprehensive protection against overload. Excessive power dissipation or inadequate heat sinking causes the thermal limiting circuitry to turn off the device preventing excessive die temperature.
The LP395 offers a significant increase in reliability while simplifying protection circuitry. It is especially attractive as a small incandescent lamp or solenoid driver because of its low drive requirements and blowout-proof design.
The LP395 is easy to use and only a few precautions need be observed. Excessive collector to emitter voltage can destroy the LP395 as with any transistor. When the device is used as an emitter follower with a low source impedance, it is necessary to insert a $4.7 \mathrm{k} \Omega$ resistor in series with the base lead to prevent possible emitter follower oscillations. Also since it has good high frequency response, supply bypassing is recommended.

Areas where the LP395 differs from a standard NPN transistor are in saturation voltage, leakage (quiescent) current and in base current. Since the internal protection circuitry requires voltage and current to function, the minimum voltage across the device in the on condition (saturated) is typically 1.6 Volts, while in the off condition the quiescent (leakage) current is typically $200 \mu \mathrm{~A}$. Base current in this device flows out of the base lead, rather than into the base as is the case with conventional NPN transistors. Also the base can be driven positive up to 36 Volts without damage, but will draw current if driven negative more than 0.6 Volts. Additionally, if the base lead is left open, the LP395 will turn on. The LP395 is a low-power version of the 1-Amp LM195/LM295/LM395 Ultra Reliable Power Transistor.
The LP395 is rated for operation over a $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ range.

## Features

- Internal thermal limiting
- Internal current and power limiting
- Guaranteed 100 mA output current

■ $0.5 \mu \mathrm{~A}$ typical base current

- Directly interfaces with TTL or CMOS
- +36 Volts on base causes no damage
- $2 \mu$ s switching time


## Connection Diagram

## TO-92 Package



TL/H/5525-1
Order Number LP395Z
See NS Package Z03A

## Typical Applications

Fully Protected Lamp Driver


TL/H/5525-3

## Absolute Maximum Ratings

| Collector to Emitter Voltage | 36 V |
| :--- | ---: |
| Collector to Base Voltage | 36 V |
| Base to Emitter Voltage (Forward) | 36 V |
| Base to Emitter Voltage (Reverse) | 10 V |
| Base to Emitter Current (Reverse) | 20 mA |


| Collector Current Limit | Internally Limited |
| :--- | ---: |
| Power Dissipation | Internally Limited |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $260^{\circ} \mathrm{C}$ |

## Electrical Characteristics

| Symbol | Parameter | Conditions | Typical | Tested Limit (Note 2) | Design Limit (Note 3) | Units (Limit) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CE }}$ | Collector to Emitter Operating Voltage | $0.5 \mathrm{~mA} \leq \mathrm{I}_{\mathrm{C}} \leq 100 \mathrm{~mA}$ |  | 36 | $\begin{gathered} 36 \\ \text { (Note 1) } \\ \hline \end{gathered}$ | V(Max) |
| $\mathrm{I}_{\text {CL }}$ | Collector Current Limit (Note 4) | $\begin{aligned} & \mathrm{V}_{\mathrm{BE}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CE}}=36 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BE}}=2 \mathrm{~V}, \mathrm{~V}_{\mathrm{CE}}=15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BE}}=2 \mathrm{~V}, 2 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CE}} \leq 6 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 45 \\ 90 \\ 130 \end{gathered}$ | $\begin{gathered} 25 \\ 60 \\ 100 \end{gathered}$ | $\begin{gathered} 20 \\ 50 \\ 100 \end{gathered}$ | mA(Min) mA(Min) mA(Min) |
| $\mathrm{I}_{\mathrm{B}}$ | Base Current | $0 \leq \mathrm{lc} \leq 100 \mathrm{~mA}$ | -0.3 | -2.0 | -2.5 | $\mu \mathrm{A}$ (Max) |
| 10 | Quiescent Current | $\mathrm{V}_{\mathrm{BE}}=0 \mathrm{~V}, 0 \leq \mathrm{V}_{\mathrm{CE}} \leq 36 \mathrm{~V}$ | 0.24 | 0.50 | 0.60 | mA(Max) |
| $\mathrm{V}_{\text {CE(SAT) }}$ | Saturation Voltage | $\mathrm{V}_{\mathrm{BE}}=2 \mathrm{~V}, \mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}$ | 1.82 | 2.00 | 2.10 | $V$ (Max) |
| $B V_{B E}$ | Base to Emitter Breakdown Voltage (Note 4) | $0 \leq \mathrm{V}_{\mathrm{CE}} \leq 36 \mathrm{~V}, \mathrm{I}_{\mathrm{B}}=2 \mu \mathrm{~A}$ |  | 36 | 36 | V (Min) |
| $V_{B E}$ | Base to Emitter Voltage (Note 5) | $\mathrm{IC}_{\mathrm{C}}=5 \mathrm{~mA}$ | 0.69 | 0.79 | 0.90 | V (Max) |
|  |  | $\mathrm{IC}_{\mathrm{C}}=100 \mathrm{~mA}$ (Note 4) | 1.02 |  | 1.40 | V (Max) |
| ts | Switching Time | $\begin{aligned} & V_{\mathrm{CE}}=20 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=200 \Omega \\ & \mathrm{~V}_{\mathrm{BE}}=0 \mathrm{~V},+2 \mathrm{~V}, 0 \mathrm{~V} \end{aligned}$ | 2 |  |  | $\mu \mathrm{s}$ |
| $\theta_{\text {JA }}$ | Thermal Resistance Junction to Ambient | $0.4^{\prime \prime}$ leads soldered to printed circuit board | 150 |  | 180 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ <br> (Max) |
|  |  | $0.125^{\prime \prime}$ leads soldered to printed circuit board | 130 |  | 160 | $\begin{aligned} & { }^{\circ} \mathrm{C} / \mathrm{W} \\ & (\mathrm{Max}) \end{aligned}$ |

Note 1: Parameters identified with boldface type apply at temp. extremes. All other numbers, unless noted apply at $+25^{\circ} \mathrm{C}$.
Note 2: Guaranteed and 100\% production tested.
Note 3: Guaranteed (but not 100\% production tested) over the operating temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels.
Note 4: These numbers apply for pulse testing with a low duty cycle.
Note 5: Base positive with respect to emitter.

## Simplified Circuit



## Applications Information

One failure mode incandescent lamps may experience is one in which the filament resistance drops to a very low value before it actually blows out. This is especially rough on most solid-state lamp drivers and in most cases a lamp failure of this type will also cause the lamp driver to fail. Because of its high gain and blowout-proof design, the LP395 is an ideal candidate for reliably driving small incandescent lamps. Additionally, the current limiting characteristics of the LP395 are advantageous as it serves to limit the cold filament inrush current, thus increasing lamp life.

## Typical Performance Characteristics




Typical Applications (Continued)


TL/H/5525-6

Optically Isolated Switch


TL/H/5525-7

Typical Applications (Continued)

Two Terminal Current Limiter



Section 9
Surface Mount

## Section 9 Contents

## SURFACE MOUNT PACKAGING AT NATIONAL

To meet the growing demand for smaller packaging, National has developed a line of surface mount packages. Ranging in lead counts from 3 to 360, the package offerings are summarized in Table I.
Lead center spacing keeps shrinking with each new generation of surface mount package. Traditional packages (e.g.,

DIPs) have a 100 mil lead center spacing. Surface mount packages currently in production (e.g., SOT, SOIC, PCC, LCC, LDCC) have a 50 mil lead center spacing. Surface mount packages in production release (e.g., PQFP) have a 25 mil lead center spacing. Surface mount packages in development (e.g., TAPEPAK®) will have a lead center spacing of only 12-20 mils.

TABLE I. Surface Mount Packages from National

| Package Type | Small Outline Transistor (SOT) | Small Outline IC (SOIC) | Plastic Chip Carrier (PCC) | Plastic Quad Flat Pack (PQFP) | TAPEPAK ${ }^{\circledR}$ (TP) $\square$ |  | Leaded Chip Carrier |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Package Material | Plastic | Plastic | Plastic | Plastic | Plastic | Ceramic | Ceramic |
| Lead Bend | Gull Wing | Gull Wing | J-Bend | Gull Wing | Gull Wing | - | Gull Wing |
| Lead Center Spacing | 50 Mils | 50 Mils | 50 Mils | 25 Mils | 20, 15, 12 Mils | 50 Mils | 50 Mils |
| Tape \& Reel Option | Yes | Yes | Yes | tbd | tbd | No | No |
| Lead Counts | SOT-23 <br> High Profile SOT-23 <br> Low Profile | $\begin{aligned} & \text { SO-8(*) } \\ & \text { SO-14(*) } \\ & \text { SO-14 Wide(*) } \\ & \text { SO-16(*) } \\ & \text { SO-16 Wide(*) } \\ & \text { SO-20(*) } \\ & \text { SO-24(*) } \\ & \text { SO-28(*) } \end{aligned}$ | $\begin{aligned} & \text { PCC-20(*) } \\ & \text { PCC-28(*) } \\ & \\ & \text { PCC-44(*) } \\ & \text { PCC-68 } \\ & \text { PCC-84 } \\ & \text { PCC-124 } \end{aligned}$ | PQFP-84 <br> PQFP-100 <br> PQFP-132 <br> PQFP-196(*) <br> PQFP-244 | $\begin{aligned} & \text { TP-40 (*) } \\ & \text { TP-68 } \\ & \text { TP-84 } \\ & \text { TP-132 } \\ & \text { TP-172 } \\ & \text { TP-220 } \\ & \text { TP-284 } \\ & \text { TP-360 } \end{aligned}$ | $\begin{aligned} & \text { LCC-18 } \\ & \text { LCC-20(*) } \\ & \text { LCC-28 } \\ & \text { LCC-32 } \\ & \text { LCC-44 (*) } \\ & \text { LCC-48 } \\ & \text { LCC-52 } \\ & \text { LCC-68 } \\ & \text { LCC-84 } \\ & \text { LCC-124 } \end{aligned}$ | $\begin{aligned} & \text { LDCC-44 } \\ & \text { LDCC-68 } \\ & \text { LDCC-84 } \\ & \text { LDCC-124 } \end{aligned}$ |

*In production (or planned) for linear products.

## LINEAR PRODUCTS IN SURFACE MOUNT

Linear functions available in surface mount include:

- Op amps
- Comparators
- Regulators
- References
- Data conversion
- Industrial
- Consumer
- Automotive

A representative list of linear part numbers in surface mount is presented in Table III. Refer to the datasheet in the appropriate chapter of this databook for a complete description of the device. In addition, National has other products and is continually expanding the list of devices offered in surface mount. If the functions you need do not appear in Table III, contact the sales office or distributor branch nearest you for additional information.
Automated manufacturers can improve their cost savings by using Tape-and-Reel for surface mount devices. Simplified handling results because hundreds-to-thousands of semiconductors are carried on a single Tape-and-Reel pack (see ordering and shipping information-printed later in this sec-tion-for a comparison of devices/reel vs. devices/rail for those surface mount package types being used for linear products). With this higher device count per reel (when compared with less than a 100 devices per rail), pick-and-place machines have to be re-loaded less frequently and lower labor costs result.
With Tape-and-Reel, manufacturers save twice-once from using surface mount technology for automated PC board assembly and again from less device handling during shipment and machine set-up.

## BOARD CONVERSION

Besides new designs, many manufacturers are converting existing printed circuit board designs to surface mount. The resulting PCB will be smaller, lighter and less expensive to manufacture; but there is one caveat-be careful about the thermal dissipation capability of the surface mount package.
Because the surface mount package is smaller than the traditional dual-in-line package, the surface mount package is not capable of conducting as much heat away as the DIP (i.e., the surface mount package has a higher thermal resist-ance-see Table II).
The silicon for most National devices can operate up to a $150^{\circ} \mathrm{C}$ junction temperature (check the datasheet for the rare exception). Like the DIP, the surface mount package can actually withstand an ambient temperature of up to $125^{\circ} \mathrm{C}$ (although a commercial temperature range device will only be specified for a max ambient temperature of $70^{\circ} \mathrm{C}$ and an industrial temperature range device will only be specified for a max ambient temperature of $85^{\circ} \mathrm{C}$ ). See AN-336, "Understanding Integrated Circuit Package Power Capabilities", (reprinted in the appendix of each linear databook volume) for more information.

TABLE II: Surface Mount Package Thermal Resistance Range*

| Package | Thermal Resistance ${ }^{* *}$ <br> $\left(\theta_{\mathbf{j A}},{ }^{\circ} \mathbf{C} / \mathbf{W}\right)$ |
| :--- | :---: |
| SO-8 | $120-175$ |
| SO-14 | $100-140$ |
| SO-14 Wide | $70-110$ |
| SO-16 | $90-130$ |
| SO-16 Wide | $70-100$ |
| SO-20 | $60-90$ |
| SO-24 | $55-85$ |
| SO-28 | TBD |
| PCC-20 | $70-100$ |
| PCC-28 | $60-90$ |
| PCC-44 | $40-60$ |

*Actual thermal resistance for a particular device depends on die size. Refer to the datasheet for the actual $\theta_{\mathrm{j} A}$ value.
**Test conditions: PCB mount (FR4 material), still air (room temperature), copper traces ( $150 \times 20 \times 10$ mils).
Given a max junction temperature of $150^{\circ} \mathrm{C}$ and a maximum allowed ambient temperature, the surface mount device will be able to dissipate less power than the DIP device. This factor must be taken into account for new designs.
For board conversion, the DIP and surface mount devices would have to dissipate the same power. This means the surface mount circuit would have a lower maximum allowable ambient temperature than the DIP circuit. For DIP circuits where the maximum ambient temperature required is substantially lower than the maximum ambient temperature allowed, there may be enough margin for safe operation of the surface mount circuit with its lower maximum allowable ambient temperature. But where the maximum ambient temperature required of the DIP current is close to the maximum allowable ambient temperature, the lower maximum ambient temperature allowed for the surface mount circuit may fall below the maximum ambient temperature required. The circuit designer must be aware of this potential pitfall so that an appropriate work-around can be found to keep the surface mount package from being thermally overstressed in the application.

## SURFACE MOUNT LITERATURE

National has published extensive literature on the subject of surface mount packaging. Engineers from packaging, quality, reliability, and surface mount applications have pooled their experience to provide you with practical hands-on knowledge about the construction and use of surface mount packages.
The applications note AN-450 "Surface Mounting Methods and their Effect on Product Reliability" is referenced on each SMD datasheet. In addition, "Wave Soldering of Surface Mount Components" is reprinted in this section for your information.

TABLE III. Linear Surface Mount Selected Device Listing

## Amplifiers and Comparators

| Part Number | Part Number |
| :--- | :--- |
| LF451CM | LMC6022IM |
| LF453CM | LMC6024IM |
| LM10CWM | LMC6032IM |
| LM10CLWM | LMC6034IM |
| LM318M | LMC6041IM |
| LM3080M | LMC6042IM |
| LM4250M | LMC6044IM |
| LM611CM | LMC6084IM |
| LM612IM | LMC6064IM |
| LM613CWM | LMC6061IM |
| LM614CWM | LMC6081IM |
| LM615IWM | LMC6062IM |
| LM6181IM | LMC6082IM |
| LM6218WM | LMC6484IM |
| LM6321M | LMC6482IM |
| LM6361M | LPC6601M |
| LM6362M | LPC661M |
| LM6364M | LPC662IM |
| LM6365M |  |
| LMC660CM |  |
| LMC662CM |  |

## Peripheral Drivers

| Part Number | Part Number |
| :--- | :--- |
| DS2001CM | DS2004TM |
| DS2001TM | DS3680M |
| DS2002CM | DS75451M |
| DS2002TM | DS75452M |
| DS2003CM | DS75453M |
| DS2003TM | DS75454M |
| DS2004CM |  |

Regulators and References

| Part Number | Part Number |
| :--- | :--- |
| LM317LM | LM2577M-12 |
| LM337LM | LM2577M-15 |
| LM431ACM | LM2577M-ADJ |
| LM723CM | LM2578AM |
| LM2574M-3.3 | LM2931AM-5.0 |
| LM2574M-5.0 | LM2931M-5.0 |
| LM2574M-12 | LM2931CM |
| LM2574M-15 | LM2936M-5.0 |
| LM2574M-ADJ | LM3524DM |
| LM2574HVM-3.3 | LM3578AM |
| LM2574HVM-5.0 | LM78L05ACM |
| LM2574HVM-12 | LM78L12ACM |
| LM2574HVM-15 | LM78L15ACM |
| LM2574HVM-ADJ | LM79L05ACM |
| LM2575M-5.0 | LM79L12ACM |
| LM2575M-12 | LM79L15ACM |
| LM2575M-15 | LP2951ACM |
| LM2575M-ADJ | LP2951CM |
| LM2575HVM-5.0 | LP2952AIM |
| LM2575HVM-12 | LP2952IM |
| LM2575HVM-15 | LP2953AIM |
| LM2575HVM-ADJ | LP2953IM |

Data Acquisition Products

| Part Number | Part Number |
| :--- | :--- |
| ADC08061/2/4/8 | DAC0854 |
| ADC08161/4/8 | LM12454/8 |
| ADC08031/2/4/8 | LM34 |
| ADC08131/4/8 | LM35 |
| ADC08231/4/8 | LM4040 |
| ADC0851/58 | LM4041 |
| ADC10061/2/4 | LM4431 |
| ADC10154/8 | LMF100 |
| ADC1034/8 | LMF380 |
| ADC10461/2/4 | LMF40 |
| ADC1061 | LMF60 |
| ADC10662/4 | LMF90 |
| ADC12030/2/4/8 |  |

## Industrial Functions

| Part Number | Part Number |
| :--- | :--- |
| AH5012CM | LM13600M |
| LF13331M | LM13700M |
| LF13509M | LMC555CM |
| LF13333M | LM567CM |
| LM555CM | MF4CWM-50 |
| LM556CM | MF4CWM-100 |
| LM567CM | MF6CWM-50 |
| LM1496M | MF10CCWM |
| LM2917M | MF6CWM-100 |
| LM3046M | MF5CWM |
| LM3086M | LMC568CM |
| LM3146M | LMC567CM |

Commercial and Automotive

| Part Number | Part Number |
| :--- | :--- |
| LM386M-1 | LM1851M |
| LM831M | LM1865M |
| LM832M | LM1877M |
| LM833M | LM1894M |
| LM837M | LM1882CM |
| LMC835V | LM1964V |
| LM1201M | LMC1982CIV |
| LM1204V | LMC1983CIV |
|  | LM3361AM |
|  | LM1881M |
|  | LM3914V |

## A FINAL WORD

National is a world leader in the design and manufacture of surface mount components.
Because of design innovations such as perforated copper leadframes, our small outline package is as reliable as our DIP-the laws of physics would have meant that a straight "junior copy" of the DIP would have resulted in an "S.O." package of lower reliability. You benefit from this equivalence of reliability. In addition, our ongoing vigilance at each step of the production process assures that the reliability we designed in stays in so that only devices of the highest quality and reliability are shipped to your factory.
Our surface mount applications lab at our headquarters site in Santa Clara, California continues to research (and publish) methods to make it even easier for you to use surface mount technology. Your problems are our problems.
When you think "Surface Mount"-think "National"!

## Ordering and Shipping Information

When you order a surface mount semiconductor, it will be in one of the several available surface mount package types. Specifying the Tape-and-Reel method of shipment means that you will receive your devices in the following quantities per Tape-and-Reel pack: SMD devices can also be supplied in conventional conductive rails.
When ordering bulk S.O.-specify " $M$ ".
When ordering S.O. Tape \& Reel-specify "MX".

| Package | Package <br> Designator | Max/Rail | Per Reel* |
| :--- | :---: | :---: | :---: |
| SO-8 | M | 100 | 2500 |
| SO-14 | M | 50 | 2500 |
| SO-14 Wide | WM | 50 | 1000 |
| SO-16 | M | 50 | 2500 |
| SO-16 Wide | WM | 50 | 1000 |
| SO-20 | M | 40 | 1000 |
| SO-24 | M | 30 | 1000 |
| SO-28 | M | 26 | 1000 |
| PCL-20 | V | 50 | 1000 |
| PCL-28 | V | 40 | 1000 |
| PCL-44 | V | 25 | 500 |
| PQFP-196 | VF | TBD | - |
| TP-40 | TP | 100 | TBD |
| LCC-20 | E | 50 | - |
| LCC-44 | E | 25 | - |

*Incremental ordering quantities. (National Semiconductor reserves the right to provide a smaller quantity of devices per Tape-and-Reel pack to preserve lot or date code integrity. See example below.)
Example: You order 5,000 LM324MXICs shipped in Tape-and-Reel.

- Case 1: All 5,000 devices have the same date code
- You receive 2 SO-14 (Narrow) Tape-and-Reel packs, each having 2500 LM324M ICs
- Case 2: 3,000 devices have date code $A$ and 2,000 devices have date code B
- You receive 3 SO-14 (Narrow) Tape-and-Reel packs as follows:
Pack \# 1 has 2,500 LM324MXICs with date code A Pack \#2 has 500 LM324MXICs with date code A Pack \#3 has 2,000 LM324MXICs with date code B


## Short-Form Procurement Specification

| TAPE FORMAT |  |  |  | $\rightarrow \text { Direction of Feed }$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Trailer (Hub End)* |  | Carrier* | Leader (Start End)* |  |
|  | Empty Cavities, min (Unsealed Cover Tape) | Empty Cavities, min (Sealed Cover Tape) | Filled Cavities (Sealed Cover Tape) | Empty Cavities, min (Sealed Cover Tape) | Empty Cavities, $\min$ (Unsealed Cover Tape) |
| Small Outline IC |  |  |  |  |  |
| SO-8 (Narrow) | 2 | 2 | 2500 | 5 | 5 |
| SO-14 (Narrow) | 2 | 2 | 2500 | 5 | 5 |
| SO-14 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-16 (Narrow) | 2 | 2 | 2500 | 5 | 5 |
| SO-16 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-20 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-24 (Wide) | 2 | 2 | 1000 | 5 | 5 |
| SO-28 (Wide) | 0 | 25 | 1000 | 42 | 0 |
| Plastic Chip Carrier IC |  |  |  |  |  |
| PCC-20 | 2 | 2 | 1000 | 5 | 5 |
| PCC-28 | 2 | 2 | 750 | 5 | 5 |
| PCC-44 | 2 | 2 | 500 | 5 | 5 |

*The following diagram identifies these sections of the tape and Pin \#1 device orientation.

## Short-Form Procurement Specification (Continued)

 DEVICE ORIENTATION

TL/XX/0026-8

## MATERIALS

- Cavity Tape: Conductive PVC (less than $10^{5}$ Ohms/Sq)
- Cover Tape: Polyester
(1) Conductive cover available

TAPE DIMENSIONS (24 Millimeter Tape or Less)


## Short-Form Procurement Specification (Continued)

|  | W | P | F | E | $\mathrm{P}_{2}$ | $\mathrm{P}_{0}$ | D | T | $\mathrm{A}_{0}$ | $\mathrm{B}_{0}$ | $\mathrm{K}_{0}$ | $\mathrm{D}_{1}$ | R |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Small Outline IC |  |  |  |  |  |  |  |  |  |  |  |  |  |
| SO-8 <br> (Narrow) | $12 \pm .30$ | $8.0 \pm .10$ | $5.5 \pm .05$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $6.4 \pm .10$ | $5.2 \pm .10$ | $2.1 \pm .10$ | $1.55 \pm .05$ | 30 |
| SO-14 <br> (Narrow) | $16 \pm .30$ | $8.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $6.5 \pm .10$ | $9.0 \pm .10$ | $2.1 \pm .10$ | $1.55 \pm .05$ | 40 |
| SO-14 <br> (Wide) | $16 \pm .30$ | 12.0土. 10 | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $10.9 \pm .10$ | $9.5 \pm .10$ | $3.0 \pm .10$ | $1.55 \pm .05$ | 40 |
| SO-16 <br> (Narrow) | $16 \pm .30$ | $8.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $6.5 \pm .10$ | $10.3 \pm .10$ | $2.1 \pm .10$ | $1.55 \pm .05$ | 40 |
| SO-16 <br> (Wide) | $16 \pm .30$ | 12.0土. 10 | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | 10.9 $\pm .10$ | 10.76 $\pm .10$ | $3.0 \pm .10$ | $1.55 \pm .05$ | 40 |
| SO-20 <br> (Wide) | $24 \pm .30$ | $12.0 \pm .10$ | $11.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $10.9 \pm .10$ | $13.3 \pm .10$ | $3.0 \pm .10$ | $2.05 \pm .05$ | 50 |
| SO-24 <br> (Wide) | $24 \pm .30$ | $12.0 \pm .10$ | $11.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | 10.9 $\pm .10$ | $15.85 \pm .10$ | $3.0 \pm .10$ | $2.05 \pm .05$ | 50 |

Plastic Chip Carrier IC

| PCC-20 | $16 \pm .30$ | $12.0 \pm .10$ | $7.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | . $30 \pm .10$ | $9.3 \pm .10$ | $9.3 \pm .10$ | $4.9 \pm .10$ | $1.55 \pm .05$ | 40 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PCC-28 | $24 \pm .30$ | $16.0 \pm .10$ | $11.5 \pm .10$ | $1.75 \pm .10$ | $2.0 \pm .05$ | $4.0 \pm .10$ | $1.55 \pm .05$ | $.30 \pm .10$ | $13.0 \pm .10$ | $13.0 \pm .10$ | $4.9 \pm .10$ | $2.05 \pm .05$ | 50 |

Note 1: $A_{0}, B_{0}$ and $K_{0}$ dimensions are measured 0.3 mm above the inside wall of the cavity bottom.
Note 2: Tape with components shall pass around a mandril radius R without damage.
Note 3: Cavity tape material shall be PVC conductive (less than $10^{5} \mathrm{Ohms} / \mathrm{Sq}$ ).
Note 4: Cover tape material shall be polyester ( $30-65$ grams peel-back force).
Note 5: $D_{1}$ Dimension is centered within cavity.
Note 6: All dimensions are in millimeters.

## REEL DIMENSIONS




TL/XX/0026-10

STARTM* Surface Mount Tape and Reel

## Short-Form Procurement Specifications (Continued)

|  |  | A (Max) | B (Min) | C | D (Min) | N (Min) | G | T (Max) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 mm Tape | SO-8 (Narrow) | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{0.488_{-}^{+.000}}{12.4}{ }_{-0}^{+2}$ | $\frac{.724}{18.4}$ |
| 16 mm Tape | SO-14 (Narrow) <br> SO-14 (Wide) <br> SO-16 (Narrow) <br> SO-16 (Wide) <br> PCC-20 | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{0.646_{-}^{+.078}}{16.4}{ }_{-0}^{+200}$ | $\frac{.882}{22.4}$ |
| 24 mm Tape | SO-20 (Wide) SO-24 (Wide) PCC-28 | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{0.960}{24.4}{ }_{-0}^{+.0000}$ | $\frac{1.197}{30.4}$ |
| 32 mm Tape | PCC-44 | $\frac{(13.00)}{(330)}$ | $\frac{.059}{1.5}$ | $\frac{.512 \pm .002}{13 \pm 0.05}$ | $\frac{.795}{20.2}$ | $\frac{1.969}{50}$ | $\frac{1.276}{32.4}{ }_{-0}^{+.000}$ | $\frac{1.512}{38.4}$ |

$$
\text { Units: } \frac{\text { Inches }}{\text { Millimeters }}
$$

## Material: Paperboard (Non-Flaking)

## LABEL

Human and Machine Readable Label is provided on reel. A variable (C.P.I) density code 39 is available. NSC STD label (7.6 C.P.I.)

## FIELD

Lot Number
Date Code
Revision Level
National Part No. I.D.
Qty.

## EXAMPLE



TL/XX/0026-11
Fields are separated by at least one blank space.
Future Tape-and-Reel packs will also include a smaller-size bar code label (high-density code 39) at the beginning of the tape. (This tape label is not available on current production.) National Semiconductor will also offer additional labels containing information per your specific specification.

## Wave Soldering of Surface Mount Components

## ABSTRACT

In facing the upcoming surge of "surface mount technology", many manufacturers of printed circuit boards have taken steps to convert some portions of their boards to this new process. However, as the availability of surface mount components is still limited, may have taken to mixing the lead-inserted standard dual-in-line packages (DIPs) with the surface mounted devices (SMDs). Furthermore, to take advantage of using both sides of the board, surface-mounted components are generally adhered to the bottom side of the board while the top side is reserved for the conventional lead-inserted packages. If processed through a wave solder machine, the semiconductor components are now subjected to extra thermal stresses (now that the components are totally immersed into the molten solder).
A discussion of the effect of wave soldering on the reliability of plastic semiconductor packages follows. This is intended to highlight the limitations which should be understood in the use of wave soldering of surface mounted components.

## ROLE OF WAVE-SOLDERING IN APPLICATION OF SMDs

The generally acceptable methods of soldering SMDs are vapor phase reflow soldering and IR reflow soldering, both requiring application of solder paste on PW boards prior to placement of the components. However, sentiment still exists for retaining the use of the old wave-soldering machine.

## Wave Soldering of Surface Mount Components (Continued)

The reasons being:

1) Most PC Board Assembly houses already possess wave soldering equipment. Switching to another technology such as vapor phase soldering requires substantial investment in equipment and people.
2) Due to the limited number of devices that are surface mount components, it is necessary to mix both lead inserted components and surface mount components on the same board.
3) Some components such as relays and switches are made of materials which would not be able to survive the temperature exposure in a vapor phase or IR furnace.

## PW BOARD ASSEMBLY PROCEDURES

There are two considerations in which through-hole ICs may be combined with surface mount components on the PW Board:
a) Whether to mount ICs on one or both sides of the board.
b) The sequence of soldering using Vapor Phase, IR or Wave Soldering singly or combination of two or more methods.
The various processes that may be employed are:
A) Wave Solder before Vapor/IR reflow solder.

1. Components on the same side of PW Board.

Lead insert standard DIPS onto PW Board Wave solder (conventional)
Wash and lead trim
Dispense solder paste on SMD pads
Pick and place SMDs onto PW Board
Bake
Vapor phase/IR reflow
Clean
2. Components on opposite side of PW Board.

Lead insert standard DIPs onto PW Board
Wave Solder (conventional)
Clean and lead trim
Invert PW Board
Dispense solder paste on SMD pads
Dispense drop of adhesive on SMD sites (optional for smaller components)
Pick and pláce SMDs onto board
Bake/Cure
Invert board to rest on raised fixture
Vapor/IR reflow soldering
Clean
B) Vapor/IR reflow solder then Wave Solder.

1. Components on the same side of PW Board.

Solder paste screened on SMD side of Printed Wire Board
Pick and place SMDs
Bake
Vapor/IR reflow
Lead insert on same side as SMDs
Wave solder
Clean and trim underside of PCB
C) Vapor/IR reflow only.

1. Components on the same side of PW Board.

Trim and form standard DIPs in "gull wing" configuration
Solder paste screened on PW Board
Pick and place SMDs and DIPs
Bake
Vapor/IR reflow
Clean
2. Components on opposite sides of PW Board.

Solder paste screened on SMD-side of Printed Wire Board
Adhesive dispensed at central location of each component
Pick and place SMDs
Bake
Solder paste screened on all pads on DIP-side or alternatively apply solder rings (performs) on leads
Lead insert DIPs
Vapor/IR reflow
Clean and lead trim
D) Wave Soldering Only

1. Components on opposite sides of PW Board.

Adhesive dispense on SMD side of PW Board
Pick and place SMDs
Cure adhesive
Lead insert top side with DIPs
Wave solder with SMDs down and into solder bath
Clean and lead trim
All of the above assembly procedures can be divided into three categories for I.C. Reliability considerations:

1) Components are subjected to both a vapor phase/IR heat cycle then followed by a wave-soider heat cycle or vice versa.
2) Components are subjected to only a vapor phase/IR heat cycle.
3) Components are subjected to wave-soldering only and SMDs are subjected to heat by immersion into a solder pot.
Of these three categories, the last is the most severe regarding heat treatment to a semiconductor device. However, note that semiconductor molded packages generally possess a coating of solder on their leads as a final finish for solderability and protection of base leadframe material. Most semiconductor manufacturers solder-plate the component leads, while others perform hot solder dip. In the latter case the packages may be subjected to total immersion into a hot solder bath under controlled conditions (manual operation) or be partially immersed while in a 'pallet' where automatic wave or DIP soldering processes are used. It is, therefore, possible to subject SMDs to solder heat under certain conditions and not cause catastrophic failures.

## Wave Soldering of Surface Mount Components (Continued)

## THERMAL CHARACTERISTICS OF MOLDED INTEGRATED CIRCUITS

Since Plastic DIPs and SMDs are encapsulated with a thermoset epoxy, the thermal characteristics of the material generally correspond to a TMA (Thermo-Mechanical Analysis) graph. The critical parameters are (a) its Linear thermal expansion characteristics and (b) its glass transition temperature after the epoxy has been fully cured. A typical TMA graph is illustrated in Figure 1. Note that the epoxy changes to a higher thermal expansion once it is subjected to temperatures exceeding its glass transition temperature. Metals (as used on lead frames, for example) do not have this characteristic and generally will have a consistent Linear thermal expansion over the same temperature range.
In any good reliable plastic package, the choice of lead frame material should be such to match its thermal expansion properties to that of the encapsulating epoxy. In the event that there is a mismatch between the two, stresses can build up at the interface of the epoxy and metal. There now exists a tendency for the epoxy to separate from the metal lead frame in a manner similar to that observed on bimetallic thermal range.
In most cases when the packages are kept at temperatures below their glass transition, there is a small possibility of separation at the expoxy-metal interface. Howerver, if the package is subjected to temprature above its glass-transition temperature, the epoxy will begin to expand much faster than the metal and the probability of separation is greatly increased.

## CONVENTIONAL WAVE-SOLDERING

Most wave-soldering operations occur at temperatures between $240-260^{\circ} \mathrm{C}$. Conventional epoxies for encapsulation have glass-transition temperature between $140-170^{\circ} \mathrm{C}$. An I.C. directly exposed to these temperatures risks its long term functionality due to epoxy/metal separation.
Fortunately, there are factors that can reduce that element of risk:

1) The PW board has a certain amount of heat-sink effect and tends to shield the components from the temperature of the solder (if they were placed on the top side of the board). In actual measurements, DIPs achieve a temperature between $120-150^{\circ} \mathrm{C}$ in a 5 -second pass over the solder. This accounts for the fact that DIPs mounted in the conventional manner are reliable.
2) In conventional soldering, only the tip of each lead in a DIP would experience the solder temperature because the epoxy and die are standing above the PW board and out of the solder bath.

## EFFECT ON PACKAGE PERFORMANCE BY EPOXY-METAL SEPARATION

In wave soldering, it is necessary to use fluxes to assist the solderability of the components and PW boards. Some facilities may even process the boards and components through some form of acid cleaning prior to the soldering temperature. If separation occurs, the flux residues and acid residues (which may be present owing to inadequate cleaning) will be forced into the package mainly by capillary action as the residues move away from the solder heat source. Once the package is cooled, these contaminants are now trapped within the package and are available to diffuse with moisture from the epoxy over time. It should be noted that electrical tests performed immediately after soldering generally will give no indication of this potential problem. In any case, the end result will be corrosion of the chip metallization over time and premature failure of the device in the field.

## VAPOR PHASE/IR REFLOW SOLDERING

In both vapor phase and IR reflow soldering, the risk of separation between epoxy/metal can also be high. Operating temperatures are $215^{\circ} \mathrm{C}$ (vapor phase) or $240^{\circ} \mathrm{C}$ (IR) and duration may also be longer ( $30 \mathrm{sec}-60 \mathrm{sec}$ ). On the same theoretical basis, there should also be separation. However, in both these methods, solder paste is applied to the pads of the boards; no fluxes are used. Also, the devices are not immersed into the hot solder. This reduces the possibility of solder forcing itself into the epoxy-lead frame interface. Furthermore, in the vapor phase system, the soldering environment is "oxygen-free" and considered "contaminant free". Being so, it could be visualized that as far as reliability with respect to corrosion, both of these methods are advantageous over wave soldering.

## BIAS MOISTURE TEST

A bias moisture test was designed to determine the effect on package performance. In this test, the packages are pressured in a stream chamber to accelerate penetration of moisture into the package. An electrical bias is applied on the device. Should there be any contaminants trapped within the package, the moisture will quickly form an electrolyte and cause the electrodes (which are the lead fingers), the gold wire and the aluminum bond-pads of the silicon device to corrode. The aluminum bond-pads, being the weakest link of the system, will generally be the first to fail.
This proprietary accelerated bias/moisture pressure-test is significant in relation to the life test condition at $85^{\circ} \mathrm{C}$ and

FIGURE 1. Thermal Expansion and Glass Transition Temperature

## Wave Soldering of Surface Mount Components (Continued)

$85 \%$ relative humidity. Once cycle of approximately 100 hours has been shown to be equivalent to 2000 hours in the $85 / 85$ condition. Should the packages start to fail within the first cycle in the test, it is anticipated that the boards with these components in the harsh operating environment ( $85^{\circ} \mathrm{C} / 85 \% \mathrm{RH}$ ) will experience corrosion and eventual electrical failures within its first 2000 hours of operation.

Whether this is significant to a circuit board manufacturer will obviously be dependent on the products being manufactured and the workmanship or reliability standards. Generally in systems with a long warranty and containing many components, it is advisable both on a reputation and cost basis to have the most reliable parts available.

## TEST RESULTS

The comparison of vapor phase and wave-soldering upon the reliability of molded Small-Outline packages was performed using the bias moisture test (see Table IV). It is clearly seen that vapor phase reflow soldering gave more consistent results. Wave-soldering results were based on manual operation giving variations in soldering parameters such as temperature and duration.

TABLE IV. Vapor Phase vs. Wave Solder

1. Vapor phase ( 60 sec . exposure @ $215^{\circ} \mathrm{C}$ )
$=9$ failures/1723 samples
= $0.5 \% \quad$ (average over 32 sample lots)
2. Wave solder ( 2 sec total immersion @ $260^{\circ} \mathrm{C}$ )
$=16$ failures/ 1201 samples
$=1.3 \% \quad$ (average over 27 sample lots)
Package: SO-14 lead
Test: Bias moisture test $85 \%$ R.H.,
$85^{\circ} \mathrm{C}$ for 2000 hours
Device: LM324M
In Table V we examine the tolerance of the Small-Outlined (SOIC) package to varying immersion time in a hot solder pot. SO-14 lead molded packages were subjected to the bias moisture test after being treated to the various soldering conditions and repeated four (4) times. End point was an electrical test after an equivalent of 4000 hours $85 / 85$ test. Results were compared for packages by itself against packages which were surface-mounted onto a FR-4 printed wire board.

TABLE V. Summary of Wave Solder Results (85\% R.H./85${ }^{\circ} \mathrm{C}$ Bias Moisture Test, 2000 hours) (\# Failures/Total Tested)

|  | Unmounted | Mounted |
| :--- | :---: | :---: |
| Control/Vapor Phase <br> 15 sec @ $215^{\circ} \mathrm{C}$ | $0 / 114$ | $0 / 84$ |
| Solder Dip <br> 2 sec @ $260^{\circ} \mathrm{C}$ | $2 / 144$ (1.4\%) | $0 / 85$ |
| Solder Dip <br> 4 sec @ $260^{\circ} \mathrm{C}$ | - | $0 / 83$ |
| Solder Dip <br> 6 sec @ $260^{\circ} \mathrm{C}$ | $13 / 248(5.2 \%)$ | $1 / 76(1.3 \%)$ |
| Solder Dip <br> 10 sec @ $260^{\circ} \mathrm{C}$ | $14 / 127(11.0 \%)$ | $3 / 79(3.8 \%)$ |

[^8]Since the package is of very small mass and experiences a rather sharp thermal shock followed by stresses created by the mismatch in expansion, the results show the package being susceptible to failures after being immersed in excess of 6 seconds in a solder pot. In the second case where the packages were mounted, the effect of severe temperature excursion was reduced. In the second case where the packages were mounted, the effect of severe temperature excursion was reduced. In any case, because of the repeated treatment, the package had failures when subjected in excess of 6 seconds immersion in hot solder. The safety margin is therefore recommended as maximum 4 seconds immersion. If packages were immersed longer than 4 seconds, there is a probable chance of finding some long term reliability failures even though the immediate electrical test data could be acceptable.
Finally, Table VI examines the bias moisture test performed on surface mount (SOIC) components manufactured by various semiconductor houses. End point was an electrical test after an equivalent of 6000 hours in a 85/85 test. Failures were analyzed and corrosion was checked for in each case to detect flaws in package integrity.

TABLE VI. U.S. Manufacturers Integrated Circuits Reliability in Various Solder Environments (\# Failure/Total Tested)

| Package <br> SO-8 | Vapor <br> Phase <br> 30 sec | Wave <br> Solder <br> $\mathbf{2 ~ s e c ~}$ | Wave <br> Solder <br> $4 \mathbf{~ s e c}$ | Wave <br> Solder <br> $\mathbf{6 ~ s e c}$ | Wave <br> Solder <br> 10 sec |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Manuf A | $8 / 30^{*}$ | $1 / 30^{*}$ | 0.30 | $12 / 30^{*}$ | $16 / 30^{*}$ |
| Manuf B | $2 / 30^{*}$ | $8 / 30^{*}$ | $2 / 30^{*}$ | $22 / 30^{*}$ | $20 / 30^{*}$ |
| Manuf C | $0 / 30$ | $0 / 29$ | $0 / 29$ | $0 / 30$ | $0 / 30$ |
| Manuf D | $1 / 30^{*}$ | $0 / 30$ | $12 / 30^{*}$ | $14 / 30^{*}$ | $2 / 30^{*}$ |
| Manuf E | $1 / 30^{* *}$ | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ |
| Manuf F | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ |
| Manuf G | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ | $0 / 30$ |

*Corrosion-failures
*No Visual Defects-Non-corrosion failures
Test: Accelerated Bias Moisture Test; 85\% R.H./85 ${ }^{\circ} \mathrm{C}, 6000$ equivalent
hours.

## SUMMARY

Based on the results presented, it is noted that surfacemounted components are as reliable as standard molded DIP packages. Whereas DIPs were never processed by being totally immersed in a hot solder wave during printed circuit board soldering, surface mounted components such as SOICs (Small Outline) are expected to survive a total immersion in the hot solder in order to capitalize on maximum population on boards. Being constructed from a thermoset plastic of relatively low Tg compared to the soldering temperature, the ability of the package to survive is dependent on the time of immersion and also the cleanliness of material. The results indicate that one should limit the immersion time of package in the solder wave to a maximum of 4 sec onds in order to truly duplicate the reliability of a DIP. As the package size is reduced, as in a SO-8 lead, the requirement becomes even more critical. This is shown by the various manufacturers' performance. Results indicate there is room for improvement since not all survived the hot solder immersion without compromise to lower reliability.

## Small Outline (SO) Package Surface Mounting MethodsParameters and Their Effect on Product Reliability

The SO (small outline) package has been developed to meet customer demand for ever-increasing miniaturization and component density.

COMPONENT SIZE COMPARISON


Because of its small size, reliability of the product assembled in SO packages needs to be carefully evaluated.

SO packages at National were internally qualified for production under the condition that they be of comparable reliability performance to a standard dual in line package under all accelerated environmental tests. Figure $A$ is a summary of accelarated bias moisture test performance on 30 V bipolar and 15V CMOS product assembled in SO and DIP (control) packages.


TL/XX/0026-15
FIGURE A

In order to achieve reliability performance comparable to DIPs-SO packages are designed and built with materials and processes that effectively compensate for their small size.

All SO packages tested on $85 \%$ RA, $85^{\circ} \mathrm{C}$ were assembled on PC conversion boards using vapor-phase reflow soldering. With this approach we are able to measure the effect of surface mounting methods on reliability of the process. As illustrated in Figure $A$ no significant difference was detected between the long term reliability performance of surface mounted S.O. packages and the DIP control product for up to 6000 hours of accelerated $85 \% / 85^{\circ} \mathrm{C}$ testing

## SURFACE-MOUNT PROCESS FLOW

The standard process flowcharts for basic surface-mount operation and mixed-lead insertion/surface-mount operations, are illustrated on the following pages.
Usual variations encountered by users of SO packages are:

- Single-sided boards, surface-mounted components only.
- Single-sided boards, mixed-lead inserted and surfacemounted components.
- Double-sided boards, surface-mounted components only.
- Double-sided boards, mixed-lead inserted and surfacemounted components.
In consideration of these variations, it became necessary for users to utilize techniques involving wave soldering and adhesive applications, along with the commonly-used vaporphase solder reflow soldering technique.

PRODUCTION FLOW
Basic Surface-Mount Production Flow


## Mixed Surface-Mount and Axial-Leaded Insertion Components Production Flow



TL/XX/0026-17

Thermal stress of the packages during surface-mounting processing is more severe than during standard DIP PC board mounting processes. Figure $B$ illustrates package temperature versus wave soldering dwell time for surface mounted packages (components are immersed into the molten solder) and the standard DIP wave soldering process. (Only leads of the package are immersed into the molten solder).


FIGURE B
For an ideal package, the thermal expansion rate of the encapsulant should match that of the leadframe material in order for the package to maintain mechanical integrity during the soldering process. Unfortunately, a perfect matchup of thermal expansion rates with most presently used packaging materials is scarce. The problem lies primarily with the epoxy compound.
Normally, thermal expansion rates for epoxy encapsulant and metal lead frame materials are linear and remain fairly close at temperatures approaching $160^{\circ} \mathrm{C}$, Figure C. At lower temperatures the difference in expansion rate of the two materials is not great enough to cause interface separation. However, when the package reaches the glass-transition temperature ( $\mathrm{T}_{\mathrm{g}}$ ) of epoxy (typically $160-165^{\circ} \mathrm{C}$ ), the thermal expansion rate of the encapsulant increases sharply, and the material undergoes a transition into a plastic state. The epoxy begins to expand at a rate three times or more greater than the metal leadframe, causing a separation at the interface.


FIGURE C

When this happens during a conventional wave soldering process using flux and acid cleaners, process residues and even solder can enter the cavity created by the separation and become entrapped when the material cools. These contaminants can eventually diffuse into the interior of the package, especially in the presence of moisture. The result is die contamination, excessive leakage, and even catastrophic failure. Unfortunately, electrical tests performed immediately following soldering may not detect potential flaws.
Most soldering processes involve temperatures ranging up to $260^{\circ} \mathrm{C}$, which far exceeds the glass-transition temperature of epoxy. Clearly, circuit boards containing SMD packages require tighter process controls than those used for boards populated solely by DIPs.
Figure $D$ is a summary of accelerated bias moisture test performance on the 30 V bipolar process.
Group 1 - Standard DIP package
Group 2 - SO packages vapor-phase reflow soldered on PC boards
Group 3-6 SO packages wave soldered on PC boards
Group 3 - dwell time 2 seconds
4 - dwell time 4 seconds
5 - dwell time 6 seconds
6 - dwell time 10 seconds


TL/XX/0026-20
FIGURE D
It is clear based on the data presented that SO packages soldered onto PC boards with the vapor phase reflow process have the best long term bias moisture performance and this is comparable to the performance of standard DIP packages. The key advantage of reflow soldering methods is the clean environment that minimized the potential for contamination of surface mounted packages, and is preferred for the surface-mount process.
When wave soldering is used to surface mount components on the board, the dwell time of the component under molten solder should be no more than 4 seconds, preferrably under 2 seconds in order to prevent damage to the component. Non-Halide, or (organic acid) fluxes are highly recommended.

## PICK AND PLACE

The choice of automatic (all generally programmable) pick-and-place machines to handle surface mounting has grown considerably, and their selection is based on individual needs and degree of sophistication.

The basic component-placement systems available are classified as:
(a) In-line placement

- Fixed placement stations
- Boards indexed under head and respective components placed
(b) Sequential placement
- Either a $X-Y$ moving table system or a $\theta$, $X-Y$ moving pickup system used
-Individual components picked and placed onto boards
(c) Simultaneous placement
- Multiple pickup heads
- Whole array of components placed onto the PCB at the same time
(d) Sequential/simultaneous placement
- X-Y moving table, multiple pickup heads system
- Components placed on PCB by successive or simultaneous actuation of pickup heads
The SO package is treated almost the same as surfacemount, passive components requiring correct orientation in placement on the board.

Pick and Place Action


TL/XX/0026-21

## BAKE

This is recommended, despite claims made by some solder paste suppliers that this step be omitted.
The functions of this step are:

- Holds down the solder globules during subsequent reflow soldering process and prevents expulsion of small solder balls.
- Acts as an adhesive to hold the components in place during handling between placement to reflow soldering.
- Holds components in position when a double-sided sur-face-mounted board is held upside down going into a va-por-phase reflow soldering operation.
- Removes solvents which might otherwise contaminate other equipment.
- Initiates activator cleaning of surfaces to be soldered.
- Prevents moisture absorption.

The process is moreover very simple. The usual schedule is about 20 minutes in a $65^{\circ} \mathrm{C}-95^{\circ} \mathrm{C}$ (dependent on solvent system of solder paste) oven with adequate venting. Longer bake time is not recommended due to the following reasons:

- The flux will degrade and affect the characteristics of the paste.
- Solder globules will begin to oxidize and cause solderability problems.
- The paste will creep and after reflow, may leave behind residues between traces which are difficult to remove and vulnerable to electro-migration problems.


## REFLOW SOLDERING

There are various methods for reflowing the solder paste, namely:

- Hot air reflow
- Infrared heating (furnaces)
- Convectional oven heating
- Vapor-phase reflow soldering
- Laser soldering

For SO applications, hot air reflow/infrared furnace may be used for low-volume production or prototype work, but va-por-phase soldering reflow is more efficient for consistency and speed. Oven heating is not recommended because of "hot spots" in the oven and uneven melting may result. Laser soldering is more for specialized applications and requires a great amount of investment.

## HOT GAS REFLOW/INFRARED HEATING

A hand-held or table-mount air blower (with appropriate orifice mask) can be used.
The boards are preheated to about $100^{\circ} \mathrm{C}$ and then subjected to an air jet at about $260^{\circ} \mathrm{C}$. This is a slow process and results may be inconsistent due to various heat-sink properties of passive components.
Use of an infrared furnace is the next step to automating the concept, except that the heating is promoted by use of IR lamps or panels. The main objection to this method is that certain materials may heat up at different rates under IR radiation and may result in damage to these components (usually sockets and connectors). This could be minimized by using far-infrared (non-focused) system.

## VAPOR-PHASE REFLOW SOLDERING

Currently the most popular and consistent method, vaporphase soldering utilizes a fluoroinert fluid with excellent heat-transfer properties to heat up components until the solder paste reflows. The maximum temperature is limited by the vapor temperature of the fluid.
The commonly used fluids (supplied by 3M Corp) are:

- FC-70, $215^{\circ} \mathrm{C}$ vapor (most applications) or FX-38
- FC-71, $253^{\circ} \mathrm{C}$ vapor (low-lead or tin-plate)

HTC, Concord, CA, manufactures equipment that utilizes this technique, with two options:

- Batch systems, where boards are lowered in a basket and subjected to the vapor from a tank of boiling fluid.
- In-line conveyorized systems, where boards are placed onto a continuous belt which transports them into a concealed tank where they are subjected to an environment of hot vapor.
Dwell time in the vapor is generally on the order of 15-30 seconds (depending on the mass of the boards and the loading density of boards on the belt).


The question of thermal shock is asked frequently because of the relatively sharp increase in component temperature from room temperature to $215^{\circ} \mathrm{C}$. SO packages mounted on representative boards have been tested and have shown little effect on the integrity of the packages. Various packages, such as cerdips, metal cans and TO-5 cans with glass seals, have also been tested.


TL/XX/0026-23


Solder Joints on a SO-14 Package on PCB


TL/XX/0026-25

## PRINTED CIRCUIT BOARD

The SO package is molded out of clean, thermoset plastic compound and has no particular compatibility problems with most printed circuit board substrates.
The package can be reliably mounted onto substrates such as:

- G10 or FR4 glass/resin
- FR5 glass/resin systems for high-temperature applications
- Polymide boards, also high-temperature applications
- Ceramic substrates

General requirements for printed circuit boards are:

- Mounting pads should be solder-plated whenever applicable.
- Solder masks are commonly used to prevent solder bridging of fine lines during soldering.
The mask also protects circuits from processing chemical contamination and corrosion.
If coated over pre-tinned traces, residues may accumulate at the mask/trace interface during subsequent reflow, leading to possible reliability failures.
Recommended application of solder resist on bare, clean traces prior to coating exposed areas with solder.
General requirements for solder mask:
- Good pattern resolution.
- Complete coverage of circuit lines and resistance to flaking during soldering.
- Adhesion should be excellent on substrate material to keep off moisture and chemicals.
- Compatible with soldering and cleaning requirements.


## SOLDER PASTE SCREEN PRINTING

With the initial choice of printed circuit lithographic design and substrate material, the first step in surface mounting is the application of solder paste.


TL/XX/0026-26
The typical lithographic "footprints" for SO packages are illustrated below. Note that the $0.050^{\prime \prime}$ lead center-center spacing is not easily managed by commercially-available air pressure, hand-held dispensers.
Using a stainless-steel, wire-mesh screen stencilled with an emulsion image of the substrate pads is by far the most common and well-tried method. The paste is forced through the screen by a V-shaped plastic squeegee in a sweeping manner onto the board placed beneath the screen.
The setup for SO packages has no special requirement from that required by other surface-mounted, passive components. Recommended working specifications are:

- Use stainless-steel, wire-mesh screens, \#80 or \#120, wire diameter 2.6 mils. Rule of thumb: mesh opening should be approximately $2.5-5$ times larger than the average particle size of paste material.
- Use squeegee of Durometer 70.
- Experimentation with squeegee travel speed is recommended, if available on machine used.
- Use solder paste of mesh 200-325.
- Emulsion thickness of $0.005^{\prime \prime}$ usually used to achieve a solder paste thickness (wet) of about $0.008^{\prime \prime}$ typical.
- Mesh pattern should be 90 degrees, square grid.
- Snap-off height of screen should not exceed $1 / 8^{\prime \prime}$, to avoid damage to screens and minimize distortion.


## SOLDER PASTE

Selection of solder paste tends to be confusing, due to numerous formulations available from various manufacturers. In general, the following guidelines are sufficient to qualify a particular paste for production:

- Particle sizes (see photographs below). Mesh 325 (approximately 45 microns) should be used for general purposes, while larger (solder globules) particles are preferred for leadless components (LCC). The larger particles can easily be used for SO packages.
- Uniform particle distribution. Solder globules should be spherical in shape with uniform diameters and minimum amount of elongation (visual under 100/200 $\times$ magnification). Uneven distribution causes uneven melting and subsequent expulsion of smaller solder balls away from their proper sites.

RECOMMENDED SOLDER PADS FOR SO PACKAGES


- Composition, generally 60/40 or 63/37 Sn/Pb. Use 62/36 $\mathrm{Sn} / \mathrm{Pb}$ with $2 \% \mathrm{Ag}$ in the presence of Au on the soldering area. This formulation reduces problems of metal leaching from soldering pads.
- RMA flux system usually used.
- Use paste with aproximately 88-90\% solids.

Comparison of Particle Size/Shape of Various Solder Pastes


TL/XX/0026-30

Comparison of Particle Size/Shape of Various Solder Pastes (Continued)

Solder Paste Screen on Pads


TL/XX/0026-32
$200 \times$ Fry Metal (63/37)


TL/XX/0026-33

200 ESL (63/37)


[^9]
## CLEANING

The most critical process in surface mounting SO packages is in the cleaning cycle. The package is mounted very close to the surface of the substrate and has a tendency to collect residue left behind after reflow soldering.
Important considerations in cleaning are:

- Time between soldering and cleaning to be as short as possible. Residue should not be allowed to solidify on the substrate for long periods of time, making it difficult to dislodge.
- A low surface tension solvent (high penetration) should be employed. Solvents commercially available are:

Freon TMS (general purpose)
Freon TE35/TP35 (cold-dip cleaning)
Freon TES (general purpose)
It should also be noted that these solvents generally will leave the substrate surface hydrophobic (moisture repellent), which is desirable.

## Prelete or 1,1,1-Trichloroethane

Kester 5120/5121

- A defluxer system which allows the workpiece to be subjected to a solvent vapor, followed by a rinse in pure solvent and a high-pressure spray lance are the basic requirments for low-volume production.
- For volume production, a conveyorized, multiple hot solvent spray/jet system is recommended.
- Rosin, being a natural occurring material, is not readily soluble in solvents, and has long been a stumbling block to the cleaning process. In recent developments, synthetic flux (SA flux), which is readily soluble in Freon TMS solvent, has been developed. This should be explored where permissible.
The dangers of an inadequate cleaning cycle are:
- Ion contamination, where ionic residue left on boards would cause corrosion to metallic components, affecting the performance of the board.
- Electro-migration, where ionic residue and moisture present on electrically-biased boards would cause dentritic growth between close spacing traces on the substrate, resulting in failures (shorts).


## REWORK

Should there be a need to replace a component or re-align a previously disturbed component, a hot air system with appropriate orifice masking to protect surrounding components may be used.
When rework is necessary in the field, specially-designed tweezers that thermally heat the component may be used to remove it from its site. The replacement can be fluxed at the

Hot-Air Solder Rework Station


Hot-Air Rework Machine


TL/XX/0026-36
lead tips or, if necessary, solder paste can be dispensed onto the pads using a varimeter. After being placed into position, the solder is reflowed by a hot-air jet or even a standard soldering iron.

## WAVE SOLDERING

In a case where lead insertions are made on the same board as surface-mounted components, there is a need to include a wave-soldering operation in the process flow.
Two options are used:

- Surface mounted components are placed and vapor phase reflowed before auto-insertion of remaining components. The board is carried over a standard wave-solder system and the underside of the board (only lead-inserted leads) soldered.
- Surface-mounted components are placed in position, but no solder paste is used. Instead, a drop of adhesive about 5 mils maximum in height with diameter not exceeding $25 \%$ width of the package is used to hold down the package. The adhesive is cured and then proceeded to autoinsertion on the reverse side of the board (surface-mounted side facing down). The assembly is then passed over a "dual wave" soldering system. Note that the surfacemounted components are immersed into the molten solder.
Lead trimming will pose a problem after soldering in the latter case, unless the leads of the insertion components are pre-trimmed or the board specially designed to localize certain areas for easy access to the trim blade.
The controls required for wave soldering are:
- Solder temperature to be $240-260^{\circ} \mathrm{C}$. The dwell time of components under molten solder to be short (preferably kept under 2 seconds), to prevent damage to most components and semiconductor devices.
- RMA (Rosin Mildly Activated) flux or more aggressive OA (Organic Acid) flux are applied by either dipping or foam fluxing on boards prior to preheat and soldering. Cleaning procedures are also more difficult (aqueous, when OA flux is used), as the entire board has been treated by flux (unlike solder paste, which is more or less localized). Nonhalide OA fluxes are highly recommended.
- Preheating of boards is essential to reduce thermal shock on components. Board should reach a temperature of about $100^{\circ} \mathrm{C}$ just before entering the solder wave.
- Due to the closer lead spacings ( $0.050^{\prime \prime}$ vs $0.100^{\prime \prime}$ for dual-in-line packages), bridging of traces by solder could occur. The reduced clearance between packages also causes "shadowing" of some areas, resulting in poor solder coverage. This is minimized by dual-wave solder systems.

(b) Opposite Sides
(a) Same Side


TL/XX/0026-37

A typical dual-wave system is illustrated below, showing the various stages employed. The first wave typically is in turbulence and given a transverse motion (across the motion of the board). This covers areas where "shadowing" occurs. A second wave (usually a broad wave) then proceeds to perform the standard soldering. The departing edge from the solder is such to reduce "icicles," and is still further reduced by an air knife placed close to the final soldering step. This air knife will blow off excess solder (still in the fluid stage) which would otherwise cause shorts (bridging) and solder bumps.

## AQUEOUS CLEANING

- For volume production, a conveyorized system is often used with a heated recirculating spray wash (water temperature $130^{\circ} \mathrm{C}$ ), a final spray rinse (water temperature $\left.45-55^{\circ} \mathrm{C}\right)$, and a hot $\left(120^{\circ} \mathrm{C}\right)$ air/air-knife drying section.
- For low-volume production, the above cleaning can be done manually, using several water rinses/tanks. Fastdrying solvents, like alcohols that are miscible with water, are sometimes used to help the drying process.
- Neutralizing agents which will react with the corrosive materials in the flux and produce material readily soluble in water may be used; the choice depends on the type of flux used.
- Final rinse water should be free from chemicals which are introduced to maintain the biological purity of the water. These materials, mostly chlorides, are detrimental to the assemblies cleaned because they introduce a fresh amount of ionizable material.


TL/XX/0026-38

## CONFORMAL COATING

Conformal coating is recommended for high-reliability PCBs to provide insulation resistance, as well as protection against contamination and degradation by moisture.
Requirements:

- Complete coating over components and solder joints.
- Thixotropic material which will not flow under the packages or fill voids, otherwise will introduce stress on solder joints on expansion.
- Compatibility and possess excellent adhesion with PCB material/components.
- Silicones are recommended where permissible in application.


## SMD Lab Support

## FUNCTIONS

Demonstration-Introduce first-time users to surfacemounting processes.
Service-Investigate problems experienced by users on surface mounting.
Reliability Builds-Assemble surface-mounted units for reliability data acquisition.

Techniques-Develop techniques for handling different materials and processes in surface mounting.
Equipment-In conjunction with equipment manufacturers, develop customized equipments to handle high density, new technology packages developed by National.
In-House Expertise-Availability of in-house expertise on semiconductor research/development to assist users on packaging queries.

Section 10
Appendices/
Physical Dimensions
Section 10 Contents
Appendix A General Product Marking and Code Explanation ..... 10-3
Appendix B Device/Application Literature Cross-Reference ..... 10-4
Appendix C Summary of Commercial Reliability Programs ..... 10-11
Appendix D Military Aerospace Programs from National Semiconductor ..... 10-13
Appendix E Understanding Integrated Circuit Package Power Capabilities ..... 10-22
Appendix F How to Get the Right Information from a Datasheet ..... 10-27
Appendix G Obsolete Product Replacement Guide ..... 10-31
Physical Dimensions ..... 10-33
Bookshelf
Distributors

## Appendix A General Product Marking \& Code Explanation



## Device Family

| ADC | Data Conversion |
| :--- | :--- |
| AF | Active Filter |
| AH | Analog Switch (Hybrid) |
| DAC | Data Conversion |
| DM | Digital (Monolithic) |
| HS | Hybrid |
| LF | Linear (Bifet) |
| LH | Linear (Hybrid) |
| LM | Linear (Monolithic) |
| LMC | Linear CMOS |
| LMD | Linear DMOS |
| LP | Linear (Low Power) |
| LPC | Linear CMOS (Low Power) |
| MF | Linear (Monolithic Filter) |
| LMF | Linear Monolithic Filter |

Package Type

| D | Glass/Metal DIP |
| :---: | :---: |
| E | Ceramic Leadless Chip Carrier (LCC) |
| F | Glass/Metal Flat Pak ( $1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}$ ) |
| G | 12 Lead TO-8 Metal Can (M/C) |
| H | Multi-Lead Metal Can (M/C) |
| H-05 | 4 Lead M/C (TO-5) Shipped with |
| H-46 | 4 Lead M/C (TO-46) $\}$ Thermal Shield |
| $J$ | Lo-Temp Ceramic DIP |
| J-8 | 8 Lead Ceramic DIP ('MiniDIP") |
| J-14 | 14 Lead Ceramic DIP (-14 used only when product is also available in -8 pkg). |
| K | TO-3 M/C in Steel, except LM309K which is shipped in Aluminum |
| KC | TO-3 M/C (Aluminum) |
| K Steel | TO-3 M/C (Steel) |
| M | Small Outline Package |
| M3 | 3-Lead Small Outline Package |
| $N$ | Molded DIP (EPOXY B) |
| N-01 | Molded DIP (Epoxy B) with Staggered Leads |
| N-8 | 8 Lead Molded DIP (Epoxy B) ("Mini-DIP") |
| $\mathrm{N}-14$ | 14 Lead Molded DIP (Epoxy B) (-14 used only when product is also available in -8 pkg ). |
| P | 3 Lead TO-202 Power Pkg |
| Q | Cerdip with UV Window |
| T | 3,5,11,15 \& 23 Lead TO-220 PWR Pkg (Epoxy B) |
| V | Multi-lead Plastic Chip Carrier (PCC) |
| W | Lo-Temp Ceramic Flat Pak |
| WM | Wide Body Small Outline Package |



TL/XX/0027-2


## Appendix B Device/Application Literature Cross-Reference

Device Number Application Literature
ADCXXXX ..... AN-156ADC80 ................................................................................................................................. . AN-360ADC0801 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-233, AN-271, AN-274, AN-280, AN-281, AN-294, LB-53ADC0802AN-233, AN-274, AN-280, AN-281, LB-53
ADC0803 AN-233, AN-274, AN-280, AN-281, LB-53ADC08031AN-460
ADC0804 AN-233, AN-274, AN-276, AN-280, AN-281, AN-301, AN-460, LB-53
ADC0805 AN-233, AN-274, AN-280, AN-281, LB-53
ADC0808 AN-247, AN-280, AN-281
ADC0809 AN-247, AN-280
ADC0816 AN-193, AN-247, AN-258, AN-280
ADC0817 AN-247, AN-258, AN-280
ADC0820 ..... AN-237
ADC0831 .AN-280, AN-281
ADC0832 .AN-280, AN-281
ADC0833 AN-280, AN-281
ADC0834 AN-280, AN-281
ADC0838 AN-280, AN-281
ADC1001 AN-276, AN-280, AN-281
ADC1005 ..... AN-280
ADC10461 ..... AN-769
ADC10462 ..... AN-769
ADC10464 ..... AN-769
ADC10662 ..... AN-769
ADC10664 ..... AN-769
ADC1210 ..... AN-245
ADC12441 ..... AN-769
ADC12451 ..... AN-769
ADC3501 .AN-200, AN-202
ADC3511 ..... AN-200
ADC3701 ..... AN-200
ADC3711 ..... AN-200
AH0014 ..... AN-38
AH0019 ..... AN-38
CD4016 ..... AB-10
DACXXXX ..... AN-156
DAC0800 ..... AN-693
DAC0830 ..... AN-284
DAC0831 .AN-271, AN-284
DAC0832 AN-271, AN-284
DAC1000 AN-271, AN-275, AN-277, AN-284
DAC1001 AN-271, AN-275, AN-277, AN-284
DAC1002 AN-271, AN-275, AN-277, AN-284

## Device/Application Literature Cross-Reference (Continued)



## Device/Application Literature Cross-Reference (Continued)

Device Number Application Literature
AN-13, AN-63, AN-227, AN-244, AN-263, AN-272, AN-301
LH0005 ..... AN-13
LH0022 AN-63, AN-75
LH0023 .AN-245, AN-360
LH0024 AN-253
LH0032 AN-242, AN-244, AN-253
LH0033 AN-48, AN-115, AN-227, AN-253
LH0042 ..... AN-63
LH0043 ..... AN-245
LH0052 ..... AN-63
LH0053 ..... AN-245
LH0062 ..... AN-75
LH0063 ..... AN-227
LH0070 ..... AN-301
LH0071 ..... AN-245
LH0082 AN-244, AN-266
LH0086 .AN-245, AN-360
LH0091 ..... AN-180
LH0094 ..... AN-301
LH0101 ..... AN-261
LH1605 ..... AN-343
LM10 AN-211, AN-247, AN-258, AN-271, AN-288, AN-299, AN-300, AN-460, AN-693LM11. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-241, AN-242, AN-260, AN-266, AN-271LM12 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-446, AN-693, AN-706LM101 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-4, AN-13, AN-20, AN-24, AN-75, LB-42, Appendix ALM101A . . . . . . . . . . . . . . . . . AN-29, AN-30, AN-31, AN-79, AN-241 AN-711, LB-1, LB-2, LB-4, LB-8, LB-14, LB-16, LB-19, LB-28LM102 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-4, AN-13, AN-30, LB-1, LB-5, LB-6, LB-11LM103 . ............................................................................................................................ . . . . . . .LM104. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .AN-21, LB-3, LB-7, LB-10, LB-40LM105 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-21, AN-23, AN-110, LB-3, LB-7, LB-10LM106 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-41, LB-6, LB-12LM107 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-20, AN-31, LB-1, LB-12, LB-19, Appendix ALM108 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-29, AN-30, AN-31, AN-63, AN-79, AN-211, AN-241, LB-14, LB-15, LB-21LM108A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . AN-260, LB-15, LB-19
LM109 AN-42, LB-15
LM109A ..... LB-15
LM110 LB-11, LB-42
LM111. .AN-41, AN-103, LB-12, LB-16, LB-32, LB-39
LM112 ..... AN-63, LB-19
LM113. .AN-56, AN-110, LB-21, LB-24, LB-28, LB-37
LM117 .AN-178, AN-181, AN-182, LB-46, LB-47
LM117HV ..... LB-46, LB-47
LM118 LB-17, LB-19, LB-21, LB-23, Appendix A
AN-115, LB-23
LM119 ..... AN-182
LM121 AN-79, AN-104, AN-184, AN-260, LB-22
LM121A ..... LB-32
LM122 .AN-97, LB-38
LM125 ..... AN-82
LM126 ..... AN-82

## Device/Application Literature Cross-Reference (Continued)



## Device/Application Literature Cross-Reference (Continued)

Device Number Application Literature
LM334 AN-242, AN-256, AN-284
LM335 AN-225, AN-263, AN-295
LM336 AN-202, AN-247, AN-258
LM337 ..... LB-46
LM338 LB-49, LB-51
LM339 AN-74, AN-245, AN-274
LM340 AN-103, AN-182
LM340L ..... AN-256
LM342 ..... AN-288
LM346 AN-202, LB-54
LM348 AN-202, LB-42
LM349 ..... LB-42
LM358 AN-116, AN-247, AN-271, AN-274, AN-284, AN-298, Appendix C
LM358A .Appendix D
LM359 ..... AN-278, AB-24
LM360 ..... AN-87
LM361 AN-87, AN-294
LM363 ..... AN-271
LM380 AN-69, AN-146
LM381 ..... AN-64, AN-104
LM382 ..... AN-147
LM385 AN-242, AN-256, AN-301, AN-344, AN-460, AN-693, AN-777
LM386 ..... LB-54
LM389 AN-256, AN-263, AN-264, AN-274
LM391 ..... AN-272
LM392 AN-274, AN-286
LM393 AN-271, AN-274, AN-293, AN-694
LM394 AN-262, AN-263, AN-264, AN-271, AN-293, AN-299, AN-311, LB-52
LM395 AN-178, AN-181, AN-262, AN-263, AN-266, AN-301, AN-460, LB-28
LM399 ..... AN-184
LM555 ..... AN-694, AB-7
LM556 ..... AB-7
LM565 AN-46, AN-146
LM566 ..... AN-146
LM604 ..... AN-460
LM628 AN-693, AN-706
LM629 AN-693, AN-694, AN-706
LM709 ..... AN-24, AN-30
LM710 ..... AN-41, LB-12
LM725 ..... LB-22
LM741 AN-75, AN-79, LB-19, LB-22
LM832 AN-386, AN-390
LM833 ..... AN-346
LM1036 ..... AN-390
LM1310 ..... AN-81
LM1458 AN-116
LM1524 AN-272, AN-288, AN-292, AN-293
LM1558. ..... AN-116
LM1578A ..... AB-30
LM1807 Appendix B

## Device/Application Literature Cross-Reference (Continued)



## Appendix C Summary of Commercial Reliability Programs

## General

National Semiconductor Commercial Reliability Programs provide a broad range of off-the-shelf enhanced semiconductor products that supply an extra measure of quality and reliability needed in high-stress or difficult to service applications.
National's $A+$ and $B+$ programs allow each individual customer to:

- Minimize the need for incoming electrical inspection
- Eliminate the need and associated costs of using independent testing laboratories
- Reduction in infant mortality rate
- Reduction in reworked board costs
- Reduction in warranty and service costs


## A+ Product Enhancement

The A+ Product Enhancement incorporates the benefits of the Multiple-Pass and Elevated Temperature along with "BURN-IN."
The A+ Program provides:

- 100\% Temperature Cycling
- 100\% Electrical Testing at Room and High Temperature
- 100\% Burn-In Testing Combining Increased Temperature with Applied Voltage
- Acceptable Quality Levels Greater than Industry Norm

Typical A+ Flow is:

- SEM
- Assembly and Seal
- Four Hour $150^{\circ} \mathrm{C}$ Bake
- Five Temperature Cycles $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+100^{\circ} \mathrm{C}\right)$
- High Temperature Electrical Test
- Electrical Test
- Burn-In (160 hours at a minimum junction temperature of $125^{\circ} \mathrm{C}$ )
- DC Parametric and Function Tests
- Tightened Quality Control Inspection Plans

Note: Certain products may follow slightly different process flows dictated by specific capabilities and device characteristics, consult NSC.

## P + Product Enhancement

The $\mathrm{P}+$ product enhancement program applies to power devices and offers an added advantage. $P+$ involves $d y-$ namic tests that screen out assembly related and silicon defects that can lead to infant mortality and/or reduce the survivability of the device under high stress conditions. This includes but is not limited to the following devices:


## Appendix D Military Aerospace Programs from National Semiconductor

This appendix is intended to provide a brief overview of military products available from National Semiconductor. For further information, refer to our 1987 Reliability Handbook.
National Semiconductor's Military/Aerospace Program is founded on dedication to excellence. National offers complete support across the broadest range of products with the widest selection of qualification levels and screening flows. These flows include:

| Process Flows <br> (Integrated Circuits) | Description |
| :--- | :--- |
| JAN S | QPL products processed to <br> MIL-M-38510 Level S for space <br> level applications. |
| JAN B | QPL products processed to <br> MIL-M-38510 Level B for military <br> applications. |
| SMD | Standard Military Drawing products <br> processed to Level B with Table I <br> Electricals controlled by DESC. <br> (Formally called DESC Drawing.) |
| 883 | Products processed to <br> MIL-STD-883 Level B for military <br> applications. |
| MLP | Products processed on the <br> Monitored Line (Program) <br> developed by the Air Force for <br> space level applications. |
| MIL S | Non-JAN products processed to <br> Level S to negotiated electrical <br> specifications for space level <br> applications. |
| -MIL | Similar to MIL-STD-883 with <br> exceptions noted on Certificate of <br> Conformance. |
| MSP | Military Screening Program for <br> initial release of advanced <br> products. |

- MIL-M-38510: The MIL-M-38510 Program, which is sometimes called the JAN IC Program, is administered by the Defense Electronics Supply Center (DESC). The purpose of this program is to provide the military community with standardized products that have been manufactured and screened to government-controlled specifications in government certified facilities. All 38510 manufacturers must be formally qualified and their products listed on DESC's Qualified Products List (QPL) before devices can be marked and shipped as JAN product.
There are two processing levels specified within MIL-M38510: Class S and B. Class S is typically specified for space flight applications, while Class B is used for aircraft, naval and ground systems. National is a major supplier of both classes of devices. Screening requirements are outlined in Table III.
Tables I and II explain the JAN device marking system. Copies of MIL-M-38510, the QPL and other related documents may be obtained from:

Naval Publications and Forms Center
5801 Tabor Avenue
Philadelphia, PA 19120
(212) 697-2179

■ Standard Military Drawings (SMD): SMD's are issued to provide standardized versions of devices which are not available as JAN product. MIL-STD-883 Class B screening is coupled with tightly controlled electrical specifications which have been written to allow a manufacturer to use his standard electrical tests. A current listing of National's SMD offerings can be obtained from our authorized distributors, sales offices or DESC. DESC is located in Dayton, Ohio.

- MIL-STD-883: Although originally intended to establish uniform test methods and procedures, MIL-STD-883 has also become the general specification for non-JAN military product. Revision D of this document defines the minimum requirements for a device to be marked and advertised as 883 -compliant. Included are design and construction criteria, documentation controls, electrical and mechanical screening requirements, and quality control procedures. Details can be found in paragraph 1.2.1 of MIL-STD-883.

National offers both 883 Class B and 883 Class S product. The screening requirements for both classes of product are outlined in Table III.
As with SMDs a manufacturer is allowed to use his standard electrical tests provided that all critical parameters are tested. Also, the electrical test parameters, test conditions, test limits and test temperatures must be clearly documented. At National Semiconductor, this information is available via our Table I (formerly RETS, Reliability Electrical Test Specification Program). The Table I document is a complete description of the electrical tests performed and is controlled by our QA department. Individual copies are available upon request.
Some of National's products are produced on a flow similar to MIL-STD-883. These devices are screened to the same stringent requirements as 883 product, but are marked as -MIL; specific reasons for prevention of compliancy are clearly defined in the Certificate of Conformance ( $C$ of $C$ ) shipped with the product.

- Monitored Line Program (MLP): is a non JAN Level S program developed by the Air Force. Monitored Line product usually provides the shortest cycle time, and is acceptable for application in several space level programs. Lockheed Missiles and Space Company in Sunnyvale, California, under an Air Force contract, provides "on-site" monitoring of product processing, and as appropriate, program management. Monitored Line orders generally do not allow "customizing", and most flows do not include quality conformance inspection. Drawing control is maintained by the Lockheed Company.
- Military Screening Program (MSP): National's Military Screening Program was developed to make screened versions of advanced products such as gate arrays and microprocessors available more quickly than is possible for JAN and 883 devices. Through this program, screened product is made available for prototypes and breadboards prior to or during the JAN or 883 qualification activities. MSP products receive the $100 \%$ screening of Table III, but are not subjected to Group C and D quality conformance testing. Other criteria such as electrical testing and temperature range will vary depending upon individual device status and capability.

TABLE I. The MIL-M-38510 Part Marking


TL/XX/0030-1

TABLE II. JAN Package Codes

| 38510 <br> Package <br> Designation | Microcircuit Industry Description |
| :---: | :---: |
| A | 14-pin $1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}$ (Metal) Flatpak |
| B | 14-pin $3 / 16^{\prime \prime} \times 1 / 4^{\prime \prime}$ (Metal) Flatpak |
| C | 14-pin $1 / 4^{\prime \prime} \times 3 / 4^{\prime \prime}$ Dual-In-Line |
| D | 14-pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ (Ceramic) Flatpak |
| E | 16-pin $1 / 4^{\prime \prime} \times 7 / 8^{\prime \prime}$ Dual-In-Line |
| F | 16-pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ (Metal or Ceramic) Flatpak |
| G | 8-pin TO-99 Can or Header |
| H | 10-pin $1 / 4^{\prime \prime} \times 1 / 4^{\prime \prime}$ (Metal) Flatpak |
| 1 | 10-pin TO-100 Can or Header |
| $J$ | 24-pin $1 / 2^{\prime \prime} \times 11 / 4^{\prime \prime}$ Dual-In-Line |
| K | 24-pin $3 / 8^{\prime \prime} \times 5 / 8^{\prime \prime}$ Flatpak |
| L | 24-pin $1 / 4^{\prime \prime} \times 11 / 4^{\prime \prime}$ Dual-In-Line |
| M | 12-pin TO-101 Can or Header |
| $N$ | (Note 1) |
| P | 8-pin $1 / 4^{\prime \prime} \times 3 / 8^{\prime \prime}$ Dual-In-Line |
| Q | 40-pin $3 / 16^{\prime \prime} \times 21 / 16^{\prime \prime}$ Dual-In-Line |
| R | $20-\mathrm{pin} 1 / 4^{\prime \prime} \times 11 / 16^{\prime \prime}$ ' Dual-In-Line |
| S | 20-pin $1 / 4^{\prime \prime} \times 1 / 2^{\prime \prime}$ Flatpak |
| T | (Note 1) |
| U | (Note 1) |
| V | 18-pin $3 / 8^{\prime \prime} \times 15 / 16^{\prime \prime}$ Dual-In-Line |
| W | 22 -pin $3 / 8^{\prime \prime} \times 11 / 8^{\prime \prime}$ Dual-In-Line |
| X | (Note 1) |
| Y | (Note 1) |
| Z | (Note 1) |
| 2 | 20-terminal 0.350" $\times 0.350^{\prime \prime}$ Chip Carrier |
| 3 | 28-terminal 0.450" $\times 0.450^{\prime \prime}$ Chip Carrier |

Note 1: These letters are assigned to packages by individual MIL-M-38510 detail specifications and may be assigned to different packages in different specifications.

TABLE III. 100\% Screening Requirements

|  | Screen | Class S |  | Class B |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Method | Reqmt | Method | Reqmt |
| 1. | Wafer Lot Acceptance | 5007 | All Lots |  |  |
| 2. | Nondestructive Bond Pull (Note 14) | 2023 | 100\% |  |  |
| 3. | Internal Visual (Note 1) | 2020, Condition A | 100\% | 2010, Condition B | 100\% |
| 4. | Stabilization Bake (Note 16) | 1008, Condition C, Min 24 Hrs. Min | 100\% | 1008, Condition C, Min 24 Hrs. Min | 100\% |
| 5. | Temperature Cycling (Note 2) | 1010, Condition C | 100\% | 1010, Condition C | 100\% |
| 6. | Constant Acceleration | 2001, Condition E Min <br> $\mathrm{Y}_{1}$ Orientation Only | 100\% | 2001, Condition E Min <br> $\mathrm{Y}_{1}$ Orientation Only | 100\% |
| 7. | Visual Inspection (Note 3) |  | 100\% |  | 100\% |
| 8. | Particle Impact Noise Detection (PIND) | 2010, Condition A (Note 4) | 100\% |  |  |
| 9. | Serialization | (Note 5) | 100\% |  |  |
| 10. | Interim (Pre-Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 13) | 100\% | Per Applicable Device Specification (Note 6) |  |


| TABLE III. 100\% Screening Requirements (Continued) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Screen | Class S |  | Class B |  |
|  |  | Method | Reqmt | Method | Reqmt |
| 11. | Burn-In Test | 1015 <br> 240 Hrs . @ $125^{\circ} \mathrm{C}$ Min (Cond. F Not Allowed) | 100\% | $\begin{aligned} & 1015 \\ & 160 \mathrm{Hrs} \text { @ } 125^{\circ} \mathrm{C} \text { Min } \end{aligned}$ | 100\% |
| 12 | Interim (Post Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 3) | 100\% |  |  |
| 13. | Reverse Bias Burn-In (Note 7) | 1015; Test Condition A, C, 72 Hrs . @ $150^{\circ} \mathrm{C}$ Min (Cond. F Not Allowed) | 100\% |  |  |
| 14. | Interim (Post-Burn-In) Electrical Parameters | Per Applicable Device Specification (Note 13) | 100\% | Per Applicable Device Specification | 100\% |
| 15. | PDA Calculation | 5\% Parametric (Note 14), 3\% Functional | All Lots | 5\% Parametric (Note 14) | All Lots |
| 16. | Final Electrical Test (Note 15) <br> a) Static Tests <br> 1) $25^{\circ} \mathrm{C}$ (Subgroup 1, Table I, 5005) <br> 2) Max \& Min Rated Operating Temp. (Subgroups 2, 3, Table I, 5005) <br> b) Dynamic Tests or Functional Tests <br> 1) $25^{\circ} \mathrm{C}$ (Subgroup 4 or 7 ) <br> 2) Max and Min Rated Operating Temp. (Subgroups 5 and 6 or 8, Table I, 5005) <br> c) Switching Tests $25^{\circ} \mathrm{C}$ (Subgroup 9, Table I, 5005) | Per Applicable Device Specification | 100\% <br> 100\% <br> 100\% <br> 100\% <br> 100\% | Per Applicable Device Specification | 100\% 100\% <br> 100\% <br> 100\% <br> 100\% |
| 17. | Seal Fine, Gross | 1014 | $\begin{gathered} 100 \% \\ \text { (Note 8) } \end{gathered}$ | 1014 | $\begin{gathered} 100 \% \\ \text { (Note 9) } \end{gathered}$ |
| 18. | Radiographic (Note 10) | 2012 Two Views | 100\% |  |  |
| 19. | Qualification or Quality Conformance Inspection Test Sample Selection | (Note 11) | Samp. | (Note 11) | Samp. |
| 20. | External Visual (Note 12) | 2009 | 100\% |  | 100\% |
|  | 1: Unless otherwise specified, at the manufacturer's wing internal visual (Method 5004), prior to sealing provic inspection lot, bond failures shall be counted even if the <br> 2: For Class B devices, this test may be replaced with <br> 3: At the manufacturer's option, visual inspection for <br> ence or after seal test. Catastrophic failures are define <br> 4: The PIND test may be performed in any sequence <br> 5: Class $S$ devices shall be serialized prior to interim <br> 6: When specified, all devices shall be tested for thos <br> 7: Reverse bias burn-in is a requirement only when sp be inverted. <br> 8: For Class $S$ devices, the seal test may be performed ations on the terminals. <br> 9: For Class B devices, the fine and gross seal tests sh they shall be performed after all shearing and forming op flatpaks and chip carriers) the seal screen shall be done <br> 10: The radiographic screen may be performed in any <br> 11: Samples shall be selected for testing in accordan <br> 12: External Visual shall be performed on the lot any <br> 13: Read and record is required at steps 10 and 12 on ead and recorded at step 14. <br> 14: The PDA shall apply to all subgroup 1 parameters <br> 15: Only one view is required for flat packages and le <br> 16: May be performed at any time prior to step 10. | n, test samples for Group B, bond s all other specification requirements ond would have failed internal visua) rmal shock Method 1011, Test Cond tastrophic failures may be conducted missing leads, broken packages, or step 6 and prior to step 16. See M rical parameter measurements. arameters requiring delta calculations. ed in the applicable device specifica <br> ny sequence between step 16 and s <br> e performed separately or together in ations on the terminals. When $100 \%$ $0 \%$ prior to these operations and a s ning shall be required. quence after step 9. with the specific device class and lot after step 19 and prior to shipment. those parameters for which post-bu <br> $25^{\circ} \mathrm{C}$ and all delta parameters. ss chip carriers with leads on all four | ength (Meth re satisfied <br> ion A , minim after each ids off. -M-38510, <br> n. The order <br> p 19, but it <br> any sequen eal screen <br> quirements $n$-in delta m sides. | 5005) may be randomly selected g., bond strength requirements shat <br> m. <br> f the thermal/mechanical scree ragraph 4.6.3. <br> of performing burn-in and reverse <br> all be performed after all shearing <br> and order between step 6 and step not be performed after shearing $D=5$ ) shall be performed on eac <br> Method 5005. <br> surements are specified. All para | prior to or apply to <br> after the <br> as burn-in <br> d forming <br> 20 except d forming inspection <br> ters shall |


| Military Analog Products Available from National Semiconductor |  |  |  |  | 응 |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Device | Package Styles (Note 1) | Description |  | SMD/JAN <br> (Note 3) | 号 |
| HIGH PERFORMANCE AMPLIFIERS AND BUFFERS |  |  |  |  |  |
| LF147 | D, J | Wide BW Quad JFET Op Amp | SMD/JAN | /11906 | 雨 |
| LF155 | J, W, H | JFET Input Op Amp | 883/JAN | /11401 | 0 |
| LF155A | H | JFET Input Op Amp | 883 | - | $\bigcirc$ |
| LF156 | J, W, H | JFET Input Op Amp | 883/JAN | /11402 | \% |
| LF156A | H | JFET Input Op Amp | 883 | - | 8 |
| LF157 | H | JFET Input Op Amp | 883 | - | 8 |
| LF157A | H | JFET Input Op Amp | 883 | - | $\stackrel{0}{0}$ |
| LF411M | H, J | Low Offset, Low Drift JFET Input | 883/JAN | /11904 | (1) |
| LF412M | H, J | Low Offset, Low Drift JFET Input-Dual | 883/JAN | /11905 | 0 |
| LF441M | H | Low Power JFET Input | 883 | - | 8 |
| LF442M | H | Low Power JFET Input-Dual | 883 | - | 20 |
| LF444M | D | Low Power JFET Input-Quad | 883 | - | ¢ |
| LH0002 | H | Buffer Amp | 883/MIL | 7801301 | 7 |
| LH0021 | K | 1.0 Amp Power Op Amp | 883/SMD | 85088 | O |
| LH0024 | H | High Slew Rate Op Amp | "-MIL" | - | 3 |
| LH0032 | G | Ulitra Fast FET-Input Op Amp | 883/SMD | 80013 | 2 |
| LH0041 | G | 0.2 Amp Power Op Amp | 883/SMD | 85087 | $\stackrel{\square}{0}$ |
| LH0061 | K | 0.5 Amp Wide Bandwidth Op Amp | "-MIL" | - | 0 |
| LH0101 | K | Power Op Amp | 883/SMD | 85089 | cos |
| LH4118 | G | Low Gain Wide Band RF Amp | "-MIL" | - | \$ |
| LH4161 | H | Trimmed LM6161 VIP Amp | "-MIL" | - | 3 |
| LH4162 | H | Dual LH4161 | "-MIL" | - | 8 |
| LM10 | H | Super-Block ${ }^{\text {TM }}$ Micropower Op Amp/Ref | 883/SMD | 5962-87604 | $\underline{\square}$ |
| LM101A | J, H, W | General Purpose Op Amp | 883/JAN | /10103 | C |
| LM108A | J, H, W | Precision Op Amp | 883/JAN | /10104 | $\stackrel{+}{0}$ |
| LM118 | J, H, W | Fast Op Amp | 883/JAN | /10107 | 9 |
| LM124 | J, E, W | Low Power Quad Op Amp | 883/JAN | /11005 |  |
| LM124A | J, W | Low Power Quad | 883/JAN | /11006 |  |
| LM146 | J | Quad Programmable Op Amp | 883 | - |  |
| LM148 | J, E, W | Quad 741 Op amp | 883/JAN | 111001 |  |
| LM158A | J, H | Low Power Dual Op Amp | 883/SMD | 5962-8771002 |  |
| LM158 | J, H | Low Power Dual Op Amp | 883/SMD | 5962-8771001 |  |
| LM604AM | J | Super-Block 4 Channel Mux Amp | 883/SMD | 5962-89639 |  |
| LM611AM | $J$ | Super-Block Op Amp/Reference | 883/SMD | TBD |  |
| LM613AM | J, E | Super-Block Dual Op Amp/Dual Comp/Ref | 883/SMD | TBD |  |
| LM614AM | $J$ | Super-Block Quad Op Amp/Ref | 883/SMD | TBD |  |
| LM709A | H, J, W | General Purpose Op Amp | 883/SMD | 7800701 |  |
| LM741 | J, H, W | General Purpose Op Amp | 883/JAN | /10101 |  |
| LM747 | J, H, W | General Purpose Dual Op Amp | 883/JAN | /10102 |  |
| LM6118 | J, E | VIP Dual Op Amp | 883/SMD | 5962-91565 |  |
| LM6121 | H | VIP Buffer | 883/SMD | 5962-90812 |  |
| LM6125 | H | VIP Buffer with Error Flag | 883/SMD | 5962-90815 |  |
| LM6161 | J, E, W | VIP Op Amp (Unity Gain) | 883/SMD | 5962-89621 |  |
| LM6164 | J, E, W | VIP Op Amp ( $A_{V}>5$ ) | 883/SMD | 5962-89624 |  |
| LM6165 | J, E, W | VIP Op Amp ( $\mathrm{A}_{V}>25$ ) | 883/SMD | 5962-89625 |  |
| LM6162 | J, E, W | VIP Op Amp ( $\mathrm{A}_{\mathrm{V}}>2,-1$ ) | 883/SMD | 5962-92165 |  |
| LMC660AM | J | Low Power CMOS Quad Op Amp | 883/SMD | TBD |  |
| LMC662AM | J | Low Power CMOS Dual Op Amp | 883/SMD | TBD |  |
| LPC660AM | $J$ | Micropower CMOS Quad Op Amp | 883/SMD | TBD |  |
| LPC662AM | J | Micropower CMOS Dual Op Amp | 883/SMD | TBD |  |
| OP07 | H | Precision Op Amp | SMD/JAN | /13502 |  |



| Military Analog Products Available from National Semiconductor (Continued) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Device | Package Styles (Note 1) | Description | Process Flows (Note 2) | SMD/JAN <br> (Note 3) |
| LINEAR REGULATORS (Continued) |  |  |  |  |
| Negative Voltage Regulators |  |  |  |  |
| LH0076 | G | Precision Programmable Regulator | "-MIL" | - |
| LM104 | H | Precision Negative Regulator | 883/SMD | 5962-87605 |
| LM120H-5.0 | H | Fixed 0.5A Regulator, $\mathrm{V}_{\text {OUT }}=-5 \mathrm{~V}$ | 883/JAN | $/ 11501$ |
| LM120H-8.0 | H | Fixed 0.5A Regulator, $\mathrm{V}_{\text {OUT }}=-8 \mathrm{~V}$ | 883 | - |
| LM120H-12 | H | Fixed 0.5A Regulator, $\mathrm{V}_{\text {OUT }}=-12 \mathrm{~V}$ | 883/JAN | /11502 |
| LM120H-15 | H | Fixed 0.5A Regulator, $\mathrm{V}_{\text {OUT }}=-15 \mathrm{~V}$ | 883/JAN | /11503 |
| LM120K-5.0 | K | Fixed 1.0A Regulator, $\mathrm{V}_{\text {OUT }}=-5 \mathrm{~V}$ | 883/JAN | /11505 |
| LM120K-12 | K | Fixed 1.0A Regulator, $\mathrm{V}_{\text {OUT }}=-12 \mathrm{~V}$ | 883/JAN | /11506 |
| LM120K-15 | K | Fixed 1.0A Regulator, $\mathrm{V}_{\text {OUT }}=-15 \mathrm{~V}$ | 883/JAN | /11507 |
| LM137A | H | Precision Adjustable Regulator | 883/SMD | 7703406XA |
| LM137A | K | Precision Adjustable Regulator | 883/SMD | 7703406YA |
| LM137 | H, K | Adjustable Regulator | 883/JAN | /11803, /11804 |
| LM137HV | H | Adjustable (High Voltage) Regulator | 883/SMD | 7703404XA |
| LM137HV | K | Adjustable (High Voltage) Regulator | 883/SMD | 7703404YA |
| LM145K-5.0 | K | Negative 3 Amp Regulator | 883/SMD | 5962-90645 |
| LM145K-5.2 | K | Negative 3 Amp Regulator | 883 | - |
| LM79MG | H | Adjustable Regulator | 883 | - |
| SWITCHING REGULATORS |  |  |  |  |
| LM1575-5 | K | Simple SwitcherTM Step-Down, $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ | 883/SMD | TBD |
| LM1575-12 | K | Simple Switcher Step-Down, V OUT $=12 \mathrm{~V}$ | 883/SMD | TBD |
| LM1575-15 | K | Simple Switcher Step-Down, $\mathrm{V}_{\text {OUT }}=15 \mathrm{~V}$ | 883/SMD | TBD |
| LM1575-ADJ | K | Simple Switcher Step-Down, Adj V OUT | 883/SMD | TBD |
| LM1575HV-5 | K | Simple Switcher Step-Down, V ${ }_{\text {OUT }}=5 \mathrm{~V}$ | 883/SMD | TBD |
| LM1575HV-12 | K | Simple Switcher Step-Down, $\mathrm{V}_{\text {OUT }}=12 \mathrm{~V}$ | 883/SMD | TBD |
| LM1575HV-15 | K | Simple Switcher Step-Down, $\mathrm{V}_{\text {OUT }}=15 \mathrm{~V}$ | 883/SMD | TBD |
| LM1575HV-ADJ | K | Simple Switcher Step-Down, Adj V OUT | 883/SMD | TBD |
| LM1577-12 | K | Simple Switcher Step-Up, V ${ }_{\text {Out }}=12 \mathrm{~V}$ | 883/SMD | TBD |
| LM1577-15 | K | Simple Switcher Step-Up, V ${ }_{\text {OUT }}=15 \mathrm{~V}$ | 883/SMD | TBD |
| LM1577-ADJ | K | Simple Switcher Step-Up, Adj V ${ }_{\text {OUt }}$ | 883/SMD | TBD |
| LM1578 | H | 750 mA Switching Regulator | 883/SMD | 5962-89586 |
| LM78S40* | $J$ | Universal Switching Regulator Subsystem | 883/SMD | 5962-88761 |
| *Formerly manufactured by Fairchild Semiconductor as the $\mu$ A78S40DMQB. VOLTAGE REFERENCES |  |  |  |  |
|  |  |  |  |  |
| LM103-3.0 | H | Reference Diode, $\mathrm{BV}=3.0 \mathrm{~V}$ | 883/SMD | 7702806 |
| LM103-3.3 | H | Reference Diode, BV $=3.3 \mathrm{~V}$ | 883/SMD | 7702807 |
| LM103-3.6 | H | Reference Diode, BV $=3.6 \mathrm{~V}$ | 883/SMD | 7702808 |
| LM103-3.9 | H | Reference Diode, BV $=3.9 \mathrm{~V}$ | 883/SMD | 7702809 |
| LM113 | H | Reference Diode with 5\% Tolerance | 883/SMD | 5962-8671101 |
| LM113-1 | H | Reference Diode with 1\% Tolerance | 883/SMD | 5962-8671102 |
| LM113-2 | H | Reference Diode with 2\% Tolerance | 883/SMD | 5962-8671103 |
| LM129A | H | Precision Reference, $10 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Drift | 883/SMD | 5962-8992101XA |
| LM129B | H | Precision Reference, $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$ Drift | 883/SMD | 5962-8992102XA |
| LM136A-2.5 | H | 2.5V Reference Diode, 1\% V ${ }_{\text {OUT }}$ Tolerance | 883 | - |
| LM136A-5.0 | H | 5 V Reference Diode, 1\% V ${ }_{\text {OUT }}$ Tolerance | 883/SMD | 8418001 |
| LM136-2.5 | H | 2.5V Reference Diode, $2 \% \mathrm{~V}_{\text {OUT }}$ Tolerance | 883 | - |
| LM136-5.0 | H | 5V Reference Diode, 2\% V ${ }_{\text {OUT }}$ Tolerance | 883 | - |


| Device | Package Styles (Note 1) | Description | Process Flows (Note 2) | SMD/JAN <br> (Note 3) |
| :---: | :---: | :---: | :---: | :---: |
| VOLTAGE REFERENCES (Continued) |  |  |  |  |
| LM169 | H | 10V Precision Reference, Low Tempco 0.05\% Tolerance | 883/SMD | TBD |
| LM185 | H, E | Adjustable Micropower Voltage Reference | 883 | - |
| LM185BXH2.5 | H | 2.5V Micropower Reference Diode, Ultralow Drift | 883/SMD | 5962-8759404 |
| LM185BY | H | Adjustable Micropower Voltage Reference | 883 | - |
| LM185BYH1.2 | H | 1.2V Micropower Reference Diode, Low Drift | 883/SMD | 5962-8759405 |
| LM185BYH2.5 | H | 2.5V Micropower Reference Diode, Low Drift | 883/SMD | 5962-8759406 |
| LM185-1.2 | H, E | 1.2V Micropower Reference Diode, Low Drift | 883/SMD | 5962-8759401 |
| LM185-2.5 | H, E | 2.5V Micropower Reference Diode, Low Drift | 883/SMD | 5962-8759402 |
| LM199 | H | Precision Reference, Low Tempco | 883/SMD | 5962-8856102 |
| LM199A | H | Precision Reference, Ultralow Tempco | 883/SMD | 5962-8856101 |
| LM199A-20 | H | Precision Reference, Ulitralow Tempco | 883 | - |
| LM611AM | $J$ | Super-Block Op Amp/Reference | 883/SMD | TBD |
| LM612AM | $J$ | Super-Block Dual-Channel Comparator/Reference | 883/SMD | TBD |
| LM613AM | J, E | Super-Block Dual Op Amp/DualComp/Dual Ref | 883/SMD | TBD |
| LM614AM | J | Super-Block Quad Op Amp/Reference | 883/SMD | TBD |
| LM615AM | $J$ | Super-Block Quad Comparator/Reference | 883/SMD | TBD |
| LH0070-0 | H | Precision BCD Buffered Reference | "-MIL" | - |
| LH0070-1 | H | Precision BCD Buffered Reference | "-MIL" | - |
| LH0070-2 | H | Precision BCD Buffered Reference | "-MIL" | - |
| DATA ACQUISITION |  |  |  |  |
| ADC08020L | J | 8-Bit $\mu$ P-Compatible | 883/SMD | 5962-90966 |
| ADC0851 | $J$ | 8-Bit Analog Data Acquisition \& Monitoring System | 883/SMD | TBD |
| ADC0858 | J | 8-Bit Analog Data Acquisition \& Monitoring System | 883/SMD | TBD |
| ADC1241CM | J | 12-Bit Plus Sign Self-Calibrating with Sample/Hold Function | 883/SMD | TBD |
| ADC12441CM | $J$ | Dynamically-Tested ADC1241 | 883/SMD | TBD |
| ADC1251CM | J | 12-Bit Plus Sign Self-Calibrating with Sample/Hold Function | 883/SMD | TBD |
| ADC12451CM | $J$ | Dynamically-Tested ADC1251 | 883/SMD | TBD |
| ADC10061CM | $J$ | 10-Bit Multistep ADC | 883/SMD | TBD |
| ADC10062CM | $J$ | 10-Bit Multistep ADC w/Dual Input Multiplexer | 883/SMD | TBD |
| ADC10064CM | J | 10-Bit Multistep ADC w/Quad Input Multiplexer | 883/SMD | TBD |
| ADC08061CM | $J$ | 8-Bit Multistep ADC | 883/SMD | TBD |
| ADC08062CM | J | 8-Bit Multistep ADC w/Dual Input Multiplexer | 883/SMD | TBD |
| ADC08064CM | $J$ | 8-Bit Multistep ADC w/Quad Input Multiplexer | 883/SMD | TBD |
| ADC08068CM | J | 8-Bit Multistep ADC w/Octal Input Multiplexer | 883/SMD | TBD |



# Appendix E Understanding Integrated Circuit Package Power Capabilities 

## INTRODUCTION

The short and long term reliability of National Semiconductor's interface circuits, like any integrated circuit, is very dependent on its environmental condition. Beyond the mechanical/environmental factors, nothing has a greater influence on this reliability than the electrical and thermal stress seen by the integrated circuit. Both of these stress issues are specifically addressed on every interface circuit data sheet, under the headings of Absolute Maximum Ratings and Recommended Operating Conditions.
However, through application calls, it has become clear that electrical stress conditions are generally more understood than the thermal stress conditions. Understanding the importance of electrical stress should never be reduced, but clearly, a higher focus and understanding must be placed on thermal stress. Thermal stress and its application to interface circuits from National Semiconductor is the subject of this application note.

## FACTORS AFFECTING DEVICE RELIABILITY

Figure 1 shows the well known "bathtub" curve plotting failure rate versus time. Similar to all system hardware (mechanical or electrical) the reliability of interface integrated circuits conform to this curve. The key issues associated with this curve are infant mortality, failure rate, and useful life.


FIGURE 1. Failure Rate vs Time
Infant mortality, the high failure rate from time to to t1 (early life), is greatly influenced by system stress conditions other than temperature, and can vary widely from one application to another. The main stress factors that contribute to infant mortality are electrical transients and noise, mechanical maltreatment and excessive temperatures. Most of these failures are discovered in device test, burn-in, card assembly and handling, and initial system test and operation. Although important, much literature is available on the subject of infant mortality in integrated circuits and is beyond the scope of this application note.

Failure rate is the number of devices that will be expected to fail in a given period of time (such as, per million hours). The mean time between failure (MTBF) is the average time (in hours) that will be expected to elapse after a unit has failed before the next unit failure will occur. These two primary "units of measure" for device reliability are inversely related:

$$
\text { MTBF }=\frac{1}{\text { Failure Rate }}
$$

Although the "bathtub" curve plots the overall failure rate versus time, the useful failure rate can be defined as the percentage of devices that fail per-unit-time during the flat portion of the curve. This area, called the useful life, extends between t 1 and t 2 or from the end of infant mortality to the onset of wearout. The useful life may be as short as several years but usually extends for decades if adequate design margins are used in the development of a system.
Many factors influence useful life including: pressure, mechanical stress, thermal cycling, and electrical stress. However, die temperature during the device's useful life plays an equally important role in triggering the onset of wearout.

## FAILURE RATES vs TIME AND TEMPERATURE

The relationship between integrated circuit failure rates and time and temperature is a well established fact. The occurrence of these failures is a function which can be represented by the Arrhenius Model. Well validated and predominantly used for accelerated life testing of integrated circuits, the Arrhenius Model assumes the degradation of a performance parameter is linear with time and that MTBF is a function of temperature stress. The temperature dependence is an exponential function that defines the probability of occurrence. This results in a formula for expressing the lifetime or MTBF at a given temperature stress in relation to another MTBF at a different temperature. The ratio of these two MTBFs is called the acceleration factor $F$ and is defined by the following equation:

$$
F=\frac{X 1}{X 2}=\exp \left[\frac{E}{K}\left(\frac{1}{T 2}-\frac{1}{T 1}\right)\right]
$$

Where: $\mathrm{X} 1=$ Failure rate at junction temperature T 1
$\mathrm{X} 2=$ Failure rate at junction temperature T2
$\mathrm{T}=$ Junction temperature in degrees Kelvin
$E=$ Thermal activation energy in electron volts (ev)
$\mathrm{K}=$ Boltzman's constant

However, the dramatic acceleration effect of junction temperature (chip temperature) on failure rate is illustrated in a plot of the above equation for three different activation energies in Figure 2. This graph clearly demonstrates the importance of the relationship of junction temperature to device failure rate. For example, using the 0.99 ev line, a $30^{\circ}$ rise in junction temperature, say from $130^{\circ} \mathrm{C}$ to $160^{\circ} \mathrm{C}$, results in a 10 to 1 increase in failure rate.


TL/H/9312-2
FIGURE 2. Failure Rate as a Function of Junction Temperature

## DEVICE THERMAL CAPABILITIES

There are many factors which affect the thermal capability of an integrated circuit. To understand these we need to understand the predominant paths for heat to transfer out of the integrated circuit package. This is illustrated by Figures 3 and 4.
Figure 3 shows a cross-sectional view of an assembled integrated circuit mounted into a printed circuit board.
Figure 4 is a flow chart showing how the heat generated at the power source, the junctions of the integrated circuit
flows from the chip to the ultimate heat sink, the ambient environment. There are two predominant paths. The first is from the die to the die attach pad to the surrounding package material to the package lead frame to the printed circuit board and then to the ambient. The second path is from the package directly to the ambient air.
Improving the thermal characteristics of any stage in the flow chart of Figure 4 will result in an improvement in device thermal characteristics. However, grouping all these characteristics into one equation determining the overall thermal capability of an integrated circuit/package/environmental condition is possible. The equation that expresses this relationship is:

$$
T_{J}=T_{A}+P_{D}\left(\theta_{J A}\right)
$$

Where: $T_{J}=$ Die junction temperature

$$
\begin{aligned}
T_{\mathrm{A}} & =\text { Ambient temperature in the vicinity device } \\
\mathrm{P}_{\mathrm{D}} & =\text { Total power dissipation (in watts) } \\
\theta_{\mathrm{JA}} & =\text { Thermal resistance junction-to-ambient }
\end{aligned}
$$

$\theta_{\mathrm{JA}}$, the thermal resistance from device junction-to-ambient temperature, is measured and specified by the manufacturers of integrated circuits. National Semiconductor utilizes special vehicles and methods to measure and monitor this parameter. All circuit data sheets specify the thermal characteristics and capabilities of the packages available for a given device under specific conditions-these package power ratings directly relate to thermal resistance junction-to-ambient or $\theta_{\mathrm{JA}}$.
Although National provides these thermal ratings, it is critical that the end user understand how to use these numbers to improve thermal characteristics in the development of his system using IC components.


TL/H/9312-3
FIGURE 3. Integrated Circuit Soldered into a Printed Circuit Board (Cross-Sectional View)


FIGURE 4. Thermal Flow (Predominant Paths)

## DETERMINING DEVICE OPERATING <br> JUNCTION TEMPERATURE

From the above equation the method of determining actual worst-case device operating junction temperature becomes straightforward. Given a package thermal characteristic, $\theta_{\mathrm{JA}}$, worst-case ambient operating temperature, $\mathrm{T}_{\mathrm{A}}($ max $)$, the only unknown parameter is device power dissipation, $P_{\mathrm{D}}$. In calculating this parameter, the dissipation of the integrated circuit due to its own supply has to be considered, the dissipation within the package due to the external load must also be added. The power associated with the load in a dynamic (switching) situation must also be considered. For example, the power associated with an inductor or a capacitor in a static versus dynamic (say, 1 MHz ) condition is significantly different.
The junction temperature of a device with a total package power of 600 mW at $70^{\circ} \mathrm{C}$ in a package with a thermal resistance of $63^{\circ} \mathrm{C} / \mathrm{W}$ is $108^{\circ} \mathrm{C}$.

$$
T_{J}=70^{\circ} \mathrm{C}+\left(63^{\circ} \mathrm{C} / \mathrm{W}\right) \times(0.6 \mathrm{~W})=108^{\circ} \mathrm{C}
$$

The next obvious question is, "how safe is $108^{\circ} \mathrm{C}$ ?"

## MAXIMUM ALLOWABLE JUNCTION TEMPERATURES

What is an acceptable maximum operating junction temperature is in itself somewhat of a difficult question to answer. Many companies have established their own standards based on corporate policy. However, the semiconductor industry has developed some defacto standards based on the device package type. These have been well accepted as numbers that relate to reasonable (acceptable) device lifetimes, thus failure rates.
National Semiconductor has adopted these industry-wide standards. For devices fabricated in a molded package, the maximum allowable junction temperature is $150^{\circ} \mathrm{C}$. For these devices assembled in ceramic or cavity DIP packages, the maximum allowable junction temperature is $175^{\circ} \mathrm{C}$. The numbers are different because of the differences in package types. The thermal strain associated with the die package interface in a cavity package is much less than that exhibited in a molded package where the integrated circuit chip is in direct contact with the package material.
Let us use this new information and our thermal equation to construct a graph which displays the safe thermal (power) operating area for a given package type. Figure 5 is an example of such a graph. The end points of this graph are easily determined. For a 16 -pin molded package, the maximum allowable temperature is $150^{\circ} \mathrm{C}$; at this point no power dissipation is allowable. The power capability at $25^{\circ} \mathrm{C}$ is 1.98 W as given by the following calculation:

$$
P_{D} @ 25^{\circ} \mathrm{C}=\frac{T_{J}(\max )-\mathrm{T}_{\mathrm{A}}}{\theta_{\mathrm{JA}}}=\frac{150^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}}{63^{\circ} \mathrm{C} / \mathrm{W}}=1.98 \mathrm{~W}
$$

The slope of the straight line between these two points is minus the inversion of the thermal resistance. This is referred to as the derating factor.

$$
\text { Derating Factor }=-\frac{1}{\theta_{\mathrm{JA}}}
$$

As mentioned, Figure 5 is a plot of the safe thermal operating area for a device in a 16 -pin molded DIP. As long as the intersection of a vertical line defining the maximum ambient temperature ( $70^{\circ} \mathrm{C}$ in our previous example) and maximum device package power ( 600 mW ) remains below the maximum package thermal capability line the junction temperature will remain below $150^{\circ} \mathrm{C}$-the limit for a molded package. If the intersection of ambient temperature and package power fails on this line, the maximum junction temperature will be $150^{\circ} \mathrm{C}$. Any intersection that occurs above this line will result in a junction temperature in excess of $150^{\circ} \mathrm{C}$ and is not an appropriate operating condition.


TL/H/9312-5

## FIGURE 5. Package Power Capability vs Temperature

The thermal capabilities of all integrated circuits are expressed as a power capability at $25^{\circ} \mathrm{C}$ still air environment with a given derating factor. This simply states, for every degree of ambient temperature rise above $25^{\circ} \mathrm{C}$, reduce the package power capability stated by the derating factor which is expressed in $\mathrm{mW} /{ }^{\circ} \mathrm{C}$. For our example-a $\theta_{\mathrm{JA}}$ of $63^{\circ} \mathrm{C} / \mathrm{W}$ relates to a derating factor of $15.9 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.

## FACTORS INFLUENCING PACKAGE THERMAL RESISTANCE

As discussed earlier, improving any portion of the two primary thermal flow paths will result in an improvement in overall thermal resistance junction-to-ambient. This section discusses those components of thermal resistance that can be influenced by the manufacturer of the integrated circuit. It also discusses those factors in the overall thermal resistance that can be impacted by the end user of the integrated circuit. Understanding these issues will go a long way in understanding chip power capabilities and what can be done to insure the best possible operating conditions and, thus, best overall reliability.

## Die Size

Figure 6 shows a graph of our 16-pin DIP thermal resistance as a function of integrated circuit die size. Clearly, as the chip size increases the thermal resistance decreases-this relates directly to having a larger area with which to dissipate a given power.


TL/H/9312-6
FIGURE 6. Thermal Resistance vs Die Size

## Lead Frame Material

Figure 7 shows the influence of lead frame material (both die attach and device pins) on thermal resistance. This graph compares our same 16 -pin DIP with a copper lead frame, a Kovar lead frame, and finally an Alloy 42 type lead frame-these are lead frame materials commonly used in the industry. Obviously the thermal conductivity of the lead frame material has a significant impact in package power capability. Molded interface circuits from National Semiconductor use the copper lead frame exclusively.


TL/H/9312-7

## FIGURE 7. Thermal Resistance vs Lead Frame Material

## Board vs Socket Mount

One of the major paths of dissipating energy generated by the integrated circuit is through the device leads. As a result of this, the graph of Figure 8 comes as no surprise. This compares the thermal resistance of our 16-pin package soldered into a printed circuit board (board mount) compared to the same package placed in a socket (socket mount). Adding a socket in the path between the PC board and the device adds another stage in the thermal flow path, thus increasing the overall thermal resistance. The thermal capabilities of National Semiconductor's interface circuits are specified assuming board mount conditions. If the devices are placed in a socket the thermal capabilities should be reduced by approximately $5 \%$ to $10 \%$.


TL/H/9312-8
FIGURE 8. Thermal Resistance vs Board or Socket Mount

## Air Flow

When a high power situation exists and the ambient temperature cannot be reduced, the next best thing is to provide air flow in the vicinity of the package. The graph of Figure 9 illustrates the impact this has on thermal resistance. This graph plots the relative reduction in thermal resistance normalized to the still air condition for our 16-pin molded DIP. The thermal ratings oh National Semiconductor's interface circuits data sheets relate to the still air environment.


TL/H/9312-9
FIGURE 9. Thermal Resistance vs Air Flow

## Other Factors

A number of other factors influence thermal resistance. The most important of these is using thermal epoxy in mounting ICs to the PC board and heat sinks. Generally these techniques are required only in the very highest of power applications.
Some confusion exists between the difference in thermal resistance junction-to-ambient ( $\theta_{\mathrm{JA}}$ ) and thermal resistance junction-to-case ( $\theta_{\mathrm{Jc}}$ ). The best measure of actual junction temperature is the junction-to-ambient number since nearly all systems operate in an open air environment. The only situation where thermal resistance junction-to-case is important is when the entire system is immersed in a thermal bath and the environmental temperature is indeed the case temperature. This is only used in extreme cases and is the exception to the rule and, for this reason, is not addressed in this application note.

## NATIONAL SEMICONDUCTOR PACKAGE CAPABILITIES

Figures 10 and 11 show composite plots of the thermal characteristics of the most common package types in the National Semiconductor Linear Circuits product family. Figure 10 is a composite of the copper lead frame molded package. Figure 11 is a composite of the ceramic (cavity) DIP using poly die attach. These graphs represent board mount still air thermal capabilities. Another, and final, thermal resistance trend will be noticed in these graphs. As the number of device pins increase in a DIP the thermal resistance decreases. Referring back to the thermal flow chart, this trend should, by now, be obvious.

## RATINGS ON INTERFACE CIRCUITS DATA SHEETS

In conclusion, all National Semiconductor Linear Products define power dissipation (thermal) capability. This information can be found in the Absolute Maximum Ratings section of the data sheet. The thermal information shown in this application note represents average data for characterization of the indicated package. Actual thermal resistance can vary from $\pm 10 \%$ to $\pm 15 \%$ due to fluctuations in assembly quality, die shape, die thickness, distribution of heat sources on the die, etc. The numbers quoted in the linear data


FIGURE 10. Thermal Resistance vs Die Size vs Package Type (Molded Package)
sheets reflect a $15 \%$ safety margin from the average numbers found in this application note. Insuring that total package power remains under a specified level will guarantee that the maximum junction temperature will not exceed the package maximum.
The package power ratings are specified as a maximum power at $25^{\circ} \mathrm{C}$ ambient with an associated derating factor for ambient temperatures above $25^{\circ} \mathrm{C}$. It is easy to determine the power capability at an elevated temperature. The power specified at $25^{\circ} \mathrm{C}$ should be reduced by the derating factor for every degree of ambient temperature above $25^{\circ} \mathrm{C}$. For example, in a given product data sheet the following will be found:

```
Maximum Power Dissipation* at 25*}\mp@subsup{}{}{\circ}\textrm{C
    Cavity Package 1509 mW
    Molded Package 1476 mW
```

* Derate cavity package at $10 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$; derate molded package at $11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.
If the molded package is used at a maximum ambient temperature of $70^{\circ} \mathrm{C}$, the package power capability is 945 mW .

$$
\begin{aligned}
\mathrm{P}_{\mathrm{D}} @ 70^{\circ} \mathrm{C} & =1476 \mathrm{~mW}-\left(11.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right) \times\left(70^{\circ} \mathrm{C}-25^{\circ} \mathrm{C}\right) \\
& =945 \mathrm{~mW}
\end{aligned}
$$



FIGURE 12

# APPENDIX F <br> How to Get the Right Information From a Data Sheet 

Not All Data Sheets Are Created Alike, and False Assumptions Could Cost an Engineer Time and Money

## By Robert A. Pease

When a new product arrives in the marketplace, it hopefully will have a good, clear data sheet with it.
The data sheet can show the prospective user how to apply the device, what performance specifications are guaranteed and various typical applications and characteristics. If the data-sheet writer has done a good job, the user can decide if the product will be valuable to him, exactly how well it will be of use to him and what precautions to take to avoid problems.

## SPECIFICATIONS

The most important area of a data sheet specifies the characteristics that are guaranteed-and the test conditions that apply when the tests are done. Ideally, all specifications that the users will need will be spelled out clearly. If the product is similar to existing products, one can expect the data sheet to have a format similar to other devices.
But, if there are significant changes and improvements that nobody has seen before, then the writer must clarify what is meant by each specification. Definitions of new phrases or characteristics may even have to be added as an appendix. For example, when fast-settling operational amplifiers were first introduced, some manufacturers defined settling time as the time after slewing before the output finally enters and stays within the error-band; but other manufacturers included the slewing time in their definition. Because both groups made their definitions clear, the user was unlikely to be confused or misled.
However, the reader ought to be on the alert. In a few cases, the data-sheet writer is playing a specsmanship game, and is trying to show an inferior (to some users) aspect of a product in a light that makes it look superior (which it may be, to a couple of users).

## GUARANTEES

When a data sheet specifies a guaranteed minimum value, what does it mean? An assumption might be made that the manufacturer has actually tested that specification and has great confidence that no part could fail that test and still be shipped. Yet that is not always the case.
For instance, in the early days of op amps ( 20 years ago), the differential-input impedance might have been guaranteed at $1 \mathrm{M} \Omega$-but the manufacturer obviously did not measure the impedance. When a customer insisted, "I have to know how you measure this impedance," it had to be explained that the impedance was not measured, but that the base current was. The correlation between $\mathrm{I}_{\mathrm{b}}$ and $\mathrm{Z}_{\text {in }}$ permitted the substitution of this simple dc test for a rather messy, noisy, hard-to-interpret test.

Every year, for the last 20 years, manufacturers have been trying to explain, with varying success, why they do not measure the $Z_{i n}$ per se, even though they do guarantee it.
In other cases, the manufacturer may specify a test that can be made only on the die as it is probed on the wafer, but cannot be tested after the die is packaged because that signal is not accessible any longer. To avoid frustrating and confusing the customer, some manufacturers are establishing two classes of guaranteed specifications:

- The tested limit represents a test that cannot be doubted, one that is actually performed directly on 100 percent of the devices, 100 percent of the time.
- The design limit covers other tests that may be indirect, implicit or simply guaranteed by the inherent design of the device, and is unlikely to cause a failure rate (on that test), even as high as one part per thousand.
Why was this distinction made? Not just because customers wanted to know which specifications were guaranteed by testing, but because the quality-assurance group insisted that it was essential to separate the tested guarantees from the design limits so that the AQL (assurance-quality level) could be improved from 0.1 percent to down below 100 ppm.
Some data sheets guarantee characteristics that are quite expensive and difficult to test (even harder than noise) such as long-term drift ( 20 ppm or 50 ppm over 1,000 hours).
The data sheet may not tell the reader if it is measured, tested or estimated. One manufacturer may perform a 100percent test, while another states, "Guaranteed by sample testing." This is not a very comforting assurance that a part is good, especially in a critical case where only a long-term test can prove if the device did meet the manufacturer's specification. If in doubt, question the manufacturer.


## TYPICALS

Next to a guaranteed specification, there is likely to be another in a column labeled "typical".
It might mean that the manufacturer once actually saw one part as good as that. It could indicate that half the parts are better than that specification, and half will be worse. But it is equally likely to mean that, five years ago, half the parts were better and half worse. It could easily signify that a few parts might be slightly better, and a few parts a lot worse; after all, if the noise of an amplifier is extremely close to the theoretical limit, one cannot expect to find anything much better than that, but there will always be a few noisy ones.
If the specification of interest happens to be the bias current ( $l_{b}$ ) of an op amp, a user can expect broad variations. For example, if the specification is 200 nA maximum, there might be many parts where $I_{b}$ is 40 nA on one batch (where the beta is high), and a month later, many parts where the $\mathrm{I}_{\mathrm{b}}$ is 140 nA when the beta is low.

## Absolute Maximum Ratings (Note 11)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage
Output Voltage
Output Current
Storage Temperature,
TO-46 Package
TO-92 Package
+35 V to -0.2 V
+6 V to -1.0 V
10 mA
$-76^{\circ} \mathrm{F}$ to $+356^{\circ} \mathrm{F}$
$-76^{\circ} \mathrm{F}$ to $+300^{\circ} \mathrm{F}$

Lead Temp. (Soldering, 4 seconds)

| TO-46 Package | $+300^{\circ} \mathrm{C}$ |
| :--- | :--- |
| TO-92 Package | $+260^{\circ} \mathrm{C}$ |

Specified Operating Temp. Range (Note 2)
$T_{\text {MIN }}$ to $T_{M A X}$
LM34, LM34A $\quad-50^{\circ} \mathrm{F}$ to $+300^{\circ} \mathrm{F}$
LM34C, LM34CA $-40^{\circ} \mathrm{F}$ to $+230^{\circ} \mathrm{F}$
LM34D $\quad+32^{\circ} \mathrm{F}$ to $+212^{\circ} \mathrm{F}$

## DC Electrical Characteristics (Note 1, Note 6)

| Parameter | Conditions | LM34A |  |  | LM34CA |  |  | Units (Max) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typical | Tested Limit (Note 4) | Design Limit (Note 5) | Typical | Tested Limit (Note 4) | Design Limit (Note 5) |  |
| Accuracy (Note 7) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+77^{\circ} \mathrm{F} \\ & \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{F} \\ & \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 0.4 \\ & \pm 0.6 \\ & \pm 0.8 \\ & \pm 0.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & \pm 1.0 \\ & \pm 2.0 \\ & \pm 2.0 \end{aligned}$ |  | $\begin{aligned} & \pm 0.4 \\ & \pm 0.6 \\ & \pm 0.8 \\ & \pm 0.8 \end{aligned}$ | $\begin{aligned} & \pm 1.0 \\ & \pm 2.0 \end{aligned}$ | $\begin{aligned} & \pm 2.0 \\ & \pm 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & { }^{\circ} \mathrm{F} \\ & { }^{\circ} \mathrm{F} \\ & { }^{\circ} \mathrm{F} \\ & { }^{\circ} \mathrm{F} \end{aligned}$ |
| Nonlinearity (Note 8) | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\text {A }} \leq \mathrm{T}_{\text {MAX }}$ | $\pm 0.35$ |  | $\pm 0.7$ | $\pm 0.30$ |  | $\pm 0.6$ | ${ }^{\circ} \mathrm{F}$ |
| Sensor Gain (Average Slope) | $\mathrm{T}_{\text {MIN }} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\text {MAX }}$ | +10.0 | $\begin{array}{r} +9.9 \\ +10.1 \end{array}$ |  | +10.0 |  | $\begin{array}{r} +9.9 \\ +10.1 \end{array}$ | $\mathrm{mV} /{ }^{\circ} \mathrm{F}, \min$ $\mathrm{mV} /{ }^{\circ} \mathrm{F}, \max$ |
| Load Regulation (Note 3) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+77^{\circ} \mathrm{F} \\ & \mathrm{~T}_{\mathrm{MIN}} \leq \mathrm{T}_{\mathrm{A}} \leq \mathrm{T}_{\mathrm{MAX}} \\ & 0 \leq \mathrm{I}_{\mathrm{L}} \leq 1 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{gathered} \pm 0.4 \\ \pm 0.5 \end{gathered}$ | $\pm 1.0$ | $\pm 3.0$ | $\begin{gathered} \pm 0.4 \\ \pm 0.5 \end{gathered}$ | $\pm 1.0$ | $\pm 3.0$ | $\mathrm{mV} / \mathrm{mA}$ $\mathrm{mV} / \mathrm{mA}$ |
| Line Regulation (Note 3) | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+77^{\circ} \mathrm{F} \\ & 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 30 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \pm 0.01 \\ \pm \mathbf{0 . 0 2} \end{gathered}$ | $\pm 0.05$ | $\pm 0.1$ | $\begin{aligned} & \pm 0.01 \\ & \pm 0.02 \end{aligned}$ | $\pm 0.05$ | $\pm 0.1$ | $\begin{aligned} & \mathrm{mV} / \mathrm{V} \\ & \mathrm{mV} / \mathrm{V} \end{aligned}$ |
| Quiescent Current (Note 9) | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V},+77^{\circ} \mathrm{F} \\ & \mathrm{~V}_{\mathrm{S}}=+5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{S}}=+30 \mathrm{~V},+77^{\circ} \mathrm{F} \\ & \mathrm{~V}_{\mathrm{S}}=+30 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 75 \\ \mathbf{1 3 1} \\ 76 \\ \mathbf{1 3 2} \\ \hline \end{gathered}$ | $\begin{aligned} & 90 \\ & 92 \end{aligned}$ | $\begin{array}{r} 160 \\ 163 \\ \hline \end{array}$ | $\begin{gathered} 75 \\ 116 \\ 76 \\ 117 \\ \hline \end{gathered}$ | $\begin{aligned} & 90 \\ & 92 \end{aligned}$ | $\begin{array}{r} 139 \\ 142 \\ \hline \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Change of Quiescent Current (Note 3) | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 30 \mathrm{~V},+77^{\circ} \mathrm{F} \\ & 5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{S}} \leq 30 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} +0.5 \\ +1.0 \\ \hline \end{array}$ | 2.0 | 3.0 | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | 2.0 | 3.0 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Temperature Coefficient of Quiescent Current |  | +0.30 |  | + 0.5 | +0.30 |  | + 0.5 | $\mu \mathrm{A} /{ }^{\circ} \mathrm{F}$ |
| Minimum Temperature for Rated Accuracy | In circuit of Figure 1, $\mathrm{I}_{\mathrm{L}}=0$ | +3.0 |  | + 5.0 | +3.0 |  | +5.0 | ${ }^{\circ} \mathrm{F}$ |
| Long-Term Stability | $\mathrm{T}_{\mathrm{j}}=\mathrm{T}_{\text {MAX }}$ for 1000 hours | $\pm 0.16$ |  |  | $\pm 0.16$ |  |  | ${ }^{\circ} \mathrm{F}$ |

Note 1: Unless otherwise noted, these specifications apply: $-50^{\circ} \mathrm{F} \leq \mathrm{T}_{\mathrm{j}} \leq+300^{\circ} \mathrm{F}$ for the LM34 and LM34A; $-40^{\circ} \mathrm{F} \leq \mathrm{T}_{\mathrm{j}} \leq+230^{\circ} \mathrm{F}$ for the LM34C and LM34CA; and $+32^{\circ} \mathrm{F} \leq \mathrm{T}_{\mathrm{j}} \leq+212^{\circ} \mathrm{F}$ for the LM34D. $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{Vdc}$ and LOAD $=50 \mu \mathrm{~A}$ in the circuit of Figure 2; +6 Vdc for LM34 and LM34A for $230^{\circ} \mathrm{F} \leq \mathrm{T}_{\mathrm{j}} \leq$ $300^{\circ} \mathrm{F}$. These specifications also apply from $+5^{\circ} \mathrm{F}$ to $\mathrm{T}_{\text {MAX }}$ in the circuit of Figure 1.
Note 2: Thermal resistance of the TO-46 package is $292^{\circ} \mathrm{F} / \mathrm{W}$ junction to ambient and $43^{\circ} \mathrm{F} / \mathrm{W}$ junction to case. Thermal resistance of the TO-92 package is $324^{\circ} \mathrm{F} / \mathrm{W}$ junction to ambient.
Note 3: Regulation is measured at constant junction temperature using pulse testing with a low duty cycle. Changes in output due to heating effects can be computed by multiplying the internal dissipation by the thermal resistance.
Note 4: Tested limits are guaranteed and $100 \%$ tested in production.
Note 5: Design limits are guaranteed (but not $100 \%$ production tested) over the indicated temperature and supply voltage ranges. These limits are not used to calculate outgoing quality levels.
Note 6: Specification in BOLDFACE TYPE apply over the full rated temperature range.
Note 7: Accuracy is defined as the error between the output voltage and $10 \mathrm{mV} /{ }^{\circ} \mathrm{F}$ times the device's case temperature at specified conditions of voltage, current, and temperature (expressed in ${ }^{\circ} \mathrm{F}$ ).
Note 8: Nonlinearity is defined as the deviation of the output-voltage-versus-temperature curve from the best-fit straight line over the device's rated temperature range.
Note 9: Quiescent current is defined in the circuit of Figure 1.
Note 10: Contact factory for availability of LM34CAZ.

* Note 11: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions (see Note 1).


## A Point-By-Point Look

Let's look a little more closely at the data sheet of the National Semiconductor LM34, which happens to be a temperature sensor.
Note 1 lists the nominal test conditions and test circuits in which all the characteristics are defined. Some additional test conditions are listed in the column "Conditions", but Note 1 helps minimize the clutter.
Note 2 gives the thermal impedance, (which may also be shown in a chart or table).
Note 3 warns that an output impedance test, if done with a long pulse, could cause significant self-heating and thus, error.
Note 6 is intended to show which specs apply at all rated temperatures.
Note 7 is the definition of the "Accuracy" spec, and Note 8 the definition for non-linearity. Note 9 states in what test circuit the quiescent current is defined. Note 10 indicates that one model of the family may not be available at the time of printing (but happens to be available now), and Note 11 is the definition of Absolute Max Ratings.

* Note-the " 4 seconds" soldering time is a new standard for plastic packages.
** Note-the wording of Note 11 has been revised-this is the best wording we can devise, and we will use it on all future datasheets.


## APPLICATIONS

Another important part of the data sheet is the applications section. It indicates the novel and conventional ways to use a device. Sometimes these applications are just little ideas to tweak a reader's mind. After looking at a couple of applications, one can invent other ideas that are useful. Some applications may be of no real interest or use.
In other cases, an application circuit may be the complete definition of the system's performance; it can be the test circuit in which the specification limits are defined, tested and guaranteed. But, in all other instances, the performance of a typical application circuit is not guaranteed, it is only typical. In many circumstances, the performance may depend on external components and their precision and matching. Some manufacturers have added a phrase to their data sheets:
"Applications for any circuits contained in this document are for illustration purposes only and the manufacturer makes no representation or warranty that such applications will be suitable for the use indicated without further testing or modification."
In the future, manufacturers may find it necessary to add disclaimers of this kind to avoid disappointing users with circuits that work well, much of the time, but cannot be easily guaranteed.
The applications section is also a good place to look for advice on quirks-potential drawbacks or little details that may not be so little when a user wants to know if a device will actually deliver the expected performance.
For example, if a buffer can drive heavy loads and can handle fast signals cleanly (at no load), the maker isn't doing anybody any favors if there is no mention that the distortion goes sky-high if the rated load is applied.

Another example is the application hint for the LF156 family: "Exceeding the negative common-mode limit on either input will cause a reversal of the phase to output and force the amplifier output to the corresponding high or low state. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur, since raising the input back within the common-mode range again puts the input stage and, thus the amplifier, in a normal operating mode."
That's the kind of information a manufacturer should really give to a data-sheet reader because no one could ever guess it.
Sometimes, a writer slips a quirk into a characteristic curve, but it's wiser to draw attention to it with a line of text. This is because it's better to make the user sad before one gets started, rather than when one goes into production. Conversely, if a user is going to spend more than 10 minutes using a new product, one ought to spend a full five minutes reading the entire data sheet.

## FINE PRINT

What other fine print can be found on a data sheet? Sometimes the front page may be marked "advance" or "preliminary." Then on the back page, the fine print may say something such as:
"This data sheet contains preliminary limits and design specifications. Supplemental information will be published at a later date. The manufacturer reserves the right to make changes in the products contained in this document in order to improve design or performance and to supply the best possible products. We also assume no responsibility for the use of any circuits described herein, convey no license under any patent or other right and make no representation that the circuits are free from patent infringement."
In fact, after a device is released to the marketplace in a preliminary status, the engineers love to make small improvements and upgrades in specifications and characteristics, and hate to degrade a specification from its first published value-but occasionally that is necessary.
Another item in the fine print is the manufacturer's telephone number. Usually it is best to refer questions to the local sales representative or field-applications engineer, because they may know the answer or they may be best able to put a questioner in touch with the right person at the factory.
Occasionally, the factory's applications engineers have all the information. Other times, they have to bring in product engineers, test engineers or marketing people. And sometimes the answer can't be generated quickly-data have to be gathered, opinions solidified or policies formulated before the manufacturer can answer the question. Still, the telephone number is the key to getting the factory to help.

## ORIGINS OF DATA SHEETS

Of course, historically, most data sheets for a class of products have been closely modeled on the data sheet of the forerunner of that class. The first data sheet was copied to make new versions.
That's the way it happened with the UA709 (the first monolithic op amp) and all its copies, as well as many other similar families of circuits.

Even today, an attempt is made to build on the good things learned from the past and add a few improvements when necessary. But, it's important to have real improvements, not just change for the sake of change.
So, while it's not easy to get the format and everything in it exactly right to please everybody, new data sheets are continually surfacing with new features, applications ideas, specifications and aids for the user. And, if the users complain loudly enough about misleading or inadequate data sheets, they can help lead the way to change data sheets. That's how many of today's improvements came aboutthrough customer demand.
Who writes data sheets? In some cases, a marketing person does the actual writing and engineers do the checking. In other companies, the engineer writes, while marketing people and other engineers check. Sometimes, a committee seems to be doing the writing. None of these ways is necessarily wrong.
For example, one approach might be: The original designer of the product writes the data sheet (inside his head) at the same time the product is designed. The concept here is, if one can't find the proper ingredients for a data sheet-good applications, convenient features for the user and nicely tested specifications as the part is being designed--then maybe it's not a very good product until all those ingredients are completed. Thus, the collection of raw materials for a good data sheet is an integral part of the design of a product. The actual assembly of these materials is an art which can take place later.

## WHEN TO WRITE DATA SHEETS

A new product becomes available. The applications engineers start evaluating their application circuits and the test engineers examine their production test equipment.
But how can the users evaluate the new device? They have to have a data sheet-which is still in the process of being written. Every week, as the data sheet writer tries to polish and refine the incipient data sheet, other engineers are reporting, "These spec limits and conditions have to be revised," and, "Those application circuits don't work like we thought they would; we'll have one running in a couple of days." The marketing people insist that the data sheet must be finalized and frozen right away so that they can start printing copies to go out with evaluation samples.
These trying conditions may explain why data sheets always seem to have been thrown together under panic conditions and why they have so many rough spots. Users should be aware of the conflicting requirements: Getting a data sheet "as completely as possible" and "as accurately as possible" is compromised if one wants to get the data sheet "as quickly as possible."
The reader should always question the manufacturer. What are the alternatives? By not asking the right question, a misunderstanding could arise; getting angry with the manufacturer is not to anyone's advantage.
Robert Pease has been staff scientist at National Semiconductor Corp., Santa Clara, Calif., for eleven years. He has designed numerous op amps, data converters, voltage regulators and analog-circuit functions.

Some device types, individual temperature grades and package options have been discontinued. This guide is provided to help design engineers select and specify an appropriate alternative.

| NSC Part Number | Replacement | Note |
| :---: | :---: | :---: |
| ADB1200 | ADC3711 | 2 |
| AF100 | None |  |
| AF121 | None |  |
| AF134 | None |  |
| DAC1200/1201 | DAC1265 | 2 |
| DH3467 | None |  |
| DH3725 | None |  |
| DS8627 | None |  |
| DS8628 | None |  |
| LF352 | LM3631 | 2 |
| LF400 | None |  |
| LF401 | None |  |
| LF13300 | ADC3711 | 2 |
| LF13741 | None |  |
| LH0001 | LM4250 | 2 |
| LH0005/LH0005A | LH0003 | 2 |
| LH0020 | LH0101 | 2 |
| LH0022 | AD506 | 2 |
| LH0023 | AD585 | 2 |
| LH0037 | LH0036 | 3 |
| LH0038 | None |  |
| LH0043 | AD583 | 2 |
| LH0044 | OP07 | 2 |
| LH0045 | None |  |
| LH0052 | OP100 | 2 |
| LH0053 | None |  |
| LH0061 | None |  |
| LH0062 | HA5162 | 2 |
| LH0075 | None |  |
| LH0076 | None |  |
| LH0082 | None |  |
| LH0084 | None |  |
| LH0086 | None |  |
| LH0091 | None |  |
| LH0132 | LH0032 | 2 |
| LH2011 | LM11 | 2 |
| LH2101 | LM101 | 2 |
| LH2108 | LM108 | 2 |
| LH2110 | LM110 | 2 |
| LH2201A | LM201A | 2 |


| NSC Part Number | Replacement | Note |
| :--- | :--- | :---: |
| LH2208 | LM208 | 2 |
| LH2208A | LM208A | 2 |
| LH2301 | LM301 | 2 |
| LH2308 | LM308 | 2 |
| LH2310 | LM310 | 2 |
| LH4003 | EL2031 | 2 |
| LH4006 | CLC110 | 2 |
| LH4008 | BB3553 | 2 |
| LH4009 | BB3553 | 2 |
| LH4010 | EL2004 | 2 |
| LH4011 | None |  |
| LH4012 | None |  |
| LH4033 | LH0033 | 2 |
| LH4063 | LH0063 | 2 |
| LH4101 | LM6313 | 2 |
| LH4105 | LM6218 | 2 |
| LH4106 | LM6313 | 2 |
| LH4117 | LM6181 | 2 |
| LH4124 | LM6181 | 2 |
| LH4141 | OPA654 | 2 |
| LH4161 | LM6361 | 2 |
| LH4162 | LM6361 | 2 |
| LH4200 | CLC104 | 2 |
| LH4201 | CLC104 | 2 |
| LH4266 | None |  |
| LH4267 | None |  |
| LH4810 | None |  |
| LH4860 | None |  |
| LH7001 | None |  |
| LH7070 | LH0070 | 2 |
| LH24250 | LM11 | 2 |
| LM170/270/370 | LM13600N | 2 |
| LM171/271/371 | None | 2 |
| LM172/272/372 | None |  |
| LM173/273/373 | None |  |
| LM174/274/374 | None |  |
| LM175/275/375 | None |  |
| LM216/316 | LM11 | 2 |
| LM363 | None | 2 |

Note 1: Pin for Pin replacement.
Note 2: FUNCTIONAL REPLACEMENT: Consult datasheet to determine suitability of the replacement for specific application.
Note 3: SIMILAR DEVICE with superior performance: Consult datasheet to determine suitability of the replacement for specific application.

| NSC Part Number | Replacement | Note |
| :--- | :--- | :---: |
| LM378N | LM2878P | 3 |
| LM379 | LM2879T | 3 |
| LM322H | LM122H | 2 |
| LM565CH | LM565H | 2 |
| LM567CH | LM567H | 2 |
| LM592 | None |  |
| LM733 | None |  |
| LM776 | None |  |
| LM1014 | None |  |
| LM1017 | None |  |
| LM1019 | None |  |
| LM1800 | None |  |
| LM1801 | None |  |
| LM1822 | LM1823 | 3 |
| LM1812 | None |  |
| LM1837 | None |  |
| LM1863 | LM1868 | 3 |
| LM1866 | None |  |
| LM1870 | None |  |
| LM1871 | None |  |
| LM1872 | None |  |


| NSC Part Number | Replacement | Note |
| :--- | :--- | :---: |
| LM1877N-1/N-2/N-3 | LM1877N-9 | 2 |
| LM1880 | None |  |
| LM1884 | None |  |
| LM1889 | None | 3 |
| LM1895 | LM1896 |  |
| LM1897 | None | 3 |
| LM1965 | LM1865 |  |
| LM2002 | None |  |
| LM2005 | None | 3 |
| LM2065 | LM1865 | 3 |
| LM2895 | LM2896 | 2 |
| LM2905N | LM3905N | 2 |
| LM3011 | None |  |
| LM3064 | None |  |
| LM3075 | None |  |
| LM3820 | None |  |
| LM4500 | None |  |
| LM776 | None |  |
| LMC669 | None |  |
| MH0007 | CTS0007 | 1 |
| MM54240 | None |  |

Note 1: Pin for Pin replacement
Note 2: FUNCTIONAL REPLACEMENT: Consult datasheet to determine suitability of the replacement for specific application.
Note 3: SIMILAR DEVICE with superior performance: Consult datasheet to determine suitability of the replacement for specific application.

## 14 Lead Hermetic Dual In-Line Package (D) NS Package Number D14D



## 16 Lead Hybrid Metal Can Dual In-Line Package (D) NS Package Number D16D



## 24 Lead (0.600" Wide) Dual In-Line Metal Package (D) NS Package Number D24I



## 20 Terminal Ceramic Leadless Chip Carrier (LCC)

 NS Package Number E20A

Detail A

## 12 Lead ( $0.400^{\prime \prime}$ Square Pattern) Metal Can Package (G) NS Package Number G12B




G128 (REV C)

## 3 Lead (0.200" Diameter P.C.) TO-39 Metal Can Package (H) NS Package Number H03B



## 6 Lead (0.200" Diameter P.C.) TO-99 Metal Can Package (H) NS Package Number H06C



8 Lead (0.200" Diameter P.C.) TO-99 Metal Can Package (H) NS Package Number H08C


## 10 Lead (0.230" Diameter P.C.) TO-100 Metal Can Package (H) NS Package Number H10C



10 Lead (0.230" Diameter P.C.) Metal Can Package (H) NS Package Number H10F


## 8 Lead Ceramic Dual In-Line Package (J) NS Package Number J08A



J08A (REV K)

## 14 Lead Ceramic Dual In-Line Package (J) NS Package Number J14A



## 16 Lead Ceramic Dual In-Line Package (J) NS Package Number J16A



## 20 Lead Ceramic Dual In-Line Package (J) NS Package Number J20A



## 2 Lead TO-3 Metal Can Package (K) NS Package Number K02A



## 8 Lead (0.150" Wide) Small Outline Molded Package (M)

NS Package Number M08A


## 14 Lead (0.150" Wide) Small Outline Molded Package (M)

 NS Package Number M14A

## 14 Lead (0.300" Wide) Small Outline Molded Package (M) NS Package Number M14B



## 16 Lead ( $\mathbf{0 . 1 5 0 "}$ Wide) Small Outline Molded Package (M) NS Package Number M16A



16 Lead ( 0.300 " Wide) Small Outline Molded Package (M) NS Package Number M16B


## 20 Lead ( $0.300^{\prime \prime}$ Wide) Small Outline Molded Package (M) NS Package Number M20B



## 8 Lead Molded Dual In-Line Package (N) NS Package Number N08E



## 14 Lead Molded Dual In-Line Package ( N )

 NS Package Number N14A

## 16 Lead Molded Dual In-Line Package ( N ) NS Package Number N16A



## 16 Lead Molded Dual In-Line Package (N)

 NS Package Number N16E

## 18 Lead Molded Dual In-Line Package (N) NS Package Number N18A



## 20 Lead Molded Dual In-Line Package (N) NS Package Number N20A



N2OA (REV G)

## 20 Lead Molded Dual In-Line Package ( N ) NS Package Number N20B



N208 (REV A)

## 22 Lead Molded Dual In-Line Package ( N ) NS Package Number N22A



## 24 Lead Molded Dual In-Line Package (N) NS Package Number N24A



## 28 Lead Molded Dual In-Line Package (N) NS Package Number N28B



## 40 Lead Molded Dual In-Line Package (N) NS Package Number N40A



NAOA (REVE)

## 48 Lead Molded Dual In-Line Package (N) NS Package Number N48A



## 3 Lead TO-202 Molded Package (P) NS Package Number P03A



11 Lead Molded Single In-Line Package (P) NS Package Number P11A


## 3 Lead TO-220 Molded Package (T)

 NS Package Number T03B

## 5 Lead TO-220 Molded Package (T) NS Package Number T05A



## 5 Lead TO-220 Molded Package (T) NS Package Number T05B



## 11 Lead TO-220 Molded Package (T) NS Package Number TA11B



## 20 Lead Plastic Chip Carrier (PCC) NS Package Number V20A



## 28 Lead Plastic Chip Carrier (PCC) NS Package Number V28A



## 44 Lead Plastic Chip Carrier (PCC) NS Package Number V44A



## 3 Lead TO-92 Molded Package (Z) NS Package Number Z03A



Bookshelf of Technical Support Information<br>National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.<br>This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.<br>For datasheets on new products and devices still in production but not found in a databook, please contact the National Semiconductor Customer Support Center at 1-800-272-9959.<br>We are interested in your comments on our technical literature and your suggestions for improvement.<br>Please send them to:<br>Technical Communications Dept. M/S 16-300<br>2900 Semiconductor Drive<br>P.O. Box 58090<br>Santa Clara, CA 95052-8090

ALS/AS LOGIC DATABOOK—1990<br>Introduction to Advanced Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

# ASIC DESIGN MANUAL/GATE ARRAYS \& STANDARD CELLS-1987 <br> SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging 

CMOS LOGIC DATABOOK—1988
CMOS AC Switching Test Circuits and Timing Waveforms • CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT • CD4XXX • MM54CXXX/MM74CXXX • Surface Mount

## DATA ACQUISITION DATABOOK—1993

Data Acquisition Systems • Analog-to-Digital Converters • Digital-to-Analog Converters • Voltage References Temperature Sensors • Active Filters • Analog Switches/Multiplexers • Surface Mount

## DATA ACQUISITION DATABOOK SUPPLEMENT—1992

New devices released since the printing of the 1989 Data Acquisition Linear Devices Databook.

## DISCRETE SEMICONDUCTOR PRODUCTS DATABOOK—1989

Selection Guide and Cross Reference Guides • Diodes • Bipolar NPN Transistors
Bipolar PNP Transistors • JFET Transistors • Surface Mount Products • Pro-Electron Series
Consumer Series • Power Components • Transistor Datasheets • Process Characteristics

## DRAM MANAGEMENT HANDBOOK—1991

Dynamic Memory Control • Error Detection and Correction - Microprocessor Applications for the DP8408A/09A/17/18/19/28/29 • Microprocessor Applications for the DP8420A/21A/22A Microprocessor Applications for the NS32CG821

## EMBEDDED CONTROLLERS DATABOOK—1992

COP400 Family • COP800 Family • COPS Applications • HPC Family • HPC Applications MICROWIRE and MICROWIRE/PLUS Peripherals • Microcontroller Development Tools

## FDDI DATABOOK—1991

FDDI Overview • DP83200 FDDI Chip Set • Development Support • Application Notes and System Briefs

## F100K ECL LOGIC DATABOOK \& DESIGN GUIDE—1992

Family Overview • 300 Series (Low-Power) Datasheets • 100 Series Datasheets • 11C Datasheets Design Guide • Circuit Basics • Logic Design • Transmission Line Concepts • System Considerations Power Distribution and Thermal Considerations • Testing Techniques • 300 Series Package Qualification Quality Assurance and Reliability • Application Notes

FACTTM ADVANCED CMOS LOGIC DATABOOK—1990<br>Description and Family Characteristics • Ratings, Specifications and Waveforms<br>Design Considerations • 54AC/74ACXXX • 54ACT/74ACTXXX • Quiet Series: 54ACQ/74ACQXXX<br>Quiet Series: 54ACTQ/74ACTQXXX • 54FCT/74FCTXXX • FCTA: 54FCTXXXA/74FCTXXXA

FAST® ADVANCED SCHOTTKY TTL LOGIC DATABOOK—1990<br>Circuit Characteristics • Ratings, Specifications and Waveforms • Design Considerations • 54F/74FXXX

## FAST® APPLICATIONS HANDBOOK—1990

Reprint of 1987 Fairchild FAST Applications Handbook
Contains application information on the FAST family: Introduction • Multiplexers • Decoders • Encoders
Operators • FIFOs • Counters • TTL Small Scale Integration • Line Driving and System Design
FAST Characteristics and Testing • Packaging Characteristics

## HIGH-PERFORMANCE BUS INTERFACE DESIGNER'S GUIDE—1992

Futurebus + /BTL Devices • BTL Transceiver Application Notes • Futurebus + Application Notes High Performance TTL Bus Drivers • PI-Bus • Futurebus + /BTL Reference

IBM DATA COMMUNICATIONS HANDBOOK—1992<br>IBM Data Communications • Application Notes

# INTERFACE: LINE DRIVERS AND RECEIVERS DATABOOK—1992 

EIA-232 • EIA-422/423 • EIA-485 • Line Drivers • Receivers • Repeaters • Transceivers • Application Notes

## LINEAR APPLICATIONS HANDBOOK—1991

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.

Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

## LINEAR APPLICATION SPECIFIC IC's DATABOOK—1993

Audio Circuits • Radio Circuits • Video Circuits • Display Drivers • Clock Drivers• Frequency Synthesis Special Automotive • Special Functions • Surface Mount

## LOCAL AREA NETWORK DATABOOK—1992

Integrated Ethernet Network Interface Controller Products • Ethernet Physical Layer Transceivers Ethernet Repeater Interface Controller Products • Hardware and Software Support Products • FDDI Products • Glossary

## LOW VOLTAGE DATABOOK—1992

This databook contains information on National's expanding portfolio of low and extended voltage products. Product datasheets included for: Low Voltage Logic (LVQ), Linear, EPROM, EEPROM, SRAM, Interface, ASIC, Embedded Controllers, Real Time Clocks, and Clock Generation and Support (CGS).

## MASS STORAGE HANDBOOK-1989

Rigid Disk Pulse Detectors • Rigid Disk Data Separators/Synchronizers and ENDECs
Rigid Disk Data Controller • SCSI Bus Interface Circuits • Floppy Disk Controllers • Disk Drive Interface Circuits Rigid Disk Preamplifiers and Servo Control Circuits • Rigid Disk Microcontroller Circuits • Disk Interface Design Guide

MEMORY DATABOOK—1992
CMOS EPROMs • CMOS EEPROMs • PROMs • Application Notes

## OPERATIONAL AMPLIFIERS DATABOOK—1993

Operational Amplifiers • Buffers • Voltage Comparators • Instrumentation Amplifiers • Surface Mount

## POWER IC's DATABOOK—1993

Linear Voltage Regulators • Low Dropout Voltage Regulators • Switching Voltage Regulators • Motion Control Peripheral Drivers • High Current Switches • Surface Mount

## PROGRAMMABLE LOGIC DEVICE DATABOOK AND DESIGN GUIDE-1993

Product Line Overview • Datasheets • Design Guide: Designing with PLDs • PLD Design Methodology PLD Design Development Tools • Fabrication of Programmable Logic • Application Examples

## REAL TIME CLOCK HANDBOOK-1991

Real Time Clocks and Timer Clock Peripherals • Application Notes

## RELIABILITY HANDBOOK—1987

Reliability and the Die • Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510
The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices Radiation Environment • Electrostatic Discharge • Discrete Device • Standardization Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device European Reliability Programs • Reliability and the Cost of Semiconductor Ownership Reliability Testing at National Semiconductor • The Total Military/Aerospace Standardization Program 883B/RETSTM Products • MILS/RETSTM Products • 883/RETSTM Hybrids • MIL-M-38510 Class B Products Radiation Hardened Technology • Wafer Fabrication • Semiconductor Assembly and Packaging Semiconductor Packages • Glossary of Terms • Key Government Agencies • AN/ Numbers and Acronyms Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

## TELECOMMUNICATIONS—1992

COMBO and SLIC Devices • ISDN • Digital Loop Devices • Analog Telephone Components • Software Application Notes

## National <br> Semiconductor

## National Semiconductor Corporation <br> 2900 Semiconductor Drive <br> P.O. Box 58090 <br> Santa Clara, CA 95052-8090

For sales, literature and technical support for North America, please contact the National Semiconductor Customer Support Center at 1-800-272-9959.

## SALES OFFICES

CANADA
National Semiconductor 5925 Airport Rd.
Suite 615
Mississauga, Ontario L4V 1W1
Tel: (416) 678-2920
Fax: (416) 678-2535

## PUERTO RICO

National Semiconductor
La Electronica Bldg.
Suite 312, R.D. \# 1 KM 14.5 Rio Piedias, Puerto Rico 00927 Tel: (809) 758-9211
Fax: (809) 763-6959

## INTERNATIONAL OFFICES

National Semiconductor
(Australia) Pty, Ltd.
16 Business Park Dr.
Notting Hill, VIC 3168
Australia
Tel: (3) 558-9999
Fax: (3) 558-9998
National Semiconductor
(Australia) Pty, Ltd.
Suite \#4, Level 5 3 Thomas Holt Drive North Ryde, N.S.W. 2113
Sydney, Australia
Tel: (02) 887-4355
Telex: AA 27173
Fax: (02) 805-0298

## National Semiconductores

Do Brazil Ltda.
Av. Brig. Faria Lima, 1409
6 Andar
Cep-01451, Paulistano,
Sao Paulo, SP
Brazil
Tel: (55-11) 212-5066
Telex: 391-1131931 NSBR BR
Fax: (55-11) 212-1181

## National Semiconductor

## Bulgaria

P.C.I.S.A

Dondukov Bld. 25/3
Sofia 1000
Bulgaria
Tel: (02) 880116
Fax: (02) 803618

## National Semiconductor

(UK) Ltd.
Valdemarsgade 21
DK-4100 Ringsted
Denmark
Tel: (57) 672080
Fax: (57) 672082

## National Semiconductor

(UK) Ltd.
Mekaanikonkatu 13
SF-00810 Helsinki

## Finland

Tel: 358-0-759-1855
Telex: 126116
Fax: 358-0-759-1393

## National Semiconductor

## France

Centre d'Affaires "La Boursidière
Bâtiment Champagne
BP 90
Route Nationale 186
F-92357 Le Plessis Robinson
Paris, France
Tel: (01) 40-94-88-88
Telex: 631065
Fax: (01) 40-94-88-11

## National Semiconductor

GmbH
Dieselstrasse 23
D-3004 Isernhagen 2
Germany
Tel: (05-11) 723449
Fax: (05-11) 778872

## National Semiconductor

## GmbH

Eschborner Landstrasse 130-132
D-6000 Frankfurt 90
Germany
Tel: (0-69) 7891090
Fax: (0-69) 78-95-38-3
National Semiconductor
GmbH
industriestrasse 10
D-8080 Fürstenfeldbruck
Germany
Tel: (0-81-41) 103-0
Telex: 527649
Fax: (0-81-41) 10-35-06

## National Semiconductor

GmbH
Untere Waldplätze 37
D-7000 Stuttgart 80
Germany
Tel: (07-11) 68-65-11
Telex: 7255993
Fax: (07-11) 68-65-260
National Semiconductor
Hong Kong Ltd.
13th Floor, Straight Block
Ocean Centre
5 Canton Rd.
Tsimshatsui, Kowloon
Hong Kong
Tel: (852) 737-1600
Telex: 51292 NSHKL
Fax: (852) 736-9960

## National Semiconductor

(UK) Ltd.
Unit 2A
Clonskeagh Square
Clonskeagh Road
Dublin 14
Ireland
Tel: (01) 269-5344
Fax: (01) 283-0650
National Semiconductor SpA
Strada 7, Pallazo R/3
1-20089 Rozzano-Milanofiori
Italy
Tel: (02) 57500300
Telex: 352647
Fax: (02) 57500400
National Semiconductor
Japan Ltd.
Sanseido Bldg. 5F
4-15-3, Nishi-shinjuku.
Shinjuku-ku
Tokyo
Japan 160
Tel: (03) 3299-7001
Fax: (03) 3299-7000
National Semiconductor
(Far East) Ltd.
Korea Branch
13th Floor, Dai Han
Life Insurance 63 Building
60, Yoido-dong, Youngdeungpo-ku
Seoul
Korea 150-763
Tel: (02) 784-8051
Telex: 24942 NSRKLO
Fax: (02) 784-8054
Electronica NSC
de Mexico SA
Juventino Rosas No. 118-2
Col Guadalupe Inn
Mexico, 01020 D.F. Mexico
Tel: (525) 524-9402
Fax: (525) 524-9342
National Semiconductor
Benelux B.V.
Flevolaan 4
Postbus 90
1380 AB Weesp
The Netherlands
Tel: (02) 94030448
Fax: (02) 94030430
National Semiconductor
(UK) Ltd.
Isveien 45
N -1390 Vollen
Norway
Tel: (2) 79-6500
Fax: (2) 79-6040

National Semiconductor
Asia Pacific Pte. Ltd.
200 Cantonment Road \# 13-01
Southpoint
Singapore 0208
Singapore
Tel: (65) 225-2226
Telex: NATSEMI RS 33877
Fax: (65) 225-7080
National Semiconductor
Calle Agustin de Foxa, 27 ( $9^{\circ} \mathrm{D}$ )
E-28036 Madrid
Spain
Tel: (01) 7-33-29-58
Telex: 46133
Fax: (01) 7-33-80-18
National Semiconductor $A B$
P.O. Box 1009

Grosshandlarvagen 7
S-12123 Johanneshov
Sweden
Tel: (08) 7228050
Fax: (08) 7229095
National Semiconductor
Alte Winterthurerstrasse 53
CH-8304 Wallisellen-Zürich
Switzerland
Tel: (01) 8-30-27-27
Fax: (01) 8-30-19-00
National Semiconductor
(Far East) Ltd.
Taiwan Branch
9th Floor, No. 18
Sec. 1. Chang An East Road
Taipei, Taiwan, R.O.C.
Tel: (02) 521-3288
Fax: (02) 561-3054

## National Semiconductor

## (UK) Ltd.

The Maples, Kembrey Park Swindon, Wiltshire SN2 6UT United Kingdom
Tel: (07-93) 614141
Telex: 444674
Fax: (07-93) 522180


[^0]:    *See Appendix G

[^1]:    *See Appendix G

[^2]:    *See Appendix G

[^3]:    Note 1: For operation in ambient temperature above $25^{\circ} \mathrm{C}$, the device must be derated based on a $150^{\circ} \mathrm{C}$ maximum junction temperature and a thermal resistance junction to ambient, as follows: LM832N $-90^{\circ} \mathrm{c} / \mathrm{w}$, LM832M-115 ${ }^{\circ} \mathrm{c} / \mathrm{w}$.

    Note 2: To force the DNR system into maximum bandwidth, connect a $2 k$ resistor from pin 9 to GND. AC ground pin 9 or pin 6 to select minimum bandwidth. To change minimum and maximum bandwidth, see Application Hints.
    Note 3: The maximum noise reduction CCIR/ARM weighted is about 14 dB . This is accomplished by changing the bandwidth from maximum to minimum. In actual operation, minimum bandwidth is not selected, a nominal minimum bandwidth of about 2 kHz gives 10 dB of noise reduction. See Application Hints.

[^4]:    Left channel shown. Pin numbers in parentheses are for the right channel

[^5]:    TL/H/11440-16

[^6]:    $* L \cong 0 \leq V_{O N / O F F} \leq 0.8 V \quad H \cong 2 V \leq V_{O N / O F F} \leq 26 \mathrm{~V}$

[^7]:    $\dagger$ Military qualified device. For more information, consult the Military/Aerospace Selection Guide.

[^8]:    Package: SO-14 lead
    Device: LM324M

[^9]:    TL/XX/0026-34

