# Advanced BiCMOS Logic Databook 

ABTC
Integrated Bus Functions
BCT

## ADVANCED BiCMOS LOGIC DATABOOK

1993 Edition
ABTC Description and FamilyCharacteristicsABTC Ratings, Specifications andWaveforms
Quality and Reliability
ABTC Applications and Design
Considerations
ABTC Datasheets
Integrated Bus Function (IBF) Family
BCT Description and Family Characteristics
BCT Ratings, Specifications and Waveforms
BCT Process Characteristics
BCT Datasheets
Ordering Information and Physical
Dimensions

## TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| ABiCтм | E-Z-LINKTm | MOLETM | SCXTM |
| :---: | :---: | :---: | :---: |
| Abuseable ${ }^{\text {TM }}$ | FACTIM | MPATM | SERIES/800TM |
| AnadigTM | FACT Quiet Series ${ }^{\text {TM }}$ | MSTTM | Series 32000® |
| APPSTM | FAIRCADTM | Naked-8اм | SIMPLE SWITCHERTM |
| ARi ${ }^{1}{ }^{\text {tm }}$ | Fairtech ${ }^{\text {TM }}$ | National* | SofChekTM |
| ASPECTTM | FAST® | National Semiconductor ${ }^{\text {® }}$ | SONICTM |
| AT/LANTICTM | FASTrTM | National Semiconductor | SPiKetm |
| Auto-Chem DeflasherTM | Flashtm | Corp. ${ }^{\text {8 }}$ | SPIRETM |
| ВСРтм | GENIXTM | NAX 800TM | Staggered RefreshTM |
| BI-FETTM | GNXTM | Nitride Plus ${ }^{\text {TM }}$ | STARTM |
| BI-FET IITM | GTOTM | Nitride Plus Oxide ${ }^{\text {TM }}$ | Starlink ${ }^{\text {TM }}$ |
| BI-LINETM | HEX 3000'm | NMLTM | STARPLEXTM |
| BIPLANTM | НРС'м | NOBUSTM | ST-NICTM |
| BLCTm | HyBaltm | NSC800 TM | SuperATtm |
| BLXTM | $13 L^{\text {® }}$ | NSCISETM | Super-Block ${ }^{\text {TM }}$ |
| BMACTM | ICM ${ }^{\text {TM }}$ | NSX-16TM | SuperChipTM |
| Brite-LiteTM | Integral ISETM | NS-XC-16TM | SuperScript ${ }^{\text {TM }}$ |
| BSITM | IntelisplayTM | NTERCOM ${ }^{\text {TM }}$ | SYS32TM |
| BSI-2TM | Inter-LERICTM | NURAMTM | TapePak ${ }^{\text {® }}$ |
| CDDTM | Inter-RICTM | OPALTM | TDSTM |
| CGSTM | ISETM | OXISSTM | TeleGate ${ }^{\text {TM }}$ |
| CIM ${ }^{\text {TM }}$ | ISE/06TM | P2CMOSTM | The National Anthem ${ }^{\text {® }}$ |
| CIMBUSTM | ISE/08TM | Perfect Watch ${ }^{\text {TM }}$ | TLCTM |
| CLASICTM | ISE/16TM | PLANTM | Trapezoidal ${ }^{\text {M }}$ M |
| COMBO® | ISE32TM | PLANARTM | TRI-CODETM |
| COMBO ITM | ISOPLANARTM | PLAYERTM | TRI-POLYTM |
| COMBO IITM | ISOPLANAR-ZTM | PLAYER + ${ }^{\text {TM }}$ | TRI-SAFETM |
| COPSTM microcontrollers | LERICTM | Plus-2TM | TRI-STATE® |
| CRDTM | LMCMOSTM | Polycraft ${ }^{\text {m }}$ | TROPICTM |
| DA4TM | M2CMOSTM | POPTM | Tropic Pele' ${ }^{\text {TM }}$ |
| DENSPAKTM | MacrobusTM | Power + Controlm | Tropic ReefTM |
| DIBTM | Macrocomponent ${ }^{\text {TM }}$ | POWERplanar ${ }^{\text {TM }}$ | TURBOTRANSCEIVERTM |
| DISCERNTM | MACSITM | QSTM | VIPTM |
| DISTILLTM | MAPLTM | QUAD3000'm | VR32TM |
| DNR® | MAXI-ROM ${ }^{\text {® }}$ | QUIKLOOKTM | WATCHDOGTM |
| DPVM ${ }^{\text {TM }}$ | MicrobusTM data bus | RATTM | XMOSTM |
| $\mathrm{E}^{2} \mathrm{CMOSTM}$ | MICRO-DACTM | RICTM | XPUTM |
| ELSTARTM | $\mu$ talkerTM | RICKITTM | Z STARTM |
| Embedded System | MicrotalkerTM | RTX16TM | 883B/RETSTM |
| Processortm | MICROWIRETM | SCANTM | 883S/RETSTM |
| EPTM | MICROWIRE/PLUSTM |  |  |

Signetics ${ }^{\text {TM }}$ is a trademark of Philips.

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

NationalSemiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 1-800-272-9959 TWX (910) 339-9240
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.

## Introduction

## Advanced BiCMOS Technology-ABTC

National Semiconductor has gone beyond conventional logic with its new ABTC BiCMOS family. Speeds on octal devices are $20 \%$ faster than ABT logic ( 1.0 ns faster) combined with value-added specifications and guaranteed live insertion protection.
ABTC offers higher performance for manufacturers of highend computing:

- Faster speed ( 3.6 ns max. on the ABT245C)
- Propagation delays specified with 1 to 8 multiple outputs switching and 50 pF to 250 pF capacitive loads
- Low static and dynamic power consumption
- Tight skew to squeeze even more out of the designer's timing budget
ABTC provides increased up-time for manufacturers of telecommunications systems:
- Guaranteed high impedance through the entire power-up/power-down cycle
- ABTC eliminates bus disruption during live board insertion
- Power up/down TRI-STATE® ${ }^{\circledR}$ to prevent loading of the bus during power down
- Low noise Volp < 0.8 V (ABT244C)

In addition, ABTC proprietary circuitry provides faster disabletimes than enable times-an automatic way to avoid bus contention. ABTC guarantees are specified in an easy-toread table. Given lower margin of performance error, a system can be pushed to even higher levels by using ABTC's extended AC specifications.

Octal devices are available in 20 - and 24 -lead SOIC JEDEC, 20 -lead SOIC EIAJ, and 20 - and 24 -lead fine-pitch SSOP Type II. The 16 -bit devices are available in 48 - and 56 -lead SSOP, which are pin compatible with TI Widebus ${ }^{\text {TM }}$ devices.

## Integrated Bus Function (IBF)

National's IBF products are an extension of today's logic products targeted at areas where integration optimizes system performance. National sees market opportunities for these products in the areas of computing (from laptops through parallel processing), local area networking, and telecommunications.
The current offerings target two specific areas: bus-to-bus communication and CPU to memory datapath communication. Bus-to-bus communication features include byte-swapping to facilitate system design in areas such as big endianlittle endian. CPU to memory datapath communication solutions include a synchronous datapath multiplexer targeted at memory interleaving with additional potential applications in parallel processing. The products have been developed on various technologies within National including FACT Quiet Series ${ }^{T M}$ with the additional feature of TTL I/O, the recently released ABTC $1.0 \mu$ BiCMOS technology, and National's FASTrTM technology.

## BiCMOS Technology-BCT

National's BCT provides a balanced solution between CMOS and Bipolar circuit features, offering low noise, FAST-like speeds, high drive 64 mA outputs, and the low static power of CMOS. Based on two well-known reliable processes, FAST® and FACTTM, BCT combines the favorable properties and high quality from both families.
BCT allows designers to optimize system performance, providing the designer with the ideal speed/ power/noise solution for high performance bus and clock distribution applications in personal/desktop computers, PC LAN servers, PC peripherals, workstations, telecommunication switches/multiplexers, fiber optic equipment, and automatic test equipment (ATE).
There are currently 20 BCT products available including buffers, drivers, and transceivers. National BCT parts are pin and functionally compatible to TI's SN74BCTxxx parts.

## Product Status Definition

Alphanumeric Index

## Section 1 ABTC Description and Family Characteristics 1-1

Basic information on ABTC performance, design and process characteristics

## Section 2 ABTC Ratings, Specifications, and Waveforms . . . . . . . . . . . . . . . . . . . . 2-1

Contains common ratings and specifications for ABTC devices as well as extended AC specifications and waveforms.
Section 3 Quality and Reliability ..... 3-1

## Definition of Terms

## Product Status Definitions

| Data Sheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or <br> In Design | This data sheet contains the design specifications for product <br> development. Specifications may change in any manner without notice. |
| Preliminary | First <br> Production | This data sheet contains preliminary data, and supplementary data will <br> be published at a later date. National Semiconductor Corporation <br> reserves the right to make changes at any time without notice in order <br> to improve design and supply the best possible product. |
| No <br> Identification <br> Noted | Full <br> Production | This data sheet contains final specifications. National Semiconductor <br> Corporation reserves the right to make changes at any time without <br> notice in order to improve design and supply the best possible product. |
| Obsolete. | Not In Production | This data sheet contains specifications on a product that has been <br> discontinued by National Semiconductor Corporation. The data sheet <br> is printed for reference information only. |

National Semiconductor Corporation reserves the right to make changes without further notice to any products herein to improve reliability, function or design. National does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others.

## Alpha-Numeric Index

54ABT244C Octal Buffer/Line Driver with TRI-STATE Outputs .......................................... 5-3

54ABT245C Octal Bidirectional Transceiver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-10
54ABT373C Octal Transparent Latch with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-18
54ABT374C Octal D-Type Flip-Flop with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-24
54ABT541C Octal Buffer/Line Driver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-29
54ABT543C Octal Latched Transceiver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-36
54ABT573C Octal D-Type Latch with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-42
54ABT574C Octal D-Type Flip-Flop with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-48
54ABT646C Octal Transceiver/Register with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-53
54ABT652C Octal Transceiver/Register with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-64
54ABT899 9-Bit Latchable Transceiver with Parity Generator/Checker . . . . . . . . . . . . . . . . . . . . . . . . . . 5-76
54ABT2244C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..................... 5-88
54ABT2541C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs . . . . . . . . . . . . . . . . . . . 5-96
54ABT2952C 8-Bit Registered Transceiver ............................................................ . . 5-103
54ABT16244C 16-Bit Buffer/Line Driver with TRI-STATE Outputs .................................... . 5-111
54ABT16245C 16-Bit Transceiver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-119
54ABT16500C 18-Bit Universal Bus Transceivers with TRI-STATE Outputs ......................... . 5-127
54ABT16652C 16-Bit Transceiver/Register with TRI-STATE Outputs .............................. . 5-133
54ABT162244C 16-Bit Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs . . . . . . . . . . . . . 5-141
74ABT244C Octal Buffer/Line Driver with TRI-STATE Outputs ....................................... . 5-3
74ABT245C Octal Bidirectional Transceiver with TRI-STATE Outputs . ................................ . . 5-10
74ABT373C Octal Transparent Latch with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-18
74ABT374C Octal D-Type Flip-Flop with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-24
74ABT541C Octal Buffer/Line Driver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-29
74ABT543C Octal Latched Transceiver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-36
74ABT573C Octal D-Type Latch with TRI-STATE Outputs ............................................... . 5-42
74ABT574C Octal D-Type Flip-Flop with TRI-STATE Outputs .......................................... . 5-48
74ABT646C Octal Transceiver/Register with TRI-STATE Outputs ...................................... 5-53
74ABT652C Octal Transceiver/Register with TRI-STATE Outputs ...................................... . 5-64
74ABT899 9-Bit Latchable Transceiver with Parity Generator/Checker . . . . . . . . . . . . . . . . . . . . . . . . . . 5-76
74ABT2244C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..................... 5-88
74ABT2541C Octal Buffer/Line Driver with 25 $\Omega$ Series Resistors in the Outputs . . . . . . . . . . . . . . . . . . 5-96
74ABT2952C 8-Bit Registered Transceiver . .............................................................. . . 5-103
74ABT3284 Synchronous Datapath Multiplexer . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6-3
74ABT16244C 16-Bit Buffer/Line Driver with TRI-STATE Outputs .................................... 5-111
74ABT16245C 16-Bit Transceiver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5-119
74ABT16500C 18-Bit Universal Bus Transceivers with TRI-STATE Outputs ......................... . 5-127
74ABT16652C 16-Bit Transceiver/Register with TRI-STATE Outputs ................................ . 5-133
74ABT162244C 16-Bit Buffer/Line Driver with 25 $\Omega$ Series Resistors in the Outputs ................ . 5-141
74BCT125 Quad Buffer with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-3
74BCT240 Octal Buffer/Line Driver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-7
74BCT241 Octal Buffer/Line Driver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-15
74BCT244 Octal Buffer/Line Driver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-22
74BCT245 Octal Bidirectional Transceiver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-29
74BCT373 Octal Transparent Latch with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-32
74BCT374 Octal D Flip-Flop with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-36
74BCT541 Octal Buffer/Line Driver with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-40
74BCT543 Octal Registered Transceiver. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-44
74BCT573 Octal D Latch with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-50
74BCT574 Octal D Flip-Flop with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-55
74BCT646 Octal Transceiver/Register with TRI-STATE Outputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10-59
Alpha-Numeric Index ${ }_{\text {(Continued) }}$
74BCT652 Octal Transceiver/Register with TRI-STATE Outputs ..... 10-66
74BCT827B 10-Bit Buffer/Line Driver with TRI-STATE Outputs ..... 10-78
74BCT2240 Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-10
74BCT2241 Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-18
74BCT2244 Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-25
74BCT2827C 10-Bit Buffer/Line Driver with 25 $\Omega$ Series Resistors in the Outputs ..... 10-82
74BCT2828A 10-Bit Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-86
74BCT2952 8-Bit Registered Transceiver ..... 10-72
ACTQ3283T 32-Bit Latchable Transceiver with Parity Generator/Parity Checker and Byte Multiplexing with TRI-STATE Outputs ..... 6-9
AN-881 ABTC Design Considerations for Fault Tolerant Backplanes ..... 4-3
FR900 9-Bit, 3-Port Latchable Datapath Multiplexer ..... 6-28
FR25900 9-Bit, 3-Port Latchable Datapath Multiplexer with 25 $\Omega$ Output Series Resistors ..... 6-34

## Section 1 ABTC Description and Family Characteristics

## Section 1 Contents

Technology and Family Characteristics ..... 1-3
Family Comparison Chart ..... 1-3
ABTC Circuit and Design Architecture ..... 1-5
Threshold and Noise Margin ..... 1-8
Dynamic System Power Dissipation ..... 1-8
ABTC Process Characteristics ..... 1-10

## Technology and Family Characteristics

National has gone beyond conventional logic with its new ABTC BiCMOS family. Speeds that are $20 \%$ faster than ABT logic ( 1.0 ns faster) combine with value-added specifications and guaranteed live insertion protection.

## ABTC for Computing

- ABTC offers higher performance for manufacturers of high-end computing equipment
- Faster speed ( 3.6 ns max on the 74ABT245C)
- Propagation delays that are specified with 1 to 8 multiple outputs switching and 50 pF to 250 pF capacitive load
- Low static and dynamic power consumption
- Tight skew to squeeze even more out of the designer's timing budget


## ABTC for Telecom

- ABTC provides increased uptime for manufacturers of telecommunication systems
- Guaranteed live (hot) insertion
- Power up/down TRI-STATE® to prevent loading of the bus during power down. This unique high impedance guarantee provides a glitch-free bus interface during the entire power-up and power-down cycle.
- Low power consumption

In addition, proprietary ABTC circuitry provides for faster disable times than enable times-an automatic way to avoid bus contention. ABTC guarantees are specified in an easy-to-read table. Given lower margin of performance error, a system can be pushed to even higher levels by using

ABTC's extended AC specifications. ABTC products are socket compatible with ABT, so upgrades are easily accomplished. In the critical areas of I/O levels, thresholds and edge rate specifications, ABTC is fully compatible with ABT. ABTC can be dropped into more than $80 \%$ of ABT sockets with no performance problems. Set-up and hold times on a couple of sequential ABTC functions don't match those of ABT, and actually improve upon the timing. However, prudent double checking would eliminate potential problems.
ABTC recognizes the need for advanced packaging technology and offers both SOIC (JEDEC and EIAJ) and finepitch SSOP Type-II for 20-lead and 24-lead devices.

## 16-BIT COMPATIBILITY

Until now, users had no alternate source on 16 -bit ABT products, e.g., one ABT manufacturer packages its 16 -bit products in SSOP while the other uses 44 -lead PQFP. National has tipped the scale by putting its 16 -bit ABTC products in the more popular SSOP. While National's ABTC octal products are faster than the competition, other specifications are compatible, making ABTC a de facto alternate source for competitive ABT products in SSOP.

## Family Comparison Chart

Depending on system architecture and purpose, logic devices are selected to optimize system performance. National offers several logic families, and the comparison chart is provided to assist you with your selection criteria. Speed, power, noise, drive, etc. may weight differently in importance depending on whether the end system requires computing speed, low standby power, low EMI to meet FCC regulations or must meet any one of many bus standards.

## Logic Family and ABTC Comparison

| Criteria | Significance | ABT245C | ACTQ245 | BCT245 | FCT245A | FCT245 | FR245 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Guaranteed Speed-tply ns | Faster system performance | 3.6 | 10.5 | 7.0 | 4.6 | 7.5 | 3.9 |
| Guaranteed MOS tpLH ns | Realistic system performance (Note 2) | 5.2 | NG | 9.0 | NG | NG | NG |
| Static Power $I_{C C L}(\mathrm{~mA})$ <br> (Outputs Low) | Lower quiescent supply current, less power consumption, and less cooling required | 30 mA | $80 \mu \mathrm{~A}$ | 70 mA | 1.5 mA | 1.5 mA | 110 mA |
| Guaranteed Dynamic Power ICCD (mA/MHz) | Lower system power consumption under heavier loading conditions | $\begin{gathered} 0.1 \\ \text { (Note 3) } \end{gathered}$ | NS | $\begin{gathered} \text { NS } \\ \text { (Note 3) } \end{gathered}$ | $\begin{gathered} 0.40 \\ \text { (Note 3) } \end{gathered}$ | $\begin{gathered} 0.40 \\ (\text { Note 3) } \end{gathered}$ | NS |
| Guaranteed Noise Volp ( $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ ) | Less data disruption, especially when switching 8 outputs at a time | 0.8 | 1.5 | 1.2 |  |  | $\begin{aligned} & 0.8 \\ & \text { NS } \end{aligned}$ |
| Dynamic Threshold <br> VILD <br> $V_{\text {IHD }}\left(5 \mathrm{~V}, 25^{\circ} \mathrm{C}\right)$ | Less data disruption, especially when connected to a bus | $\begin{aligned} & 0.6 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 2.2 \end{aligned}$ | NS | $\begin{gathered} \text { NS } \\ 1.8-1.2 \\ 1.8-2.2 \end{gathered}$ | $\begin{gathered} \text { NS } \\ 0.8-1.2 \\ 1.8+2.2 \end{gathered}$ | NS |
| 20/24 Pin Package 16-Bit Devices | Customers need viable alternate source | $\begin{gathered} \text { SOIC/SSOP } \\ \text { SSOP } \\ \hline \end{gathered}$ | $\begin{gathered} \text { SOIC/QSOP } \\ \text { SSOP } \\ \hline \end{gathered}$ | SOIC | SOIC/QSOP | SOIC/QSOP | $\begin{aligned} & \text { SOIC } \\ & \text { SSOP } \end{aligned}$ |
| Capacitance <br> $\mathrm{C}_{\mathrm{IN}}(\mathrm{pF})$ <br> $\mathrm{C}_{\mathrm{I} / \mathrm{O}}(\mathrm{pF})$ | Lower capacitance means less bus loading, notwithstandingfrequency | $\begin{gathered} 5 \\ 11 \end{gathered}$ | $\begin{aligned} & 4.5 \\ & 15 \end{aligned}$ | $\begin{aligned} & 11.2 \\ & 10.2 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \end{aligned}$ | $\begin{aligned} & 10 \\ & 12 \end{aligned}$ | $\begin{gathered} 8 / 17 \\ \text { NS } \end{gathered}$ |
| $\mathrm{loL} / \mathrm{IOH}$ <br> Output Drive (mA) |  | 64/-32 | 24/-24 | 64/-15 | 64/-15 | 64/-15 | 64/-15 |
| ESD (Note 4) | Easier handling | $>2000 \mathrm{~V}$ | $>4000 \mathrm{~V}$ | $>4000 \mathrm{~V}$ | $>4000 \mathrm{~V}$ | $>4000 \mathrm{~V}$ | $>4000 \mathrm{~V}$ |

NG $=$ Not Guaranteed; NA $=$ Not Available; NS $=$ Not Specified
Assumptions: Device is '245.
Note 1: $V_{\text {OLP }}$ is measured on '244 function.
Note 2: Specified with 8 outputs switching and no load.
Note 3: ICCD measured 1 bit toggling, 0 V to $5 \mathrm{~V}, 50 \%$ duty cycle, outputs loaded with 50 pF , no resistor.
Note 4: Typical values for HBM ESD.

## ABTC Circuit and Design Architecture

The basic circuitry for an ABTC non-inverting Buffer with TRI-STATE control logic is shown in Figure 1. Robust bipolar components form the dual rail ESD protection networks for both input and output structures. The Q6 and D6 ESD circuits provide protection to the $\mathrm{V}_{\mathrm{CC}}$ rail and have a high enough breakdown voltage rating to remain high impedance ( $I_{z z}<100 \mu \mathrm{~A}$ ) during powered-down applications. The Schottky transistors Q5, Q7 and Q8 provide protection to the Ground rail and double functionally as highly conductive undershoot clamps.
The TRI-STATE output structure is formed with Bipolar components to produce high drive ( $\mathrm{lOL}^{=} 64 \mathrm{~mA}$; $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ ) and high speed TTL compatible logic swings. The pull-up stage utilizes cascaded emitter followers Q3 and Q4 to provide high source current drive for the charging of capacitive loads. The no-load TTL compatible $\mathrm{V}_{\mathrm{OH}}$ level is one forward-biased $\mathrm{V}_{\mathrm{BE}}$ (Q3) drop and one forward-biased $V_{F D}$ Schottky diode (D4) drop below the $\mathrm{V}_{\mathrm{CC}}$ rail yielding typical $3.8 \mathrm{~V} \mathrm{~V}_{\mathrm{OH}}$ at $5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}, 25^{\circ} \mathrm{C}$ and $10 \mu \mathrm{~A}$ source current. The ON source impedance of this pull-up stage is typically less than $10 \Omega$ for source currents between -5 mA to -40 mA at $25^{\circ} \mathrm{C}$. This initial low impedance turn-on characteristic allows the pull-up stage to easily provide a $\mathrm{V}_{\mathrm{OH}}$ level of 2 V minimum at $\mathrm{IOH}_{\mathrm{OH}}$ source current of -32 mA over the operating $\mathrm{V}_{\mathrm{CC}}$ and temperature ranges. See Figure 6. At $25^{\circ} \mathrm{C}$ and source currents above -50 mA , the pull-up stage becomes limited by voltage drop across the RIOS resistor and the effective source impedance becomes $25 \Omega$ typically. Schottky diodes D3, D4 and D5 also provide blocking to insure that the pull-up stage remains high impedance during power down applications.

When the output is enabled by a logic low on the $\overline{O E}$ input and a logic high is on the Data input, the base of Q3 is driven to the $V_{C C}$ rail by the CMOS inverter in the data path. The open drain CMOS NAND gate is logic high-open (nonconducting) and allows the base of Q4 to be driven ON by Q3. The CMOS NOR gate goes low turning Q1 OFF and turning ON the CMOS AC/DC Miller Killer circuitry which grounds the base of Q2, quickly turning it OFF. This circuitry provides an active shunt for any charge coupled by the Miller Effect of the Q2 collector-base capacitance during the low to high output transition. Use of this active circuitry improves output rise time and serves to reduce simultaneous conduction of pull-up and pull-down stages during LH transitions. The AC/DC Miller Killer circuit is also active when the output goes to TRI-STATE to prevent Q2 base injection by the LH transitions of other outputs on a bus, therefore dynamic bus loading will be capacitive only.
Power Down Miller Killer circuitry at the base of Q2 is inactive when $\mathrm{V}_{\mathrm{CC}}$ is applied. When $\mathrm{V}_{\mathrm{CC}}$ is powered down, the Power Down Miller Killer circuitry provides an active shunt to transient energy coupled to the Q2 base by its collector base capacitance. This prevents momentary turn-on of Q2 during LH transitions in partial power down bus applications and maintains the powered off output as only a $\mathrm{Hi}-\mathrm{Z}$ light capacitive load ( $I_{z z}<100 \mu \mathrm{~A}$ ) to the bus.
Note that Q1 drives only the Q2 pull-down stage and does not function as the Phase Splitter driver typical of TTL logic. The pull-up stage is controlled by CMOS logic independent of Q1. This feature allows the input threshold voltages for the CMOS logic driving the pull-up stage to be set independent of the logic driving the pull-down stage.

## ABTC Circuit and Design <br> Architecture (Continued)

The transfer function for the non-inverting ABTC Buffer shown in Figure 2 indicates that the data input switching threshold for the pull-down stage is approximately 200 mV lower than the pull-up stage. As the Data input is swept from logic LOW to logic HIGH, the output switches from active LOW to high impedance at an input threshold of about 1.3 V at $25^{\circ} \mathrm{C}$ and a $\mathrm{V}_{\mathrm{CC}}$ of 5.0 V . When the input reaches about 1.5 V , the output switches from high impedance to HIGH. This design feature serves to reduce simultaneous conduction of the stages during switching. Also, the 200 mV offset in Data input switching thresholds acts like hysteresis and causes the buffer to be very tolerant of slow data input edge rates, i.e., edge rates slower than $10 \mathrm{~ns} / \mathrm{V}$ can easily be tolerated without output oscillation. The switching threshold is proportional to $V_{\mathrm{CC}}$ as indicated in Figure 3 and is quite stable as a function of temperature as indicated by Figure 4.


TL/F/11558-6
FIGURE 2. Buffer Transfer Function @ Room Temperature
$\mathrm{V}_{\mathrm{CC}}=\mathbf{5 V}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5 ^ { \circ }} \mathrm{C}$, No Load


TL/F/11558-7
FIGURE 3. Transfer Function vs $V_{\text {CC }}$
$\mathrm{T}_{\mathrm{A}}=\mathbf{2 5 ^ { \circ }} \mathrm{C}$, No Load


FIGURE 4. Transfer Function vs Temperature $\mathbf{V}_{\mathbf{C C}}=\mathbf{5 V}$ DC, No Load
With the output enabled by a LOW on the $\overline{O E}$ input, a LOW on the Data input forces active LOWS on both the CMOS inverter and the open drain CMOS NAND gate outputs, which then simultaneously turn OFF Q3 and Q4. The CMOS NOR gate output goes HIGH, turning the AC/DC Miller Killer circuitry OFF and Q1 ON to drive Q2 ON. Q2 is designed to easily sink $64 \mathrm{~mA} \mathrm{I}_{\mathrm{OL}}$, at $\mathrm{V}_{\mathrm{OL}}<0.55 \mathrm{~V}$. During HL output transitions, Schottky diode D1 assists the pull-down stage in providing a low impedance discharge path for the output load capacitance. As the stage turns on, part of the charge on the output load passes through D1 and Q1 to momentarily increase the base drive to Q2 and increase Q2's current sink capability. See output characteristics in Figure 5, loL vs Vol.


TL/F/11558-3
FIGURE 5. Output Low Characteristics $V_{C C}=5 \mathrm{~V} D C$

## ABTC Circuit and Design

Architecture (Continued)


TL/F/11558-8
FIGURE 6. Output High Characteristics
$V_{C C}=5 V D C$
When the output is disabled by a HIGH on the $\overline{O E}$ input, the enable CMOS logic quickly overrides the Data path logic and cuts off drive to whichever stage is ON. In the case of an LZ transition, the CMOS NOR gate is driven LOW turning OFF Q1 and turning ON the AC/DC Miller Killer circuitry to insure Q2 is quickly turned off. In the case of a HZ transition, the CMOS inverter goes hard LOW to turn off Q3 and quickly discharge the base of Q4 through Schottky diodes D7 and D8. The effect of disable time ( $t_{\text {PLZ }}, t_{\text {PHZ }}$ ) being typically faster than enable time ( $\mathrm{t}_{\mathrm{PLL}}, \mathrm{t}_{\mathrm{PZH}}$ ) inherently helps avoid bus contention.
Since the CMOS Enable logic remains active to $V_{C C}$ 's well below 2 V , high impedance control can be maintained to $V_{C C}$ voltages below the turn-on $V_{C C}$ thresholds of the Bipolar output stage. This insures the capability for glitch free power ON/OFF high impedance outputs with the provision that the $\overline{O E}$ input is maintained logic HIGH at or greater than the data sheet specified 2.0 V minimum $\mathrm{V}_{I H}$ during the $\mathrm{V}_{\mathrm{CC}}$ power ramp. However, since the CMOS logic switching threshold varies proportional to $\mathrm{V}_{\mathrm{CC}}$, a practical worst case $\overline{\mathrm{OE}}$ logic high of 2.0 V or $50 \%$ of $\mathrm{V}_{\mathrm{CC}}$, will maintain the power ON/OFF TRI-STATE condition during the $\mathrm{V}_{\mathrm{CC}}$ transition.
$A B T C$ is designed to be tolerant of controlled live insertion at the PCB level. Controlled means that the insertion or re-
moval methodology is accomplished in such a way that power to the PCB is applied in a preferred sequence and that control signals are provided to the PCB also in the preferred sequence such that output control is asserted to prevent contention of outputs attached to a bus during the power up or down sequence.
Tolerant means that ABTC is designed and guaranteed to behave in a predictable manner during controlled PCB live insertion in systems requiring fault-tolerant or noninterruptable applications. Additionally, ABTC has features which facilitate design of systems which must utilize power partitioning for redundant circuitry or for powering saving of inactive circuits.
All ABTC input, output, and I/O pins are protected with robust Bipolar components with respect to both $V_{C C}$ and Ground rails. This circuitry is designed to withstand 2000 V (Human Body Model) and also to provide clamping action for voltage undershoot while preserving low capacitive loading of the pin. The clamping action by the undershoot clamp begins aggressively at voltages more negative than -0.5 V relative to Ground, but this clamp remains nonconductive at voltages up to 7 V . Relative to the $\mathrm{V}_{\mathrm{CC}}$ rail, the ESD circuitry begins clamping only at voltages greater than 5.5 V above $\mathrm{V}_{\mathrm{CC}}$. These ESD circuits remain high impedance and non-conductive for applied input or output voltages between -0.4 V to 5.5 V with $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ to 5.5 V .
ABTC CMOS input stages are $\mathrm{Hi}-\mathrm{Z}$ with or without $\mathrm{V}_{\mathrm{CC}}$ applied. The $I_{I L}, I_{I H}$, and $I_{B V I}$ data sheet specification guarantees high DC impedance for inputs with $V_{C C}$ applied. The $\mathrm{V}_{\mathrm{ID}}$ specification guarantees $\mathrm{Hi}-\mathrm{Z}$ inputs with $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}$.
High impedance output and I/O pins are capable of maintaining $\mathrm{Hi}-\mathrm{Z}$ status with $\mathrm{V}_{\mathrm{CC}}=0$ and during the application or removal of $\mathrm{V}_{\mathrm{CC}}$. The ABTC data sheet parameters $\mathrm{I}_{\mathrm{OZH}}$ and lozl guarantee $<50 \mu \mathrm{~A}$ output leakage for applied $V_{\text {OUT }}$ voltages of 2.7 V or 0.5 V at any $\mathrm{V}_{\mathrm{CC}}$ between 5.5 V and OV with the output disabled and with the appropriate logic input voltage maintained on the $\overline{O E}$ input pin. An additional $\mathrm{I}_{\text {zZ }}$ bus drainage specification guarantees $<100 \mu \mathrm{~A}$ output leakage at $\mathrm{V}_{\mathrm{OUT}}=5.5 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$. Therefore, ABTC outputs are guaranteed to remain glitch-free during the power cycle and at power down $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$. Refer to Application Section for a more detailed discussion of live insertion and powerup/down TRI-STATE capabilities of ABTC.

## Threshold and Noise Margin

Figure 1 describes the input signal voltage levels for use with ABTC products. The AC testing input levels follow industry convention which require 0.0 V for a logic LOW and 3.OV level for a logic HIGH. DC input levels are typically 0.0 V to $\mathrm{V}_{\mathrm{IL}}$, and high input levels are typically $\mathrm{V}_{\mathrm{IH}}$ to $\mathrm{V}_{\mathrm{CC}}$. DC testing uses a combination of threshold and hard levels to assure datasheet guarantees. Input threshold levels are usually guaranteed through $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ tests.
High level noise immunity is the difference between $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{IH}}$ and low level noise immunity is the difference between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\text {OL }}$. Noise-free $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ levels should not induce a switch on the appropriate output of an ABTC device. When testing in an automated environment, extreme caution should be taken to ensure that input levels plus noise do not go into the transition region.

## Dynamic System Power Dissipation

One of several advantages to using BiCMOS logic is its low power when compared to bipolar technologies. As well, it has reduced dynamic output power because of the reduced output swing in comparison to CMOS devices. In the static or quiescent high state, ABTC will consume power like a pure CMOS device, and in the quiescent low state all power goes to driving the bipolar output pull-down transistor.

Total power consumption under AC conditions comes from three sources; quiescent power, internal dynamic power, and output dynamic power.
In other words: $\mathrm{P}_{\text {TOTAL }}=\mathrm{P}_{\text {DQ }}+\mathrm{P}_{\text {DINT }}+\mathrm{P}_{\text {DOUT }}$ Where:

| $P_{\text {TOTAL }}$ | $=$ Total Power Dissipation |
| :--- | :--- |
| $\mathrm{P}_{\text {DQ }}$ | $=$ Quiescent Power Dissipation |
| $\mathrm{P}_{\text {DINT }}$ | $=$ Internal Dynamic Power Dissipation |
| $\mathrm{P}_{\text {DOUT }}$ | $=$ Output Power Dissipation |

First the Quiescent power can be derived from the following equation.

$$
\begin{aligned}
P_{\mathrm{DQ}}= & {\left[\frac{I_{\mathrm{CCL}}}{\mathrm{~N}} N_{\mathrm{QOL}} V_{\mathrm{CC}}\right]+\left[\mathrm{D}_{\mathrm{ICC}}{ }^{*} \mathrm{~N}_{\mathrm{QIH}} * \mathrm{~V}_{\mathrm{CC}}\right]+} \\
& {\left[\frac{I_{\mathrm{CCH}}}{\mathrm{~N}} \mathrm{~N}_{\mathrm{QOH}}{ }^{*} \mathrm{~V}_{\mathrm{CC}}\right] }
\end{aligned}
$$

Where:

| $\mathrm{P}_{\mathrm{CQ}}=$ | Quiescent Power Dissipation |
| :--- | :--- |
| $\mathrm{I}_{\mathrm{CCH}}=$ | Quiescent Power Supply Current with All |
|  | Outputs High |
| $\mathrm{I}_{\mathrm{CCL}}=$ | Quiescent Power Supply Current with All |
|  | Outputs Low |
| $\mathrm{N}_{\mathrm{QOL}}=$ | Number of Quiescent Outputs Low |
| $\mathrm{N}_{\mathrm{QOH}}=$ | Number of Quiescent Outputs High |
| $\mathrm{N}_{\mathrm{QIH}}=$ | Number of Quiescent Inputs High |
| N | $=$ Number of Active Outputs |
| $\mathrm{D} \mathrm{I}_{\mathrm{CC}}=$ | Power Supply Current for Input with $\mathrm{V}_{\mathrm{IN}}$ |
|  | other than $\mathrm{V}_{\mathrm{CC}}$ |

ICCH = Quiescent Power Supply Current with All Outputs High Outputs Low
$\mathrm{N}_{\mathrm{QOL}}=$ Number of Quiescent Outputs Low
$\mathrm{N}_{\mathrm{QOH}}=$ Number of Quiescent Outputs High
$\mathrm{N}_{\text {QIH }}=$ Number of Quiescent Inputs High
$\mathrm{N} \quad=$ Number of Active Outputs
DICC = Power Supply Current for Input with $\mathrm{V}_{\mathrm{IN}}$ other than $\mathrm{V}_{\mathrm{CC}}$


TL/F/11558-4
FIGURE 1

## Dynamic System Power <br> Dissipation (Continued)

Secondly, an ABTC device will dissipate power internally by charging and discharging internal capacitance. The following equation takes into account the duty cycle of inputs and outputs and current due to the internal switching of capacitances.

$$
\begin{aligned}
P_{\mathrm{DINT}}= & {\left[\left(\mathrm{D} \mathrm{DCC}^{*} \mathrm{DH}^{*} \mathrm{NS}\right)^{*} \mathrm{~V}_{\mathrm{DD}}\right]+} \\
& {\left[\left(\frac{\mathrm{ICCL}^{*}}{\mathrm{~N}} \mathrm{NS}^{*} \mathrm{DL}\right)^{*} \mathrm{~V}_{\mathrm{CC}}\right]+\left[\left(\mathrm{ICCD}{ }^{*}{ }^{*} \mathrm{NS}\right)^{*} \mathrm{~V}_{\mathrm{CC}}\right] }
\end{aligned}
$$

Where:

$$
\begin{aligned}
& \text { PDINT }=\text { Internal Dynamic Power Dissipation } \\
& V_{C C}=\text { Power Supply Voltage } \\
& \text { DICC = Power Supply Current for Input with } \mathrm{V}_{\mathbb{I}} \text { oth- } \\
& \text { er than } \mathrm{V}_{\mathrm{CC}} \text { (For example, a typical TTL in- } \\
& \text { put voltage is considered to be } 3.4 \mathrm{~V} \text { ) } \\
& \text { Note: The farther away an input }\left(V_{\mathbb{N}}\right) \text { is from threshold } \\
& \text { ( } 1.5 \mathrm{~V} \text { ), the less power supply current the IC will } \\
& \text { consume. } \\
& \mathrm{N} \quad=\text { Number of Active Outputs } \\
& \text { DH = Duty Cycle for Switching Inputs High } \\
& \text { DL = Duty Cycle for Switching Outputs Low } \\
& \text { ICCL = Data book specification for power supply } \\
& \text { current with all outputs low } \\
& \text { ICCD = Power consumption coefficient (mA/MHz) } \\
& \text { for 1-bit toggling } \\
& f \text { = Frequency of Outputs } \\
& \text { NS = Number of Outputs Switching }
\end{aligned}
$$

Finally, at high frequencies a significant amount of current is consumed by a device to drive its output load. ABTC has an advantage here because of its reduced output swing compared to CMOS devices. For a simple case, if we assume only capacitive components to the load, we can use the following equation.

$$
\text { POUT }=\left[C_{L} * V S * f\right] * V_{C C}
$$

Where:

$$
\begin{array}{ll}
\text { PDOUT } & =\text { Output Power Dissipation } \\
\mathrm{C}_{\mathrm{L}} & =\text { Load Capacitance } \\
\mathrm{VS} & =\text { Output Voltage Swing } \\
\mathrm{f} & \text { Output Operating Frequency } \\
\mathrm{V}_{\mathrm{CC}} & =\text { Power Supply Voltage }
\end{array}
$$

Take for an example an ABT244C with all 8 outputs switching at 16 MHz . How much power would be consumed by the IC in this case?

## Assumptions:

1. $V_{C C}=5 \mathrm{~V}$
2. The data and control inputs are being driven with OV and 3.4 V voltages for logic levels.
3. Data input frequency $=16 \mathrm{MHz}$ @ $50 \%$ duty cycle.
4. $C_{L}=50 \mathrm{pF}$
5. There are no DC loads on the outputs. i.e., outputs are either unterminated or terminated with an AC shunt termination.
6. Since the output high voltage is produced by a Darlington transistor pair, the output voltage swing will be assumed to be $\mathrm{V}_{\mathrm{CC}}-1.6 \mathrm{~V}$ or $5.0-1.6 \mathrm{~V}=3.4 \mathrm{~V}$. Therefore $\mathrm{VS}=3.4 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$.
For quiescent current, all data inputs and outputs are switching leaving only the $2 \overline{O E}$ inputs static low.

$$
\begin{aligned}
P_{\mathrm{DQ}}= & {\left[\frac{\mathrm{I}_{\mathrm{CCL}}}{\mathrm{~N}} \mathrm{~N}_{\mathrm{QOL}} * \mathrm{~V}_{\mathrm{CC}}\right]+\left[\mathrm{DI}_{\mathrm{CC}} * \mathrm{~N}_{\mathrm{QIH}} * \mathrm{~V}_{\mathrm{CC}}\right]+} \\
& {\left[\frac{\mathrm{I}_{\mathrm{CCH}}}{\mathrm{~N}} \mathrm{~N}_{\mathrm{QOH}}{ }^{*} \mathrm{~V}_{\mathrm{CC}}\right] } \\
& =0+0+0=0
\end{aligned}
$$

Internal Dynamic Current

$$
\begin{aligned}
P_{\text {DINT }}= & {\left[\left(\mathrm{DICC}^{*} \mathrm{NS}^{*} \mathrm{DH}\right)^{*} \mathrm{~V}_{\mathrm{DD}}\right]+\left[\left(\frac{\mathrm{ICCL}^{*}}{\mathrm{~N}} \mathrm{NS}^{*} \mathrm{DL}\right)^{*} V_{\mathrm{CC}}\right] } \\
& \left.+\left[\left(\mathrm{I} C \mathrm{CD}^{*}\right] * \mathrm{NS}\right)^{*} \mathrm{~V}_{\mathrm{CC}}\right] \\
\mathrm{P}_{\mathrm{DINT}}= & {\left[\left(2.5 e-3^{*} 8^{*} 0.5\right)^{*} 5.0\right]+\left[\left(\frac{30 e-3}{8} * 8^{*} 0.5\right)^{*} 5.0\right] } \\
& +\left[\left(0.1^{*} 16^{*} 8\right)^{*} 5.0\right] \\
= & {\left[10.0 e-3^{*} 5\right]+\left[15.0 e-3^{*} 5.0\right]+} \\
& {\left[12.8 \mathrm{e}-3^{*} 5.0\right] } \\
= & 189 \mathrm{~mW}
\end{aligned}
$$

## Finally the Output Current

$$
\begin{aligned}
\text { POUT } & =\left[C_{L} * V S * f\right] * V_{C C} \\
\text { POUT } & =[50 . \theta-12 * 3.4 \mathrm{~V} * 16 e 6] * 5.0 \\
& =[2.72 e-3] * 5 \\
& =13.5 \mathrm{~mW} \\
P_{\text {TOTAL }} & =P_{\text {DO }}+P_{\text {DINT }}+P_{\text {DOUT }} \\
& =0+189 \mathrm{~mW}+13.5 \mathrm{~mW} \\
P_{\text {TOTAL }} & =202.6 \mathrm{~mW}
\end{aligned}
$$

## ABTC Process Characteristics

## PROCESS CHARACTERISTICS

National's 1.0 BCT combines bipolar and CMOS transistors in a single process to achieve high speed, high drive characteristics while maintaining low tri-state power and the ability to control noise.
National's 1.0 BCT provides a suitable platform for migration to higher performance levels with minor technology enhancements planned for the near future. In its present form, the technology supports Interface, Digital, Bus and Telecom products from National Semiconductor.

## PROCESS FEATURES

- 18 masking layers using stepper lithography
- $100 \%$ ion implantation utilized for dopant placement
- Localized retrograde wells tailored for high performance
- Optimized recessed and field isolation sequence for CMOS/bipolar
- NMOS LDD (Lightly Doped Drain), PMOS Halo architecture
- $150 \AA ̊$ gate oxide
- Self aligned bipolar contact set utilizing minimum geometries
- Localized retrograde sub-emitter collector
- Advanced planarization on all topographies
- PtSi Schottky diodes, all contacts use platinum for resistance reduction
- Barrier metal of TiW
- Dual layer metal of Al-Si-Cu for long term reliability
- Metal pitch of 3.5 microns


## PROCESS FLOW

1.0 Buried Layer
2.0 P-Well
3.0 N-Well
4.0 Isolation
5.0 Sink
6.0 Active
7.0 Active Strip
8.0 Poly
9.0 Base
10.0 Bipolar Contact
11.0 Emitter
12.0 P+ Source/Drain
13.0 N+ Source/Drain
14.0 Contact
15.0 Metal 1
16.0 Via
17.0 Metal 2
18.0 Passivation

## PROCESS PARAMETERS

- Bipolar Performance: 10 GHz Ft with gains greater than 100
- CMOS Performance: $0.5 \mu \mathrm{~m}$ min Leff
- Platinum Schottky diodes for TTL
- Typical ESD Performance: >2000V, Human Body Method
- Robust latch-up and punch-through protection with retrograde wells
- Advanced interconnect supports superior temperature cycle performance


## PROCESS CROSS-SECTION

### 1.0 BCT Cross Section



TL/F/11558-5

## Section 2 ABTC Ratings, Specifications and Waveforms

$\pi$
Section 2 Contents
ABTC Ratings, Specifications and Waveforms ..... 2-3
Definition of Terms ..... 2-3
AC Loading and Waveforms ..... 2-4
Skew Definitions and Examples ..... 2-6
Absolute Maximum Ratings ..... 2-10
Recommended Operating Conditions and DC Electrical Characteristics ..... 2-10
Characterization and Extended Test Specifications ..... 2-11
Philosophy ..... 2-11
Test Summary ..... 2-11
Extended Specifications ..... 2-12
Characterization Fixture ..... 2-20

# ABTC Ratings, Specifications and Waveforms 

## Definition of Terms

## DC Characteristics

Currents: Positive current is defined as conventional current flow into a device. Negative current is defined as current flow out of a device. All current limits are specified as absolute values.
Voltages: All voltages are referenced to the ground pin. All voltage limits are specified as absolute values.
I ${ }_{\text {BVI }}$ Input HIGH Current (Breakdown Test). The current flowing into an input when a specified Absolute MAX HIGH voltage is applied to that input.
$I_{\text {BVIT }} \quad$ I/O Pin HIGH Current (Breakdown Test). The current flowing into a disabled (output is high impedance) I/O pin when a specified Absolute MAX HIGH voltage is applied to that I/O pin.
ICEX Output HIGH Leakage Current. The current flowing into a HIGH output due to the application of a specified HIGH voltage to that output.
$\mathrm{I}_{\mathrm{CCH}}$ The current flowing into the $\mathrm{V}_{\mathrm{CC}}$ supply terminal when the outputs are in the HIGH state.
ICCL The current flowing into the $V_{C C}$ supply terminal when the outputs are in the LOW state.
ICCT Additional Icc due to TTL HIGH levels forced on CMOS inputs.
ICCZ The current flowing into the $V_{C C}$ supply terminal when the outputs are disabled (high impedance).
IL Input LOW Current. The current flowing out of an input when a specified LOW voltage is applied to that input.
$\mathrm{I}_{\mathrm{IH}} \quad$ Input HIGH Current. The current flowing into an input when a specified HIGH voltage is applied to that input.
$\mathrm{I}_{\mathrm{OH}} \quad$ Output HIGH Current. The current flowing out of an output which is in the HIGH state.
IOL Output LOW Current. The current flowing into an output which is in the LOW state.
Ios Output Short Circuit Current. The current flowing out of an output in the HIGH state when that output is shorted to ground (or other specified potential).
IOZL Output OFF current (LOW). The current flowing out of a disabled TRI-STATE ${ }^{\circledR}$ output when a specified LOW voltage is applied to that output.

IozH Output OFF current (HIGH). The current flowing into a disabled TRI-STATE output when a specified HIGH voltage is applied to that output.
Izz Bus Drainage. The current flowing into an output or I/O pin when a specified HIGH level is applied to the output or I/O pin of a power-down device.
VCC Supply Voltage. The range of power supply voltages over which the device is guaranteed to operate.
$V_{C D} \quad$ Input Clamp Diode Voltage. The voltage on an input $(-)$ when a specified current is pulled from that input.
$V_{\text {ID }} \quad$ Input Breakdown Voltage. The voltage on an input of a powered-down device when a specified current is forced into that input.
$\mathrm{V}_{\mathrm{IH}} \quad$ Input HIGH Voltage. The minimum input voltage that is recognized as a DC HIGH-level.
$V_{I H D}$ Dynamic Input HIGH Voltage. The minimum input voltage that is recognized as a HIGH-level during a Multiple Output Switching (MOS) operation.
$\mathrm{V}_{\mathrm{IL}}$ Input LOW Voltage. The maximum input voltage that is recognized as a DC LOW-level.
VILD Dynamic Input LOW Voltage. The maximum input voltage that is recognized as a LOW-level during Multiple Output Switching (MOS) operation.
$\mathrm{V}_{\mathrm{OH}}$ Output HIGH Voltage. The voltage at an output conditioned HIGH with a specified output load and $V_{C C}$ supply voltage.
$V_{\mathrm{OHV}}$ Minimum (valley) voltage induced on a static HIGH high output during switching of other outputs.
VOL Output LOW Voltage. The voltage at an output conditioned LOW with a specified output load and $V_{C C}$ supply voltage.
$V_{\text {OLP }}$ Maximum (peak) voltage induced on a static LOW output during switching of other outputs.
$V_{\text {OLV }}$ Minimum (valley) voltage induced on a static LOW output during switching of other outputs.

## AC Characteristics

$\mathbf{f}_{\mathbf{t}}$ Maximum Transistor Operating Frequency-The frequency at which the gain of the transistor has dropped by three decibels.
$f_{\text {max }}$ Toggle Frequency/Operating Frequency-The maximum rate at which clock pulses may be applied to a sequential circuit. Above this frequency the device may cease to function.
$t_{\text {PLH }}$ Propagation Delay Time-The time between the specified reference points, normally 1.5 V on the input and output voltage waveforms, with the output changing from the defined LOW level to the defined HIGH level.
$\mathbf{t}_{\text {PHL }}$ Propagation Delay Time-The time between the specified reference points, normally 1.5 V on the input and output voltage waveforms, with the output changing from the defined HIGH level to the defined LOW level.
$\mathbf{t}_{\mathrm{w}}$ Pulse Width—The time between 1.5 V amplitude points of the leading and trailing edges of a pulse.
$t_{h}$ Hold Time-The interval immediately following the active transition of the timing pulse (usually the clock pulse) or following the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its continued recognition. A negative hold time indicates that the correct logic level may be released prior to the active transition of the timing pulse and still be recognized.
$\mathbf{t}_{\mathbf{s}}$ Setup Time-The interval immediately preceding the active transition of the timing pulse (usually the clock pulse) or preceding the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its recognition. A negative setup time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized.
$t_{\text {PHZ }}$ Output Disable Time (of a TRI-STATE Output) from HIGH Level-The time between the 1.5 V level on the input and a voltage 0.3 V below the steady state output HIGH level with the TRI-STATE output changing from the defined HIGH level to a high impedance (OFF) state.
$t_{\text {pLZ }}$ Output Disable Time (of a TRI-STATE Output) from LOW Level-The time between the 1.5 V level on the input and a voltage 0.3 V above the steady state output LOW level with the TRI-STATE output changing from the defined LOW level to a high impedance (OFF) state.
$t^{t}$ pz O Output Enable Time (of a TRI-STATE Output) to a HIGH Level-The time between the 1.5 V levels of the input and output voltage waveforms with the TRI-STATE output changing from a high impedance (OFF) state to a HIGH level.
$t_{\text {PZL }}$ Output Enable Time (of a TRI-STATE Output) to a LOW Level-The time between the 1.5 V levels of the input and output voltage waveforms with the TRI-STATE output changing from a high impedance (OFF) state to a LOW levels.
$\mathbf{t}_{\text {rec }}$ Recovery Time-The time between the 1.5 V level on the trailing edge of an asynchronous input control pulse and the same level on a synchronous input (clock) pulse such that the device will respond to the synchronous input.

## AC Loading and Waveforms

Figure 1 shows the AC loading circuit used in characterizing and specifying propagation delays of all ABTC devices, unless otherwise specified in the data sheet of a specific device. The value of the capacitive load $\left(C_{L}\right)$ is variable and is defined in the AC Electrical Characteristics.
The $500 \Omega$ resistor to ground in Figure 1 is intended to slightly load the output and limit the quiescent HIGH-state voltage to about +3.5 V . Also shown in Figure 1 is a second $500 \Omega$ resistor from the device output to a switch. For most measurements this switch is open; it is closed for measuring a device with open-collector outputs and for measuring one set of the Enable/Disable parameters (LOW-to-OFF and OFF-to-LOW) of a TRI-STATE output. With the switch closed, the pair of $500 \Omega$ resistors and the +7.0 V supply establishes a quiescent HIGH level of +3.5 V , which correlates with the HIGH level discussed in the preceding paragraph.
Figures $2 a$ and $2 b$ describe the input pulse requirements necessary when testing ABTC circuits. Figures 3 and 5 show waveforms for all propagation delay and pulse width measurements while Figure 4 shows waveforms for TRI-STATE enable and disable times. The waveforms shown in Figure 6 describe setup, nold and recovery times. These diagrams define all input and output measure points used in testing ABTC devices.

## AC Loading



TL/F/11560-9
*Includes jig and probe capacitance
FIGURE 1. Standard AC Test Load

## AC Waveforms



TL/F/11560-11
FIGURE 3. Propagation Delay, Pulse Width Waveforms


TL/F/11560-13
FIGURE 5. Propagation Delay Waveforms for Inverting and Non-Inverting Functions


TL/F/11560-10
FIGURE 2a. Test Input Signal Levels

| Amplitude | Rep. Rate | $\mathbf{t}_{\mathbf{w}}$ | $\mathbf{t}_{\mathbf{r}}$ | $\mathbf{t}_{\mathbf{f}}$ |
| :---: | :---: | :---: | :---: | :---: |
| 3.0 V | 1 MHz | 500 ns | 2.5 ns | 2.5 ns |

FIGURE 2b. Test Input Signal Requirements


FIGURE 4. TRI-STATE Output HIGH and LOW Enable and Disable Times


FIGURE 6. Setup Time, Hold Time and Recovery Time Waveforms

## Skew Definitions and Examples

Minimizing output skew is a key design criteria in today's high-speed clocking schemes, and National has incorporated skew specifications into the ABTC family of devices.
This section provides general definitions and examples of skew.

## CLOCK SKEW

Skew is the variation of propagation delay differences between output clock signal(s). See Figure 8.

## Example:

If signal appears at out \# 1 in 3 ns and in 4 ns at output \#5, the skew is 1 ns .
Without skew specifications, a designer must approximate timing uncertainties. Skew specifications have been created to help clock designers define output propagation delay differences within a given device, duty cycle and device-to-device delay differences.


FIGURE 7. Simultaneous Switching Test Circult


FIGURE 8. Clock Output Skew

## SOURCES OF CLOCK SKEW

Total system clock skew includes intrinsic and extrinsic skew. Intrinsic skew is defined as the differences in delays between the outputs of device(s). Extrinsic skew is defined as the differences in trace delays and loading conditions.


FIGURE 9. Sources of Clock Skew
Example: 50 MHz Clock signal distribution on a PC Board.


## Skew Definitions and Examples (Continued)

## CLOCK DUTY CYCLE

- Clock Duty Cycle is a measure of the amount of time a signal is High or Low in a given clock cycle.


TL/F/11560-18
Duty Cycle $=\mathrm{t} / \mathrm{T} * 100 \%$
FIGURE 10. Duty Cycle Calculation
Clock Signal


FIGURE 11. Clock Cycle

## Example:

$\mathrm{t}_{\text {HIGH }}$ and $\mathrm{t}_{\text {LOW }}$ are each $50 \%$ of the clock cycle therefore the clock signal has a Duty Cycle of $50 / 50 \%$.

- Clock skew effects the Duty Cycle of a signal.


## Example: 50 MHz clock distribution on a PC board.

Skew must be guaranteed less than 1 ns at 50 MHz to achieve 55/45\% Duty Cycle requirements of core silicon!

## Definition of Parameters

## toslh, $^{\text {OSHL }}$ (Common Edge Skew)

toshL $^{\text {and }}$ IOSLH are parameters which describe the delay from one driver to another on the same chip. This specification is the worst-case number of the delta between the fastest to the slowest path on the same chip. An example of where this parameter is critical is the case of the cache controller and the CPU, where both units use the same transition of the clock. In order for the CPU and the controller to be synchronized, $\mathrm{t}_{\mathrm{OSLH} / \mathrm{HL}}$ needs to be minimized.

## Definition

$\mathrm{t}_{\mathrm{OSHL}}, \mathrm{t}_{\mathrm{OSLH}}$ (Output Skew for High-to-Low Transitions):
$t_{\text {OSHL }}=\mid \mathrm{t}_{\text {PHL }}{ }_{\text {MAX }}-$ tehLmiN $\mid$
Output Skew for Low-to-High Transitions:
$t_{\text {OSLH }}=\mid t_{\text {PLH }}^{\text {MAX }}-$ tpLHMIN $\mid$
Propagation delays are measured across the outputs of any given device.

## Example



FIGURE 13. tosLh, toshL

## Definition of Parameters (Continued)

## tpS $^{\text {(PIn Skew or Transition Skew) }}$

tps, describes opposite edge skews, i.e., the difference between the delay of the low-to-high transition and the high-to-low transition on the same pin. This parameter is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. Ideally this number needs to be 0 ns . Effectively, 0 ns means that there is no degradation of the input signal's Duty Cycle.
Many of today's microprocessors require a minimum of a $45: 55$ percent Duty Cycle. System clock designers typically achieve this in one of two ways. The first method is with an expensive crystal oscillator which meets the 45:55 percent Duty Cycle requirement. An alternative approach is to use a less expensive crystal oscillator and implement a divide by two function. Some microprocessors have addressed this by internally performing the divide by two.
Since Duty Cycle is defined as a percentage, the room for error becomes tighter as the system clock frequency increases. For example in a 25 MHz system clock with a $45: 55$ percent Duty Cycle requirement, tps cannot exceed a maximum of 4 ns (tplH of 18 ns and $\mathrm{t}_{\mathrm{PLH}}$ of 22 ns ) and still meet the Duty Cycle requirement. However for a 50 MHz system clock with a $45: 55$ percent Duty Cycle requirement, $t_{P S}$ cannot exceed a maximum of 2 ns ( $\mathrm{t}_{\mathrm{PLH}}$ of 9 ns and $\mathrm{t}_{\mathrm{PH}}$ of 11 ns ) and still meet the Duty Cycle requirement. This analysis assumes a perfect 50:50 percent Duty Cycle input signal.

## Definition

tps (Pin Skew or Transition Skew):
$t_{\text {PS }}=\left|t_{\text {PHL }}-t_{\text {PLH }}\right|$
Both high-to-low and low-to-high propagation delays are measured at each output pin across the given device.


FIGURE 14. t $_{\text {PS }}$

Example: A $33 \mathrm{MHz}, 50 / 50 \%$ duty cycle input signal would be degraded by $2.6 \%$ due to a tps $=0.8 \mathrm{~ns}$. (See Table and Illustration below.)
Note: Output symmetry degradation also depends on input duty cycle.
TABLE II. Duty Cycle Degradation of 33 MHz

| $\stackrel{f}{(\mathrm{MHz})}$ | Input |  |  | Device | Output |  |  | $\% \Delta D C$ Input to Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DC Input | $\begin{gathered} \mathrm{t}_{\mathrm{N}} \\ (\mathrm{~ns}) \end{gathered}$ | $\mathrm{T}_{\mathrm{IN}}$ <br> (ns) | $t_{P S}$ <br> (ns) | tout <br> (ns) | TOUT (ns) | DC <br> Output |  |
| 33 | 50\%/50\% | 15.15/15.15 | 30.3 | 0.8 | 14.35/15.95 | 30.3 | 47.4\%/52.6\% | 2.6\% |
|  | 45\%/55\% | 13.6/16.6 | 30.3 | 1.5 | 12.1/18.1 | 30.3 | 39.9\%/60.1\% | 5.1\% |



FIGURE 15. Pulse Width Degradation

Definition of Parameters (Continued)

## tost $^{\text {O }}$ (Opposite Edge Skew)

tost defines the difference between the fastest and the slowest of both transitions within a given chip. Given a specific system with two components, one being positive-edge triggered and one being negative-edge triggered, tost helps to calculate the required delay elements if synchronization of the positive- and negative-clock edges is required.


FIGURE 16. tost $^{\text {I }}$
Definition
tost (Opposite Edge Skew):
$t_{\mathrm{OST}}=\left|\mathrm{t}_{\mathrm{p} \phi \mathrm{m}}-\mathrm{t}_{\mathrm{P} \phi \mathrm{n}}\right|$
where $\phi$ is any edge transition (high-to-low or low-to-high) measured between any two outputs ( $m$ or $n$ ) within any given device.


FIGURE 17. tost

## $t_{\text {pV }}$ (Part Variation Skew)

$t_{P V}$ illustrates the distribution of propagation delays between the outputs of any two devices.
Part-to-part skew, $t_{p V}$, becomes a critical parameter as the driving scheme becomes more complicated. This usually applies to higher-end systems which go from single clock drivers to distributed clock trees to increase fanout (shown below). In a distributed clock tree, part-to-part skew between U2 and U3 must be minimized to optimize system clock frequency. In the case of the clock tree, the total skew becomes a function of toSLH/HL of U1 plus $\mathrm{t}_{\mathrm{PV}}$ of U2 and U3.


TL/F/11560-25


TL/F/11560-26

Case 1: Single Clock Driver
Total Skew $=$ Pin-to-Pin Skew U1
$=\mathrm{t}_{\mathrm{OSLH}}$ or $\mathrm{t}_{\mathrm{OSHL}}$ of U1


Definition
$t_{\text {pv }}$ (Part Variation Skew):
$t_{P V}=\left|t_{P \phi u, V}-t_{P \phi x, y}\right|$
where $\phi$ is any edge transition (high-to-low or low-to-high) measured from the outputs of any two devices.


FIGURE 19: tpV
Case 2: Distributed Clock Tree
of
Total Skew (U2, U3) $=$ Pin-to-Pin Skew (U1) + Part-to-Part Skew (U2, U3)

Example


TL/F/11560-29
FIGURE 20. $\mathrm{t}_{\mathrm{pV}}$

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

## Storage Temperature

$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
Input Current (Note 2)
Voltage Applied to Any Output in the Disabled or
Power-off State
-0.5 V to 5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

DC Latchup Source Current $-500 \mathrm{~mA}$
Over Voltage Latchup (I/O) 10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage | +4.5 V to +5.5 V |
| Military | +4.5 V to +5.5 V |
| Commercial | $(\Delta \mathrm{V} / \Delta \mathrm{t})$ |
| Minimum Input Edge Rate | $50 \mathrm{mV} / \mathrm{ns}$ |
| Data Input | $20 \mathrm{mV} / \mathrm{ns}$ |
| Enable Input | $100 \mathrm{mV} / \mathrm{ns}$ |
| Clock Input |  |

DC Electrical Characteristics (except as noted on device datasheet)

| Symbol | Parameter |  | ABT245C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | 54ABT/74ABT | 2.5 |  | V | Min | $\mathrm{IOH}^{\mathrm{O}}=-3 \mathrm{~mA}$ |
|  |  | 54ABT | 2.0 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ |
|  |  | 74ABT | 2.0 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | 54ABT |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}$ |
|  |  | 74ABT |  | 0.55 |  |  | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| IIH | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 \mathrm{~V} \\ & V_{\text {IN }}=V_{C C} \\ & \hline \end{aligned}$ |
| $\mathrm{i}_{\mathrm{BVI}}$ | inpui HiGiri Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IgVIT | Input HIGH Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=5.5 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V} \\ & V_{\text {IN }}=0.0 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {ID }}$ | Input Leakage Test |  | 4.75 |  | V | 0.0 | $\begin{aligned} & I_{1 D}=1.9 \mu \mathrm{~A} \\ & \text { All Other Pins Grounded } \end{aligned}$ |
| $\mathrm{IIH}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ (1/O Pins) |
| ILL $+\mathrm{IOZL}^{\text {I }}$ | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ (1/O Pins) |
| los | Output Short-Circuit Current |  | $-100$ | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| ICEX | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| ICCH | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| 1 ccz | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{HIGH} \mathrm{Z}$ |
| ICCT | Additional Icc/Input | Outputs Enabled Outputs TRI-STATE Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | mA <br> mA <br> $\mu \mathrm{A}$ | Max | $\begin{aligned} & \hline V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or } G N D \\ & \overline{\mathrm{OE}}=V_{C C} ; V_{O U T}=H I G H Z \end{aligned}$ |

## Characterization and Extended Test Specifications

## Philosophy

During the National new product introduction process for logic IC's, a new ABTC IC design will undergo a rigorous characterization to baseline its performance. This data is required to correlate with simulation models, determine product specifications, compare performance to other product, provide a feedback mechanism to the fabrication process, and for customer information. National's Logic IC characterizations are designed to get as much information as possible about the product and potential customer application performance.
National's logic IC characterization methodology uses past knowledge of design performance, simulation, and process parametrics to determine what electrical parameters to characterize. Characterization samples are selected so that they have key process parametrics (e.g., Drive, Beta, $V_{\text {tn }}$, $V_{\text {tp }} L_{\text {eff }}$, etc.) which have been shown to significantly affect device electrical parameters. Data is acquired and processed using statistical analysis software. Manufacturing test limits are then set using the knowledge of variations due to fabrication, package, tester, $\mathrm{V}_{\mathrm{CC}}$, temperature, and condition. This allows product to be shipped on demand without problems or delays.
The following are brief summaries of characterization tests performed.

## Test Summaries

## AC Electrical Characteristics

## Single Output Switching propagation delays

Testing includes measured propagation delays at 50 pF and 250 pF output load capacitances.

| $t_{\text {PLH }}$ | Active Propagation Delays |
| :---: | :---: |
| $t_{\text {PHL }}$ |  |
| $t_{\text {PZH }}$ | Enable Propagation Delays |
| $t_{\text {PRL }}$ |  |
| $t_{\text {PLZ }}$ |  |
| $t_{\text {PHZ }}$ | Disable Propagation Delays |
| Also included are input timing parameters |  |
| $t_{\mathrm{S}}$ | Setup Time |
| $t_{\mathrm{H}}$ | Hold Time |

Multiple (Simultaneous) Output Switching Propagation Delays

These tests are used to ensure compliance to the extended databook specifications and include active propagation delays, disable and enable times at 50 pF and 250 pF output loads.

Multiple Output Switching Skew
Performance data from the Multiple Output Switching propagation delay testing is analyzed to obtain information regarding output skew of an IC.
FMAX (synchronous logic)
FMAX determines the minimum frequency at which the device is guaranteed to operate for a clocked IC. This test is package and test environment sensitive.

Pulse Width (synchronous logic)
Pulse Width testing is used to define the minimum pulse duration that a flip-flop or latch input will accept and still function properly. This test is package and test environment sensitive.
F-Toggle (asynchronous logic)
F-Toggle is the minimum frequency at which the IC is guaranteed to function under multiple outputs switching condition with outputs operating in phase. This test is package and test environment sensitive.

## AC Dynamic (Noise) <br> Characteristics

Volp, $V_{\text {OLV-Ground Bounce (Quiet Output Switching) }}$ Measured parameters with 50 pF loading relate the amount that a static conditioned output will change in voltage under multiple outputs switching condition with outputs operating in phase. They are heavily influenced by the magnitude that $\mathrm{V}_{\mathrm{CC}}$ and Ground move internal to the IC.
$\mathbf{V}_{\text {ILD }}, \mathbf{V}_{\text {IHD }}$-Dynamic Threshold
Dynamic threshold measures the shift of an IC's input threshold due to noise generated while under multiple outputs switching condition with outputs operating in phase. This test is package and test environment sensitive.

Input Edge Rate
This test is performed to determine what minimum edge rate can be applied to an input and have the corresponding output transition with no abnormalities such as glitches or oscillations.

## DC Electrical Characteristics

Automated Test Equipment (ATE) DC Tests
DC test data gathered show the performance of an IC to statically applied voltages and currents.

## Functional Shmoo

The function shmoo shows the function operational window of an IC at a wide range of VCC's and temperatures.

## Power Up \& Power Down Output Shmoo

Similar to the function shmoo, the power up and power down output shmoo shows the DC operation of an output during power up and power down conditions.
Transfer Characteristic ( $\mathrm{V}_{\mathbf{I N}} / \mathrm{V}_{\mathrm{OUT}}$ )
Input Traces ( $\mathrm{V}_{\mathrm{IN}} / \mathrm{I}_{\mathrm{IN}}$ )
Output Traces ( $\mathrm{V}_{\mathrm{OL}} / \mathrm{IOL}_{\mathrm{OL}}, \mathrm{V}_{\mathrm{OH}} / \mathrm{IOH}_{\mathrm{OH}}$ )

## Power

## Power-Up Icc Traces

Shows how the supply current reacts to various input conditions during power up.

ICC vs $V_{I N}$ Traces
Traces of $I_{C C}$ vs $V_{I N}$ show how the supply current changes with input voltage.

## Power (Continued)

IccD (Dynamic Icc)
Determines the amount of current an IC will consume at frequency.

## Capacitance

## Input/Output Capacitance ( $\mathrm{C}_{\text {IN }} / \mathrm{C}_{\text {Out }}$ )

## Reliability Tests

## Latch-up

Testing determines if an IC is susceptible to latch-up from over-current or over-voltage stresses per MIL-STD-883 JEDEC method 17.

## HBM Electrostatic Discharge, Human Body Model

Per MIL-STD-883C method 3015.6.

## Extended Specifications

With the introduction of the ABTC product family, National has taken new steps in aiding the system designer with a better method to predict device performance in his application. National now offers system oriented performance specifications so a designer can feel confident in the way a device will preform over a wider variety of switching conditions. Performance specifications in the form of Extended Specifications are provided with each product datasheet In the past, most extended databook specifications depended on a representative product family function to provide the guaranteed performance data for the rest of the family. The drawback from this method of test and specmanship leaves rather large process, tester and function guardbands in the final maximum or minimum specifications. The test data for National's ABTC product family, taken during product development on each function, provides the ABTC family with device specific and guaranteed extended specifications that can be passed directly to the system designers. National offers the extended specifications with the belief that customers can reduce their incoming test requirements and in essence reduce the cost and time for product design-in.
Additional guaranteed specifications provided by National include: Single Output Switching (SOS) for 250 pF loads; Multiple Output Switching (MOS) for 50 pF and 250 pF
loads; Skew; Quiet Output Switching (QOS) V OLp, VoLV, $V_{\text {OHP, }} V_{\text {OHV }}$ and Dynamic Threshold (DVTH), $V_{\text {ILH, }}$, and $V_{\text {IHD }}$.
Each of the guaranteed extended specifications involve multiple output switching events, with exception to the SOS specifications. During a multiple output switching event, stray inductance and capacitance inhibit product performance. National has developed standardized hardware that aligns with the industry for $A B T C$ product evaluations. Some of the features of the test fixturing include ground planes and low inductive connections, critical in evaluating the product and not the fixture. See Section 2.7 for more information on test fixture hardware.
The extended specfication tests have very similiar if not identical test setups. The results of the measurements from each test depend on the application focus. The quantitative analysis from the tests provides insight into product performance. The parameters and typical results from each test type can be easily explained in the sections that follow. Sample plots are generated from National's ABT244C and represent room temperature data at $5.0 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$.

TABLE III. Test Conditions for MOS, Skew, QOS, DVTH

| Parameter | Value |
| :--- | :--- |
| Input Edge Rate | 2.5 ns |
| Input Skew | $<300 \mathrm{pS}$ |
| Input Amplitude | 0 V to 3.0 V |
| Input Frequency | 1 MHz |
| Output Load | $50 \mathrm{pF}, 500 \Omega ;$ |
|  | $250 \mathrm{pF}, 500 \Omega$ |

## MULTIPLE OUTPUT SWITCHING

Multiple output switching simulates a worst case switching environment. With input edges deskewed to $<300 \mathrm{pS}$, the device has to provide simultaneous switching current for the output. The cumulative effect of environmental inductance and capacitance impacts the output edge rate and ultimately impacts propagation delay and noise immunity performance.
The plots of Figures 21-26 demonstrate the ability of the ABTC product family to minimize enviromental inductance and capacitance effects as well as propagation delay degradation from increased number of outputs switching.


## Extended Specifications (Continued)



FIGURE 22. Multiple Output Switching, HL, 1, 4, 8 Outputs $74 \mathrm{ABT} 244 \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


FIGURE 23. Single Output Switching, LH, 50 pF, 250 pF Capacitive Loading $74 \mathrm{ABT} 244 \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


FIGURE 24. Single Output Switching, HL, 50 pF, 250 pF Capacitive Loading 74ABT244C, $V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


FIGURE 25. Multiple Outputs Switching (8) LH, 50 pF, 250 pF Capacitive Loading 74ABT244C, $\mathrm{V}_{\mathrm{CC}} 5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


FIGURE 26. Multiple Output Switching (8) HL, 50 pF, 250 pF Capacitive Loading 74ABT244C, $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

TL/F/11560-33

## Extended Specifications (Continued)

## SKEW

Skew specifications provide a system designer with up front critical timing information to speed design cycle time. Skew measurements are derived from MOS propagation delay data rather than SOS propagation delay data. The advantage of MOS skew from a design engineer's viewpoint, is that MOS is a more realistic condition under which skew becomes critical.
Three modes of skew testing are published for each device in the ABTC product family. Each skew mode describes a variance either within a pin (i.e. duty cycle), across to pins or across parts (i.e. process) for a given device function.

## Within-a-Pin Skew, tps

Witnin-a-pin skew is designated by tpS (pin skew), and describes each pin on a part and its ability to maintain $50 \%$ duty cycle. Pin skew is a calculation from the MOS propagation delays, $t_{\text {PLH }}$ and $t_{\text {PHL }}$ on each pin.

## Across-Pin Skew, tos

Across-pin skew is designated by tos (output skew), and describes the MOS output edge difference across all output pins on a part. Across-pin skew can be broken down further into toSLH, tOSHL and tost. The (LH) indicates that output skew is measured across all outputs while switching low-to-high. The ( HL ) indicates output skew measured on the high-to-low transition. The (t) infers that skew is measured across the outputs independent of a low-to- high or high-to-low edge or total output skew. Total output skew is calculated from the MOS propagation delays, $\mathrm{t}_{\mathrm{PLH}}$ and $\mathrm{t}_{\mathrm{PHL}}$, across all pins.

## Across-Part Skew, tpv

Across-part skew is designated by tpv (part variation), and describes the MOS output edge difference across all output pins on all parts in the population. Across-part skew is calculated from the MOS propagation delays, $t_{P L H}$ and $t_{P H L}$, across all pins and all parts.
The plots in Figures 27-28 describe skew performance in a $50 \mathrm{pF}, 500 \Omega$ environment.


## Extended Specifications (Continued)

## Quiet output switching

Quiet output switching, (QOS), specifications provide the system designer quantification of ABTC's effective control of noise and performance to threshold specifications. The QOS specification is a representation of the resultant shift of an output voltage, either from a static high or low level on a single bit, while the other bits switch simutaneously in phase. The voltage shift from a quiet output is specified through four parameters.

- $V_{\text {OLP }}$ and $V_{\text {OLV }}$ describe the peak or valley of a voltage shift for a quiet output low level.
- $\mathrm{V}_{\mathrm{OHP}}$ and $\mathrm{V}_{\mathrm{OHV}}$ describe the peak or valley of a voltage shift for a quiet output high level.

The concern for the system designer evolves from the possiblity that the quiet output voltage shift could impact attached circuitry. VoLP values on some product families peak above threshold high and become recognized as a logic HIGH. The period of time the voltage shift spends in the opposite state is short, in the neighborhood of $10-100 \mathrm{pS}$, and may not disrupt sequencial circuitry if it is level sensing. If the attached circuitry needs a rising edge, such as a clock input, the sequencial circuitry may take the inadvertent deflection and interpret it. National provides the QOS specification to assist in noise margin planning.


FIGURE 29. Volp, Volv
LH Transition
74ABT244C, $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


TL/F/11560-39
FIGURE 30. Volp, Volv
HL Transition
74ABCT244C, $V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

## Extended Specifications (Continued)

## DYNAMIC THRESHOLD

Dynamic threshold data, (DVTH), like QOS data, provides the system designer with noise performance criteria. DVTH specifications quantify the magnitude of output voltage deflection that a logic high or low might experience under an MOS switching condition. The voltage deflection is a result of an apparent shift of an input's threshold due to noise generated from MOS switching on the internal die ground and $\mathrm{V}_{\mathrm{CC}}$ busses. The phenomenon occurs during any logic state transition: LH, HL, ZL, etc. As a practice, National determines the worse case transition for each product and generates the specification based on that transition.
Dynamic threshold specifications are denoted by the nomenclature, $\mathrm{V}_{\mathrm{ILD}}$ and $\mathrm{V}_{\mathrm{IHD}}$, where the " D " represents "Dynamic". The definitions for each are as follows,

- $V_{\text {ILD }}$ - The maximum LOW input level such that normal switching/functional characteristics are observed on the output
- $\mathrm{V}_{\mathrm{IHD}}$ - The minimum HIGH input level such that normal switching/functional characteristics are observed on the output
Dynamic threshold failures are bundled into five main failure modes. The most predominant failure is an output deflection in violation of an input threshold level. Others include propagation delay step out in excess of an MOS propagation delay specification, state changes and oscillations. A detailed definition of each failure can be described as follows,

1. On a low output, the LOW level will not rise above an input threshold low level of 0.8 V after the transition of the output. Figures 31 and 32. Numbered output curve deflections are a result of 10 mV incremental changes on the low input signal level.


TL/F/11560-40
FIGURE 31. VILD 7 Outputs Switching
$V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


TL/F/11560-41
FIGURE 32. $V_{\text {ILD }} 8$ Outputs Switching
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Extended Specifications (Continued)
2. On a high output, the HIGH level will not drop below an input threshold high level of 2.0 V after the transition of the output. Figures 33 and 34 . Numbered output curve deflections are a result of 10 mV incremental changes on the high input signal level.


TL/F/11560-42
FIGURE 33. $\mathrm{V}_{\text {IHD }}$ 7 Outputs Switching
$V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


TL/F/11560-43
FIGURE 34. $V_{\text {IHD }}$ 8 Outputs Switching
$V_{C C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

## Extended Specifications (Continued)

3. If the natural ringing, other than the initial bounce, of the output violates an input threshold level, the starting voltage level is noted and monitored until a 100 mV amplitute change towards threshold. If no amplitude change occurs, then the next peak or valley on the output is monitored for input threshold violation. Figure 35.
4. The propagation delay is monitored and is determined a failure when it exceeds the MOS propagation delay for that transition.
5. Gross failures including oscillation and functional state changes.


FIGURE 35

## Characterization Fixture

With the introduction of ABTC product family with system level specifications that are guaranteed in a high performance $A C$ enivronment, there is a necessity for a precise and repeatable test environment. Keeping in mind the defacto standards presented by Philips ABT fixture coupled with the understanding that our customers would like to correlate performance of like technologies, National reproduced an electrical equivalent AC fixture to that of the Signetics board documented in their Application Note 602.

To maximize correlation to National's product characterization one must match the environment in which the product was evaluated and make sure that National's implementation of load configuration, board, and DUT connection is followed as shown below.
Unique device pinouts, (20-, 24-, 48-lead, etc.) are used to obtain picosecond accuracy and repeatability. For this reason NSC recommends values of lumped and distributed capacitance used on its AC fixtures to prevent large variations in speed affected by transmission line capacitance.


FIGURE 36. 28-Pin SOIC TOP (Viewed from Top)

## Characterization Fixture (Continued)



TL/F/11560-2
FIGURE 37. 28-Pin SOIC BOTTOM (Viewed from Top)

The blank AC fixture board can be used to implement the following input and output loads and terminations to provide the most repeatable environment in which to test a device.


FIGURE 39. Output (TRI-STATE/Open Collector)

## Characterization Fixture (Continued)



FIGURE 40a. Output (2-State)
Note: TRI-STATE and $\mathrm{V}_{\mathrm{IH}}$ busses are bypassed to ground with a $0.1 \mu \mathrm{~F}$ capacitor $\mathrm{V}_{\mathrm{IH}} /$ TRI-STATE Buss.


TL/F/11560-6
FIGURE 40b


FIGURE 41. Component Placement on PC Board

National's AC fixture has the advantage of providing:

- low inductance $V_{C C}$ and GND connections
- $\mathrm{V}_{\mathrm{CC}}$ and GND planes to minimize cross talk and enhance power supply by-passing
- equal length $50 \Omega$ impedance signal and monitor lines to eliminate skew
- $50 \Omega$ input termination for ease of use
- 10:1 voltage reduction of the input and output signals to provide ease of use with standard oscilloscope inputs
- TRI-STATE load is integrated onto the same AC fixture and is connected via jumper to alleviate shunting effects when it is not required

Traces are spaced, and monitor lines are placed, on a different plane than the signal lines to reduce cross talk. Figure 42 shows a cross section of layers used in the manufacture of National's AC test board. Vias in the signal trace are not used to ensure bandwidth. Ground connections are directly underneath the DUT to reduce the distance to the ground plane. Sense resistors are located directly adjacent to the DUT to reduce reflections.

## Characterization Fixture (Continued)

For connection of the device to the board, a custom socket firmly presses the device against the board traces without any layers in between that add inductance or change their resitivity over temperature. The socket provides a minimum of contact resistance for the most accurate results. National designed a custom surface mount socket that provides the needed performance without damaging the device under test. Because of its shape and appearance, we call it the ferrari fixture.

In the characterization of National's product, we made efforts to correlate performance with other manufacturers. If a customer wishes to verify NSC results and requires an AC fixture, we recommend using Signetics AN-602 to build one. While the board that National uses is probably cost equivalent to the Signetics board, the socket used is expensive. If you wish to build a National fixture, please call the factory at 1-800-341-0392 and ask for applications. We can provide you with the component and manufacturer list for a National board along with a socket.

FIGURE 42. Layer Stacking Diagram

Section 3

## Quality and Reliability

Section 3 Contents
Quality and Reliability . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 .-3
Introduction. ........................................................................................ . . . . . . .
Qualification Requirements for Logic Integrated Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-3
Quality Information and Communications (QUIC) System ...................................... . 3-4
Wafer Level Reliability (WLR) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-4
Electrostatic Discharge (ESD) Sensitivity . ......................................................... . . . . 3-5
Power Sensitivities for Minimum Geometry Products . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-6
Advanced BiCMOS and Latchup Testing ............................................................ 3-6

## Introduction

Product qualification is a disciplined, team activity which focuses on demonstrating, through the acquisition and analysis of engineering data, that a device design, fab process, or package design meets or exceeds minimum standards of performance. In most cases, this involves running samples of product through a series of tests which expose the samples to operating stresses far in excess of those which would be encountered in even the most severe "real life" operating environment. These tests are called either accelerated stress tests or accelerated life tests. A properly designed qualification test sequence exposes, within a matter of days or weeks, those design, materials, or workmanship defects which would lead to device failure in the customer's application after months or even years of operation.
In order to be considered a "world class" supplier of semiconductor devices, NSC designs and manufactures products which are capable of meeting the reliability expectations of its most demanding customers. While customer requirements and expectations vary on the subject of reliability requirements for devices, virtually all large users have general procurement specifications which establish failure rate goals or objectives for the suppliers of the components used in their products.
Failure rate goals for infant mortality and long-term-failure-rate-in-service have been established for all NSC product lines. These goals are published internally at the beginning of each fiscal half-year (usually June and December). The actual performance of the product against these goals is measured monthly using life test data gathered from various sources including the Fast Reaction and Long Term Audit Program. Performance is reviewed every six (6) months by Reliability and Product Group management and adjusted as necessary to reflect customer expectations, competitive data, and/or historical performance trends.
Given that product reliability is an overriding corporate objective, and that any deficiency in design, materials, procedures, or workmanship, has a potential for adversely affecting the reliability of the product, Manufacturing and Engineering organizations within NSC, its subsidiaries, and its sub-contractors, involved in introducing a new device, process, or package, share a joint responsibility for demonstrating that the product does conform to NSC standards and to the standards and expectations of NSC's customers.

As a matter of policy, it is NSC's goal to design and manufacture product that is $100 \%$ defect-free and capable of surviving the qualification tests with zero failures. This policy is not interpreted as a directive to abandon a qualification program when failures occur or to delay new product releases until perfection has been achieved. Rather, the policy is intended to focus engineering resources on the identification and elimination of the design, process, or workmanship defi-
ciencies that are the root causes of the failures and then to engineer a solution to correct those deficiencies.
Results from the initial qualification for the ABTC family are published in the BiCMOS LOGIC self qualification handbook. Additional stress testing is performed regularly as a reliability monitor as part of the Fast Reaction Program and Long Term Audit Program. The BiCMOS Logic self qualification handbook contains the data typically requested by customers as part of joint qualification programs in addition to detailed explanations of all tests performed. The BiCMOS Logic self qualification handbook may be obtained by contacting Logic QA at 1-800-775-8100, x8208.

## Qualification Requirements for Logic Integrated Circuits

| Test | Test Method | Test/Stress Conditions | $\begin{array}{\|c} \text { Sample } \\ \text { Size } \\ \text { Each Lot } \end{array}$ |
| :---: | :---: | :---: | :---: |
| Operating Life | SOP-5-049-RA Method 107 | $\begin{aligned} & 1000 \text { Hours } \\ & @ T_{\mathrm{A}}=125^{\circ} \mathrm{C} \end{aligned}$ | 77 |
| High Temperature Storage | SOP-5-049-RA Method 103 | $\begin{aligned} & 1000 \text { Hours } \\ & @ 150^{\circ} \mathrm{C} \end{aligned}$ | 45 |
| Temperature Cycle | SOP-5-049-RA Method 105 | $\begin{aligned} & 1000 \text { Cycles } \\ & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \end{aligned}$ | 77 |
| Temperature Cycle with Preconditioning | SOP-5-049-RA <br> Method 105 | $\begin{aligned} & 1000 \text { Cycles } \\ & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \end{aligned}$ | 77 |
| Temperature-Humidity-Bias | SOP-5-049-RA Method 104 | $\begin{aligned} & 1000 \text { Hours } \\ & 85^{\circ} \mathrm{C} @ 8 \% \mathrm{RH} \end{aligned}$ | 77 |
| Temperature-Humidity-Bias with Preconditioning | Method 112 <br> Method 104 | Precondition plus 100 hours $85^{\circ} \mathrm{C}$ to $85 \% \mathrm{RH}$ | 77 |
| Autoclave | Method 101 | 500 hours <br> $121^{\circ} \mathrm{C}$ @ 15 psig | 45 |
| Thermal Shock | Method 106 | $\begin{aligned} & 100 \text { Cycles } \\ & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \end{aligned}$ | 22 |
| Salt Atmosphere | Method 209 | 25 Hours $35^{\circ} \mathrm{C}$ | 22 |
| Resistance to Solvents | Method 207 | 4 Solvents | 3 Each Solvent |
| Lead Integrity | Method 205 | Condition as Appropriate to Package | 22 Leads |
| Solderability | Method 203 | 8 Hour Steam <br> 5 secs @ $260^{\circ} \mathrm{C}$ | 22 |
| Solder Heat | Method 204 | $12 \operatorname{secs} 260^{\circ} \mathrm{C}$ | 22 |

# Quality Information and Communication (QUIC) System 

## BACKGROUND

National's Quality Assurance Systems Development group (QASD) maintains a variety of data tracking systems such as: Electronic Reliability Data Management (ERDM), Failure Analysis (F/A), Burn-in Board Inventory, and a number of others.
QUIC users will find a user friendly, menu-driven, real-time system that gives them a simultaneous-user environment with timely data inputs from sites around the world. QUIC is programmed to recognize each individual user of the system at the point of logging on to the mainframe, and provides an appropriate list of menu options consistent with the user's level of access requirements.
National grants access to QUIC by customers that provides a sufficient level of security over the entire system, thus precluding the possibility of accidental access (or even damage) to various files.

## HOW A CUSTOMER LINKS TO QUIC

1. Check to make sure you have the hardware components listed below. (An attached printer is desirable but not imperative.)
IBM/PC compatible computer with at least 128 k memory. Hayes compatible 1200 baud modem (or 2400, 4800 or 9600).

Touch tone phone.
2. Request access to QUIC by contacting your National sales representative or Customer Service Center at 1-800-272-9959, who will coordinate all activities necessary to provide access for your company and arrange training (usually handled over the telephone).
3. Identify the person who will be your company's main contact and user of the QUIC system. This person will assume responsibility for the USERID assigned to your company and will receive training on how to access and use the QUIC system.
4. National will provide a USERID, password and account number with appropriate menus and a communications software package called EXECULINK, which allows the customer's PC to talk with NSC's host computer and also turns the PC into a virtual host terminal, with full-screen editing capability and full use of program function (PF) keys. EXECULINK also provides for file transferring between host and PC and spooling of print files to a PC-attached printer.

## ONGOING IMPROVEMENTS

As we receive feedback from the users of QUIC, we (QASD) will continue to enhance the "User Friendliness" of the system and add new features which, we hope, will help promote a true sense of teamwork between us and our customers.

## Wafer Level Reliability (WLR)

## BACKGROUND

The conventional methods of reliability screening, that of short-term burn-in to eliminate infant mortalities and longterm life tests at high temperature, will soon become impractical for many devices. The reasons for this are tighter infant mortality ppm requirements, higher costs, and shortened lifetimes.

As device complexity increases, the testing sample size required to ensure infant mortality ppm levels in the $0-10 \mathrm{ppm}$ range will quickly deplete reliability test capacity. While burn-in eliminates inferior devices, it can also substantially shorten the lifetimes of "good" devices to an unacceptable level, creating an expensive and somewhat risky procedure. New technology advances which minimize geometry, have moved our device lifetime distributions closer to our customer's expected system life. As device geometries shrink, resulting in higher current densities, electric fields, and chip temperatures, tighter fab process control and instant feedback become critical.

## THE GOAL OF WAFER-LEVEL-RELIABILITY TESTINGPROCESS RELIABILITY

Wafer-level-reliability testing represents a proactive, correlation and control approach to ensuring device reliability. WLR is not meant to replace classical reliability testing. Instead it is used to supplement existing methods.
WLR testing is used to:

1. Identify shifts in On-Line Process Controls (fab monitors) which affect product reliability.
2. Reduce process qualification cycle time.
3. Improve process qualification success rate.
4. Assess reliability trends of production processes.
5. Quantify the reliability impact of process modifications.

WLR provides faster feedback for fab process control. The collection of WLR test data during and at the end of wafer fab processing provide a reliability baseline for each of our fab processes. Shifts in WLR test results, whether intentional (a process change or qualification) or unintentional (a process control problem), signal an increase or decrease in product reliability risk. WLR monitoring of production processes using Statistical Quality Control (SQC) techniques provides engineering with the information required to find and fix process control problems faster, and to determine the effectiveness of on-line process controls from a reliability standpoint. In this way, WLR testing is used to link on-line process controls to the traditional accelerated life testing methods.

## NATIONAL'S WLR PROGRAM

National developed a corporate-wide WLR program which continues to implement powerful, new test techniques. WLR testing has been used effectively to help understand how process variability affects product reliability. It is also used to help build-in reliability at the design stage for new process technologies such as that used by ABTC, a $1.0 \mu \mathrm{~m}$ BiCMOS process.
WLR tests and test structures have been designed to increase the likelihood and predict a rate of a reliability failure mechanism occurrence. In addition, National has developed a partnership with a leading parametric test system supplier. Working together, a WLR test system was designed and developed to meet the unique requirements of Wafer-LevelReliability testing. These systems are capable of testing to the voltage, current, and temperature extremes required for inducing the desired failure mechanisms in a short period of time. Some examples of the reliability failure mechanisms that are monitored using WLR techniques include:

## Wafer Level Reliability (WLR) (Continuod)

Interlayer Dlelectric Integrity
Unique high voltage testing (to 1500 V ) is used to test for . dielectric particles, metal hillocks or contamination, and poor dielectric stop coverage. Designed experiments have been successful in correlating the high voltage WLR test results to fab process monitors (such as deposition temperature and etch selectivity), and to accelerated life test results (Op-life, Temp Cycle, and Thermal Shock).
Metal Step Coverage
High current testing of large area metal serpentine structures is performed to detect restrictions in the conducting stripe. Designed experiments have been successful in correlating the high current WLR test results to fab process monitors such as metal thickness, critical dimensions, and via size.

## Mobile Ions

A $200^{\circ} \mathrm{C}$ hot chuck is used with custom-built high temperature probe cards to accurately measure transistor threshold voltage shifts for a variety of oxide layers. Other methods for detecting mobile ion contamination include the use of self-heated polysilicon gate test structures and Triangular Voltage Sweep (TVS) test techniques.

## Metal Stress Voids

High current resistance measurements are taken before and after wafers are processed through a series of heating and cooling cycles. This heat treatment is designed to mimic the high temperature processing incurred during device assembly (such as a seal-dip furnace), and it has been shown to accelerate metal void formation when the stress of the overlying film is high enough. Significant increases in the final resistance indicate the formation of metal stress voids.

## Gate Oxide Integrity:

JEDEC $J_{\text {RAMP, }} V_{\text {RAMP }}$ and $Q_{B D}$ test techniques are used to monitor gate oxide quality. The WLR tester is also used to perform very sensitive leakage current measurements, using a specially designed picoammeter module, which allows us to detect subtle differences in gate oxide quality.

## Passivation Integrity

A novel wafer-level-autoclave test technique has been developed which allows us to quantify the level of protection the passivation film provides when the wafer is subjected to a high temperature, high humidity environment.

## Hot Electron Degradation

Two wafer level tests are performed to indicate device susceptibility to hot electron damage. First, the maximum substrate current is measured to indicate the level of impact ionization occurring at the drain edge. Second, gate current measurements are taken to gauge the magnitude of electron injection during device operation. Long-term DC stressing of transistors at peak substrate current conditions is also monitored.

## Electromigration

A Standard Wafer Electromigration Accelerated Test (SWEAT) technique is used to measure the sensitivity of a metal line to electromigration failures. SWEAT is used as a relative test of the reliability of a line.

## Contact Electromigration

Risk of failures due to contact spiking and solid phase epitaxial growth (SPEG) are monitored by forcing current through specially designed test structures, and monitoring increases in resistance and substrate leakage.

## Electrostatic Discharge Sensitivity (ESD)

National ABTC logic has designed special dual-rail ESD protection circuitry to increase its level of ESD performance over non-protected inputs and outputs. This protection is standard on all ABTC designs and was first used in National's FAST® family.
By design, this circuitry limits product vulnerability to both positive and negative Human Body Model (HBM) ESD and Electrical Overstress (EOS) voltages by protecting inputs and outputs connected to $V_{C C}$ as well as ground. Protection to ground is provided through the transistor Q2 and diode D2, standard Schottky clamp. The path to $V_{C C}$ is protected through the BVCEO breakdown mechanism of Q1. Diode D1 ensures isolation of the input or output from $\mathrm{V}_{\mathrm{CC}}$ leakages.
The device design and layout ensures dependable turnon characteristics as well as robustness.

ESD protection was achieved with no appreciable affect on speed or increase in capacitance.

## Electrostatic Discharge Sensitivity (ESD) (Continued)

ABTC logic ESD sensitivity is typically greater than 2000V, using the MIL-STD-883C, test method 3015 for Human Body Model (HBM) ESD.

## HBM Test Circuit



TL/F/11564-2
Normal handling precautions should be observed as in the case of any semiconductor.

## Power Sensitivities for Minimum Geometry Products

The demand for high performance process technology capable of sub 4 ns speeds, minimal noise and lower operating voltages drives the microelectronics industry towards decreasing layout geometries. Advanced process technology minimizes gate widths, gate oxide thickness and junction depths to improve gate switching speeds. In contrast, the decreased geometries reduce the ability of the devices built on advanced processes to resist electrical overstresses. As geometries decrease, emphasis shifts towards the reduction of environmentally induced electrical overstresses to ensure system and component reliability.
Market trends continue to drive the need for smaller geometries with reduced power supply voltages. Current 5.0V technologies are migrating towards 3.0V technologies while 3.0 V technologies have shown a greater sensitivity to electrical overstresses. Sensitivities to electrical overstresses have been observed in as large as $1.0 \mu \mathrm{~m}$ geometries.
Device damage from electrical overstresses vary and the categories include, but are not limited to: Electrical-OverStiess (ESS) due to excessive cuitent or vôtage exposure and Electro-Static-Discharge (ESD) be it exposure by Human Body Model, Charged Device Model or Machine Model. Sources of electrically induced overstresses are difficult to determine; however, investigation of failures from small geometry devices may show that environmental hazards such as unregulated and unconditioned power supplies in the field exceed "Absolute Maximum Ratings" causing unrecoverable device damage.
Advanced processes such as BiCMOS include small dimension current density limited geometries that are sensitive to electrically induced overstresses. The combination of internal bipolar and CMOS gates provides current capabilities for maximum device performance. In an unconditioned supply environment, the bipolar section of a BiCMOS circuit can source excessive current through the CMOS section and cause damage due to the CMOS circuit's current density limited geometries.

In an effort to resolve device sensitivities to electrical overstresses, designers and engineers can reference device databooks. Databook specifications include "Absolute Maximum Ratings" and adherence to this specification is essential in ensuring component and system level reliability.

1. A. Amerasekera, A. Chatterjee, "An Investigation of BICMOS ESD Protection Circuit Elements and Applications in Submicron Technologies", EOS/ESD Symposium, p5B.6.1.

## Advanced BiCMOS and Latchup Testing

Latchup in CMOS and bipolar circuits can vary in severity from being a temporary condition of excessive ICC current and functional failure, to total destruction requiring a new unit. The latchup condition is usually caused by applying a stimulus that is able to cause a regenerative condition in a PNP-NPN structure. For a more detailed description of definitions and causes of latchup, see National Semiconductor Application Note 600 (located in the "FACT Advanced CMOS Logic Databook" Lit. \# 400019).
National has characterized its ABTC logic for robustness using the JEDEC 17 method and an IMCS 4600 Automated Latchup Test System. The automated test equipment approach to latchup provides a repeatable test setup and application of test conditions, reduces the amount of time for evaluation, and provides a more comprehensive set of vectors and stimuli over a shorter period of time.
The JEDEC 17 method is a standard measurement procedure for the characterization of CMOS integrated circuit latchup susceptability/immunity, measured under static conditions. The method allows for overcurrent/overvoltage stressing of inputs and outputs to detect latchup.
In short the JEDEC 17 method follows a sequence of:

1. Apply power
2. Setup I/O conditions to place device in desired state
3. Apply trigger source for desired duration
4. Measure supply current
5. Remove power supply if ICC $\geq$ test limit
6. Inspect for electrical damage

The time for each parameter as well as the temperature is critical for correlation of latchup. National characterizes latchup on the ABTC family at $125^{\circ} \mathrm{C}$ and with the critical timing parameters on Table I. Close correlation can only be accomplished by using the same trigger duration, $\mathrm{V}_{\mathrm{CC}}$, test temperature, and magnitude of trigger stimulus.

TABLE I. Critical Timing Parameters

| Symbol | Parameter | Time |
| :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{W}}$ | Trigger Duration | $500 \mu \mathrm{~s}$ |
| $\mathrm{t}_{\mathrm{COOL}}$ | Cool Down Time | 10 ms |

## Advanced BiCMOS and Latchup <br> Testing (Continued)

For ABTC products, logic states are checked for a susceptability to latchup with all outputs high, all outputs low and all outputs in TRI-STATE®. If the device is a bi-directional device, then the logic states are tested in each direction. All inputs and outputs are tested for each logic state and direction.
Because the ABTC family is designed for live insertion, a Positive Voltage Trigger (PVT) and a Negative Current Trigger (NIT) is applied to the inputs and outputs to check for latchup.
Forcing a current in the positive direction overstresses the inputs and outputs by causing a breakdown. Such breakdowns consume enough power in the breakdown area to cause the junction permanent damage. PVT stresses the inputs and outputs while keeping the input and output devices out of any breakdown region.
Finally all inputs and outputs have clamp diodes, requiring a negative current trigger as a stimulus for latchup. The clamp diodes are designed to allow current flow into ground without injecting carriers into the substrate that could cause a parasitic PNP-NPN. Supply and stimulus values used by Na tional for latchup testing the ABTC family are in Table II.

TABLE II. Supply and Stimulus Values

| Stimulus | Parameter | $\mathrm{V}_{\mathrm{CC}}$ | Stimulus |
| :---: | :--- | :---: | :---: |
| PVT | Positive Voltage <br> Trigger | 7.0 V | $\mathrm{~V}_{\mathrm{CC}}+3 \mathrm{~V}(10 \mathrm{~V})$ |
| NIT | Negative Current <br> Trigger | 7.0 V | -500 mA |

Verification of any unusual observations is performed with a curve tracer manually. For example, when ABTC outputs are brought below ground, the NMOS transistor feeding current to the bipolar output will turn on and current from $\mathrm{V}_{\mathrm{CC}}$ will come out of the output pull-down device. This condition is unavoidable by design and is not latchup. Thus good analysis of observations will tell one whether latchup has occurred.
Due to the high trigger stresses, devices used for latchup testing should be discarded and not used for design, production, or other tests. Latchup testing is potentially destructive and may limit the life of a device.

> Section 4 ABTC Applications and Design Considerations

## Section 4 Contents

AN-881 ABTC Design Considerations for Fault Tolerant Backplanes ..... 4-3
ABTC Applications ..... 4-7
Avoiding Bus Contention ..... 4-7
Power Down Characteristics ..... 4-10
Models ..... 4-11

# ABTC Design Considerations for Fault Tolerant Backplanes 

National Semiconductor Application Note 881<br>R. Craig Klem<br>Application Engineer

## INTRODUCTION

National Semiconductor's high speed Advanced BiCMOS Technology, ABTC is a $1.0 \mu \mathrm{~m}$ process product introduced to provide a high speed fault tolerant solution for interface needs. Some of the targeted interface environments include computer servers, mainframes and central office switches.
Each of these interface environments suffer from glitching or level degradation on their backplane or bus, generated from either live insertion of a board or a power up and down cycle used when performing maintenance on a system. Board designers need to address live insertion and power cycling requirements when designing a fault tolerant system. Definitions and applications of live insertion and power cycling change based on the product that interfaces with a backplane environment.
Discussion of a fault tolerant benefits from a review of definitions and solutions for fault tolerant interfacing and a review of device specs and how they contribute to a fault tolerant environment.

## DEFINITION OF TERMS

- Live Insertion

Boards like those seen in a telephone company's central office switch are often removed and inserted while the backplane remains active. Insertion and removal generates glitches and voltage level changes on the backplane. The level of isolation that a board mounted interface device provides the backplane can be broken down into three major groups.

- 1st Level of Isolation is defined as the ability of the interface devices to allow insertion of the board to which it is mounted without having to power the system down. Requirements include a method of suspending the bus activity to prevent glitch or level corruption of bus data.
- 2nd Level of Isolation is defined as the ability of the interface devices to allow insertion of the board without the need to power the system down or suspend bus activity. Requirements include a method by which the bus can check for, and correct, faults introduced on the backplane during board insertion or a method for providing proper biasing of the board interface devices with a staggered pin arrangement on the board-backplane connector. Precondition biasing circuitry for the interface device may also provide the required isolation.
- 3rd Level of Isolation is defined as the ability of the interface devices to allow board insertion without any limitations, restrictions or requirements of other circuits on the preservation of bus data.
The level of isolation that an interface device mounted on a board provides for the backplane has a direct impact on system uptime. Increasing levels of isolation al-
low for increased serviceability without system interruption. Board isolation provided by an interface device gives more freedom to the designer for focusing on purpose built board functions, reducing board design complexity and ultimately, board cost. ABTC products reward the board designer and the board user these benefits with a 2nd Level isolation solution.
- Fault Tolerance

Fault tolerance in a backplane environment is the ability of the bus to detect and/or correct errant signals from any source including glitches, level changes, etc., generated from the insertion or extraction of a board into a backplane. A system populated with ABTC products minimizes the need for errant signal processing associated with the live insertion and extraction process when biased correctly.

- Power Up/Down TRI-STATE ${ }^{\text {® }}$

When the devices that interface with the backplane power up or down, their connection to the bus will ideally maintain a high impedance state. With respect to the ABTC product family, the output enable circuitry has control of the output state of the interface device during power up and down so as to prevent intermittent low impedance loading or glitch generation commonly associated with conventional CMOS and Bipolar devices.

- Partial System Power Down

Partial system power down implies that a system comprised of a combination of hardware and firmware provides power switching control of a backplane slot to allow for insertion, or removal of a board. Partial system power down facilitates system serviceability. Boardmounted ABTC interface products enhance serviceability for permitting backplane slot power cycling while maintaining high impedance, glitch free isolation with the board and its backplane.

## SOLUTIONS FOR FAULT TOLERANTINTERFACING

The achievement of a fault tolerant system solution with live insertion capabilities begins with a review of some of the bus protection solutions available. Options available to the ABTC product family include:

- Staggered Pin Arrangement

For a PC edge connector arrangement, the solution in Figure 1 can be adopted to provide proper biasing of the output enable pin ( $\overline{\mathrm{OE}}$ ) to ensure high impedance on the backplane. It will satisfy both insert and removal requirements. While this configuration provides an ideal connector, constraints often limit the number of different pin lengths to two. By offsetting the $\overline{\mathrm{OE}} \mathrm{pin}$, we want to ensure that it will either reach a high level of $\geq 2.0 \mathrm{~V}$, before $V_{C C}$ is applied, or that $\overline{O E}$ will maintain a $\geq 50 \% V_{C C}$ level during the $\mathrm{V}_{\mathrm{CC}}$ ramp.


FIGURE 1

## - Isolation Circuitry

Isolation circuitry provides another option for board and backplane isolation. Again, this solution will provide the necessary $\overline{O E}$ pin biasing to assure a level of 2.0 V or to assure $\overline{O E}$ maintains $\geq 50 \%$ of $V_{C C}$ as $V_{C C}$ powers up or down for guaranteed high impedance interface to the backplane.
The design of Circuit- 1 below provides $>50 \%$ of $V_{C C}$ for the $\overline{O E}$ pin throughout the $V_{C C}$ ramp then switches to a voltage level of a logic high once the ACOO reaches its turn-on $\mathrm{V}_{\mathrm{CC}}$. After board insertion, the MAINT switch is opened and the LOGIC pin becomes the $\overline{O E}$ control. Live insertion or removal for this solution requires a technician to manually operate the maintenance switch (MAINT) to ensure proper biasing of $\overline{\mathrm{OE}}$ and boardbackplane isolation.

Circult-1


## SPECIFICATIONS AND THEIR CONTRIBUTION TO FAULT TOLERANT SYSTEMS

DC specifications and their characteristic input/output curves help map out the loading effects of an interface device on bus or backplane. The loading characteristics of typical ABTC input and output pins are shown in Figures 2-4. National Semiconductor's ABT245C characteristic curves are used for this demonstration.

- Powered Down Backplane Isolation

The power down leakage characteristics of a bus interface device assist the interface board designer in understanding the effects of loading on his backplane. During live insertion, the board is not powered up and the instantaneous loading upon contact would look like the curves of VID and IZZ in Figures 2 and 3. Typically, loading leakages in the $+200 \mu \mathrm{~A}$ range begin to affect the
$\mathrm{V}_{\mathrm{OH}} / \mathrm{V}_{\mathrm{OL}}$ levels in a backplane application. The VID and IZZ curves illustrate the loading effects on the backplane over a range of backplane voltages from 0.0 V to 5.5 V .

- VID

VID is a voltage that is measured on an input pin at a current loading of $1.9 \mu \mathrm{~A}$ in a power off condition such as when $\mathrm{V}_{\mathrm{CC}}$ and the non-measurement pins are at 0.0 V .
The curve of VID vs IID in Figure 2 shows the current leakage of a typical ABTC input pin. The ABTC inputs limit loading leakage to $<1.9 \mu \mathrm{~A}$ over an input voltage range from 0 V to 5.5 V .


FIGURE 2
$-12 Z$
$I Z Z$ is a current that is measured on an output pin at a voltage of 5.5 V during a power off condition such as when $\mathrm{V}_{\mathrm{CC}}$ and the non-measurement pins are at 0.0 V .
The curve of VZZ vs IZZ in Figure 3 shows the current leakage of a typical ABTC input/output (I/O) pin and how it loads a bus or backplane over a range of bus voltages from 0.0 V to 5.5 V . $1 / \mathrm{O}$ pin configurations exhibit combined current characteristics from components of the input circuitry and output circuitry. ABTC I/O pins specify loading leakage at $100 \mu \mathrm{~A}$ max. with a typical loading leakage at $3 \mu \mathrm{~A}$ at room temperature.


FIGURE 3

## - Powered Up Backplane Isolation

During power up operation, the output enable pin, $\overline{\mathrm{OE}}$, controls backplane isolation. The IOZH/IOZL parameters provide the interface board designer with the leakage characteristics of the interface device during a tristated condition.

- IOZL/IOZH

IOZL is a parameter that quantifies the output leakage current while the part is powered up and the output is conditioned low before it was tri-stated (disabled). IOZH is the same as IOZL except that the output was conditioned high before being tri-stated.
The IOZL/H curve in Figure 4 shows an I/O pin leakage characteristic during TRI-STATE operation over a range of bus voltages from 0.0 V to 5.5 V . ABTC devices specify $1 O Z H / L$ at a maximum of $50 \mu \mathrm{~A}$ while typical leakage is in the vicinity of $12 \mu \mathrm{~A}$ at room temperature.


TL/F/t1554-6
FIGURE 4

- Powering Cycling and Backplane Isolation

During the transition of a power up or power down cycle, an interface device output might act erratically by glitching or seeking a voltage level that is disruptive to the backplane. These transition characteristics degrade fault tolerant systems and would increase system down time.
The curves in Figures 5 and 6 demonstrate the capability of the ABT245C to maintain isolation from an active bus and provide a glitch free output while being powered up and down. With the $\overline{\mathrm{OE}}$ pin conditioned high, $\mathrm{V}_{\mathrm{CC}}$ was cycled between 0.0 V and 5.5 V to monitor the output voltage levels as they would appear on a bus. Bus loads of $1 \mathrm{k} \Omega$ pull-up and pull-down were used. The bus voltage level disruption is in the micro-volts range attesting to the minimal impact ABTC interface products would have on the backplane.


## SUMMARY

ABTC interface devices offer glitch free power cycling provided that the $\overline{O E}$ pin is held at the device specified $V_{I H}$ (2.0V) level. Ir 7ractice, $\overline{O E}$ will provide an output high impedance condition if $\overline{\mathrm{OE}}$ maintains a level of $\geq 50 \%$ of $V_{\mathrm{CC}}$ through the $O \mathrm{~V}$ to 5.5 V range. In fact, the $\overline{\mathrm{OE}}$ pin circuitry gains control once $V_{C C}$ is 21.0 V . Interface device output characteristics for $V_{C C}$ levels before 1.0 V are controlled through the isolation circuitry discussed earlier.

ABTC designs and specifications recognize the need for more fault tolerant interface devices. Live insertion guarantees such as VID/IZZ, IOZL/H and glitch free power cycling all promote better system uptime, especially for telecom switching environments. Together with extended AC specifications that reduce the need for complex performance evaluations, ABTC live insertion guarantees allow designers to spend more time on total system performance features and not worry about the logic.

## Avoiding Bus Contention

ABTC devices typically disable (to high impedance) faster than they enable (to active state) and therefore offer an inherent way to minimize bus contention. System designers must be aware of the effects of bus interface device exposure to contention. Some advice is offered in the following discussion.
Ideally the system designer should insure that the disabling signal to the active driver always precedes the enabling signal to the next driver to insure minimum contention; i.e., tsETUP time disable-to-enable should be a positive number. If the interface devices on the bus (as NSC ABTC devices typically do by design) exhibit disable times (tpHz $/ t_{\text {pLz }}$ ) quicker than enable times ( $\mathrm{t}_{\mathrm{PZH}} / \mathrm{t}_{\mathrm{tzL}}$ ), then the $\mathrm{t}_{\text {SETUP }}$ time disable-to-enable can be reduced to zero or slightly negative and not cause significant contention.
The typical tsETUP time is approximated from the typical enable/disable time specs: $\mathrm{t}_{\text {SETUP }}$ disable-to-enable $=$ $t_{\text {PLZ }}-\mathrm{t}_{\text {PZH }}$ or $=\mathrm{t}_{\text {PHZ }}-\mathrm{t}_{\text {PZL }}$; whichever yields the most
positive number governs. Obviously if disable time is larger than enable time then tsETUP is a positive time. Worst case tSETUP is calculated from the $\mathrm{min} / \mathrm{max}$ enable times: $t_{\text {PLZ }}(\max )-t_{\text {PZH }}(\min )$ or $t_{\text {PHZ }}(\max )-t_{\text {PZL }}(\min )$ and will always yield a safer positive number.
Data taken on a ' 245 function in a bus contention test fixture may be helpful to illustrate the effects of varying the tSETUP from a value which caused no contention to values which caused significant contention in Figures 1-3.
No reliability data to calculate fit rates to support a degree of contention resilience is offered at this time. Deliberate contention is not recommended. For instance a designer should be rightly concerned about the magnitude of current that can flow when a $64 \mathrm{~mA}(\mathrm{~min})$ bus interface sink (loL) stage contends with a -225 mA (max) source (los) stage for a large overlap time period with multiple outputs switching. Particularly true for the newer bus interface parts like ABTC which have los specifications more negative than the -225 mA max.


TL/F/11561-1


FIGURE 1. '245 Function Bus Contention Test Fixture
Procedure: Adjust tsetup by varying the delay of B pulse. Monitor contention current of OR-tied B outputs at node 1.


At $\mathrm{T}_{\text {SETUP }}=+1 \mathrm{~ns}$, there is no contention current, merely normal capacitive charging during LH transition. Bus contention is measured with 8 outputs switching in phase on both devices. This example used the 74F245PC, with the monitor on pin 18, Bout.

FIGURE 2. Bus Contention Current


FIGURE 3. Output Response in Bus Contention Test Fixture

## Power Down Characteristics

Power-down characteristics provide the system designer's with an understanding of the loading effects from a device when the device power supply is at 0.0 V . The device's pow-ered-down characteristics effect the system bus or backplane in a number of ways and can be characterized by its input and output capacitance and current loading. The measured parameters that provide the designers with loading information include; $\mathrm{C}_{\mathrm{IN}} / \mathrm{C}_{\text {OUT }}$, input/output capacitance; IZZ, tri-stateable output power-down current loading; VID, input power-down current loading.
A device's input and output capacitance define the effective bus and backplane loading through the charging and discharging of the interface pins. ABTC devices have typical capacitance values of 5 pF for input pins and 9 pF for output pins, while I/O pins have a typical value of 11 pF . National tests capacitance in accordance with the procedures outlined in the MIL-STD-883, method 3012.
The power-down leakage characteristics of an ABTC device provide the effects of current loading on a bus or backplane. Typically, loading leakages in the $+200 \mu \mathrm{~A}$ range begin to effect the $\mathrm{V}_{\mathrm{OH}} / \mathrm{V}_{\mathrm{OL}}$ levels in a backplane application. The VID and IZZ curves in Figures 4 and 5 illustrate the loading effects on the backplane over a range of backplane voltages from 0.0 V to 5.5 V while the power supply is kept at 0.0 V .
— VID
VID is a voltage that is measured on an input pin at a current loading of $1.9 \mu \mathrm{~A}$ in a power off condition such as when $V_{C C}$ and the non-measurement pins are at 0.0 V .

The curve of VID vs IID in Figure 4 shows the current leakage of a typical $A B T C$ input pin. ABTC inputs typically limit loading leakage to $<1.9 \mu \mathrm{~A}$ over an input voltage range from OV to 5.5 V at room temperature.

- IZZ

IZZ is a current that is measured on an output pin at a voltage of 5.5 V during a power off condition such as when $\mathrm{V}_{\mathrm{CC}}$ and the non-measurement pins are at 0.0 V .
The curve of VZZ vs IZZ in Figure 5 shows the current leakage of a typical ABTC input/output (I/O) pin and how it loads a bus or backplane over a range of bus voltages from 0.0 V to 5.5 V . I/O pin configurations exhibit combined current characteristics from components of the input circuitry and output circuitry. ABTC I/O pins specify maximum loading leakage at $100 \mu \mathrm{~A}$ with a typical loading leakage at $3 \mu \mathrm{~A}$ at room temperature.


TL/F/11561-5
FIGURE 4


FIGURE 5

## Models

National Semiconductor in conjunction with Quad Design, offers SPICE and TLC models for the system designer. Each model provides information on parameters that speed design-in activities. The description, use and availability of the two types of models is outlined below.

## SPICE

Description: The SPICE input files are valid representations of the input, output, I/O and associated circuitry used on the logic device modeled. The circuit and device models were designed and verified using SPICE 2G6. National Semiconductor makes no guarantee that identical results will be produced by other hardware/software combinations. Proper execution of these models is not guaranteed if any changes are made to its files.
File Name Conventions:
FFFDDDDS.TTT FFF - family code (ABT)
DDDD - device designation (245)
S - step revision of model file
TTT - valid temperature of file with a preceding $m$ representing minus
Exceptions may be seen in file names such as 16 bit devices.
Use: While SPICE simulation input files may be a useful and beneficial tool to the system designer for the purpose of modeling bus loading and DC drive characteristics, and due to the complexities indigenous to the modeling of transient phenomenon, National Semiconductor recommends that simulated results be supported by laboratory characterization prior to making final judgments regarding device transient performance.
The input files incorporate single bit models over cold, room and hot die temperatures as well as package models.
Availability: If an ABTC product is orderable, the SPICE models is available through the Applications Engineering Group at National Semiconductor.

333 Western Avenue
South Portland, Maine 04106
Telephone: (800) 341-0392

## TLC

Description: Transmission Line Calculator, (TLC) Models provide the system designer with transmission line characteristics such as signal quality. TLC predicts ringing, undershoot and overshoot, performs automated analysis of entire PCB designs and offers accurate delay data for ABTC products. National provides AC, DC and capacitance characteristics for the model which Quad Design compiles and makes available for customers. The characteristics are generated either empirically or from SPICE simulations. The AC characteristics include output edge rate and the DC characteristics include output drive capacity and input/output leakage data.
Use: The TLC models are most often used for signal analysis in PCB designs. TLC program features include predictability of ringing, non-incident switching, undershoot, overshoot, and time delay for networks of arbitrary topology and construction. The program may also be used to evaluate network loading and termination strategies. Additionally, TLC provides users with critical clock and backplane signal analysis tools as well as tools for viewing the effects of tristate bus contention.
Availability: TLC models on orderable product may be obtained by contacting:

Quad Design
1385 Del Norte Road
Camarillo, California 93010
Telephone: (805) 988-8250
FAX: (805) 988-8259

## Section 5

ABTC Datasheets
Section 5 Contents
54ABT/74ABT244C Octal Buffer/Line Driver with TRI-STATE Outputs ..... 5-3
54ABT/74ABT245C Octal Bidirectional Transceiver with TRI-STATE Outputs ..... 5-10
54ABT/74ABT373C Octal Transparent Latch with TRI-STATE Outputs ..... 5-18
54ABT/74ABT374C Octal D-Type Flip-Flop with TRI-STATE Outputs ..... 5-24
54ABT/74ABT541C Octal Buffer/Line Driver with TRI-STATE Outputs ..... 5-29
54ABT/74ABT543C Octal Latched Transceiver with TRI-STATE Outputs ..... 5-36
54ABT/74ABT573C Octal D-Type Latch with TRI-STATE Outputs ..... 5-42
54ABT/74ABT574C Octal D-Type Flip-Flop with TRI-STATE Outputs ..... 5-48
54ABT/74ABT646C Octal Transceiver/Register with TRI-STATE Outputs ..... 5-53
54ABT/74ABT652C Octal Transceiver/Register with TRI-STATE Outputs ..... 5-64
54ABT/74ABT899 9-Bit Latchable Transceiver with Parity Generator/Checker ..... 5-76
54ABT/74ABT2244C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 5-88
54ABT/74ABT2541C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 5-96
54ABT/74ABT2952C 8-Bit Registered Transceiver ..... 5-103
54ABT/74ABT16244C 16-Bit Buffer/Line Driver with TRI-STATE Outputs ..... 5-111
54ABT/74ABT16245C 16-Bit Transceiver with TRI-STATE Outputs ..... 5-119
54ABT/74ABT16500C 18-Bit Universal Bus Transceivers with TRI-STATE Outputs ..... 5-127
54ABT/74ABT16652C 16-Bit Transceiver/Register with TRI-STATE Outputs ..... 5-133
54ABT/74ABT162244C 16-Bit Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 5-141

National
Semiconductor

## 54ABT／74ABT244C Octal Buffer／Line Driver with TRI－STATE ${ }^{\circledR}$ Outputs

## General Description

The＇ABT244C is an octal buffer and line driver with TRI－ STATE outputs designed to be employed as a memory and address driver，clock driver，or bus－oriented transmitter／re－ ceiver．

## Features

－Non－inverting buffers
－Output sink capability of 64 mA ，source capability of 32 mA
－Guaranteed output skew
－Guaranteed multiple output switching specifications
－Output switching specified for both 50 pF and 250 pF loads
－Guaranteed simultaneous switching，noise level and dynamic threshold performance
－Guaranteed latchup protection
－High impedance glitch free bus loading during entire power up and power down cycle
－Nondestructive hot insertion capability
－Disable time less than enable time to avoid bus contention

Ordering Code：See Section 11
Connection Diagrams

Pin Assignment for DIP，SOIC and Flatpak


TL／F／10992－1
Pin Assignment for LCC

（8］［7］54

［14］ $15 \sqrt{16} \sqrt{17} 18$


## Truth Table

| $\overline{O E}_{1}$ | $\mathbf{I}_{\mathbf{0 - 3}}$ | $\mathrm{O}_{\mathbf{0 - 3}}$ | $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4 - 7}}$ | $\mathbf{O}_{\mathbf{4 - 7}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | Z | H | X | Z |
| L | H | H | L | H | H |
| L | L | L | L | L | L |

H＝HIGH Voltage Level
L＝LOW Voltage Level
$X=$ Immaterial
$Z=$ High Impedance

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input（Active Low） |
| $\mathrm{I}_{0}-1_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |


Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{mA})$

DC Latchup Source Current

$-500 \mathrm{~mA}$

Over Voltage Latchup (1/O)

10 V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating

 Conditions| Free Air Ambient Temperature |  |
| :--- | ---: |
| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| $\quad$ Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

( $\Delta \mathrm{V} / \Delta \mathrm{t}$ )
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter |  | ABT244C |  | Units | $\mathrm{V}_{\mathbf{c c}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| VOH | Output HIGH Voltage | $\begin{array}{r} 54 \mathrm{ABT} / 74 \mathrm{ABT} \\ 54 \mathrm{ABT} \\ 74 \mathrm{ABT} \end{array}$ | 2.5 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA}$ |
|  |  |  | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA}$ |
|  |  |  | 2.0 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| VoL | Output LOW Voltage | $\begin{aligned} & \text { 54ABT } \\ & \text { 74ABT } \end{aligned}$ |  | $\begin{aligned} & 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} \mathrm{IOL}=48 \mathrm{~mA} \\ \mathrm{IOL}^{2}=64 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{IIH}^{\text {H}}$ | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 V \\ & V_{I N}=V_{C C} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V} \\ & V_{I N}=0.0 \mathrm{~V} \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test |  | 4.75 |  | V | 0.0 | $l_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| IozH | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| lozL | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$. | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current |  | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {CEX }}$ | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{O E}_{n}=V_{C C} ; \\ & \text { All Others at } V_{C C} \text { or Ground } \end{aligned}$ |
| $I_{\text {CCT }}$ | Additional ICC/Input Outputs Enabled <br>  Outputs TRI-STATE <br>  Outputs TRI-STATE |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | mA <br> mA <br> $\mu \mathrm{A}$ | Max | $\begin{array}{\|l} \hline V_{1}=V_{C C}-2.1 V \\ \text { Enable Input } V_{1}=v_{C C}-2.1 \mathrm{~V} \\ \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { All Others at } V_{C C} \text { or Ground } \\ \hline \end{array}$ |
| ICCD | Dynamic ICC (Note 2) | No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open $\overline{\mathrm{OE}}_{\mathrm{n}}=\mathrm{GND}$, (Note 1) One Bit Toggling, 50\% Duty Cycle |

Note 1: For 8 bits toggling, I $\mathrm{ICCD}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (solc package)

| Symbol | Parameter | Min | Typ | Max | Units | $\mathrm{V}_{\mathbf{c c}}$ | Conditions $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \\ & \hline \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.5 | 0.8 | V | 5.0 | $T_{A}=25^{\circ} \mathrm{C}$ (Note 1) |
| V OLV | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -1.3 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.5 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.1 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs $(n)$ switching. $n-1$ inputs switching $O V$ to 3 V . Input-under-test switching: 3 V to threshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), 0 V to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.

## AC Electrical Characteristics (SOIC and SSOP package): See Section 2

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & V_{C C}=+5 \mathrm{~V} \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Outputs |  | $\begin{aligned} & 2.5 \\ & 2.3 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ | ns | 2-3,5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable <br> Time |  | $\begin{aligned} & 3.5 \\ & 3.6 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | 3.5 3.3 |  |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.6 \\ & 5.6 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics (SOIC package): See Section 2

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 6) |  |  |  |
|  |  | Min | Typ | Max | - Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $t_{\text {PLH }}$ <br> ${ }^{\text {tphL }}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.6 \\ & 5.6 \\ & \hline \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

[^0]Skew (SOIC package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 0.8 | 1.8 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 0.8 | 1.8 | ns | 2-15 |
| $t_{P S}$ <br> (Note 5) | Duty Cycle LH-HL Skew | 1.0 | 2.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 1.0 | 2.5 | ns | 2-19 |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Transitions | 1.5 | 3.0 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHD, LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF foad capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the Low-to-High and the High-to-Low transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $T_{A}=25^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\widetilde{C}_{\text {OUT (ivoie i) }}$ | Uuipui Capacitance | 9.0 | pF | $V_{C C}=5.0 \vee$ |

Note 1: COUT is measured at frequency $f=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.


Dashed lines represent design characteristics; for specified guarantees refer to AC Characteristics Table.

$t_{\text {PZH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{\text {PZH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching


$t_{\text {PHZ }}$ vs Temperature ( $T_{A}$ )
$C_{L}=50 \mathrm{pF}, 1$ Output Switching

$t_{\text {PLZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

0 C
$t_{\text {PHZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching


Dashed lines represent design characteristics; for specified guarantees refer to AC Characteristics Table.


## 54ABT／74ABT245C

## Octal Bidirectional Transceiver with TRI－STATE® Outputs

## General Description

The＇ABT245C contains eight non－inverting bidirectional buffers with TRI－STATE outputs and is intended for bus－ori－ ented applications．Current sinking capability is 64 mA on both the $A$ and $B$ ports．The Transmit／Receive（ $T / \bar{R}$ ）input determines the direction of data flow through the bidirec－ tional transceiver．Transmit（active HIGH）enables data from A ports to $B$ ports；Receive（active LOW）enables data from B ports to A ports．The Output Enable input，when HIGH， disables both A and B ports by placing them in a High Z condition

## Features

■ Bidirectional non－inverting buffers
m A and B output sink capability of 64 mA ，source capa－ bility of 32 mA
－Guaranteed output skew
－Guaranteed multiple output switching specifications
－Output switching specified for both 50 pF and 250 pF loads
■ Guaranteed simultaneous switching，noise level and dy－ namic threshold performance
－Guaranteed latchup protection
－High impedance glitch－free bus loading during entire power up and power down cycle
－Non－destructive hot insertion capability
－Disable time is less than enable time to avoid bus contention

Ordering Code：See Section 11

Logic Symbol


TL／F／10945－1

## Connection Diagrams

Pin Assignment for DIP， Flatpak and SOIC


TL／F／10945－5

Pin Assignment for LCC
$A_{6} A_{5} A_{4} A_{3} A_{2}$ 8 7 困回


困 16 困 18

TL／F／10945－3

## Pin Descriptions

| Pin Names | Descriptlon |
| :--- | :--- |
| $\overline{O E}$ | Output Enable Input (Active LOW) |
| $T / \bar{R}$ | Transmit/Receive Input |
| $A_{0}-A_{7}$ | Side A Inputs or TRI-STATE Outputs |
| $B_{0}-B_{7}$ | Side B Inputs or TRI-STATE Outputs |

Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\overline{\mathbf{O E}}$ | $\mathrm{T} / \overline{\mathbf{R}}$ |  |
| L | L | Bus B Data to Bus A |
| L | H | Bus A Data to Bus B |
| $H$ | $X$ | High Z State |

$H=H I G H$ Voltage Level L = LOW Voltage Level $X=$ Immaterial

## Logic Diagram



## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

## Storage Temperature

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

Ambient Temperature under Bias
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Junction Temperature under Bias

## Ceramic

$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to 5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

DC Latchup Source Current $-500 \mathrm{~mA}$
Over Voltage Latchup (I/O)
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

| Free Air Ambient Temperature | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| $\quad$ Military | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| $\quad$ Commercial |  |
| Supply Voltage | +4.5 V to +5.5 V |
| $\quad$ Military | +4.5 V to +5.5 V |
| Commercial |  |

$(\Delta V / \Delta t)$
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter |  |  | T245C | Units | $V_{c c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $V_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $\mathrm{V}_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}(\overline{\mathrm{OE}, ~} \mathrm{~T} / \overline{\mathrm{R}})$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | 54ABT/74ABT | 2.5 |  | V | Min | $\mathrm{IOH}^{\prime}=-3 \mathrm{~mA}\left(A_{n}, \mathrm{~B}_{n}\right)$ |
|  |  | 54ABT | 2.0 |  | V | Min | $\mathrm{IOH}^{\text {O }}=-12 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
|  |  | 74ABT | 2.0 |  | V | Min | $\mathrm{IOH}^{\text {O }}=-32 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | 54ABT |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
|  |  | 74ABT |  | 0.55 |  |  | $\mathrm{IOL}=64 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{n}\right)$ |
| ${ }_{1 / H}$ | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | HA | Max | $\begin{aligned} & V_{I N}=2.7 V(\overline{O E}, T / \bar{R}) \\ & V_{I N}=V_{C C}(\overline{O E}, T / \bar{R}) \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}(\overline{\mathrm{OE}}, \mathrm{T} / \overline{\mathrm{R}})$ |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current <br> Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
| ILL | Input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V}(\overline{\mathrm{OE}, \mathrm{~T} / \overline{\mathrm{R}})} \\ & \mathrm{V}_{\mathrm{IN}}=0.0 \mathrm{~V}(\overline{\mathrm{OE}, \mathrm{~T}} \overline{\mathrm{R}}) \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test |  | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}(\overline{\mathrm{OE}, \mathrm{T}} / \overline{\mathrm{R}})$ All Other Pins Grounded |
| $\mathrm{I}_{\mathrm{HH}}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| $\mathrm{ILL}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current |  | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $I_{\text {CEX }}$ | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}\left(A_{n}, B_{n}\right)$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{~B}_{\mathrm{n}}\right) ; \\ & \text { All Others GND } \end{aligned}$ |
| ICCH | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CLL }}$ | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{T} / \overline{\mathrm{R}}=\mathrm{GND}$ or $\mathrm{V}_{\mathrm{CC}} ;$ All Other GND or $V_{C C}$ |


| DC Electrical Characteristics (Continued) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter |  | ABT245C |  |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
|  |  |  | Min | Typ | Max |  |  |  |
| ${ }^{\text {CCT }}$ | Additional ICC/Input | Outputs Enabled Outputs TRI-STATE Outputs TRI-STATE |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ | Max | $V_{1}=V_{C C}-2.1 \mathrm{~V}$ <br> $\overline{O E}, T / \bar{A} V_{1}=V_{C C}-2.1 V$ Data Input $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{CC}}-2.1 \mathrm{~V}$ All Others at $\mathrm{V}_{\mathrm{CC}}$ or GND. |
| 1 CCD | Dynamic Icc (Note 2) | No Load |  |  | 0.1 | $\begin{aligned} & \mathrm{mAl} \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open <br> $\overline{O E}=G N D, T / \bar{R}=G N D$ or $V_{C C}$ <br> One Bit Toggling, 50\% Duty Cycle (Note 1) |

Note 1: For 8 bits toggling, $I_{C C D}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (solc package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | $\begin{gathered} \text { Conditions } \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.7 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -1.3 | -1.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.7 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 0.9 | 0.6 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs $(\mathrm{n})$ switching. $\mathrm{n}-1$ inputs switching OV to 3 V . Input-under-test switching: 3 V to threshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), 0 V to threshold $\left(\mathrm{V}_{\mathrm{IHD}}\right)$. Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.

## AC Electrical Characteristics (SOIC and SSOP package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & V_{C C}=+5 \mathrm{~V} \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| ${ }^{\text {tpLH }}$ $t_{\text {PHL }}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.1 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ | ns | $\begin{aligned} & 2-3,5 \\ & 2-3,5 \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.2 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | Output Disable Time |  | $\begin{aligned} & 3.6 \\ & 3.3 \end{aligned}$ | $\begin{aligned} & 5.6 \\ & 5.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 5.6 \\ & 5.6 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics (SOIC package) : See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{Cc}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 4) |  |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switc̣hing (Note 5) |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{ftoggle}^{\text {l }}$ | Max Toggle Frequency | 100 |  |  |  |  |  |  | MHz |  |
| $t_{\text {PLH }}$ <br> ${ }^{\text {tpHL }}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | 2.5 2.5 | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | ns | 2-3, 5 |

Extended AC Electrical Characteristics (SOIC package): See Section 2 for Waveforms (Continued)

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 9.5 \\ 11.0 \end{gathered}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{P} H \mathrm{H}} \\ & \mathrm{t}_{\mathrm{PLL} \mathrm{Z}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 5.6 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

## Skew (SOIC package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| $\mathrm{t}_{\mathrm{OSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew <br> LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| tre (Note 5) | Duty Cucle LH-HL Skew | 2.0 | 3.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| $t_{P V}$ <br> (Note 2) | Device to Device Skew <br> LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tosLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $T_{A}=25^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{I \mathrm{~N}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}(\overline{\mathrm{OE}, \mathrm{T} / \overline{\mathrm{R}})}$ |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}($ Note 1$)$ | I/O Capacitance | 11.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

Note 1: $\mathrm{C}_{1 / O}$ is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

$t_{\text {PLH }}$ vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

$t_{\text {PHL }}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

tpHL vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

tpHL vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=2 \mathbf{2 5}^{\circ} \mathrm{C}$


$t_{\text {PZL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching

$t_{\text {pZH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

${ }^{\text {tpLZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{\text {PLZ }}$ vs Temperature ( $\mathrm{T}_{\mathbf{A}}$ ) $\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching

$t_{\text {PHZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching


Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Table.


## 54ABT/74ABT373C Octal Transparent Latch with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT373C consists of eight latches with TRI-STATE outputs for bus organized system applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable ( $\overline{O E}$ ) is LOW. When $\overline{O E}$ is HIGH the bus output is in the high impedance state.

## Features

■ TRI-STATE outputs for bus interfacing
■ Output sink capability of 64 mA , source capability of 32 mA

- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down
- Nondestructive hot insertion capability
- Disable time less than enable time to avoid bus contention.


## Ordering Code: See Section 11

## Connection Diagrams

Pin Assignment for DIP, SOIC and Flatpak


TL/F/11547-1

| Pin Names | Description |
| :--- | :--- |
| $\mathrm{D}_{0}-\dot{D}_{7}$ | Data Inputs |
| LE | Latch Enable Input (Active HIGH) |
| $\overline{\mathrm{OE}}$ | Output Enable Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | TRI-STATE Latch Outputs |


[14 15 16 1718
$D_{5} O_{5} O_{6} D_{6} D_{7}$ TL/F/11547-2

Preliminary Data
National Semiconductor reserves the right to make changes at any time without notice.

## Functional Description

The 'ABT373C contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $D_{n}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable ( $\overline{\mathrm{OE}}$ ) input. When $\overline{\mathrm{OE}}$ is LOW, the buffers are in the bi-state mode. When $\overline{O E}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

Truth Table

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| LE | $\overline{O E}$ | $D_{n}$ | $O_{n}$ |
| $H$ | $L$ | $H$ | $H$ |
| $H$ | $L$ | $L$ | $L$ |
| L | $L$ | $X$ | $O_{n}$ (no change) |
| $X$ | $H$ | $X$ | $Z$ |

$H=H I G H$ Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
$Z=$ High Impedance State

## Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Storage Temperature

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

Ambient Temperature under Bias

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

## Ceramic

$$
-55^{\circ} \mathrm{C} \text { to }+175^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$V_{C C}$ Pin Potential to

Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to +5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

DC Latchup Source Current $-500 \mathrm{~mA}$
Over Voltage Latchup (i/O)
10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

$(\Delta V / \Delta t)$
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{mA})$

## DC Electrical Characteristics

| Symbol | Parameter | ABT373C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $54 \mathrm{ABT} / 74 \mathrm{ABT}$ <br> 54 ABT  <br> 74 ABT  | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | $\begin{array}{ll}\text { Output LOW Voltage } & \text { 54ABT } \\ & 74 \mathrm{ABT}\end{array}$ |  | $\begin{aligned} & 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} \mathrm{IOL} & =48 \mathrm{~mA} \\ \mathrm{IOL} & =64 \mathrm{~mA} \end{aligned}$ |
| IIH | Input HIGH Current |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 \mathrm{~V} \\ & V_{I N}=V_{C C} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| ill | Input LOW Current |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V} \\ & V_{I N}=0.0 \mathrm{~V} \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{D}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| IOZH | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| lozl | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | $0-5.5 \mathrm{~V}$ | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| ICEX | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $\underline{\text { IzZ }}$ | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| ${ }^{\text {I CCH }}$ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{CC}} \\ & \text { All Others at } V_{C C} \text { or } G N D \end{aligned}$ |
| ${ }^{\text {ICCT }}$ | Additional $\mathrm{I}_{\mathrm{CC}} /$ Input Outputs Enabled <br>  Outputs TRI-STATE <br> Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | mA <br> mA <br> mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or } G N D \end{aligned}$ |
| ICCD | Dynamic ICC <br> (Note 2)$\quad$ No Load |  | 0.1 | mA/ <br> MHz | Max | Outputs Open $\overline{O E}=$ GND, (Note 1) One Bit Toggling, 50\% Duty Cycle |

Note 1: For 8 bits toggling, $I_{C C D}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

DC Electrical Characteristics (solc package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $C_{L}=50 \mathrm{pF}, R_{L}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.8 | 1.2 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -1.2 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| VohV | Minimum High Level Dynamic Output Voltage | 2.0 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.7 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $0 V$ to $3 V$. One output at Low. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching 0 V to 3 V . Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\mathrm{IL}} \mathrm{D}$ ), OV to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as (n). $n-1$ data inputs are driven $O V$ to $3 V$. One output HIGH. Guaranteed, but not tested.

## AC Electrical Characteristics: See Section 2 for Waveforms (SOIC and SSOP package)

| Symbol | Parameter | 74ABTC |  |  | 54ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{A}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\mathrm{D}_{\mathrm{n}}$ to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \text { tphz } \\ & \text { tpLZ } \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABTC |  |  | 54ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{A}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(\mathrm{~L}) \end{aligned}$ | Setup Time, HIGH or LOW D $n$ to LE |  |  |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{n}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $D_{n}$ to LE |  |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2-6 |
| $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ | Pulse Width, LE HIGH |  | . |  |  |  | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  | ns | 2-3 |

Extended AC Electrical Characteristics: See Section 2 for Waveforms
(SOIC package)

| Symbol | Parameter | 74ABTC |  | 74ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 5) } \end{gathered}$ |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $D_{n} \text { to } O_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $L E$ to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  |  |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with'250 pF load capacitors in plce of the 50 pF load capacitors in the standard AC load. This specificaiton pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.
Skew (SOIC package) (Note 3)

| Symbol | Parameter | 74ABTC | 74ABTC | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 4) |  |  |
|  |  | Max | Max |  |  |
| tosul <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| tps (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 3.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW ( $\mathrm{t}_{\mathrm{OSHL}}$ ), LOW to HIGH ( t OSLH), or any combination switching LOW to HIGH and/or HIGH to LOW ( $\mathrm{t}_{\mathrm{OsT}}$ ). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{C}}$ ) from device to device. This specification is guaranteed but not tested. Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., alf LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\left(\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} 5^{\circ} \mathbf{C}\right.$ |
| :--- | :--- | :---: | :---: | :--- |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ (Note 1) | Output Capacitance | 9 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: $\mathrm{C}_{\text {OUT }}$ is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

National Semiconductor

## 54ABT/74ABT374C Octal D-Type Flip-Flop with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT374C is an octal D-type flip-flop featuring separate D-type inputs for each flip-flop and TRI-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable ( $\overline{O E}$ ) are common to all flip-flops.

## Features

- Edge-triggered D-type inputs
- Buffered positive edge-triggered clock
- TRI-STATE outputs for bus-oriented applications
- Output sink capability of 64 mA , source capability of 32 mA

■ Guaranteed output skew

- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
■ Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection

■ High impedance glitch free bus loading during entire power up and power down cycle

- Non-destructive hot insertion capability
- Disable time less than enable time to avoid bus contention

Ordering Code: See Section 11

## Connection Diagrams



TL/F/11510-2

TL/F/11510-1

## Pin Descriptions

| Pin <br> Names | Description |
| :--- | :--- |
| $D_{0}-D_{7}$ | Data Inputs |
| $C P$ | Clock Pulse Input (Active Rising Edge) |
| $\overline{O E}$ | TRI-STATE Output Enable Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | TRI-STATE Outputs |

Preliminary Data
National Semiconductor reserves the right to make changes at any time without notice.

Functional Description
The 'ABT374C consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable ( $\overline{\mathrm{OE}})$ LOW, the contents of the eight flip-flops are available at the outputs. When $\overline{O E}$ is HIGH, the outputs are in a high impedance state. Operation of the $\overline{O E}$ input does not affect the state of the flip-flops.

Function Table

| Inputs |  | Internal | Outputs | Function |  |
| :--- | :--- | :--- | :---: | :---: | :--- |
| $\overline{O E}$ | CP | D | Q | O |  |
| H | H | L | NC | Z | Hold |
| H | H | H | NC | Z | Hold |
| H | - | L | L | Z | Load |
| H | - | H | H | Z | Load |
| L | L | L | L | L | Data Available |
| L | H | H | H | H | Data Available |
| L | H | L | NC | NC | No Change in Data |
| L | H | H | NC | NC | No Change in Data |

[^1]
## Logic Diagram



TL/F/T1510-3
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availablity and specifications.

Storage Temperature
Ambient Temperature under Bias Junction Temperature under Bias Ceramic
Plastic
$V_{C c}$ Pin Potential to Ground Pin
Input Voltage (Note 2) Input Current (Note 2) Voltage Applied to Any Output in the Disabled or Power-Off State $\quad-0.5 \mathrm{~V}$ to 5.5 V in the HIGH State Current Applied to Output in LOW State (Max)
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{mA})$

## DC Electrical Characteristics

| Symbol | Parameter | ABT374C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage 54ABT/74ABT | 2.5 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA}$ |
|  | 54ABT | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA}$ |
|  | 74ABT | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | $\begin{array}{ll}\text { Output LOW Voltage } & \begin{array}{l}54 \mathrm{ABT} \\ 74 \mathrm{ABT}\end{array} \\ & \end{array}$ |  | $\begin{aligned} & 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{IOL}=48 \mathrm{~mA} \\ & \mathrm{IOL}=64 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 V \\ & V_{I N}=V_{C C} \\ & \hline \end{aligned}$ |
| Iovi | Input HIGH Current Breakdown Test |  | 7 | 1 HA | Max | $\mathrm{V}_{\text {昭 }}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=0.5 \mathrm{~V} \\ & V_{\text {IN }}=0.0 \mathrm{~V} \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\begin{array}{\|l} \hline \mathrm{I}_{\mathrm{D}}=1.9 \mu \mathrm{~A} \\ \text { All Other Pins Grounded } \end{array}$ |
| lozh | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| lozl | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| ICEX | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others $\mathrm{V}_{\text {CC }}$ or GND |
| ICCH | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | $\overline{O E}=V_{C C}$ A All Others at $V_{C C}$ or GND |
| ICCT | Additional $\mathrm{I}_{\mathrm{CC}} /$ Input Outputs Enabled <br>  Outputs TRI-STATE <br> Outputs TRI-STATE  |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 2.5 \end{aligned}$ | mA <br> mA <br> mA | Max | $\begin{aligned} & \hline V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or } G N D \\ & \hline \end{aligned}$ |
| ICCD | Dynamic ICC $\quad$ No Load (Note 2) |  | 0.1 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ | Max | $\begin{array}{\|l} \hline \text { Outputs Open } \\ \text { OE = GND, (Note 1) } \\ \text { One Bit Toggling, 50\% Duty Cycle } \\ \hline \end{array}$ |

Note 1: For 8-bit toggling, $\mathrm{I}_{\mathrm{CCD}}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (solc package)

| Symbol | Parameter | Min | Typ | Max | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions $C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Volp | Quiet Output Maximum Dynamic V OL |  | 0.8 | 1.2 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $V_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -1.2 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.0 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.2 | 0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output at Low. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), OV to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for Waveforms (SOIC and SSOP package)

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min |  | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Max Clock Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \text { tpZH } \\ & \mathrm{t}_{\mathrm{pZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \text { tphz } \\ & \text { tpLZ } \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |

AC Operating Requirements: See Section 2 for Wavetorms

| Symbol | Parameter | 74ABT |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW D $n$ to CP | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \end{aligned}$ | Hold Time, HIGH or LOW D $n$ to CP | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(L) \\ & \hline \end{aligned}$ | Pulse Width, CP HIGH or LOW | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  |  |  | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  | ns | 2-3 |

Extended AC Electrical Characteristics: See Section 2 for Waveforms (SOIC package)

| Symbol | Parameter | 74ABTC |  | 74ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 5) } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{array}{r} 6.5 \\ 6.5 \\ \hline \end{array}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{array}{r} \mathrm{t}_{\mathrm{PZH}} \\ \mathrm{t}_{\mathrm{PZL}} \\ \hline \end{array}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{array}{r} 6.5 \\ 6.5 \\ \hline \end{array}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 10.0 \\ 12.0 \\ \hline \end{array}$ | ns | 2-4 |
| $\begin{array}{r} \mathrm{t}_{\mathrm{PHZ}} \\ \mathrm{t}_{\mathrm{PZL}} \\ \hline \end{array}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in plce of the 50 pF load capacitors in the standard AC load. This specificaiton pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The fimits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay Time is dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.
Skew (SOIC package) (Note 3)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth (Note 1) | Pin to Pin Skew <br> LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| tos (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 3.6 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (OSHU), LOW to HIGH (tosLh), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions $\left(\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}^{\circ} \mathbf{C}\right)$ |
| :---: | :---: | :---: | :---: | :--- |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: Cout is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

## 54ABT/74ABT541C Octal Buffer/Line Driver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT541C is an octal buffer and line driver with TRISTATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver. The 'ABT541C is similar to the 'ABT244C with broadside pinout.

## Features

■ Non-inverting buffers

- Output sink capability of 64 mA , source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability
- Flow-through pinout for ease of PC board layout
- Disable time less than enable time to avoid bus contention


## Ordering Code: See Section 11

## Connection Diagrams

Pin Assignment for DIP, SOIC and Flatpak


TL/F/11501-1

## Truth Table

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\overline{\mathrm{OE}}_{\mathbf{2}}$ | I | $\mathrm{ABT541C}$ |
| L | L | H | H |
| H | X | X | Z |
| X | H | X | Z |
| L | L | L | L |

[^2]| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input (Active Low) |
| $\mathrm{I}_{\mathrm{O}}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |



Absolute Maximum Ratings (Note 1)
If Military/Aerospace specifled devices are required, please contact the Natlonal Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Junction Temperature under Bias

## Ceramic

$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
Plastic
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output
in the Disabled or
Power-Off State
-0.5 V to 5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

Current Applied to Output in LOW State (Max)

## DC Latchup Source Current

$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O) 10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating

 ConditionsFree Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |
| Minimum Input Edge Rate | $(\Delta \mathrm{V} / \Delta \mathrm{t})$ |
| Data Input | $50 \mathrm{mV} / \mathrm{ns}$ |
| Enable Input | $20 \mathrm{mV} / \mathrm{ns}$ |

DC Electrical Characteristics

| Symbol | Parameter | ABT541C |  | Units | $V_{c c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $54 \mathrm{ABT} / 74 \mathrm{ABT}$ <br> 54 ABT  <br> 74 ABT  | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ | Min <br> Min <br> Min | $\begin{aligned} & \mathrm{IOH}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{IOH}_{\mathrm{OH}}=-12 \mathrm{~mA} \\ & \mathrm{IOH}_{\mathrm{OH}}=-32 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | $\begin{array}{ll}\text { Output LOW Voltage } & 54 \mathrm{ABT} \\ & 74 \mathrm{ABT}\end{array}$ |  | $\begin{aligned} & 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{IOL}=48 \mathrm{~mA} \\ & \mathrm{IOL}=64 \mathrm{~mA} \end{aligned}$ |
| ${ }_{I H}$ | Input HIGH Current |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  | $\begin{array}{r} -5 \\ -5 \end{array}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=0.5 \mathrm{~V} \\ & V_{\text {IN }}=0.0 \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\begin{array}{\|l\|} \hline \mathrm{I}_{1}=1.9 \mu \mathrm{~A} \\ \text { All Other Pins Grounded } \end{array}$ |
| lozh | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \mathrm{OE}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| lozl | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| ICEX | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| lzz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| ${ }^{\mathrm{ICCH}}$ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \hline \overline{O E}_{n}=v_{C C} \\ & \text { All Others at } v_{C C} \text { or Ground } \end{aligned}$ |
| $I_{\text {CCT }}$ | Additional $\mathrm{ICC}_{\mathrm{C}} /$ Input Outputs Enabled <br>  Outputs TRI-STATE <br>  Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | mA <br> mA <br> $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 V \\ & \text { Enable Input } V_{I}=V_{C C}-2.1 V \\ & \text { Data Input } V_{1}=V_{C C}-2.1 V \text {; } \\ & \text { All Others at } V_{C C} \text { or Ground } \\ & \hline \end{aligned}$ |
| ICCD | Dynamic ICC  <br> (Note 2) No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA/} \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open, $\overline{\mathrm{OE}}_{\mathrm{n}}=\mathrm{GND}$, One Bit Toggling (Note 1), 50\% Duty Cycle |

Note 1: For 8 bits toggling, $I_{C C D}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (soic package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.7 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.3 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.4 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |
| VILD | Maximum Low Level Dynamic Input Voltage |  | 1.1 | 0.6 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as (n). $n-1$ data inputs are driven $0 V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $0 V$ to $3 V$. Input-under-test switching: $3 V$ to threshold ( $V_{I L O}$ ), 0 V to threshold ( $V_{I H D}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven 0 V to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (solc and SSOP package) : See Section 2

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & V_{C C}=+5 \mathrm{~V} \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Outputs |  | $\begin{aligned} & 2.0 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \text { tpZH } \\ & t_{\text {pZL }} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.1 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & t_{\text {PHZ }} \\ & t_{P L Z} \end{aligned}$ | Output Disable Time | 1.0 1.0 | $\begin{aligned} & 3.5 \\ & 3.1 \end{aligned}$ | $\begin{aligned} & 5.6 \\ & 5.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 5.6 \\ & 5.6 \end{aligned}$ | ns | $2 \cdot 4$ |

Extended AC Electrical Characteristics(SO|C package) : See Section 2

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 9.5 \\ 10.5 \end{gathered}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 5.6 \\ & 5.6 \end{aligned}$ |  |  |  |  | ns | 2-4 |

[^3]Skew (solc package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew, HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew, LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| ${ }^{\text {tpS }}$ (Note 5) | Duty Cycle, LH/HL Skew | 2.0 | 3.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew, LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| $t_{P V}$ <br> (Note 2) | Device to Device Skew, LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tosLh), or any combination switching LOW to HIGH and/or HIGH to LOW ( OST ). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: COUT is measured at frequency of $f=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.


$\mathbf{t}_{\mathbf{p Z L}}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching


TL/F/11501-19
$t_{P L Z}$ vs Temperature ( $T_{A}$ )
$C_{L}=\mathbf{5 0 p F}, 1$ Output Switching

$t_{\text {PLZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=50 \mathrm{pF}, 8$ Outputs Switching

$t_{\mathrm{PHZ}}$ vs Temperature ( $\mathrm{T}_{\mathbf{A}}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1$ Output Switching


Dashed lines represent design characteristics; for specified guarantees refer to AC Characteristics Table.
$t_{\text {PZH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching

$t_{\text {PZH }}$ vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

$t_{\text {PLH }}$ and $\mathrm{t}_{\text {PHL }}$ vs Number Outputs Switching
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$

$t_{\mathrm{PHZ}}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching

$t_{\text {PZL }}$ vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=2 \mathbf{5 1}^{\circ} \mathrm{C}$


Icc vs Frequency,
Average, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$,
All Outputs Unloaded/Unterminated


[^4]
## 54ABT/74ABT543C Octal Latched Transceiver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT543C octal transceiver contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow.

## Features

- Back-to-back registers for storage
- Bidirectional data path
- $A$ and $B$ outputs have current sourcing capability of 32 mA and current sinking capability of 64 mA
- Separate controls for data flow in each direction
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability


## Ordering Code: See Section 11

## Pin Descriptions

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OEAB}}, \overline{\mathrm{OEBA}}$ | Output Enable Inputs |
| $\overline{\mathrm{LEAB}}, \overline{\mathrm{LEBA}}$ | Latch Enable Inputs |
| $\overline{\mathrm{CEAB}}, \overline{\mathrm{CEBA}}$ | Chip Enable Inputs |
| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | Side A Inputs or |
|  | TRI-STATE Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{7}$ | Side B Inputs or |
|  | TRI-STATE Outputs |

## Connection Diagrams

Pin Assignment for DIP, SOIC and Flatpak


TL/F/11508-1

Pin Assignment
for LCC
$A_{6} A_{5} A_{4} N C A_{3} A_{2} A_{1}$



TL/F/11508-2

## Functional Description

The 'ABT543C contains two sets of D-type latches, with separate input and output controls for each. For data flow from $A$ to $B$, for example, the $A$ to $B$ Enable ( $\overline{C E A B}$ ) input must be low in order to enter data from the A port or take data from the B port as indicated in the Data I/O Control Table. With CEAB low, a low signal on (LEAB) input makes the $A$ to $B$ latches transparent; a subsequent low to high transition of the $\overline{L E A B}$ line puts the $A$ latches in the storage mode and their outputs no longer change with the $A$ inputs. With $\overline{C E A B}$ and $\overline{O E A B}$ both low, the $B$ output buffers are active and reflect the data present on the output of the $A$ latches. Control of data flow from $B$ to $A$ is similar, but using the $\overline{C E B A}, \overline{L E B A}$ and $\overline{O E B A}$.

Data I/O Control Table

| Inputs |  |  | Latch Status | Output Buffers |
| :---: | :---: | :---: | :---: | :---: |
| CEAB | $\overline{\text { LEAB }}$ | $\overline{\text { OEAB }}$ |  |  |
| H | X | X | Latched | High Z |
| X | H | X | Latched | - |
| L | L | X | Transparent | - |
| X | X | H | - | High Z |
| L | X | L | - | Driving |

$H=$ High Voltage Level
$\mathrm{L}=$ Low Voltage Level
$X=$ Immaterial

Logic Diagram


Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
Ceramic
Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the HIGH State
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2; Either voltage limit or current limit is sufficient to protect inputs.

## DC Electrical Characteristics

| Symbol | Parameter | ABT543C |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized HIGH Signal |
| $V_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $54 \mathrm{ABT} / 74 \mathrm{ABT}$ <br>   <br> 54 ABT  <br> 74 ABT $\|$ | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA},\left(\mathrm{~A}_{n}, B_{n}\right) \\ & \mathrm{IOH}_{\mathrm{OH}}=-24 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{IOH}_{\mathrm{OH}}=-32 \mathrm{~mA},\left(\mathrm{~A}_{n}, B_{n}\right) \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage $\begin{aligned} 54 \mathrm{ABT} \\ \\ 74 \mathrm{ABT}\end{aligned}$ |  |  | $\begin{aligned} & 0.55 \\ & 0.55 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, (Non-I/O Pins) All Other Pins Grounded |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{I N}=2.7 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ (Non-I/O Pins) |
| l ${ }_{\text {BVI }}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 \mathrm{IN}}=7.0 \mathrm{~V}$ (Non-1/O Pins) |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
| $\mathrm{I}_{\text {IL }}$ | Input LOW Current |  |  | -5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 \mathrm{~N}}=0.5 \mathrm{~V}$ or 0V (Non-I/O Pins) |
| $\mathrm{IIH}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0V-5.5V | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \\ & \overline{\mathrm{OEAB}} \text { or } \overline{\mathrm{CEAB}}=2 \mathrm{~V} \end{aligned}$ |
| $\mathrm{IIL}^{+} \mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | OV-5.5V | $\begin{aligned} & V_{\text {OUT }}=0.5 \mathrm{~V}\left(A_{n}, B_{n}\right) ; \\ & \overline{O E A B} \text { or } \overline{C E A B}=2 \mathrm{~V} \end{aligned}$ |
| los | Output Short-Circuit Current | -100 |  | -275 | mA | Max | $V_{\text {OUT }}=O V\left(A_{n}, B_{n}\right)$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{C C}\left(A_{n}, B_{n}\right)$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0V | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(A_{n}, \mathrm{~B}_{n}\right)$; All Others GND |
| ICCH | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| 1 CCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | Outputs TRI-STATE All Others at $V_{C C}$ or GND |


| DC Electrical Characteristics (Continued) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter |  | ABT543C |  |  | Units | Vcc | Conditions |
|  |  |  | Min | Typ | Max |  |  |  |
| ICCT | Additional ICCO |  |  |  | 2.5 | mA | Max | $\begin{aligned} & v_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or GND } \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{\mathrm{CCD}}$ | Dynamic Icc <br> (Note 2) | No Load |  |  | 0.18 | $\mathrm{mA} / \mathrm{MHz}$ | Max | Outputs Open, $\overline{C E A B}$ and $\overline{O E A B}=G N D$, $\overline{C E B A}=V_{C C}$, One Bit Toggling, 50\% Duty Cycle, (Note 1) |

Note 1: For 8 -bit toggling. $\mathrm{I}_{\mathrm{CCD}}<1.4 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (SoIC Package)

| Symbol | Parameter | Min | Typ | Max | Units | $\mathrm{V}_{\mathrm{cc}}$ | $\begin{aligned} & \text { Conditions } \\ & C_{L}=50 \mathrm{pF}, \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.7 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| Volv | Quiet Output Minimum Dynamic V OL | $-1.2$ | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\mathrm{OHV}}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.7 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 0.7 | 0.9 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as $(\mathrm{n})$. $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\text {ILD }}$ ), OV to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ).
Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n , $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (SOIC and SSOP Packages): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> ${ }^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | 1.5 | 3.1 | 4.8 |  |  | 1.5 | 4.8 | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> ${ }^{t_{\mathrm{PHL}}}$ | Propagation Delay $\overline{\text { LEAB }}$ to $B_{n}$, $\overline{\text { EEBA }}$ to $A_{n}$ | 1.5 |  | 5.3 |  |  | 1.5 | 5.3 | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZLL}} \\ & \hline \end{aligned}$ | Enable Time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ | 1.5 | 3.6 | 5.8 |  |  | 1.5 | 5.8 | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Disable Time } \\ & \overline{\text { CEBA }} \text { or } \overline{\text { CEAB }} \text { to } A_{n} \text { or } B_{n} \end{aligned}$ | 1.5 | 4.0 | 6.5 |  |  | 1.5 | 6.5 | ns | 2-4 |

AC Operating Requirements (SOIC and SSOP Packages): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{ts}(\mathrm{H}) \\ & \mathrm{ts}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW $A_{n}$ or $B_{n}$ to $\overline{L E B A}$ or $\overline{L E A B}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(L) \end{aligned}$ | Hold Time, HIGH or LOW $A_{n}$ or $B_{n}$ to $\overline{\text { LEBA }}$ or LEAB | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  |  |  | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $t_{\text {W }}(L)$ | Pulse Width, LOW | 3.0 |  |  |  | 3.0 |  | ns | 2-3 |

Extended AC Electrical Characteristics (SOIC Package): See Section 2

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 1 \text { Output Switching } \\ \text { (Note 5) } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Progagation Delay $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ |  | $\begin{aligned} & 6.2 \\ & 6.2 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 7.5 \\ 7.5 \\ \hline \end{array}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Progagation Delay } \\ & \overline{L E A B} \text { to } B_{n}, \overline{\text { LEBA }} \text { to } A_{n} \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 10.5 \\ 10.5 \\ \hline \end{array}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZLL}} \end{aligned}$ | $\begin{aligned} & \text { Output Enable Time } \\ & \overline{O E B A} \text { or } \overline{O E A B} \text { to } A_{n} \text { or } B_{n} \\ & \overline{C E B A} \text { or } \overline{C E A B} \text { to } A_{n} \text { or } B_{n} \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 7.5 \\ & 7.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 8.5 \\ 8.5 \\ \hline \end{array}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 11.0 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\text {PHZ }} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ $\overline{C E B A}$ or $\overline{C E A B}$ to $A_{n}$ or $B_{n}$ | $\begin{array}{r} 1.5 \\ 1.5 \end{array}$ |  | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ |  |  |  |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet

| Skew (SOIC Package) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| ${ }^{\text {toshL }}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.0 | 2.0 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.3 | 2.0 | ns | 2-15 |
| tps <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 4.0 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 4.0 | ns | 2-19 |
| tpv <br> (Note 2) | Device to Device Skew <br> LH/HL Transitions | 2.5 | 4.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW ( $\mathrm{tOSHL}^{2}$ ), LOW to HIGH ( OSLH ), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$ ) from device to device. This specification is guaranteed but not tested. Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions: $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=\mathrm{OV}($ non $\mathrm{I} / \mathrm{O}$ pins $)$ |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ (Note 1) | Output Capacitance | 11.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

Note 1: $\mathrm{C}_{\mid / O}$ is measured at frequency, $\mathrm{f}=1 \mathrm{MHz}$, PER MLT-STD-8838, METHOD 3012.

## 54ABT/74ABT573C Octal D-Type Latch with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT573C is an octal latch with buffered common Latch Enable (LE) and buffered common Output Enable ( $\overline{\mathrm{OE}}$ ) inputs.
This device is functionally identical to the 'ABT373C but has different pinouts.

## Features

- Inputs and outputs on opposite sides of package allow easy interface with microprocessors
- Useful as input or output port for microprocessors
- Functionally identical to 'ABT373C
- TRI-STATE outputs for bus interfacing
- Output sink capability of 64 mA , source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch-free bus loading during entire power up and power down
- Nondestructive hot insertion capability
- Disable Time less than enable time to avoid bus contention.


## Ordering Code: See Section 11

## Connection Diagrams




14 15161118
$\begin{array}{lllll}O_{5} & O_{4} & O_{3} & O_{2} & O_{1}\end{array}$
TL/F/11548-2

Preliminary Data
National Semiconductor reserves the right to make changes at any time without notice.

## Functional Description

The 'ABT573C contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $D_{n}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enab:' ( $\overline{O E}$ ) input. When $\overline{O E}$ is LOW, the buffers are in the bi-state mode. When $\overline{O E}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

Function Table

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | LE | $\mathbf{D}$ | $\mathbf{O}$ |
| L | H | H | H |
| L | H | L | L |
| L | L | X | $\mathrm{O}_{0}$ |
| H | X | X | Z |

$H=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
$\mathrm{O}_{0}=$ Value stored from previous clock cycle

## Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.


## ESD Last Passing Voltage (Min), HBM

1000 V
DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O)
10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature
Military $\quad-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

Commercial $\quad-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Supply Voltage
Military $\quad+4.5 \mathrm{~V}$ to +5.5 V
Commercial
Minimum Input Edge Rate
+4.5 V to +5.5 V
( $\Delta V / \Delta t)$
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter | ABT573C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 | . | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{l}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $54 \mathrm{ABT} / 74 \mathrm{ABT}$ <br> 54 ABT  <br>  74 ABT | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \end{aligned}$ |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage 54ABT <br>  74 ABT |  | $\begin{aligned} & 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA} \end{aligned}$ |
| IIH | Input HIGH Current |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 V \\ & V_{I N}=V_{C C} \\ & \hline \end{aligned}$ |
| IBVI | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| ILL | Input LOW Current |  | $\begin{array}{r} -5 \\ -5 \end{array}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V} \\ & V_{I N}=0.0 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\begin{array}{\|l} \mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A} \\ \text { All Other Pins Grounded } \end{array}$ |
| IOZH | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| lozl | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {CEX }}$ | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| IzZ | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{CC}} \\ & \text { All Others at } V_{C C} \text { or } G N D \end{aligned}$ |
| ${ }^{\text {ICCT }}$ | Additional ICC/Input <br> Outputs Enabled <br> Outputs TRI-STATE <br> Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 2.5 \end{aligned}$ | mA <br> mA <br> mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or GND } \\ & \hline \end{aligned}$ |
| ICCD | Dynamic ICC (Note 2) $\quad$ No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA/} \\ & \mathrm{MHz} \end{aligned}$ | Max | $\begin{aligned} & \text { Outputs Open } \\ & \overline{\text { OE }=\text { GND, (Note 1) }} \\ & \text { One Bit Toggling, } 50 \% \text { Duty Cycle } \end{aligned}$ |

Note 1: For 8 bits toggling, $I_{C C D}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed but not tested.

## DC Electrical Characteristics (SOIC package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $C_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.8 | 1.2 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $V_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -1.2 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.0 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.2 | 0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( n ) switching. $\mathrm{n}-1$ inputs switching OV to 3 V . Input-under-test switching: 3 V to threshold ( $\mathrm{V}_{\text {ILD }}$ ), OV to threshold ( $\mathrm{V}_{\text {IHD }}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.

AC Electrical Characteristics: See Section 2 for Waveforms (SOIC and SSOP package)

| Symbol | Parameter | 74ABTC |  |  | 54ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{D}_{\mathrm{n}} \text { to } \mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 6.5 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 6.0 \\ & 6.5 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LE to $O_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 6.5 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 6.0 \\ 6.5 \\ \hline \end{array}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 6.5 \\ 6.5 \\ \hline \end{array}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \text { tpHZ } \\ & \text { tpLZ } \\ & \hline \end{aligned}$ | Output Disable Time Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | 6.0 6.0 |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & \hline \end{aligned}$ | ns | 2-4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABTC |  |  | 54ABTC |  | 74ABTC |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Set Time, HIGH or LOW $D_{n}$ to LE |  |  |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $D_{n}$ to LE |  | . |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2-6 |
| $t_{w}(\mathrm{H})$ | Pulse Width, LE HIGH |  |  |  |  |  | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  | ns | 2-3 |

Extended AC Electrical Characteristics: See Section 2 for Waveforms (solc package)

| Symbol | Parameter | 74ABTC |  | 74ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note } 5 \text { ) } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $D_{n} \text { to } O_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 9.0 \end{aligned}$ | ns | 2-3,5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \end{aligned}$ | ns | 2-3,5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pzH}} \\ & \mathrm{t}_{\mathrm{pzL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 13.0 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ |  |  |  |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.
Skew (SOIC package) (Note 3)

| Symbol | Parameter | 74ABTC | 74ABTC | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| tOSHL <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| tps (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 3.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| tpV (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (OSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{C}}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\left(\mathrm{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}\right)$ |
| :--- | :--- | :---: | :---: | :--- |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ (Note 1) | Output Capacitance | 9 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: COUT is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$ per MIL-STD-883B, Method 3012.

## 54ABT/74ABT574C Octal D-Type Flip-Flop with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT574C is an octal flip-flop with a buffered common Clock (CP) and a buffered common Output Enable ( $\overline{\mathrm{OE}}$ ). The information presented to the D inputs is stored in the flip-flops on the LOW-to-HIGH Clock (CP) transition.
The device is functionally identical to the 'ABT374C except for the pinouts.

## Features

- Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
- Useful as input or output port for microprocessors
- Functionally identical to 'ABT374C
- TRI-STATE outputs for bus-oriented applications
- Output sink capability of 64 mA , source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
■ Guaranteed simultaneous switching, noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability
- Disable time less than enable time to avoid bus contention


## Ordering Code: See Section 11

## Connection Diagrams



Pin Assignment for LCC


TL/F/11511-2

TL/F/11511-1

## Pin Descriptions

| Pin <br> Names | Description |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs |
| CP | Clock Pulse Input (Active Rising Edge) |
| $\overline{\mathrm{OE}}$ | TRI-STATE Output Enable Input (Active LOW) |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | TRI-STATE Outputs |

## Functional Description

The 'ABT574C consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When OE is HIGH, the outputs are in a high impedance state. Operation of the $\overline{O E}$ input does not affect the state of the flip-flops.

Function Table

| Inputs |  |  | Internal | Outputs | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{O E}$ | CP | D | Q | 0 |  |
| H | HorL | L | NC | Z | Hold |
| H | Hor L | H | NC | Z | Hold |
| H | $\bigcirc$ | L | L | Z | Load |
| H | $\checkmark$ | H | H | Z | Load |
| L | $\checkmark$ | L | L | L | Data Available |
| L | $\checkmark$ | H | H | H | Data Available |
| L | HorL | L | NC | NC | No Change in Data |
| L | HorL | H | NC | NC | No Change in Data |

H $=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
$Z=$ High Impedance
F $=$ LOW-to-HIGH Transition
$N C=$ No Change

## Logic Diagram



TL/F/11511-3
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.


DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O)
10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

( $\Delta \mathrm{V} / \Delta \mathrm{t}$ )
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$
$100 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter |  | ABT574C |  | Units | $\mathrm{V}_{\mathrm{Cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{array}{r} \hline 54 \mathrm{ABT} / 74 \mathrm{ABT} \\ 54 \mathrm{ABT} \\ 74 \mathrm{ABT} \\ \hline \end{array}$ | 2.5 |  | V | Min | $\mathrm{IOH}=-3 \mathrm{~mA}$ |
|  |  |  | 2.0 |  | V | Min | $\mathrm{IOH}=-12 \mathrm{~mA}$ |
|  |  |  | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage |  |  | $\begin{aligned} & 0.55 \\ & 0.55 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} \\ & \mathrm{IOL}=64 \mathrm{~mA} \\ & \hline \end{aligned}$ |
| IIH | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 V \\ & V_{I N}=V_{C C} \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{\text {BVI }}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| $\mathrm{i}_{\mathrm{IL}}$ | input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=0.5 \mathrm{~V} \\ & V_{\text {IN }}=0.0 \mathrm{~V} \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test |  | 4.75 |  | V | 0.0 | $I_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| ${ }_{\text {IOZH }}$ | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $V_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current |  | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| $I_{\text {CEX }}$ | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Other GND |
| ${ }^{\text {ICCH }}$ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{O E}=V_{C C} \\ & \text { All Others at } V_{C C} \text { or } G N D \end{aligned}$ |
| ${ }^{\text {CCCT }}$ | Additional $\mathrm{ICC} /$ Input | Outputs Enabled <br> Outputs TRI-STATE <br> Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ | Max | $\begin{array}{\|l} \hline V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { All Others at } V_{C C} \text { or } G N D . \end{array}$ |
| ICCD | Dynamic lcc (Note 2) | No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA/} \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open, $\overline{\mathrm{EE}}=\mathrm{GND}$, One Bit Toggling (Note 1), 50\% Duty Cycle |

Note 1: For 8 -bit toggling, $I_{C C D}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (solc package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OLP | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.6 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| Volv | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.5 | -1.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.0 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $V_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.2 | 0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One cutput at Low. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching OV to 3 V . Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), OV to threshold ( $\mathrm{V}_{1 H D}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as $(n) . n-1$ data inputs are driven $O V$ to $3 V$. One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for waveforms (SOIC and SSOP Package)

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Max Clock Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $\begin{aligned} & t_{\text {tPL }} \\ & t_{\text {PHL }} \\ & \hline \end{aligned}$ | Propagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2.4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW $D_{n}$ to CP |  |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \end{aligned}$ | Hold Time, HIGH or LOW D $n$ to CP |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(L) \end{aligned}$ | Pulse Width, CP, HIGH or LOW |  |  |  | . | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  | ns | 2-3 |

Extended AC Electrical Characteristics: See Section 2 for Waveforms
(SOIC package)

| Symbol | Parameter | 74ABTC |  | 74ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note } 5) \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| ${ }^{\text {tpLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay CP to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{pZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  |  |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in plce of the 50 pF load capacitors in the standard AC load. This specificaiton pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE Delay Times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.
Skew (SOIC package) (Note 3)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 4) |  |  |
|  |  | Max | Max |  |  |
| $\mathrm{t}_{\mathrm{OSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| $t_{P S}$ <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 3.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| $t_{p V}$ (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW ( $\mathrm{t}_{\mathrm{OSHL}}$ ), LOW to HIGH ( $\mathrm{t} \mathbf{O S L H}$ ), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{Cc}}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathrm{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}$ |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: $\mathrm{C}_{\text {OUT }}$ is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

## 54ABT/74ABT646C

Octal Transceiver/Register with TRI-STATE® Outputs

## General Description

The 'ABT646C consists of bus transceiver circuits with TRISTATE, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the $A$ or $B$ bus will be clocked into the registers as the appropriate clock pin goes to a high logic level. Control $\overline{O E}$ and direction pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the A or the B register or in both. The select controls can multiplex stored and real-time (transparent mode) data. The direction control determines which bus will receive data when the enable control $\overline{O E}$ is Active LOW. In the isolation mode (control OE HIGH), A data may be stored in the $B$ register and/or $B$ data may be stored in the $A$ register.

## Features

- Independent registers for $A$ and $B$ buses
m Multiplexed real-time and stored data
- A and B output sink capability of 64 mA , source capability of 32 mA
- Guaranteed output skew

■ Guaranteed multiple output switching specifications

- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability


## Ordering Code: See Section 11

Pin Descriptions

| Pin Names | Description |
| :--- | :--- |
| $A_{0}-A_{7}$ | Data Register A Inputs/ |
|  | TRI-STATE Outputs |
| $B_{0}-B_{7}$ | Data Register B Inputs/ |
|  | TRI-STATE Outputs |
| CPAB, CPBA | Clock Pulse Inputs |
| SAB, SBA | Select Inputs |
| $\overline{O E}$ | Output Enable Input |
| DIR | Direction Control Input |

## Connection Diagrams

Pin Assignment for DIP, SOIC and Flatpak


TL/F/10978-3




FIGURE 2


TL/F/10978-7
FIGURE 3


TL/F/10978-8
FIGURE 4

| Inputs |  |  |  |  |  | Data 1/0* |  | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OE | DIR | CPAB | CPBA | SAB | SBA | $A_{0}-A_{7}$ | $\mathrm{B}_{0}-\mathrm{B}_{7}$ |  |
| $\begin{aligned} & H \\ & H \\ & H \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \end{aligned}$ | $\underset{X}{\text { Hor L }}$ | Hor L X $\Omega$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | Input | Input | Isolation Clock $A_{n}$ Data into A Register Clock $\mathrm{B}_{\mathrm{n}}$ Data into B Register |
| $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\underset{\text { HorL }}{\frac{\mathrm{X}}{-}}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | Input | Output | $A_{n}$ to $B_{n}$-Real Time (Transparent Mode) Clock $A_{n}$ Data into A Register A Register to $\mathrm{B}_{\mathrm{n}}$ (Stored Mode) Clock $A_{n}$ Data into $A$ Register and Output to $B_{n}$ |
| L L L L | $\begin{aligned} & L \\ & L \\ & L \\ & L \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & x \\ & x \end{aligned}$ | $\underset{\sim}{\text { HorL }}$ | $\begin{aligned} & \hline x \\ & x \\ & x \\ & x \\ & x \end{aligned}$ | $\begin{aligned} & L \\ & L \\ & H \\ & H \end{aligned}$ | Output | Input | $B_{n}$ to $A_{n}$-Real Time (Transparent Mode) Clock $B_{n}$ Data into $B$ Register $B$ Register to $A_{n}$ (Stored Mode) Clock $B_{n}$ Data into $B$ Register and Output to $A_{n}$ |

*The data output functions may be enabled or disabled by various signals at the $\bar{O} E$ and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs.
$H=$ HIGH Voltage Level
$L=$ LOW Voltage Level

$$
\begin{aligned}
& \mathrm{X}=\text { Immaterial } \\
& \Omega=\text { LOW-to-HIGH Transition }
\end{aligned}
$$

## Logic Diagram



TL/F/10978-9
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

[^5]Current Applied to Output
in LOW State (Max)
twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{m} A)$
DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O)
10 V

## Recommended Operating Conditions

Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

Minimum Input Edge Rate
$(\Delta V / \Delta t)$
$50 \mathrm{mV} / \mathrm{ns}$
Data Input
$20 \mathrm{mV} / \mathrm{ns}$
$100 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter | ABT646C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | $\begin{array}{\|cc\|} \hline \text { Output HIGH Voltage } & \text { 54ABT/74ABT } \\ & 54 \mathrm{ABT} \\ & 74 \mathrm{ABT} \\ \hline \end{array}$ | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | V | Min | $\begin{aligned} & \mathrm{IOH}^{\prime}=-3 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{IOH}^{2}=-24 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{IOH}_{\mathrm{OH}}=-32 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage $\begin{array}{r}\text { 54ABT } \\ \\ 74 \mathrm{ABT}\end{array}$ |  | 0.55 0.55 | V | Min | $\begin{aligned} & \mathrm{IOL}^{2}=48 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{loL}=64 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right) \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{I}}=1.9 \mu \mathrm{~A}$, (Non-I/O Pins) All Other Pins Grounded |
| $\mathrm{IIH}^{\text {r }}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ (Non-I/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ (Non-I/O Pins) |
| $I_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 N}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| ILL | Input LOW Current |  | -5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 \mathrm{~N}}=0.5 \mathrm{~V}$ or 0V (Non-I/O Pins) |
| $\mathrm{IIH}^{+} \mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0V-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {IL }}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | OV-5.5V | $V_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \overline{O E}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $V_{\text {OUT }}=0 V\left(A_{n}, B_{n}\right)$ |
| ICEX | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}\left(A_{n}, \mathrm{~B}_{n}\right)$ |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 V | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right) ; \\ & \text { All Others GND } \end{aligned}$ |
| ${ }^{\text {ICCH }}$ | Power Supply Current |  | 250 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 30 | mA | Max | All Outputs LOW |
| $\mathrm{I}_{\text {ccz }}$ | Power Supply Current |  | 50 | $\mu \mathrm{A}$ | Max | Outputs TRI-STATE; All Others GND |
| ICCT | Additional ICC/Input |  | 2.5 | mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Other Outputs at } V_{C C} \text { or GND } \end{aligned}$ |
| $I_{\text {CCD }}$ | Dynamic Icc <br> (Note 2) No Load |  | 0.18 | $\mathrm{mA} / \mathrm{MHz}$ | Max | Outputs Open <br> $\overline{O E}$ and DIR = GND, <br> Non-I/O = GND or VCC (Note 1) <br> One Bit toggling, 50\% duty cycle |

Note 1: For 8 -bit toggling, $\mathrm{I}_{\mathrm{CCD}}<1.4 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed but not tested.

DC Electrical Characteristics (solc package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | $\begin{gathered} \text { Conditions } \\ C_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.6 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.2 | -0.9 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.2 | 1.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| VILD | Maximum Low Level Dynamic Input Voltage |  | 0.8 | 0.5 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ) $n-1$ data inputs are driven $Q V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to 3 V . Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\mathrm{IL}} \mathrm{D}$ ), OV to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as (n). n-- 1 data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (SOIC and SSOP package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Max Clock Frequency | 200 |  |  |  |  | 200 |  | MHz |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Clock to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 4.9 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 4.9 \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> ${ }^{\text {t }}$ PHL | Propagation Delay Bus to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay SBA or SAB to $A_{n}$ to $B_{n}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 3.0 \\ & 3.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 5.0 \\ 5.0 \\ \hline \end{array}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Enable Time $\overline{O E}$ to $A_{n}$ or $B_{n}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 3.2 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \\ & \hline \end{aligned}$ | Disable Time $\overline{O E}$ to $A_{n}$ or $B_{n}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 3.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 6.0 \\ 6.0 \\ \hline \end{array}$ | ns | 2.4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Enable Time DIR to $A_{n}$ or $B_{n}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 3.4 \\ & 3.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ |  |  | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | Disable Time DIR to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.8 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2.4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{ts}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{ts}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW Bus to Clock | 1.5 |  |  |  | 1.5 |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{H}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{H}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW Bus to Clock | 1.0 |  |  |  | 1.0 |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{W}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{W}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Pulse Width, HIGH or LOW | 3.0 |  |  |  | 3.0 |  | ns | 2-3 |

Extended AC Electrical Characteristics (SOIC package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay Clock to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay Bus to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \end{aligned}$ | ns | 2-3, 5 |
| tpLH <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay SBA or SAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & t_{\mathrm{PZH}} \\ & t_{\mathrm{PZZ}} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E}_{n}$ or DIR to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 10.5 \end{aligned}$ | ns | 2.4 |
| $\begin{aligned} & t_{\text {PHZ }} \\ & t_{\text {PLZ }} \\ & \hline \end{aligned}$ | Output Disable Time OE $n$ or DIR to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | $2-4$ |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

| Skew (SOIC package) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| $\mathrm{t}_{\mathrm{OSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.5 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 2.0 | ns | 2-15 |
| tps <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 4.0 |  | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 4.0 | ns | 2-19 |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.5 | 4.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW ( $\mathrm{t}_{\mathrm{OST}}$ ). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}($ non $\mathrm{I} / \mathrm{O}$ pins $)$ |
| $\mathrm{C}_{I / O}$ (Note 1) | Output Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

Note 1: $\mathrm{C}_{\mid / \mathrm{O}}$ is measured at frequency, $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

${ }^{\text {tpZL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=50 \mathrm{pF}, 1$ Output Switching $\overline{\mathrm{OE}}$ to Bus

$t_{\text {PHL }}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching
Clock to Bus

$t_{\text {PHL }}$ vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Clock to Bus

$t_{\text {PHL }}$ vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
Clock to Bus

$t_{P L Z}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1$ Output Switching $\overline{\mathrm{OE}}$ to Bus


[^6]

Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.

tpZH vs Load Capacitance 8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ $\overline{\mathrm{OE}}$ to Bus

$t_{\text {PLH }}$ and $t_{\text {PHL }}$ vs Number Output Switching
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, Clock to Bus


Icc vs Frequency, Average,
$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathbf{5 . 5 V}$
All Outputs Unloaded/Unterminated;
All Outputs Switching in phase @ $\mathbf{5 0 \%}$ Duty Cycle


TL/F/10978-35

Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.


Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.

## 54ABT/74ABT652C Octal Transceiver/Register with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT652C consists of bus transceiver circuits with Dtype flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to HIGH logic level. Output Enable pins (OEAB, $\overline{O E B A}$ ) are provided to control the transceiver function.

## Features

- Independent registers for $A$ and $B$ buses
- Multiplexed real-time and stored data
- A and B output sink capability of 64 mA , source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications

■ Output switching specified for both 50 pF and 250 pF loads

- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability

Ordering Code: See Section 11

## Pin Descriptions

| Pin Names | Description |
| :--- | :--- |
| $A_{0}-A_{7}$ | Data Register A Inputs/ |
|  | TRI-STATE Outputs |
| $B_{0}-B_{7}$ | Data Register B Inputs/ |
|  | TRI-STATE Outputs |
| CPAB, CPBA | Clock Pulse Inputs |
| SAB, SBA | Select Inputs |
| OEAB, OEBA | Output Enable Inputs |

## Connection Diagrams

Pin Assignment for DIP, SOIC and Flatpak


TL/F/11512-1

Pin Assignment for LCC
$A_{5} A_{4} A_{3} N C A_{2} A_{1} A_{0}$



## Logic Diagram



TL/F/11512-3
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## Functional Description

In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both. The select (SAB, SBA) controls can multiplex stored and real-time.

The examples in Figure 1 demonstrate the four fundamental bus-management functions that can be performed with the 'ABT652C.
Data on the A or B data bus, or both can be stored in the internal D flip-flop by LOW to HIGH transitions at the appro-
priate Clock Inputs (CPAB, CPBA) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D flip-flops by simultaneously enabling OEAB and $\overline{O E B A}$. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state.

Functional Description (Continued)

Note A: Real-Time Transfer Bus B to Bus A


TL/F/11512-4 oeab oeba cpab cpba sab sba

Note B: Real-Time Transfer Bus A to Bus B


TL/F/11512-5

Note C: Storage


OEAB OEBA CPAB CPBA SAB SBA
$\begin{array}{cccccc}\text { OEAB } & \text { OEBA } & \text { CPAB } & \text { CPBA } & \text { SAB } & \text { SBA } \\ \mathrm{H} & \mathrm{H} & \mathrm{X} & \mathrm{X} & \mathrm{L} & \mathrm{X}\end{array}$

Note D: Transfer Storage Data to A or B


TL/F/11512-7 OEAB DEBA CPAB CPBA SAB SBA

FIGURE 1

| Inputs |  |  |  |  |  | Inputs/Outputs (Note 1) |  | Operating Mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OEAB | $\overline{\text { OEBA }}$ | CPAB | CPBA | SAB | SBA | $A_{0}$ thru $A_{7}$ | $\mathrm{B}_{0}$ thru $\mathrm{B}_{7}$ |  |
| L | H | H or L | H or L | X | X |  |  | Isolation |
| L | H | $\sim$ | $\sim$ | X | X |  |  | Store A and B Data |
| X | H | $\sim$ | H orL. | X | X | Input | Not Specified | Store A, Hold B |
| H | H | $\checkmark$ | $\checkmark$ | X | X | Input | Output | Store A in Both Registers |
| L | X | HorL | $\checkmark$ | X | X | Not Specified | Input | Hold A, Store B |
| L | L | $\bigcirc$ | $\Gamma$ | X | X | Output | Input | Store B in Both Registers |
| L | L | X | X | X | L | Output | Input | Real-Time B Data to A Bus |
| L. | L | X | HorL | X | H |  |  | Store B Data to A Bus |
| H | H | X | X | L | X | Input | Output | Real-Time A Data to B Bus |
| H | H | HorL | X | H | X | Input | Output | Stored A Data to B Bus |
| H | L | Hor L | HorL | H | H | Output | Output | Stored A Data to B Bus and Stored B Data to A Bus |

H $=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
$\sim=$ LOW to HIGH Clock Transition
Note 1: The data output functions may be enabled or disabled by various signals at OEAB or $\overline{O E B A}$ inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW to HIGH transition on the clock inputs.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
Junction Temperature under Bias

## Ceramic

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+175^{\circ} \mathrm{C}
$$

Plastic

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

Input Current (Note 2)

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

Voltage Applied to Any Output in the Disable or Power-Off State in the HIGH State

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
\end{array}
$$

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{l}_{\mathrm{OL}}(\mathrm{mA})$
DC Latchup Source Current $-500 \mathrm{~mA}$
Over Voltage Latchup (I/O) 10 V

## Recommended Operating Conditions

Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

( $\Delta \mathrm{V} / \Delta \mathrm{t}$ )
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$
$100 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter | ABT652C |  |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage | ! |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| VOH | Output HIGH 54ABT/74ABT <br> Voltage 54ABT <br>  74 ABT | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & I_{O H}=-3 \mathrm{~mA},\left(A_{n}, B_{n}\right) \\ & I_{O H}=-24 \mathrm{~mA},\left(A_{n}, B_{n}\right) \\ & I_{O H}=-32 m A,\left(A_{n}, B_{n}\right) \end{aligned}$ |
| VOL | Output LOW 54 ABT <br> Voltage 74 ABT |  |  | $\begin{aligned} & 0.55 \\ & 0.55 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{IOL}^{=} 48 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \end{aligned}$ |
| $V_{I D}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, (Non-I/O Pins) <br> All Other Pins Grounded |
| ${ }_{1 H}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ (Non-I/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Non-I/O Pins) |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| ${ }_{1 / 2}$ | Input LOW Current |  |  | -5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ or 0V (Non-I/O Pins) |
| $\mathrm{IIH}+\mathrm{I}_{\mathrm{OZH}}$ | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | OV-5.5V | $\begin{aligned} & V_{O U T}=2.7 \mathrm{~V}\left(A_{n}, B_{n}\right) ; \\ & O E B A=2.0 \mathrm{~V} \text { and } O E A B=G N D=2.0 \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{LL}}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | OV-5.5V | $\begin{aligned} & V_{\text {OUT }}=0.5 \mathrm{~V}\left(A_{n}, B_{n}\right) ; \\ & O E B A=2.0 \mathrm{~V} \text { and } O E A B=G N D=2.0 \mathrm{~V} \end{aligned}$ |

DC Electrical Characteristics (Continued)

| Symbol | Parameter | ABT652C |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| los | Output Short-Circuit Current | -100 |  | -275 | mA | Max | $V_{\text {OUT }}=0 V\left(A_{n}, B_{n}\right)$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}\left(A_{n}, B_{n}\right)$ |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 V | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$; All Others GND |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  |  | 250 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | Outputs TRI-STATE; <br> All others at $\mathrm{V}_{\mathrm{CC}}$ or GND |
| ICCT | Additional lcc/Input |  |  | 2.5 | mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 V \\ & \text { All others at } V_{C C} \text { or GND } \end{aligned}$ |
| ICCD | Dynamic Icc $\quad$ No Load (Note 2) |  |  | 0.18 | mA/MHz | Max | Outputs Open (Note 1) $\mathrm{OEAB}=\overleftarrow{\mathrm{OEBA}}=\mathrm{GND}$ <br> One bit toggling, 50\% duty cycle (Note 1) |

Note 1: For 8 outputs toggling, $\mathrm{I}_{\mathrm{CCD}}<1.4 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.
DC Electrical Characteristics (SOIC package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $C_{L}=50 \mathrm{pF}, R_{L}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.6 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic V OL $^{\text {L }}$ | -1.2 | -0.9 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ}$ (Note 3) |
| $V_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.2 | 1.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 0.8 | 0.4 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: $3 V$ to theshold ( $V_{I L D}$ ), OV to threshold ( $V_{I H D}$ ). Guaranteed, but not tested.

Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (SOIC and SSOP package): See Section 2

| Symbol | Parameter | : 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Flg. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ V_{C C}=+5.0 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| ${ }^{\text {max }}$ | Max Clock Frequency | 200 |  |  |  |  | 200 |  | MHz |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Clock to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.4 \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 4.9 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 4.9 \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Bus to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 3.0 \end{aligned}$ | $\begin{array}{r} 4.5 \\ 4.5 \\ \hline \end{array}$ |  |  | $\begin{array}{r} 1.5 \\ 1.5 \end{array}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | ns | 2-3,5 |
| $\begin{aligned} & t_{\mathrm{PL} \mathrm{H}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay SBA or SAB to $A_{n}$ to $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |  |  | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Enable Time $\overline{O E B A}$ or OEAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.3 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | ns | 2-4 |
| $t_{\text {PHZ }}$ <br> $t_{\text {PLZ }}$ | Disable Time $\overline{O E B A}$ or OEAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 3.3 \end{aligned}$ | 6.0 6.0 |  |  | 1.5 | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ C_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{ts}_{\mathrm{S}}(\mathrm{H}) \\ & \mathrm{ts}_{\mathrm{S}}(\mathrm{~L}) \end{aligned}$ | Setup Time, HIGH or LOW Bus to Clock | 1.5 |  |  |  | 1.5 |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{H}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{H}}(\mathrm{~L}) \end{aligned}$ | Hold Time, HIGH or LOW Bus to Clock | 1.0 |  |  |  | 1.0 |  | ns | 2-6 |
| $\begin{aligned} & t_{W}(H) \\ & t_{W}(L) \end{aligned}$ | Pulse Width, HIGH or LOW | 3.0 |  |  |  | 3.0 |  | ns | 2-3 |

Extended AC Electrical Characteristics (solc package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { 1 Output Switching } \\ \text { (Note 5) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay Clock to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay Bus to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay SBA or SAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time $\overline{O E B A}$ or OEAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 11.5 \\ & 11.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \end{aligned}$ | Output Disable Time $\overline{O E B A}$ or OEAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

Skew (SOIC Package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| $\mathrm{t}_{\mathrm{OSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.5 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 2.0 | ns | 2-15 |
| tps <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 4.0 |  | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 4.0 | ns | 2-19 |
| tpV (Note 2) | Device to Device Skew LH/HL Transitions | 2.5 | 4.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHD). LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tOST). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested. Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\left(\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}\right)$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ (non I/O pins) |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ (Note 1) | I/O Capacitance | 11.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

Note 1: $\mathrm{C}_{1 / O}$ is measured at frequency, $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883D, Method 3012.
$t_{\text {PLH }}$ vs Temperature ( $T_{A}$ )
$C_{L}=50 \mathrm{pF}, 1$ Output Switching Clock to Bus

$t_{\text {PHL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching Clock to Bus


TL/F/11512-17
$t_{\text {PLH }}$ vs Temperature ( $T_{A}$ )
$C_{L}=50 \mathrm{pF}, 1$ Output Switching Bus to Bus

$t_{\text {PLH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) $C_{L}=50 \mathrm{pF}, 1$ Output Switching SBA or SAB to $A_{n}$ or $B_{n}$

$t_{\text {PLH }}$ vs Load Capacitance 1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Clock to Bus

$t_{\text {PHL }}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1$ Output Switching Bus to Bus


TL/F/11512-19
$t_{\text {PHL }}$ vs Temperature $\left(T_{A}\right)$ $\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching SBA or SAB to $A_{n}$ or $\mathbf{B}_{\mathbf{n}}$

$t_{\text {PHL }}$ vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
Clock to Bus


TL/F/11512-23

$t_{\text {PLH }}$ vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
SBA or SAB to $A_{n}$ or $B_{n}$

$t_{\text {PLH }}$ vs Load Capacitance
8 Outputs Switching, $T_{A}=25^{\circ} \mathrm{C}$
Clock to Bus

$t_{\text {PHL }}$ vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Bus to Bus

tphl $^{\text {vs Load Capacitance }}$
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
SBA or SAB to $A_{n}$ or $B_{n}$

tphl $^{\text {vs Load Capacitance }}$
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$
Clock to Bus


$t_{\text {PLH }}$ vs Load Capacitance 8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ SBA or SAB to $A_{n}$ or $\mathbf{B}_{\mathbf{n}}$

$t_{\text {PZL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) $C_{L}=50 \mathrm{pF}, 1$ Output Switching


TL/F/11512-34
$t_{\text {PHL }}$ vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Bus to Bus

tpHL vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ SBA or SAB to $\mathbf{A}_{\boldsymbol{n}}$ or $\mathbf{B}_{\mathbf{n}}$

$t_{\text {PLZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1$ Output Switching


TL/F/11512-35
$t_{\text {PZH }}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{\text {PZH }}$ vs Temperature ( $T_{A}$ )
$C_{L}=50 \mathrm{pF}, 8$ Outputs Switching

$t_{\text {PzL }}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching

$t_{\mathrm{PHZ}}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching


TL/F/11512-37
$t_{\mathrm{PHZ}}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=50 \mathrm{pF}, 8$ Outputs Switching

$t_{p L z}$ vs Temperature ( $T_{A}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching


TL/F/11512-41




## 54ABT/74ABT899

## 9-Bit Latchable Transceiver

 with Parity Generator/Checker
## General Description

The 'ABT899 is a 9-bit to 9 -bit parity transceiver with transparent latches. The device can operate as a feed-through transceiver or it can generate/check parity from the 8 -bit data busses in either direction.

The 'ABT899 features independent latch enables for the A-to-B direction and the B-to-A direction, a select pin for ODD/EVEN parity, and separate error signal output pins for checking parity.

## Features

■ Latchable transceiver with output sink of 64 mA

- Option to select generate parity and check or "feedthrough" data/parity in directions A-to-B or B-to-A
- Independent latch enables for $A$-to-B and B-to-A directions
Select pin for ODD/EVEN parity
- ERRA and $\overline{\text { ERRB }}$ output pins for parity checking
- Ability to simultaneously generate and check parity
- May be used in systems applications in place of the '543 and '280
may be used in system applications in place of the '657 and '373 (no need to change T/信 to check parity)
■ Guaranteed output skew
■ Guaranteed multiple output switching specifications
■ Output switching specified for both 50 pF and 250 pF loads
■ Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability
- Disable time less than enable time to avoid bus contention


## Ordering Code: See Section 11

Connection Diagrams


## Functional Description

The 'ABT899 has three principal modes of operation which are outlined below. These modes apply to both the A-to-B and B -to-A directions.

- Bus $A(B)$ communicates to Bus $B(A)$, parity is generated and passed on to the B (A) Bus as BPAR (APAR). If LEB (LEA) is HIGH and the Mode Select (SEL) is LOW, the parity generated from $\mathrm{B}[0: 7]$ ( $\mathrm{A}[0: 7]$ ) can be checked and monitored by ERRB (ERRA).
- Bus A (B) communicates to Bus B (A) in a feed-through mode if SEL is HIGH. Parity is still generated and checked as ERRA and ERRB in the feed-through mode (can be used as an interrupt to signal a data/parity bit error to the CPU).
- Independent Latch Enables (LEA and LEB) allow other permutations of generating/checking (see Function Table below).

Functional Block Diagram


Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
Ceramic
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
Plastic
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$V_{\mathrm{CC}}$ Pin Potential to
Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
Voltage Applied to Any Output
in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the HIGH State
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## DC Electrical Characteristics

\begin{tabular}{|c|c|c|c|c|c|c|}
\hline \multirow[b]{2}{*}{Symbol} \& \multirow[t]{2}{*}{Parameter} \& \multicolumn{2}{|r|}{ABT899} \& \multirow[b]{2}{*}{Units} \& \multirow[b]{2}{*}{V Cc} \& \multirow[t]{2}{*}{Conditions} \\
\hline \& \& Min \& Typ Max \& \& \& \\
\hline \(\mathrm{V}_{\text {IH }}\) \& Input HIGH Voltage \& 2.0 \& \& V \& \& Recognized HIGH Signal \\
\hline \(\mathrm{V}_{\text {IL }}\) \& Input LOW Voltage \& \& 0.8 \& V \& \& Recognized LOW Signal \\
\hline \(V_{C D}\) \& Input Clamp Diode Voltage \& \& -1.2 \& V \& Min \& \(\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}\) (Non I/O Pins) \\
\hline \(\mathrm{V}_{\mathrm{OH}}\) \& \begin{tabular}{rl} 
Output HIGH Voltage \& \(54 \mathrm{ABT} / 74 \mathrm{ABT}\) \\
54 ABT \\
74 ABT
\end{tabular} \& \[
\begin{aligned}
\& 2.5 \\
\& 2.0 \\
\& 2.0 \\
\& \hline
\end{aligned}
\] \& \& V \& Min \& \[
\begin{aligned}
\& I_{O H}=-3 \mathrm{~mA},\left(\mathrm{~A}_{n}, B_{n}, \text { APAR, BPAR }\right) \\
\& I_{O H}=-24 \mathrm{~mA},\left(A_{n}, B_{n}, A P A R, B P A R\right) \\
\& I_{O H}=-32 \mathrm{~mA},\left(A_{n}, B_{n}, \text { APAR, BPAR }\right)
\end{aligned}
\] \\
\hline \(\mathrm{V}_{\text {OL }}\) \& Output LOW Voltage

74 AABT \& \& $$
\begin{aligned}
& 0.55 \\
& 0.55 \\
& \hline
\end{aligned}
$$ \& V \& Min \& \[

$$
\begin{aligned}
& \mathrm{lOL}=48 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}, \mathrm{APAR}, \mathrm{BPAR}\right) \\
& \mathrm{lOL}=64 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}, \mathrm{APAR}, \mathrm{BPAR}\right)
\end{aligned}
$$
\] <br>

\hline $V_{\text {ID }}$ \& Input Leakage Test \& 4.75 \& \& V \& 0.0 \& IID $=1.9 \mu \mathrm{~A}$, (Non-1/O Pins) All Other Pins Grounded <br>
\hline $\xrightarrow{I_{H}}$ \& Input HIGH Current \& \& 5 \& $\mu \mathrm{A}$ \& Max \& $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ (Non-I/O Pins) <br>
\hline $\mathrm{I}_{\mathrm{BVI}}$ \& Input HIGH Current Breakdown Test \& \& 7 \& $\mu \mathrm{A}$ \& Max \& $\mathrm{V}_{1 \mathrm{~N}}=7.0 \mathrm{~V}$ (Non-1/O Pins) <br>
\hline IBVIT \& Input HIGH Current Breakdown Test (I/O) \& \& 100 \& $\mu \mathrm{A}$ \& Max \& $\mathrm{V}_{I N}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right.$, APAR, BPAR $)$ <br>
\hline I/L \& Input LOW Current \& \& -5 \& $\mu \mathrm{A}$ \& Max \& $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ or 0V (Non-I/O Pins) <br>

\hline $\mathrm{IIH}^{+} \mathrm{I}_{\mathrm{OZH}}$ \& Output Leakage Current \& \& 50 \& $\mu \mathrm{A}$ \& OV-5.5V \& $$
\begin{aligned}
& V_{\mathrm{OUT}}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \\
& \mathrm{GAB} \text { and } \overline{\mathrm{GBA}}=2.0 \mathrm{~V}
\end{aligned}
$$ <br>

\hline ILL + IozL \& Output Leakage Current \& \& -50 \& $\mu \mathrm{A}$ \& OV-5.5V \& $$
\begin{aligned}
& V_{\text {OUT }}=0.5 \mathrm{~V}\left(A_{n}, B_{n}\right) ; \\
& \text { GAB and } \overline{\mathrm{GBA}}=2.0 \mathrm{~V}
\end{aligned}
$$ <br>

\hline los \& Output Short-Circuit Current \& $-100$ \& -275 \& mA \& Max \& $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right.$, APAR, BPAR $)$ <br>
\hline ICEX \& Output HIGH Leakage Current \& \& 50 \& $\mu \mathrm{A}$ \& Max \& $V_{\text {OUT }}=V_{C C}\left(A_{n}, B_{n}\right.$, APAR, BPAR $)$ <br>

\hline Izz \& Bus Drainage Test \& \& 100 \& $\mu \mathrm{A}$ \& 0.0V \& $$
\begin{aligned}
& V_{\text {OUT }}=5.5 V\left(A_{n}, B_{n}, \text { APAR, BPAR }\right) ; \\
& \text { All Others GND }
\end{aligned}
$$ <br>

\hline ICCH \& Power Supply Current \& \& 100 \& $\mu \mathrm{A}$ \& Max \& All Outputs HIGH <br>
\hline ICCL \& Power Supply Current \& \& 34 \& mA \& Max \& All Outputs LOW <br>

\hline ICCZ \& Power Supply Current \& \& 100 \& $\mu \mathrm{A}$ \& Max \& | Outputs TRI-STATE |
| :--- |
| All Others at $V_{C C}$ or GND | <br>

\hline ICCT \& Additional ICC/Input \& \& 2.5 \& mA \& Max \& $$
\begin{aligned}
& V_{I}=V_{C C}-2.1 V \\
& \text { All Others at } V_{C C} \text { or GND }
\end{aligned}
$$ <br>

\hline ICCD \& Dynamic ICC

(Note 2) \& \& 0.18 \& $\mathrm{mA} / \mathrm{MHz}$ \& Max \& | Outputs Open |
| :--- |
| $\overline{\mathrm{GAB}}$ or $\overline{\mathrm{GBA}}=\mathrm{GND}$, |
| Non-I/O = GND or VCC |
| One bit toggling, $50 \%$ duty cycle | <br>

\hline
\end{tabular}

Note 2: Guaranteed, but not tested.

Current Applied to Output in LOW State (Max) twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
DC Latchup Source Current $-500 \mathrm{~mA}$
Over Voltage Latchup (I/O) 10 V

## Recommended Operating

 ConditionsFree Air Ambient Temperature
Military
Commercial
Supply Voltage
Military
Col

Minimum Input Edge Rate
Data Input
Enable Input
$(\Delta V / \Delta t)$
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

$$
\begin{array}{r}
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
\\
+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
\end{array}
$$

DC Electrical Characteristics (PLCC package)

| Symbol | Parameter | Min | Typ | Max | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions $C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OLP | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.8 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| Volv | Quiet Output Minimum Dynamic V ${ }_{\text {OL }}$ | -1.2 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.7 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), 0 V to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (PLCC package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ V_{C C}=+5.0 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> ${ }^{\text {t }}$ PHL | Propagation Delay <br> $A_{n}$, APAR to $B_{n}$, BPAR | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 4.9 \\ & 4.6 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 4.6 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $A_{n}, B_{n}$ to BPAR, APAR | $\begin{aligned} & 3.0 \\ & 2.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 9.0 \\ & 7.5 \end{aligned}$ |  |  | $\begin{aligned} & 3.0 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 7.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $A_{n}, B_{n}$ to ERRA, ERRB | $\begin{aligned} & 2.8 \\ & 2.8 \end{aligned}$ |  | $\begin{aligned} & 8.2 \\ & 8.1 \end{aligned}$ |  |  | $\begin{aligned} & 2.8 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & \hline 8.2 \\ & 8.1 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay APAR, BPAR to ERRA, ERRB | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.3 \\ & 5.5 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.3 \\ & 5.5 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay ODD/EVEN to APAR, BPAR | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & 7.5 \\ & 7.8 \end{aligned}$ |  |  | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.8 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay ODD/EVEN to ERRA, ERRB | $\begin{aligned} & 1.8 \\ & 1.8 \end{aligned}$ |  | $\begin{aligned} & 6.8 \\ & 7.3 \end{aligned}$ |  |  | $\begin{aligned} & 1.8 \\ & 1.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 6.8 \\ & 7.3 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay SEL to APAR, BPAR | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{array}{r} 5.3 \\ 4.8 \\ \hline \end{array}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & \hline 5.3 \\ & 4.8 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LEA, LEB to $B_{n}, A_{n}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{array}{r} 4.9 \\ 4.8 \\ \hline \end{array}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.9 \\ 4.8 \\ \hline \end{array}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LEA, LEB to BPAR, APAR | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 9.5 \\ & 8.3 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 8.3 \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> ${ }^{t_{\text {PHL }}}$ | Propagation Delay LEA, LEB to ERRA, ERRB | $\begin{aligned} & 1.6 \\ & 1.6 \end{aligned}$ |  | $\begin{aligned} & 8.4 \\ & 9.2 \end{aligned}$ |  |  | $\begin{aligned} & 1.6 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & 8.4 \\ & 9.2 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output enable time $\overline{\mathrm{GBA}}$ or $\overline{\mathrm{GAB}}$ to $\mathrm{A}_{n}$; APAR or $\mathrm{B}_{\mathrm{n}}$, BPAR | $\begin{aligned} & 1.0 \\ & 1.3 \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.3 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output disable time $\overline{\mathrm{GBA}}$ or $\overline{\mathrm{GAB}}$ to $\mathrm{A}_{n}$, APAR or $B_{n}$, BPAR | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ |  | $\begin{aligned} & \hline 5.5 \\ & 5.5 \end{aligned}$ |  |  | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | ns | 2-4 |


| AC Operating Requirements: See Section 2 for Waveforms |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74ABT$\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
|  |  |  |  | $\begin{gathered} T_{A}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{ts}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{ts}_{\mathbf{s}}(\mathrm{L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW An, APAR to LEA or $\mathrm{B}_{\mathrm{n}}$, BPAR to LEB |  |  |  |  | $\begin{array}{r} 2.0 \\ 1.5 \\ \hline \end{array}$ |  | ns | 2.6 |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $A_{n}$, APAR to LEA or $\mathrm{B}_{\mathrm{n}}$, BPAR to LEB |  |  |  |  | $\begin{aligned} & 1.5 \\ & 1.0 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $t_{w}(\mathrm{H})$ | Pulse Width, HIGH LEA or LEB |  |  |  |  | 3.0 |  | ns | 2-3 |

Extended AC Electrical Characteristics (PLCC package)

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 9 Outputs Switching (Note 4) |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 9 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  |  |  |  |  |  |  | MHz |  |
| $\mathrm{t}_{\mathrm{PLH}}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $A_{n}$, APAR to $B_{n}$, BPAR |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay $A_{n}, B_{n}$ to BPAR, APAR |  |  |  |  |  |  |  | ns | 2-3, 5 |
| tpLH <br> $t_{\text {PHL }}$ | Propagation Delay $A_{n}, B_{n}$ to ERRA, ERRB |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay APAR, BPAR to ERRA, ERRB |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay ODD/EVEN to APAR, BPAR |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PH}}$ | Propagation Delay ODD/EVEN to ERRA, ERRB |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {pLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay SEL to APAR, BPAR |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> ${ }^{\text {tpHL }}$ | Propagation Delay LEA, LEB to $B_{n}, A_{n}$ |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay LEA, LEB to BPAR, APAR |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay LEA, LEB to ERRA, ERRB |  |  |  |  |  |  |  | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output enable time $\overline{\mathrm{GBA}}$ or $\overline{\mathrm{GAB}}$ to $\mathrm{A}_{\mathrm{n}}$, APAR or $B_{n}$, BPAR |  |  |  |  |  |  |  | ns | 2-4 |
| $\begin{aligned} & \text { tphz } \\ & \text { tpLZ } \end{aligned}$ | Output disable time $\overline{\mathrm{GBA}}$ or $\overline{\mathrm{GAB}}$ to $A_{n}$, APAR or $B_{n}$, BPAR |  |  |  |  |  |  |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).

Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay time is dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

| Skew (PLCC package) (Note 3) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 9 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 9 Outputs Switching <br> (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| $t_{p s}$ <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 3.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-19 |
| $t_{P V}$ <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 3.5 | ns | 2-22 |

SKew (PLCC package) (Note 3)

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ (Note 1) | Output Capacitance | 11.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: $\mathrm{C}_{1 / O}$ is measured at frequency, $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

$A_{n}$, APAR $\rightarrow B_{n}$, BPAR
$\left(B_{n}\right.$, BPAR $\left.\rightarrow A_{n}, A P A R\right)$
FIGURE 3


TL/F/11509-7
FIGURE 4


TL/F/11509-9
FIGURE 6

## AC Path (Continued)



FIGURE 7

FIGURE 8
TL/F/11509-11
APAR $\rightarrow$ ERRA
$(B P A R \rightarrow$ ERRB $)$



TL/F/11509-14
FIGURE 11


TL/F/11509-15
SEL $\rightarrow$ BPAR
(SEL $\rightarrow$ APAR)
FIGURE 12


FIGURE 13
AC Path (Continued)

TS(H), TH(H)
LEA $\rightarrow$ APAR, A[0:7] $($ LEB $\rightarrow$ BPAR, $\mathrm{B}[0: 7])$

LEA $\rightarrow$ APAR, A[0:7] $($ LEB $\rightarrow$ BPAR, B[0:7])

TL/F/11509-17
FIGURE 14


TL/F/11509-18


FIGURE 15


FIGURE 16

## 54ABT/74ABT2244C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs

## General Description

The 'ABT2244C is an octal buffer and line driver designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, and bus-oriented transmitters/ receivers.
The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- Guaranteed output skew
- Guaranteed multiple output switching specifications

■ Output switching specified for both 50 pF and 250 pF loads

- Guaranteed simultaneously switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch-free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability


## Ordering Code: See Section 11

## Connection Diagrams

## Pin Assignment for DIP, SOIC and Flatpak



TL/F/10991-1


| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input (Active Low) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |

## Truth Table

| $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0 - 3}}$ | $\mathrm{O}_{\mathbf{0 - 3}}$ | $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4 - 7}}$ | $\mathbf{O}_{\mathbf{4 - 7}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | Z | H | X | Z |
| L | H | H | L | H | H |
| L | L | L | L | L | L |

$$
\begin{array}{ll}
H=\text { HIGH Voltage Level } & X=\text { Immaterial } \\
L=\text { LOW Voltage Level } & Z=\text { High Impedance }
\end{array}
$$

Schematic of Each Output


## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias Junction Temperature under Bias Ceramic
Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disabled or Power-off State in the HIGH State
Current Applied to Output in LOW State (Max)
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA

$$
\begin{aligned}
& -0.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\
& -0.5 \mathrm{~V} \text { to } \mathrm{V} C \mathrm{C}
\end{aligned}
$$

DC Electrical Characteristics

| Symbol | Parameter |  | ABT2244C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{\text {CD }}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{l}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | 54ABT/74ABT | 2.5 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA}$ |
|  |  | 54ABT | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-12 \mathrm{~mA}$ |
|  |  | 74ABT | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | 54ABT |  | 0.8 | V | Min | $\mathrm{IOL}=12 \mathrm{~mA}$ |
|  |  | 74ABT |  | 0.8 | V | Min | $\mathrm{l}_{\mathrm{OL}}=15 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=2.7 \mathrm{~V} \\ & V_{\text {IN }}=V_{C C} \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7. | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0.0 \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {ID }}$ | Input Leakage Test |  | 4.75 |  | V | 0.0 | $\begin{aligned} & \mathrm{l}_{\mathrm{ID}}=1.9 \mu \mathrm{~A} \\ & \text { All Other Pins Grounded } \end{aligned}$ |
| IozH | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}} \mathrm{n}=2.0 \mathrm{~V}$ |
| lozL | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current |  | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {CEX }}$ | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| ${ }^{\text {ICCH }}$ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{\mathrm{OEn}}=\mathrm{V}_{\mathrm{CC}} \\ & \text { All Others at } V_{C C} \text { or } G N D \end{aligned}$ |
| ICCT | Additional ICC/Input | Outputs Enabled Outputs TRI-STATE ${ }^{\circledR}$ Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ | Max | $\begin{aligned} & \hline V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or } G N D \\ & \hline \end{aligned}$ |
| ICCD | Dynamic ICC (Note 2) | No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA/} \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open OEn = GND (Note 1) One Bit Toggling, 50\% Duty Cycle |

Note 1: For 8 bits toggling, $I_{C C D}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (SOIC package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.5 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| Volv | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -0.5 | -0.3 |  | V | 5.0 | $T_{A}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\mathrm{OHV}}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.1 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.7 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to threshold ( $\mathrm{V}_{\text {ILD }}$ ), 0 OV to threshold ( $\mathrm{V}_{\text {IHD }}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $0 V$ to $3 V$. One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (SOIC and SSOP package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & V_{C C}=+5 V \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> ${ }^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 2.9 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 4.1 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 4.1 \end{aligned}$ | ns | $\begin{aligned} & 2-3,5 \\ & 2-3,5 \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time |  | $\begin{aligned} & 3.7 \\ & 4.3 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.5 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 5.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 5.6 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics (SOIC package) : See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 4) |  |  | $\begin{array}{r} T_{A}=- \\ V_{C C} \\ C_{L} \\ 10 u t h \end{array}$ | $\begin{aligned} & \mathrm{o}+85^{\circ} \mathrm{C} \\ & -5.5 \mathrm{~V} \\ & \mathrm{pF} \\ & \text { itching } \\ & \text { ) } \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency | 100 |  |  |  |  |  |  | MHz |  |
| $\begin{gathered} \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \\ \hline \end{gathered}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{gathered} 6.0 \\ 10.0 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 8.5 \\ 11.0 \\ \hline \end{gathered}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 7.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{gathered} 7.5 \\ 11.0 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{array}{r} 10.0 \\ 12.5 \end{array}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.6 \\ & 5.6 \\ & \hline \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2.4 |

[^7]Skew (solc package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| tps (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 5.0 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 5.0 | ns | 2-19 |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 5.0 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (LOSHL), LOW to HIGH (OSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Condltions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: COUT is measured at frequency $f=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

## Typical Performance Characteristics




Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.



## Typical Performance Characteristics（Continued）


$\mathrm{T}_{\mathrm{PZH}}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$C_{L}=50 \mathrm{pF}, 1$ Output Switching

$\mathrm{T}_{\mathrm{PZH}}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching


TPLZ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching


$\mathrm{T}_{\mathrm{PHZ}}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching


## Typical Performance Characteristics (Continued)



TPZL vs Load CapacItance
8 Outputs Swltching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


TL/F/10991-26
$\mathrm{T}_{\mathrm{PLZ}}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=50 \mathrm{pF}, 8$ Outputs Switching



TPHL vs Number Output Switching


## Typical Performance Characteristics（Continued）



## 54ABT/74ABT2541C Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs

## General Description

The 'ABT2541C is an octal buffer and line driver designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, and bus-oriented transmitters/ receivers. Functionally identical to the 'ABT541C.

The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
■ Guaranteed simultaneously switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Nondestructive hot insertion capability
- Disable time less than enable time to avoid bus contention

Ordering Code: See Section 11

## Connection Diagrams

Pin Assignment for DIP, SOIC and Flatpak


TL/F/11502-1

Pin Assignment for LCC


TL/F/11502-2

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input (Active Low) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |

## Truth Table

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{O E}}_{\mathbf{1}}$ | $\overline{\mathrm{OE}}_{\mathbf{2}}$ | I | $\mathrm{ABT541C}$ |
| L | L | H | H |
| H | X | X | Z |
| X | H | X | Z |
| L | L | L | L |
| $\mathrm{H}=$ HIGH Voltage <br> $\mathrm{X}=$ Immaterial | $\mathrm{L}=$ Low Voltage Level |  |  |
| $\mathrm{Z}=$ High Impedance |  |  |  |

Schematic of Each Output


TL/F/11502-11

Absolute Maximum Ratings (Note 1)
If Millitary/Aerospace specifled devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
Junction Temperature under Bias

## Ceramic

Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disabled or Power-off State
-0.5 V to 5.5 V -0.5 V to $\mathrm{V}_{\mathrm{CC}}$

DC Latchup Source Current

- 500 mA

Over Voltage Latchup (I/O)
10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |
| Minimum Input Edge Rate | $(\Delta \mathrm{V} / \Delta \mathrm{t})$ |
| $\quad$ Data Input | $50 \mathrm{mV} / \mathrm{ns}$ |
| Enable Input | $20 \mathrm{mV} / \mathrm{ns}$ | Current Applied to Output in LOW State (Max) twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$

## DC Electrical Characteristics

| Symbol | Parameter |  | ABT2541C |  | Units | $V_{c c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{\text {CD }}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathbb{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage |  | 2.5 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA}$ |
|  |  | 54ABT | 2.0 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ |
|  |  | 74ABT | 2.0 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & 54 \mathrm{ABT} \\ & 74 \mathrm{ABT} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{IOL}_{\mathrm{OL}}=12 \mathrm{~mA} \\ & \mathrm{IOL}=15 \mathrm{~mA} \\ & \hline \end{aligned}$ |
| ${ }_{1} \mathrm{H}$ | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \\ & \hline \end{aligned}$ |
| IBVI | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 \mathrm{~N}}=7.0 \mathrm{~V}$ |
| ILL | Input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=0.5 \mathrm{~V} \\ & V_{\text {IN }}=0.0 \mathrm{~V} \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test |  | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{D}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| ${ }^{1} \mathrm{OZH}$ | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| lozL | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current |  | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| ICEX | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| ICCH | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  |  | 30 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{O E}_{n}=V_{C C} ; \\ & \text { All Others at } V_{C C} \text { or GND } \end{aligned}$ |
| ICCT | Additional I CC/Input | Outputs Enabled Outputs TRI-STATE® Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | mA <br> mA <br> $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or } G N D \\ & \hline \end{aligned}$ |
| ICCD | Dynamic ICC (Note 2) | No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ | Max | $\begin{aligned} & \text { Outputs Open } \\ & \overline{O E}_{n}=\text { GND (Note 1) } \\ & \text { One Bit Toggling, } 50 \% \text { Duty Cycle } \end{aligned}$ |

Note 1: For 8 bit toggling, $\mathrm{I}_{\mathrm{CCD}}<0.8 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (SoIC package)

| Symbol | Parameter | Min | Typ | Max | Units | $V_{\text {cc }}$ | Conditions $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| V OLP | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0,6 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -0.5 | -0.4 |  | V | 5.0 | $T_{A}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.1 |  | $\checkmark$ | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.4 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs $(\mathrm{n})$ switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: $3 V$ to threshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), 0 V to threshold $\left(\mathrm{V}_{\mathrm{IHD}}\right)$. Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven 0 V to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (SOIC and SSOP package): See Section 2

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 3.3 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 4.1 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 4.1 \end{aligned}$ | ns | $\begin{aligned} & 2-3,5 \\ & 2-3,5 \end{aligned}$ |
| $t_{\mathrm{PZH}}$ $\mathrm{t}_{\mathrm{PZL}}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 4.3 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.5 \end{aligned}$ |  |  | $\begin{array}{r} 1.5 \\ 1.5 \end{array}$ | $\begin{aligned} & 6.0 \\ & 6.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | 1.0 1.0 | $\begin{aligned} & 3.5 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 5.6 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 5.6 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics (SOIC package): See Section2

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching <br> (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency | 100 |  |  |  |  |  |  | MHz |  |
| $\begin{array}{r} \mathbf{t}_{\mathrm{PLH}} \\ \mathbf{t}_{\mathrm{PHL}} \\ \hline \end{array}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{gathered} 6.0 \\ 10.0 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{gathered} 8.5 \\ 11.0 \\ \hline \end{gathered}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 7.5 \\ 11.0 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 9.5 \\ 12.5 \end{gathered}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  |  |  | ns | 2-4 |

[^8]Skew (SOIC package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| $\mathrm{t}_{\mathrm{OSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.3 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.8 | ns | 2-15 |
| tps <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 5.0 | ns | 2-16 |
| tost (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 5.0 | ns | 2-19 |
| $t_{p V}$ (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 5.0 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHD), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW ( LOST ). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with $\mathbf{2 5 0} \mathrm{pF}$ load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-t0-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathbf{C}$ |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ <br> (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: COUT is measured at frequency $f=1 \mathrm{MHz}$; per MIL-STD-883B, Method 3012.

$t_{\text {PHL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

tpHL vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

tpHL vs Load Capacitance
8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

$t_{\text {PLH }}$ vs Load Capacitance 1 Output Switching, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

$t_{\text {PLH }}$ vs Load Capacitance 8 Outputs Switching,
$\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $8^{\circ} \mathrm{C}$

$t_{\text {pZL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching


Dashed lines represent design characteristics, for specified guarantees refer to AC Characteristics Table.


$t_{P L Z}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching


$t_{\text {PzH }}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$t_{\text {PHZ }}$ vs Temperature（ $T_{A}$ ）
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching


Dashed lines represent design characteristics，for specified guarantees refer to AC Characteristics Table．


8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$




Icc vs Frequency, Average, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ All outputs unloaded/unterminated


TL/F/11502-30

Dashed lines represent design characteristics, for specified guarantees refer to AC Characteristics Table.

## 54ABT/74ABT2952C 8-Bit Registered Transceiver

## General Description

The 'ABT2952C is an 8-bit registered transceiver. Two 8-bit back to back registers store data flowing in both directions between two bidirectional buses. Separate clock, clock enable and TRI-STATE ${ }^{\circledR}$ output enable signals are provided for each register. The output pins are guaranteed to source 32 mA ( 24 mA mil.) and to sink $64 \mathrm{~mA}(48 \mathrm{~mA}$ mil).

## Features

- Separate clock, clock enable and TRI-STATE output enable provided for each register
- A and $B$ output sink capability of 64 mA source capability of 32 mA
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
■ Nondestructive hot insertion capability

Ordering Code: See Section 11

## Connection Diagrams

Pin Assignment
for DIP, SOIC and Flatpak


TL/F/10969-4

TL/F/10969-3

## Pin Descriptions

| Pin Names | Description |
| :---: | :---: |
| $A_{0}-A_{7}$ | A-Register Inputs/B-Register TRI-STATE Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{7}$ | B-Register Inputs/A-Register TRI-STATE Outputs |
| $\overline{O E A}$ | Output Enable A-Register |
| CPA | A-Register Clock |
| CEA | A-Register Clock Enable |
| $\overline{\text { OEB }}$ | Output Enable B-Register |
| CPB | B-Register Clock |
| CEB | B-Register Clock Enable |

Pin Descriptions (Continued)

| Output Control |  |  |  |
| :---: | :---: | :---: | :---: |
| $\overline{O E}$ | Internal Q | Output | Function |
|  |  | 'ABT2952C |  |
| H | X | Z | Disable Outputs |
| L | L | L | Enable Outputs |
| L | H | H |  |
| $\mathrm{H}=\mathrm{HIGH}$ Voltage Level <br> $\mathrm{L}=$ LOW Voltage Level <br> $\mathrm{X}=\mathrm{Immaterial}$ |  | $\begin{aligned} \mathrm{z} & =\text { HIGH Impedance } \\ \mathrm{NC} & =\text { LOW-to-HIGH Transition } \\ & =\text { No Change } \end{aligned}$ |  |
|  |  |  |  |  |  |
|  |  |  |  |  |  |

Register Function Table (Applies to A or B Register)

| Inputs |  |  | Internal | Function |
| :---: | :---: | :---: | :---: | :--- |
| $\mathbf{D}$ | $\mathbf{C P}$ | $\overline{\mathbf{C E}}$ |  |  |
| X | X | H | NC | Hold Data |
| L | $\Gamma$ | L | L | Load Data |
| H | $\Omega$ | L | H |  |

Block Diagram


TL/F/10969-5

```
Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the Natlonal Semiconductor Sales
Office/Distributors for availablility and specifications.
```

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Junction Temperature under Bias
Ceramic
Plastic
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
Voltage Applied to Any Output $\begin{array}{lr}\text { in the Disable or Power-Off State } & -0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ \text { in the HIGH State } & -0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}\end{array}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.
DC Electrical Characteristics

Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{l}_{\mathrm{OL}}$ (mA)
DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O)
10 V

## Recommended Operating

 ConditionsFree Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $0^{\circ} \mathrm{C} \mathrm{to}+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |
| Minimum Input Edge Rate | $(\Delta \mathrm{V} / \Delta \mathrm{t})$ |
| $\quad$ Data Input | $50 \mathrm{mV} / \mathrm{ns}$ |
| Enable Input | $20 \mathrm{mV} / \mathrm{ns}$ |
| Clock Input | $100 \mathrm{mV} / \mathrm{ns}$ |


| Symbol | Parameter | ABT2952C |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $V_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{\text {CD }}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $54 \mathrm{ABT} / 74 \mathrm{ABT}$ <br> 54 ABT  <br> 74 ABT  | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}\left(A_{n}, B_{n}\right) \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA}\left(A_{n}, B_{n}\right) \\ & \mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA}\left(\mathrm{~A}_{n}, B_{n}\right) \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage 54 ABT <br>  74 ABT |  | $\begin{aligned} & 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=48 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{l}_{\mathrm{OL}}=64 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{~B}_{\mathrm{n}}\right) \end{aligned}$ |
| $\mathrm{V}_{\mathrm{ID}}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ (Non-I/O Pins) All Other Pins Grounded |
| ${ }^{\mathrm{IH}_{\mathrm{H}}}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}} \quad$ (Non-I/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Non-1/O Pins) |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
| ILL | Input LOW Current |  | -5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 \mathrm{~N}}=0.5 \mathrm{~V}$ or 0V (Non-1/O Pins) |
| $\mathrm{IIH}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | OV-5.5V | $\begin{aligned} & V_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \\ & \mathrm{OEA} \text { or } \mathrm{OEB}=2.0 \mathrm{~V} \end{aligned}$ |
| IIL + IozL | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0V-5.5V | $\begin{aligned} & \frac{V_{\text {OUT }}}{}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \\ & \mathrm{OEA} \text { or } \overline{O E B}=2.0 \mathrm{~V} \\ & \hline \end{aligned}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| ICEX | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}\left(A_{n}, \mathrm{~B}_{n}\right)$ |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0V | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \\ & \text { All Others GND } \end{aligned}$ |
| ICCH | Power Supply Current |  | 250 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  | 30 | mA | Max | All Outputs LOW |
| ${ }^{\text {CCCZ }}$ | Power Supply Current | , | 50 | $\mu \mathrm{A}$ | Max | Outputs TRI-STATE; <br> All Others GND |
| ICCT | Additional lcc/Input |  | 2.5 | mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 V \text {; All Others } \\ & \text { at } V_{C C} \text { or GND } \end{aligned}$ |
| ICCD | Dynamic ICC $\quad$ No Load (Note 2) |  | 0.18 | $\mathrm{mA} / \mathrm{MHz}$ | Max | Outputs Open <br> $\overline{O E A}$ or $\overline{O E B}=G N D$, <br> Non-I/O = GND or VCC <br> One Bit toggling, 50\% duty cycle <br> (Note 1) |

Note 1: For 8 -bit toggling, $I_{C C D}<1.4 \mathrm{~mA} / \mathrm{MHz}$.
Note 2: Guaranteed, but not tested.

## DC Electrical Characteristics (soic package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | $\begin{gathered} \text { Conditions } \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Volp | Quiet Output Maximum Dynamic V ${ }_{\text {OL }}$ |  | 0.6 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.2 | -1.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.7 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as $(n) . n-1$ data inputs are driven $O V$ to $3 V$. One output at Low. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching 0 V to 3 V . Input-under-test switching: 3 V to theshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), OV to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for Waveforms (SOIC and SSOP Package)

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Max Clock Frequency | 200 |  |  |  |  | 200 |  | MHz |  |
| ${ }^{\text {tpLH}}$ <br> tphL | Propagation Delay CPA or CPB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.4 \\ & 3.6 \end{aligned}$ | $\begin{aligned} & 5.3 \\ & 5.3 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.3 \\ & 5.3 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \text { tpZH } \\ & \text { tpZL } \end{aligned}$ | Output Enable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.2 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \text { tPHZ } \\ & \text { tpLZ } \end{aligned}$ | Output Disable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | ns | 2-4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | $\begin{gathered} \text { 74ABT } \\ \hline \mathrm{A}=+25^{\circ} \mathrm{C} \\ \mathrm{CC}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | 54ABT$\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  | Min | Max |  |  | Min | Max |  |  | Min | Max |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(L) \end{aligned}$ | Setup Time, HIGH or LOW $A_{n}$ or $B_{n}$ to CPA or CPB | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  | ns | $2 \cdot 6$ |
| $\begin{aligned} & t_{h}(\mathrm{H}) \\ & t_{h}(\mathrm{~L}) \end{aligned}$ | Hold Time, HIGH or LOW $A_{n}$ or $B_{n}$ to CPA or CPB | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2.6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(H) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \end{aligned}$ | Setup Time, HIGH or LOW $\overline{\text { CEA }}$ or $\overline{\text { CEB }}$ to CPA or CPB | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \end{aligned}$ | Hold Time, HIGH or LOW CEA or $\overline{\text { CEB }}$ to CPA or CPB | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(L) \end{aligned}$ | Pulse Width, HIGH or LOW CPA or CPB | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  |  |  | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ |  | ns | 2-3 |

Extended AC Electrical Characteristics: See Section 2 (SOIC package)

| Symbol | Parameter | 74ABTC |  | 74ABTC |  | 74ABTC |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note } 5 \text { ) } \end{gathered}$ |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay CPA or CPB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 10.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 11.5 \\ & 11.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Disable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ |  |  |  |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in plce of the 50 pF load capacitors in the standard AC load. This specificaiton pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

## Skew (SOIC package)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 8 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl. <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.0 | 1.5 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 2.0 | ns | 2-15 |
| tps <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 4.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.1 | 4.5 | ns | 2-19 |
| tpV (Note 2) | Device to Device Skew LH/HL Transitions | 2.5 | 5.0 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (IOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} 5^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ (Non I/O Pins) |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ (Note 1) | Output Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

Note 1: $\mathrm{C}_{\mathrm{l} / \mathrm{O}}$ is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.




$t_{\text {PLH }}$ vs Load Capacitance 8 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$



Dashed lines represent design characteristics; for specified guarantees, refer to $A C$ Characteristics Tables.


$t_{\text {PZH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=\mathbf{5 0} \mathbf{p F}, 1$ Output Switching

${ }^{\text {tpHz }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) $C_{L}=50 \mathrm{pF}, 1$ Output Switching

${ }^{t_{P Z H}}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 8$ Outputs Switching


TL/F/10969-24
$\mathbf{t}_{\mathbf{P H Z}}$ vs Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 8$ Outputs Switching


Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.





Dashed lines represent design characteristics; for specified guarantees, refer to $A C$ Characteristics Tables.

## 54ABT/74ABT16244C 16-Bit Buffer/ Line Driver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT16244C contains sixteen non-inverting buffers with TRI-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/ receiver. The device is nibble controlled. Individual TRISTATE control inputs can be shorted together for 8 -bit or 16-bit operation.

## Features

- Separate control logic for each nibble
- 16-bit version of the 'ABT244C
- Outputs sink capability of 64 mA , source capability of 32 mA


## Ordering Code: See Section 11

Logic Symbol


Pin Description

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{\mathrm{n}}$ | Output Enable Inputs (Active Low) |
| $\mathrm{I}_{0} \mathrm{I}_{15}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{15}$ | Outputs |

■ Guaranteed output skew

- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability


## Connection Diagram



TL/F/10985-2

## Functional Description

The 'ABT16244C contains sixteen non-inverting buffers with TRI-STATE outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation.

## Truth Tables

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}}-\mathrm{I}_{\mathbf{3}}$ | $\mathrm{O}_{\mathbf{0}}-\mathrm{O}_{\mathbf{3}}$ |
| L | L | L |
| L | H | H |
| H | X | Z |


| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4}}-\mathrm{I}_{\mathbf{7}}$ | $\mathbf{O}_{\mathbf{4}}-\mathrm{O}_{\mathbf{7}}$ |
| L | L | L |
| L | H | H |
| H | X | Z |


| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{3}$ | $\mathrm{I}_{8}-\mathrm{I}_{11}$ | $\mathrm{O}_{8}-\mathrm{O}_{11}$ |
| L | L | L |
| L | H | H |
| H | X | Z |


| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{4}}$ | $\mathrm{I}_{12}-\mathrm{I}_{15}$ | $\mathrm{O}_{\mathbf{1 2}}-\mathrm{O}_{\mathbf{1 5}}$ |
| L | L | L |
| L | H | H |
| H | X | Z |

[^9]
## Logic Diagram









TL/F/10985-3

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
Ceramic
Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disabled or Power-off State in the HIGH State
Current Applied to Output in LOW State (Max)
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to 5.5 V

$$
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{Cc}}
$$

twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$

DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O)
10 V
Note 1: Absolute maximum ratings are values beyond which the device may bo damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |
| Minimum Input Edge Rate | $(\Delta \mathrm{V} / \Delta \mathrm{t})$ |
| Data Input | $50 \mathrm{mV} / \mathrm{ns}$ |
| Enable Input | $20 \mathrm{mV} / \mathrm{ns}$ |

## DC Electrical Characteristics

| Symbol | Parameter |  | ABT16244C |  | Units | $V_{c c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input HIGH Voltage |  | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{\text {CD }}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{l}_{\mathrm{I}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | 54ABT/74ABT 54 ABT 74 ABT | $\begin{aligned} & 2.5 \\ & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline v \\ & v \\ & v \end{aligned}$ | Min <br> Min <br> Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & 54 \mathrm{ABT} \\ & 74 \mathrm{ABT} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.55 \\ & 0.55 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} \mathrm{IOL} & =48 \mathrm{~mA} \\ \mathrm{IOL} & =64 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V} \\ & V_{I N}=0.0 \mathrm{~V} \end{aligned}$ |
| VID | Input Leakage Test |  | 4.75 |  | V | 0.0 | $I_{D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| lozh | Output Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current |  | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| $I_{\text {CEX }}$ | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\mathrm{OUT}}=5.5 \mathrm{~V}$ <br> All Other Pins GND |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  |  | 100 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  |  | 60 | mA | Max | All Outputs LOW |
| Iccz | Power Supply Current |  |  | 100 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{\mathrm{OE}}_{\mathrm{n}}=\mathrm{V}_{\mathrm{CC}} \\ & \text { All Others at } \mathrm{V}_{\mathrm{CC}} \text { or GND } \end{aligned}$ |
| $\mathrm{I}_{\text {CCT }}$ | Additional $\mathrm{I}_{\mathrm{CC}} /$ Input | Outputs Enabled Outputs TRI-STATE Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ | Max | $\begin{array}{\|l} \hline V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { Enable Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { All Others at } V_{C C} \text { or } G N D \\ \hline \end{array}$ |
| ICCD | Dynamic ICC <br> (Note 1) | No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open, $\overline{\mathrm{OE}}_{\mathrm{n}}=\mathrm{GND}$ One Bit Toggling, 50\% Duty Cycle |

Note 1: Guaranteed but not tested.

DC Electrical Characteristics (Continued)

| Symbol | Parameter | ABT16244C |  |  | Units | Vcc | Conditions$\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=500 \Omega \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| Volp | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.4 | 0.7 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| Volv | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.3 | -1.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.4 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $0 V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to threshold ( $\mathrm{V}_{\text {ILD }}$ ), OV to threshold ( $\mathrm{V}_{\text {IHD }}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One output HIGH. Guaranteed, but not tested.

## AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & V_{C C}=+5 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{A}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PLH}} \\ & \mathbf{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 3.9 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 3.9 \end{aligned}$ | ns | $\begin{aligned} & 2-3,5 \\ & 2-3,5 \end{aligned}$ |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{array}{r} 3.5 \\ 3.5 \end{array}$ | $\begin{aligned} & 6.3 \\ & 6.3 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.3 \\ & 6.3 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time |  | $\begin{aligned} & 4.2 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 6.7 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & \text { t. } 0 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 6.7 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4) |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching <br> (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.3 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 7.8 \\ & 7.8 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 8.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 6.7 \\ & 6.7 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

[^10]
## Skew

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 3) | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.0 | 1.5 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.5 | ns | 2-15 |
| tps <br> (Note 5) | Duty Cycle LH-HL Skew | 1.5 | 1.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 1.7 | 2.0 | ns | 2-19 |
| $t_{\text {PV }}$ <br> (Note 2) | Device to Device Skew <br> LH/HL Transitions | 2.0 | 2.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHD. LOW to HIGH (LOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteod but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: COUT is measured at frequency $\mathbf{f}=1 \mathrm{MHz}$; per MIL. STD-883B, Method 3012.

$t_{\text {PLH }}$ vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

$t_{\text {PLH }}$ vs Load Capacitance 16 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

tphL vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.
$t_{P Z L}$ vs Temperature（ $T_{A}$ ）
$C_{L}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{p L Z}$ vs Temperature（ $T_{A}$ ） $C_{L}=50 \mathrm{pF}, 1$ Output Swltching

$t_{\text {PHZ }}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$t_{\text {PHz }}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 16$ Outputs Switching



$t_{\text {PZH }}$ vs Temperature（ $\mathrm{T}_{\mathrm{A}}$ ）
$C_{L}=50 \mathrm{pF}, 16$ Outputs Switching


5

[^11]
## 54ABT/74ABT16245C 16-Bit Transceiver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ABT16245C contains sixteen non-inverting bidirectional buffers with TRI-STATE outputs and is intended for bus oriented applications. The device is byte controlled. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The $T / \bar{R}$ inputs determine the direction of data flow through the device. The $\overline{O E}$ inputs disable both the A and B ports by placing them in a high impedance state.

## Features

- Bidirectional non-inverting buffers
- Separate control logic for each byte
- 16-bit version of the 'ABT245C
- A and B output sink capability of 64 mA , source capability of 32 mA
■ Guaranteed output skew
■ Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability

Ordering Code: See Section 11

## Logic Symbol



## Pin Description

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{n}$ | Output Enable Input (Active Low) |
| $\mathrm{T} / \overline{\mathrm{R}}_{n}$ | Transmit/Receive Input |
| $\mathrm{A}_{0}-\mathrm{A}_{15}$ | Side A Inputs/Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{15}$ | Side B Inputs/Outputs |

## Functional Description

The 'ABT16245C contains sixteen non-inverting bidirectional buffers with TRI-STATE outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation.

## Truth Tables

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\mathrm{OE}_{1}$ | $T / \bar{R}_{1}$ |  |
| L | L | Bus $\mathrm{B}_{0}-\mathrm{B}_{7}$ Data to Bus $\mathrm{A}_{0}-\mathrm{A}_{7}$ |
| L | H | Bus $A_{0}-A_{7}$ Data to Bus $B_{0}-B_{7}$ |
| H | X | HIGH-Z State on $A_{0}-A_{7}, B_{0}-B_{7}$ |


| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathrm{T} / \overline{\mathrm{R}}_{\mathbf{2}}$ |  |
| L | L | Bus $\mathrm{B}_{8}-\mathrm{B}_{15}$ Data to $\mathrm{Bus}_{\mathrm{A}}-\mathrm{A}_{15}$ |
| L | H | Bus $\mathrm{A}_{8}-\mathrm{A}_{15}$ Data to $\mathrm{Bus}_{8} \mathrm{~B}_{8}-\mathrm{B}_{15}$ |
| H | X | $\mathrm{HIGH}-\mathrm{Z}$ State on $\mathrm{A}_{8}-\mathrm{A}_{15}, \mathrm{~B}_{8}-\mathrm{B}_{15}$ |

[^12]

TL/F/10986-4

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Ceramic
Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Voltage Applied to Any Output in the Disabled or
Power-off State in the HIGH State
Current Applied to Output in LOW State (Max)

$$
\begin{array}{r}
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+175^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
\end{array}
$$

-0.5 V to 5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

## DC Electrical Characteristics

| Symbol | Parameter | ABT16245C |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{\text {CD }}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}\left(\overline{O E}_{n}, T / \bar{R}_{n}\right)$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage 54ABT/74ABT | 2.4 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |
|  | 54 ABT | 2.0 |  | V | Min | $\mathrm{IOH}=-12 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
|  | 74ABT | 2.0 |  | V | Min | $\mathrm{IOH}^{\prime}=-32 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage 54 ABT <br>  74 ABT |  | $\begin{aligned} & \hline 0.55 \\ & 0.55 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{IOL}^{\mathrm{O}}=48 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right) \\ & \mathrm{IOL}=64 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right) \end{aligned}$ |
| IIH | Input HIGH Current |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 V\left(\overline{O E}_{n}, T / \bar{R}_{n}\right) \\ & V_{I N}=V_{C C}\left(\overline{O E}_{n}, T / \bar{R}_{n}\right) \\ & \hline \end{aligned}$ |
| IBVI | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}\left(\overline{O E}_{\mathrm{n}}, \mathrm{T} / \overline{\mathrm{R}}_{\mathrm{n}}\right)$ |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
| ILL | Input LOW Current |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 V\left(\overline{O E}_{n}, T / \bar{R}_{n}\right) \\ & V_{I N}=0.0 V\left(\overline{\left.O E_{n}, T / \bar{R}_{n}\right)}\right. \\ & \hline \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $I D=1.9 \mu \mathrm{~A}\left(\overline{\mathrm{OE}}_{\mathrm{n}}, \mathrm{~T} / \bar{R}_{\mathrm{n}}\right)$ <br> All Other Pins Grounded |
| $\xrightarrow{\mathrm{IIH}^{+} \mathrm{I}_{\mathrm{OZH}}}$ | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| ILL $+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| ICEX | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}\left(A_{n}, B_{n}\right)$ |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\begin{aligned} & V_{\text {OUT }}=5.50 \mathrm{~V}\left(A_{n}, B_{n}\right) ; \\ & \text { All Others GND } \end{aligned}$ |
| ${ }^{\mathrm{ICCH}}$ | Power Supply Current |  | 100 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  | 60 | mA | Max | All Outputs LOW |
| ${ }^{\text {I CCZ }}$ | Power Supply Current |  | 100 | $\mu \mathrm{A}$ | Max | $\overline{O E}_{\mathrm{n}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~T} / \bar{R}_{\mathrm{n}}=G N D \text { or } V_{C C}$ $\text { All others at } V_{\mathrm{CC}} \text { or GND }$ |
| ICCT | Additional ICC/Input Outputs Enabled <br>  Outputs TRI-STATE <br>  Outputs TRI-STATE |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ | Max | $\begin{array}{\|l} \hline V_{1}=V_{C C}-2.1 \mathrm{~V} \\ O E_{n}, T / \bar{R}_{n} V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { Data Input } V_{1}=V_{C C}-2.1 \mathrm{~V} \\ \text { All others at } V_{C C} \text { or GND } \\ \hline \end{array}$ |
| ICCD | Dynamic IcC No Load |  | 0.1 | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open <br> $\overline{O E}_{n}=G N D, T / \bar{R}_{n}=G N D$ or $V_{C C}$ <br> One Bit Toggling, 50\% Duty Cycle |

## DC Latchup Source Current <br> $-500 \mathrm{~mA}$ <br> Over Voltage Latchup (I/O) <br> Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. <br> Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating

 ConditionsFree Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military  <br> Commercial +4.5 V to +5.5 V <br>   | +4.5 V to +5.5 V |

( $\Delta V / \Delta t$ )
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

Minimum Input Edge Rate Data Input Enable Input

[^13]
## DC Electrical Characteristics

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $C_{L}=50 \mathrm{pF} ; \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.5 | 0.9 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.4 | -1.0 |  | V | 5.0 | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ (Note 4) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.4 |  | V | 5.0 | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{A}=25^{\circ} \mathrm{C}$ (Note 3) |

Note 2: Max number of outputs defined as $(n)$. $n-1$ data inputs are driven $O V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 3: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: $3 V$ to threshold ( $V_{I L D}$ ), $0 V$ to threshold ( $V_{I H D}$ ).
Guaranteed, but not tested.
Note 4: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $0 V$ to $3 V$. One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} C \\ & V_{C C}=+5 V \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{array}{r} -55^{\circ} \\ \mathrm{V}_{\mathrm{CC}} \\ \mathrm{C}_{\mathrm{L}} \end{array}$ | $25^{\circ} \mathrm{C}$ <br> 5.5V <br> F | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {pLLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 3.9 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 3.9 \end{aligned}$ | ns | $\begin{aligned} & 2-3,5 \\ & 2-3,5 \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable <br> Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.3 \\ & 6.3 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.3 \\ & 6.3 \\ & \hline \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.6 \\ & 3.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 6.9 \\ 6.9 \\ \hline \end{array}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.9 \\ & 6.9 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics: See Section 2 for Wavetorms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4) |  |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency | 100 |  |  |  |  |  |  | MHz |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.3 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.2 \\ & 8.2 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 10.0 \\ 9.0 \end{gathered}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 6.9 \\ & 6.9 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

[^14]| Skew |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
|  |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 3) | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4). |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 1.5 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.3 | 1.5 | ns | 2-15 |
| $t_{P S}$ (Note 5) | Duty Cycle LH-HL Skew | 1.5 | 2.0 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 1.7 | 2.5 | ns | 2-19 |
| tpv (Note 2) | Device to Device Skew <br> LH/HL Transitions | 2.0 | 3.0 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{N}}$ | Input Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=0.0 \mathrm{~V}\left(\overline{\mathrm{OE}} \mathrm{B}_{\mathrm{n}}, \mathrm{T} / \bar{R}_{\mathrm{n}}\right)$ |
| $\mathrm{C}_{\mathrm{l} / \mathrm{O}}$ (Note 1) | Output Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

Note 1: $\mathrm{C}_{\| / O}$ is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$, per MiL-STD-883B, Method 3012.
$t_{\text {PLH }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{\text {PHL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, 1$ Output Switching


$t_{\text {PLH }}$ vs Load Capacitance 16 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

$t_{\text {PZL }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{\text {pHL }}$ vs Load Capacitance
1 Output Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

$t_{\text {PHL }}$ vs Load Capacitance 16 Outputs Switching, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

$t_{\text {PLZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathbf{~ p F , 1} 1$ Output Switching


Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Table.

$t_{\text {PzL }}$ vs Temperature ( $\mathrm{T}_{\mathbf{A}}$ )
$C_{L}=\mathbf{5 0} \mathrm{pF}, 16$ Outputs Switching

$t_{\text {PHZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$\mathrm{C}_{\mathrm{L}}=\mathbf{5 0} \mathrm{pF}, 1$ Output Switching

$t_{\text {PHZ }}$ vs Temperature ( $T_{A}$ )
$C_{L}=50 \mathrm{pF}, 16$ Outputs Switching

${ }^{\text {tpLZ }}$ vs Temperature ( $\mathrm{T}_{\mathrm{A}}$ )
$C_{L}=\mathbf{5 0} \mathrm{pF}, 16$ Outputs Switching
 TL/F/10986-26

[^15]




Icc vs Frequency
Average, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$
All Outputs Unloaded/Unterminated;
16 Outputs Switching In-Phase at 50\% Duty Cycle


TL/F/10986-31

Dashed lines represent design characteristics; for specitied guarantees, refer to AC Characteristics Table.

## 54ABT/74ABT16500C 18-Bit Universal Bus Transceivers with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

These 18-bit universal bus transceivers combine D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.
Data flow in each direction is controlled by output-enable (OEAB and $\overline{O E B A}$ ), latch-enable (LEAB and LEBA), and clock ( $\overline{\mathrm{CLKAB}}$ and ( $\overline{\mathrm{CLKBA}}$ inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if $\overline{C L K A B}$ is held at a high or low logic level. If LEAB is low, the A bus data is stored in the latch/flip-flop on the high-to-low transition of $\overline{C L K A B}$. Output-enable OEAB is active-high. When OEAB is high, the outputs are active. When OEAB is low, the outputs are in the high-impedance state.
Data flow for $B$ to $A$ is similar to that of $A$ to $B$ but uses $\overline{O E B A}, ~ L E B A, ~ a n d ~ C L K B A . ~ T h e ~ o u t p u t ~ e n a b l e s ~ a r e ~ c o m p l e-~$ mentary (OEAB is active high and $\overline{O E B A}$ is active low).
To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

## Features

- Combines D-Type latches and D-Type flip-flops for operation in transparent, latched, or clocked mode
- Flow-through architecture optimizes PCB layout
- Guaranteed latch-up

■ Guaranteed output skew
■ Guaranteed multiple output switching specifications

- Output switching specified for both 50 pF and 250 pF loads
m Guaranteed simultaneous switching noise level and dynamic threshold performance
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability


## Ordering Code: See Section 11

## Connection Diagram



Function Table $\dagger$

| Inputs |  |  |  | Output <br> B |
| :---: | :---: | :---: | :---: | :---: |
| OEAB | LEAB | CLKAB | A |  |
| L | X | X | X | Z |
| H | H | $X$ | L | L |
| H | H | X | H | H |
| H | L | $\downarrow$ | L | L |
| H | L | $\downarrow$ | H | H |
| H | L | H | X | B0 $\ddagger$ |
| H | L | L | X | $\mathrm{B}_{0}{ }^{\text {¢ }}$ |

$\dagger$ A-to-B data flow is shown: B-to-A flow is similar but uses $\bar{O} E B A, ~ L E B A$, and CLKBA.
$\ddagger$ Output level before the indicated steady-state input conditions were established.
§ Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low.

Logic Diagram

aल" - D
, $-\perp$

$$
\text { उ"um }-\infty
$$

$$
\overline{\text { amm }}-0
$$

上


TL/F/11581-2

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
Junction Temperature under Bias
Ceramic

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+175^{\circ} \mathrm{C}
$$

Plastic

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$V_{C C}$ Pin Potential to
Ground Pin

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

Input Voltage (Note 2)

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

Input Current (Note 2)

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

Voltage Applied to Any Output in the Disabled or Power-off State in the HIGH State

$$
\begin{aligned}
& -0.5 V \text { to } 5.5 V \\
& -0.5 V+n V
\end{aligned}
$$

$$
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
$$ Current Applied to Output in LOW State (Max)

twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{mA})$

Output Clamp Current
$-50 \mathrm{~mA}$
Max. Power Dissipation @ $T_{A}=55^{\circ} \mathrm{C}$ (in still air) 1 W
DC Latchup Source Current $\quad-500 \mathrm{~mA}$ Over Voltage Latchup (I/O) 10V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2; Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |
| Minimum Input Edge Rate | $(\Delta \mathrm{V} / \Delta \mathrm{t})$ |
| Data Input | $50 \mathrm{mV} / \mathrm{ns}$ |
| Enable Input | $20 \mathrm{mV} / \mathrm{ns}$ |

## DC Electrical Characteristics

| Symbol | Parameter | ABT16500C |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{I}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage $54 \mathrm{ABT} / 74 \mathrm{ABT}$ <br>  54 ABT <br>  74 ABT | 2.5 |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA} ; \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |
|  |  | 2.0 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-12 \mathrm{~mA}$ |
|  |  | 2.0 |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA} ; \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |
| $\mathrm{V}_{\text {OL }}$ | $\begin{array}{ll}\text { Output LOW Voltage } & \text { 54ABT } \\ & \text { 74ABT }\end{array}$ |  | $\begin{aligned} & 0.55 \\ & 0.55 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA} ; \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{IOL}_{\mathrm{OL}}=64 \mathrm{~mA} ; \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ |
| ${ }_{1} \mathrm{H}$ | Input HIGH Current |  | $\begin{aligned} & 5 \\ & 5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=2.7 V \\ & V_{I N}=V_{C C} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{I N}=0.5 \mathrm{~V} \\ & V_{I N}=0.0 \mathrm{~V} \end{aligned}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{ID}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| $\begin{aligned} & \hline \mathrm{I}_{\mathrm{IH}}+ \\ & \mathrm{I}_{\mathrm{OZH}} \\ & \hline \end{aligned}$ | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5V | $V_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| $\begin{aligned} & \hline \mathrm{I}_{\mathrm{LL}}+ \\ & \mathrm{I}_{\mathrm{OZL}} \\ & \hline \end{aligned}$ | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{\mathrm{OE}}=2.0 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| $I_{\text {CEX }}$ | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$; All Others GND |
| ICCH | Power Supply Current |  | 100 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  | 68 | $\mu \mathrm{A}$ | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  | 100 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \overline{\mathrm{OE}}_{\mathrm{n}}=\mathrm{V}_{\mathrm{CC}}, \\ & \text { All Others at } \mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \hline \end{aligned}$ |
| ${ }^{\text {ICCT }}$ | Additional ICC/Input |  | 2.5 | mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 V \\ & \text { All Others at } V_{C C} \text { or GND } \end{aligned}$ |
| ICCD | Dynamic ICC $\quad$ No Load (Note 1) |  | 0.18 | $\begin{aligned} & \mathrm{mA/} \\ & \mathrm{MHz} \end{aligned}$ | Max | $\begin{aligned} & \text { Outputs Open } \\ & \text { OE }=\text { GND } \\ & \text { One Bit Toggling, } 50 \% \text { Duty Cycle } \end{aligned}$ |

Note 1: Guaranteed, but not tested.

DC Electrical Characteristics (Continued)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | $\begin{gathered} \text { Conditions } \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} ; \mathrm{R}_{\mathrm{L}}=500 \Omega \\ \hline \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Volp | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  |  | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| Volv | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | $-1.0$ |  |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| V OHV | Minimum High Level Dynamic Output Voltage | 2.5 |  |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 |  |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  |  | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven $O V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to threshold ( $\mathrm{V}_{\mathrm{ILD}}$ ), OV to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n . $\mathrm{n}-1$ data inputs are driven, OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock Frequency | 150 |  |  |  |  | 150 |  | MHz |  |
| tpLiH | Propagation Delay A or B to B or A | 1.1 | - | 3.6 |  |  | 1.1 | 4.0 | ns | 2-3, 5 |
| $\mathrm{t}_{\text {PHL }}$ |  | 1.0 |  | 3.9 |  |  | 1.0 | 4.6 |  |  |
| $\mathrm{t}_{\text {PL }}$ | Propagation Delay LEAB or LEBA to B or A | 1.0 |  | 4.7 |  |  | 1.0 | 5.3 | ns | 2-3,5 |
| $\mathrm{t}_{\text {PHL }}$ |  | 1.0 |  | 4.7 |  |  | 1.0 | 5.0 |  |  |
| tpLH | Propagation Delay $\overline{C L K A B}$ or $\overline{C L K B A}$ to $B$ or $A$ | 1.0 |  | 4.4 |  |  | 1.0 | 5.3 | ns | 2-3, 5 |
| $\mathrm{t}_{\text {PHL }}$ |  | 1.0 |  | 4.3 |  |  | 1.0 | 5.0 |  |  |
| tPZH | Propagation Delay OEAB or $\overline{O E B A}$ to $B$ or $A$ | 1.0 |  | 4.1 |  |  | 1.0 | 4.8 | ns | 2-4 |
| tpZL |  | 2.5 |  | 5.7 |  |  | 2.5 | 6.6 |  |  |
| tpHz | Propagation Delay $O E A B$ or $\overline{O E B A}$ to $B$ or $A$ | 1.5 |  | 5.2 |  |  | 1.5 | 6.2 | ns | 2-4 |
| tplZ |  | 1.4 |  | 4.7 |  |  | 1.4 | 5.4 |  |  |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | $\begin{gathered} 74 A B T C \\ \hline \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \text { 54ABTC } \\ \hline \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |
|  |  | Min | Max |  |  | Min | Max |  |  | Min | Max |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, <br> A to CLKAB | $\begin{aligned} & 4.5 \\ & 4.5 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 4.5 \\ & 4.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, <br> A to CLKAB | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  |  |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, <br> $B$ to $\overline{C L K B A}$ | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(\mathrm{H}) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, B to $\overline{\text { CLKBA }}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  |  |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, A to LEAB or B to LEBA, CLK High | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, A to LEAB or $B$ to LEBA, CLK High | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, A to LEAB or $B$ to LEBA, CLK Low | $\begin{aligned} & 4.5 \\ & 4.5 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 4.5 \\ & 4.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, A to LEAB or B to LEBA, CLK Low | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | ns | 2-6 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Pulse Width, LEAB or LEBA, High | $\begin{aligned} & 3.3 \\ & 3.3 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 3.3 \\ & 3.3 \\ & \hline \end{aligned}$ |  | ns | 2-3 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(L) \end{aligned}$ | Pulse Width, $\overline{C L K A B}$ or CLKBA, High or Low | $\begin{aligned} & 3.3 \\ & 3.3 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & 3.3 \\ & 3.3 \end{aligned}$ |  | ns | 2-3 |

Extended AC Electrical Characteristics : See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 18 Outputs Switching (Note 4) |  |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 18 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| ${ }^{\text {tpLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.3 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZLL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.0 \\ & 2.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.5 \\ & 6.5 \end{aligned}$ | $\begin{array}{r} 2.5 \\ 2.5 \\ \hline \end{array}$ | $\begin{aligned} & 8.2 \\ & 8.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{gathered} 10.0 \\ 9.0 \\ \hline \end{gathered}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{pLL}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 6.7 \\ & 6.9 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

## Skew

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 18 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 18 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.0 | 2.0 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew <br> LH Transitions | 1.0 | 1.5 | ns | 2-15 |
| $t_{P S}$ <br> (Note 5) | Duty Cycle LH-HL Skew | 1.5 | 5.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 1.7 | 5.5 | ns | 2-19 |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 5.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHU), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested. Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions, $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{I N}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: Cout is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$ per MIL-STD-883B, Method 3012.

## 54ABT/74ABT16652C

 16-Bit Transceiver/Register with TRI-STATE ${ }^{\circledR}$ Outputs
## General Description

The 'ABT16652C consists of sixteen bus transceiver circuits with D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Each byte has separate control inputs which can be shorted together for full 16-bit operation. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to HIGH logic level. Output Enable pins (OEAB, $\overline{O E B A}$ ) are provided to control the transceiver function.

## Features

- Independent registers for $A$ and $B$ buses
a Multiplexed real-time and stored data
- Separate control logic for each byte
- A and B output sink capability of 64 mA , source capability of 32 mA
■ Guaranteed output skew
- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads

■ Guaranteed simultaneous switching noise level and dynamic threshold performance

- Guaranteed latchup protection
- High impedance glitch free bus loading during entire power up and power down cycle
■ Nondestructive hot insertion capability
- Disable time less than enable time to avoid bus contention

Ordering Code: See Section 11

Pin Descriptions

| Pin Names | Description |
| :--- | :--- |
| $\mathrm{A}_{0}-\mathrm{A}_{16}$ | Data Register A Inputs/ |
|  | TRI-STATE Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{16}$ | Data Register B Inputs/ |
|  | TRI-STATE Outputs |
| $\mathrm{CPAB}_{n}, \mathrm{CPBA}_{n}$ | Clock Pulse Inputs |
| $\mathrm{SAB}_{n}, \mathrm{SBA}_{n}$ | Select Inputs |
| $O E A B_{n}, \overline{O E B A}_{n}$ | Output Enable Inputs |

## Connection Diagram



TL/F/11599-


TL/F/11599-2


TL/F/11599-3
Please note that these diagrams are provided only for the understanding of logic operations and'should not be used to estimate propagation delays.

## Functional Description

In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both. The select ( $\mathrm{SAB}_{\mathrm{n}}, \mathrm{SBA}_{\mathrm{n}}$ ) controls can multiplex stored and real-time.
The examples in Figure 1 demonstrate the four fundamental bus-management functions that can be performed with the 'ABT16652C.
Data on the $A$ or $B$ data bus, or both can be stored in the internal D flip-flop by LOW to HIGH transitions at the appro-
priate Clock Inputs ( $\mathrm{CPAB}_{n}, \mathrm{CPBA}_{n}$ ) regardless of the Se lect or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal $D$ flip-flops by simultaneously enabling $\mathrm{OEAB}_{n}$ and $\overline{O E B A}_{n}$. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state.

Functional Description
(Continued)

Note A: Real-Time
Transfer Bus B to Bus A


TL/F/11599-4 $\mathrm{OEAB}_{1}$ OEBA $_{1} \mathrm{CPAB}_{1} \mathrm{CPBA}_{1} \mathrm{SAB}_{1} \mathrm{SBA}_{1}$

Note B: Real-Time Transfer Bus A to Bus B


TL/F/11599-5 $\mathrm{OEAB}_{1}$ OEBA $_{1} \mathrm{CPAB}_{1} \mathrm{CPBA}_{1} \mathrm{SAB}_{1} \mathrm{SBA}_{1}$

Note C: Storage


TL/F/11599-6
$\mathrm{OEAB}_{1}$ OEBA $_{1} \mathrm{CPAB}_{1} \mathrm{CPBA}_{1} \mathrm{SAB}_{1} \mathrm{SBA}_{1}$

Note D: Transfer Storage Data to A or B

$\mathrm{OEAB}_{1}$ OEBA $_{1} \mathrm{CPAB}_{1} \mathrm{CPBA}_{1} \mathrm{SAB}_{1} \mathrm{SBA}_{1}$ $H$ L HORL HorL H X

FIGURE 1

| Inputs |  |  |  |  |  | Inputs/Outputs (Note 1) |  | Operating Mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{OEAB}_{1}$ | $\overline{\mathrm{OEBA}}_{1}$ | $\mathrm{CPAB}_{1}$ | $\mathrm{CPBA}_{1}$ | SAB ${ }_{1}$ | $\mathrm{SBA}_{1}$ | $\mathrm{A}_{0}$ thru $\mathrm{A}_{7}$ | $\mathrm{B}_{0}$ thru $\mathrm{B}_{7}$ |  |
| L | H | HorL | H orL | X | X |  | Input | Isolation |
| L | H | $\widetilde{ }$ | $\sim$ | X | X |  |  | Store A and B Data |
| X | H | $\sim$ | H or L | X | X | Input | Not Specified | Store A, Hold B |
| H | H | $\sim$ | $\checkmark$ | X | X | Input | Output | Store A in Both Registers |
| L | X | HorL | $\sim$ | X | X | Not Specified | Input | Hold A, Store B |
| L | L | $\checkmark$ | $\sim$ | $x$ | X | Output | Input | Store B in Both Registers |
| L. | L | $x$ | X | X | L | Output | Input | Real-Time B Data to A Bus |
| L | L | X | HorL | X | H |  |  | Store B Data to A Bus |
| H | H | X | X | L | X | put | Output | Real-Time A Data to B Bus |
| H | H | Hor L | X | H | X |  |  | Stored A Data to B Bus |
| H | L | H or L | HorL | H | H | Output | Output | Stored A Data to B Bus and Stored B Data to A Bus |

$H=H I G H$ Voltage Level
$L=$ LOW Voltage Level
$X=$ Immaterial
工 $=$ LOW to HIGH Clock Transition
Note 1: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW to HIGH transition on the clock inputs. This also applies to data I/O (A and B: 8-15) and \#2 control pins.

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the Natlonal Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias

## Ceramic

Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

Voltage Applied to Any Output in the Disable or Power-Off State in the HIGH State
-0.5 V to +5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Current Applied to Output in LOW State (Max) DC Latchup Source Current twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$

$$
-500 \mathrm{~mA}
$$

Over Voltage Latchup (I/O)

## Recommended Operating

 ConditionsFree Air Ambient Temperature

Military Commercial
Supply Voltage Military Commercial
Minimum Input Edge Rate Data Input Enable Input Clock Input

$$
\begin{aligned}
& -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
& -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
& +4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
& +4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
\end{aligned}
$$

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## DC Electrical Characteristics

| Symbol | Parameter | ABT16652C |  | Units | $\mathrm{V}_{\text {cc }}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{IIN}^{\text {a }}$ - 18 mA (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH 54ABT/74ABT <br> Voltage 54 ABT <br>  74 ABT | $\begin{array}{r} 2.5 \\ 2.0 \\ 2.0 \\ \hline \end{array}$ |  | V | Min | $\begin{aligned} & I_{O H}=-3 \mathrm{~mA},\left(A_{n}, B_{n}\right) \\ & I_{O H}=-24 \mathrm{~mA},\left(A_{n}, B_{n}\right) \\ & I_{O H}=-32 \mathrm{~mA},\left(A_{n}, B_{n}\right) \end{aligned}$ |
| VOL | Output LOW 54 ABT <br> Voltage 74 ABT |  | $\begin{array}{r} 0.55 \\ 0.55 \\ \hline \end{array}$ | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=48 \mathrm{~mA},\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) \\ & \mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA},\left(\mathrm{~A}_{n}, B_{n}\right) \end{aligned}$ |
| $V_{I D}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, (Non-1/O Pins) All Other Pins Grounded |
| $\mathrm{IIH}^{\text {H}}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{CC}}$ (Non-I/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{iN}}=7.0 \mathrm{~V}$ (Non-1/O Pins) |
| IsVIT | Input HIGH Current Breakdown Test (I/O) |  | 100. | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $\mathrm{I}_{1 / 2}$ | Input LOW Current |  | -5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ or OV (Non-1/O Pins) |
| $\mathrm{I}_{\mathrm{H}}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | OV-5.5V | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right) ; \\ & \mathrm{OEAB}_{n}=\mathrm{GND} \text { and } \overline{O E B A}_{n}=2.0 \mathrm{~V} \end{aligned}$ |
| ILL + IozL | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | OV-5.5V | $\begin{aligned} & V_{O U T}=0.5 \mathrm{~V}\left(A_{n}, B_{n}\right) ; \\ & O E A B_{n}=G N D \text { and } \overline{O E B A}_{n}=2.0 \mathrm{~V} \end{aligned}$ |

DC Electrical Characteristics (Continued)

| Symbol | Parameter | ABT16652C |  | Units | $V_{\text {cc }}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| los | Output Short-Circuit Current | -100 | -275 | mA | Max | $V_{\text {OUT }}=0 V\left(A_{n}, B_{n}\right)$ |
| $\mathrm{I}_{\text {CEX }}$ | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}\left(A_{n}, B_{n}\right)$ |
| $\mathrm{l}_{\mathrm{zz}}$ | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 V | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$; All Others GND |
| ${ }^{\text {I CCH }}$ | Power Supply Current |  | 100 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  | 60 | mA | Max | All Outputs LOW |
| I ccz | Power Supply Current |  | 100 | $\mu \mathrm{A}$ | Max | Outputs TRI-STATE; <br> All Others at $\mathrm{V}_{\mathrm{CC}}$ or GND |
| ICCT | Additional ICC/Input |  | 2.5 | mA | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 \mathrm{~V} \\ & \text { All Others at } V_{C C} \text { or } G N D \end{aligned}$ |
| ICCD | Dynamic ICC $\quad$ No Load (Note 1) |  | 0.18 | $\mathrm{mA} / \mathrm{MHz}$ | Max | Outputs Open <br> $O E A B_{n}$ and $\overline{O E B A}_{n}=G N D$ <br> Non-I/O = GND or $V_{C C}$ <br> One bit toggling, 50\% duty cycle |

Note 1: Guaranteed, but not tested.

## DC Electrical Characteristics (ssop package)

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.6 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | -1.2 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.0 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |
| $V_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage |  | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 2) |

Note 1: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching, $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: 3 V to theshold ( $V_{\text {ILD }}$ ), 0 V to threshold ( $\mathrm{V}_{\mathrm{IHD}}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics (SSOP package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> tpHL | Propagation Delay Clock to Bus | 1.5 | 4.9 |  |  | 1.5 | 4.9 | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Bus to Bus | 1.5 | 4.5 |  |  | 1.5 | 4.5 | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $S B A_{n}$ or $S A B_{n}$ to $A_{n}$ to $B_{n}$ | 1.5 | 5.0 |  |  | 1.5 | 5.0 | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{tpZH} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Enable Time $\overline{O E B A}_{n}$ or $O E A B_{n}$ to $A_{n}$ or $B_{n}$ | 1.5 | 5.5 |  |  | 1.5 | 5.5 | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | $\left\|\begin{array}{l} \text { Disable Time } \\ \overline{O E B A}_{n} \text { or } O E A B_{n} \text { to } A_{n} \text { or } B_{n} \end{array}\right\|$ | 1.5 | 6.0 |  |  | 1.5 | 6.0 | ns | 2-4 |

AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT$\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | 54ABT |  | 74ABT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $f_{\text {max }}$ | Max Clock Frequency |  | 200 |  |  |  |  |  | MHz |  |
| $\begin{aligned} & \mathrm{ts}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW Bus to Clock | 1.5 |  |  |  |  | 1.5 |  | ns | 2-6 |
| $\begin{aligned} & t_{H}(H) \\ & t_{H}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW Bus to Clock | 1.0 |  |  |  |  | 1.0 |  | ns | 2-6 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Pulse Width, HIGH or LOW | 3.0 |  |  |  |  | 3.0 |  | ns | 2-3 |

Extended AC Electrical Characteristics (SSOP package): See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  | 74ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 1 \text { Output Switching } \\ \text { (Note } 5 \text { ) } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{array}{r} \mathrm{t}_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \\ \hline \end{array}$ | Progagation Delay Clock to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ | ns | 2-3, 5 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay Bus to Bus | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \end{aligned}$ | ns | 2-3, 5 |
| $\mathrm{t}_{\mathrm{LLH}}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Progagation Delay SBA or SAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.5 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time $\overline{O E B A}_{n}$ or OEAB $N$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 11.5 \\ & 11.5 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time $\overline{O E B A}$ or OEAB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.0 \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: The TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

Skew (SSOP Package) (Note 3)

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 3) | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4) |  |  |
|  |  | Max | Max |  |  |
| toshl <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.3 | 2.5 | ns | 2-15 |
| $t_{\mathrm{OSLH}}$ <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 2.0 | ns | 2-15 |
| $t_{P S}$ <br> (Note 5) | Duty Cycle LH-HL Skew | 2.0 | 4.0 |  | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 2.0 | 4.0 | ns | 2-19 |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.5 | 4.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL). LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested. Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.


Note 1: $\mathrm{C}_{1 / O}$ is measured at frequency, $\mathrm{f}=1 \mathrm{MHz}$, per MIL-STD-883B, Method 3012.

## 54ABT/74ABT162244C 16-Bit Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs

## General Description

The 'ABT162244C contains sixteen non-inverting buffers with TRI-STATE ${ }^{\circledR}$ outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble controlled. Individual TRI-STATE control inputs can be shorted together for 8 -bit or 16 -bit operation.
The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- Separate control logic for each nibble
- 16-bit version of the 'ABT2244C

■ Guaranteed output skew

- Guaranteed multiple output switching specifications
- Output switching specified for both 50 pF and 250 pF loads
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Guaranteed latch protection
- High impedance glitch free bus loading during entire power up and power down cycle
- Non-destructive hot insertion capability
Ordering Code: See Section 11


## Logic Symbol



Pin Description

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{n}$ | Output Enable Input (Active Low) |
| $\mathrm{I}_{0}-\mathrm{I}_{15}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{15}$ | Outputs |

## Connection Diagram

|  | SSOP |  |
| :---: | :---: | :---: |
| $\overline{0 E_{1}}-1$ | $\bigcirc{ }_{48}$ | - $\overline{O E}_{2}$ |
| $\mathrm{O}_{0}-2$ | 47 | -10 |
| $0_{1}-3$ | 46 | -1 |
| GND -4 | 45 | -GND |
| $\mathrm{O}_{2}-5$ | 44 | - ${ }^{-1}$ |
| $0_{3}-6$ | 43 | -13 |
| $\mathrm{V}_{\mathrm{cc}}-7$ | 42 | - ${ }^{\text {c }} \mathrm{cc}$ |
| $0_{4}-8$ | 41 | -4 |
| $\mathrm{O}_{5}-{ }^{9}$ | 40 | $-{ }_{5}$ |
| GND-10 | 39 | -6ND |
| $0_{6}-11$ | 38 | $-1_{6}$ |
| $07-12$ | 37 | -17 |
| $\mathrm{O}_{8}-13$ | 36 | -18 |
| $0_{9}-14$ | 35 | -19 |
| GND-15 | 34 | -6ND |
| $0_{10}-16$ | 33 | -40 |
| $0_{11}-17$ | 32 | - ${ }_{11}$ |
| $\mathrm{v}_{\mathrm{CC}}-18$ | 31 | - $\mathrm{v}_{\mathrm{cc}}$ |
| $0_{12}-19$ | 30 | - $\mathrm{l}_{12}$ |
| $0_{13}-20$ | 29 | -13 |
| GND-21 | 28 | -6N0 |
| $0_{14}-22$ | 27 | - 14 |
| $0_{15}-23$ | 26 | $-4_{15}$ |
| $\overline{O E}_{4}-24$ | 25 | $-\overline{0 E}_{3}$ |

## Functional Description

The 'ABT162244C contains sixteen non-inverting buffers with TRI-STATE outputs. The device is nibble ( 4 bits) controlled with each nibble functioning identically, but indepen-

## Truth Tables

| 2nputs | Outputs |  |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0}} \mathbf{I}_{\mathbf{3}}$ | $\mathbf{O}_{\mathbf{0}} \mathbf{- \mathbf { O } _ { \mathbf { 3 } }}$ |
| L | L | L |
| L | H | H |
| H | X | Z |


| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{3}$ | $\mathrm{I}_{8}-\mathrm{I}_{11}$ | $\mathrm{O}_{8}-\mathrm{O}_{11}$ |
| L | L | L |
| L | H | H |
| H | X | Z |


| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{4}}$ | $\mathrm{I}_{\mathbf{1 2}} \mathbf{I}_{\mathbf{1 5}}$ | $\mathrm{O}_{\mathbf{1 2}}-\mathrm{O}_{\mathbf{1 5}}$ |
| L | L | L |
| L | H | H |
| H | X | Z |

dent of the other. The control pins can be shorted together to obtain full 16 -bit operation.

| Inputs | Outputs |  |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4}}-\mathrm{I}_{\mathbf{7}}$ | $\mathrm{O}_{\mathbf{4}}-\mathrm{O}_{\mathbf{7}}$ |
| L | L | L |
| L | H | H |
| H | X | Z |

Voltage Leve
L = Low Voltage Level
$X=$ Immaterial
$Z=$ High Impedance

## Logic Diagrams



## Schematic of each Output



TL/F/10987-4

Absolute Maximum Ratings（Note 1）
If Military／Aerospace specified devices are required， please contact the National Semiconductor Sales Office／Distributors for availability and specifications．

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
Ceramic Plastic
$V_{C C}$ Pin Potential to Ground Pin Input Voltage（Note 2） Input Current（Note 2） Voltage Applied to Any Output in the Disabled or Power－off State in the HIGH State
Current Applied to Output in LOW State（Max）
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to 5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup（I／O）
10 V
Note 1：Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired．Functional operation under these conditions is not implied．
Note 2：Either voltage limit or current limit is sufficient to protect inputs．

## Recommended Operating Conditions

Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

Minimum Input Edge Rate Data Input Enable Input

## DC Electrical Characteristics

| Symbol | Parameter |  | ABT162244C |  |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Input HIGH Voltage |  | 2.0 |  |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  |  | 0.8 | V |  | Recognized LOW Signal |
| $V_{\text {CD }}$ | Input Clamp Diode Voltage |  |  |  | －1．2 | V | Min | $\mathrm{l}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{array}{r} 54 \mathrm{ABT} / 74 \mathrm{ABT} \\ 54 \mathrm{ABT} \\ 74 \mathrm{ABT} \end{array}$ | 2.5 |  |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA}$ |
|  |  |  | 2.0 |  |  | V | Min | $\mathrm{IOH}=-12 \mathrm{~mA}$ |
|  |  |  | 2.0 |  |  | V | Min | $\mathrm{l}_{\mathrm{OH}}=-32 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\begin{aligned} & 54 \mathrm{ABT} \\ & 74 \mathrm{ABT} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{l}_{\mathrm{OL}}=15 \mathrm{~mA} \\ & \mathrm{l}_{\mathrm{OL}}=15 \mathrm{~mA} \end{aligned}$ |
| ${ }_{1} \mathrm{H}$ | Input HIGH Current |  |  |  | $\begin{aligned} & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=2.7 \mathrm{~V} \\ & V_{\text {IN }}=V_{C C} \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| IL | Input LOW Current |  |  |  | $\begin{aligned} & -5 \\ & -5 \end{aligned}$ | $\mu \mathrm{A}$ | Max | $\begin{aligned} & V_{\text {IN }}=0.5 \mathrm{~V} \\ & V_{\text {IN }}=0.0 \mathrm{~V} \\ & \hline \end{aligned}$ |
| VID | Input Leakage Test |  | 4.75 |  |  | V | 0.0 | $\begin{aligned} & \mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A} \\ & \text { All Other Pins Grounded } \end{aligned}$ |
| lozh | Output Leakage Current |  |  |  | 50 | $\mu \mathrm{A}$ | 0－5．5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V} ; \overline{\mathrm{OE}}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| lozL | Output Leakage Current |  |  |  | －50 | $\mu \mathrm{A}$ | 0－5．5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V} ; \overline{O E}_{\mathrm{n}}=2.0 \mathrm{~V}$ |
| los | Output Short－Circuit Current |  | $-100$ |  | －275 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}$ |
| ICEX | Output High Leakage Current |  |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| Izz | Bus Drainage Test |  |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$ ；All Others GND |
| ICCH | Power Supply Current |  |  |  | 100 | $\mu \mathrm{A}$ | Max | All Outputs HIGH |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  |  |  | 60 | mA | Max | All Outputs LOW |
| ${ }^{\text {I CCZ }}$ | Power Supply Current |  |  |  | 100 | $\mu \mathrm{A}$ | Max | $\begin{aligned} & \hline \overline{O E}_{n}=V_{C C} \\ & \text { All Others at } V_{C C} \text { or GND } \\ & \hline \end{aligned}$ |
| ${ }^{\text {ICCT }}$ | Additional ICC／Input Outputs Enabled <br>  Outputs TRI－STATE <br>  Outputs TRI－STATE |  |  |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 50 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ | Max | $\begin{aligned} & V_{1}=V_{C C}-2.1 V \\ & \text { Enable Input } V_{1}=V_{C C}-2.1 V \\ & \text { Data Input } V_{1}=V_{C C}-2.1 V \\ & \text { All Others at } V_{C C} \text { or } G N D \\ & \hline \end{aligned}$ |
| ICCD | Dynamic Icc （Note 1） | No Load |  |  | 0.1 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open $\overline{\mathrm{OE}}_{\mathrm{n}}=\mathrm{GND}$ One Bit Toggling，50\％Duty Cycle |

[^16]
## DC Electrical Characteristics

| Symbol | Parameter | Min | Typ | Max | Units | $\mathrm{V}_{\mathbf{c c}}$ | Conditions $C_{L}=50 \mathrm{pF} ; \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Volp | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.4 | 0.6 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| Volv | Quiet Output Minimum Dynamic V ${ }_{\text {OL }}$ | -0.7 | -1.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.7 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.4 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| $\mathrm{V}_{\text {ILD }}$ | Maximum Low Level Dynamic Input Voltage | . | 1.2 | 0.8 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as $(n) . n-1$ data inputs are driven $0 V$ to $3 V$. One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. input-under-test switching: $3 V$ to threshold ( $V_{I L D}$ ), OV to threshold ( $V_{I H D}$ ). Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 54ABT |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & V_{C C}=+5 \mathrm{~V} \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.3 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 4.4 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 4.4 \end{aligned}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output <br> Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.5 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 6.3 \\ & 6.9 \end{aligned}$ |  |  | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.3 \\ & 6.9 \end{aligned}$ | ns | 2-4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 4.2 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 6.7 \end{aligned}$ |  |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 6.7 \end{aligned}$ | ns | 2-4 |

Extended AC Electrical Characteristics : See Section 2 for Waveforms

| Symbol | Parameter |  | 4ABT |  |  |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 4) |  |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 5) |  | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 6) |  |  |  |
|  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {toggle }}$ | Max Toggle Frequency |  | 100 |  |  |  |  |  | MHz |  |
| $\mathrm{t}_{\mathrm{PLH}}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Outputs | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 6.0 \\ 10.0 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.5 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 8.0 \\ 11.0 \\ \hline \end{gathered}$ | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ |  | $\begin{aligned} & 6.5 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 7.9 \\ 12.2 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 2.5 \end{aligned}$ | $\begin{gathered} 9.5 \\ 12.5 \end{gathered}$ | ns | 2-4 |
| $\mathrm{t}_{\text {PHZ }}$ $\mathrm{t}_{\text {PLZ }}$ | Output <br> Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.7 \\ & 6.7 \\ & \hline \end{aligned}$ | (Note 7) |  | (Note 7) |  | ns | 2-4 |

Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 7: TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

## Skew

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching (Note 3) | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ V_{C C}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 16 Outputs Switching <br> (Note 4) |  |  |
|  |  | Max | Max |  |  |
| ${ }^{\text {toshl }}$ <br> (Note 1) | Pin to Pin Skew HL Transitions | 1.0 | 2.0 | ns | 2-15 |
| tosth <br> (Note 1) | Pin to Pin Skew LH Transitions | 1.0 | 1.5 | ns | 2-15 |
| $t_{P S}$ <br> (Note 5) | Duty Cycle LH-HL Skew | 1.5 | 5.5 | ns | 2-16 |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Transitions | 1.7 | 5.5 | ns | 2-19 |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Transitions | 2.0 | 5.5 | ns | 2-22 |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (OSHL), LOW to HIGH (LOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{cc}}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 5: This describes the difference between the delay of the LOW-to-HIGH and the HIGH-to-LOW transition on the same pin. It is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. This specification is guaranteed but not tested.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions, $\mathrm{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5.0 | pF | $\mathrm{V}_{\mathrm{CC}}=0.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ (Note 1) | Output Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Note 1: COUT is measured at frequency $\mathrm{f}=1 \mathrm{MHz}$ per MIL-STD-883B, Method 3012.

## Section 6

## Integrated Bus Function (IBF) Family

## Section 6 Contents

74ABT3284 Synchronous Datapath Multiplexer ..... 6-3
ACTQ3283T 32-Bit Latchable Transceiver with Parity Generator/Parity Checker and Byte Multiplexing with TRI-STATE Outputs ..... 6-9
FR900 9-Bit, 3-Port Latchable Datapath Multiplexer ..... 6-28
FR25900 9-Bit, 3-Port Latchable Datapath Multiplexer with $25 \Omega$ Output Series Resistors ..... 6-34

## 74ABT3284 18-Bit Synchronous Datapath Multiplexer

## General Description

The 74ABT3284 is a synchronous datapath buffer designed to transmit four 9-bit bytes of data onto one or two 9-bit bytes in 2:1 or 4:1 multiplexed configurations. The device supports bidirectional data transfer in transparent or registered modes. A data byte from any one of the six ports can be stored during transparent operation for later recall. Data input to any port may also be read back to itself for byte manipulation or system self-diagnostic purposes.
The 74ABT3284 is useful for interleaving data in memory applications or for use in bus-to-bus communications where variations in data word length or construction are required.

## Features

- Advanced BiCMOSTM technology provides high speed at low power consumption


## Ordering Code: See Section 11

## Connection Diagram



TL/F/11582-1
Pin Assignment

| Pin |  | Pin |  | Pin |  | Pin |  | Pin |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | Mode_SO | 21 | $\mathrm{XSEL}_{1}$ | 41. | GND | 61 | $Y_{6}$ | 81 | $\mathrm{D}_{5}$ |
| 2 | CP_AX | 22 | LDAO | 42 | $\mathrm{B}_{2}$ | 62 | $Y_{5}$ | 82 | $\mathrm{D}_{4}$ |
| 3 | OEC | 23 | LDAI | 43 | $\mathrm{B}_{3}$ | 63 | $Y_{4}$ | 83 | $\mathrm{D}_{3}$ |
| 4 | LDCI | 24 | OEA | 44 | $\mathrm{B}_{4}$ | 64 | $Y_{3}$ | 84 | $\mathrm{D}_{2}$ |
| 5 | LDCO | 25 | $V_{C C}$ | 45 | $\mathrm{B}_{5}$ | 65 | $Y_{2}$ | 85 | GND |
| 6 | $\mathrm{SA}_{2} \mathrm{X}_{1}$ | 26 | $V_{C C}$ | 46 | GND | 66 | GND | 86 | $\mathrm{D}_{1}$ |
| 7 | $\mathrm{SA}_{2} \mathrm{X}_{0}$ | 27 | $\mathrm{A}_{8}$ | 47 | $\mathrm{B}_{6}$ | 67 | $Y_{1}$ | 87 | $\mathrm{D}_{0}$ |
| 8 | $\mathrm{X}_{0}$ | 28 | $\mathrm{A}_{7}$ | 48 | $\mathrm{B}_{7}$ | 68 | $Y_{0}$ | 88 | $V_{C c}$ |
| 9 | $\mathrm{X}_{1}$ | 29 | $\mathrm{A}_{6}$ | 49 | $\mathrm{B}_{8}$ | 69 | LDDO | 89 | $\mathrm{C}_{0}$ |
| 10 | GND | 30 | GND | 50 | $V_{C C}$ | 70 | LDDI | 90 | $\mathrm{C}_{1}$ |
| 11 | $\mathrm{X}_{2}$ | 31 | $\mathrm{A}_{5}$ | 51 | CP_IN | 71 | ASEL1 | 91 | GND |
| 12 | $\mathrm{X}_{3}$ | 32 | $\mathrm{A}_{4}$ | 52 | OEB | 72 | ASELO | 92 | $\mathrm{C}_{2}$ |
| 13 | $\mathrm{X}_{4}$ | 33 | $\mathrm{A}_{3}$ | 53 | LDBI | 73 | OED | 93 | $\mathrm{C}_{3}$ |
| 14 | $\mathrm{X}_{5}$ | 34 | $\mathrm{A}_{2}$ | 54 | LDBO | 74 | CP_XA | 94 | $\mathrm{C}_{4}$ |
| 15 | $\mathrm{X}_{6}$ | 35 | GND | 55 | Mode_W | 75 | Mode_SC | 95 | $\mathrm{C}_{5}$ |
| 16 | GND | 36 | $\mathrm{A}_{1}$ | 56 | YSEL | 76 | $V_{\text {cc }}$ | 96 | GND |
| 17 | $\mathrm{X}_{7}$ | 37 | $\mathrm{A}_{0}$ | 57 | OEY | 77 | $\mathrm{D}_{8}$ | 97 | $\mathrm{C}_{6}$ |
| 18 | $\mathrm{X}_{8}$ | 38 | $\mathrm{V}_{\mathrm{CC}}$ | 58 | $Y_{8}$ | 78 | $\mathrm{D}_{7}$ | 98 | $\mathrm{C}_{7}$ |
| 19 | OEX | 39 | $\mathrm{B}_{0}$ | 59 | $Y_{7}$ | 79 | $\mathrm{D}_{6}$ | 99 | $\mathrm{C}_{8}$ |
| 20 | $\mathrm{XSEL}_{0}$ | 40 | $\mathrm{B}_{1}$ | 60 | GND | 80 | GND | 100 | $\mathrm{V}_{\mathrm{CC}}$ |

Logic Diagrams


TL/F/11582-2
FIGURE 1. 18-Bit Synchronous Datapath Multiplexer

## Logic Diagrams (Continued)



FIGURE 2. Synchronous Bus Multiplexer A-X Datapath


C and D ports are configured similarly to the B port.
FIGURE 3. Synchronous Bus Multiplexer B PORT Datapath

Absolute Maximum Ratings (Note 1)
If Millitary/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias Junction Temperature under Bias

## Ceramic

Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disabled or Power-off State in the HIGH STATE
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

$$
-55^{\circ} \mathrm{C} \text { to }+175^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

$$
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
$$

Current Applied to Output
in LOW State (Max)

DC Latchup Source Current
$-500 \mathrm{~mA}$
Over Voltage Latchup (I/O) 10 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature

| Military | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Commercial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Supply Voltage |  |
| Military | +4.5 V to +5.5 V |
| Commercial | +4.5 V to +5.5 V |

$(\Delta V / \Delta t)$
$50 \mathrm{mV} / \mathrm{ns}$
$20 \mathrm{mV} / \mathrm{ns}$

## DC Electrical Characteristics

| Symbol | Parameter | ABT3284 |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | İnput LOW Voltage |  | 0.8 | V |  | Recognized LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.5 \\ & 2.0 \end{aligned}$ |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-32 \mathrm{~mA}(\text { Note } 3) \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  | 0.55 | V | Min | $\mathrm{IOL}^{\prime}=64 \mathrm{~mA}$ (Note 4) |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ Control Inputs |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  | 100 | $\mu \mathrm{A}$ | Max | $V_{I N}=5.5 V\left(A_{n}, B_{n}, C_{n}, D_{n}, X_{n}, Y_{n}\right)$ |
| $1 / 2$ | Input LOW Current |  | -5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ Control Inputs |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ Control Inputs All Data Pins Grounded |
| $\begin{aligned} & \mathrm{I}_{\mathrm{H}}+ \\ & \mathrm{I}_{\mathrm{OZH}} \end{aligned}$ | Output Leakage Current |  | 50 | $\mu \mathrm{A}$ | 0-5.5 | $\begin{aligned} & V_{\text {OUT }}=2.7 \mathrm{~V}\left(A_{n}, B_{n}, C_{n}, D_{n}, X_{n}, Y_{n}\right) \\ & \text { All Output Enables }=2.0 \mathrm{~V} \end{aligned}$ |
| $\begin{aligned} & \hline \mathrm{I}_{\mathrm{LL}}+ \\ & \mathrm{I}_{\mathrm{OZL}} \end{aligned}$ | Output Leakage Current |  | -50 | $\mu \mathrm{A}$ | 0-5.5 | $\begin{aligned} & V_{\text {out }}=0.5 \mathrm{~V}\left(A_{n}, B_{n}, C_{n}, D_{n}, X_{n}, Y_{n}\right) \\ & \text { All Output Enables }=2.0 \mathrm{~V} \end{aligned}$ |
| los | Output Short-Circuit Current | $-100$ | -275 | mA | Max | $V_{\text {OUT }}=0.0 V\left(A_{n}, B_{n}, C_{n}, D_{n}, X_{n}, Y_{n}\right)$ |
| ICEX | Output High Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{C C}\left(A_{n}, B_{n}, C_{n}, D_{n}, X_{n}, Y_{n}\right)$ |
| $\mathrm{I}_{\mathrm{zz}}$ | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}, \mathrm{C}_{\mathrm{n}}, \mathrm{D}_{n}, \mathrm{X}_{\mathrm{n}}, \mathrm{Y}_{n}\right)$ |
| ICCH | Power Supply Current |  | 3 | mA | Max | All Outputs HIGH |
| ICCL | Power Supply Current |  | 140 | mA | Max | All Outputs LOW |
| ICCZ | Power Supply Current |  | 250 | $\mu \mathrm{A}$ | Max | Output Enables $=\mathrm{V}_{\mathrm{CC}}$; All Others at GND |
| $\mathrm{I}_{\text {CCT }}$ | Additional $\mathrm{ICC}^{\text {/ }}$ Input |  | 2.5 | mA | Max | $\begin{aligned} & V_{I N}=V_{C C}-2.1 V \\ & \text { All Others at } V_{C C} \text { or GND } \end{aligned}$ |
| ICCD | Dynamic Icc No Load |  | 0.18 | $\begin{aligned} & \mathrm{mA/} \\ & \mathrm{MHz} \end{aligned}$ | Max | Outputs Open <br> Output Enables = GND <br> One Bit Toggling, 50\% Duty Cycle |

Note 3: Up to 18 outputs can each source 32 mA continuously, or any combination of outputs can source up to a total of 324 mA . For example, 36 outputs can continuously each source 16 mA .
Note 4: Up to 18 outputs can each sink 64 mA continuously, or any combination of outputs can sink up to a total of 648 mA . For example, 36 outputs can continuously each sink 32 mA .

DC Electrical Characteristics

| Symbol | Parameter | Min | Typ | Max | Units | Vcc | Conditions $C_{L}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=500 \Omega$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OLP }}$ | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ |  | 0.7 | 1.0 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OLV }}$ | Quiet Output Minimum Dynamic $\mathrm{V}_{\text {OL }}$ | -1.2 | -0.8 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 1) |
| $\mathrm{V}_{\text {OHV }}$ | Minimum High Level Dynamic Output Voltage | 2.5 | 3.0 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ( Note 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Level Dynamic Input Voltage | 2.0 | 1.7 |  | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |
| VILD | Maximum Low Level Dynamic Input Voltage |  | 0.7 | 0.9 | V | 5.0 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) |

Note 1: Max number of outputs defined as ( $n$ ). $n-1$ data inputs are driven 0 V to 3 V . One output at LOW. Guaranteed, but not tested.
Note 2: Max number of data inputs ( $n$ ) switching. $n-1$ inputs switching $O V$ to $3 V$. Input-under-test switching: $3 V$ to theshold ( $V_{1 L D}$ ), $0 V$ to threshold $\left(V_{1 H D}\right)$.
Guaranteed, but not tested.
Note 3: Max number of outputs defined as ( n ). $\mathrm{n}-1$ data inputs are driven OV to 3 V . One output HIGH. Guaranteed, but not tested.
AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Max Operating Frequency |  |  | 200 |  | 200 | MHz |  |
| $\mathrm{t}_{\mathrm{PHL}}$ $\mathrm{t}_{\mathrm{PLH}}$ | Propagation Delay Clock Data Register to A, B, C, D, X, or Y |  |  | 6.0 |  | 6.0 | ns | 2-3, 5 |
| ${ }^{\text {t }}{ }^{\text {PHL }}$ ${ }^{\text {tpLH }}$ | Propagation Delay Clock Select Register to A, B, C, D, X, or Y (Note 1) |  |  | 6.0 |  | 6.0 | ns | 2-3, 5 |
| $\mathrm{t}_{\mathrm{PHL}}$ ${ }^{\text {tpLH }}$ | Propagation Delay A, B, C, D, X, or Y Data Inputs to A, B, C, D, X, or Y Outputs (Note 1) |  |  | 5.0 |  | 5.0 | ns | 2-3, 5 |
| ${ }^{\text {t }}{ }^{\text {PHL }}$ <br> $t_{\text {PLH }}$ | Propagation Delay Select Inputs (without clocking) to A, B, C, D, X, or Y Outputs (Note 1) |  |  | 5.0 |  | 5.0 | ns | 2-3, 5 |
| $t_{\text {PHL }}$ <br> $t_{\text {PLH }}$ | Propagation Delay CLKA at Select Inputs to A, B, C, D, X, or Y Outputs (Note 1) |  |  | 6.0 |  | 6.0 | ns | 2-3, 5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZL}} \\ & \mathrm{t}_{\mathrm{PZH}} \end{aligned}$ | $\overline{O E}$ (unclocked) to $A, B, C, D, X$, or $Y$ Outputs (Note 1) |  |  |  |  |  | ns | 2-4 |

Note 1: Maximum 18 outputs switching simultaneously.
AC Operating Requirements: See Section 2 for Waveforms

| Symbol | Parameter | 74ABT |  |  | 74ABT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time High or Low A, B, C, D, X, and Y Inputs | 3 |  |  | 3 |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \\ & \hline \end{aligned}$ | Hold Time High or Low A, B, C, D, X, and Y Inputs | 0 |  |  | 0 |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time High or Low Control Inputs | 3 |  |  | 3 |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \end{aligned}$ | Hold Time High or Low Control Inputs | 0 |  |  | 0 |  | ns | 2-6 |
| $t_{w}(L)$ | Pulse Width, Low | 4 |  |  | 4 |  | ns | 2-3 |

Skew（SOIC Package）

| Symbol | Parameter | 74ABT | 74ABT | Units | Fig． <br> No． |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ <br> 18 Outputs Switching （Note 3） | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}-5.5 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \end{gathered}$ <br> 18 Outputs Switching （Note 4） |  |  |
|  |  | Max | Max |  |  |
| toshl <br> （Note 1） | Pin to Pin Skew HL Transitions | TBD | TBD | ns | 2－15 |
| tosth <br> （Note 1） | Pin to Pin Skew LH Transitions | TBD | TBD | ns | 2－15 |
| $t_{P S}$ （Note 5） | Duty Cycle LH－HL Skew | TBD | TBD | ns | 2－16 |
| tost <br> （Note 1） | Pin to Pin Skew LH／HL Transitions | TBD | TBD | ns | 2－19 |
| tpV <br> （Note 2） | Device to Device Skew LH／HL Transitions | TBD | TBD | ns | 2－22 |

Note 1：Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device．The specification applies to any outputs switching HIGH to LOW（tOSHL），LOW．to HIGH（tOSLH），or any combination switching LOW to HIGH and／or HIGH to LOW （tOST）．This specification is guaranteed but not tested．
Note 2：Propagation delay variation for a given set of conditions（i．e．，temperature and $\mathrm{V}_{\mathrm{CC}}$ ）from device to device．This specification is guaranteed but not tested．
Note 3：This specification is guaranteed but not tested．The limits apply to propagation delays for all paths described switching in phase（i．e．，all LOW－to－HIGH， HIGH－to－LOW，etc．）．
Note 4：This specification is guaranteed but not tested．The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load．
Note 5：This describes the difference between the delay of the LOW－to－HIGH and the HIGH－to－LOW transition on the same pin．It is measured across all the outputs（drivers）on the same chip，the worst（largest delta）number is the guaranteed specification．This specification is guaranteed but not tested．

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions <br> $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5} \mathbf{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ Control Inputs |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$（Note 1） | I／O Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ <br> $\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}, \mathrm{C}_{\mathrm{n}}, \mathrm{D}_{\mathrm{n}}, \mathrm{X}_{\mathrm{n}}, \mathrm{Y}_{\mathrm{n}}\right)$ |

Note 1：$C_{I / O}$ is measured at frequency $f=1 \mathrm{MHz}$ ，per MIL－STD－883B，Method 3012.

## 74ACTQ3283T 32-Bit Latchable Transceiver with Parity Generator/Parity Checker and Byte Multiplexing with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'ACTQ3283T is a 32-bit latchable transceiver with parity checker/generator. The device can operate as a transceiver generating parity in the A-B direction and checking it in the B-A direction. It can be used to multiplex between data bytes, and provides an easy interface between 32 -bit and 8 or 16 -bit data busses. It has a guaranteed current sink/ source capacity of 24 mA , and features reduced voltage swing outputs to improve output noise and EMI crosstalk.
The 'ACTQ3283T features independent latch enables for the B side, and a 32-bit latch enable for the A side. Each byte is selectable separately for complete byte-wide multiplex control.

## Features

- Utilizes NSC Quiet Series technology to guarantee quiet output switching and improve dynamic threshold performance. FACT Quiet Series ${ }^{\text {TM }}$ features GTOTM output control for superior performance
- Reduced voltage swing outputs for lower EMI
- Latchable transceiver with 24 mA source/sink capability
- Even parity generation in A-B direction and 32-bit parity check in B-A direction
- Fully selectable byte multiplexing allows byte swapping, byte copying, and 32 -bit to 8 -bit/16-bit multiplexing
- Separate control logic for each byte


## Ordering Code: See Section 11

## Connection Diagram

Pin Assignment for PQFP


## Functional Description

The 'ACTQ3283T can operate in transparent or latched modes, with complete byte multiplexing selectable at every byte. For the following descriptions data byte will be referred to as $A_{n}$ or $B_{n}$, the $n$ refers to 0-3 thus representing bytes $A_{0}, A_{1}, A_{2}$ or $A_{3}$.

- Byte $A_{n}$ to $B_{n}$ (Feedthrough mode), LEA is held HIGH to put latch in transparent mode. Parity is generated for each byte and select pins $\mathrm{SO}_{\mathrm{n}}$ and $\mathrm{S} 1_{\mathrm{n}}$ select which data byte $\left(A_{0}-A_{3}\right)$ is fed through.
- Byte $B_{n}$ to $A_{n}$ (Feedthrough mode), LEB $n$ is held HIGH to put latch in transparent mode. Parity is checked for each byte and ERR32 goes LOW if there is one or more parity errors. Select pins $\mathrm{SO}_{\mathrm{n}}$ and $\mathrm{S} 1_{\mathrm{n}}$ select which data byte ( $B_{0}-B_{3}$ ) is fed through.
- Independent Latch enables LEA, $\mathrm{LEB}_{0}, \mathrm{LEB}_{1}, \mathrm{LEB}_{2}$ and $\mathrm{LEB}_{3}$ provide means of latching data at the A bus or at any byte ( $B_{0}-B_{3}$ ) on the $B$ bus. Select pins $S 0_{n}$ and $S 1_{n}$ select which data byte output. See function table and select table for further information.


## Pin Description



Select pins for the 'ACTQ3283T are organized by byte, and allow for complete byte multiplexing of data. Two control pins S0 and S1 are available for each byte, and the data is selected as described in the Select Tabe for both the A-B and $\mathrm{B}-\mathrm{A}$ direction.

Function Table

| Inputs |  |  |  |  |  | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{GAB}}_{\mathrm{n}}$ | $\overline{\mathrm{GBA}}_{\mathrm{n}}$ | LEA | $L E E B_{n}$ | S1n | $\mathrm{SO}_{\mathrm{n}}$ |  |
| H | H | X | X | X | X | Busses $A_{n}$ and $B_{n}$ are in TRI-STATE |
| L | H | H | X | L | L | Data on bus $A_{0}$ is fed through to $B_{n}$ Parity $\mathrm{BPAR}_{n}$ is generated from $A_{0}$ |
| L | H | H | X | L | H | Data on bus $A_{1}$ is fed through to $B_{n}$ Parity $B P A R_{n}$ is generated from $A_{1}$ |
| L | H | H | X | H | L | Data on bus $A_{2}$ is fed through to $B_{n}$ Parity $B P A R_{n}$ is generated from $A_{2}$ |
| L | H | H | X | H | H | Data on bus $A_{3}$ is fed through to $B_{n}$ Parity $\mathrm{BPAR}_{n}$ is generated from $\mathrm{A}_{3}$ |
| H | L | X | H | L | L | Data on bus $B_{0}$ is fed through to $A_{n}$ Parity is checked by $B_{n}$ and $B P A R_{n}$ ERR32 is pulled LOW on parity ERROR |
| H | L | X | H | L | H | Data on bus $B_{1}$ is fed through to $A_{n}$ Parity is checked by $B_{n}$ and $B P A R_{n}$ ERR32 is pulled LOW on parity ERROR |
| H | L | X | H | H | L | Data on bus $B_{2}$ is fed through to $A_{n}$ Parity is checked by $B_{n}$ and $B P A R_{n}$ ERR32 is pulled LOW on parity ERROR |
| H | L | X | H | H | H | Data on bus $B_{3}$ is fed through to $A_{n}$ Parity is checked by $B_{n}$ and BPARn ERR32 is pulled LOW on parity ERROR |
| L | H | L | X | X | X | Data on bus $A$ is latched and output on $B_{n}$ based on the select signals |
| H | L | X | L | X | X | Data on bus $B_{n}$ is latched and output on $A_{n}$ based on the select signals |

H = High Voltage Level
L = Low Voltage Level
$\mathrm{X}=$ Immaterial
$A_{n}$ - indicates byte $A_{0}, A_{1}, A_{2}$ or $A_{3}$
$B_{n}$ - indicates byte $B_{0}, B_{1}, B_{2}$ or $B_{3}$
$A_{0}$ - indicates byte 0 , or pins $A_{0}-A_{7}$


TL/F/10979-2

Detall A


Absolute Maximum Ratings (Note 1)
If Military/Aerospace specifled devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.
Supply Voltage (VCC)
-0.5 V to +7.0 V
DC Input Diode Current (IK)

$$
\begin{aligned}
& v_{1}=-0.5 V \\
& V_{1}=v_{C C}+0.5 V
\end{aligned}
$$

$$
-20 \mathrm{~mA}
$$

$$
+20 \mathrm{~mA}
$$

DC Output Diode Current (loK)

$$
\begin{aligned}
& V_{O}=-0.5 \mathrm{~V} \\
& V_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}
\end{aligned}
$$

$$
-20 \mathrm{~mA}
$$

$$
+20 \mathrm{~mA}
$$

DC Output Voltage ( $\mathrm{V}_{\mathrm{O}}$ )
-0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
DC Output Source/Sink Current (IO)

$$
\pm 50 \mathrm{~mA}
$$

DC VCC or Ground Current per Output Pin $\pm 50 \mathrm{~mA}$ Junction Temperature

PQFP
Storage Temperature ESD Last Passing Voltage (Min)
Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACTTM circuits outside databook specifications.

## Recommended Operating

 ConditionsSupply Voltage (VCC) 'ACTQ
4.5 V to 5.5 V

Input Voltage ( $\mathrm{V}_{\mathrm{l}}$ )
Output Voltage (VO)
Operating Temperature ( $T_{A}$ ) 74ACTQ
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Minimum Input Edge Rate dV/dt
'ACTQ Devices
$125 \mathrm{mV} / \mathrm{ns}$
$\mathrm{V}_{\text {IN }}$ from 0.8 V to 2.0 V
$\mathrm{V}_{\mathrm{CC}} @ 4.5 \mathrm{~V}, 5.5 \mathrm{~V}$

## DC Electrical Characteristics for ACTQ Family Devices

| Symbol | Parameter | $V_{C C}$ <br> (V) | 74ACTQ |  | 74ACTQ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $+25^{\circ} \mathrm{C}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Input Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | V | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=0.1 \mathrm{~V} \\ & \text { or } \mathrm{V}_{\mathrm{OH}} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Input Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \end{aligned}$ | V | $\begin{aligned} & V_{\mathrm{OUT}}=0.1 \mathrm{~V} \\ & \text { or } V_{\mathrm{OH}} \end{aligned}$ |
| V OH | Minimum High Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | $\begin{aligned} & 3.15 \\ & 3.85 \end{aligned}$ | $\begin{aligned} & 3.15 \\ & 3.85 \end{aligned}$ | V | lout $=-50 \mu \mathrm{~A}$ |
|  |  | $\begin{array}{r} 4.5 \\ 5.5 \\ \hline \end{array}$ |  | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | V | $\begin{gathered} \begin{array}{c} V_{I N}= \\ V_{I L} \text { or } V_{I H} \\ \mathrm{I}_{\mathrm{OH}} \\ -24 \mathrm{~mA} \\ -24 \mathrm{~mA} \end{array} \end{gathered}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.001 \\ & 0.001 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | V | $\mathrm{I}_{\text {OUT }}=50 \mu \mathrm{~A}$ |
|  |  | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | $\begin{array}{r} 0.36 \\ 0.36 \\ \hline \end{array}$ | $\begin{aligned} & 0.44 \\ & 0.44 \\ & \hline \end{aligned}$ | V | $\begin{aligned} & V_{I N}=V_{I L} \text { or } V_{I H} \\ & 24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}} \quad 24 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Leakage Current | 5.5 |  | $\pm 0.1$ | $\pm 1.0$ | $\mu \mathrm{A}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}, \mathrm{GND}$ |
| ICCT | Maximum ICC/Input | 5.5 | 0.6 |  | 1.5 | mA | $V_{1}=V_{C C}-2.1 V$ |
| $I_{\text {cc }}$ | Maximum Quiescent Supply Current | 5.5 |  | 8.0 | 80.0 | $\mu \mathrm{A}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \\ & \text { or GND } \end{aligned}$ |
| IOLD | $\dagger$ Minimum Dynamic Output Current | 5.5 |  |  | 63 | mA | $\mathrm{V}_{\text {OLD }}=0.8 \mathrm{~V}$ Max |
| IOHD |  |  |  |  | -40 | mA | $\mathrm{V}_{\text {OHD }}=2.0 \mathrm{~V}$ Min |
| lozt | Max I/O Leakage Current | 5.5 |  | $\pm 0.5$ | $\pm 5.0$ | $\mu \mathrm{A}$ | $\mathrm{V}_{1}(\mathrm{OE})=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\text {IH }}$ |

$\dagger$ Maximum test duration 2.0 ms , one output loaded at a time.

## DC Electrical Characteristics for ACTQ Family Devices (Continued)

| Symbol | Parameter | $v_{C C}$ <br> (V) | 74ACTQ |  | 74ACTQ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $+25^{\circ} \mathrm{C}$ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| VoLP | Quiet Output Maximum Dynamic $\mathrm{V}_{\mathrm{OL}}$ | 5.0 | 0.7 | 1.2 |  | V | Figures 9, 10 (Notes 2, 3) |
| Volv | Quiet Output Minimum Dynamic VOL | 5.0 | -0.7 | -1.2 |  | V | Figures 9, 10 (Notes 2, 3) |
| $\mathrm{V}_{\text {OHP }}$ | Maximum Overshoot | 5.0 | $\mathrm{V}_{\mathrm{OH}}+0.6$ | $\mathrm{V}_{\mathrm{OH}}+1.2$ |  | V | Figures 9, 10 <br> (Notes 1, 3) |
| $\mathrm{V}_{\mathrm{OHV}}$ | Minimum $V_{\mathrm{CC}}$ Droop | 5.0 | $\mathrm{V}_{\mathrm{OH}}-0.3$ | $\mathrm{V}_{\mathrm{OH}}-0.7$ |  | V | Figures 9,10 <br> (Notes 1, 3) |
| $\mathrm{V}_{\text {IHD }}$ | Minimum High Dynamic Input Voltage Level | 5.0 | 1.7 | 2.0 |  | V | (Notes 1, 4) |
| $V_{\text {ILD }}$ | Maximum Low Dynamic Input Voltage Level | 5.0 | 1.2 | 0.8 |  | V | (Notes 1, 4) |

Note 1: Worst case package.
Note 2: Maximum number of outputs that can switch simultaneously is $n$. ( $n-1$ ) outputs are switched LOW and one output held LOW.
Note 3: Maximum number of outputs that can switch simultaneously is $n$. ( $n-1$ ) outputs are switched HIGH and one output held HIGH.
Note 4: Maximum number of data inputs ( $n$ ) switching. ( $n-1$ ) input switching $0 V$ to $3 V$ ('ACTQ). Input under test switching $3 V$ to threshold ( $V_{i L D}$ ).

## AC Electrical Characteristics

| Symbol | Parameter | $\begin{gathered} V_{C c *}^{*} \\ (V) \end{gathered}$ | 74ACTQ |  |  | 74ACTQ |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} +25^{\circ} \mathrm{C} \\ 50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ 50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> ${ }^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay A to B | 5.0 | 3.5 | 7.6 | 9.7 | 3.5 | 10.8 | ns | 1 |
| tple <br> ${ }^{\text {tpHL }}$ | Propagation Delay B to A | 5.0 | 3.5 | 8.9 | 11.2 | 3.5 | 12.5 | ns | 1 |
| $t_{\text {PLH }}$ <br> ${ }_{\mathrm{tPHL}}$ | Propagation Delay A to BPAR $_{n}$ | 5.0 | 4.5 | 9.6 | 12.1 | 4.5 | 13.6 | ns | 3 |
| $t_{\text {PLH }}$ <br> ${ }^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay B to ERR32 | 5.0 | 5.0 | 12.0 | 14.8 | 5.0 | 16.7 | ns | 4 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay BPAR $_{n}$ to ERR32 | 5.0 | 3.5 | 10.5 | 13.2 | 3.5 | 14.8 | ns | 4 |
| $\mathrm{t}_{\mathrm{PLH}}$ $t_{\mathrm{PHL}}$ | Propagation Delay LEA to $\mathrm{B}_{\mathrm{n}}$ | 5.0 | 4.5 | 8.8 | 10.9 | 4.5 | 12.1 | ns | 2 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay LEA to BPAR $_{n}$ | 5.0 | 5.0 | 10.6 | 13.1 | 5.0 | 14.7 | ns | 2 |
| $t_{\text {PLiH }}$ <br> tpHL | Propagation Delay $L^{L E B} B_{n}$ to $A_{n}$ | 5.0 | 4.5 | 8.7 | 10.9 | 4.5 | 12.3 | ns | 2 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay S0/S1 ${ }_{n}$ to $A_{n}$ | 5.0 | 4.5 | 9.3 | 11.6 | 4.5 | 12.9 | ns | 5 |
| $\begin{gathered} t_{\mathrm{PLH}} \\ \mathrm{t}_{\mathrm{PHL}} \end{gathered}$ | $\begin{aligned} & \text { Propagation Delay } \\ & S 0 / S 1_{n} \text { to } B_{n} \\ & S 0 / S 1_{n} \text { to BPARn } \end{aligned}$ | 5.0 | 3.5 | 8.6 | 10.9 | 3.5 | 12.1 | ns | 5 |
| $t_{P Z L}$ $t_{\mathrm{PZH}}$ | Enable Time | 5.0 | 2.5 | 7.6 | 9.8 | 2.5 | 10.8 | ns | 6,7 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLZ}} \\ & \mathrm{t}_{\mathrm{PHZ}} \end{aligned}$ | Disable Time | 5.0 | 1.0 | 4.5 | 6.6 | 1.0 | 7.2 | ns | 6,7 |

[^17]
## AC Operating Requirements

| Symbol | Parameter | $\begin{gathered} V_{c c}{ }^{*} \\ (V) \end{gathered}$ | 74ACTQ | 74ACTQ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typical $T_{A}=+25^{\circ} \mathrm{C}$ | Commercial $T_{A}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C}$ |  |
| $\mathrm{t}_{\text {s }}$ | Setup Time $\mathrm{A}_{n}$ to LEA | 5.0 | 1.0 | 3.0 | ns |
| $t_{s}$ | Setup Time $\mathrm{B}_{\mathrm{n}}, \mathrm{BPAR}_{n}$ to $\mathrm{LEB}_{n}$ | 5.0 | 1.0 | 3.0 | ns |
| $t_{n}$ | Hold Time $A_{n}$ to LEA | 5.0 | 1.0 | 1.5 | ns |
| $t_{n}$ | Hold Time $\mathrm{B}_{\mathrm{n}}$, BPAR $_{\mathrm{n}}$ to LEB $_{n}$ | 5.0 | 1.0 | 1.5 | ns |
| $t_{w}$ | Min Pulse Width LEA | 5.0 | 1.5 | 4.0 | ns |
| $t_{w}$ | Min Pulso Width LEB ${ }_{\text {n }}$ | 5.0 | 1.5 | 4.0 | ns |

"Voltage range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$.
Extended AC Electrical Characteristics

| Symbol | Parameter | 74ACTQ |  | 74ACTQ |  | 74ACTQ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ 32 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 2) } \\ 1 \text { Output Switching } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ \mathrm{VCC}_{\mathrm{C}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Notes 1, 2) } \\ 32 \text { Outputs Switching } \end{gathered}$ |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $\begin{gathered} \mathrm{t}_{\mathrm{pLH}} \\ \mathrm{t}_{\mathrm{pHL}} \\ \hline \end{gathered}$ | Propagation Delay A to B | 4.5 | 11.8 | 5.0 | 14.5 | 6.0 | 15.5 | ns |
| $\begin{gathered} \mathrm{t}_{\mathrm{f} L \mathrm{H}} \\ \mathrm{t}_{\mathrm{PHL}} \\ \hline \end{gathered}$ | Propagation Delay B to A | 5.0 | 13.0 | 5.0 | 15.0 | 6.0 | 16.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay A to $\mathrm{BPAR}_{\mathrm{n}}$ | 5.5 | 14.5 | 6.0 | 17.0 | 7.0 | 19.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{pHL}} \\ & \hline \end{aligned}$ | Propagation Delay B to ERR32 | 6.0 | 17.5 | 7.0 | 19.5 | 8.0 | 20.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{p} L \mathrm{H}} \\ & \mathrm{t}_{\mathrm{pH}} \mathrm{HL} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{BPAR}_{\mathrm{n}}$ to ERR32 | 4.5 | 15.5 | 5.0 | 17.5 | 6.0 | 19.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LEA to $\mathrm{B}_{\mathrm{n}}$ | 5.0 | 13.0 | 6.0 | 15.5 | 7.0 | 17.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LEA to BPAR $_{n}$ | 6.0 | 15.5 | 6.5 | 18.5 | 7.5 | 20.5 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{pH}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Propagation Delay } \\ & L E B_{n} \text { to } A_{n} \\ & \hline \end{aligned}$ | 5.0 | 14.0 | 5.5 | 16.0 | 7.0 | 18.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{SO}_{n} / \mathrm{S} 1_{n} \text { to } \mathrm{A}_{n}$ | 6.0 | 17.0 | 7.0 | 20.0 | 8.0 | 21.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay $\mathrm{SO}_{\mathrm{n}} / \mathrm{Si}_{\mathrm{n}}$ to $\mathrm{B}_{\mathrm{n}}$ $\mathrm{SO}_{n} / \mathrm{S} 1_{n}$ to $\mathrm{BPAR}_{\mathrm{n}}$ | 5.0 | 13.0 | 5.5 | 16.5 | 6.0 | 18.0 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZL}} \\ & \mathrm{t}_{\mathrm{PZH}} \\ & \hline \end{aligned}$ | Enable Time |  |  | (Note 3) |  |  |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLZ}} \\ & \mathrm{t}_{\mathrm{PHZ}} \\ & \hline \end{aligned}$ | Disable Time |  |  | (Note 4) |  |  |  | ns |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (ile., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
Note 3: TRI-STATE delays are load dominated and have been excluded from the datasheet.
Note 4: The Output Disable Time is dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance | 7.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation <br> Capacitance | 62 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## AC Path



FIGURE 1


FIGURE 3

TL/F/10979-4

FIGURE 2



FIGURE 4

AC Path (Continued)


TL/F/10979-8
FIGURE 5. 32-Bit to 8-Bit Multiplexing


FIGURE 6


FIGURE 7


FIGURE 8. Byte Swapping and Byte Copying

## Application 1: 32-Bit or 2/16-Bit Data Buffer and Parity Generate/Check Detailed Pin Description

The following is a table that relates the pin names of the discrete implementation to the 'ACTQ3283T. Also listed are the number of pins, the type of each pin and the function performed.

| 'ACTQ3283T Symbol | Discrete Symbol | \# of <br> Pins | Type* | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & A_{0}-A_{7} \\ & A_{8}-A_{15} \\ & A_{16}-A_{23} \\ & A_{24}-A_{31} \end{aligned}$ | $\mathrm{A}_{00}-\mathrm{A}_{07}$ <br> $\mathrm{A}_{08}-\mathrm{A}_{15}$ <br> $A_{16}-A_{23}$ <br> $\mathrm{A}_{24}-\mathrm{A}_{31}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $A$ bus to $B$ bus the signal associations are: $\begin{array}{ll} A_{0}-A_{7} & B_{0}-B_{7} \\ A_{8}-A_{15} & B_{8}-B_{15} \\ A_{16}-A_{23} & B_{16}-B_{23} \\ A_{24}-A_{31} & B_{24}-B_{31} \\ \hline \end{array}$ |
| $\begin{aligned} & B_{0}-B_{7} \\ & B_{8}-B_{15} \\ & B_{16}-B_{23} \\ & B_{24}-B_{31} \end{aligned}$ | $\begin{aligned} & B_{00}-B_{07} \\ & B_{08}-B_{15} \\ & B_{16}-B_{23} \\ & B_{24}-B_{31} \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $B$ bus to $A$ bus the signal associations are: $\begin{array}{ll} B_{0}-B_{7} & A_{0}-A_{7} \\ B_{8}-B_{15} & A_{8}-A_{15} \\ B_{16}-B_{23} & A_{16}-A_{23} \\ B_{24}-B_{31} & A_{24}-A_{31} \\ \hline \end{array}$ |
| $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | 4 | 1/0 | When data is transferred from the $A$ side to the $B$ side each parity bit will be generated to perform even parity for each byte. Data transferred from the $B$ side to the $A$ side will provide the parity bit which will be checked internally. |
| $\overline{\mathrm{GAB}}_{0}-\overline{\mathrm{GAB}}_{3}$ | $\begin{aligned} & \overline{E N}_{0}-\overline{E N}_{3} \\ & \mathrm{~T} / \overline{\mathrm{R}}(\mathrm{~L}) \\ & \mathrm{T} / \overline{\mathrm{R}}(\mathrm{H}) \end{aligned}$ | 4 | 1 | A output enables. When this signal is low the data on the A side, latched or active will be output to the $B$ side. <br> Signal associations are: |

*I = Input, $O=$ Output

## Application 1: 32-Bit or 2/16-Bit Data Buffer and Parity Generate/Check

 (Continued)Detailed Pin Description (Continued)

| $\begin{gathered} \text { 'ACTQ3283T } \\ \text { Symbol } \\ \hline \end{gathered}$ | Discrete Symbol | \# of Pins | Type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{GBA}}_{0}-\overline{\mathrm{GBA}}_{3}$ | $\begin{aligned} & \overline{E N}_{0}-\mathrm{EN}_{3} \\ & T / \bar{R}(\mathrm{~L}) \\ & T / \bar{R}(H) \end{aligned}$ | 4 | 1 | B output enables. When this signal is low the data on the $B$ side, latched or active will be output to the $A$ side. <br> Signal associations are: <br> $\overline{\mathrm{GAB}}_{0} \quad \mathrm{~B}_{0}-\mathrm{B}_{7} \quad \mathrm{~A}_{0}-\mathrm{A}_{7}$ <br> $\overline{\mathrm{GAB}}_{1} \quad \mathrm{~B}_{8}-\mathrm{B}_{15} \quad \mathrm{~A}_{8}-\mathrm{A}_{15}$ <br> $\overline{\mathrm{GAB}}_{2} \quad \mathrm{~B}_{16}-\mathrm{B}_{23} \quad \mathrm{~A}_{16}-\mathrm{A}_{23}$ <br> $\overline{\mathrm{GAB}}_{3} \quad \mathrm{~B}_{24}-\mathrm{B}_{31} \quad \mathrm{~A}_{24}-\mathrm{A}_{31}$ |
| ERR32 | ERR32 | 1 | $\bigcirc$ | This pin indicates if any one or more bytes had a parity error. |

Application 1: 32-Bit or 2/16-Bit Data Buffer and Parity Generate/Check


## Application 2: 16-Bit Data and 16-Bit Address Buffer

## Detailed Pin Description

The following is a table that relates the pin names of the discrete implementation to the 'ACTQ3283T. Also listed are the number of pins, the type of each pin and the function performed.

| 'ACTQ3283T Symbol | Discrete Symbol | $\begin{aligned} & \text { \# of } \\ & \text { Pins } \end{aligned}$ | Type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & A_{0}-A_{7} \\ & A_{8}-A_{15} \\ & A_{16}-A_{23} \\ & A_{24}-A_{31} \end{aligned}$ | $\begin{aligned} & A D_{00}-A D_{07} \\ & A D_{08}-A D_{15} \\ & A A_{00}-A A_{07} \\ & A A_{08}-A A_{15} \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | I/O <br> I/O <br> I/O <br> 1/O | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $A$ bus to $B$ bus the signal associations are: $\begin{array}{ll} A_{0}-A_{7} & B_{0}-B_{7} \\ A_{8}-A_{15} & B_{8}-B_{15} \\ A_{16}-A_{23} & B_{16}-B_{23} \\ A_{24}-A_{31} & B_{24}-B_{31} \\ \hline \end{array}$ |
| $\begin{aligned} & B_{0}-B_{7} \\ & B_{8}-B_{15} \\ & B_{16}-B_{23} \\ & B_{24}-B_{31} \end{aligned}$ | $\begin{aligned} & \mathrm{BD}_{00}-\mathrm{BD}_{07} \\ & \mathrm{BD}_{08}-\mathrm{BD}_{15} \\ & \mathrm{BA}_{16}-\mathrm{BA}_{23} \\ & \mathrm{BA}_{24}-\mathrm{BA}_{31} \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32 -bit busses serviced by the 'ACTQ3283T. During transfer from $B$ bus to A bus the signal associations are: $\begin{array}{ll} B_{0}-B_{7} & A_{0}-A_{7} \\ B_{8}-B_{15} & A_{8}-A_{15} \\ B_{16}-B_{23} & A_{16}-A_{23} \\ B_{24}-B_{31} & A_{24}-A_{31} \\ \hline \end{array}$ |
| $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | 4 | 1/0 | Each BPAR pin should be tied to $V_{C C}$ through a suitable resistor if parity is not used. |
| $\overline{\mathrm{GAB}}_{0}-\overline{\mathrm{GAB}}_{3}$ | $\begin{aligned} & \overline{E N}_{0}-\overline{E N}_{3} \\ & \text { DIRL } \end{aligned}$ | $4$ | 1 | A output enables. When this signal is low the data on the $A$ side, latched or active will be output to the B side. Signal associations are: |
| $\overline{\mathrm{GBA}}_{0}-\mathrm{GBA}_{3}$ | $\overline{\mathrm{EN}_{0}}-\mathrm{EN}_{3}$ <br> DIRL | 4 | 1 | $B$ output enables. When this signal is low the data on the $B$ side, latched or active will be output to the A side. Signal associations are: <br> $\overline{\mathrm{GBA}}_{0} \quad \mathrm{~B}_{0}-\mathrm{B}_{7}$ to $\mathrm{A}_{0}-\mathrm{A}_{7}$ <br> $\overline{\mathrm{GBA}}_{1} \quad \mathrm{~B}_{8}-\mathrm{B}_{15}$ to $\mathrm{A}_{8}-\mathrm{A}_{15}$ <br> $\overline{\mathrm{GBA}}_{2}$ Tied high for this app. <br> $\overline{\mathrm{GBA}}_{3}$ Tied high for this app. |
| LEA | LE <br> CPAB | 1 | I | Will latch in the address and data. |
| $\mathrm{LEB}_{0}-\mathrm{LEB}_{3}$ | $\mathrm{CPBA}_{0}$ $\mathrm{CPBA}_{1}$ | 4 | I | Individual B byte latch enable. When in high state, $B$ data is transparent and if in low state, $B$ data is latched <br> $L^{2} B_{0} H$ or $L$ <br> LEB $_{1} \mathrm{H}$ or L <br> $\mathrm{LEB}_{2}$ Low for this app. <br> $\mathrm{LEB}_{3}$ Low for this app. |


| Application 2: 16-Bit Data and 16-Bit Address Buffer (Continued) <br> Detailed Pin Description (Continued) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} \text { 'ACTQ3283T } \\ \text { Symbol } \\ \hline \end{gathered}$ | Discrete Symbol | $\begin{aligned} & \hline \text { \# of } \\ & \text { Pins } \\ & \hline \end{aligned}$ | Type | Function |
| $\begin{aligned} & \mathrm{SO}_{0}-\mathrm{SO}_{3} \\ & \mathrm{~S}_{0}-\mathrm{S} 1_{3} \end{aligned}$ | $\begin{aligned} & \hline T / \bar{R}(245) \\ & \overline{E N}(245) \end{aligned}$ | 8 | 1 | These pins allow byte multiplexing, directed to any other byte by setting $\mathrm{S} 0, \mathrm{~S} 1$ in a binary fashion to select the stimulus. For this application: |
| N/A | $\begin{aligned} & \text { SAB } \\ & \text { SBA } \end{aligned}$ |  |  | Select of active byte or latched byte not available. |

Application 2: 16-Bit Data and 16-Blt Address Buffer (Continued)


## Application 3: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer Detailed Pin Description

The following is a table that relates the pin names of the discrete implementation to the 'ACTQ3283T. Also listed are the number of pins, the type of each pin and the function performed.

| 'ACTQ3283T Symbol | Discrete Symbol | $\begin{aligned} & \text { \# of } \\ & \text { Pins } \end{aligned}$ | Type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & A_{0}-A_{7} \\ & A_{8}-A_{15} \\ & A_{16}-A_{23} \\ & A_{24}-A_{31} \end{aligned}$ | $A D_{00}-A_{07}$ <br> $A D_{08}-A_{15}$ <br> $A^{\prime} A_{00}-A_{07}$ <br> $A A_{08}-A_{15}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $A$ bus to $B$ bus the signal associations are: $\begin{array}{ll} A_{0}-A_{7} & B_{0}-B_{7} \\ A_{8}-A_{15} & B_{8}-B_{15} \\ A_{16}-A_{23} & B_{16}-B_{23} \\ A_{24}-A_{31} & B_{24}-B_{31} \\ \hline \end{array}$ |
| $\begin{aligned} & B_{0}-B_{7} \\ & B_{8}-B_{15} \\ & B_{16}-B_{23} \\ & B_{24}-B_{31} \end{aligned}$ | $\begin{aligned} & B D_{00}-B_{07} \\ & B D_{08}-B_{15} \\ & B A_{00}-B_{07} \\ & B A_{08}-B_{15} \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $B$ bus to A bus the signal associations are: $\begin{array}{ll} B_{0}-B_{7} & A_{0}-A_{7} \\ B_{8}-B_{15} & A_{8}-A_{15} \\ B_{16}-B_{23} & A_{16}-A_{23} \\ B_{24}-B_{31} & A_{24}-A_{31} \\ \hline \end{array}$ |
| $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | 4 | 1/0 | Each BPAR pin should be tied to $V_{C C}$ through a suitable resistor if parity is not used. |
| $\overline{\mathrm{GAB}}_{0}-\overline{\mathrm{GAB}}_{3}$ | $\mathrm{EN}_{0}-\mathrm{EN}_{3}$ DIRL DIRH | 4 | 1 | A output enables. When this signal is low the data on the $A$ side, latched or active will be output to the B side. Signal associations are: $\begin{array}{ll} \overline{\mathrm{GAB}}_{0} & A_{0}-\mathrm{A}_{7} \text { to } B_{0}-B_{7} \\ \overline{\mathrm{GAB}}_{1} & A_{8}-\mathrm{A}_{15} \text { to } B_{8}-B_{15} \\ \overline{\mathrm{GAB}}_{2} & A_{16}-A_{23} \text { to } B_{16}-B_{23} \\ \overline{\mathrm{GAB}}_{3} & A_{24}-A_{31} \text { to } B_{24}-B_{31} \end{array}$ |
| $\overline{\mathrm{GBA}}_{0}-\overline{\mathrm{GBA}}_{3}$ | $\mathrm{EN}_{0}-\overline{E N}_{3}$ DIRL DIRH | 4 | 1 | $B$ output enables. When this signal is low the data on the $B$ side, latched or active will be output to the A side. Signal associations are: <br> $\overline{\mathrm{GBA}}_{0} \quad \mathrm{~B}_{0}-\mathrm{B}_{7}$ to $\mathrm{A}_{0}-\mathrm{A}_{7}$ <br> $\overline{\mathrm{GBA}}_{1} \quad \mathrm{~B}_{8}-\mathrm{B}_{15}$ to $\mathrm{A}_{8}-\mathrm{A}_{15}$ <br> $\overline{\mathrm{GBA}}_{2} \quad \mathrm{~B}_{16}-\mathrm{B}_{23}$ to $\mathrm{A}_{16}-\mathrm{A}_{23}$ <br> $\overline{\mathrm{GBA}}_{3} \quad \mathrm{~B}_{24}-\mathrm{B}_{31}$ to $\mathrm{A}_{24}-\mathrm{A}_{31}$ |
| LEA | CPBA | 1 | 1 | Will latch in the 32-bit A bus. |
| $\mathrm{LEB}_{0}-\mathrm{LEB}_{3}$ | $\mathrm{CPBA}_{0}$ CPBA $_{1}$ $\mathrm{CPBA}_{2}$ $\mathrm{CPBA}_{3}$ | 4 | 1 | Individual B byte latch enable. When in high state, $B$ data is transparent and in low state B data is latched. <br> $L E B B_{0} H$ or $L$ <br> LEB $_{1}$ HorL <br> $\mathrm{LEB}_{2} \mathrm{H}$ or L <br> $\mathrm{LEB}_{3} \mathrm{H}$ orL |

## Application 3: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer (Continued)

## Detailed Pin Description (Continued)

| 'ACTQ3283T <br> Symbol | Discrete Symbol | \# of Pins | Type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{SO}_{0}-\mathrm{SO}_{3} \\ & \mathrm{Si}_{0}-\mathrm{Si}_{3} \end{aligned}$ | $\begin{aligned} & \mathrm{T} / \overline{\mathrm{R}}(245) \\ & \overline{E N_{1}(245)} \\ & \overline{E N}_{2}(245) \\ & \overline{E N}_{3}(245) \end{aligned}$ | 8 | 1 | These pins allow byte multiplexing, organized by byte. Each byte may be directed to any other byte by setting S0, S1 in a binary fashion to select the stimulus. For this application: |

Application 3: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer (Continued)

Application 3: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer


TL/F/10979-14

Application 4: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer
with Parity Generator (A to B)/Check (B to A) with Parity Generator (A to B)/Check (B to A)

## Detailed Pin Description

The following is a table that relates the pin names of the discrete implementation to the 'ACTQ3283T. Also listed are the number of pins, the type of each pin and the function performed.

| 'ACTQ3283T Symbol | Discrete Symbol | $\begin{aligned} & \text { \# of } \\ & \text { Pins } \end{aligned}$ | Type | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & A_{0}-A_{7} \\ & A_{8}-A_{15} \\ & A_{16}-A_{23} \\ & A_{24}-A_{31} \end{aligned}$ | $\begin{aligned} & A D_{00}-A_{07} \\ & A D_{08}-A_{15} \\ & A A_{00}-A_{07} \\ & A A_{08}-A_{15} \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $A$ bus to $B$ bus the signal associations are: $\begin{array}{ll} A_{0}-A_{7} & B_{0}-B_{7} \\ A_{8}-A_{15} & B_{8}-B_{15} \\ A_{16}-A_{23} & B_{16}-B_{23} \\ A_{24}-A_{31} & B_{24}-B_{31} \end{array}$ |
| $\begin{aligned} & B_{0}-B_{7} \\ & B_{8}-B_{15} \\ & B_{16}-B_{23} \\ & B_{24}-B_{31} \end{aligned}$ | $\begin{aligned} & B D_{00}-B D_{07} \\ & B D_{08}-B D_{15} \\ & B A_{00}-B A_{07} \\ & B A_{08}-B A_{15} \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \\ & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \\ & 1 / 0 \end{aligned}$ | One of the two 32-bit busses serviced by the 'ACTQ3283T. During transfer from $B$ bus to A bus the signal associations are: $\begin{array}{ll} \mathrm{B}_{0-7} & \mathrm{~A}_{0-7} \\ \mathrm{~B}_{8}-15 & \mathrm{~A}_{8}-15 \\ \mathrm{~B}_{16}-23 & \mathrm{~A}_{16}-23 \\ \mathrm{~B}_{24}-31 & \mathrm{~A}_{24}-31 \\ \hline \end{array}$ |
| $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | $\mathrm{BPAR}_{0}-\mathrm{BPAR}_{3}$ | 4 | 1/0 | When the $A$ side data is received a parity bit is generated for each byte and output on the B bus when active. When data is input on the $B$ bus the parity bit is an input which is checked against an internally generated parity bit. <br> $\mathrm{BPAR}_{0}$ Byte 0 <br> BPAR $_{1}$ Byte 1 <br> $\mathrm{BPAR}_{2}$ Byte 2 <br> $\mathrm{BPAR}_{3}$ Byte 3 |
| $\overline{\mathrm{GAB}}_{0}-\overline{\mathrm{GAB}}_{3}$ | $\mathrm{EN}_{\mathrm{O}}-\overline{\mathrm{EN}}_{3}$ DIRL DIRH | 4 | 1 | A output enables. When this signal is low the data on the $A$ side, latched or active will be output to the $B$ side. Signal associations are: |
| $\overline{\mathrm{GBA}}_{0}-\overline{\mathrm{GBA}}_{3}$ | $\mathrm{EN}_{0}-\mathrm{EN}_{3}$ DIRL DIRH | 4 | 1 | $B$ output enables. When this signal is low the data on the $B$ side, latched or active will be output to the A side. Signal associations are: $\begin{array}{ll} \overline{\mathrm{GBA}}_{0} & B_{0}-B_{7} \text { to } A_{0}-A_{7} \\ \overline{\mathrm{GBA}}_{1} & B_{8}-B_{15} \text { to } A_{8}-A_{15} \\ \overline{\mathrm{GBA}}_{2} & B_{16}-B_{23} \text { to } A_{16}-A_{23} \\ \overline{\mathrm{GBA}}_{3} & B_{24}-B_{31} \text { to } A_{24}-A_{31} \end{array}$ |

# Application 4: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer with Parity Generator ( $A$ to $B$ )/Check (B to A) (Continued) 

Detailed Pin Description (Continued)

| 'ACTQ3283T Symbol | Discrete Symbol | $\begin{aligned} & \text { \# of } \\ & \text { Pins } \end{aligned}$ | Type | Function |
| :---: | :---: | :---: | :---: | :---: |
| LEA | CPAB | 1 | 1 | Will latch in the 32-bit A bus. |
| ERR32 | ERR32 | 1 | O | Signal that indicates an error in one or more of the bytes. |
| $\mathrm{LEB}_{0}-\mathrm{LEB}_{3}$ | $\mathrm{CPBA}_{0}$ $\mathrm{CPBA}_{1}$ $\mathrm{CPBA}_{2}$ $\mathrm{CPBA}_{3}$ | 4 | 1 | Individual B byte latch enable. When in high state B data is transparent and when in low state $B$ data is latched. <br> $\mathrm{LEB}_{0} \mathrm{HorL}$ <br> $\mathrm{LEB}_{1} \mathrm{H}$ orL <br> $\mathrm{LEB}_{2} \mathrm{H}$ or L <br> $\mathrm{LEB}_{3} \mathrm{H}$ or L |
| $\begin{aligned} & \mathrm{SO}_{0}-\mathrm{SO}_{3} \\ & \mathrm{~S} 1_{0}-\mathrm{S}_{12} \end{aligned}$ | $\begin{aligned} & \mathrm{T} / \overline{\mathrm{R}}(245) \\ & \mathrm{EN}_{1}(245) \\ & \overline{\mathrm{EN}} 2(245) \\ & \overline{\mathrm{EN}} 3(245) \end{aligned}$ | 8 | 1 | These pins allow byte multiplexing, organized by byte, Each byte may be directed to any other byte by setting S0, S1 in a binary fashion to select the stimulus. For this application: <br> $\mathrm{S} 1_{0}=\mathrm{L} \quad \mathrm{S} 0_{0}=\mathrm{L} \quad \mathrm{A}_{0}$ selected at $\mathrm{B}_{0}$ <br> $B_{0}$ selected at $A_{0}$ <br> $S 1_{0}=\mathrm{L} \quad \mathrm{S} 0_{0}=\mathrm{H} \quad \mathrm{A}_{1}$ selected at $\mathrm{B}_{0}$ <br> $B_{1}$ selected at $A_{0}$ <br> $S 1_{0}=H \quad S 0_{0}=L \quad A_{2}$ selected at $B_{0}$ <br> $\mathrm{B}_{2}$ selected at $\mathrm{A}_{0}$ <br> $S 1_{0}=H \quad S 0_{0}=H \quad A_{3}$ selected at $B_{0}$ <br> $B_{3}$ selected at $A_{0}$ <br> $S 1_{1}=\mathrm{L} \quad \mathrm{SO}_{1}=\mathrm{L} \quad \mathrm{A}_{0}$ selected at $\mathrm{B}_{1}$ <br> $B_{0}$ selected at $A_{1}$ <br> $S 1_{1}=L \quad S 0_{1}=L \quad A_{1}$ selected at $B_{1}$ <br> $B_{1}$ selected at $A_{1}$ <br> $S 1_{1}=H \quad S 0_{1}=H \quad A_{3}$ selected at $B_{1}$ <br> $B_{3}$ selected at $A_{1}$ <br> $S 1_{2}=L \quad S O_{2}=L \quad A_{0}$ selected at $B_{2}$ <br> $\mathrm{B}_{0}$ selected at $\mathrm{A}_{2}$ <br> $\mathrm{S}_{1}=\mathrm{L} \quad \mathrm{SO}_{2}=\mathrm{L} \quad \mathrm{A}_{2}$ selected at $\mathrm{B}_{2}$ <br> $\mathrm{B}_{2}$ selected at $\mathrm{A}_{2}$ <br> $\mathrm{Si}_{3}=\mathrm{L} \quad \mathrm{SO}_{3}=\mathrm{L} \quad \mathrm{A}_{0}$ selected at $\mathrm{B}_{3}$ <br> $B_{0}$ selected at $A_{3}$ <br> $\mathrm{Si}_{3}=\mathrm{L} \quad \mathrm{SO}_{3}=\mathrm{H} \quad \mathrm{A}_{1}$ selected at $\mathrm{B}_{3}$ <br> $B_{1}$ selected at $A_{3}$ <br> $\mathrm{Si}_{3}=\mathrm{H} \quad \mathrm{SO}_{3}=\mathrm{H} \quad \mathrm{A}_{3}$ selected at $\mathrm{B}_{3}$ <br> $B_{3}$ selected at $A_{3}$ |

Application 4: DWORD (32-Bit) to WORD (16-Bit) to BYTE (8-Bit) Transfer with Parity Generator (A to B)/Check (B to A) (Continued)


TL/F/10979-15

[^18]
## 74FR900

## 9-Bit, 3-Port Latchable Datapath Multiplexer

## General Description

The 'FR900 is a data bus multiplexer routing any of three 9bit ports to any other one of the three ports. Readback of data latched from any port onto itself is also possible. The 'FR900 maintains separate control of all latch-enable, output enable and select inputs for maximum flexibility. PINV allows inversion of the data from the $\mathrm{C}_{8}$ to $\mathrm{A}_{8}$ or $\mathrm{B}_{8}$ path. This is useful for control of the parity bit in systems diagnostics.

National's 74FR25900 includes $25 \Omega$ resistors in series with port A and B outputs. Resistors minimize undershoot and ringing which may damage or corrupt sensitive device inputs driven by these ports.

Ordering Code: See Section 11

## Logic Symbol

TL/F/10990-1


## Features

- 9-bit data ports for systems carrying parity bits
- Readback capability for system self checks.
- Independent control lines for maximum flexibility
- Guaranteed multiple output switching and 250 pF load delays
- Outputs optimized for dynamic bus drive capability
- PINV parity control facilitates system diagnostics
- FR25900 resistor option for driving MOS inputs such as DRAM arrays
■ Guaranteed 4000 V ESD protection


## Connection Diagram

| $c_{4}-1$ | 48 |
| :---: | :---: |
| GND - 2 | 47 |
| $\mathrm{C}_{3}-3$ | 46 |
| $\mathrm{C}_{2}-4$ | 45 |
| $c_{1}-5$ | 44 |
| $\mathrm{C}_{0}-6$ | 43 |
| $S_{1}-7$ | 42 |
| $\mathrm{S}_{0}-8$ | 41 |
| GND - 9 | 40 |
| $A_{8}-10$ | 39 |
| $A_{7}-11$ | 38 |
| $A_{6}-12$ | 37 |
| $A_{5}-13$ | 36 |
| $v_{C C}-14$ | 35 |
| $A_{4}-15$ | 34 |
| GND -16 | 33 |
| $A_{3}-17$ | 32 |
| $A_{2}-18$ | 31 |
| $A_{1}-19$ | 30 |
| $\mathrm{A}_{0}-20$ | 29 |
| PINV - 21 | 28 |
| $\overline{O E}_{A}-22$ | 27 |
| $V_{C C}-23$ | 26 |
| $\overline{\text { LECA }}-24$ | 25 |

Pin Description

| Pin Names | Description |
| :--- | :--- |
| LExx | Latch Enable Inputs |
| $\mathrm{OE}_{\mathrm{x}}$ | Output Enable Inputs |
| PINV | Parity Invert Input |
| $\mathrm{S}_{0}, \mathrm{~S}_{1}$ | Select Inputs |
| $\mathrm{A}_{0}-\mathrm{A}_{8}$ | Port A Inputs or TRI-STATE ${ }^{\oplus}$ Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{8}$ | Port B Inputs or TRI-STATE Outputs |
| $\mathrm{C}_{0}-\mathrm{C}_{8}$ | Port C Inputs or TRI-STATE ${ }^{\oplus}$ Outputs |

## Logic Diagram



## Functional Description

The 'FR900 allows 9 -bit data to be transferred from any of three 9-bit I/O ports to either of the two remaining I/O ports. The device employs latches in all paths for either transparent or synchronous operation. Readback capability from any port to itself is also possible.
Data transfer within the 'FR900 is controlled through use of the select ( $\mathrm{S}_{0}$ and $\mathrm{S}_{1}$ ) and output-enable ( $\overline{\mathrm{OE}}_{\mathrm{A}}, \mathrm{OE} \mathrm{E}_{\mathrm{B}}$ and $\overline{\mathrm{OE}}_{\mathrm{C}}$ ) inputs as described in Table I. Additional control is available by use of the latch-enable inputs ( $\overline{\mathrm{LEAC}}, \overline{\mathrm{LECA}}$, LEBC, LECB) allowing either synchronous or transparent transfers (see Table II). Table I indicates several readback conditions. By latching data on a given port and initiating the readback control configuration, previous data may be read for system verification or diagnostics. This mode may be useful in implementing system diagnostics.

Table I. Datapath Control

| Inputs |  |  |  |  | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{S}_{0}$ | $\mathrm{s}_{1}$ | $\overline{\mathrm{OE}} \mathrm{A}$ | $\mathrm{OE}_{\mathrm{B}}$ | $\overline{O E}_{C}$ |  |
| L | X | H | L | L | Port A to Port C |
| L | L | H | H | H | Port A to Port B |
| L | 0 | H | H | L | Port A to $\mathrm{B}+\mathrm{C}$ |
| H | L | L | L | H | Port B to Port A |
| H | X | H | L | L | Port B to Port C |
| H | 0 | L | L | L | Port B to $\mathrm{A}+\mathrm{C}$ |
| X | H | L | L | H | Port C to Port A |
| x | H | H | H | H | Port C to Port B |
| x | H | L | H | H | Port C to A+B |
| x | x | H | L | H | Outputs Disabled |
| L | L | L | x | x | (Readback to A)* |
| L | H | L | x | L | (Readback to A or C)* |
| H | L | X | H | x | (Readback to B)* |
| H | H | x | H | L | (Readback to B or C)* |

*Readback operation in latched mode only. Transparent operation could result in unpredictable results.

Data at the port to be readback must be latched prior to enabling the outputs. on that port. If this is not done, a closed data loop will result causing possible data integrity problems. Note that the A and B ports allow readback without affecting any other port. Port C , however, requires interruption of either port A or B to complete its readback path.
PINV controls inversion of the $\mathrm{C}_{8}$ bit. A low on PINV allows $\mathrm{C}_{8}$ data to pass unaltered. A high causes inversion of the data. See Table III. This feature allows forcing of parity errors for use in system diagnostics. This is particularly helpful in Intel ' 486 processor designs as the ' 486 does not provide odd/even parity selection internally.

Table II. Latch-Enable Control

| LEXX | Input | Output |
| :---: | :---: | :---: |
| $L$ | L | L |
| L | $H$ | $H$ |
| $H$ | $X$ | $Q_{0}$ |

Table III. PINV Control

| PINV | $C_{\mathbf{8}}$ | $A_{\mathbf{8}}$ or $B_{\mathbf{8}}$ |
| :---: | :---: | :---: |
| $L$ | $L$ | $L$ |
| $L$ | $H$ | $H$ |
| $H$ | $L$ | $H$ |
| $H$ | $H$ | $L$ |

## Key:

L = Low Voltage
$\mathrm{H}=$ High Voltage Level
$Q_{0}=$ Output state prior to LEXX low to high transition

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specifled devices are required,
please contact the National Semiconductor Sales
Office/Distributors for avallabillty and specifications.

| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Ambient Temperature under Bias | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature under Bias <br> Plastic | $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| VCC Pin Potential to <br> Ground Pin | -0.5 V to +7.0 V |
| Input Voltage (Note 2) | -0.5 V to +7.0 V |
| Input Current (Note 2) | -30 mA to +5.0 mA |
| Voltage Applied to Output |  |
| in High State (with $\left.\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}\right)$ | -0.5 V to $\mathrm{V}_{\mathrm{CC}}$ |
| $\quad$ Standard Output |  |
| TRI-STATE Output | -0.5 V to +5.5 V |

Current Applied to Output in Low State (Max) twice the rated lol (mA) ESD Last Passing Voltage (Min) 4000V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial

$$
+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
$$

## DC Electrical Characteristics

| Symbol | Parameter | 74FR |  |  | Units | $\mathbf{V}_{\mathbf{c c}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input High Voltage | 2.0 |  |  | V |  | Recognized High Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage |  |  | 0.8 | V |  | Recognized Low Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.4 |  |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}\left(A_{n}, \mathrm{~B}_{n}, \mathrm{C}_{\mathrm{n}}\right)$ |
|  |  | 2.0 |  |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}, \mathrm{C}_{\mathrm{n}}\right)$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  |  | 0.50 | V | Min | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}, \mathrm{C}_{n}\right)$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ (Control Inputs) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input High Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Control Inputs) |
| IBVIT | Input High Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $V_{I N}=5.5 V\left(A_{n}, B_{n}, C_{n}\right)$ |
| $\mathrm{I}_{\text {IL }}$ | Input Low Current |  |  | -150 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ (Control Inputs) |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, All Other Pins Grounded |
| IOD | Output Circuit Leakage Test |  |  | 3.75 | V | 0.0 | $\begin{aligned} & \mathrm{V}_{I O D}=150 \mathrm{mV} \text {, All Other } \\ & \text { Pins Grounded } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}+\mathrm{I}_{\mathrm{OZH}}$ | Output Leakage Current |  |  | 25 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(A_{n}, B_{n}, \mathrm{C}_{n}\right)$ |
| $\mathrm{IIIL}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -150 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}, \mathrm{C}_{n}\right)$ |
| los | Output Short Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0.0 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}, \mathrm{C}_{n}\right)$ |
| ICEX | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}\left(A_{n}, B_{n}, C_{n}\right)$ |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}, \mathrm{C}_{\mathrm{n}}\right)$ |
| ICCH | Power Supply Current |  | 115 | 150 | mA | Max | All Outputs High* |
| ICCL | Power Supply Current |  | 170 | 200 | mA | Max | All Outputs Low* |
| ICCZ | Power Supply Current |  | 147 | 175 | mA | Max | Outputs in TRI-STATE |

[^19]AC Electrical Characteristics: See Section 8 for waveforms and load configurations

| Symbol | Parameter | 74FR |  |  | 74FR |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} T_{A} & =+25^{\circ} \mathrm{C} \\ V_{C C} & =+5.0 \mathrm{~V} \\ C_{L} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =\text { Comm } \\ \mathrm{V}_{\mathrm{CC}} & =C o m m \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| tple <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $A_{n}$ or $B_{n}$ to $C_{n}$ $C_{n}$ to $A_{n}$ or $B_{n}$ | 2.0 | 4.2 | 7.0 | 2.0 | 7.0 | ns | 8-3 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\mathrm{C}_{8}$ to $\mathrm{A}_{8}$ or $\mathrm{B}_{8}$ (PINV High) | 2.5 | 4.8 | 7.5 | 2.5 | 7.5 | ns | $8-3$ |
| $\begin{aligned} & t_{\mathrm{PL} L \mathrm{H}} \\ & \mathrm{t}_{\mathrm{PH}} \\ & \hline \end{aligned}$ | Propagation Delay $A_{n}$ to $B_{n}, B_{n}$ to $A_{n}$ | 4.5 | 6.4 | 10.0 | 4.5 | 10.0 | ns | 8-3 |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\overline{\text { LEAC }}$ to $\mathrm{C}_{\mathrm{n}}, \overline{\text { LEBC }}$ to $\mathrm{C}_{\mathrm{n}}$ | 4.5 | 6.8 | 10.0 | 4.5 | 10.0 | ns | 8-3 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\overline{\text { LECA }}$ to $A_{n}, \overline{\text { LECB }}$ to $B_{n}$ | 3.0 | 6.0 | 9.5 | 3.0 | 9.5 | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{S}_{0}$ to $\mathrm{C}_{\mathrm{n}}$ | 3.0 | 6.0 | 10.0 | 3.0 | 10.0 | ns | 8-3 |
| $t_{\text {PLH }}$ <br> tpHL | Propagation Delay $S_{1}$ to $A_{n}$ or $B_{n}$ | 3.5 | 6.5 | 11.0 | 3.5 | 11.0 | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{pHL}} \\ & \hline \end{aligned}$ | Propagation Delay PINV to $A_{8}$ or $\mathrm{B}_{8}$ | 2.0 | 5.0 | 9.0 | 2.0 | 9.0 | ns | 8-3 |
| $\begin{aligned} & \text { tpZH } \\ & \mathrm{t}_{\mathrm{p} Z \mathrm{~L}} \\ & \hline \end{aligned}$ | Output Enable Time $A_{n}, C_{n}$ | 2.0 | 4.0 | 6.5 | 2.0 | 6.5 | ns | 8-5 |
| $\begin{aligned} & \text { tpHZ } \\ & \text { tpLZ } \\ & \hline \end{aligned}$ | Output Disable Time $A_{n}, C_{n}$ | 1.5 | 4.0 | 6.0 | 1.5 | 6.0 | ns | 8-5 |
| $\begin{aligned} & \text { tpZH } \\ & \text { tpZL }^{2} \\ & \hline \end{aligned}$ | Output Enable Time $\mathrm{B}_{\mathrm{n}}$ | 2.0 | 5.0 | 7.0 | 2.0 | 7.0 | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time $B_{n}$ | 2.0 | 5.0 | 7.0 | 2.0 | 7.0 | ns | 8-5 |

AC Operating Requirements: See Section 8 for waveforms and load configurations

| Symbol | Parameter | 74FR |  |  | 74FR |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ V_{C C}=+5.0 \mathrm{~V} \\ C_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =C o m m \\ \mathrm{~V}_{\mathrm{CC}} & =C o m m \\ C_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, High or Low $A_{n}$ to $\overline{\text { LEAC }}, B_{n}$ to $\overline{\text { LEBC }}$ | 4.0 | 2.0 |  | 4.0 |  | ns | 8-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, High or Low $A_{n}$ to $\overline{L E A C}, B_{n}$ to $\overline{\text { LEBC }}$ | 1.0 | -2.0 |  | 1.0 |  | ns | 8-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, High or Low $\mathrm{C}_{\mathrm{n}}$ to $\overline{\text { LECA }}$ or $\overline{\text { LECB }}$ | 3.0 | 1.0 |  | 3.0 |  | ns | 8.6 |
| $\begin{aligned} & t_{h}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, High or Low $\mathrm{C}_{\mathrm{n}}$ to $\overline{\text { LECA }}$ or $\overline{\text { LECB }}$ | 1.0 | -1.0 |  | 1.0 |  | ns | 8-6 |
| $t_{w}(\mathrm{H})$ | $\overline{\text { LE Pulse Width Low }}$ | 8.0 | 4.0 |  | 8.0 |  | ns | 8-4 |

## Extended AC Electrical Characteristics: See Section 8 for waveforms and load configurations

| Symbol | Parameter | 74FR |  | 74FR |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =C o m m \\ \mathrm{~V}_{\mathrm{CC}} & =C o m m \\ C_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ <br> Nine Outputs Swiltching (Note 1) |  | $\begin{gathered} T_{A}=C o m m \\ V_{C C}=C o m m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | MIn | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ $t_{\text {PHL }}$ | Propagation Delay <br> $A_{n}$ or $B_{n}$ to $C_{n}$ <br> $C_{n}$ to $A_{n}$ or $B_{n}$ | 2.0 | 9.0 | 2.5 | 10.5 | ns | 8-3 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay $\mathrm{C}_{8}$ to $\mathrm{A}_{8}$ or $\mathrm{B}_{8}$ (PINV High) | N.A. | N.A. | 3.5 | 11.0 | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $A_{n}$ to $B_{n}, B_{n}$ to $A_{n}$ | 4.5 | 12.0 | 5.5 | 13.5 | ns | 8-3 |
| $t_{\text {PLH }}$ <br> tpHL | Propagation Delay <br> LEAC to $C_{n}$, LEBC to $C_{n}$ | 4.5 | 12.0 | 5.5 | 13.5 | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LECA to $A_{n}, \overline{\text { LECB }}$ to $B_{n}$ | 3.0 | 11.5 | 4.0 | 13.5 | ns | 8-3 |
| $t_{\text {PLH }}$ <br> tpHL | Propagation Delay $S_{0}$ to $C_{n}$ | 3.0 | 11.0 | 3.0 | 14.0 | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $S_{1}$ to $A_{n}$ or $B_{n}$ | 3.5 | 12.0 | 4.5 | 15.0 | ns | 8-3 |
| $t_{\text {PLH }}$ ${ }^{t_{\mathrm{PHL}}}$ | Propagation Delay PINV to $A_{8}$ or $B_{8}$ | N.A. | N.A. | 2.5 | 12.0 | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $A_{n}, C_{n}$ | 2.0 | 8.0 |  |  | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time $A_{n}, C_{n}$ | 1.5 | 6.0 |  |  | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $B_{n}$ | 2.0 | 8.0 |  |  | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | Output Disable Time $B_{n}$ | 2.0 | 7.0 |  |  | ns | 8-5 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase, i.e., all low-to-high, high-tolow, TRI-STATE-to-high, etc.
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with $\mathbf{2 5 0} \mathrm{pF}$ load capacitors in place of the 50 pF load capacitors standard AC load. This specification pertains to single output switching only.
Note: N.A. $=$ Not Applicable

## 74FR25900

## 9-Bit, 3-Port Latchable Datapath Multiplexer

 with $25 \Omega$ Output Series Resistors
## General Description

The 'FR25900 is a data bus multiplexer routing any of three 9 -bit ports to any other one of the three ports. Readback of data latched from any port onto itself is also possible. The 'FR25900 maintains separate control of all latch-enable, output enable and select inputs for maximum flexibility. PINV allows inversion of the data from the $\mathrm{C}_{8}$ to $\mathrm{A}_{8}$ or $\mathrm{B}_{8}$ path. This is useful for control of the parity bit in systems diagnostics.
This device includes $25 \Omega$ resistors in series with port $A$ and $B$ outputs. Resistors minimize undershoot and ringing which may damage or corrupt sensitive device inputs driven by these ports.

## Features

- $25 \Omega$ series resistors in the port A and B outputs eliminate the need for external resistors when driving MOS inputs such as DRAM arrays
- 9-bit data ports for systems carrying parity bits

■ Readback capability for system self checks.

- Independent control lines for maximum flexibility
- Guaranteed multiple output switching and 250 pF load delays
- Outputs optimized for dynamic bus drive capability
- PINV parity control facilitates system diagnostics
- 'FR900 option available without output series resistors

Ordering Code: See Section 11

## Logic Symbol



TL/F/11500-1

Connection Diagram

## Pin Description

| Pin Names | Description |
| :--- | :--- |
| LExx | Latch Enable Inputs |
| OE $_{\mathrm{x}}$ | Output Enable Inputs |
| PINV | Parity Invert Input |
| $\mathrm{S}_{0}, \mathrm{~S}_{1}$ | Select Inputs |
| $\mathrm{A}_{0}-\mathrm{A}_{8}$ | Port A Inputs or TRI-STATE ${ }^{\oplus}$ Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{8}$ | Port B Inputs or TRI-STATE Outputs |
| $\mathrm{C}_{0}-\mathrm{C}_{8}$ | Port C Inputs or TRI-STATE® Outputs |

## Logic Diagram



TL/F/11500-3

Schematic of A and B Port Outputs


## Functional Description

The 'FR25900 allows 9-bit data to be transferred from any of three 9-bit I/O ports to either of the two remaining I/O ports. The device employs latches in all paths for either transparent or synchronous operation. Readback capability from any port to itself is also possible.
Data transfer within the 'FR25900 is controlled through use of the select ( $\mathrm{S}_{0}$ and $\mathrm{S}_{1}$ ) and output-enable $\left(\overline{\mathrm{OE}}_{\mathrm{A}}, O \mathrm{OE}_{\mathrm{B}}\right.$ and $\overline{\mathrm{OE}}_{\mathrm{C}}$ ) inputs as described in Table I. Additional control is available by use of the latch-enable inputs ( $\overline{\mathrm{LEAC}}, \overline{\mathrm{LECA}}$, LEBC, $\overline{\text { LECB }}$ ) allowing either synchronous or transparent transfers (see Table II). Table I indicates several readback conditions. By latching data on a given port and initiating the readback control configuration, previous data may be read for system verification or diagnostics. This mode may be useful in implementing system diagnostics.

Table 1. Datapath Control

| Inputs |  |  |  |  | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{S}_{0}$ | $\mathrm{s}_{1}$ | $\overline{O E}^{\text {a }}$ | $\mathrm{OE}_{\mathrm{B}}$ | $\mathrm{OE}_{\mathrm{c}}$ |  |
| L | X | H | L | L | Port A to Port C |
| L | L | H | H | H | Port A to Port B |
| L | 0 | H | H | L | Port A to $\mathrm{B}+\mathrm{C}$ |
| H | L | L | L | H | Port B to Port A |
| H | x | H | L | L | Port B to Port C |
| H | 0 | L | L | L | Port B to $\mathrm{A}+\mathrm{C}$ |
| X | H | L | L | H | Port C to Port A |
| x | H | H | H | H | Port C to Port B |
| x | H | L | H | H | Port C to A+B |
| X | x | H | L | H | Outputs Disabled |
| L | L | L | x | x | (Readback to A)* |
| L | H | L | X | L | (Readback to A or C)* |
| H | L | x | H | x | ( Readback to B)* |
| H | H | X | H | L | (Readback to B or C)* |

*Readback operation in latched mode only. Transparent operation could result in unpredictable results.

Data at the port to be readback must be latched prior to enabling the outputs on that port. If this is not done, a closed data loop will result causing possible data integrity problems. Note that the A and B ports allow readback without affecting any other port. Port $C$, however, requires interruption of either port $A$ or $B$ to complete its readback path. PINV controls inversion of the $\mathrm{C}_{8}$ bit. A low on PINV allows $\mathrm{C}_{8}$ data to pass unaltered. A high causes inversion of the data. See Table III. This feature allows forcing of parity errors for use in system diagnostics. This is particularly helpful in Intel '486 processor designs as the ' 486 does not provide odd/even parity selection internally.

Table II. Latch-Enable Control

| LEXX | Input | Output |
| :---: | :---: | :---: |
| $L$ | $L$ | L |
| L | $H$ | $H$ |
| $H$ | $X$ | $Q_{0}$ |

Table III. PINV Control

| PINV | $C_{8}$ | $A_{8}$ or $B_{\mathbf{8}}$ |
| :---: | :---: | :---: |
| $L$ | $L$ | $L$ |
| $L$ | $H$ | $H$ |
| $H$ | $L$ | $H$ |
| $H$ | $H$ | $L$ |

Key:
L = Low Voltage
$\mathrm{H}=$ High Voltage Level
$Q_{0}=$ Output state prior to LEXX low to high transition

```
Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales
Office/Distributors for avallability and specifications.
```

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Output
in High State (with $\mathrm{V}_{\mathrm{CC}}=0 \mathrm{~V}$ )
Standard Output
TRI-STATE Output
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
-0.5 V to +5.5 V

Current Applied to Output in Low State (Max) twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$ ESD Last Passing Voltage (Min)

2000 V
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial

$$
+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
$$

## DC Electrical Characteristics

| Symbol | Parameter | 74FR |  |  | Units | $V_{\text {cc }}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage | 2.0 |  |  | V |  | Recognized High Signal |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  | 0.8 | V |  | Recognized Low Signal |
| $\mathrm{V}_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 2.4 |  |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}, \mathrm{C}_{n}\right)$ |
|  |  | 2.0 |  |  | V | Min | $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}, \mathrm{C}_{n}\right)$ |
| $\mathrm{V}_{\text {OL }}$ | Output Low Voltage |  |  | 0.50 | V | Min | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}\left(A_{n}, B_{n}\right)$ |
|  |  |  |  | 0.75 | V | Min | $\mathrm{I}_{\mathrm{OL}}=12 \mathrm{~mA}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
|  |  |  |  | 0.50 | V | Min | $\mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}\left(\mathrm{C}_{\mathrm{n}}\right)$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input High Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ (Control Inputs) |
| $\mathrm{I}_{\mathrm{BV} /}$ | Input High Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Control Inputs) |
| $\mathrm{I}_{\text {BVIT }}$ | Input High Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}, \mathrm{C}_{n}\right)$ |
| $\mathrm{I}_{\mathrm{IL}}$ | Input Low Current |  |  | -150 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ (Control Inputs) |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, All Other Pins Grounded |
| IOD | Output Circuit Leakage Test |  |  | 3.75 | V | 0.0 | $V_{\text {IOD }}=150 \mathrm{mV}$, All Other Pins Grounded |
| $\mathrm{IIH}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 25 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(A_{n}, B_{n}, C_{n}\right)$ |
| $\mathrm{IILL}^{+} \mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -150 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}, \mathrm{C}_{n}\right)$ |
| los | Output Short Circuit Current | -100 |  | -225 | mA | Max | $V_{\text {OUT }}=0.0 V\left(A_{n}, B_{n}, C_{n}\right)$ |
| $I_{\text {CEX }}$ | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{C C}\left(A_{n}, B_{n}, C_{n}\right)$ |
| $\mathrm{I}_{\mathrm{Zz}}$ | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}, \mathrm{C}_{\mathrm{n}}\right)$ |
| ICCH | Power Supply Current |  | 115 | 150 | mA | Max | All Outputs High* |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 170 | 200 | mA | Max | All Outputs Low* |
| ICCZ | Power Supply Current |  | 147 | 175 | mA | Max | Outputs in TRI-STATE |

[^20]AC Electrical Characteristics: See Section 2 for waveforms and load configurations

| Symbol | Parameter | 74FR |  |  | 74FR |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & T_{A}=C o m m \\ & V_{C C}=C o m m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| tplH <br> tpHL | Propagation Delay <br> $A_{n}$ or $B_{n}$ to $C_{n}$ <br> $C_{n}$ to $A_{n}$ or $B_{n}$ | 2.0 | 4.7 | 7.5 | 2.0 | 7.5 | ns | 2-3 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay $\mathrm{C}_{8}$ to $\mathrm{A}_{8}$ or $\mathrm{B}_{8}$ (PINV High) | 2.5 | 4.8 | 7.5 | 2.5 | 7.5 | ns | 2-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $A_{n}$ to $B_{n}, B_{n}$ to $A_{n}$ | 4.5 | 7.0 | 11.5 | 4.5 | 11.5 | ns | 2-3 |
| $\begin{aligned} & \mathrm{tpLH}^{2} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LEAC to $C_{n}$, LEBC to $C_{n}$ | 4.5 | 6.8 | 10.0 | 4.5 | 10.0 | ns | 2-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\overline{\text { LECA }}$ to $A_{n}, \overline{\text { LECB }}$ to $B_{n}$ | 3.5 | 6.0 | 10.0 | 3.5 | 10.0 | ns | 2-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{S}_{0}$ to $\mathrm{C}_{\mathrm{n}}$ | 3.0 | 6.0 | 10.0 | 3.0 | 10.0 | ns | 2-3 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $S_{1} \text { to } A_{n} \text { or } B_{n}$ | 4.0 | 7.0 | 11.5 | 4.0 | 11.5 | ns | 2-3 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay PINV to $A_{8}$ or $\mathrm{B}_{8}$ | 2.5 | 5.5 | 9.5 | 2.5 | 9.5 | ns | 2-3 |
| $\begin{aligned} & \text { tpZH } \\ & \text { tpZL } \\ & \hline \end{aligned}$ | Output Enable Time $\mathrm{C}_{\mathrm{n}}$ | 1.5 | 4.0 | 6.5 | 1.5 | 6.5 | ns | 2-5 |
| $\begin{aligned} & \text { tphZ } \\ & \text { tpLZ } \\ & \hline \end{aligned}$ | Output Disable Time $\mathrm{C}_{\mathrm{n}}$ | 1.5 | 4.0 | 6.0 | 1.5 | 6.0 | ns | 2-5 |
| $\begin{aligned} & \text { tpZH }^{\text {tpZL }} \\ & \hline \end{aligned}$ | Output Enable Time $A_{n}, B_{n}$ | 1.5 | 6.0 | 8.0 | 1.5 | 8.0 | ns | 2-5 |
| $\begin{aligned} & \text { tpHZ } \\ & t_{\text {tpLZ }} \\ & \hline \end{aligned}$ | Output Disable Time $A_{n}, B_{n}$ | 1.5 | 5.0 | 7.0 | 1.5 | 7.0 | ns | $2-5$ |

AC Operating Requirements: See Section 2 for waveforms and load configurations

| Symbol | Parameter | 74FR |  |  | 74FR |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} T_{A} & =C o m m \\ V_{C C} & =C o m m \\ C_{L} & =50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, High or Low $A_{n}$ to $\overline{\text { LEAC }}, B_{n}$ to $\overline{\text { LEBC }}$ | 4.5 | 2.5 |  | 4.5 |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, High or Low $A_{n}$ to $\overline{\text { LEAC }}, B_{n}$ to $\overline{\text { LEBC }}$ | 1.0 | -1.5 |  | 1.0 |  | ns | 2-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, High or Low $\mathrm{C}_{\mathrm{n}}$ to $\overline{\text { LECA }}$ or LECB | 3.0 | 1.0 |  | 3.0 |  | ns | 2-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(L) \\ & \hline \end{aligned}$ | Hold Time, High or Low $\mathrm{C}_{\mathrm{n}}$ to LECA or LECB | 1.0 | -1.0 |  | 1.0 |  | ns | 2-6 |
| $\mathrm{t}_{\mathrm{w}}(\mathrm{H})$ | $\overline{\text { LE Pulse Width Low }}$ | 8.0 | 4.0 |  | 8.0 |  | ns | 2-4 |

## Extended AC Electrical Characteristics：See Section 2 for waveforms and load configurations

| Symbol | Parameter | 74FR |  | 74FR |  | Units | Fig． No． |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} T_{A} & =C o m m \\ V_{C C} & =C o m m \\ C_{L} & =50 \mathrm{pF} \end{aligned}$ <br> Nine Outputs Switching （Note 1） |  | $\begin{gathered} T_{A}=\text { Comm } \\ V_{C C}=C o m m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay $A_{n}$ or $B_{n}$ to $C_{n}$ $C_{n}$ to $A_{n}$ or $B_{n}$ | 2.0 | 11.5 | 4.0 | 12.5 | ns | 2－3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay $\mathrm{C}_{8}$ to $\mathrm{A}_{8}$ or $\mathrm{B}_{8}$（PINV High） | N．A． | N．A． | 5.5 | 13.0 | ns | 2－3 |
| $\begin{aligned} & \text { tPLH } \\ & \text { tpHL }^{2} \\ & \hline \end{aligned}$ | Propagation Delay $A_{n}$ to $B_{n}, B_{n}$ to $A_{n}$ | 4.5 | 16.0 | 6.0 | 16.5 | ns | 2.3 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay LEAC to $\mathrm{C}_{\mathrm{n}}$ ， LEBC to $\mathrm{C}_{\mathrm{n}}$ | 4.5 | 13.0 | 5.5 | 13.5 | ns | 2－3 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay $\overline{\text { LECA }}$ to $A_{n}, \overline{\text { LECB }}$ to $B_{n}$ | 3.5 | 11.5 | 5.5 | 14.5 | ns | 2－3 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\mathrm{S}_{0}$ to $\mathrm{C}_{\mathrm{n}}$ | 3.0 | 11.0 | 3.0 | 14.0 | ns | 2－3 |
| $t_{\text {PLH }}$ <br> tpHL | Propagation Delay $S_{1}$ to $A_{n}$ or $B_{n}$ | 4.0 | 16.5 | 6.5 | 16.5 | ns | 2－3 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay PINV to $A_{8}$ or $B_{8}$ | N．A． | N．A． | 4.5 | 14.5 | ns | 2－3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $C_{n}$ | 1.5 | 8.0 |  |  | ns | 2.5 |
| $\begin{aligned} & \text { tpHZ } \\ & \text { tpLz } \end{aligned}$ | Output Disable Time $C_{n}$ | 1.5 | 6.0 |  |  | ns | 2－5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $A_{n}, B_{n}$ | 1.5 | 8.0 |  |  | ns | $2-5$ |
| $\begin{aligned} & \text { tPHZ } \\ & \text { tpLZ } \end{aligned}$ | Output Disable Time $A_{n}, B_{n}$ | 1.5 | 7.0 |  |  | ns | 2－5 |

Note 1：This specification is guaranteed but not tested．The limits apply to propagation delays for all paths described switching in phase，i．e．，all low－to－high，high－to－ low，TRI－STATE－to－high，etc．
Note 2：This specification is guaranteed but not tested．The limits represent propagation delays with $\mathbf{2 5 0} \mathrm{pF}$ load capacitors in place of the 50 pF load capacitors standard AC load．This specification pertains to single output switching only．
Note：N．A．$=$ Not Applicable
Section 7
BCT Description and Family Characteristics

## Section 7 Contents

Introduction to National's BiCMOS ..... 7-3
BCT Minimizes Power Consumption While Improving Performance ..... 7-3
More Specifications for Tighter System Timing ..... 7-3
Typical Circuits ..... 7-4
Competitive Solution Comparison ..... 7-4
Guarantees for Power Down and Hot Insertion ..... 7-5
Using National's Complimentary High-Performance Bus Logic Families ..... 7-5
BCT Features and Benefits ..... 7-6

Semiconductor

## BCT Description and Family Characteristics

National now offers BCT BiCMOS logic for bus driving and interfacing in the highest performance systems.
The role of logic is evolving. In traditional logic families, hundreds of SSI/MSI/LSI building block functions enabled engineers to design entire computers from discrete logic ICs. Dramatic technological breakthroughs are changing this environment. Many system designs have migrated from implementations based on general purpose logic to VLSI-based ASICs and dedicated-function VLSI, shifting the role of logic toward bus and timing support functions.
With greater emphasis on bus interface functions (such as buffers, transceivers, and clock drivers), system designers require the ability and flexibility to select logic products that provide the appropriate speed, power, noise, reliability, supply assurance, and cost that's best for the task at hand. System designers often use a combination of several logic families that will contribute the best set of characteristics for optimum system performance. In other instances, logic devices are being designed for circuit functions that are not efficiently performed by larger VLSI components.
For highest performance applications ( 30 MHz to 66 MHz range), National's new BCT logic together with FASTrTM (see note) fill the need for faster and more effective businterface functions. Offering very high speed, BCT is recommended where lower system power takes precedence over speed. FASTr is particularly attractive in applications where absolute speed is the primary concern. Complimentary technologies, the combination is ideal for high-performance bus and clock distribution applications in personal/desktop computers, PC LAN servers, PC peripherals, workstations, telecommunication switches/multiplexers, fiber optic equipment, and automatic test equipment (ATE).

## BCT Minimizes Power Consumption While Improving Performance

While National's BCT line of BiCMOS logic is pin and functionally compatible with the competitive BCT line, it also offers the added features of lower power consumption as well as a number of additional guaranteed specifications. As shown below, competitive BCT products consume more power than NSC's BCT.
With a source-current capability of 15 mA and a sink-current capability of 64 mA, BCT devices are designed for driving heavily loaded busses.

## More Specifications for Tighter System Timing

NSC guarantees more AC specifications than competitive BCT products, including multiple output switching (MOS) delay, 250 pF AC delay, and output skew. All are key in helping
Worst-Case Power Consumptlon Comparison:

National's 'BCT240 vs. Competitive 'BCT240 $|$\begin{tabular}{|l|c|c|}

\hline Parameter \& | National's BCT |
| :---: |
| (Guaranteed) | \& | Competitive BCT |
| :---: |
| (Guaranteed) | <br>

\hline $\mathrm{I}_{\mathrm{CCH}}$ \& 18 mA \& 31 mA <br>
\hline $\mathrm{I}_{\mathrm{CCL}}$ \& 69 mA \& 71 mA <br>
\hline $\mathrm{I}_{\mathrm{CCZ}}$ \& 9 mA \& 9 mA <br>
\hline
\end{tabular}

Note: NSC's FASTr logic is an enhanced version of FAST*. FASTr is the highest speed bus driving/interfacing TTL logic.

## Guaranteed National 74BCT240 Specifications <br> ( $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V )

Data to Outputs

| TPLH | 0.5 ns to 5.6 ns |
| :--- | ---: |
| TPHL | 0.4 ns to 4.0 ns |
| Output Enable Time |  |
| TPZH | 1.0 ns to 8.8 ns |
| TPZL | 1.0 ns to 10.5 ns |
| Output Disable Time |  |
| TPHZ | 1.0 ns to 8.1 ns |
| TPLZ | 1.0 ns to 9.5 ns |
| Power Supply Current |  |
| ICCH | 18 mA |
| ICCL | 69 mA |
| ICCZ | 9 mA |

system designers tighten timing guardbands. Using these guaranteed values rather than rule of thumb, designers obtain greater precision in the propagation delay budget.
Because systems are requiring ever increasing clock rates, National offers BCT devices with a guaranteed output skew specifications. Devices having tight skew specifications improve timing efficiency in critical timing paths such as those for clock distribution. Many of National's advanced logic devices guarantee less than 1 ns critical path output skew. (See Figure 1 for typical BCT input and output circuits.)
Beyond use in new system designs, BCT logic is ideal in bipolar-based systems that have marginal power problems. Replacing the bipolar logic with BCT may resolve existing power issues (refer to Figure 2). BCT logic offers system advantages where:

- Typical propagation delays of $2 \mathrm{~ns}-3 \mathrm{~ns}$ are required
- Power is a concern
- Percentage of TRI-STATE ${ }^{\circledR}$ times are high
- Low noise levels are major criteria
- Where hot insertion may be an issue


Note: These diagrams represent typical input/output circuits and do not necessarily model the entire actual circuits.
FIGURE 1. Typical BiCMOS Circults


TL̆̈F/11572-3
$X$ No. of Boards $=\mathbf{8}$ (2 Active at Any One Time)

|  | BCT244 | ALS244 | AS244 | F244 |
| :---: | :---: | :---: | :---: | :---: |
| ICCH | 38 | 15 | 34 | 60 |
| I CCL | 66 | 24 | 90 | 90 |
| ICC Active (50\% duty cycle) | 52 | 19 | 62 | 75 |
| ICc Two Active Boards | 104 | 39 | 124 | 150 |
| Iccz | 10 | 27 | 54 | 90 |
| (X-2) ICCz | 60 | 162 | 324 | 540 |
| Icc Total | 164 | 201 | 448 | 690 |
| Prop Delay | 5.5 | 10 | 6.2 | 6.5 |
| \% of BCT ${ }_{\text {cc }}$ | $\mathbf{X}$ | 122\% | 273\% | 421\% |
| \% of BCT Prop Delay | $\mathbf{X}$ | 182\% | 113\% | 118\% |

FIGURE 2. National's BCT Devices Compare Favorably with Competitive Solutions

## Guarantees for Power Down and Hot Insertion

Power down and hot insertion are areas of logic design that are receiving added attention.
National's BCT guarantees high impedance when powered down (specified by Izz). This specification guarantees that a TRI-STATE device will not load down a bus to which it is attached when powered down-a very important consideration in applications where power is a concern.

NSC 74BCT240 Compared With the Competition

| DC Parameter | Guaranteed by NSC | Guaranteed by Competition |
| :---: | :---: | :---: |
| Improvements: |  |  |
| ICCH | 18 mA | 31 mA |
| ICCL | 69 mA | 71 mA |
| $\mathrm{IIH}^{\text {H }}$ | $5 \mu \mathrm{~A}$ | $20 \mu \mathrm{~A}$ |
| l L | $-250 \mu \mathrm{~A}$ | -1 mA |
| lozh | $20 \mu \mathrm{~A}$ | $50 \mu \mathrm{~A}$ |
| lozl | $-20 \mu \mathrm{~A}$ | $-50 \mu \mathrm{~A}$ |
| Additional Specifications: |  |  |
| Izz | $100 \mu \mathrm{~A}$ |  |
| $V_{\text {ID }}$ | 4.75 V |  |
| ICEX | $50 \mu \mathrm{~A}$. |  |
| Latchup | 500 mA |  |
| Electrostatic Discharge | $\begin{gathered} 4,000 \mathrm{~V} \\ (10,000 \mathrm{~V} \text { typical }) \end{gathered}$ |  |

For example, laptops often use a sleep mode for power conservation. If a device does not have high impedance in a powered down situation, sleep mode can only occur by stopping the clock. Both NSC's BCT and FASTr guarantee high impedance in power down. By nature of their technology, products with CMOS inputs or outputs have difficulties with high impedance in power down capability.
Also featured with BCT and FASTr logic families is hot insertion capability. This allows boards to be pulled from or inserted into systems that are powered up.

National's BCT VID specification guarantees that a high resistance short will not occur across the input diode. This specification combined with guaranteed ESD and latchup protection indicate NSC's BCT hot insertion capability. Devices with CMOS inputs or outputs have difficulty with hot insertion capability. As with power down, hot insertion is more familiar to designers of bipolar systems than those designing CMOS systems.
National is the only BiCMOS logic supplier to guarantee both high impedance in power down and hot insertion capability reliability features.
To further enhance this hot insertion capability, National's BCT and FASTr products guarantee extremely high ESD and latchup specifications, enabling these devics to tolerate high voltages and current transients on all pins.

## Using National's Complimentary High-Performance Bus Logic Families

BCT and FASTr fill the need for the faster bus-interface functions required by many of today's most demanding applications. Implemented on different silicon technologies (BiCMOS and bipolar), their power and noise attributes define their market applications.

- BCT is best suited where very high performance is required and active duty cycles are relatively low. Most of today's high-performance data buses for non-portable equipment are excellent candidates. An application with a lower enable duty cycle can realize substantial power savings by using BCT, such as a data bus to main memory. Designers who need to minimize their system's noise sensitivity-ground bounce, undershoot, ringing, cross-talk-and require fast switching speed at the interface would choose BCT logic.
- FASTr and BCT compliment each other as part of a total system solution. Both lines consist of logic functions that interface high-performance buses. Their TTL I/O characteristics closely match one another. Process technology and circuit design are similar. The two product types can sit side by side on a circuit board, enabling optimum speed/power performance. (Refer to Figure 3: FASTr and BCT Used Together to Optimize a Cache Motherboard.)


## Using National's Complimentary High-Performance Bus Logic Families (Continued)



TL/F/11572-4
FIGURE 3. FASTr and BCT Used Together to Optimize a Cache Motherboard

## BCT Features and Benefits

## FEATURE

8-bit products are pin-for-pin compatible (function, part number, pinout) with standard 74 input/output logic levels
Drop-in replacement for TI BCT
Guaranteed specifications for:

- Pin-to-pin skew; 50 pF multiple output switching
$T_{P D}=8$ outputs switching
$T_{P D}=250 \mathrm{pF}$ capacitive load
- ESD immunity $(4,000 \mathrm{~V}$ minimum)*
- Latchup immunity

Very high speed
Power dissipation less than FAST; noise performance similar to FAST

Available in PDIP and SOIC
-Note: ESD 2,000 minimum for 'BCT125 and 'BCT573.

## BENEFITS

Allows easy upgrades in existing designs; designers are fully accustomed with nomenclature for easy design
Second source with additional specifications
System designers have added tools to get the most from their high-performance designs
Higher incoming PPM quality parts; reduces walking wounded for less field failures; increases quality and reliability
Minimum delay degradation in capacitive and transmission line environments; reduces noise and optimizes performance

Allows higher preformance systems
Even lower power for power-sensitive applications Industry-standard packaging

Section 8 BCT Ratings, Specifications and WaveformsSection 8 Contents
Glossary ..... 8-3
AC Loading and Waveforms ..... $8-4$
Absolute Maximum Ratings ..... 8-6
Recommended Operating Conditions ..... 8-6
Family DC Electrical Characteristics ..... 8-6
Skew Definitions and Test Philosophy ..... 8-7
Test Philosophy ..... 8-7
Definition of Parameters ..... 8-9

# BiCMOS Ratings, Specifications and Waveforms 

## Glossary

Currents-Positive current is defined as conventional current flow into a device. Negative current is defined as conventional current flow out of a device. All current limits are specifed as absolute values.
Icc Supply Current-The current flowing into the $\mathrm{V}_{\mathrm{CC}}$ supply terminal of a circuit with the specified input conditions and the outputs open. When not specified, input conditions are chosen to guarantee worst-case operation.
$I_{\mathbf{I H}}$ Input HIGH Current-The current flowing into an input when a specified HIGH voltage is applied.
IIL Input LOW Current-The current flowing out of an input when a specified LOW voltage is applied.
$\mathrm{I}_{\mathrm{OH}}$ Output HIGH Current-The current flowing out of the output when it is in the HIGH state. For a turned-off opencollector output with a specified HIGH output voltage applied, the $\mathrm{IOH}_{\mathrm{OH}}$ is the leakage current.
loL Output LOW Current-The current flowing into an output when it is in the LOW state.
Ios Output Short Circult Current-The current flowing out of a HIGH-state output when that output is short circuited to ground (or other specified potential).
Iozh Output OFF Current HIGH—The current flowing into a disabled TRI-STATE ${ }^{\circledR}$ output with a specified HIGH output voltage applied.
IOzL Output OFF Current LOW-The current flowing out of a disabled TRI-STATE output with a specified LOW output voltage applied.
Voltages-All voltages are referenced to the ground pin. Negative voltage limits are specified as absolute values (i.e., -10.0 V is greater than -1.0 V ).
$\mathbf{V}_{\text {cc }}$ Supply Voltage—The range of power supply voltage over which the device is guaranteed to operate within the specified limits.
$\mathbf{V}_{C D}$ (Max) Input Clamp Diode Voltage-The most negative voltage at an input when a specified current is forced out of that input terminal. This parameter guarantees the integrity of the input diode, intended to clamp negative ringing at the input terminal.
$\mathbf{V}_{I H}$ Input HIGH Voltage-The range of input voltages that represents a logic HIGH in the system.
$\mathbf{V}_{\text {IH }}$ (Min) Minimum Input HIGH Voltage-The minimum allowed input HIGH in a logic system. This value represents the guaranteed input HIGH threshold for the device.
$V_{\text {IL }}$ Input LOW Voltage-The range of input voltages that represent a logic LOW in the system
$\mathrm{V}_{\mathrm{IL}}$ (Max) Maximum Input LOW Voltage-The maximum allowed input LOW in a system. This value represents the guaranteed input LOW threshold for the device.
$\mathrm{V}_{\mathrm{OH}}$ (Min) Output HIGH Voltage-The minimum voltage at an output terminal for the specified output current $\mathrm{l}_{\mathrm{OH}}$ and at the minimum value of $\mathrm{V}_{\mathrm{CC}}$.
VOL (Max) Output LOW Voltage-The maximum voltage at an output terminal sinking the maximum specified load current $\mathrm{I}_{\mathrm{OL}}$.

## AC Switching Parameters

$f_{\text {max }}$ Toggle Frequency/Operating Frequency-The maximum rate at which clock pulses may be applied to a sequential circuit. Above this frequency the device may cease to function.
$\mathbf{t}_{\text {PLH }}$ Propagation Delay Time-The time between the specified reference points, normally 1.5 V on the input and output voltage waveforms, with the output changing from the defined LOW level to the defined HIGH level.
$\mathbf{t}_{\text {PHL }}$ Propagation Delay Time-The time between the specified reference points, normally 1.5 V on the input and output voltage waveforms, with the output changing from the defined HIGH level to the defined LOW level.
$\mathbf{t}_{\mathrm{w}}$ Pulse Width—The time between 1.5 V amplitude points on the leading and trailing edges of a puise.
$t_{h}$ Hold Time-The interval immediately following the active transition of the timing pulse (usually the clock pulse) of following the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its continued recognition. A negative hold time indicates that the correct logic level may be released prior to the active transition of the timing pulse and still be recognized.
$\mathbf{t}_{\mathbf{s}}$ Setup Time-The interval immediately preceding the active transition of the timing pulse (usually the clock pulse) or preceding the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its recognition. A negative setup time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized.
$t_{\text {PHZ }}$ Output Disable Time (of a TRI-STATE Output) from HIGH Level-The time between the 1.5 V level on the input and a voltage 0.3 V below the steady state output HIGH level with the TRI-STATE output changing from the defined HIGH level to a high impedance (OFF) state.
$t_{\text {PLz }}$ Output Disable Time (of a TRI-STATE Output) from LOW Level-The time between the 1.5 V level on the input and a voltage 0.3 V above the steady state output LOW level with the TRI-STATE output changing from the defined LOW level to a high impedance (OFF) state.

## AC Switching Parameter (Continued)

$t_{\text {pzH }}$ Output Enable Time (of a TRI-STATE Output) to a HIGH Level-The time between the 1.5 V levels of the input and output voltage waveforms with the TRI-STATE output changing from a high impedance (OFF) state to a HIGH level.
tpZL $^{\text {Output Enable Time (of a TRI-STATE Output) to a }}$ LOW Level-The time between the 1.5 V levels of the input and output voltage waveforms with the TRI-STATE output changing from a high impedance (OFF) state to a LOW level.

## AC Loading and Waveforms

Figure 1 shows the AC loading circuit used in characterizing and specifying propagation delays of all BCT devices, unless otherwise specified in the data sheet of a specific device. The use of this load, which differs somewhat from previous practice, provides more meaningful information and minimizes problems of instrumentation and customer correlation. In the past, $+25^{\circ} \mathrm{C}$ propagation delays for TTL devices were specified with a load of 15 pF to ground; this required great care in building test jigs to minimize stray capacitance, and implied the use of high impedance, high frequency scope probes. BCT circuits changed to 50 pF of capacitance allowing more leeway in stray capacitance and also loading the device during rising or falling output transitions. This more closely resembles the loading to be expected in average applications and thus gives the designer more useful delay figures. The net effect of the change in AC load is to increase the observed propagation delay by an average of about 1 ns .
The $500 \Omega$ resistor to ground, in Figure 1, acts as a ballast, to slightly load the totem-pole pull-up and limit the quiescent HIGH-state voltage to about +3.5 V . Otherwise, an output would rise quickly to about +3.5 V but then continue to rise very slowly to about +4.4 V . On the subsequent HIGH-toLOW transition the observed $\mathrm{t}_{\text {PHL }}$ would vary slightly with duty cycle, depending on how long the output voltage was allowed to rise before switching to the LOW state. Perhaps more importantly, the $500 \Omega$ resistor to ground can be a high frequency passive probe for a sampling scope, which costs much less than the equivalent high impedance probe. Alternatively, the $500 \Omega$ load to ground can simply be a $450 \Omega$ resistor feeding into a $50 \Omega$ coaxial cable leading to a sampling scope input connector, with the internal $50 \Omega$ termination of the scope completing the path to ground. Note that with this scheme there should be a matching cable from the device input pin to the other input of the sampling scope; this also serves as a $50 \Omega$ termination for the pulse generator that supplies the input signal.
Also shown in Figure 1 is a second $500 \Omega$ resistor from the device output to a switch. For most measurements this switch is open; it is closed for measuring a device with open-collector outputs and for measuring one set of the Enable/Disable parameters (LOW-to-OFF and OFF-to-LOW) of a TRI-STATE output. With the switch closed, the pair of $500 \Omega$ resistors and the +7.0 V supply establish a quiescent HIGH level of +3.5 V , which correlates with the HIGH level discussed in the preceding paragraph.

Figure 5 shows that the Disable times are measured at the point where the output voltage has risen or fallen by 0.3 V from the quiescent level (i.e., LOW for tplz or HIGH for $t_{\mathrm{PHZ}}$ ), compared to a $\Delta V$ of 0.5 V used in previous practice. This change enhances the repeatability of measurements and gives the system designer more realistic delay times to use in calculating minimum cycle times. Since the rising or falling waveform is RC-controlled, the first 0.3 V of change is more linear than the first 0.5 V and is less susceptible to external influences. More importantly, perhaps, from the system designer's point of view, $a \Delta V$ of 0.3 V is adequate to ensure that a device output has turned OFF; measuring to a $\Delta \mathrm{V}$ of 0.5 V merely exaggerates the apparent Disable time and thus penalizes system performance, since the designer must use the Enable and Disable times to devise worst-case timing signals to ensure that the output of one device is disabled before that of another device is enabled.
Figure 2 describes the input signal voltages recommended for use when testing BCT circuits. The AC input signal levels follow industry convention of $\mathrm{V}_{\mathrm{IN}}$ switching 0 to 3 volts. DC low input levels are typically 0 to $\mathrm{V}_{\mathrm{IL}}$, and high input levels are typically $\mathrm{V}_{\mathrm{IH}}$ to $\mathrm{V}_{\mathrm{CC}}$. Input thresholds are guaranteed during $\mathrm{V}_{\mathrm{OL}}$ and $\mathrm{V}_{\mathrm{OH}}$ tests. High level noise immunity is the difference between $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{IH}}$. Low level noise immunity is the difference between $\mathrm{V}_{\mathrm{IL}}$ and $\mathrm{V}_{\mathrm{OL}}$. Noise-free $\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ levels should not induce a switch on the appropriate output of the BCT device. When testing in an automatic test environment, extreme caution should be taken to ensure that input levels plus noise do not go into the transition region.
Good high frequency wiring practices should be used in constructing test jigs. Leads on the load capacitor should be as short as possible to minimize ripples on the output waveform transitions and to minimize undershoot. Generous ground metal (preferably a ground plane) should be used for the same reasons. A V ${ }_{C C}$ bypass capacitor should be provided at the test socket, also with minimum lead lengths. Input signals should have rise and fall times of 2.5 ns and signal swing of 0 V to +3.0 V . Rise and fall times $\leq 1 \mathrm{~ns}$ should be used for testing $f_{\text {max }}$ or pulse width. A 1.0 MHz square wave is recommended for most propagation delay tests. The repetition rate must necessarily be increased for testing $f_{\text {max }}$. A $50 \%$ duty cycle should always be used when testing $\mathrm{f}_{\text {max }}$. Two pulse generators are usually required for testing such parameters as setup time, hold time, recovery time, etc.
Precautions should be taken to prevent damage to devices by electrostatic charge. Static charge tends to accumulate on insulated surfaces, such as synthetic fabrics or carpeting, plastic sheets, trays, foam, tubes or bags, and on ungrounded electrical tools or appliances. The problem is much worse in a dry atmosphere. In general, it is recommended that individuals take the precaution of touching a known ground before handling devices. To effectively avoid electrostatic damage to BCT devices it may be necessary for individuals to wear a grounded wrist strap when handling devices.

## AC Loading and Waveforms (Continued)



TL/F/11573-1
*Includes jig and probe capacitance
FIGURE 1. Test Load


TL/F/11573-3
FIGURE 2. Test Input Signal Levels


TL/F/11573-5
FIGURE 3. Propagation Delay Waveforms for Inverting and Non-Inverting Functions


TL/F/11573-2
FIGURE 4. Propagation Delay, Pulse Width Waveforms


FIGURE 5. TRI-STATE Output HIGH and LOW Enable and Disable Times


FIGURE 6. Setup Time, Hold Time and Recovery Time Waveforms

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required,
please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Junction Temperature under Bias
Plastic
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$V_{C C}$ Pin Potential to
Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
Voltage Applied to Output in the Disable or Power-Off State
-0.5 V to +5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

Current Applied to Output in LOW State (Max)

Twice the rated $\mathrm{lOL}_{\mathrm{OL}}(\mathrm{mA})$

## ESD Last Passing Voltage (Min) <br> 4000 V

Over Voltage Latchup
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature
Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial
+4.5 V to +5.5 V

## BCT Family DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$, Non I/O Pins |
| VOH | Output HIGH Voltage | $\begin{aligned} & 2.5 \\ & 2.4 \\ & 2.0 \end{aligned}$ | $\cdot$ | V | Min | $\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}$, Standard or TRI-STATE Outputs <br> $\mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}$, TRI-STATE or Buffer/Line Driver Outputs <br> $\mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}$, Buffer/Line Driver Outputs |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage ${ }^{\text {' }}$ |  | $\begin{gathered} 0.5 \\ 0.55 \end{gathered}$ | V | Min | $\mathrm{IOL}=24 \mathrm{~mA}$, TRI-STATE Outputs <br> $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$, Buffer/Line Driver Outputs |
| $\mathrm{I}_{12}$ | Input LOW Current |  |  | mA | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$, Non I/O Pins |
| IIH | Input HIGH Current |  | 5.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$, Non I/O Pins |
| IBVI | Input HIGH Current Breakdown Test |  | 7.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IBVIT | Input HIGH Current Breakdown (i/o) |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathbb{I N}}=5.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$, All Other Pins Grounded |
| ${ }^{\text {OZH }}$ | Output Leakage Current |  |  | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$, TRI-STATE Outputs, $\mathrm{Non} 1 / \mathrm{O}$ |
| lozl | Output Leakage Current |  |  | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$, TRI-STATE Outputs, Non $1 / \mathrm{O}$ |
| $\underline{\mathrm{IIH}+\mathrm{I}_{\text {OZH }}}$ | Output Leakage Current |  |  | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 / \mathrm{O}}=2.7 \mathrm{~V}, 1 / \mathrm{O}$ Pins |
| $\underline{I_{\text {IL }}+\mathrm{I}_{\text {OZL }}}$ | Output Leakage Current |  |  | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 / \mathrm{O}}=0.5 \mathrm{~V}, 1 / \mathrm{O}$ Pins |
| los | Output Short-Circuit Current | $\begin{gathered} -60 \\ -100 \end{gathered}$ | $\begin{array}{r} -150 \\ -225 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | Max <br> Max | $V_{\text {OUT }}=O V$, Standard or TRI-STATE Outputs $V_{\text {OUT }}=O V$, Buffer/Line Driver Outputs |
| lzz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ TRI-STATE Outputs |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  |  | mA | Max | $V_{\text {OUT }}=\mathrm{HIGH}$ |
| l CCL | Power Supply Current |  |  | mA | Max | $\mathrm{V}_{\text {OUT }}=$ LOW |
| l CCz | Power Supply Current |  |  | mA | Max | $\mathrm{V}_{\text {OUT }}=$ HIGH Z |

## Skew Definitions and Test Philosophy

## Test Philosophy

Minimizing output skew is a key design criteria in today's high-speed clocking schemes. National has incorporated new skew specifications into the BCT family of devices. National's test philosophy is to fully test guarantee all the available skew specifications in order to help clock designers optimize their clock budgets.
This section provides general definitions and examples of skew and then discusses National's BCT bench performance methods and examples.

## CLOCK SKEW

Skew is the variation of propagation delay differences between output clock signal(s).

## Example:

If signal appears at out \#1 in 3 ns and in 4 ns at output \#5, the skew is 1 ns .

## SOURCES OF CLOCK SKEW

Total system clock skew includes intrinsic and extrinsic skew. Intrinsic skew is defined as the differences in delays between the outputs of device(s). Extrinsic skew is defined as the differences in trace delays and loading conditions.


TL/F/11573-8
FIGURE 8. Sources of Clock Skew
Example: 50 MHz Clock signal distribution on a PC Board.


## CLOCK DUTY CYCLE

- Clock Duty Cycle is a measure of the amount of time a signal is High or Low in a given clock cycle.


TL/F/11573-9
Duty Cycle $=\mathrm{t} / \mathrm{T} * 100 \%$
FIGURE 9. Duty Cycle Calculation

## Clock Signal



## Example:

$\mathrm{t}_{\text {HIGH }}$ and $\mathrm{t}_{\text {LOW }}$ are each $50 \%$ of the clock cycle therefore the clock signal has a Duty Cycle of $50 / 50 \%$.

FIGURE 10. Clock Cycle

- Clock skew effects the Duty Cycle of a signal.


TL/F/11573-11

Example: 50 MHz clock distribution on a PC board.
Skew must be guaranteed less than 1 ns at 50 MHz to achieve 55/45\% Duty Cycle requirements of core silicon!

FIGURE 11. Clock Skew
TABLEI

| System <br> Frequency | Skew | $\mathbf{t}_{\text {HIGH }}$ | tLow |  | Duty Cycle |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 50 MHz | 0 ns | 10 ns | 10 ns | $50 / 50 \%$ | $\leftarrow$ | Ideal Duty Cycle (50/50\%) occurs for zero skew. |
| 50 MHz | 2 ns | 12 ns | 8 ns | $60 / 40 \%$ |  |  |
| 50 MHz | 1 ns | 11 ns | 9 ns | $55 / 45 \%$ | $\leftarrow$ | Note that at lower frequencies, the skew budget is not as tight and skew <br> does not effect the Duty Cycle as severely as seen at higher <br> frequencies. |
| 33 MHz | 2 ns | 17 ns | 15 ns | $55 / 45 \%$ |  |  |

## Definition of Parameters

## $t_{p S}$ (Pin Skew or Transition Skew)

$t_{\text {PS }}$ describes opposite edge skews, i.e., the difference between the delay of the low-to-high transition and the high-tolow transition on the same pin. This parameter is measured across all the outputs (drivers) on the same chip, the worst (largest delta) number is the guaranteed specification. Ideally this number needs to be 0 ns . Effectively, 0 ns means that there is no degradation of the input signal's Duty Cycle.
Many of today's microprocessors require a minimum of a 45:55 percent Duty Cycle. System clock designers typically achieve this in one of two ways. The first method is with an expensive crystal oscillator which meets the 45:55 percent Duty Cycle requirement. An alternative approach is to

## Definition

tpS $^{(P i n ~ S k e w ~ o r ~ T r a n s i t i o n ~ S k e w): ~}$
$t_{\text {PS }}=\left|t_{\text {PHL }}-t_{\text {PLH }}\right|$
Both high-to-low and low-to-high propagation delays are measured at each output pin across the given device.

Example: A $33 \mathrm{MHz}, 50 / 50 \%$ duty cycle input signal would be degraded by $2.6 \%$ due to a tpS $=0.8 \mathrm{~ns}$. (See Table and Illustration below.)
Note: Output symmetry degradation also depends on input duty cycle.
use a less expensive crystal oscillator and implement a divide by two function. Some microprocessors have addressed this by internally performing the divide by two.
Since Duty Cycle is defined as a percentage, the room for error becomes tighter as the system clock frequency increases. For example in a 25 MHz system clock with a 45:55 percent Duty Cycle requirement, tpS cannot exceed a maximum of 4 ns (tpLH of 18 ns and $\mathrm{t}_{\mathrm{PLH}}$ of 22 ns ) and still meet the Duty Cycle requirement. However for a 50 MHz system clock with a $45: 55$ percent Duty Cycle requirement, $\mathrm{t}_{\mathrm{ps}}$ cannot exceed a maximum of 2 ns (tplh of 9 ns and $t_{\text {PHL }}$ of 11 ns ) and still meet the Duty Cycle requirement. This analysis assumes a perfect 50:50 percent Duty Cycle input signal.


TL/F/11573-12
FIGURE 12. tps

TABLE II. Duty Cycle Degradation of 33 MHz

| $\begin{gathered} f \\ (M H z) \end{gathered}$ | Input |  |  | Device | Output |  |  | $\% \Delta D C$ Input to Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | DC Input | $\begin{gathered} \mathrm{t}_{\mathrm{N}} \\ (\mathrm{~ns}) \end{gathered}$ | Tin <br> (ns) | $\begin{gathered} \mathbf{t}_{\mathrm{PS}} \\ \text { (ns) } \end{gathered}$ | tout <br> (ns) | Tout (ns) | DC Output |  |
| 33 | $\begin{aligned} & \text { 50\%/50\% } \\ & 45 \% / 55 \% \end{aligned}$ | $\begin{gathered} 15.15 / 15.15 \\ 13.6 / 16.6 \end{gathered}$ | $\begin{aligned} & 30.3 \\ & 30.3 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 1.5 \end{aligned}$ | $\begin{gathered} 14.35 / 15.95 \\ 12.1 / 18.1 \end{gathered}$ | $\begin{aligned} & 30.3 \\ & 30.3 \end{aligned}$ | $\begin{aligned} & 47.4 \% / 52.6 \% \\ & 39.9 \% / 60.1 \% \end{aligned}$ | $\begin{aligned} & \text { 2.6\% } \\ & 5.1 \% \end{aligned}$ |



FIGURE 13. Pulse Width Degradation

## Definition of Parameters (Continued)

## tost (Opposite Edge Skew)

$t_{\text {OST }}$ defines the difference between the fastest and the slowest of both transitions within a given chip. Given a specific system with two components, one being positive-edge triggered and one being negative-edge triggered, tost helps to calculate the required delay elements if synchronization of the positive- and negative-clock edges is required.


Definition
$t_{\text {OST }}$ (Opposite Edge Skew):
$t_{\mathrm{OST}}=\left|\mathrm{t}_{\mathrm{p} \phi \mathrm{m}}-\mathrm{t}_{\mathrm{p} \phi \mathrm{n}}\right|$
where $\phi$ is any edge transition (high-to-low or low-to-high) measured between any two outputs ( m or n ) within any given device.


TL/F/11573-15
FIGURE 15. tost

## Definition of Parameters (Continued)

## tpv (Part Variation Skew)

$t_{P V}$ illustrates the distribution of propagation delays between the outputs of any two devices.
Part-to-part skew, tpv, becomes a critical parameter as the driving scheme becomes more complicated. This usually applies to higher-end systems which go from single clock


TL/F/11573-16
FIGURE 16. Clock Distribution

## Case 1: SIngle Clock Driver

Total Skew $=$ Pin-to-Pin Skew U1
$=$ tosLh or toshl of U1 $^{\text {O }}$

## Definition

## tpv (Part Variation Skew):

$t_{P V}=\left|t_{p \phi u, v}-t_{p \phi x, y}\right|$
where $\phi$ is any edge transition (high-to-low or low-to-high) measured from the outputs of any two devices.


The skew specifications offered on National's BCT products were chosen based on system performance demands. The

drivers to distributed clock trees to increase fanout (shown below). In a distributed clock tree, part-to-part skew between U2 and U3 must be minimized to optimize system clock frequency. In the case of the clock tree, the total skew becomes a function of $\mathrm{t}_{\mathrm{OSLH}} / \mathrm{HL}$ of U1 plus $\mathrm{t}_{\mathrm{pV}}$ of U2 and U3.


Case 2: Distributed Clock Tree
$\begin{aligned} \text { Total Skew }(\mathrm{U} 2, \mathrm{U} 3)= & \left.\begin{array}{l}\text { Pin-to-Pin Skew }(\text { U1 }) \\ \\ \text { Skew } \\ \text { (U2, U3) }\end{array}\right) \text { Part-to-Part }\end{aligned}$

## Example



FIGURE 18. $t_{p V}$
specific system requirement which helps designers compensate for pin-to-pin skew, duty cycle degradation, and part-to-part variation.

## tosLh, $^{\text {toShl }}$ (Common Edge Skew)

$t_{\text {OSHL }}$ and $\mathrm{t}_{\mathrm{OSLH}}$ are parameters which describe the delay from one driver to another on the same chip. This specification is the worst-case number of the delta between the fastest to the slowest path on the same chip. An example of

## Definition

$t_{\text {OSHL }}$, tosLH (Output Skew for High-to-Low Transitions):
$\mathrm{t}_{\mathrm{OSHL}}=\left|\mathrm{t}_{\text {PHL }} \mathrm{MAX}-\mathrm{t}_{\text {PHL }}{ }_{\text {MIN }}\right|$
Output Skew for Low-to-High Transitions:

Propagation delays are measured across the outputs of any given device.
where this parameter is critical is the case of the cache controller and the CPU, where both units use the same transition of the clock. In order for the CPU and the controller to be synchronized, tosLH/HL needs to be minimized.


FIGURE 19. tosLh, toshl

Section 9
BCT Process
Characteristics

## Section 9 Contents

BiCMOS Process Characteristics ..... 9-3
Process Description ..... 9-3
Device Characteristics ..... 9-4
Manufacturability ..... 9-5
Conclusions ..... 9-5
References ..... 9-5

## BiCMOS Process Characteristics

A BiCMOS technology has been developed using well-characterized stand-alone bipolar and CMOS processes. Combining CMOS and bipolar circuitry on a single chip has resulted in speed/power advantages that would be difficult and more expensive to achieve in either separate technology. Using 16 masks, this BiCMOS technology is cost effective, manufacturable, and highly suitable for advanced logic designs.

## Process Description

The process starts with a standard bipolar front end: $P$ substrate, N buried layer, P buried layer, N -epitaxy, and oxide isolation. The N buried layer provides a collector region for the bipolar device and a retrograde N -well for the PMOS device. The P buried layer is implanted for a retrograde NMOS P-well and channel stop rings for the NPN. These buried layers minimize well and collector resistance, provide latchup suppression, and assist in increasing field threshold and punch-through voltages.
Incorporated into this front end is an intrinsic gettering cycle optimized to create a $10 \mu-15 \mu$ denuded zone. Precipitateinduced stacking faults act as gettering sites for bulk and surface metallics.
$1.3 \mu$ of $N$-type epitaxy is grown to support both the CMOS and bipolar devices. Epi oxidation and CVD nitride deposition is accomplished before the active device regions are photo-defined. The nitride and epi oxide are left on all de-
vice regions while the field areas receive a silicon etch of $7400 \AA .14500 \AA$ of isolation oxide is grown to electrically isolate all active devices. The CVD nitride and epi oxide are then stripped and the bird's heads are planarized using an etchback technique. With the device islands created and an implant of phosphrous to the buried collector, the major CMOS steps can now be undertaken. This begins with a second layer of CVD nitride.
A mask step is used to define the field oxidation for the CMOS devices. The field oxidation frames the active CMOS device inside the isolation oxide, while the nitride cap prevents active area oxidation. On the bipolar devices, the field oxidation does not occur because of a complete overlapping of nitride.
Next, a single mask is used to remove nitride from the CMOS device area and to define a $V_{t}$ adjust implant. A $250 \AA$ gate oxidation is followed by polysilicon deposition and photo definition of the gate.
The drawn gate width is $2.5 \mu$ and the resulting Leff is $1.8 \mu$. The reduction of the gate can be attributed to the poly overetch and source/drain side diffusion. Figure 1 shows the bipolar NPN, PMOS, and NMOS devices from left to right, respectively. The NPN is covered with CVD nitride and the CMOS devices have gate oxide under the polysilicon. A cap oxide is grown as a protection layer to the polysilicon during the source and drain implants.


TL/F/11574-1
FIGURE 1. BICMOS Device Cross-Section

Process Description (Continued)
The bipolar and CMOS final implants follow: P - base, $\mathrm{N}+$ and $\mathrm{P}+$ source/drain. The $\mathrm{N}+$ implant sets the $\mathrm{N}+$ source and drain on the NMOS, as well as the emitter for the bipolar NPN. Anneals are performed after the N+ and P+ source/drain implants.
LTO is used for the CMOS contact film. 3-micron contacts are opened on the source, drain, and gate pad contact areas as well as a frame around the bipolar devices. An LTO etch has been developed that meets the required selectivity to silicon, thermal oxide, doped LTO, and CVD nitride. All contacts receive a platinum silicidation to reduce the contact resistance and allow formation of Schottky diodes.
The interconnect of this technology uses a Ti/W barrier with two layers of $\mathrm{Al} / \mathrm{Cu}$. Interconnect planarization is accomplished with spin-on-glass followed by an etch-back. LPCVD oxide completes the inner-layer dielectric. Figure 2 shows the final process cross section without the metal layers.

## Device Characteristics

Table I shows bipolar NPN device characteristics. Beta is stable over four decades of collector current.

TABLE I. BICMOS Device Results: Bipolar
Emitter Size Microns (as processed) $2.5 \times 3.5$
Beta DC Current Gain 75-170

BV CBO Collector-Base Breakdown . 16.0V
$\mathrm{BV}_{\text {CEO }}$ Collector-Emitter Breakdown 7.5 V
$\mathrm{BV}_{\text {CES }} \quad \mathrm{C}-\mathrm{E}$ with Common Base 12.0 V

BV EBO Emitter-Base Breakdown 5.0V
BV ECO Emitter-Collector Breakdown 2.5 V
$B V_{B S} \quad$ Base-Substrate Breakdown 16.0 V
$\mathrm{BV}_{\mathrm{CS}} \quad$ Collector-Subsubstrate Breakdown $\quad 15.0 \mathrm{~V}$
VEARLY Forward Early Voltage 28.0V
Rebase Extrinsic Base Sheet Res. 625 $/ \mathrm{sq}$
Rpbase Instrinsic Base Sheet Res. $18000 \Omega$ /sq
$\mathrm{F}_{\mathrm{t}} \quad$ Transistor Cut-Off Frequency $\quad 8.25 \mathrm{GHz}$
$\mathrm{C}_{\mathrm{JE}} \quad$ Emitter-Base Capacitance $\quad 31 \mathrm{fF}$
CJC Base-Collector Capacitance 30 fF
$\mathrm{C}_{\mathrm{JS}} \quad$ Collector-Substrate Capacitance $\quad 68 \mathrm{fF}$
The ICEO leakage across 1000 transistors in parallel is in the nanoamp range, a direct result of clean process conditions and the intrinsic gettering that maintains that cleanliness.


CHANNEL STOP/P-WELL

$\mathrm{N}+\operatorname{SINK}$


POLYSILICON


LTO


NITRIDE
$\mathrm{N}+$ IMPLANTS

TL/F/11574-2
FIGURE 2. BiCMOS Device Cross-Section

## Device Characteristics (Continued)

CMOS characteristics are shown in Table II. With drawn 2.5 micron gates and 250 angstroms of gate oxide, the resultant Leff's are 1.8, nominal for both the NMOS and PMOS. Threshold voltages are matched at 0.8 V . Figures 3 and 4 show the $\mathrm{I}_{\mathrm{DS}}$ vs. $\mathrm{V}_{D S}$ family of curves for a PMOS and NMOS, respectively. Channel size is $50 \times 2.5$, as drawn, for both devices.

TABLE II. BICMOS Device Results:
CMOS

| Gate Size | Drawn | $2.5 \mu \mathrm{~m}$ |
| :---: | :---: | :---: |
| Gate Oxide | Thickness | 250A |
| PMOS |  |  |
| Leff | Effective Gate Length | $1.8 \mu \mathrm{~m}$ |
| $V_{t}$ | Threshold Voltage | $-0.80 \mathrm{~V}$ |
| BVDSS | Drain-Source Breakdown | -12.0 V min . |
| IDSS | Saturated Drain Current | $4.5 \mathrm{~mA}^{*}$ |
| ISUB | Subthreshold Current | $115 \mathrm{mV} / \mathrm{dec}$ |
| BVGOX | Gate Oxide Breakdown | 20.0 V |
| NMOS |  |  |
| Leff | Effective Gate Length | $1.8 \mu \mathrm{~m}$ |
| $V_{t}$ | Threshold Voltage | 0.80 V |
| BVDSS | Drain-Source Breakdown | 10.0 V min . |
| IDSS | Saturated Drain Current | $9.5 \mathrm{~mA}^{*}$ |
| ISUB | Subthreshold Current | $103 \mathrm{mV} / \mathrm{dec}$ |
| BVGOX | Gate Oxide Breakdown | 20.0 V |

*Measured with 5V on Source and Gate


TL/F/11574-3
FIGURE 3. BiCMOS PMOS Device: Forward Characteristics


FIGURE 4. BICMOS NMOS Device: Forward Characteristics

## Manufacturability

Reduced process steps have been achieved with implants that serve more than one device requirement. A single implant is used to set the P-well and the channel stop. The N -well and $\mathrm{N}+$ collector are done with a single implant as are the N+ source/drain and emitter. Mask steps have been kept to a minimum for a merged technology: 16 masks total.
The BiCMOS process meets stringent SPC (Statistical Process Control) requirements established by the manufacturing facility prior to the technology's transfer to the manufacturing organization. Sensitivity analysis has been undertaken to show response to processing excursions, both typical and atypical. All in-line process measurements show normal distributions within established control limits.

## Conclusion

A high-performance BiCMOS technology has been demonstrated that is manufacturable and reliable. The device characteristics make this a process that will support advanced logic designs.

## References

1. J. Eldredge, C. Joyce, R. Wilkins, FSTLSI Process Verification Report, Internal Document.
2. S. Park, FACT Process Verification Report, Internal Document.
3. S. Irving, FAST LSI Model Report, Internal Report.
4. S. Irving, 1.5 Micron FACT Model Report, Internal Report.

## Section 10

 BCT DatasheetsSection 10 Contents
74BCT125 Quad Buffer with TRI-STATE Outputs ..... 10-3
74BCT240 Octal Buffer/Line Driver with TRI-STATE Outputs ..... 10-7
74BCT2240 Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-10
74BCT241 Octal Buffer/Line Driver with TRI-STATE Outputs ..... 10-15
74BCT2241 Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-18
74BCT244 Octal Buffer/Line Driver with TRI-STATE Outpüts ..... 10-22
74BCT2244 Octal Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-25
74BCT245 Octal Bidirectional Transceiver with TRI-STATE Outputs ..... 10-29
74BCT373 Octal Transparent Latch with TRI-STATE Outputs ..... 10-32
74BCT374 Octal D Flip-Flop with TRI-STATE Outputs ..... 10-36
74BCT541 Octal Buffer/Line Driver with TRI-STATE Outputs ..... 10-40
74BCT543 Octal Registered Transceiver ..... 10-44
74BCT573 Octal D Latch with TRI-STATE Outputs ..... 10-50
74BCT574 Octal D Flip-Flop with TRI-STATE Outputs ..... 10-55
74BCT646 Octal Transceiver/Register with TRI-STATE Outputs ..... 10-59
74BCT652 Octal Transceiver/Register with TRI-STATE Outputs ..... 10-66
74BCT2952 8-Bit Registered Transceiver ..... 10-72
74BCT827B 10-Bit Buffer/Line Driver with TRI-STATE Outputs ..... 10-78
74BCT2827C 10-Bit Buffer/Line Driver with 25 $\Omega$ Series Resistors in the Outputs ..... 10-82
74BCT2828A 10-Bit Buffer/Line Driver with $25 \Omega$ Series Resistors in the Outputs ..... 10-86

## 74BCT125 <br> Quad Buffer with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT125 is a quad buffer with TRI-STATE outputs designed to be employed as a memory and address driver or bus-oriented transmitter/receiver. Each output is disabled by its own associated $\overline{\mathrm{A}}$.

## Features

- TRI-STATE outputs drive bus lines or buffer memory address registers
- Low ICCz through BiCMOS techniques
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed 2000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability
- High impedance in power down ( $I_{z z}$ and $V_{I D}$ )

Ordering Code: See Section 11

Logic Symbol


TL/F/10946-1

| Pin Names | Description |
| :--- | :--- |
| $\bar{A}_{n}, B_{n}$ | Inputs |
| $O_{n}$ | Outputs |

Function Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\overline{\mathbf{A}}_{\boldsymbol{n}}$ | $\mathbf{B}_{\boldsymbol{n}}$ | $\mathbf{O}$ |
| $L$ | $L$ | $L$ |
| $L$ | $H$ | $H$ |
| $H$ | $X$ | $Z$ |

H = High Voltage Level
$L=$ LOW Voltage Level
$Z=$ High Impedance
$X=$ Immaterial

Connection Diagram

Pin Assignment for DIP and SOIC


Absolute Maximum Ratings (Note 1)
If Milltary/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output in the Disable or Power-Off State in the HIGH State

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
\end{array}
$$

Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{I}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min) 2000V
DC Latchup Source Current . 500 mA
Over Voltage Latchup
$V_{C C}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage <br> Commercial | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | V cc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $\mathrm{V}_{\text {CD }}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{IOL}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | -50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| lozh | Output Leakage Current |  |  | $\begin{aligned} & 100 \\ & 20 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ | $\begin{array}{\|c} \hline 0 \mathrm{~V}-2.7 \mathrm{~V} \\ 2.7 \mathrm{~V}-5.5 \mathrm{~V} \\ \hline \end{array}$ | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | $0 \mathrm{~V}-5.5 \mathrm{~V}$ | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| loz | Output Leakage Current |  |  | $\begin{aligned} & \pm 100 \\ & \pm 20 \end{aligned}$ | $\mu \mathrm{A}^{\prime}$ | $\begin{aligned} & 0 \mathrm{~V}-2.7 \mathrm{~V} \\ & 2.4 \mathrm{~V}-0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \bar{A}_{n}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V} \text { or } 2.7 \mathrm{~V} \\ & (\text { Power Up) } \\ & \bar{A}_{n}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V} \text { or } 2.7 \mathrm{~V} \\ & \text { (Power Down) } \\ & \hline \end{aligned}$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| ${ }^{\text {ICEX }}$ | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\begin{aligned} & \mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A} \\ & \text { (All Other Pins Grounded) } \end{aligned}$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ${ }^{\text {ICCH }}$ | Power Supply Current |  | 8 | 20 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ${ }^{\text {I CCL }}$ | Power Supply Current |  | 18 | 30 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ${ }^{\text {l CCZ }}$ | Power Supply Current |  | 6 | 12 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} T_{A}, V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay | $\begin{aligned} & 1.6 \\ & 2.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.6 \\ 6.3 \\ \hline \end{array}$ | $\begin{aligned} & 5.2 \\ & 7.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 1.6 \\ 2.7 \\ \hline \end{array}$ | $\begin{aligned} & 5.7 \\ & 7.7 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 3.4 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 6.5 \\ 7.8 \\ \hline \end{array}$ | $\begin{gathered} 9.0 \\ 10.4 \\ \hline \end{gathered}$ | $\begin{aligned} & 3.4 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 10.3 \\ 11.0 \\ \hline \end{array}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 3.0 \\ & 2.8 \\ & \hline \end{aligned}$ | $\begin{array}{r} 5.4 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 7.4 \\ & 7.9 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.0 \\ 2.8 \\ \hline \end{array}$ | $\begin{aligned} & 8.6 \\ & 8.6 \\ & \hline \end{aligned}$ | ns | 8-5 |
| toshl <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.6 |  | 0.75 | ns |  |
| tosLh <br> (Note 1) | Pin to Pin Skew LH Data to Output |  |  | 0.4 |  | 0.5 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew <br> LH/HL Data to Output |  |  | 3.5 |  | 3.7 | ns |  |
| $t_{p V}$ <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 3.8 |  | 4.0 | ns |  |

Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 4 \text { Outputs } \\ \text { Switching } \\ \text { (Note 3) } \\ \hline \end{gathered}$ |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> $V_{c c}=\mathrm{Com}$ <br> $C_{L}=250 \mathrm{pF}$ <br> 1 Output <br> Switching <br> (Note 4) |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> $\mathrm{V}_{\mathrm{cc}}=\mathrm{Com}$ <br> $C_{L}=250 \mathrm{pF}$ <br> 4 Outputs <br> Switching <br> (Notes 3, 4) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{P L H}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Output | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 8.0 \\ 10.0 \\ \hline \end{gathered}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{gathered} 9.0 \\ 11.5 \\ \hline \end{gathered}$ | ns | 8-3 |
| ${ }^{\text {toshL }}$ <br> (Note 1) | Pin to Pin Skew HL Data to Output |  | 0.8 |  | 1.2 |  | 1.3 | ns |  |
| tosth <br> (Note 1) | Pin to Pin Skew LH Data to Output |  | 0.6 |  | 0.8 |  | 0.9 | ns |  |
| ${ }^{\text {toST }}$ <br> (Note 1) | Pin to Pin Skew <br> LH/HL Data to Output |  | 3.8 |  | 4.4 |  | 4.8 | ns |  |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  | 4.0 |  | 4.8 |  | 4.9 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost).
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{C}}$ ) from device to device.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).

Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

$\stackrel{10}{\sim}$|  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Capacitance |  |  |  |  |  |  |
| Symbol | Parameter | Typ | Units | Conditions |  |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Control Inputs | 4.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |  |  |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |  |  |

## 74BCT240

## Octal Buffer/ Line Driver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT240 is an inverting octal buffer and line driver with TRI-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/ receiver.

## Features

- Inverting buffers
- Low ICCZ through BiCMOS techniques
- TRI-STATE outputs drive bus lines
- Output sink capability of 64 mA , source capability of 15 mA
- Guaranteed output skew
m Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed 500 mA minimum latchup protection
- Non destructive hot insertion capability
- High impedance in power down (lzz and VID)


## Ordering Code: See Section 11

## Logic Symbol



## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10881-1

TL/F/10881-2

## Truth Table

| $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathbf{I}_{\mathbf{0 - 3}}$ | $\overline{\mathrm{O}}_{\mathbf{0 - 3}}$ | $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathbf{I}_{\mathbf{4 - 7}}$ | $\overline{\mathbf{O}}_{4-7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | $\mathbf{Z}$ | H | X | Z |
| L | L | H | L | L | H |
| L | H | L | L | H | L |


| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input (Active LOW) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\overline{\mathrm{O}}_{0}-\overline{\mathrm{O}}_{7}$ | Outputs |

[^21]Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availablity and specifications.

Storage Temperature
Ambient Temperature under Bias Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disable or Power-off State in the High State

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
\end{array}
$$

Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
4000V
DC Latchup Source or Sink Current $\pm 500 \mathrm{~mA}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

Free Air Ambient Temperature

Commercial
Supply Voltage
Commercial +4.5 V to +5.5 V

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $V_{c c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{1}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | $V$ | Min | $\mathrm{l}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| IJH | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| ILL | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| lozh | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $l_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| l zz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 9.8 | 18 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 44.0 | 69 | mA | Max | $V_{O}=$ LOW |
| ICcz | Power Supply Current |  | 2.5 | 9 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH} Z$ |


| AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74BCT |  |  | 748CT |  | Units | Fig. No. |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & T_{\mathrm{A}}=\mathrm{Com} \\ & \mathrm{~V}_{\mathrm{cc}}=\mathrm{Com} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & t_{\text {PLH }} \\ & t_{\text {PPHL }} \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 0.5 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 4.8 \\ & 3.5 \end{aligned}$ | $\begin{array}{r} 0.5 \\ 0.4 \\ \hline \end{array}$ | $\begin{aligned} & 5.6 \\ & 4.0 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \text { tpzH } \\ & \text { tpzL } \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 6.3 \end{aligned}$ | $\begin{aligned} & 7.9 \\ & 9.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{gathered} 8.8 \\ 10.5 \end{gathered}$ | ns | 8-5 |
| $\begin{aligned} & \text { tpHz } \\ & \text { tplz } \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 4.6 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 6.8 \\ & 8.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.1 \\ & 9.5 \\ & \hline \end{aligned}$ | ns | 8-5 |
| toshl (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 1.0 |  | 1.7 | ns |  |
| tosLh <br> (Note 1) | Pin to Pin Skew LH Data to Output |  |  | 1.3 |  | 2.3 | ns |  |
| tost (Note 1) | Pin to Pin Skew LH/HL <br> Data to Output |  |  | 2.5 |  | 4.3 | ns |  |
| tpv (Note 2) | Device to Device <br> Skew LH/HL <br> Data to Ouiput |  |  | 2.8 |  | 5.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tOST). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.

## Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter |  |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 3.0 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 7.7 \\ & 5.0 \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

74BCT2240

## Octal Buffer/Line Driver <br> with $25 \Omega$ Series Resistors in the Outputs

## General Description

The 'BCT2240 is an inverting octal buffer and line driver designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, or bus-oriented transmitters/receivers.

The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- $25 \Omega$ series resistors in outputs eliminate the need for external resistors
- TRI-STATE® outputs drive bus lines or buffer memory address registers
- Low Iccz through BiCMOS techniques
. Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed 500 mA minimum latchup protection
- Hot insertion capability
- High impedance in power down ( $\mathrm{Izz}_{\mathrm{zz}}$ and $\mathrm{V}_{\mathrm{ID}}$ )

Ordering Code: See Section 11

## Logic Symbol

IEEE/IEC


TL/F/10894-1

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Outptut Enable Input (Active LOW) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\overline{\mathrm{O}}_{0}-\overline{\mathrm{O}}_{7}$ | Outputs |

## Connection Diagram

Pin Assignment for DIP and SOIC


Truth Table

| $\overline{O E}_{1}$ | $\mathrm{I}_{0-3}$ | $\bar{O}_{0-3}$ | $\mathrm{OE}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4 - 7}}$ | $\overline{\mathrm{O}}_{4-7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | Z | H | X | Z |
| L | L | H | L | L | H |
| L | H | L | L | H | L |

[^22]Schematic of Each Output


TL/F/10894-4

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin

$$
\begin{aligned}
& -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
& -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
& -55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{aligned}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

$$
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
$$

ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source or Sink Current
$\pm 500 \mathrm{~mA}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating

 ConditionsFree Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | ---: |
| Supply Voltage | +4.5 V to +5.5 V |

Current Applied to Output in LOW State (Max)

Twice the Rated $\mathrm{lOL}_{\mathrm{OL}}(\mathrm{mA})$

## DC Electrical Characteristics

| Symbol | Parameter | 54BCT/74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $V_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| VOH | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage |  |  | $\begin{aligned} & 0.5 \\ & 0.8 \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{lOL}=3 \mathrm{~mA} \\ & \mathrm{OLL}=15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| I/L | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| l OZH | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\begin{aligned} & \mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A} \\ & \text { All Other Pins } \\ & \text { Grounded } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{zz}}$ | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 8.3 | 18 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 42.3 | 69 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ICCZ | Power Supply Current |  | 6.6 | 8 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH $Z$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=C o m \\ & \mathrm{~V}_{\mathrm{CC}}=C o m \\ & C_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Output | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 4.8 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 5.7 \\ & 4.4 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 2.6 \\ & 4.3 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 7.0 \end{aligned}$ | $\begin{gathered} \hline 8.2 \\ 10.9 \end{gathered}$ | $\begin{aligned} & 2.6 \\ & 4.3 \end{aligned}$ | $\begin{gathered} 9.3 \\ 12.4 \end{gathered}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & \hline 2.0 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 6.6 \end{aligned}$ | $\begin{aligned} & \hline 7.1 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.2 \end{aligned}$ | $\begin{gathered} 8.7 \\ 10.6 \end{gathered}$ | ns | 8-5 |
| toshl <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.3 |  | 0.4 | ns |  |
| tosth <br> (Note 1) | Pin to Pin Skew LH Data to Output |  |  | 0.4 |  | 0.5 | ns |  |
| $\mathrm{t}_{\mathrm{OST}}$ <br> (Note 1) | Pin to Pin Skew LH/HL <br> Data to Output |  |  | 0.7 |  | 1.5 | ns |  |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 1.0 |  | 2.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHU), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost).
Note 2: Progagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$ ) from device to device.
Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter |  |  |  |  | Unlts | Flg. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \end{aligned}$$8 \text { Outputs }$Swiltching(Note 1) |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Output | $\begin{aligned} & 3.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 7.8 \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 8.8 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 13.6 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT241 Octal Buffer／Line Driver with TRI－STATE ${ }^{\circledR}$ Outputs

## General Description

The＇BCT241 is an octal buffer and line driver with TRI－ STATE outputs designed to be employed as a memory and address driver，clock driver，or bus－oriented transmitter／re－ ceiver．

## Features

－Non－inverting buffers
－Low ICCz through BiCMOS techniques
－TRI－STATE outputs drive bus lines
－Output sink capability of 64 mA ，source capability of 15 mA
－Guaranteed output skew
－Guaranteed multiple output switching specifications
－Guaranteed 4000 V minimum ESD protection
■ Guaranteed 500 mA minimum latchup protection
－Nondestructive hot insertion capability
－High impedance in power down（ $l_{z z}$ and $V_{I D}$ ）

## Connection Diagram

Pin Assignment for DIP and SOIC


TL／F／10698－1

TL／F／10698－2

## Truth Table

| $\overline{O E}_{1}$ | $\mathrm{I}_{\mathbf{0 - 3}}$ | $\mathrm{O}_{\mathbf{0 - 3}}$ | $\mathrm{OE}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4 - 7}}$ | $\mathrm{O}_{\mathbf{4 - 7}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | Z | L | X | Z |
| L | H | H | H | H | H |
| L | L | L | H | L | L |


| Pin Names | Description |
| :---: | :--- |
| $\overline{\mathrm{OE}}_{1}$ | Output Enable Input（Active Low） |
| $\mathrm{OE}_{2}$ | Output Enable Input（Active High） |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |



Voltage Applied to Any Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the High State
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source or Sink Current
$\pm 500 \mathrm{~mA}$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
Supply Voltage Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $V_{\text {cc }}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{IOL}^{2}=64 \mathrm{~mA}$ |
| $\mathrm{IJH}_{\mathrm{H}}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\text {BVI }}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| lozH | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozL | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $l_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 23 | 40 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| $\mathrm{l}_{\mathrm{CCL}}$ | Power Supply Current |  | 41 | 65 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ICCZ | Power Supply Current |  | 6 | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH} \mathrm{Z}$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 4.5 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 5.9 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 7.8 \\ & 8.6 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 8.7 \\ & 9.4 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pHz}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 6.8 \\ & 8.1 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 8.1 \\ & 9.9 \end{aligned}$ | ns | 8-5 |
| $\mathrm{t}_{\mathrm{OSHL}}$ (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.8 |  | 1.2 | ns |  |
| $\mathrm{t}_{\mathrm{OSLH}}$ (Note 1) | Pin to Pin Skew <br> LH Data to Output |  |  | 0.9 |  | 1.0 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew <br> LH/HI Data to Output |  |  | 1.5 |  | 2.0 | ns |  |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 2.5 |  | 3.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$ from device to device. This specification is guaranteed but not tested.
Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \\ & \hline \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 3.0 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 8.2 \\ & 8.5 \\ & \hline \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 2: These specifications guaranteed but not tested. The limits represent propagation delay swith $\mathbf{2 5 0} \mathrm{pF}$ load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance | 13.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT2241

Octal Buffer/Line Driver with $25 \Omega$
Series Resistors in the Outputs

## General Description

The 'BCT2241 is an octal buffer and line driver designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, and bus-oriented transmitters/receivers.
The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- $25 \Omega$ series resistors in outputs eliminate the need for external resistors
- TRI-STATE® outputs drive bus lines or buffer memory address registers
- Low Iccz through BiCMOS techniques

■ Guaranteed output skew

- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
$\square$ Nondestructive hot insertion capability
- High impedance in power down ( $\mathrm{I}_{\mathrm{zz}}$ and $\mathrm{V}_{\mathrm{ID}}$ )

Ordering Code: See Section 11

Logic Symbol


TL/F/10895-1

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}$ | Output Enable Input (Active Low) |
| $\mathrm{OE}_{2}$ | Output Enable Input (Active High) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |

## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10895-2

## Truth Table

| $\overline{O E}_{1}$ | $\mathrm{I}_{\mathbf{0 - 3}}$ | $\mathrm{O}_{0-3}$ | $\mathrm{OE}_{\mathbf{2}}$ | $\mathrm{I}_{4-7}$ | $\mathrm{O}_{\mathbf{4 - 7}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $H$ | $X$ | $Z$ | L | X | Z |
| L | H | H | H | H | H |
| L | L | L | H | L | L |

[^23]Schematic of Each Output


GND $\longrightarrow$
TL／F／10895－4

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the High State -0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source Current Over Voltage Latchup
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial

$$
+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
$$

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | $\begin{gathered} 0.55 \\ 0.8 \\ \hline \end{gathered}$ | V | Min | $\begin{aligned} & \mathrm{lOL}=3 \mathrm{~mA} \\ & \mathrm{IOL}_{\mathrm{OL}}=15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| IBVI | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {IL }}$ | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| $\mathrm{l}_{\mathrm{OZH}}$ | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| IozL | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{1 D}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $I_{\mathbb{D}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  | 23 | 35 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 40 | 60 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| $\mathrm{I}_{\text {ccz }}$ | Power Supply Current |  | 6 | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  |  |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=\mathrm{Com} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Data to Output | $\begin{array}{r} 1.1 \\ 2.0 \\ \hline \end{array}$ | $\begin{aligned} & 3.0 \\ & 3.8 \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.4 \\ 6.6 \\ \hline \end{array}$ | $\begin{array}{r} 1.1 \\ 2.0 \\ \hline \end{array}$ | $\begin{array}{r} 4.9 \\ 6.9 \\ \hline \end{array}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{array}{r} 2.7 \\ 4.1 \\ \hline \end{array}$ | $\begin{array}{r} 5.9 \\ 6.8 \\ \hline \end{array}$ | $\begin{aligned} & 7.8 \\ & 9.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 4.1 \\ & \hline \end{aligned}$ | $\begin{gathered} 8.9 \\ 10.3 \\ \hline \end{gathered}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.7 \\ & 1.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.2 \\ & 9.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 1.7 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 8.7 \\ 11.3 \\ \hline \end{gathered}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{OSHL}} \\ & (\text { Note } 1) \end{aligned}$ | Pin to Pin Skew HL Data to Output |  |  | 1.0 |  | 1.2 | ns |  |
| ${ }^{\mathrm{t}} \mathrm{OSLH}$ <br> (Note 1) | Pin to Pin Skew LH Data to Output |  |  | 0.9 |  | 1.1 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Data to Output |  |  | 2.0 |  | 3.3 | ns |  |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 3.0 |  | 4.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (LOSHL), LOW to HIGH (tOsLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{C}}$ ) from device to device. This specificaton is guaranteed but not tested.
Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT <br> $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> cc $=$ Com <br> $\mathrm{L}=50 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Note 1) |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.5 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 3.6 \\ & 3.6 \end{aligned}$ | $\begin{gathered} 7.0 \\ 10.0 \end{gathered}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF ioad capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance | 8 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT244

## Octal Buffer/Line Driver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT244 is an octal buffer and line driver with TRISTATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver.

## Features

- Non-inverting buffers
- Low ICCZ through BiCMOS techniques
- TRI-STATE outputs drive bus lines
- Output sink capability of 64 mA

E Source capability of 15 mA
E Guaranteed output skew
E Guaranteed multiple output switching specifications

- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability
- High impedance in power down ( $l_{z z}$ and $V_{I D}$ )


## Connection Diagram



TL/F/10699-1

TL/F/10699-2

## Truth Table

| $\overline{O E}_{1}$ | $I_{0-3}$ | $O_{0-3}$ | $\overline{O E}_{\mathbf{2}}$ | $I_{\mathbf{4}-7}$ | $O_{4-7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $H$ | $X$ | $Z$ | $H$ | $X$ | $Z$ |
| $L$ | $H$ | $H$ | $L$ | $H$ | $H$ |
| $L$ | $L$ | $L$ | $L$ | $L$ | $L$ |


| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input (Active Low) |
| $\mathrm{I}_{0}-I_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |

[^24]Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallablility and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-30 mA to +5.0 mA
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output $\begin{array}{ll}\text { in the Disable or Power-Off State } & -0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ \text { in the } & -0.5 \mathrm{~V} \text { to } \mathrm{V} \text { cc }\end{array}$ in the High State
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source or Sink Current
500 mA
Over Voltage Latchup
$V_{C C}+4.5 V$
Recommended Operating Conditions
Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage |  |
| Commercial | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $V_{c c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $\mathrm{V}_{\text {CD }}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{l}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BV} /}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {LL }}$ | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| l OZH | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $l_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| $\mathrm{l} z \mathrm{z}$ | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 22 | 38 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 41 | 66 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ICCz | Power Supply Current |  | 5 | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH} \mathrm{Z}$ |

## AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 54/74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Output | $\begin{aligned} & 1.2 \\ & 1.7 \end{aligned}$ | $\begin{aligned} & 2.8 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 1.4 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 5.5 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.2 \end{aligned}$ | $\begin{aligned} & 7.8 \\ & 8.1 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.7 \\ & 8.9 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 3.8 \\ & 5.8 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 7.8 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 7.7 \\ & 7.8 \end{aligned}$ | ns | 8-5 |
| ${ }^{\mathrm{t}} \mathrm{OSHL}$ (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.75 |  | 1.0 | ns |  |
| ${ }^{\mathrm{t}} \mathrm{OSLH}$ <br> (Note 1) | Pin to Pin Skew <br> LH Data to Output |  |  | 0.70 |  | 1.0 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew <br> LH/HL Data to Output |  |  | 3.8 |  | 4.5 | ns |  |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 3.8 |  | 4.8 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (OSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.

## Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT <br> $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> cc $=$ Com <br> $\mathrm{L}_{\mathrm{L}}=50 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Note 1) |  |  |  | Unlte | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\text {PLH }} \\ & \mathrm{t}_{\text {PHL }} \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 7.7 \\ & 6.7 \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 2: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | 6 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT2244

## Octal Buffer/Line Driver

## with $25 \Omega$ Series Resistors in the Outputs

## General Description

The 'BCT2244 is an octal buffer and line driver designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers, and bus-oriented transmitters/receivers.
The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

m $25 \Omega$ series resistors in outputs eliminate the need for external resistors

- TRI-STATE ${ }^{\circledR}$ outputs drive bus lines or buffer memory address registers
- Low ICCZ through BiCMOS techniques
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection

■ Guaranteed latchup protection

- Nondestructive hot insertion capability
- High impedance in power down ( $\mathrm{I}_{\mathrm{ZZ}}$ and $\mathrm{V}_{\mathrm{ID}}$ )


## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10896-2

TL/F/10896-1

| Pin Names | Description |
| :--- | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | Output Enable Input (Active Low) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |

Truth Table

| $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathrm{I}_{\mathbf{0 - 3}}$ | $\mathrm{O}_{0-3}$ | $\overline{\mathrm{OE}}_{\mathbf{2}}$ | $\mathrm{I}_{\mathbf{4 - 7}}$ | $\mathbf{O}_{\mathbf{4 - 7}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $H$ | X | Z | H | X | Z |
| L | H | H | L | H | H |
| L | L | L | L | L | L |

H＝HIGH Voltage Level
L＝LOW Voltage Level
$X=$ Immaterial
$Z=$ High Impedance
Schematic of Each Output


Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the Natlonal Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{c c}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output $\begin{array}{lr}\text { in the Disable or Power-Off State } & -0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ \text { in the High State } & -0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}\end{array}$
Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min) 4000 V
DC Latchup Source Current 500 mA
$V_{C C}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

| Free Air Ambient Temperature |  |
| :--- | ---: |
| Commercial <br> Supply Voltage <br> Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
|  | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | $-1.2$ | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| VOL | Output LOW Voltage |  |  | $\begin{gathered} 0.55 \\ 0.8 \\ \hline \end{gathered}$ | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}}=15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| l OZH | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| V ID | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| $\mathrm{I}_{2 z}$ | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 23 | 34 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| $\mathrm{I}_{\text {CCL }}$ | Power Supply Current |  | 40 | 60 | mA | Max | $V_{O}=$ LOW |
| ICCZ | Power Supply Current |  | 5.6 | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGHZ}$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Output | $\begin{aligned} & 0.5 \\ & 1.6 \end{aligned}$ | $\begin{gathered} 3 \\ 3.7 \end{gathered}$ | $\begin{aligned} & 4.4 \\ & 6.3 \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & 4.9 \\ & 6.7 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 2.4 \\ & 3.9 \end{aligned}$ | $\begin{aligned} & 6.1 \\ & 7.1 \end{aligned}$ | $\begin{aligned} & 7.7 \\ & 9.4 \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 3.9 \end{aligned}$ | $\begin{gathered} 8.7 \\ 10.4 \\ \hline \end{gathered}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.7 \\ & 2.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4 \\ & 6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.9 \\ & 8.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 2.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 7.8 \\ & 9.8 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{OSHL}} \\ & \text { (Note 1) } \end{aligned}$ | Pin to Pin Skew HL Data to Output |  |  | 1.8 |  | 2.8 | ns |  |
| $\begin{aligned} & t_{\text {OSLH }} \\ & \text { (Note 1) } \end{aligned}$ | Pin to Pin Skew HL Data to Output |  |  | 1.0 |  | 1.2 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew <br> LH/HL Data to Output |  |  | 2.9 |  | 3.3 | ns |  |
| $t_{p V}$ <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 3.5 |  | 3.9 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tosLh), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$, from device to device. This specification is guaranteed but not tested.
Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT <br> $T_{A}=C o m$ <br> cc $=$ Com <br> $\mathrm{L}_{\mathrm{L}}=50 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Note 1) |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {pLH }}$ <br> tphi | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | 5.4 7.2 | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 9.5 \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high. to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT245

## Octal Bidirectional Transceiver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT245 contains eight non-inverting bidirectional buffers with TRI-STATE outputs and is intended for bus-oriented applications. Current sinking capability is $64 \mathrm{~mA}(48 \mathrm{~mA}$ $\mathrm{Mil})$ at the B port. The Transmit/Receive ( $\mathrm{T} / \overline{\mathrm{R}}$ ) input determines the direction of data flow through the bidirectional transceiver. Transmit (active HIGH) enables data from A ports to $B$ ports; Receive (active LOW) enables data from $B$ ports to A ports. The Output Enable ( $\overline{\mathrm{OE}})$ input, when HIGH, disables both A and B ports by placing them in a high impedance state.

## Features

- Non-inverting buffers
- Bidirectional data path
- Low ICCZ through BiCMOS techniques
- TRI-STATE outputs drive bus lines
- Output sink capability of 64 mA
- Source capability of 15 mA
- Guaranteed output skew

■ Guaranteed multiple output switching specifications

- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability

■ High impedance in power down ( $\mathrm{I}_{\mathrm{zz}}$ and $\mathrm{V}_{\mathrm{ID}}$ )

## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10700-2

[^25]Ordering Code: See Section 11

## Logic Symbol

IEEE/IEC


TL/F/10700-3

Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | $\mathrm{T} / \overline{\mathrm{R}}$ |  |
| L | L | Bus B Data to Bus A |
| L | H | Bus A Data to Bus B |
| H | X | High Z State |


| Pin Names | Description |
| :---: | :--- |
| $\overline{\mathrm{OE}}$ | Output Enable Input (Active Low) |
| $\mathrm{T} / \overline{\mathrm{R}}$ | Transmit/Receive Input |
| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | Inputs or TRI-STATE Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{7}$ | Inputs or TRI-STATE Outputs |

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-30 mA to +5.0 mA
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output $\begin{array}{lr}\text { in the Disable or Power-Off State } & -0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ \text { in the High State } & -0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}\end{array}$ Current Applied to Output in LOW State (Max) Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min) 4000V
DC Latchup Source Current
Over Voltage Latchup
500 mA
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial $\quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage Commercial
+4.5 V to +5.5 V

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{1 H}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.5 \\ & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}(\mathrm{An}) \\ & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA}(\mathrm{An}, \mathrm{Bn}) \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA}(\mathrm{Bn}) \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage |  |  | $\begin{gathered} 0.5 \\ 0.55 \end{gathered}$ | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=24 \mathrm{~mA}(\mathrm{An}) \\ & \mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}(\mathrm{Bn}) \end{aligned}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $V_{\text {IN }}=2.7 \mathrm{~V}(\overline{O E}, T / \bar{R})$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}(\overline{\mathrm{OE}, \mathrm{T} / \overline{\mathrm{R}})}$ |
| IBVIT | Input HIGH Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}(\mathrm{An}, \mathrm{Bn})$ |
| I/L | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}(\overline{\mathrm{OE},} \mathrm{T} / \overline{\mathrm{R}})$ |
| los | Output Short-Circuit Current | $\begin{aligned} & -100 \\ & -60 \end{aligned}$ |  | $\begin{aligned} & -225 \\ & -150 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ | Max <br> Max | $\begin{aligned} & V_{\text {OUT }}=O V(B n) \\ & V_{\text {OUT }}=O V(A n) \end{aligned}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{H}^{+}} \\ & \mathrm{l}_{\mathrm{OZH}} \\ & \hline \end{aligned}$ | Output Leakage Current |  |  | 25 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}(\mathrm{An}, \mathrm{Bn})$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{IL}+} \\ & \mathrm{I}_{\mathrm{OZL}} \\ & \hline \end{aligned}$ | Output Leakage Current |  |  | -150 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}(\mathrm{An}, \mathrm{Bn})$ |
| ICEX | Output High Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}(A n, B n)$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $I_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}(\mathrm{An}, \mathrm{Bn})$ |
| ICCH | Power Supply Current |  | 19.4 | 40 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| l CCL | Power Supply Current |  | 42.5 | 70 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| Iccz | Power Supply Current |  | 10 | 15 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH} Z$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 1.0 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 2.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 6.0 \\ & 6.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.6 \\ & 5.8 \\ & \hline \end{aligned}$ | $\begin{gathered} 9.4 \\ 10.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 1.5 \\ \hline \end{array}$ | $\begin{aligned} & 10.9 \\ & 11.6 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.9 \\ & 3.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 8.3 \\ & 7.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 9.3 \\ & 9.1 \\ & \hline \end{aligned}$ | ns | 8-5 |
| ${ }^{\mathrm{t}} \mathrm{OSHL}$. <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 1.2 |  | 1.3 | ns |  |
| ${ }^{\mathrm{t}} \mathrm{OSLH}$ <br> (Note 1) | Pin to Pin Skew LH Data to Output |  |  | 0.9 |  | 1.0 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew <br> LH/HL Data to Output |  |  | 1.8 |  | 2.2 | ns |  |
| $t_{p V}$ <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 4.6 |  | 5.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW ( tOSHD , LOW to HIGH ( LOSLH ), or any combination switching LOW to HIGH and/or HIGH to LOW (tOST). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.
Extended AC Electrical Characteristics: See Section 8 tor Waverorms and Load Conigurations

| Symbol | Parameter |  |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 9.0 \\ & 9.0 \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance | 11.2 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}(\overline{\mathrm{OE}, \mathrm{T} / \overline{\mathrm{R}})}$ |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Pin Capacitance | 10.2 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}(\mathrm{An}, \mathrm{Bn})$ |

## 74BCT373

## Octal Transparent Latch with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT373 consists of eight latches with TRI-STATE outputs for bus oriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable ( $\overline{\mathrm{OE}}$ ) is LOW. When $\overline{\mathrm{OE}}$ is HIGH the bus output is in the high impedance state.

## Features

■ Eight latches in a single package

- TRI-STATE outputs for bus interfacing
- Nondestructive hot insertion capability
. High impedance in power down ( $\mathrm{I} z 2$ and $\mathrm{V}_{\mathrm{ID}}$ )
- Guaranteed 4000 V minimum ESD protection
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed latchup protection
- Low ICCZ through BiCMOS techniques


## Connection Diagram



| Pin Names | Description |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs <br> LE |
| Latch Enable Input <br> (Active HIGH) <br> Output Enable Input <br> (Active LOW) |  |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | TRI-STATE Latch Outputs |

## Functional Description

The 'BCT373 contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $D_{n}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the $D$ inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable ( $\overline{\mathrm{OE}}$ ) input. When $\overline{\mathrm{OE}}$ is LOW, the buffers are in the bi-state mode. When $\overline{O E}$ is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

Truth Table

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| $L E$ | $\overline{O E}$ | $D_{\mathbf{n}}$ | $O_{\boldsymbol{n}}$ |
| $H$ | $L$ | $H$ | $H$ |
| $H$ | $L$ | $L$ | $L$ |
| $L$ | $L$ | $X$ | $O_{n}$ (no change) |
| $X$ | $H$ | $X$ | $Z$ |

$H=$ HIGH Voltage Level
$L=$ LOW Voltage Level
$X=$ Immaterial
$Z=$ High Impedance State
$X=$ Immaterial

## Logic Diagram



TL/F/10877-4
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the High State

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
\end{array}
$$

Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min) 4000V
DC Latchup Source Current
500 mA
Over Voltage Latchup
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial
+4.5 V to +5.5 V

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | Units | VCC | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized as a LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{array}{r} 2.4 \\ 2.0 \\ \hline \end{array}$ |  | V | Min | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{l}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}^{\text {I }}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| IOZH | Output Leakage Current |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| $I_{\text {CEX }}$ | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 8 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 30 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| Iccz | Power Supply Current |  | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 9.3 \\ 11.6 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{gathered} 9.3 \\ 11.6 \end{gathered}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{gathered} 10.3 \\ 9.3 \\ \hline \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 10.3 \\ 9.3 \\ \hline \end{gathered}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 11.8 \\ & 11.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 11.8 \\ & 11.8 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 6.9 \\ & 61 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.9 \\ & 6.1 \\ & \hline \end{aligned}$ | ns | 8-5 |

AC Electrical Characteristics: See Section 8 for Waveforms

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \end{aligned}$ |  | $\mathrm{T}_{\mathbf{A}}, \mathrm{V}_{\mathbf{C c}}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathbf{t}_{\mathbf{s}}(\mathrm{H}) \\ & \mathbf{t}_{\mathbf{s}}(\mathrm{L}) \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { Setup Time, HIGH or LOW } \\ & D_{n} \text { to LE } \end{aligned}$ | $\begin{aligned} & 5.9 \\ & 5.9 \end{aligned}$ |  | $\begin{aligned} & 5.9 \\ & 5.9 \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \hline t_{n}(\mathrm{H}) \\ & \mathrm{th}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $D_{n}$ to LE | $\begin{aligned} & 1.5 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ |  |  |  |
| $t_{w}(\mathrm{H})$ | LE Pulse Width, HIGH | 3.0 |  | 3.0 |  | ns | 8.4 |

Extended AC Electrical Characteristics: See Section 8

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ 8 \text { Outputs Switching } \\ \text { (Note 3) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 4) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \hline t_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 13.0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 11.8 \\ & 14.0 \end{aligned}$ | ns | 8-3 |

Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Pin Capacitance | 5 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance | 8 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

National Semiconductor

## 74BCT374

## Octal D Flip-Flop with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT374 is a high-speed, low-power octal D-type flipflop featuring separate D-type inputs for each flip-flop and TRI-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable ( $\overline{\mathrm{OE}}$ ) are common to all flip-flops.

## Features

- Edge-triggered D-type inputs
- Buffered positive edge-triggered clock
- TRI-STATE outputs for bus-oriented applications
- Low Iccz through BiCMOS techniques
- Guaranteed 4000 V minimum ESD protection

■ Guaranteed output skew
■ Guaranteed multiple output switching specifications

- Nondestructive hot insertion capability

E High impedance in power down (Izz and VID)

Ordering Code: See Section 11

Logic Symbols


TL/F/10878-1


TL/F/10878-3

| Pin <br> Names | Description |
| :--- | :--- |
| $\mathrm{D}_{0}-\mathrm{D}_{7}$ | Data Inputs <br> CP |
| $\overline{\mathrm{OE}}$ | Clock Pulse Input <br> (Active Rising Edge) <br> TRI-STATE Output Enable <br> Input (Active LOW) <br> TRI-STATE Outputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | TRT |

## Connection Diagram



TL/F/10878-2

Functional Description
The 'BCT374 consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual $D$ inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable $(\overline{\mathrm{OE}})$ LOW, the contents of the eight flipflops are available at the outputs. When the $\overline{O E}$ is HIGH, the outputs go to the high impedance state. Operation of the $\overline{\mathrm{OE}}$ input does not affect the state of the flip-flops.

Truth Table

| Inputs |  |  | Internal <br> Register | Output |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{D}_{\mathrm{n}}$ | CP | $\overline{O E}$ |  | $\mathrm{O}_{\mathrm{n}}$ |
| H | $\sim$ | L | H | H |
| L | $\sim$ | L | L | L |
| $X$ | X | H | X | $Z$ |

$H=$ HIGH Voltage Level
L = LOW Voltage Level
$\mathrm{X}=\mathrm{Immaterial}$
$Z=$ High Impedance
$\Omega=$ LOW-to-HIGH Clock Transition

## Logic Diagram



TL/F/10878-4
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$V_{C C}$ Pin Potential
to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2) be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Output in the Disable or Power-Off State : $\quad-0.5 \mathrm{~V}$ to +5.5 V in the High State
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
4000 V
Over Voltage Latchup
$V_{C C}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature
Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial $\quad+4.5 \mathrm{~V}$ to +5.5 V

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | Units | $V_{\text {cc }}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized as a HIGH Signal |
| $V_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| V OL | Output LOW Voltage |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| lozh | Output Leakage Current |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozL | Output Leakage Current |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| lzz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ${ }^{\text {I CCH }}$ | Power Supply Current |  | 8 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ${ }^{\text {l CCL }}$ | Power Supply Current |  | 30 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ L.OW |
| l CCZ | Power Supply Current |  | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH $Z$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock Frequency | 70 | 130 |  | 70 |  | MHz | 8-1 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Output | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.4 \\ & 4.3 \end{aligned}$ | $\begin{aligned} & 9.1 \\ & 7.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 9.1 \\ & 7.0 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pZH}} \\ & \mathrm{t}_{\mathrm{pZLL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.0 \\ & 9.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 12.0 \\ 12.0 \\ \hline \end{array}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 12.0 \\ 12.0 \\ \hline \end{array}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{pLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 4.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.8 \\ & 6.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.8 \\ & 6.8 \\ & \hline \end{aligned}$ | ns | 8-5 |

## AC Operating Requirements: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathbf{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathbf{V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}, \mathrm{V}_{\mathbf{C c}}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW $D_{n}$ to $C P$ | $\begin{aligned} & 7.5 \\ & 7.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 7.5 \\ & 7.5 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{n}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $D_{n} \text { to } C P$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  |  |  |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{w}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{w}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | CP Pulse Width HIGH or LOW | $\begin{gathered} 4.0 \\ 11.5 \\ \hline \end{gathered}$ |  | $\begin{gathered} \hline 4.0 \\ 11.5 \\ \hline \end{gathered}$ |  | ns | 8-4 |

## Extended AC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\text { Com } \\ \mathrm{V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ 1 \text { Output } \\ \text { Switching } \\ \text { (Note 2) } \\ \hline \end{gathered}$ |  | $\mathrm{T}_{\mathrm{A}}=$ Com <br> $V_{c c}=C o m$ <br> $C_{L}=250 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Notes 1, 2) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \hline \mathrm{tpLH} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Output | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.2 \\ & 10.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 15.0 \\ & 15.0 \\ & \hline \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 9.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT541

## Octal Buffer/Line Driver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT541 is an octal buffer and line driver with TRISTATE outputs designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver. This device is functionally similar to the 'BCT244 but has a broadside pinout.

## Features

- Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
- Useful as input or output port for microprocessors
- TRI-STATE outputs for bus interfacing
- Guaranteed 4000 V minimum ESD protection

■ Guaranteed output skew

- Guaranteed multiple output switching specifications
- Low Iccz through BiCMOS techniques
- Nondestructive hot insertion capability
- High impedance in power down (lzz and $\mathrm{V}_{\mathrm{ID}}$ )


## Ordering Code: See Section 11

## Logic Symbol



TL/F/10989-1

## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10989-2

## Truth Table

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{O E}}_{\mathbf{1}}$ | $\overline{\mathbf{O E}}_{\mathbf{2}}$ | I |  |
| L | L | H | H |
| H | X | X | Z |
| X | H | X | Z |
| L | L | L | L |


| Pin Names | Description |
| :---: | :--- |
| $\overline{\mathrm{OE}}_{1}, \overline{\mathrm{OE}}_{2}$ | TRI-STATE Output Enable Input (Active LOW) |
| $\mathrm{I}_{\mathrm{n}}$ | Inputs |
| $\mathrm{O}_{\mathrm{n}}$ | Outputs |

[^26]$Z=$ High Impedance

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specifled devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias
Plastic
$V_{C C}$ Pin Potential
to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
nput Curron(Note 2)
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the High State -0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

Twice the Rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
4000 V
Over Voltage Latchup
DC Latchup Source Current
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$
500 mA
DC Latchup Source Current ( $\overline{\mathrm{OE}}$ )
30 mA

## Recommended Operating Conditions

Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :---: | :---: |
| Supply Voltage |  |
| Commercial | +4.5 V to +5.5 V |

$$
+4.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V}
$$

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | Units | $\mathrm{V}_{\mathbf{C C}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  | V |  | Recognized as a HIGH Signal. |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| V OH | Output HIGH Voltage | $\begin{array}{r} 2.4 \\ 2.0 \\ \hline \end{array}$ |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{1 \mathrm{~N}}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| lozh | Output Leakage Current |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozL | Output Leakage Current |  | -20 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=0.5 \mathrm{~V}$ |
| loz | Output Leakage Current |  | $\begin{gathered} \pm 100 \\ \pm 20 \end{gathered}$ | $\mu \mathrm{A}$ |  |  |
| los | Output Short-Circuit Current | -100 | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {CEX }}$ | Output HIGH Leakage Current |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $\mathrm{V}_{\text {ID }}$ | Input Leakage Test | 4.75 |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| Izz | Bus Drainage Test |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 40 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ${ }^{\text {CCL }}$ | Power Supply Current |  | 72 | mA | Max | $V_{O}=$ LOW |
| ICCZ | Power Supply Current |  | 7 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH} \mathrm{Z}$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 1.7 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 2.9 \\ & 3.9 \end{aligned}$ | $\begin{aligned} & 5.3 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 5.3 \\ & 6.5 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 4.4 \\ & 3.9 \end{aligned}$ | $\begin{aligned} & 6.9 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 10.4 \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 3.9 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 10.4 \end{aligned}$ | ns | 8-5 |
| $\mathrm{t}_{\mathrm{PHZ}}$ $t_{p L Z}$ | Output Disable Time | $\begin{aligned} & 1.8 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 3.3 \end{aligned}$ | $\begin{aligned} & 6.2 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & 6.2 \\ & 5.4 \end{aligned}$ | ns | 8-5 |

Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter |  |  |  |  |  |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 3) } \\ \hline \end{gathered}$ |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \end{gathered}$ <br> 1 Output Switching (Note 4) |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Notes 3, 4) } \\ \hline \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \text { tpLH } \\ & t_{\mathrm{pHL}} \\ & \hline \end{aligned}$ | Propagation Delay <br> Data to Output | $\begin{aligned} & 2.5 \\ & 4.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 5.0 \\ 6.5 \\ \hline \end{array}$ | $\begin{aligned} & 5.0 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{array}{r} 6.5 \\ 7.0 \\ \hline \end{array}$ | $\begin{aligned} & 6.0 \\ & 7.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 9.0 \\ 10.0 \\ \hline \end{gathered}$ | ns | 8-3 |
| $\mathrm{t}_{\mathrm{OSHL}}$ (Note 1) | Pin to Pin Skew HL Data to Output |  | 1.0 |  |  |  | 1.3 | ns |  |
| ${ }^{\mathrm{t}} \mathrm{OSLH}$ <br> (Note 1) | Pin to Pin Skew LH Data to Output |  | 1.2 |  |  |  | 1.3 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Data to Output |  | 3.4 |  |  |  | 4.0 | ns |  |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  | 3.5 |  | - |  | 4.1 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHD, LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). The specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{C}}$ ) from device to device. This specification is guaranteed but not tested.
Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 4: These specifications guaranteed but not tested. The limits represent propagation delay swith 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Capacitance

| Symbol | Parameter | Typ | Units | Conditlons |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 7.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 13.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT543

## Octal Registered Transceiver

## General Description

The 'BCT543 octal transceiver contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow. The A outputs are guaranteed to sink 24 mA while the B outputs are rated for 64 mA .

## Features

- 8-bit octal transceiver
- Back-to-back registers for storage
- Separate controls for data flow in each direction
- A outputs sink 24 mA

B outputs sink 64 mA

- Low IcCz through BiCMOS techniques

■ Guaranteed output skew
■ Guaranteed multiple output switching specifications

- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability

■ High impedance in power down (lzz and VID)

Ordering Code: See Section 11

## Logic Symbols



TL/F/10948-1


TL/F/10948-4

Connection Diagram
Pin Assignment for DIP and SOIC


| Pin Names | Description |
| :--- | :--- |
| $\overline{O E A B}$ | A-to-B Output Enable Input (Active LOW) |
| $\overline{O E B A}$ | B-to-A Output Enable Input (Active LOW) |
| $\overline{\overline{C E A B}}$ | A-to-B Enable Input (Active LOW) |
| $\overline{C E B A}$ | B-to-A Enable Input (Active LOW) |
| $\overline{\overline{L E A B}}$ | A-to-B Latch Enable Input (Active LOW) |
| $\overline{L E B A}$ | B-to-A Latch Enable Input (Active LOW) |
| $A_{0}-A_{7}$ | A-to-B Data Inputs or B-to-A TRIISTATE © Outputs |
| $B_{0}-B_{7}$ | B-to-A Data Inputs or A-to-B TRI-STATE Outputs |

## Functional Description

The 'BCT543 contains two sets of eight D-type latches, with separate input and output controls for each set. For data flow from A to B, for example, the A-to-B Enable ( $\overline{\mathrm{CEAB}}$ ) input must be LOW in order to enter data from $A_{0}-A_{7}$ or take data from $\mathrm{B}_{0}-\mathrm{B}_{7}$, as indicated in the Data I/O Control Table. With CEAB LOW, a LOW signal on the A-to-B Latch Enable ( $\overline{\mathrm{LEAB}}$ ) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the $\overline{\mathrm{LEAB}}$ signal puts the A latches in the storage mode and their outputs no longer change with the $A$ inputs. With $\overline{C E A B}$ and $\overline{O E A B}$ both LOW, the TRI-STATE B output buffers are active and reflect the data present at the output of the A latches. Control of data flow from $B$ to $A$ is similar, but using the $\overline{C E B A}, \overline{L E B A}$ and $\overline{O E B A}$ inputs.

Data I/O Control Table

| Inputs |  |  | Latch Status | Output Buffers |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { CEAB }}$ | $\overline{\text { LEAB }}$ | $\overline{\text { OEAB }}$ |  |  |
| H | X | X | Latched | High Z |
| X | H | X | Latched | - |
| L | L | X | Transparent | - |
| X | X | H | - | High Z |
| L | X | L | - | Driving |

$H=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
A-to-B data flow shown; B-to-A flow control is the same, except using CEBA, LEBA and OEBA

## Logic Diagram



TL/F/10948-5
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.
Storage Temperature

$$
\begin{array}{r}
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
\end{array}
$$

Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to
Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Output $\begin{array}{lr}\text { in the Disable or Power-Off State } & -0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ \text { in HIGH State } & -0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}\end{array}$
Current Applied to Output in LOW State (Max) twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source Current
500 mA
Over Voltage Latchup
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial

$$
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C}
$$

Supply Voltage Commercial +4.5 V to +5.5 V

DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $\mathrm{V}_{\text {cc }}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7.0 | $\mu \mathrm{A}$ | Max | $V_{I N}=7.0 \mathrm{~V}$ <br> ( $\overline{O E A B}, \overline{O E B A}, \overline{L E A B}$, <br> $\overline{\text { LEBA }}, \overline{C E A B}, \overline{C E B A})$ |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown (I/O) |  |  | 0.5 | mA | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |

DC Electrical Characteristics (Continued)

| Symbol | Parameter | 74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| IIL | Input LOW Current |  |  | $\begin{aligned} & -0.6 \\ & -1.2 \end{aligned}$ | mA | Max | $\begin{aligned} & V_{I N}=0.5 V(\overline{O E A B}, \overline{O E B A}) \\ & V_{I N}=0.5 V(\overline{C E A B}, \overline{C E B A}) \end{aligned}$ |
| $\mathrm{IIH}^{+} \mathrm{IOZH}$ | Output Leakage Current |  |  | 70 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $\mathrm{I}_{\text {IL }}+\mathrm{l}_{\text {OZL }}$ | Output Leakage Current |  |  | -650 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| los | Output Short-Circuit Current | $\begin{array}{r} -60 \\ -100 \\ \hline \end{array}$ |  | $\begin{array}{r} -150 \\ -225 \\ \hline \end{array}$ | mA | Max | $\begin{aligned} & V_{\text {OUT }}=0 V\left(A_{n}\right) \\ & V_{\text {OUT }}=0 V\left(B_{n}\right) \end{aligned}$ |
| lzz | Bus Drainage Test |  |  | 500 | $\mu \mathrm{A}$ | 0.0V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| ICCH | Power Supply Current |  |  | 15 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  |  | 71 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ICCZ | Power Supply Current |  |  | 15 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH $Z$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} T_{A} & =+25^{\circ} \mathrm{C} \\ V_{C C} & =+5.0 \mathrm{~V} \\ C_{L} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{gathered} \mathrm{T}_{A}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> ${ }^{\text {tpHL }}$ | Propagation Delay Transparent Mode $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | 2.0 2.0 |  | $\begin{aligned} & 8.8 \\ & 9.6 \end{aligned}$ | 2.0 2.0 |  | ns | 8-3 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\overline{\text { LEBA }}$ or $\overline{\text { LEAB }}$ to $A_{n}$ or $B_{n}$ | $\begin{array}{r} 2.0 \\ 2.0 \\ \hline \end{array}$ |  | $\begin{array}{r} 12.9 \\ 12.7 \\ \hline \end{array}$ | $\begin{array}{r} 2.0 \\ 2.0 \\ \hline \end{array}$ | $\begin{aligned} & 12.9 \\ & 12.7 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ $\overline{C E B A}$ or $\overline{C E A B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 12.5 \\ & 14.5 \\ & \hline \end{aligned}$ | 1.0 <br> 1.0 | $\begin{aligned} & 12.5 \\ & 14.5 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \\ & \hline \end{aligned}$ | Output Disable Time $\overline{O E B A}$ or $\overline{O E A B}$ to $A_{n}$ or $B_{n}$ $\overline{C E B A}$ or $\overline{C E A B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 8.1 \\ & 7.2 \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.1 \\ & 7.2 \end{aligned}$ |  |  |
| ${ }^{\text {toSHL }}$ <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.8 |  | 0.8 | ns |  |
| $\begin{aligned} & \text { tosLH } \\ & \text { (Note 1) } \end{aligned}$ | Pin to Pin Skew LH Data to Output |  |  | 0.8 |  | 0.8 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew <br> LH/HL Data to Output |  |  | 3.8 |  | 3.8 | ns |  |
| $t_{P V}$ <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 4.0 |  | 4.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL), LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW ( $\mathrm{HOSt}_{\mathrm{T}}$ ).
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $V_{C C}$ ) from device to device.

| AC Operating Requirements: See Section 8 for Waveforms |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter |  |  |  |  | Units | Fig. No. |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}, \mathrm{V}_{\text {CC }}=\mathrm{Com}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathbf{s}}(H) \\ & \mathrm{ts}_{\mathbf{s}}(L) \end{aligned}$ | Setup Time, HIGH or LOW $\mathrm{A}_{n}$ or $\mathrm{B}_{\mathrm{n}}$ to $\overline{\text { LEBA }}$ or LEAB | $\begin{aligned} & 4.5 \\ & 3.0 \end{aligned}$ |  | $\begin{aligned} & 4.5 \\ & 3.5 \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & t_{n}(H) \\ & t_{h}(L) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $A_{n}$ or $B_{n}$ to $\overline{\text { EEBA }}$ or $\overline{\text { LEAB }}$ | $\begin{aligned} & 1.5 \\ & 3.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.5 \\ & 3.5 \\ & \hline \end{aligned}$ |  |  |  |
| $\mathrm{tw}_{\text {w }}(\mathrm{L})$ | Latch Enable, B to A Pulse Width, LOW | 7.0 |  | 7.0 |  | ns | 8-4 |

## Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT $T_{A}=C o m$ <br> $V_{c c}=C o m$ <br> $C_{L}=50 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Note 3) |  |  |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 4) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> ${ }^{\text {tpHL }}$ | Propagation Delay Transparent Mode $A_{n}$ to $B_{n}$ or $B_{n}$ to $A_{n}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 9.8 \\ 10.6 \\ \hline \end{gathered}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 9.8 \\ 10.6 \\ \hline \end{gathered}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay LEBA to $A_{n}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 13.4 \\ & 13.2 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 13.9 \\ & 13.7 \end{aligned}$ | ns | 8-3 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay $\overline{\text { LEAB }}$ to $B_{n}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 13.0 \\ & 13.0 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 13.5 \\ & 13.5 \end{aligned}$ | ns | 8-3 |

Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 4: This specification is guaranteed but not tested. The limits represent propagation delays with $\mathbf{2 5 0} \mathrm{pF}$ load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Control Inputs | 6 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance | 11 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

National
Semiconductor

## 74BCT573

## Octal D Latch with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT573 consists of eight latches with TRI-STATE outputs for bus oriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable $(\overline{O E})$ is LOW. When $\overline{O E}$ is HIGH the bus output is in the high impedance state. This device is functionally identical to the "BCT373 but has a broadside pinout.

## Features

- Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
- Useful as input or output port for microprocessors
- Functionally identical to the 'BCT373
- TRI-STATE outputs for bus interfacing
- Guaranteed 2000 V minimum ESD protection
- Guaranteed multiple output switching specifications
- Guaranteed 500 mA minimum latchup protection
- Low ICCZ through BiCMOS techniques
- Nondestructive hot insertion capability
- High impedance in power down (lzz and $V_{I D}$ )


## Ordering Code: See Section 11

## Logic Symbol



IEEE/IEC


## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10879-2

## Functional Description

The 'BCT573 contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the $D_{n}$ inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the $D$ inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable ( $\overline{\mathrm{OE}}$ ) input. When $\overline{O E}$ is LOW, the buffers are in the bi-state mode. When OE is HIGH the buffers are in the high impedance mode but this does not interfer with entering new data into the latches.

Function Table

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{O E}$ | LE | D | O |
| L | H | H | H |
| L | H | L | L |
| L | L | X | $\mathrm{O}_{0}$ |
| H | X | X | Z |

H = HIGH Voltage Level
L = LOW Voltage Levet
$X=$ Immaterial
$\mathrm{O}_{0}=$ Value stored from previous clock cycle

## Logic Diagram



TL/F/10879-4
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the Natlonal Semiconductor Sales Office/Distributors for availablity and specifications.
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the HIGH State -0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
2000V
Over Voltage Latchup
$V_{C C}+4.5 V$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
Supply Voltage Commercial +4.5 V to +5.5 V

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $V_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $V_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{l}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{l}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| ${ }_{1} \mathrm{H}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max ${ }^{\text {- }}$ | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| ILL. | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| lozh | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | 0V-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozL | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | 0V-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| loz | Output Leakage Current |  |  | $\pm 20$ | $\mu \mathrm{A}$ | $\begin{aligned} & 0 \mathrm{~V}-2.0 \mathrm{~V} \\ & 1.8 \mathrm{~V}-0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \overline{\mathrm{OE}}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V} \text { or } 2.7 \mathrm{~V}(\text { Power Up) } \\ & \overline{\mathrm{OE}}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V} \text { or } 2.7 \mathrm{~V}(\text { Power Down }) \end{aligned}$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $V_{\text {OUT }}=0 \mathrm{~V}$ |
| ${ }^{\text {ICEX }}$ | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $I_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| $\underline{I z Z}$ | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ${ }^{\text {I CCH }}$ | Power Supply Current |  | 8 | 12 | mA | Max | $V_{0}=\mathrm{HIGH}$ |
| lCCL | Power Supply Current |  | 29 | 48 | mA | Max | $V_{\text {O }}=$ LOW |
| I cez | Power Supply Current |  | 6 | 8 | mA | Max | $V_{O}=H I G H Z$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 7.4 \end{aligned}$ | $\begin{gathered} 8.4 \\ 10.5 \end{gathered}$ | $\begin{aligned} & 2.0 \\ & 3.5 \end{aligned}$ | $\begin{gathered} 8.4 \\ 10.5 \end{gathered}$ | ns | 8-3 |
| $t_{\text {PLH }}$ <br> ${ }_{\mathrm{t}}^{\mathrm{PHL}}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ | $\begin{array}{r} 3.0 \\ 3.0 \\ \hline \end{array}$ | $\begin{array}{r} 6.8 \\ 5.7 \\ \hline \end{array}$ | $\begin{aligned} & 8.9 \\ & 8.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 8.9 \\ 8.3 \\ \hline \end{array}$ | ns | 8-3 |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PZH}} \\ & \mathbf{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 3.7 \\ & 3.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 6.1 \\ 6.5 \\ \hline \end{array}$ | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 3.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 2.2 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 4.8 \\ & 4.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \end{aligned}$ | $\begin{aligned} & 2.2 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \\ & \hline \end{aligned}$ | ns | 8-5 |

AC Operating Requirements: See Section 8 for Waveforms

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \end{aligned}$ |  | $\mathbf{T}_{\mathbf{A}}, \mathbf{V}_{\mathbf{C C}}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW $D_{n}$ to LE | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \end{aligned}$ | Hold Time, HIGH or LOW $D_{n}$ to LE | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 4.0 \\ 4.0 \end{array}$ |  | ns |  |
| $t_{w}(\mathrm{H})$ | LE Pulse Width, HIGH | 4.0 |  | 4.0 |  | ns | 8-4 |

## Extended AC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 1 \text { Output } \\ \text { Switching } \\ \text { (Note 2) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=C o m \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Notes 1, 2) } \\ \hline \end{gathered}$ |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {PLH }}$ <br> ${ }_{\text {tpHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 3.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 13.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 9.5 \\ 13.0 \\ \hline \end{gathered}$ | $\begin{array}{r} 4.0 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 12.0 \\ & 16.0 \\ & \hline \end{aligned}$ | ns |
| $t_{P L H}$ $t_{\mathrm{PHL}}$ | Propagation Delay LE to $\mathrm{O}_{\mathrm{n}}$ | $\begin{aligned} & \hline 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 10.0 \\ 9.5 \\ \hline \end{gathered}$ | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 12.0 \\ 10.0 \\ \hline \end{array}$ | $\begin{aligned} & 6.0 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 14.5 \\ & 13.0 \\ & \hline \end{aligned}$ | ns |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

| Symbol | Parameteer | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin Capacitance | 10.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT574

## Octal D Flip-Flop with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT574 is a high-speed, low power octal flip-flop with a buffered common Clock (CP) and a buffered common Output Enable ( $\overline{\mathrm{OE}}$ ). The information presented to the D inputs is stored in the flip-flops on the LOW-to-HIGH Clock (CP) transition.
This device is functionally identical to the 'BCT374 but has a broadside pinout.

## Features

- Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
- Useful as input or output port for microprocessors
- Functionally identical to the 'BCT374
- TRI-STATE outputs for bus interfacing
- Guaranteed 4000 V minimum ESD protection
- Guaranteed multiple output switching specifications
- Guaranteed 500 mA minimum latchup protection
- Low IcCz through BiCMOS techniques
- Nondestructive hot insertion capability
- High impedance in power down (Izz and VID)


## Ordering Code: See Section 11

## Logic Symbols



## Connection Diagram

Pin Assignment for DIP and SOIC

| 1 | 20 |
| :---: | :---: |
| 2 | 19 |
| 3 | 18 |
| 4 | 17 |
| 5 | 16 |
| 6 | 15 |
| 7 | 14 |
| 8 | 13 |
| 9 | 12 |
| 10 | 11 |

## Functional Description

The 'BCT574 consists of eight edge-triggered flip-flops with individual D-type inputs and TRI-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual $D$ inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable ( $\overline{\mathrm{OE}}$ ) LOW, the contents of the eight flipflops are available at the outputs. When the $\overline{O E}$ is HIGH, the outputs go to the high impedance state. Operation of the $\overline{\mathrm{OE}}$ input does not affect the state of the flip-flops.

## Truth Table

| Inputs |  |  | Internal <br> Register | Output |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{D}_{\mathbf{n}}$ | CP | $\overline{\mathrm{OE}}$ |  |  |
| H | - | L | H | H |
| L | R | L | L | L |
| X | X | H | X | Z |

H $=$ HIGH Voltage Level
L = LOW Voltage Level
$X=$ Immaterial
$Z=$ High Impedance
$\widetilde{\Omega}=$ LOW-to-HIGH Clock Transition

## Logic Diagram



TL/F/10880-4
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Milltary/Aerospace specifled devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Storage Temperature

$$
\begin{array}{r}
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
\\
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
\end{array}
$$

Junction Temperature under Bias Plastic
$V_{C c}$ Pin Potential
to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Output $\begin{array}{lr}\text { in the Disable or Power-Off State } & -0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\ \text { in the High State } & -0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}\end{array}$
Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min) 4000V
Over Voltage Latchup
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature Commercial
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Supply Voltage
Commercial
+4.5 V to +5.5 V

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| VOH | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| IIH | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\text {BVI }}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| I/L | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| lozh | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | OV-5.5V | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| IozL | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | OV-5.5V | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| loz | Output Leakage Current |  |  | $\pm 20$ | $\mu \mathrm{A}$ | $\begin{aligned} & 0 \mathrm{~V}-2.0 \mathrm{~V} \\ & 1.6 \mathrm{~V}-0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \overline{\mathrm{OE}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0.5 \mathrm{~V} \text { or } 2.7 \mathrm{~V}(\text { Power Up }) \\ & \overline{\mathrm{OE}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0.5 \mathrm{~V} \text { or } 2.7 \mathrm{~V}(\text { Power Down }) \end{aligned}$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {CEX }}$ | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| V ID | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 8 | 12 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH |
| $\mathrm{l}_{\text {CCL }}$ | Power Supply Current |  | 30 | 48 | mA | Max | $V_{O}=$ LOW |
| $\mathrm{I}_{\mathrm{CCZ}}$ | Power Supply Current |  | 6 | 8 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}} & =+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}} & =50 \mathrm{pF} \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ & V_{C C}=\mathrm{Com} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock Frequency | 77 |  |  | 77 |  | MHz | 8-1 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Output | $\begin{aligned} & \hline 2.8 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & 6.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 9.4 \\ & 8.9 \end{aligned}$ | $\begin{aligned} & 2.8 \\ & 2.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 9.4 \\ & 8.9 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZLL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 3.7 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 6.5 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 3.7 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLL}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.3 \\ & 1.3 \end{aligned}$ | $\begin{aligned} & 4.5 \\ & 4.5 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 6.9 \end{aligned}$ | $\begin{aligned} & 1.3 \\ & 1.3 \end{aligned}$ | $\begin{aligned} & \hline 7.5 \\ & 6.9 \end{aligned}$ | ns | 8-5 |

AC Operating Requirements: See Section 8 for Waveforms

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\mathrm{T}_{\mathbf{A}}, \mathrm{V}_{\mathbf{c c}}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW $\mathrm{D}_{\mathrm{n}} \text { to } \mathrm{CP}$ | $\begin{aligned} & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 4.6 \\ & 6.0 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{th}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $\mathrm{D}_{\mathrm{n}}$ to CP | $\begin{aligned} & 0.0 \\ & 0.0 \end{aligned}$ |  | $\begin{aligned} & 0.0 \\ & 0.0 \end{aligned}$ |  | ns |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{w}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{w}}(\mathrm{~L}) \end{aligned}$ | CP Pulse Width HIGH or LOW | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  | $\begin{aligned} & 5.5 \\ & 5.5 \end{aligned}$ |  | ns | 8-4 |

## Extended AC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\text { Com } \\ \mathrm{V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 1 \text { Output } \\ \text { Switching } \\ \text { (Note 2) } \\ \hline \end{gathered}$ |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> $V_{c c}=$ Com <br> $C_{L}=250 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Notes 1, 2) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{tpLH}^{2} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Output | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 9.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 12.0 \\ 9.5 \\ \hline \end{gathered}$ | $\begin{aligned} & 7.0 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 15.0 \\ 12.0 \\ \hline \end{array}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {OUT }}$ | Output Pin Capacitance | 10.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT646

## Octal Transceiver/Register with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

This device consists of bus transceiver circuits with TRISTATE, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to a high logic level. Control $\mathbb{G}$ and direction pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the $A$ or the $B$ register or in both. The select controls can multiplex stored and real-time (transparent mode) data. The direction control determines which bus will receive data when the enable control $\bar{G}$ is Active LOW. In the isolation mode (control $\bar{G}$ HIGH), A data may be stored in the $B$ register and/or $B$ data may be stored in the $A$ register.

## Features

- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Low ICCZ through BiCMOS techniques
- TRI-STATE outputs drive bus lines
- Output sink capability of 64 mA , source capability of 15 mA
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed 500 mA minimum latchup protection
- Nondestructive hot insertion capability
. High impedance in power down ( $\mathrm{I} Z Z^{2}$ and $\mathrm{V}_{\mathrm{ID}}$ )


## Ordering Code: See Section 11

## Logic Symbols



IEEE/IEC



| Pin Names | Description |
| :--- | :--- |
| $\mathrm{A}_{0}-\mathrm{A}_{7}$ | Data Register A Inputs/TRI-STATE Outputs |
| $\mathrm{B}_{0}-\mathrm{B}_{7}$ | Data Register B Inputs/TRI-STATE Outputs |
| $\mathrm{CPAB}, \mathrm{CPBA}$ | Clock Pulse Inputs |
| SAB, SBA | Select Inputs |
| $\overline{\mathrm{G}}$ | Output Enable Input |
| DIR | Direction Control Input |


| Inputs |  |  |  |  |  | Data 1/0* |  | Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR | CPAB | CPBA | SAB | SBA | $\mathrm{A}_{0}-\mathrm{A}_{7}$ | $\mathrm{B}_{0}-\mathrm{B}_{7}$ |  |
| H | X | $\therefore \mathrm{HorL}$ | H or L | X | X | Input | Input | Isolation |
| H | X | $\bigcirc$ | X | X | $x$ |  |  | Clock $A_{n}$ Data into A Register |
| H | X | X | $\widetilde{ }$ | X | X |  |  | Clock $\mathrm{B}_{\mathrm{n}}$ Data into B Register |
| L | H | X | X | L | $x$ | Input | Output | $A_{n}$ to $B_{n}$-Real Time (Transparent Mode) |
| L | H | $\Gamma$ | X | L | X |  |  | Clock $A_{n}$ Data into A Register |
| L | H | HorL | $x$ | H | X |  |  | A Register to $\mathrm{B}_{\mathrm{n}}$ (Stored Mode) |
| L | H | - | $x$ | H | X |  |  | Clock $A_{n}$ Data into A Register and Output to $B_{n}$ |
| L | L | X | X | X | L' | Output | Input | $B_{n}$ to $A_{n}$-Real Time (Transparent Mode) |
| L | L | X | $\sim$ | X | L |  |  | Clock $B_{n}$ Data into $B$ Register |
| L | L | X | HorL | $x$ | H |  |  | B Register to $\mathrm{A}_{\mathrm{n}}$ (Stored Mode) |
| L | L | X | $\Gamma$ | X | H |  |  | Clock $B_{n}$ Data into B Register and Output to $A_{n}$ |

*The data output functions may be enabled or disabled by various signals at the $\bar{G}$ and DIR Inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the clock inputs.
$H=H I G H$ Voltage Level
L = LOW Voltage Level
$\mathrm{X}=$ Irrelevant
$\widetilde{\sim}=$ LOW-to-HIGH Transition

## Logic Diagram



TL/F/10949-5
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
-30 mA to +5.0 mA
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to any Output in the Disable or Power-Off State -0.5 V to +5.5 V -0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{l}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source Current
Over Voltage Latchup
500 mA
$V_{C C}+4.5 V$

## Recommended Operating Conditions

Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage |  |
| Commercial | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $\mathrm{V}_{\mathrm{Cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $\mathrm{V}_{\text {CD }}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min |  |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | 5.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ (Non I/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Non I/O Pins) |
| IBVIT | Input HIGH Current Breakdown (I/O) |  |  | 0.5 | mA | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
| $I_{\text {CEX }}$ | Output HIGH <br> Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| $\mathrm{I}_{\text {IL }}$ | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ (Non I/O Pins) |
| $\mathrm{IIH}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 70 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $\mathrm{I}_{\text {LL }}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -225 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 15 | 22 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 40 | 49 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ICCZ | Power Supply Current |  | 16 | 22 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGHZ |


| AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
|  |  | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ V_{C C}=+5.0 \mathrm{~V} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} & T_{\mathrm{A}}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $f_{\text {max }}$ | Maximum Clock Frequency | 83 | 165 |  | 83 |  | MHz | 8-1 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & t_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Clock to Bus | $\begin{aligned} & 2.8 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & 5.9 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 8.8 \\ & 8.8 \end{aligned}$ | $\begin{aligned} & \hline 2.8 \\ & 2.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 9.9 \\ & 9.9 \end{aligned}$ | ns | 8-3 |
| $\mathrm{t}_{\mathrm{PLH}}$ $t_{\mathrm{PHL}}$ | Propagation Delay Bus to Bus | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 4.6 \\ & 5.8 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 9.2 \end{aligned}$ | $\begin{aligned} & \hline 2.4 \\ & 2.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.9 \\ & 9.8 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & t_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay SBA or SAB to A or B | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 6.6 \\ & 6.6 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 11.0 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & \hline 11.3 \\ & 11.3 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Enable Time $\bar{G}$ to $A$ or $B$ | $\begin{aligned} & \hline 4.0 \\ & 4.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 8.0 \\ & 8.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 12.9 \\ & 13.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.6 \\ & \hline \end{aligned}$ | $\begin{array}{r} 13.2 \\ 14.4 \\ \hline \end{array}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \\ & \hline \end{aligned}$ | Disable Time $\overline{\mathrm{G}}$ to A or B | $\begin{aligned} & \hline 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.8 \\ & 8.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.8 \\ & 8.8 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Enable Time DIR to A or B | $\begin{aligned} & \hline 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 8.0 \\ & 9.0 \end{aligned}$ | $\begin{aligned} & 14.4 \\ & 14.4 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 14.4 \\ & 14.4 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pHZ}} \\ & \mathrm{t}_{\mathrm{tpLZ}} \\ & \hline \end{aligned}$ | Disable Time DIR to A or B | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 5.0 \\ & 6.0 \end{aligned}$ | $11.1$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 11.1 \\ & 11.1 \end{aligned}$ | ns | 8-5 |

AC Operating Requirements: See Section 8 for Waveforms

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \end{aligned}$ |  | $\mathrm{T}_{\mathrm{A}}, \mathrm{V}_{\text {cc }}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Max | Min |  |  |
| $\begin{aligned} & \mathrm{ts}(\mathrm{H}) \\ & \mathrm{ts}^{(\mathrm{L})} \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW Bus to Clock | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{H}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{H}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW Bus to Clock | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \mathrm{t}_{W}(\mathrm{H}) \\ & t_{w}(\mathrm{~L}) \end{aligned}$ | Clock Pulse Width HIGH or LOW | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \end{aligned}$ |  | ns | 8-4 |

Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> $V_{c c}=C o m$ <br> $C_{L}=50 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Note 1) |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ 1 \text { Output } \\ \text { Switching } \\ \text { (Note 2) } \\ \hline \end{gathered}$ |  | $T_{A}=\operatorname{Com}$ <br> $V_{c c}=$ Com <br> $C_{L}=250 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Notes 1, 2) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Clock to Bus | $\begin{aligned} & 3.5 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 10.5 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 15.6 \\ & 15.6 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \hline \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Bus to Bus | $\begin{aligned} & 3.5 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 10.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 11.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 15.0 \\ & 15.0 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay SBA or SAB to A or B | $\begin{aligned} & 3.5 \\ & 3.5 \end{aligned}$ | $\begin{array}{r} 12.5 \\ 12.5 \\ \hline \end{array}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 14.2 \\ & 14.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 18.1 \\ & 18.1 \\ & \hline \end{aligned}$ | ns | 8-5 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Pin Capacitance | 6.2 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ <br> (Control Inputs) |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Pin Capacitance | 12.8 | pF | V <br> $\mathrm{VCC}=5.0 \mathrm{~V}$ <br> $(\mathrm{An}, \mathrm{Bn})$ |

National
Semiconductor

## 74BCT652

## Octal Transceiver/Register with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

This device consists of a bus transceiver circuit with D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from internal registers. Data on the $A$ or $B$ bus will be clocked into the registers as the appropriate clock pin goes to HIGH logic level. Output Enable pins (OEAB, OEBA) are provided to control the transceiver function.

## Features

- Independent registers for $A$ and $B$ buses
- Multiplexed real-time and stored data
- Low ICCZ through BiCMOS techniques
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability
- High impedance in power down ( $l_{z z}$ and $V_{I D}$ )
- TRI-STATE® outputs drive bus lines

Ordering Code: See Section 11

## Logic Symbols

## IEEE/IEC



TL/F/10950-1


Connection Diagram

Pin Assignment DIP and SOIC


TL/F/10950-2

| Pin Names | Description |
| :--- | :--- |
| $\mathrm{A}_{0}-\mathrm{A}_{7}, \mathrm{~B}_{0}-\mathrm{B}_{7}$ | A and $B$ Inputs/ |
|  | TRI-STATE® Outputs |
| CPAB, CPBA | Clock Inputs |
| SAB, SBA | Select Inputs |
| OEAB, $\overline{O E B A}$ | Output Enable Inputs |

## Logic Diagram



TL/F/10950-5
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## Functional Description

In the transceiver mode, data present at the HIGH impedance port may be stored in either the $A$ or $B$ register or both.
The select (SAB, SBA) controls can multiplex stored and real-time.

The examples in Figure 1 demonstrate the four fundamental bus-management functions that can be performed with this device.
Data on the A or B data bus, or both can be stored in the internal D flip-flop by LOW to HIGH transitions at the appro-
priate Clock Inputs (CPAB, CPBA) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state.

Note $A$ : Real-Time Transfer Bus B to Bus A


TL/F/10950-6
$\begin{array}{cccccc}\text { OEAB } & \text { OEBA } & \text { CPAB } & \text { CPBA } & \text { SAB } & \text { SBA } \\ \mathrm{L} & \mathrm{L} & \mathrm{X} & \mathrm{X} & \mathrm{X} & \mathrm{L}\end{array}$

Note B: Real-Time Transfer Bus A to Bus B


TL/F/10950-7 OEAB DEBA CPAB CPBA SAB SBA

Note C: Storage
 OEAB DEBA CPAB CPBA SAB SBA $\begin{array}{llllll}\mathrm{X} & \mathrm{H} & \sim & \mathrm{X} & \mathrm{X} & \mathrm{X} \\ \mathrm{L} & \mathrm{X} & \mathrm{X} & \sim & \mathrm{X} & \mathrm{X} \\ \mathrm{L} & \mathrm{H} & \sim & \sim & \mathrm{X} & \mathrm{X}\end{array}$

Note D: Transfer Storage Data to A or B


TL/F/10950-9 $\begin{array}{cccccc}\text { OEAB } & \text { OEBA } & \text { CPAB } & \text { CPBA } & \text { SAB } & \text { SBA } \\ H & L & H O R L & \text { HorL } & H & X\end{array}$

FIGURE 1

| Inputs |  |  |  |  |  | Inputs/Outputs (Note 1) |  | Operating Mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OEAB | OEBA | CPAB | CPBA | SAB | SBA | $\mathrm{A}_{0}$ thru $\mathrm{A}_{7}$ | $B_{0}$ thru $B_{7}$ |  |
| L | H | HorL | H orL | X | X |  | ut | Isolation |
| L | H | $\sim$ | $\checkmark$ | X | X |  |  | Store A and B Data |
| X | H | $\sim$ | HorL | X | X | Input | Not Specified | Store A, Hold B |
| H | H | $\widetilde{ }$ | $\sim$ | X | X | Input | Output | Store A in Both Registers |
| L | X | H or L | $\checkmark$ | X | X | Not Specified | Input | Hold A, Store B |
| L | L | $\xrightarrow{-}$ | $\checkmark$ | X | X | Output | Input | Store B in Both Registers |
| L | L | X | X | X | L | Output | Input | Real-Time B Data to A Bus |
| L | L | X | HorL | X | H | Output |  | Store B Data to A Bus |
| H | H | X | X | L | X | Input | Output | Real-Time A Data to B Bus |
| H | H | Hor L | X | H | X |  |  | Stored A Data to B Bus |
| H | L | HorL | HorL | H | H | Output | Output | Stored A Data to B Bus and Stored B Data to A Bus |

H $=$ HIGH Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$\mathrm{X}=$ Immaterial
= LOW to HIGH Clock Transition
Note 1: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW to HIGH transition on the clock inputs.

Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.
Storage Temperature
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)

$$
-55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

Note 1: Absolute maximum ratings are values boyond which be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Any Output in the Disable or Power-Off State $\quad-0.5 \mathrm{~V}$ to +5.5 V in the HIGH State
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max)
twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source Current Over Voltage Latchup

500 mA
$V_{C C}+4.5 \mathrm{~V}$

## Recommended Operating Conditions

Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage <br> Commercial | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{array}{r} 2.4 \\ 2.0 \\ \hline \end{array}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{l}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{H}}$ | Input HIGH Current |  |  | 5.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ (Non I/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Non I/O Pins) |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |
| ICEX | Output HIGH <br> Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=V_{\text {CC }}\left(A_{n}, B_{n}\right)$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{I}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
|  | Input LOW Current |  |  | -250 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ (Non I/O Pins) |
| $\mathrm{IIH}+\mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 70 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $\mathrm{I}_{\text {IL }}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -225 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| Izz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0V | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |
| ICCH | Power Supply Current |  | 15 | 22 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 40 | 49 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| $\mathrm{I}_{\mathrm{CCZ}}$ | Power Supply Current |  | 15 | 22 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

AC Electrical Characteristics: See Section 8 for Waveforms and Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{A}, V_{C C}=\mathrm{Com} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Max. Clock Frequency | 90 | 172 |  | 90 |  | MHz | 8-1 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay Clock to Bus | $\begin{aligned} & 2.8 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & 5.9 \\ & 5.1 \end{aligned}$ | $\begin{aligned} & 8.8 \\ & 8.8 \end{aligned}$ | $\begin{aligned} & 2.8 \\ & 2.8 \end{aligned}$ | $\begin{aligned} & 9.9 \\ & 9.9 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Bus to Bus | $\begin{aligned} & 1.7 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 4.6 \\ & 5.8 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 9.2 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 8.9 \\ & 9.8 \end{aligned}$ | ns | 8-3 |
| $t_{\text {PLH }}$ <br> ${ }^{\text {tpHL }}$ | Propagation Delay SBA to $A$ or SAB to B | $\begin{aligned} & 3.0 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 6.6 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 11.0 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 11.3 \\ & 11.3 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \text { tpZH } \\ & \text { tpZL }^{2} \end{aligned}$ | Enable Time *OEBA to A | $\begin{aligned} & 2.5 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 6.3 \end{aligned}$ | $\begin{gathered} 8.9 \\ 10.1 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & 10.6 \\ & 10.6 \end{aligned}$ |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Disable Time *OEBA to A | $\begin{aligned} & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 5.4 \\ & 5.4 \end{aligned}$ | $\begin{aligned} & 8.6 \\ & 8.6 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 9.5 \\ & 9.5 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & t_{\mathrm{pZH}} \\ & t_{\mathrm{PZLL}} \end{aligned}$ | Enable Time OEAB to B | $\begin{aligned} & 1.5 \\ & 2.3 \end{aligned}$ | $\begin{aligned} & 4.6 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 7.1 \\ & 8.1 \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 2.3 \end{aligned}$ | $\begin{aligned} & 8.1 \\ & 8.1 \end{aligned}$ |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLZ}} \end{aligned}$ | Disable Time OEAB to B | $\begin{aligned} & 2.2 \\ & 2.2 \end{aligned}$ |  | $\begin{aligned} & 9.1 \\ & 8.0 \end{aligned}$ |  | $\begin{aligned} & 9.1 \\ & 8.0 \end{aligned}$ | ns | 8-5 |

AC Operating Requirements: See Section 8 for Waveforms

| Symbol | Parameter |  |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & T_{A}=+25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\mathrm{T}_{\mathbf{A}}, \mathrm{V}_{\mathbf{C C}}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & t_{s}(H) \\ & t_{s}(L) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW, Bus to Clock | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW, Bus to Clock | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & t_{w}(H) \\ & t_{w}(L) \end{aligned}$ | Clock Pulse Width HIGH or LOW | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.0 \\ & 5.0 \\ & \hline \end{aligned}$ |  | ns | 8-4 |

## Extended AC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 1 \text { Output } \\ \text { Switching } \\ \text { (Note 2) } \\ \hline \end{gathered}$ |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Notes 1, 2) } \\ \hline \end{gathered}$ |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |
| $t_{\text {PLH }}$ $t_{\mathrm{P} H \mathrm{~L}}$ | Propagation Delay Clock to Bus | $\begin{array}{r} 2.8 \\ 2.8 \\ \hline \end{array}$ | $\begin{aligned} & 10.5 \\ & 10.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 12.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 15.6 \\ & 15.6 \end{aligned}$ | ns |
| $t_{\text {PLH }}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Bus to Bus | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{gathered} 9.5 \\ 11.0 \end{gathered}$ | $\begin{aligned} & 2.5 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 10.9 \\ & 11.5 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 15.0 \\ & 15.0 \end{aligned}$ | ns |
| $t_{\text {PLH }}$ <br> ${ }^{\mathrm{t}_{\mathrm{PHL}}}$ | Propagation Delay SBA to $A$ or SAB to $B$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 12.5 \\ & 12.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & 14.2 \\ & 14.2 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 4.0 \end{aligned}$ | $\begin{array}{r} 18.1 \\ 18.1 \\ \hline \end{array}$ | ns |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitor the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Pin Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ <br> $\left(C_{0 n t r o l}\right.$ Inputs $)$ |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Pin Capacitance | 12.5 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ <br> $\left(\mathrm{~A}_{n}, \mathrm{~B}_{\mathrm{n}}\right)$ |

## 74BCT2952

## 8-Bit Registered Transceiver

## General Description

The 'BCT2952 is an 8 -bit registered transceiver. Two 8 -bit back to back registers store data flowing in both directions between two bidirectional buses. Separate clock, clock enable and TRI-STATE ${ }^{\circledR}$ output enable signals are provided for each register. The output pins are guaranteed to sink 64 mA .

## Features

- Separate clock, clock enable and TRI-STATE output enable provided for each register
- Low ICCZ through BiCMOS techniques
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection

■ Nondestructive hot insertion capability
$\square$ High impedance in power down (Izz and $V_{I D}$ )

Ordering Code: See Section 11
Logic Symbols



TL/F/10947-4

| Pin Names | Description |
| :--- | :--- |
| $A_{0}-A_{7}$ | A-Register Inputs/B-Register TRI-STATE Outputs |
| $B_{0}-B_{7}$ | B Register Inputs/A-Register TRI-STATE Outputs |
| $\overline{O E A}$ | Output Enable A-Register |
| $\overline{C P A}$ | A-Register Clock |
| $\overline{C E A}$ | A-Register Clock Enable |
| $\overline{O E B}$ | Output Enable B-Register |
| $\overline{C P B}$ | B-Register Clock |
| $\overline{C E B}$ | B-Register Clock Enable |



TL/F/10947-6

Output Control

| OE | Internal <br> Q | Y-Output | Function |
| :---: | :---: | :---: | :---: |
| $H$ | X | Z | Disable Outputs |
| L | L | L | Enable Outputs |
| L | H | H |  |

Register Function Table (Applies to A or B Register)

| Inputs |  |  | Internal <br> $\mathbf{Q}$ | Function |
| :---: | :---: | :---: | :---: | :---: |
| D | CP | CE |  |  |
| X | X | H | NC | Hold |
| L | H | L | L | Load Data |
| H | L | L | H |  |

[^27]Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availabillty and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)

$$
\begin{aligned}
& -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
& -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C}
\end{aligned}
$$

$$
-55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V}
$$

$$
-30 \mathrm{~mA} \text { to }+5.0 \mathrm{~mA}
$$

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

Voltage Applied to Output in the Disable or Power-Off State
-0.5 V to +5.5 V in the HIGH State -0.5 V to $\mathrm{V}_{\mathrm{CC}}$
Current Applied to Output in LOW State (Max) twice the rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
DC Latchup Source Current Over Voltage Latchup

$$
\begin{array}{r}
4000 \mathrm{~V} \\
500 \mathrm{~mA} \\
\mathrm{~V}_{\mathrm{CC}}+4.5 \mathrm{~V}
\end{array}
$$

## Recommended Operating Conditions

| Free Air Ambient Temperature |  |
| :--- | :--- |
| Commercial |  |
| Supply Voltage <br> Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $\mathrm{V}_{\mathbf{c c}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{l}_{\mathrm{IN}}=-18 \mathrm{~mA}$ (Non I/O Pins) |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ (Non-1/O Pins) |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7.0 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ (Non-1/O Pins) |
| $\mathrm{I}_{\text {BVIT }}$ | Input HIGH Current Breakdown Test (I/O) |  |  | 100 | $\mu \mathrm{A}$ | Max | $V_{I N}=5.5 V\left(A_{n}, B_{n}\right)$ |
| ILL | Input LOW Current |  |  | -250 | mA | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ (Non-1/O Pins) |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| $\mathrm{IIH}^{+} \mathrm{I}_{\text {OZH }}$ | Output Leakage Current |  |  | 70 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=2.7 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $\mathrm{I}_{\text {IL }}+\mathrm{I}_{\text {OZL }}$ | Output Leakage Current |  |  | -225 | $\mu \mathrm{A}$ | Max | $V_{\text {OUT }}=0.5 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| $\mathrm{I}_{\text {CEX }}$ | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}\left(A_{n}, \mathrm{~B}_{n}\right)$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\begin{aligned} & \mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A} \\ & \text { All other Pins Grounded } \end{aligned}$ |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 V | $V_{\text {OUT }}=5.25 \mathrm{~V}\left(\mathrm{~A}_{n}, \mathrm{~B}_{n}\right)$ |
| ICCH | Power Supply Current |  | 15 | 22 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| $\mathrm{I}_{\mathrm{CCL}}$ | Power Supply Current |  | 40 | 49 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| $\mathrm{I}_{\mathrm{CCZ}}$ | Power Supply Current |  | 15 | 22 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGHZ}$ |

AC Electrical Characteristics: See Section 8 for waveforms and configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} \mathrm{T}_{A}, V_{C C}=C o m \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\mathrm{f}_{\text {max }}$ | Maximum Clock Frequency | 90 | 130 |  | 90 |  | MHz | 8-1 |
| $\mathrm{t}_{\mathrm{PLH}}$ $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay CPA or CPB to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 2.9 \\ & 2.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 5.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 8.1 \\ & 8.1 \\ & \hline \end{aligned}$ | $\begin{array}{r} 2.9 \\ 2.9 \\ \hline \end{array}$ | $\begin{aligned} & 8.1 \\ & 8.1 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 3.4 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 5.6 \\ & 6.6 \end{aligned}$ | $\begin{gathered} 8.9 \\ 10.3 \\ \hline \end{gathered}$ | $\begin{aligned} & 3.4 \\ & 4.0 \end{aligned}$ | $\begin{gathered} 8.9 \\ 10.3 \\ \hline \end{gathered}$ | ns | 8-5 |
| $\begin{aligned} & \text { tphZ } \\ & \text { tpLZ } \\ & \hline \end{aligned}$ | Output Disable Time $\overline{O E A}$ or $\overline{O E B}$ to $A_{n}$ or $B_{n}$ | $\begin{aligned} & 2.1 \\ & 2.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 7.4 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 2.1 \\ & 2.9 \end{aligned}$ | $\begin{aligned} & 7.4 \\ & 8.5 \end{aligned}$ | ns | 8-5 |

AC Operating Requirements: See Section 8 for waveforms and configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} T_{A}=+25^{\circ} \mathrm{C} \\ \mathbf{V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \end{gathered}$ |  | $\mathrm{T}_{\mathrm{A}}, \mathrm{V}_{\mathrm{CC}}=\mathbf{C o m}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{s}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Setup Time, HIGH or LOW $A_{n}$ or $B_{n}$ to CPA or CPB | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 5.5 \\ & 5.5 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & t_{h}(H) \\ & t_{h}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $A_{n}$ or $B_{n}$ to CPA or CPB | $\begin{aligned} & 0.0 \\ & 0.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline 0.0 \\ & 0.0 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \mathrm{t}_{\mathbf{s}}(\mathrm{H}) \\ & \mathrm{t}_{\mathbf{s}}(\mathrm{L}) \end{aligned}$ | Setup Time, HIGH or LOW CEA or CEB to CPA or CBP | $\begin{aligned} & 7.7 \\ & 7.7 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 7.7 \\ & 7.7 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{h}}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{h}}(\mathrm{~L}) \\ & \hline \end{aligned}$ | Hold Time, HIGH or LOW $\overline{\text { CEA }}$ or $\overline{\mathrm{CEB}}$ to CPA or CPB | $\begin{aligned} & 0.0 \\ & 0.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline 0.0 \\ & 0.0 \\ & \hline \end{aligned}$ |  | ns | 8-6 |
| $\begin{aligned} & t_{w}(\mathrm{H}) \\ & \mathrm{t}_{\mathrm{w}}(\mathrm{~L}) \end{aligned}$ | Pulse Width, HIGH or LOW CPA or CPB | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ |  | ns | 8-4 |

## Extended AC Electrical Characteristics

| Symbol | Parameter | 74BCT |  | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\text { Com } \\ \mathrm{V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ 1 \text { Output } \\ \text { Switching } \\ \text { (Note 2) } \\ \hline \end{gathered}$ |  | $\mathrm{T}_{\mathrm{A}}=\mathrm{Com}$ <br> $V_{C C}=C o m$ <br> $C_{\mathrm{L}}=250 \mathrm{pF}$ <br> 8 Outputs <br> Switching <br> (Notes 1, 2) |  |  |  |
|  |  | Min | Max | Min | Max | Min | Max |  |  |
| ${ }_{\text {tPLH }}$ | Propagation Delay | 3.0 | 8.5 | 3.0 | . 10.5 | 4.0 | 14.0 | ns | 8-3 |
| $\mathrm{t}_{\text {PHL }}$ | CPA or CPB to $A_{n}$ or $\mathrm{B}_{n}$ | 3.0 | 8.5 | 3.0 | - 10.5 | 4.0 | 14.0 |  |  |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{I N}$ | Input Pin Capacitance | 6.8 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ <br> (Control Inputs) |
| $\mathrm{C}_{I / O}$ | Input/Output Pin Capacitance | 13.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ <br> $\left(\mathrm{~A}_{\mathrm{n}}, \mathrm{B}_{\mathrm{n}}\right)$ |

## 74BCT827B <br> 10-Bit Buffer/Line Driver with TRI-STATE ${ }^{\circledR}$ Outputs

## General Description

The 'BCT827B 10-bit buffer and line driver provides high performance bus interface buffering for wide data/address paths or buses carrying parity. This device is designed to be employed as a memory and address driver, clock driver, or bus-oriented transmitter/receiver.
The 'BCT827B is a functional and pin compatible replacement for the TI 'BCT29827B.

## Features

- Non-inverting buffers
- TRI-STATE outputs drive bus lines or buffer memory address registers
- Low Iccz through BiCMOS techniques
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection

■ Guaranteed latchup protection

- Nondestructive hot insertion capability

■ High impedance in power down (Izż and VID)

## Ordering Code: See Section 11

## Logic Symbol

## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10918-2

TL/F/10918-1

## Truth Table

| $\overline{\mathbf{O E}}_{\mathbf{n}}$ | $\mathrm{I}_{\mathbf{n}}$ | $\mathbf{O}_{\boldsymbol{n}}$ |
| :---: | :---: | :---: |
| $L$ | $H$ | $H$ |
| $L$ | L | L |
| $H$ | $X$ | $Z$ |


| Pin Names | Description |
| :--- | :--- |
| $\overline{O E}_{1}, \overline{O E}_{2}$ | Output Enable Input (Active LOW) |
| $I_{0}-I_{7}$ | Inputs |
| $O_{0}-O_{7}$ | Outputs |

[^28]
## Logic Diagram



Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

Storage Temperature
Ambient Temperature Under Bias
Junction Temperature Under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disable or Power-Off State in the High State
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA
-0.5 V to +5.5 V
-0.5 V to $\mathrm{V}_{\mathrm{CC}}$

Current Applied to Output in LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
4000V
DC Latchup Source Current 500 mA
Over Voltage Latchup
$V_{C C}+4.5 \mathrm{~V}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage |  |
| Commercial | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $\mathbf{V} \mathbf{C c}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{1} \mathrm{H}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{IN}}=-18 \mathrm{~mA}$ |
| V OH | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-24 \mathrm{~mA} \end{aligned}$ |
| VOL | Output LOW Voltage |  |  | 0.55 | V | Min | $\mathrm{I}_{\mathrm{OL}}=64 \mathrm{~mA}$ |
| $\mathrm{IIH}_{\mathrm{H}}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| IBVI | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=7.0 \mathrm{~V}$ |
| $\mathrm{I}_{\text {IL }}$ | Input LOW Current |  |  | -200 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 |  | -250 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| lozh | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| lCEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| $\mathrm{l}_{\mathrm{CCH}}$ | Power Supply Current |  | 10.8 | 15 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| l CCL | Power Supply Current |  | 33.4 | 40 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| $\mathrm{I}_{\text {CCZ }}$ | Power Supply Current |  | 4 | 6 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \mathrm{t}_{\mathrm{pLH}} \\ & \mathrm{t}_{\mathrm{PHL}} \end{aligned}$ | Propagation Delay <br> Data to Output | $\begin{aligned} & 1.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 2.7 \\ 4.6 \\ \hline \end{array}$ | $\begin{aligned} & 5.3 \\ & 7.3 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5.5 \\ & 7.5 \\ & \hline \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \\ & \hline \end{aligned}$ | Output Enable Time | $\begin{aligned} & 4.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 8.4 \\ 7.1 \\ \hline \end{array}$ | $\begin{aligned} & 11.0 \\ & 11.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.0 \\ 4.0 \\ \hline \end{array}$ | $\begin{array}{r} 12.0 \\ 12.0 \\ \hline \end{array}$ | ns | 8-5 |
| $\begin{aligned} & \text { tpHZ }^{2} \\ & \text { tpLZ }^{2} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.3 \\ 5.0 \\ \hline \end{array}$ | $\begin{aligned} & \hline 7.6 \\ & 7.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 8.4 \\ 8.4 \\ \hline \end{array}$ | ns | 8-5 |
| $t^{\text {toSHL }}$ <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.8 |  | 0.8 | ns |  |
| tosth (Note 1) | Pin to Pin Skew L.H Data to Output |  |  | 0.7 |  | 1.0 | ns | , |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL Data to Output |  |  | 4.0 |  | 6.0 | ns |  |
| tpv <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 4.0 |  | 5.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW ( $\mathrm{t} \mathbf{O S H J}$ ). LOW to HIGH (tOsLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{Cc}}$ ) from device to device. This specification is guaranteed but not tested.

## Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} T_{A}=C o m \\ V_{C C}=C o m \\ C_{L}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Mln | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 2.0 \\ & 4.0 \\ & \hline \end{aligned}$ | 6.5 9.5 | 3.5 4.5 | 7.5 <br> 9.5 | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin <br> Capacitance | 15.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT2827C

10-Bit Buffer/Line Driver with $25 \Omega$
Series Resistors in the Outputs

## General Description

The 'BCT2827C 10-bit buffer and line driver provides high performance bus interface buffering for wide data/address paths or buses carrying parity. This device is designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers or bus-oriented transmitters/receivers. The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- $25 \Omega$ series resistors in outputs eliminate the need for external resistors
- Non-inverting buffers
- TRI-STATE outputs drive bus lines or buffer memory address registers
- Low IcCZ through BiCMOS techniques
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability
- High impedance in power down (Izz and VID)

Ordering Code: See Section 11

## Logic Symbol

IEEE/IEC


## Connection Diagram

Pin Assignment for DIP and SOIC


TL./F/10916-2
TL/F/10916-1

## Truth Table

| $\overline{O E}_{\mathbf{n}}$ | $\mathbf{I}_{\mathbf{n}}$ | $\mathbf{O}_{\mathbf{n}}$ |
| :---: | :---: | :---: |
| $L$ | $H$ | $H$ |
| $L$ | $L$ | $L$ |
| $H$ | $X$ | $Z$ |


| Pin Names | Description |
| :--- | :--- |
| $\mathrm{OE}_{1}, \overline{\mathrm{OE}} 2$ | Output Enable Input (Active LOW) |
| $\mathrm{I}_{0}-I_{7}$ | Inputs |
| $\mathrm{O}_{0}-\mathrm{O}_{7}$ | Outputs |

[^29]
## Logic Diagram



Schematic of Each Output


GND

Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic
$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disable or Power-Off State in the High State
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
$-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
-0.5 V to +7.0 V
-0.5 V to +7.0 V
-30 mA to +5.0 mA

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+5.5 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{CC}}
\end{array}
$$

Current Applied to Output In LOW State (Max)

Twice the Rated $\mathrm{IOL}_{\mathrm{OL}}(\mathrm{mA})$
ESD Last Passing Voltage (Min)
4000V
DC Latchup Source Current
500 mA
Over Voltage Latchup
$\mathrm{V}_{\mathrm{CC}}+4.5 \mathrm{~V}$
Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.
Recommended Operating Conditions
Free Air Ambient Temperature

| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Supply Voltage <br> Commercial | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 74BCT |  |  | Units | $\mathrm{V}_{\mathrm{cc}}$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Input HIGH Voltage | 2.0 |  |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\mathrm{IL}}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $\mathrm{V}_{\mathrm{CD}}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{aligned} & 2.4 \\ & 2.0 \\ & \hline \end{aligned}$ |  |  | V | Min | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{l}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | $\begin{aligned} & 0.5 \\ & 0.8 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{lOL}=3 \mathrm{~mA} \\ & \mathrm{lOL}=15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{IIH}^{\text {H}}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| ILL | Input LOW Current |  |  | -200 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | $-100$ |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| lozh | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| $V_{\text {ID }}$ | Input Leakage Test | 4.75 |  |  | V | 0.0 | $\mathrm{I}_{\mathrm{ID}}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| $\mathrm{I} z \mathrm{z}$ | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{CCH}}$ | Power Supply Current |  | 10.8 | 15 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 33 | 40 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| ICCZ | Power Supply Current |  | 4 | 6 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH $Z$ |

AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} & T_{A}=C o m \\ & V_{C C}=C o m \\ & C_{L}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $t_{\text {PHL }}$ | Propagation Delay Data to Output | $\begin{aligned} & 0.9 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 5.2 \\ & 7.2 \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 6.0 \\ & 7.8 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PZH}} \\ & \mathbf{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 4.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 7.6 \\ & 7.8 \end{aligned}$ | $\begin{aligned} & 11.0 \\ & 11.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 11.5 \\ & 11.5 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathbf{t}_{\mathrm{PHZ}} \\ & \mathbf{t}_{\mathrm{PLZ}} \end{aligned}$ | Output Disable Time | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 4.3 \\ & 6.1 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \\ & \hline \end{aligned}$ | ns | 8-5 |
| $\mathrm{t}_{\mathrm{OSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.5 |  | 0.6 | ns |  |
| $\mathrm{t}_{\mathrm{OSLH}}$ <br> (Note 1) | Pin to Pin Skew LH Data to Output |  |  | 0.5 |  | 0.6 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL <br> Data to Output |  |  | 5.0 |  | 5.0 | ns |  |
| $t_{p V}$ (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 5.0 |  | 5.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW (tOSHL, LOW to HIGH (tOSLH), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (l.e., temperature and $V_{C C}$ ) from device to device. This specification is guaranteed but not tested.

## Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  | 74BCT |  | Units | Flg. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{Com} \\ \mathrm{~V}_{\mathrm{CC}}=\mathrm{Com} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=C o m \\ \mathrm{~V}_{\mathrm{CC}}=C o m \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{\text {PLH }}$ <br> $\mathrm{t}_{\mathrm{PHL}}$ | Propagation Delay Data to Output | $\begin{aligned} & 1.5 \\ & 4.5 \end{aligned}$ | $\begin{gathered} 7.0 \\ 10.0 \end{gathered}$ | $\begin{aligned} & 3.0 \\ & 6.0 \end{aligned}$ | $\begin{gathered} \hline 7.0 \\ 11.5 \end{gathered}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin <br> Capacitance | 15.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

## 74BCT2828A

10-Bit Buffer/Line Driver with $25 \Omega$
Series Resistors in the Outputs

## General Description

The 'BCT2828A 10-bit buffer and line driver provides high performance bus interface buffering for wide data/address paths or buses carrying parity. This device is designed to drive the capacitive inputs of MOS memory drivers, address drivers, clock drivers or bus-oriented transmitters/receivers. The $25 \Omega$ series resistors in the outputs reduce ringing and eliminate the need for external resistors.

## Features

- $25 \Omega$ series resistors in outputs eliminate the need for external resistors
- Inverting buffers
- TRI-STATE ${ }^{\oplus}$ outputs drive bus lines or buffer memory address registers
- Low Iccz through BiCMOS techniques
- Guaranteed output skew
- Guaranteed multiple output switching specifications
- Guaranteed 4000 V minimum ESD protection
- Guaranteed latchup protection
- Nondestructive hot insertion capability
- High impedance in power down ( $l_{z z}$ and $V_{I D}$ )


## Connection Diagram

Pin Assignment for DIP and SOIC


TL/F/10917-2

TL/F/10917-1

## Truth Table

| $\overline{\mathbf{O E}}_{\mathbf{n}}$ | $\mathbf{I}_{\mathbf{n}}$ | $\overline{\mathbf{O}}_{\boldsymbol{n}}$ |
| :---: | :---: | :---: |
| $L$ | $H$ | $L$ |
| $L$ | $L$ | $H$ |
| $H$ | $X$ | $Z$ |


| Pin Names | Description |
| :--- | :--- |
| $\overline{O E}_{1}, \overline{O E}_{2}$ | Output Enable Input (Active LOW) |
| $\mathrm{I}_{0}-\mathrm{I}_{7}$ | Inputs |
| $\mathrm{O}_{0}-\overline{\mathrm{O}}_{7}$ | Outputs |

$\begin{array}{ll}H=\text { HIGH Voltage Level } & L=\text { LOW Voltage Level } \\ X=\text { Immaterial } & Z=\text { High Impedance }\end{array}$

## Logic Diagram



TL/F/10917-4


Absolute Maximum Ratings (Note 1)
If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

Storage Temperature
Ambient Temperature under Bias
Junction Temperature under Bias Plastic

$$
\begin{aligned}
& -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
& -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \\
& -55^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{aligned}
$$

$V_{C C}$ Pin Potential to Ground Pin
Input Voltage (Note 2)
Input Current (Note 2)
Voltage Applied to Any Output in the Disable or Power-Off State in the High State

Current Applied to Output In LOW State (Max)

Twice the Rated IOL (mA)
ESD Last Passing Voltage (Min)
4000 V
DC Latchup Source Current
Over Voltage Latchup
500 mA be damaged or have its useful life impaired. Functional operation under these conditions is not implied.
Note 2: Either voltage limit or current limit is sufficient to protect inputs.

## Recommended Operating Conditions

| Free Air Ambient Temperature |  |
| :--- | ---: |
| Commercial <br> Supply Voltage <br> Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
|  | +4.5 V to +5.5 V |

## DC Electrical Characteristics

| Symbol | Parameter | 54BCT/74BCT |  |  | Units | Vcc | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | 2.0 | $\cdots$ |  | V |  | Recognized as a HIGH Signal |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | 0.8 | V |  | Recognized as a LOW Signal |
| $V_{C D}$ | Input Clamp Diode Voltage |  |  | -1.2 | V | Min | $\mathrm{I}_{\mathrm{N}}=-18 \mathrm{~mA}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\begin{array}{r} 2.4 \\ 2.0 \\ \hline \end{array}$ |  |  | V | Min | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-3 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage |  |  | $\begin{aligned} & 0.5 \\ & 0.8 \\ & \hline \end{aligned}$ | V | Min | $\begin{aligned} & \mathrm{lOL}=3 \mathrm{~mA} \\ & \mathrm{l}_{\mathrm{OL}}=15 \mathrm{~mA} \end{aligned}$ |
| $\mathrm{IIH}^{\text {H }}$ | Input HIGH Current |  |  | 5 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {IN }}=2.7 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{BVI}}$ | Input HIGH Current Breakdown Test |  |  | 7 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=7.0 \mathrm{~V}$ |
| IIL | Input LOW Current |  |  | -200 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ |
| los | Output Short-Circuit Current | -100 |  | -225 | mA | Max | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |
| l OZH | Output Leakage Current |  |  | 20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=2.7 \mathrm{~V}$ |
| lozl | Output Leakage Current |  |  | -20 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}$ |
| ICEX | Output HIGH Leakage Current |  |  | 50 | $\mu \mathrm{A}$ | Max | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |
| VID | Input Leakage Test | 4.75 |  |  | V | 0.0 | $l_{I D}=1.9 \mu \mathrm{~A}$ <br> All Other Pins Grounded |
| lzz | Bus Drainage Test |  |  | 100 | $\mu \mathrm{A}$ | 0.0 | $\mathrm{V}_{\text {OUT }}=5.25 \mathrm{~V}$ |
| ICCH | Power Supply Current |  | 5.6 | 10 | mA | Max | $\mathrm{V}_{\mathrm{O}}=\mathrm{HIGH}$ |
| ICCL | Power Supply Current |  | 31 | 38 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ LOW |
| Iccz | Power Supply Current |  | 4.0 | 6 | mA | Max | $\mathrm{V}_{\mathrm{O}}=$ HIGH Z |

## AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter | 74BCT |  |  | 74BCT |  | Units | Fig. <br> No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{~V}_{\mathrm{CC}}=+5.0 \mathrm{~V} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{aligned} \mathrm{T}_{\mathrm{A}} & =\text { Comm } \\ \mathrm{V}_{\mathrm{CC}} & =C o \mathrm{~mm} \\ C_{L} & =50 \mathrm{pF} \end{aligned}$ |  |  |  |
|  |  | Min | Typ | Max | Min | Max |  |  |
| $\begin{aligned} & \text { tpLH } \\ & \mathrm{t}_{\mathrm{PHL}} \\ & \hline \end{aligned}$ | Propagation Delay Data to Output | $\begin{aligned} & 1.0 \\ & 1.0 \end{aligned}$ | $\begin{aligned} & 2.7 \\ & 2.7 \end{aligned}$ | $\begin{aligned} & 7.0 \\ & 7.0 \end{aligned}$ | $\begin{gathered} 1.07 \\ 1.0 \end{gathered}$ | $\begin{aligned} & 8.0 \\ & 8.0 \end{aligned}$ | ns | 8-3 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PZH}} \\ & \mathrm{t}_{\mathrm{PZL}} \end{aligned}$ | Output Enable Time | $\begin{aligned} & 2.5 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 5.4 \\ & 8.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 12.0 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 12.5 \end{aligned}$ | ns | 8-5 |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PHZ}} \\ & \mathrm{t}_{\mathrm{PLLZ}} \\ & \hline \end{aligned}$ | Output Disable Time | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.0 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 10.0 \\ & 10.0 \end{aligned}$ | ns | 8-5 |
| ${ }^{\text {toSHL}}$ <br> (Note 1) | Pin to Pin Skew HL Data to Output |  |  | 0.5 |  | 0.6 | ns |  |
| tosLh <br> (Note 1) | Pin to Pin Skew <br> LH Data to Output |  |  | 0.8 |  | 0.9 | ns |  |
| tost <br> (Note 1) | Pin to Pin Skew LH/HL <br> Data to Output |  |  | 3.0 |  | 3.0 | ns |  |
| tpV <br> (Note 2) | Device to Device Skew LH/HL Data to Output |  |  | 5.0 |  | 5.0 | ns |  |

Note 1: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH to LOW ( t OSHL , LOW to HIGH ( $\mathrm{t}_{\mathrm{OLLH}}$ ), or any combination switching LOW to HIGH and/or HIGH to LOW (tost). This specification is guaranteed but not tested.
Note 2: Propagation delay variation for a given set of conditions (i.e., temperature and $\mathrm{V}_{\mathrm{CC}}$ ) from device to device. This specification is guaranteed but not tested.
Extended AC Electrical Characteristics: See Section 8 for Waveforms and Load Configurations

| Symbol | Parameter |  |  |  |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\text { Comm } \\ \mathrm{V}_{\mathrm{CC}}=C 0 \mathrm{~mm} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ 8 \text { Outputs } \\ \text { Switching } \\ \text { (Note 1) } \end{gathered}$ |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\text { Comm } \\ \mathrm{V}_{\mathrm{CC}}=C 0 m m \\ \mathrm{C}_{\mathrm{L}}=250 \mathrm{pF} \\ \text { (Note 2) } \end{gathered}$ |  |  |  |
|  |  | Min | Max | Min | Max |  |  |
| $t_{P L H}$ $\mathrm{tphL}^{2}$ | Propagation Delay Data to Output | $\begin{aligned} & 1.5 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 8.5 \end{aligned}$ | $\begin{aligned} & 3.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 8.5 \\ & 9.0 \end{aligned}$ | ns | 8-3 |

Note 1: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.)
Note 2: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.

## Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 6.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{OUT}}$ | Output Pin <br> Capacitance | 15.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |

Section 11
Ordering Information and Physical Dimensions

## Section 11 Contents

Ordering Information ABTC ..... 11-3
Ordering Information IBF ..... 11-4
Ordering Information BCT ..... 11-5
Package Dimensions ..... 11-6BookshelfDistributors

## ABTC Advanced BiCMOS Technology

## Ordering Information

The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows:


SJ = Small Outline SOIC EIAJ
SP = Slim Plastic DIP
SS = Shrink Small Outline SSOP (56-Lead)
Shink Small Oulline (EIAJ, SSOP, Type II)

F = Flatpak
SD = Slim Ceramic DIP

## Integrated Bus Function (IBF) Family

## Ordering Information

The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows:

## ACTQ3283T:

Temperature Range Family
74ACTQ = Commercial-TTL Compatible
Device Type
Package Code
VFJ = Plastic Quad Flatpack with EIAJ Pin Spacing (PQFP)

## FR900 and FR25900:

The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows:


## ABT3284:

The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows:


## BCT BiCMOS Technology

## Ordering Information

The device number is used to form part of a simplified purchasing code where the package type and temperature range are defined as follows:


## 20 Lead Ceramic Leadless Chip Carrier, Type C (LCC) NS Package Number E20A



Bottom View


Detail A

## 28 Lead Ceramic Leadless Chip Carrier, Type C (LCC) NS Package Number E28A



## 20 Lead Ceramic Dual-in-Line Package (D) NS Package Number J20A



## 24 Lead ( 0.300 " Wide) Ceramic Dual-in-Line Package (D) NS Package Number J24F



## 14 Lead (0.150" Wide) Molded Small Outline Package, JEDEC (S) NS Package Number M14A



## 20 Lead (0.300" Wide) Molded Small Outline Package, JEDEC (S) NS Package Number M20B



## 20 Lead (0.300" Wide) Molded Small Outline Package, EIAJ (SJ) NS Package Number M20D



24 Lead ( $0.300^{\prime \prime}$ Wide) Molded Small Outline Package, JEDEC (S)
NS Package Number M24B


## 20 Lead Molded Shrink Small Outline Package, EIAJ, Type II (MSA) NS Package Number MSA20



## 24 Lead Molded Shrink Small Outline Package, EIAJ, Type II (MSA) NS Package Number MSA24



## 48 Lead ( 0.300 " Wide) Molded Shrink Small Outline Package, JEDEC (S) NS Package Number MS48A



DETAIL E TYP


## 56 Lead (0.300" Wide) Molded Shrink Small Outline Package, JEDEC (SS) NS Package Number MS56A



DETAIL E TYP


## 14 Lead (0.300" Wide) Molded Dual-in-Line Package (P) NS Package Number N14A



## 20 Lead (0.300" Wide) Molded Dual-in-Line Package (P) NS Package Number N20A



## 20 Lead (0.300" Wide) Molded Dual-in-Line Package ( P ) NS Package Number N20B



## 24 Lead (0.600" Wide) Molded Dual-in-Line Package (P) NS Package Number N24A



24 Lead (0.300" Wide) Molded Dual-in-Line Package (P) NS Package Number N24C


N24C (REV F)

## 28 Lead Molded Plastic Leaded Chip Carrier (Q) NS Package Number V28A



## 100 Lead (14mm x 14mm) Molded Plastic Quad Flat Package, JEDEC (F) NS Package Number VJG100A



## 120 Lead Plastic Quad Flatpack (F) NS Package Number VQD120A



## 20 Lead Cerpack (F) NS Package Number W20A



## 24 Lead Cerpack (F)

NS Package Number W24C


Bookshelf of Technical Support Information<br>National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.<br>This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.<br>For datasheets on new products and devices still in production but not found in a databook, please contact the National Semiconductor Customer Support Center at 1-800-272-9959.<br>We are interested in your comments on our technical literature and your suggestions for improvement.<br>Please send them to:<br>Technical Communications Dept. M/S 16-300<br>2900 Semiconductor Drive<br>P.O. Box 58090<br>Santa Clara, CA 95052-8090

## ADVANCED BiCMOS LOGIC (ABTC, IBF, BCT) DATABOOK—1993

ABTC/BCT Description and Family Characteristics • ABTC/BCT Ratings, Specifications and Waveforms ABTC Applications and Design Considerations • Quality and Reliability • Integrated Bus Function (IBF) Introduction 54/74ABT3283 Synchronous Datapath Multiplexer - 74FR900/25900 9-Bit 3-Port Latchable Datapath Multiplexer 54/74ACTQ3283 32-Bit Latchable Transceiver with Parity Generator/Checker and Byte Multiplexing 54/74ABTCXXX • 74BCTXXX

ALS/AS LOGIC DATABOOK—1990<br>Introduction to Advanced Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

ASIC DESIGN MANUAL/GATE ARRAYS \& STANDARD CELLS—1987<br>SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging

## CMOS LOGIC DATABOOK—1988

CMOS AC Switching Test Circuits and Timing Waveforms • CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT • CD4XXX • MM54CXXX/MM74CXXX • Surface Mount

## DATA ACQUISITION DATABOOK—1993

Data Acquisition Systems • Analog-to-Digital Converters • Digital-to-Analog Converters • Voltage References Temperature Sensors • Active Filters • Analog Switches/Multiplexers • Surface Mount

## DATA ACQUISITION DATABOOK SUPPLEMENT一1992

New devices released since the printing of the 1989 Data Acquisition Linear Devices Databook.

## DISCRETE SEMICONDUCTOR PRODUCTS DATABOOK—1989

Selection Guide and Cross Reference Guides • Diodes • Bipolar NPN Transistors Bipolar PNP Transistors • JFET Transistors • Surface Mount Products • Pro-Electron Series
Consumer Series • Power Components • Transistor Datasheets • Process Characteristics

## DRAM MANAGEMENT HANDBOOK—1993

Dynamic Memory Control • CPU Specific System Solutions • Error Detection and Correction Microprocessor Applications

## EMBEDDED CONTROLLERS DATABOOK—1992

COP400 Family • COP800 Family • COPS Applications • HPC Family • HPC Applications MICROWIRE and MICROWIRE/PLUS Peripherals • Microcontroller Development Tools

```
FDDI DATABOOK-1991
FDDI Overview • DP83200 FDDI Chip Set • Development Support • Application Notes and System Briefs
```

F100K ECL LOGIC DATABOOK \& DESIGN GUIDE—1992<br>Family Overview • 300 Series (Low-Power) Datasheets • 100 Series Datasheets • 11C Datasheets Design Guide • Circuit Basics • Logic Design • Transmission Line Concepts • System Considerations Power Distribution and Thermal Considerations • Testing Techniques • 300 Series Package Qualification Quality Assurance and Reliability • Application Notes

FACTTM ADVANCED CMOS LOGIC DATABOOK—1993<br>Description and Family Characteristics • Ratings, Specifications and Waveforms Design Considerations • 54AC/74ACXXX • 54ACT/74ACTXXX • Quiet Series: 54ACQ/74ACQXXX Quiet Series: 54ACTQ/74ACTQXXX • 54FCT/74FCTXXX • FCTA: 54FCTXXXA/74FCTXXXA/B

FAST® ADVANCED SCHOTTKY TTL LOGIC DATABOOK—1990<br>Circuit Characteristics • Ratings, Specifications and Waveforms • Design Considerations• 54F/74FXXX

## FAST ${ }^{\circledR}$ APPLICATIONS HANDBOOK—1990

Reprint of 1987 Fairchild FAST Applications Handbook
Contains application information on the FAST family: Introduction • Multiplexers • Decoders • Encoders Operators • FIFOs • Counters • TTL Small Scale Integration • Line Driving and System Design FAST Characteristics and Testing • Packaging Characteristics

## HIGH-PERFORMANCE BUS INTERFACE DESIGNER'S GUIDE-1992

Futurebus + /BTL Devices • BTL Transceiver Application Notes • Futurebus + Application Notes High Performance TTL Bus Drivers • PI-Bus • Futurebus + /BTL Reference

## IBM DATA COMMUNICATIONS HANDBOOK—1992

IBM Data Communications • Application Notes

## INTERFACE: LINE DRIVERS AND RECEIVERS DATABOOK-1992

EIA-232• EIA-422/423 • EIA-485 • Line Drivers • Receivers • Repeaters • Transceivers • Application Notes

## LINEAR APPLICATIONS HANDBOOK-1991

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.
Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

## LINEAR APPLICATION SPECIFIC IC's DATABOOK—1993

Audio Circuits • Radio Circuits • Video Circuits • Display Drivers • Clock Drivers• Frequency Synthesis
Special Automotive • Special Functions • Surface Mount

## LOCAL AREA NETWORKS DATABOOK—1993

Integrated Ethernet Network Interface Controller Products • Ethernet Physical Layer Transceivers Ethernet Repeater Interface Controller Products • Token-Ring Interface Controller (TROPIC) Hardware and Software Support Products • FDDI Products • Glossary and Acronyms

## LOW VOLTAGE DATABOOK—1992

This databook contains information on National's expanding portfolio of low and extended voltage products. Product datasheets included for: Low Voltage Logic (LVQ), Linear, EPROM, EEPROM, SRAM, Interface, ASIC, Embedded Controllers, Real Time Clocks, and Clock Generation and Support (CGS).

## MASS STORAGE HANDBOOK—1989

Rigid Disk Pulse Detectors • Rigid Disk Data Separators/Synchronizers and ENDECs
Rigid Disk Data Controller • SCSI Bus Interface Circuits • Floppy Disk Controllers • Disk Drive Interface Circuits
Rigid Disk Preamplifiers and Servo Control Circuits • Rigid Disk Microcontroller Circuits • Disk Interface Design Guide

# MEMORY APPLICATION HANDBOOK—1993 

OPERATIONAL AMPLIFIERS DATABOOK—1993
Operational Amplifiers • Buffers • Voltage Comparators • Instrumentation Amplifiers • Surface Mount

## PACKAGING DATABOOK—1993

Introduction to Packaging • Hermetic Packages • Plastic Packages • Advanced Packaging Technology Package Reliability Considerations • Packing Considerations • Surface Mount Considerations

## POWER IC's DATABOOK—1993

Linear Voltage Regulators • Low Dropout Voltage Regulators • Switching Voltage Regulators • Motion Control Peripheral Drivers • High Current Switches • Surface Mount
PROGRAMMABLE LOGIC DEVICE DATABOOK AND DESIGN GUIDE-1993

Product Line Overview • Datasheets • Design Guide: Designing with PLDs • PLD Design Methodology PLD Design Development Tools • Fabrication of Programmable Logic • Application Examples

REAL TIME CLOCK HANDBOOK—1993<br>3-Volt Low Voltage Real Time Clocks • Real Time Clocks and Timer Clock Peripherals• Application Notes

RELIABILITY HANDBOOK-1987
Reliability and the Die • Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510
The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices Radiation Environment • Electrostatic Discharge • Discrete Device • Standardization Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device European Reliability Programs • Reliability and the Cost of Semiconductor Ownership Reliability Testing at National Semiconductor • The Total Military/Aerospace Standardization Program 883B/RETSTM Products • MILS/RETSTM Products • 883/RETSTM Hybrids • MIL-M-38510 Class B Products Radiation Hardened Technology • Wafer Fabrication • Semiconductor Assembly and Packaging Semiconductor Packages • Glossary of Terms • Key Government Agencies • AN/ Numbers and Acronyms Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

## SCAN ${ }^{\text {TM }}$ DATABOOK—1993

Evolution of IEEE 1149.1 Standard • SCAN Buffers • System Test Products • Other IEEE 1149.1 Devices

## TELECOMMUNICATIONS—1992

COMBO and SLIC Devices • ISDN • Digital Loop Devices • Analog Telephone Components • Software Application Notes

National Semiconductor Corporation
2900 Semiconductor Drive

## P.O. Box 58090

Santa Ciara, CA 95052-8090
For sales, literature and technical support for North America, please contact the National Semiconductor Customer Support Center at 1-800-272-9959.

## SALES OFFICES

## CANADA

National Semiconductor 5925 Airport Rd.
Suite 615
Mississauga, Ontario L4V 1W1
Tel: (416) 678-2920
Fax: (416) 678-2535

## PUERTO RICO

National Semiconductor
La Electronica Bldg.
Suite 312, R.D. \#1 KM 14.5 Rio Piedias, Puerto Rico 00927
Tel: (809) 758-9211
Fax: (809) 763-6959

## INTERNATIONAL OFFICES

National Semiconductor
(Australia) Pty, Ltd.
16 Business Park Dr.
Notting Hill, VIC 3168
Australia
Tel: (3) 558 -9999
Fax: (3) 558-9998
National Semiconductores
Do Brazil Ltda.
Av. Brig. Faria Lima. 1409
6 Andar
Cep-01451. Paulistano.
Sao Paulo, SP
Brazil
Tel: (55-11) 212-5066
Telex: 391-1131931 NSBR BR
Fax: (55-11) 212-1181
National Semiconductor
Bulgaria
P.C.I.S.A.

Dondukov Bld. 25/3
Sofia 1000
Bulgaria
Tel: (02) 880116
Fax: (02) 803618
National Semiconductor
(UK) Ltd.
Valdemarsgade 21
DK-4100 Ringsted
Denmark
Tel: (57) 672080
Fax: (57) 67.2082
National Semiconductor
(UK) Ltd.
Mekaanikonkatu 13
SF-00810 Helsinki
Finland
Tel: 358-0.759-1855
Telex: 126116
Fax: 358-0-759-1393

National Semiconductor
-France
Centre d'Affaires "La Boursidière"
Bâtiment Champagne
BP 90
Route Nationale 186
F-92357 Le Plessis Robinson
Paris, France
Tel: (01) 40-94-88-88
Telex: 631065
Fax: (01) 40-94-88-11
National Semiconductor S.A.
Bâtiment ZETA.Z.A.
COURTABOEUF
3, Avenue du Canada
F-91966 LES ULIS Cedex 16
Tel: (1) 69183700
Fax: (1) 69183769
National Semiconductor

## GmbH

Dieselstrasse 23
D-3004 Isernhagen 2
Germany
Tel: (05-11) 723449
Fax: (05-11) 778872
National Semiconductor
GmbH
Eschborner Landstrasse 130-132
D-6000 Frankfurt 90
Germany
Tel: (0-69) 7891090
Fax: (0-69) 78-94-38-3
National Semiconductor

## GmbH

Industriestrasse 10
D-8080 Fürstenfeldbruck
Germany
Tel: (0-81-41) 103-0
Telex: 527649
Fax: (0-81-41) 10-35-06
National Semiconductor GmbH
Untere Waldplätze 37
D-7000 Stuttgart 80
Germany
Tel: (07-11) 68-65-11
Telex: 7255993
Fax: (07-11) 68-65-260
National Semiconductor
Hong Kong Ltd.
13th Floor, Straight Block
Ocean Centre
5 Canton Rd.
Tsimshatsui, Kowloon
Hong Kong
Tel: (852) 737-1600
Telex: 51292 NSHKL
Fax: (852) 736-9960

## National Semiconductor

(UK) Ltd.
Unit 2A
Clonskeagh Square
Clonskeagh Road
Dublin 14
Ireland
Tel: (01) $269-5344$
Fax: (01) 283-0650
National Semiconductor SpA
Strada 7, Pallazo R/3
1-20089 Rozzano-Milanofiori
Italy
Tel: (02) 57500300
Telex: 352647
Fax: (02) 57500400
National Semiconductor
Japan Ltd.
Sanseido Bidg. 5 F
4-15-3, Nishi-shinjuku,
Shinjuku-ku
Tokyo
Japan 160
Tel: (03) 3299-7001
Fax: (03) 3299-7000
National Semiconductor
(Far East) Ltd.
Korea Branch
13th Floor, Dai Han
Life Insurance 63 Building
60, Yoido-dong, Youngdeungpo-ku
Seoul
Korea 150-763
Tel: (02) 784-8051
Telex: 24942 NSRKLC
Fax: (02) 784-8054

## Electronica NSC

de Mexico SA
Juventino Rosas No. 118-2
Col Guadalupe Inn
Mexico, 01020 D.F. Mexico
Tel: (525) 524.9402
Fax: (525) 524-9342
National Semiconductor
Benelux B.V.
Flevolaan 4
Postbus 90
1380 AB Weesp
The Neth lands
Tel: (02) 94030448
Fax: (02) 94030430
National Semiconductor
(UK) Ltd.
Isveien 45
N - 1390 Vollen
Norway
Tel: (2) 79-6500
Fax: (2) 79-6040

National Semiconductor
Asia Pacific Pte. Ltd.
200 Cantonment Road \# 13-01
Southpoint
Singapore 0208
Singapore
Tel: (65) 225-2226
Telex: NATSEMI RS 33877
Fax: (65) 225-7080
National Semiconductor
Calle Agustin de Foxa, 27 ( $9^{\circ} \mathrm{D}$ )
E-28036 Madrid
Spain
Tel: (01) 7-33-29-58
Telex: 46133
Fax: (01) 7-33-80-18
National Semiconductor AB
P.O. Box 1009

Grosshandlarvagen 7
S-12123 Johanneshov
Sweden
Tel: (08) 7228050
Fax: (08) 7229095
National Semiconductor
Alte Winterthurerstrasse 53
$\mathrm{CH}-8304$ Wallisellen-Zürich
Switzerland
Tel: (01) 8-30-27-27
Fax: (01) 8-30-19-00
National Semiconductor
(Far East) Ltd.
Taiwan Branch
9th Floor, No. 18
Sec. 1, Chang An East Road
Taipei, Taiwan, R.O.C.
Tel: (02) 521-3288
Fax: (02) 561-3054
National Semiconductor
(UK) Ltd.
The Maples, Kembrey Park
Swindon, Wiltshire SN2 6UT
United Kingdom
Tel: (07-93) 614141
Telex: 444674
Fax: (07-93) 522180


[^0]:    Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
    Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
    Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
    Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

[^1]:    $H=$ HIGH Voltage Level
    L = LOW Voltage Leve!
    $\mathrm{X}=$ Immaterial
    $Z=$ High Impedance
    $\widetilde{\sigma}=$ LOW-to-HIGH Transition
    $N C=$ No Change

[^2]:    $H=H I G H$ Voltage Level
    $L=$ LOW Voltage Level
    $\mathrm{X}=$ Immaterial
    $Z=$ High Impedance

[^3]:    Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).

    Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
    Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
    Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

[^4]:    Dashed lines represent design characteristics; for specified guarantees refer to AC Characteristics Table.

[^5]:    Absolute Maximum Ratings
    (Note 1)
    If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

    Storage Temperature
    $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
    Ambient Temperature under Bias
    Junction Temperature under Bias Ceramic
    $-55^{\circ} \mathrm{C}$ to $+175^{\circ} \mathrm{C}$
    $-55^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
    $V_{C C}$ Pin Potential to
    Ground Pin
    Input Voltage (Note 2)
    Input Current (Note 2)
    -0.5 V to +7.0 V
    -0.5 V to +7.0 V

    Voltage Applied to Any Output in the Disable or Power-Off State in the HIGH State
    -0.5 V to $\mathrm{V}_{\mathrm{CC}}$ be damaged or have its useful life impaired. Functional these conditions is not implied.
    Note 2: Either voltage limit or current limit is sufficient to protect inputs.

[^6]:    Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Tables.

[^7]:    Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all fow-to-high, high-to-low, etc.).
    Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
    Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
    Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and has been excluded from the datasheet.

[^8]:    Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
    Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
    Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
    Note 7: The TRI-STATE delays are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

[^9]:    H = High Voltage Level
    $L=$ Low Voltage Level
    $X=$ Immaterial
    $Z=$ High Impedance

[^10]:    Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
    Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
    Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
    Note 7: The TRI-STATE delay times are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

[^11]:    Dashed lines represent design characteristics；for specified guarantees，refer to AC Characteristics Tables

[^12]:    $\mathrm{H}=$ High Voltage Level
    L = Low Voltage Level
    $\mathrm{X}=$ Immaterial
    z = High Impedance

[^13]:    Note 1: Guaranteed, but not tested.

[^14]:    Note 4: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.).
    Note 5: This specification is guaranteed but not tested. The limits represent propagation delay with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.
    Note 6: This specification is guaranteed but not tested. The limits represent propagation delays for all paths described switching in phase (i.e., all low-to-high, high-to-low, etc.) with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load.
    Note 7: TRI-STATE delay are dominated by the RC network ( $500 \Omega, 250 \mathrm{pF}$ ) on the output and have been excluded from the datasheet.

[^15]:    Dashed lines represent design characteristics; for specified guarantees, refer to AC Characteristics Table.

[^16]:    Note 1：Guaranteed，but not tested．

[^17]:    *Voltage range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$.

[^18]:    $/=1$ byte
    $\=1$ byte +1 parity bit

[^19]:    *2 ports active only

[^20]:    *2 ports active only

[^21]:    $\mathrm{H}=\mathrm{HIGH}$ Voltage Level
    L = LOW Voltage Level
    $X=$ Immaterial
    $Z=$ High Impedance

[^22]:    H = HIGH Voltage Level
    L = LOW Voltage Level
    $X=$ Immaterial
    $Z=$ High Impedance

[^23]:    H＝HIGH Voltage Level
    L＝LOW Voltage Level
    $X=$ Immaterial
    $Z=$ High Impedance

[^24]:    H = HIGH Voltage Level
    L = LOW Voltage Level
    $X=$ Immaterial
    $Z=$ High Impedance

[^25]:    H = HIGH Voltage Level
    L = LOW Voltage Level
    $X=$ Immaterial

[^26]:    $H=$ HIGH Voltage Level
    L = LOW Voltage Level
    $X=$ Immaterial

[^27]:    H = HIGH Voltage Level
    L = LOW Voltage Level
    $\mathrm{X}=$ Immaterial
    $z=$ HIGH Impedance
    $\mathcal{\sim}=$ LOW-to-HIGH Transition
    $\mathrm{NC}=\mathrm{No}$ Change

[^28]:    $\mathrm{H}=\mathrm{HIGH}$ Voltage Level $\mathrm{L}=\mathrm{LOW}$ Voltage Level
    $X=$ Immaterial
    $Z=$ High Impedance

[^29]:    $H=$ HIGH Voltage Level
    X = Immaterial
    $L=$ LOW Voltage Level
    Z = High Impedance

